Commit | Line | Data |
---|---|---|
61ab1a90 JI |
1 | * UART (Universal Asynchronous Receiver/Transmitter) |
2 | ||
3 | Required properties: | |
4 | - compatible : one of: | |
5 | - "ns8250" | |
6 | - "ns16450" | |
7 | - "ns16550a" | |
8 | - "ns16550" | |
9 | - "ns16750" | |
10 | - "ns16850" | |
193c9d23 PW |
11 | - For Tegra20, must contain "nvidia,tegra20-uart" |
12 | - For other Tegra, must contain '"nvidia,<chip>-uart", | |
13 | "nvidia,tegra20-uart"' where <chip> is tegra30, tegra114, tegra124, | |
14 | tegra132, or tegra210. | |
e4305f0c | 15 | - "nxp,lpc3220-uart" |
a7ae7f82 | 16 | - "ralink,rt2880-uart" |
e06c93ca LFT |
17 | - "altr,16550-FIFO32" |
18 | - "altr,16550-FIFO64" | |
19 | - "altr,16550-FIFO128" | |
7d480ef7 | 20 | - "fsl,16550-FIFO64" |
ce4ee580 | 21 | - "fsl,ns16550" |
61ab1a90 JI |
22 | - "serial" if the port type is unknown. |
23 | - reg : offset and length of the register set for the device. | |
24 | - interrupts : should contain uart interrupt. | |
ab72fa55 MK |
25 | - clock-frequency : the input clock frequency for the UART |
26 | or | |
27 | clocks phandle to refer to the clk used as per Documentation/devicetree | |
28 | /bindings/clock/clock-bindings.txt | |
61ab1a90 JI |
29 | |
30 | Optional properties: | |
31 | - current-speed : the current active speed of the UART. | |
32 | - reg-offset : offset to apply to the mapbase from the start of the registers. | |
33 | - reg-shift : quantity to shift the register offsets by. | |
7423734e JI |
34 | - reg-io-width : the size (in bytes) of the IO accesses that should be |
35 | performed on the device. There are some systems that require 32-bit | |
36 | accesses to the UART (e.g. TI davinci). | |
61ab1a90 JI |
37 | - used-by-rtas : set to indicate that the port is in use by the OpenFirmware |
38 | RTAS and should not be registered. | |
fde8be29 GJ |
39 | - no-loopback-test: set to indicate that the port does not implements loopback |
40 | test mode | |
9f1ca068 | 41 | - fifo-size: the fifo size of the UART. |
b0b8c84c HK |
42 | - auto-flow-control: one way to enable automatic flow control support. The |
43 | driver is allowed to detect support for the capability even without this | |
44 | property. | |
61ab1a90 | 45 | |
ce4ee580 BS |
46 | Note: |
47 | * fsl,ns16550: | |
48 | ------------ | |
49 | Freescale DUART is very similar to the PC16552D (and to a | |
50 | pair of NS16550A), albeit with some nonstandard behavior such as | |
51 | erratum A-004737 (relating to incorrect BRK handling). | |
52 | ||
53 | Represents a single port that is compatible with the DUART found | |
54 | on many Freescale chips (examples include mpc8349, mpc8548, | |
55 | mpc8641d, p4080 and ls2085a). | |
56 | ||
61ab1a90 JI |
57 | Example: |
58 | ||
59 | uart@80230000 { | |
60 | compatible = "ns8250"; | |
61 | reg = <0x80230000 0x100>; | |
62 | clock-frequency = <3686400>; | |
63 | interrupts = <10>; | |
64 | reg-shift = <2>; | |
65 | }; |