Merge branch 'for-linus' of git://git.kernel.org/pub/scm/linux/kernel/git/s390/linux
[deliverable/linux.git] / Documentation / networking / stmmac.txt
CommitLineData
a1d6f3f6
GC
1 STMicroelectronics 10/100/1000 Synopsys Ethernet driver
2
3Copyright (C) 2007-2010 STMicroelectronics Ltd
4Author: Giuseppe Cavallaro <peppe.cavallaro@st.com>
5
6This is the driver for the MAC 10/100/1000 on-chip Ethernet controllers
5b993268 7(Synopsys IP blocks).
a1d6f3f6
GC
8
9Currently this network device driver is for all STM embedded MAC/GMAC
5b993268
GC
10(i.e. 7xxx/5xxx SoCs), SPEAr (arm), Loongson1B (mips) and XLINX XC2V3000
11FF1152AMT0221 D1215994A VIRTEX FPGA board.
a1d6f3f6 12
3d237714
GC
13DWC Ether MAC 10/100/1000 Universal version 3.60a (and older) and DWC Ether
14MAC 10/100 Universal version 4.0 have been used for developing this driver.
5b993268
GC
15
16This driver supports both the platform bus and PCI.
a1d6f3f6
GC
17
18Please, for more information also visit: www.stlinux.com
19
201) Kernel Configuration
21The kernel configuration option is STMMAC_ETH:
22 Device Drivers ---> Network device support ---> Ethernet (1000 Mbit) --->
23 STMicroelectronics 10/100/1000 Ethernet driver (STMMAC_ETH)
24
252) Driver parameters list:
26 debug: message level (0: no output, 16: all);
27 phyaddr: to manually provide the physical address to the PHY device;
28 dma_rxsize: DMA rx ring size;
29 dma_txsize: DMA tx ring size;
30 buf_sz: DMA buffer size;
31 tc: control the HW FIFO threshold;
32 tx_coe: Enable/Disable Tx Checksum Offload engine;
33 watchdog: transmit timeout (in milliseconds);
34 flow_ctrl: Flow control ability [on/off];
35 pause: Flow Control Pause Time;
36 tmrate: timer period (only if timer optimisation is configured).
37
383) Command line options
39Driver parameters can be also passed in command line by using:
40 stmmaceth=dma_rxsize:128,dma_txsize:512
41
424) Driver information and notes
43
444.1) Transmit process
45The xmit method is invoked when the kernel needs to transmit a packet; it sets
46the descriptors in the ring and informs the DMA engine that there is a packet
47ready to be transmitted.
48Once the controller has finished transmitting the packet, an interrupt is
49triggered; So the driver will be able to release the socket buffers.
50By default, the driver sets the NETIF_F_SG bit in the features field of the
51net_device structure enabling the scatter/gather feature.
52
534.2) Receive process
54When one or more packets are received, an interrupt happens. The interrupts
55are not queued so the driver has to scan all the descriptors in the ring during
56the receive process.
3d237714
GC
57This is based on NAPI so the interrupt handler signals only if there is work
58to be done, and it exits.
a1d6f3f6
GC
59Then the poll method will be scheduled at some future point.
60The incoming packets are stored, by the DMA, in a list of pre-allocated socket
61buffers in order to avoid the memcpy (Zero-copy).
62
634.3) Timer-Driver Interrupt
3d237714
GC
64Instead of having the device that asynchronously notifies the frame receptions,
65the driver configures a timer to generate an interrupt at regular intervals.
66Based on the granularity of the timer, the frames that are received by the
67device will experience different levels of latency. Some NICs have dedicated
68timer device to perform this task. STMMAC can use either the RTC device or the
69TMU channel 2 on STLinux platforms.
a1d6f3f6
GC
70The timers frequency can be passed to the driver as parameter; when change it,
71take care of both hardware capability and network stability/performance impact.
3d237714
GC
72Several performance tests on STM platforms showed this optimisation allows to
73spare the CPU while having the maximum throughput.
a1d6f3f6
GC
74
754.4) WOL
3d237714
GC
76Wake up on Lan feature through Magic and Unicast frames are supported for the
77GMAC core.
a1d6f3f6
GC
78
794.5) DMA descriptors
80Driver handles both normal and enhanced descriptors. The latter has been only
51e3137b
GC
81tested on DWC Ether MAC 10/100/1000 Universal version 3.41a and later.
82
83STMMAC supports DMA descriptor to operate both in dual buffer (RING)
84and linked-list(CHAINED) mode. In RING each descriptor points to two
85data buffer pointers whereas in CHAINED mode they point to only one data
86buffer pointer. RING mode is the default.
87
88In CHAINED mode each descriptor will have pointer to next descriptor in
89the list, hence creating the explicit chaining in the descriptor itself,
90whereas such explicit chaining is not possible in RING mode.
a1d6f3f6
GC
91
924.6) Ethtool support
93Ethtool is supported. Driver statistics and internal errors can be taken using:
94ethtool -S ethX command. It is possible to dump registers etc.
95
964.7) Jumbo and Segmentation Offloading
97Jumbo frames are supported and tested for the GMAC.
98The GSO has been also added but it's performed in software.
99LRO is not supported.
100
1014.8) Physical
102The driver is compatible with PAL to work with PHY and GPHY devices.
103
1044.9) Platform information
557e2a39
GC
105Several driver's information can be passed through the platform
106These are included in the include/linux/stmmac.h header file
107and detailed below as well:
a1d6f3f6 108
3d237714
GC
109struct plat_stmmacenet_data {
110 char *phy_bus_name;
f5539b5b 111 int bus_id;
557e2a39
GC
112 int phy_addr;
113 int interface;
114 struct stmmac_mdio_bus_data *mdio_bus_data;
8327eb65 115 struct stmmac_dma_cfg *dma_cfg;
f5539b5b
GC
116 int clk_csr;
117 int has_gmac;
118 int enh_desc;
119 int tx_coe;
55f9a4d6 120 int rx_coe;
f5539b5b
GC
121 int bugged_jumbo;
122 int pmt;
557e2a39
GC
123 int force_sf_dma_mode;
124 void (*fix_mac_speed)(void *priv, unsigned int speed);
125 void (*bus_setup)(void __iomem *ioaddr);
126 int (*init)(struct platform_device *pdev);
127 void (*exit)(struct platform_device *pdev);
3d237714
GC
128 void *custom_cfg;
129 void *custom_data;
557e2a39
GC
130 void *bsp_priv;
131 };
a1d6f3f6
GC
132
133Where:
3d237714 134 o phy_bus_name: phy bus name to attach to the stmmac.
557e2a39
GC
135 o bus_id: bus identifier.
136 o phy_addr: the physical address can be passed from the platform.
137 If it is set to -1 the driver will automatically
138 detect it at run-time by probing all the 32 addresses.
139 o interface: PHY device's interface.
140 o mdio_bus_data: specific platform fields for the MDIO bus.
3d237714
GC
141 o dma_cfg: internal DMA parameters
142 o pbl: the Programmable Burst Length is maximum number of beats to
557e2a39
GC
143 be transferred in one DMA transaction.
144 GMAC also enables the 4xPBL by default.
3d237714 145 o fixed_burst/mixed_burst/burst_len
cd7201f4 146 o clk_csr: fixed CSR Clock range selection.
557e2a39
GC
147 o has_gmac: uses the GMAC core.
148 o enh_desc: if sets the MAC will use the enhanced descriptor structure.
149 o tx_coe: core is able to perform the tx csum in HW.
55f9a4d6
DS
150 o rx_coe: the supports three check sum offloading engine types:
151 type_1, type_2 (full csum) and no RX coe.
557e2a39
GC
152 o bugged_jumbo: some HWs are not able to perform the csum in HW for
153 over-sized frames due to limited buffer sizes.
154 Setting this flag the csum will be done in SW on
155 JUMBO frames.
156 o pmt: core has the embedded power module (optional).
157 o force_sf_dma_mode: force DMA to use the Store and Forward mode
158 instead of the Threshold.
159 o fix_mac_speed: this callback is used for modifying some syscfg registers
160 (on ST SoCs) according to the link speed negotiated by the
161 physical layer .
162 o bus_setup: perform HW setup of the bus. For example, on some ST platforms
163 this field is used to configure the AMBA bridge to generate more
164 efficient STBus traffic.
165 o init/exit: callbacks used for calling a custom initialisation;
166 this is sometime necessary on some platforms (e.g. ST boxes)
167 where the HW needs to have set some PIO lines or system cfg
168 registers.
3d237714
GC
169 o custom_cfg/custom_data: this is a custom configuration that can be passed
170 while initialising the resources.
171 o bsp_priv: another private poiter.
557e2a39 172
8327eb65 173For MDIO bus The we have:
557e2a39
GC
174
175 struct stmmac_mdio_bus_data {
176 int bus_id;
177 int (*phy_reset)(void *priv);
178 unsigned int phy_mask;
179 int *irqs;
180 int probed_phy_irq;
181 };
a1d6f3f6
GC
182
183Where:
557e2a39
GC
184 o bus_id: bus identifier;
185 o phy_reset: hook to reset the phy device attached to the bus.
186 o phy_mask: phy mask passed when register the MDIO bus within the driver.
187 o irqs: list of IRQs, one per PHY.
188 o probed_phy_irq: if irqs is NULL, use this for probed PHY.
189
8327eb65
DS
190For DMA engine we have the following internal fields that should be
191tuned according to the HW capabilities.
192
193struct stmmac_dma_cfg {
194 int pbl;
195 int fixed_burst;
196 int burst_len_supported;
197};
198
199Where:
200 o pbl: Programmable Burst Length
201 o fixed_burst: program the DMA to use the fixed burst mode
202 o burst_len: this is the value we put in the register
203 supported values are provided as macros in
204 linux/stmmac.h header file.
205
206---
207
557e2a39
GC
208Below an example how the structures above are using on ST platforms.
209
210 static struct plat_stmmacenet_data stxYYY_ethernet_platform_data = {
557e2a39
GC
211 .has_gmac = 0,
212 .enh_desc = 0,
213 .fix_mac_speed = stxYYY_ethernet_fix_mac_speed,
214 |
215 |-> to write an internal syscfg
216 | on this platform when the
217 | link speed changes from 10 to
218 | 100 and viceversa
219 .init = &stmmac_claim_resource,
220 |
221 |-> On ST SoC this calls own "PAD"
222 | manager framework to claim
223 | all the resources necessary
224 | (GPIO ...). The .custom_cfg field
225 | is used to pass a custom config.
226};
227
228Below the usage of the stmmac_mdio_bus_data: on this SoC, in fact,
229there are two MAC cores: one MAC is for MDIO Bus/PHY emulation
230with fixed_link support.
231
232static struct stmmac_mdio_bus_data stmmac1_mdio_bus = {
233 .bus_id = 1,
234 |
235 |-> phy device on the bus_id 1
236 .phy_reset = phy_reset;
237 |
238 |-> function to provide the phy_reset on this board
239 .phy_mask = 0,
240};
241
242static struct fixed_phy_status stmmac0_fixed_phy_status = {
243 .link = 1,
244 .speed = 100,
245 .duplex = 1,
246};
247
248During the board's device_init we can configure the first
249MAC for fixed_link by calling:
250 fixed_phy_add(PHY_POLL, 1, &stmmac0_fixed_phy_status));)
251and the second one, with a real PHY device attached to the bus,
252by using the stmmac_mdio_bus_data structure (to provide the id, the
253reset procedure etc).
254
2554.10) List of source files:
256 o Kconfig
257 o Makefile
258 o stmmac_main.c: main network device driver;
259 o stmmac_mdio.c: mdio functions;
0ec2ccd0
GC
260 o stmmac_pci: PCI driver;
261 o stmmac_platform.c: platform driver
557e2a39
GC
262 o stmmac_ethtool.c: ethtool support;
263 o stmmac_timer.[ch]: timer code used for mitigating the driver dma interrupts
0ec2ccd0 264 (only tested on ST40 platforms based);
557e2a39
GC
265 o stmmac.h: private driver structure;
266 o common.h: common definitions and VFTs;
267 o descs.h: descriptor structure definitions;
268 o dwmac1000_core.c: GMAC core functions;
269 o dwmac1000_dma.c: dma functions for the GMAC chip;
270 o dwmac1000.h: specific header file for the GMAC;
271 o dwmac100_core: MAC 100 core and dma code;
272 o dwmac100_dma.c: dma funtions for the MAC chip;
273 o dwmac1000.h: specific header file for the MAC;
0ec2ccd0
GC
274 o dwmac_lib.c: generic DMA functions shared among chips;
275 o enh_desc.c: functions for handling enhanced descriptors;
276 o norm_desc.c: functions for handling normal descriptors;
277 o chain_mode.c/ring_mode.c:: functions to manage RING/CHAINED modes;
278 o mmc_core.c/mmc.h: Management MAC Counters;
557e2a39 279
4f2f25f9
GC
2805) Debug Information
281
282The driver exports many information i.e. internal statistics,
283debug information, MAC and DMA registers etc.
284
285These can be read in several ways depending on the
286type of the information actually needed.
287
288For example a user can be use the ethtool support
289to get statistics: e.g. using: ethtool -S ethX
290(that shows the Management counters (MMC) if supported)
291or sees the MAC/DMA registers: e.g. using: ethtool -d ethX
292
293Compiling the Kernel with CONFIG_DEBUG_FS and enabling the
294STMMAC_DEBUG_FS option the driver will export the following
295debugfs entries:
296
297/sys/kernel/debug/stmmaceth/descriptors_status
298 To show the DMA TX/RX descriptor rings
299
300Developer can also use the "debug" module parameter to get
301further debug information.
302
303In the end, there are other macros (that cannot be enabled
304via menuconfig) to turn-on the RX/TX DMA debugging,
305specific MAC core debug printk etc. Others to enable the
306debug in the TX and RX processes.
307All these are only useful during the developing stage
308and should never enabled inside the code for general usage.
309In fact, these can generate an huge amount of debug messages.
310
0ec2ccd0
GC
3116) Energy Efficient Ethernet
312
313Energy Efficient Ethernet(EEE) enables IEEE 802.3 MAC sublayer along
314with a family of Physical layer to operate in the Low power Idle(LPI)
315mode. The EEE mode supports the IEEE 802.3 MAC operation at 100Mbps,
3161000Mbps & 10Gbps.
317
318The LPI mode allows power saving by switching off parts of the
319communication device functionality when there is no data to be
320transmitted & received. The system on both the side of the link can
321disable some functionalities & save power during the period of low-link
322utilization. The MAC controls whether the system should enter or exit
323the LPI mode & communicate this to PHY.
324
325As soon as the interface is opened, the driver verifies if the EEE can
326be supported. This is done by looking at both the DMA HW capability
327register and the PHY devices MCD registers.
328To enter in Tx LPI mode the driver needs to have a software timer
329that enable and disable the LPI mode when there is nothing to be
330transmitted.
331
3327) TODO:
557e2a39 333 o XGMAC is not supported.
5b993268 334 o Add the PTP - precision time protocol
This page took 0.199496 seconds and 5 git commands to generate.