Merge tag 'for-4.5' of git://git.osdn.jp/gitroot/uclinux-h8/linux
[deliverable/linux.git] / arch / arm / Kconfig
CommitLineData
1da177e4
LT
1config ARM
2 bool
3 default y
b1b3f49c 4 select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
21266be9 5 select ARCH_HAS_DEVMEM_IS_ALLOWED
2b68f6ca 6 select ARCH_HAS_ELF_RANDOMIZE
3d06770e 7 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
171b3f0d 8 select ARCH_HAVE_CUSTOM_GPIO_H
957e3fac 9 select ARCH_HAS_GCOV_PROFILE_ALL
d7018848 10 select ARCH_MIGHT_HAVE_PC_PARPORT
4badad35 11 select ARCH_SUPPORTS_ATOMIC_RMW
017f161a 12 select ARCH_USE_BUILTIN_BSWAP
0cbad9c9 13 select ARCH_USE_CMPXCHG_LOCKREF
b1b3f49c 14 select ARCH_WANT_IPC_PARSE_VERSION
ee951c63 15 select BUILDTIME_EXTABLE_SORT if MMU
171b3f0d 16 select CLONE_BACKWARDS
b1b3f49c 17 select CPU_PM if (SUSPEND || CPU_IDLE)
dce5c9e3 18 select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS
b01aec9b
BP
19 select EDAC_SUPPORT
20 select EDAC_ATOMIC_SCRUB
36d0fd21 21 select GENERIC_ALLOCATOR
4477ca45 22 select GENERIC_ATOMIC64 if (CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI)
b1b3f49c 23 select GENERIC_CLOCKEVENTS_BROADCAST if SMP
2937367b 24 select GENERIC_EARLY_IOREMAP
171b3f0d 25 select GENERIC_IDLE_POLL_SETUP
b1b3f49c
RK
26 select GENERIC_IRQ_PROBE
27 select GENERIC_IRQ_SHOW
7c07005e 28 select GENERIC_IRQ_SHOW_LEVEL
b1b3f49c 29 select GENERIC_PCI_IOMAP
38ff87f7 30 select GENERIC_SCHED_CLOCK
b1b3f49c
RK
31 select GENERIC_SMP_IDLE_THREAD
32 select GENERIC_STRNCPY_FROM_USER
33 select GENERIC_STRNLEN_USER
a71b092a 34 select HANDLE_DOMAIN_IRQ
b1b3f49c 35 select HARDIRQS_SW_RESEND
7a017721 36 select HAVE_ARCH_AUDITSYSCALL if (AEABI && !OABI_COMPAT)
0b7857db 37 select HAVE_ARCH_BITREVERSE if (CPU_32v7M || CPU_32v7) && !CPU_32v6
437682ee
AB
38 select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL && !CPU_ENDIAN_BE32 && MMU
39 select HAVE_ARCH_KGDB if !CPU_ENDIAN_BE32 && MMU
e0c25d95 40 select HAVE_ARCH_MMAP_RND_BITS if MMU
91702175 41 select HAVE_ARCH_SECCOMP_FILTER if (AEABI && !OABI_COMPAT)
0693bf68 42 select HAVE_ARCH_TRACEHOOK
b329f95d 43 select HAVE_ARM_SMCCC if CPU_V7
b1b3f49c 44 select HAVE_BPF_JIT
51aaf81f 45 select HAVE_CC_STACKPROTECTOR
171b3f0d 46 select HAVE_CONTEXT_TRACKING
b1b3f49c
RK
47 select HAVE_C_RECORDMCOUNT
48 select HAVE_DEBUG_KMEMLEAK
49 select HAVE_DMA_API_DEBUG
50 select HAVE_DMA_ATTRS
51 select HAVE_DMA_CONTIGUOUS if MMU
437682ee 52 select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL) && !CPU_ENDIAN_BE32 && MMU
dce5c9e3 53 select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU
b1b3f49c 54 select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
0e341af8 55 select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
b1b3f49c 56 select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
1fe53268 57 select HAVE_GENERIC_DMA_COHERENT
b1b3f49c
RK
58 select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
59 select HAVE_IDE if PCI || ISA || PCMCIA
87c46b6c 60 select HAVE_IRQ_TIME_ACCOUNTING
e7db7b42 61 select HAVE_KERNEL_GZIP
f9b493ac 62 select HAVE_KERNEL_LZ4
6e8699f7 63 select HAVE_KERNEL_LZMA
b1b3f49c 64 select HAVE_KERNEL_LZO
a7f464f3 65 select HAVE_KERNEL_XZ
cb1293e2 66 select HAVE_KPROBES if !XIP_KERNEL && !CPU_ENDIAN_BE32 && !CPU_V7M
b1b3f49c
RK
67 select HAVE_KRETPROBES if (HAVE_KPROBES)
68 select HAVE_MEMBLOCK
7d485f64 69 select HAVE_MOD_ARCH_SPECIFIC
b1b3f49c 70 select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
0dc016db 71 select HAVE_OPTPROBES if !THUMB2_KERNEL
7ada189f 72 select HAVE_PERF_EVENTS
49863894
WD
73 select HAVE_PERF_REGS
74 select HAVE_PERF_USER_STACK_DUMP
a0ad5496 75 select HAVE_RCU_TABLE_FREE if (SMP && ARM_LPAE)
e513f8bf 76 select HAVE_REGS_AND_STACK_ACCESS_API
b1b3f49c 77 select HAVE_SYSCALL_TRACEPOINTS
af1839eb 78 select HAVE_UID16
31c1fc81 79 select HAVE_VIRT_CPU_ACCOUNTING_GEN
da0ec6f7 80 select IRQ_FORCED_THREADING
171b3f0d 81 select MODULES_USE_ELF_REL
84f452b1 82 select NO_BOOTMEM
aa7d5f18
AB
83 select OF_EARLY_FLATTREE if OF
84 select OF_RESERVED_MEM if OF
171b3f0d
RK
85 select OLD_SIGACTION
86 select OLD_SIGSUSPEND3
b1b3f49c
RK
87 select PERF_USE_VMALLOC
88 select RTC_LIB
89 select SYS_SUPPORTS_APM_EMULATION
171b3f0d
RK
90 # Above selects are sorted alphabetically; please add new ones
91 # according to that. Thanks.
1da177e4
LT
92 help
93 The ARM series is a line of low-power-consumption RISC chip designs
f6c8965a 94 licensed by ARM Ltd and targeted at embedded applications and
1da177e4 95 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
f6c8965a 96 manufactured, but legacy ARM-based PC hardware remains popular in
1da177e4
LT
97 Europe. There is an ARM Linux project with a web page at
98 <http://www.arm.linux.org.uk/>.
99
74facffe 100config ARM_HAS_SG_CHAIN
308c09f1 101 select ARCH_HAS_SG_CHAIN
74facffe
RK
102 bool
103
4ce63fcd
MS
104config NEED_SG_DMA_LENGTH
105 bool
106
107config ARM_DMA_USE_IOMMU
4ce63fcd 108 bool
b1b3f49c
RK
109 select ARM_HAS_SG_CHAIN
110 select NEED_SG_DMA_LENGTH
4ce63fcd 111
60460abf
SWK
112if ARM_DMA_USE_IOMMU
113
114config ARM_DMA_IOMMU_ALIGNMENT
115 int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
116 range 4 9
117 default 8
118 help
119 DMA mapping framework by default aligns all buffers to the smallest
120 PAGE_SIZE order which is greater than or equal to the requested buffer
121 size. This works well for buffers up to a few hundreds kilobytes, but
122 for larger buffers it just a waste of address space. Drivers which has
123 relatively small addressing window (like 64Mib) might run out of
124 virtual space with just a few allocations.
125
126 With this parameter you can specify the maximum PAGE_SIZE order for
127 DMA IOMMU buffers. Larger buffers will be aligned only to this
128 specified order. The order is expressed as a power of two multiplied
129 by the PAGE_SIZE.
130
131endif
132
0b05da72
HUK
133config MIGHT_HAVE_PCI
134 bool
135
75e7153a
RB
136config SYS_SUPPORTS_APM_EMULATION
137 bool
138
bc581770
LW
139config HAVE_TCM
140 bool
141 select GENERIC_ALLOCATOR
142
e119bfff
RK
143config HAVE_PROC_CPU
144 bool
145
ce816fa8 146config NO_IOPORT_MAP
5ea81769 147 bool
5ea81769 148
1da177e4
LT
149config EISA
150 bool
151 ---help---
152 The Extended Industry Standard Architecture (EISA) bus was
153 developed as an open alternative to the IBM MicroChannel bus.
154
155 The EISA bus provided some of the features of the IBM MicroChannel
156 bus while maintaining backward compatibility with cards made for
157 the older ISA bus. The EISA bus saw limited use between 1988 and
158 1995 when it was made obsolete by the PCI bus.
159
160 Say Y here if you are building a kernel for an EISA-based machine.
161
162 Otherwise, say N.
163
164config SBUS
165 bool
166
f16fb1ec
RK
167config STACKTRACE_SUPPORT
168 bool
169 default y
170
171config LOCKDEP_SUPPORT
172 bool
173 default y
174
7ad1bcb2
RK
175config TRACE_IRQFLAGS_SUPPORT
176 bool
cb1293e2 177 default !CPU_V7M
7ad1bcb2 178
1da177e4
LT
179config RWSEM_XCHGADD_ALGORITHM
180 bool
8a87411b 181 default y
1da177e4 182
f0d1b0b3
DH
183config ARCH_HAS_ILOG2_U32
184 bool
f0d1b0b3
DH
185
186config ARCH_HAS_ILOG2_U64
187 bool
f0d1b0b3 188
4a1b5733
EV
189config ARCH_HAS_BANDGAP
190 bool
191
a5f4c561
SA
192config FIX_EARLYCON_MEM
193 def_bool y if MMU
194
b89c3b16
AM
195config GENERIC_HWEIGHT
196 bool
197 default y
198
1da177e4
LT
199config GENERIC_CALIBRATE_DELAY
200 bool
201 default y
202
a08b6b79
Z
203config ARCH_MAY_HAVE_PC_FDC
204 bool
205
5ac6da66
CL
206config ZONE_DMA
207 bool
5ac6da66 208
ccd7ab7f
FT
209config NEED_DMA_MAP_STATE
210 def_bool y
211
c7edc9e3
DL
212config ARCH_SUPPORTS_UPROBES
213 def_bool y
214
58af4a24
RH
215config ARCH_HAS_DMA_SET_COHERENT_MASK
216 bool
217
1da177e4
LT
218config GENERIC_ISA_DMA
219 bool
220
1da177e4
LT
221config FIQ
222 bool
223
13a5045d
RH
224config NEED_RET_TO_USER
225 bool
226
034d2f5a
AV
227config ARCH_MTD_XIP
228 bool
229
c760fc19
HC
230config VECTORS_BASE
231 hex
6afd6fae 232 default 0xffff0000 if MMU || CPU_HIGH_VECTOR
c760fc19
HC
233 default DRAM_BASE if REMAP_VECTORS_TO_RAM
234 default 0x00000000
235 help
19accfd3
RK
236 The base address of exception vectors. This must be two pages
237 in size.
c760fc19 238
dc21af99 239config ARM_PATCH_PHYS_VIRT
c1becedc
RK
240 bool "Patch physical to virtual translations at runtime" if EMBEDDED
241 default y
b511d75d 242 depends on !XIP_KERNEL && MMU
dc21af99 243 help
111e9a5c
RK
244 Patch phys-to-virt and virt-to-phys translation functions at
245 boot and module load time according to the position of the
246 kernel in system memory.
dc21af99 247
111e9a5c 248 This can only be used with non-XIP MMU kernels where the base
daece596 249 of physical memory is at a 16MB boundary.
dc21af99 250
c1becedc
RK
251 Only disable this option if you know that you do not require
252 this feature (eg, building a kernel for a single machine) and
253 you need to shrink the kernel to the minimal size.
dc21af99 254
c334bc15
RH
255config NEED_MACH_IO_H
256 bool
257 help
258 Select this when mach/io.h is required to provide special
259 definitions for this platform. The need for mach/io.h should
260 be avoided when possible.
261
0cdc8b92 262config NEED_MACH_MEMORY_H
1b9f95f8
NP
263 bool
264 help
0cdc8b92
NP
265 Select this when mach/memory.h is required to provide special
266 definitions for this platform. The need for mach/memory.h should
267 be avoided when possible.
dc21af99 268
1b9f95f8 269config PHYS_OFFSET
974c0724 270 hex "Physical address of main memory" if MMU
c6f54a9b 271 depends on !ARM_PATCH_PHYS_VIRT
974c0724 272 default DRAM_BASE if !MMU
c6f54a9b 273 default 0x00000000 if ARCH_EBSA110 || \
c6f54a9b
UKK
274 ARCH_FOOTBRIDGE || \
275 ARCH_INTEGRATOR || \
276 ARCH_IOP13XX || \
277 ARCH_KS8695 || \
278 (ARCH_REALVIEW && !REALVIEW_HIGH_PHYS_OFFSET)
279 default 0x10000000 if ARCH_OMAP1 || ARCH_RPC
280 default 0x20000000 if ARCH_S5PV210
281 default 0x70000000 if REALVIEW_HIGH_PHYS_OFFSET
b8824c9a 282 default 0xc0000000 if ARCH_SA1100
111e9a5c 283 help
1b9f95f8
NP
284 Please provide the physical address corresponding to the
285 location of main memory in your system.
cada3c08 286
87e040b6
SG
287config GENERIC_BUG
288 def_bool y
289 depends on BUG
290
1bcad26e
KS
291config PGTABLE_LEVELS
292 int
293 default 3 if ARM_LPAE
294 default 2
295
1da177e4
LT
296source "init/Kconfig"
297
dc52ddc0
MH
298source "kernel/Kconfig.freezer"
299
1da177e4
LT
300menu "System Type"
301
3c427975
HC
302config MMU
303 bool "MMU-based Paged Memory Management Support"
304 default y
305 help
306 Select if you want MMU-based virtualised addressing space
307 support by paged memory management. If unsure, say 'Y'.
308
e0c25d95
DC
309config ARCH_MMAP_RND_BITS_MIN
310 default 8
311
312config ARCH_MMAP_RND_BITS_MAX
313 default 14 if PAGE_OFFSET=0x40000000
314 default 15 if PAGE_OFFSET=0x80000000
315 default 16
316
ccf50e23
RK
317#
318# The "ARM system type" choice list is ordered alphabetically by option
319# text. Please add new entries in the option alphabetic order.
320#
1da177e4
LT
321choice
322 prompt "ARM system type"
70722803 323 default ARM_SINGLE_ARMV7M if !MMU
1420b22b 324 default ARCH_MULTIPLATFORM if MMU
1da177e4 325
387798b3
RH
326config ARCH_MULTIPLATFORM
327 bool "Allow multiple platforms to be selected"
b1b3f49c 328 depends on MMU
ddb902cc 329 select ARCH_WANT_OPTIONAL_GPIOLIB
42dc836d 330 select ARM_HAS_SG_CHAIN
387798b3
RH
331 select ARM_PATCH_PHYS_VIRT
332 select AUTO_ZRELADDR
6d0add40 333 select CLKSRC_OF
66314223 334 select COMMON_CLK
ddb902cc 335 select GENERIC_CLOCKEVENTS
08d38beb 336 select MIGHT_HAVE_PCI
387798b3 337 select MULTI_IRQ_HANDLER
66314223
DN
338 select SPARSE_IRQ
339 select USE_OF
66314223 340
9c77bc43
SA
341config ARM_SINGLE_ARMV7M
342 bool "ARMv7-M based platforms (Cortex-M0/M3/M4)"
343 depends on !MMU
344 select ARCH_WANT_OPTIONAL_GPIOLIB
345 select ARM_NVIC
499f1640 346 select AUTO_ZRELADDR
9c77bc43
SA
347 select CLKSRC_OF
348 select COMMON_CLK
349 select CPU_V7M
350 select GENERIC_CLOCKEVENTS
351 select NO_IOPORT_MAP
352 select SPARSE_IRQ
353 select USE_OF
354
4af6fee1 355
93e22567
RK
356config ARCH_CLPS711X
357 bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
a3b8d4a5 358 select ARCH_REQUIRE_GPIOLIB
ea7d1bc9 359 select AUTO_ZRELADDR
c99f72ad 360 select CLKSRC_MMIO
93e22567
RK
361 select COMMON_CLK
362 select CPU_ARM720T
4a8355c4 363 select GENERIC_CLOCKEVENTS
6597619f 364 select MFD_SYSCON
e4e3a37d 365 select SOC_BUS
93e22567
RK
366 help
367 Support for Cirrus Logic 711x/721x/731x based boards.
368
788c9700
RK
369config ARCH_GEMINI
370 bool "Cortina Systems Gemini"
788c9700 371 select ARCH_REQUIRE_GPIOLIB
f3372c01 372 select CLKSRC_MMIO
b1b3f49c 373 select CPU_FA526
f3372c01 374 select GENERIC_CLOCKEVENTS
788c9700
RK
375 help
376 Support for the Cortina Systems Gemini family SoCs
377
1da177e4
LT
378config ARCH_EBSA110
379 bool "EBSA-110"
b1b3f49c 380 select ARCH_USES_GETTIMEOFFSET
c750815e 381 select CPU_SA110
f7e68bbf 382 select ISA
c334bc15 383 select NEED_MACH_IO_H
0cdc8b92 384 select NEED_MACH_MEMORY_H
ce816fa8 385 select NO_IOPORT_MAP
1da177e4
LT
386 help
387 This is an evaluation board for the StrongARM processor available
f6c8965a 388 from Digital. It has limited hardware on-board, including an
1da177e4
LT
389 Ethernet interface, two PCMCIA sockets, two serial ports and a
390 parallel port.
391
e7736d47
LB
392config ARCH_EP93XX
393 bool "EP93xx-based"
b1b3f49c
RK
394 select ARCH_HAS_HOLES_MEMORYMODEL
395 select ARCH_REQUIRE_GPIOLIB
e7736d47 396 select ARM_AMBA
b8824c9a 397 select ARM_PATCH_PHYS_VIRT
e7736d47 398 select ARM_VIC
b8824c9a 399 select AUTO_ZRELADDR
6d803ba7 400 select CLKDEV_LOOKUP
000bc178 401 select CLKSRC_MMIO
b1b3f49c 402 select CPU_ARM920T
000bc178 403 select GENERIC_CLOCKEVENTS
e7736d47
LB
404 help
405 This enables support for the Cirrus EP93xx series of CPUs.
406
1da177e4
LT
407config ARCH_FOOTBRIDGE
408 bool "FootBridge"
c750815e 409 select CPU_SA110
1da177e4 410 select FOOTBRIDGE
4e8d7637 411 select GENERIC_CLOCKEVENTS
d0ee9f40 412 select HAVE_IDE
8ef6e620 413 select NEED_MACH_IO_H if !MMU
0cdc8b92 414 select NEED_MACH_MEMORY_H
f999b8bd
MM
415 help
416 Support for systems based on the DC21285 companion chip
417 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
1da177e4 418
4af6fee1
DS
419config ARCH_NETX
420 bool "Hilscher NetX based"
b1b3f49c 421 select ARM_VIC
234b6ced 422 select CLKSRC_MMIO
c750815e 423 select CPU_ARM926T
2fcfe6b8 424 select GENERIC_CLOCKEVENTS
f999b8bd 425 help
4af6fee1
DS
426 This enables support for systems based on the Hilscher NetX Soc
427
3b938be6
RK
428config ARCH_IOP13XX
429 bool "IOP13xx-based"
430 depends on MMU
b1b3f49c 431 select CPU_XSC3
0cdc8b92 432 select NEED_MACH_MEMORY_H
13a5045d 433 select NEED_RET_TO_USER
b1b3f49c
RK
434 select PCI
435 select PLAT_IOP
436 select VMSPLIT_1G
37ebbcff 437 select SPARSE_IRQ
3b938be6
RK
438 help
439 Support for Intel's IOP13XX (XScale) family of processors.
440
3f7e5815
LB
441config ARCH_IOP32X
442 bool "IOP32x-based"
a4f7e763 443 depends on MMU
b1b3f49c 444 select ARCH_REQUIRE_GPIOLIB
c750815e 445 select CPU_XSCALE
e9004f50 446 select GPIO_IOP
13a5045d 447 select NEED_RET_TO_USER
f7e68bbf 448 select PCI
b1b3f49c 449 select PLAT_IOP
f999b8bd 450 help
3f7e5815
LB
451 Support for Intel's 80219 and IOP32X (XScale) family of
452 processors.
453
454config ARCH_IOP33X
455 bool "IOP33x-based"
456 depends on MMU
b1b3f49c 457 select ARCH_REQUIRE_GPIOLIB
c750815e 458 select CPU_XSCALE
e9004f50 459 select GPIO_IOP
13a5045d 460 select NEED_RET_TO_USER
3f7e5815 461 select PCI
b1b3f49c 462 select PLAT_IOP
3f7e5815
LB
463 help
464 Support for Intel's IOP33X (XScale) family of processors.
1da177e4 465
3b938be6
RK
466config ARCH_IXP4XX
467 bool "IXP4xx-based"
a4f7e763 468 depends on MMU
58af4a24 469 select ARCH_HAS_DMA_SET_COHERENT_MASK
b1b3f49c 470 select ARCH_REQUIRE_GPIOLIB
51aaf81f 471 select ARCH_SUPPORTS_BIG_ENDIAN
234b6ced 472 select CLKSRC_MMIO
c750815e 473 select CPU_XSCALE
b1b3f49c 474 select DMABOUNCE if PCI
3b938be6 475 select GENERIC_CLOCKEVENTS
0b05da72 476 select MIGHT_HAVE_PCI
c334bc15 477 select NEED_MACH_IO_H
9296d94d 478 select USB_EHCI_BIG_ENDIAN_DESC
171b3f0d 479 select USB_EHCI_BIG_ENDIAN_MMIO
c4713074 480 help
3b938be6 481 Support for Intel's IXP4XX (XScale) family of processors.
c4713074 482
edabd38e
SB
483config ARCH_DOVE
484 bool "Marvell Dove"
edabd38e 485 select ARCH_REQUIRE_GPIOLIB
756b2531 486 select CPU_PJ4
edabd38e 487 select GENERIC_CLOCKEVENTS
0f81bd43 488 select MIGHT_HAVE_PCI
b8cd337c 489 select MULTI_IRQ_HANDLER
171b3f0d 490 select MVEBU_MBUS
9139acd1
SH
491 select PINCTRL
492 select PINCTRL_DOVE
abcda1dc 493 select PLAT_ORION_LEGACY
0bd86961 494 select SPARSE_IRQ
c5d431e8 495 select PM_GENERIC_DOMAINS if PM
788c9700 496 help
edabd38e 497 Support for the Marvell Dove SoC 88AP510
788c9700
RK
498
499config ARCH_KS8695
500 bool "Micrel/Kendin KS8695"
98830bc9 501 select ARCH_REQUIRE_GPIOLIB
c7e783d6 502 select CLKSRC_MMIO
b1b3f49c 503 select CPU_ARM922T
c7e783d6 504 select GENERIC_CLOCKEVENTS
b1b3f49c 505 select NEED_MACH_MEMORY_H
788c9700
RK
506 help
507 Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
508 System-on-Chip devices.
509
788c9700
RK
510config ARCH_W90X900
511 bool "Nuvoton W90X900 CPU"
c52d3d68 512 select ARCH_REQUIRE_GPIOLIB
6d803ba7 513 select CLKDEV_LOOKUP
6fa5d5f7 514 select CLKSRC_MMIO
b1b3f49c 515 select CPU_ARM926T
58b5369e 516 select GENERIC_CLOCKEVENTS
788c9700 517 help
a8bc4ead 518 Support for Nuvoton (Winbond logic dept.) ARM9 processor,
519 At present, the w90x900 has been renamed nuc900, regarding
520 the ARM series product line, you can login the following
521 link address to know more.
522
523 <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
524 ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
788c9700 525
93e22567
RK
526config ARCH_LPC32XX
527 bool "NXP LPC32XX"
528 select ARCH_REQUIRE_GPIOLIB
529 select ARM_AMBA
530 select CLKDEV_LOOKUP
531 select CLKSRC_MMIO
532 select CPU_ARM926T
533 select GENERIC_CLOCKEVENTS
534 select HAVE_IDE
93e22567
RK
535 select USE_OF
536 help
537 Support for the NXP LPC32XX family of processors
538
1da177e4 539config ARCH_PXA
2c8086a5 540 bool "PXA2xx/PXA3xx-based"
a4f7e763 541 depends on MMU
b1b3f49c
RK
542 select ARCH_MTD_XIP
543 select ARCH_REQUIRE_GPIOLIB
544 select ARM_CPU_SUSPEND if PM
545 select AUTO_ZRELADDR
a1c0a6ad 546 select COMMON_CLK
6d803ba7 547 select CLKDEV_LOOKUP
389d9b58 548 select CLKSRC_PXA
234b6ced 549 select CLKSRC_MMIO
6f6caeaa 550 select CLKSRC_OF
981d0f39 551 select GENERIC_CLOCKEVENTS
157d2644 552 select GPIO_PXA
d0ee9f40 553 select HAVE_IDE
d6cf30ca 554 select IRQ_DOMAIN
b1b3f49c 555 select MULTI_IRQ_HANDLER
b1b3f49c
RK
556 select PLAT_PXA
557 select SPARSE_IRQ
f999b8bd 558 help
2c8086a5 559 Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
1da177e4
LT
560
561config ARCH_RPC
562 bool "RiscPC"
868e87cc 563 depends on MMU
1da177e4 564 select ARCH_ACORN
a08b6b79 565 select ARCH_MAY_HAVE_PC_FDC
07f841b7 566 select ARCH_SPARSEMEM_ENABLE
5cfc8ee0 567 select ARCH_USES_GETTIMEOFFSET
fa04e209 568 select CPU_SA110
b1b3f49c 569 select FIQ
d0ee9f40 570 select HAVE_IDE
b1b3f49c
RK
571 select HAVE_PATA_PLATFORM
572 select ISA_DMA_API
c334bc15 573 select NEED_MACH_IO_H
0cdc8b92 574 select NEED_MACH_MEMORY_H
ce816fa8 575 select NO_IOPORT_MAP
b4811bac 576 select VIRT_TO_BUS
1da177e4
LT
577 help
578 On the Acorn Risc-PC, Linux can support the internal IDE disk and
579 CD-ROM interface, serial and parallel port, and the floppy drive.
580
581config ARCH_SA1100
582 bool "SA1100-based"
b1b3f49c
RK
583 select ARCH_MTD_XIP
584 select ARCH_REQUIRE_GPIOLIB
585 select ARCH_SPARSEMEM_ENABLE
586 select CLKDEV_LOOKUP
587 select CLKSRC_MMIO
389d9b58
DL
588 select CLKSRC_PXA
589 select CLKSRC_OF if OF
1937f5b9 590 select CPU_FREQ
b1b3f49c 591 select CPU_SA1100
3e238be2 592 select GENERIC_CLOCKEVENTS
d0ee9f40 593 select HAVE_IDE
1eca42b4 594 select IRQ_DOMAIN
b1b3f49c 595 select ISA
affcab32 596 select MULTI_IRQ_HANDLER
0cdc8b92 597 select NEED_MACH_MEMORY_H
375dec92 598 select SPARSE_IRQ
f999b8bd
MM
599 help
600 Support for StrongARM 11x0 based boards.
1da177e4 601
b130d5c2
KK
602config ARCH_S3C24XX
603 bool "Samsung S3C24XX SoCs"
53650430 604 select ARCH_REQUIRE_GPIOLIB
335cce74 605 select ATAGS
b1b3f49c 606 select CLKDEV_LOOKUP
4280506a 607 select CLKSRC_SAMSUNG_PWM
7f78b6eb 608 select GENERIC_CLOCKEVENTS
880cf071 609 select GPIO_SAMSUNG
20676c15 610 select HAVE_S3C2410_I2C if I2C
b130d5c2 611 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 612 select HAVE_S3C_RTC if RTC_CLASS
17453dd2 613 select MULTI_IRQ_HANDLER
c334bc15 614 select NEED_MACH_IO_H
cd8dc7ae 615 select SAMSUNG_ATAGS
1da177e4 616 help
b130d5c2
KK
617 Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
618 and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
619 (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
620 Samsung SMDK2410 development board (and derivatives).
63b1f51b 621
7c6337e2
KH
622config ARCH_DAVINCI
623 bool "TI DaVinci"
b1b3f49c 624 select ARCH_HAS_HOLES_MEMORYMODEL
dce1115b 625 select ARCH_REQUIRE_GPIOLIB
6d803ba7 626 select CLKDEV_LOOKUP
20e9969b 627 select GENERIC_ALLOCATOR
b1b3f49c 628 select GENERIC_CLOCKEVENTS
dc7ad3b3 629 select GENERIC_IRQ_CHIP
b1b3f49c 630 select HAVE_IDE
689e331f 631 select USE_OF
b1b3f49c 632 select ZONE_DMA
7c6337e2
KH
633 help
634 Support for TI's DaVinci platform.
635
a0694861
TL
636config ARCH_OMAP1
637 bool "TI OMAP1"
00a36698 638 depends on MMU
9af915da 639 select ARCH_HAS_HOLES_MEMORYMODEL
a0694861 640 select ARCH_OMAP
21f47fbc 641 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 642 select CLKDEV_LOOKUP
d6e15d78 643 select CLKSRC_MMIO
b1b3f49c 644 select GENERIC_CLOCKEVENTS
a0694861 645 select GENERIC_IRQ_CHIP
a0694861
TL
646 select HAVE_IDE
647 select IRQ_DOMAIN
b694331c 648 select MULTI_IRQ_HANDLER
a0694861
TL
649 select NEED_MACH_IO_H if PCCARD
650 select NEED_MACH_MEMORY_H
685e2d08 651 select SPARSE_IRQ
21f47fbc 652 help
a0694861 653 Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
02c981c0 654
1da177e4
LT
655endchoice
656
387798b3
RH
657menu "Multiple platform selection"
658 depends on ARCH_MULTIPLATFORM
659
660comment "CPU Core family selection"
661
f8afae40
AB
662config ARCH_MULTI_V4
663 bool "ARMv4 based platforms (FA526)"
664 depends on !ARCH_MULTI_V6_V7
665 select ARCH_MULTI_V4_V5
666 select CPU_FA526
667
387798b3
RH
668config ARCH_MULTI_V4T
669 bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
387798b3 670 depends on !ARCH_MULTI_V6_V7
b1b3f49c 671 select ARCH_MULTI_V4_V5
24e860fb
AB
672 select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \
673 CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \
674 CPU_ARM925T || CPU_ARM940T)
387798b3
RH
675
676config ARCH_MULTI_V5
677 bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
387798b3 678 depends on !ARCH_MULTI_V6_V7
b1b3f49c 679 select ARCH_MULTI_V4_V5
12567bbd 680 select CPU_ARM926T if !(CPU_ARM946E || CPU_ARM1020 || \
24e860fb
AB
681 CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \
682 CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON)
387798b3
RH
683
684config ARCH_MULTI_V4_V5
685 bool
686
687config ARCH_MULTI_V6
8dda05cc 688 bool "ARMv6 based platforms (ARM11)"
387798b3 689 select ARCH_MULTI_V6_V7
42f4754a 690 select CPU_V6K
387798b3
RH
691
692config ARCH_MULTI_V7
8dda05cc 693 bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
387798b3
RH
694 default y
695 select ARCH_MULTI_V6_V7
b1b3f49c 696 select CPU_V7
90bc8ac7 697 select HAVE_SMP
387798b3
RH
698
699config ARCH_MULTI_V6_V7
700 bool
9352b05b 701 select MIGHT_HAVE_CACHE_L2X0
387798b3
RH
702
703config ARCH_MULTI_CPU_AUTO
704 def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
705 select ARCH_MULTI_V5
706
707endmenu
708
05e2a3de 709config ARCH_VIRT
e3246542
MY
710 bool "Dummy Virtual Machine"
711 depends on ARCH_MULTI_V7
4b8b5f25 712 select ARM_AMBA
05e2a3de 713 select ARM_GIC
0e2f91e9 714 select ARM_GIC_V2M if PCI_MSI
0b28f1db 715 select ARM_GIC_V3
05e2a3de 716 select ARM_PSCI
4b8b5f25 717 select HAVE_ARM_ARCH_TIMER
05e2a3de 718
ccf50e23
RK
719#
720# This is sorted alphabetically by mach-* pathname. However, plat-*
721# Kconfigs may be included either alphabetically (according to the
722# plat- suffix) or along side the corresponding mach-* source.
723#
3e93a22b
GC
724source "arch/arm/mach-mvebu/Kconfig"
725
445d9b30
TZ
726source "arch/arm/mach-alpine/Kconfig"
727
d9bfc86d
OR
728source "arch/arm/mach-asm9260/Kconfig"
729
95b8f20f
RK
730source "arch/arm/mach-at91/Kconfig"
731
1d22924e
AB
732source "arch/arm/mach-axxia/Kconfig"
733
8ac49e04
CD
734source "arch/arm/mach-bcm/Kconfig"
735
1c37fa10
SH
736source "arch/arm/mach-berlin/Kconfig"
737
1da177e4
LT
738source "arch/arm/mach-clps711x/Kconfig"
739
d94f944e
AV
740source "arch/arm/mach-cns3xxx/Kconfig"
741
95b8f20f
RK
742source "arch/arm/mach-davinci/Kconfig"
743
df8d742e
BS
744source "arch/arm/mach-digicolor/Kconfig"
745
95b8f20f
RK
746source "arch/arm/mach-dove/Kconfig"
747
e7736d47
LB
748source "arch/arm/mach-ep93xx/Kconfig"
749
1da177e4
LT
750source "arch/arm/mach-footbridge/Kconfig"
751
59d3a193
PZ
752source "arch/arm/mach-gemini/Kconfig"
753
387798b3
RH
754source "arch/arm/mach-highbank/Kconfig"
755
389ee0c2
HZ
756source "arch/arm/mach-hisi/Kconfig"
757
1da177e4
LT
758source "arch/arm/mach-integrator/Kconfig"
759
3f7e5815
LB
760source "arch/arm/mach-iop32x/Kconfig"
761
762source "arch/arm/mach-iop33x/Kconfig"
1da177e4 763
285f5fa7
DW
764source "arch/arm/mach-iop13xx/Kconfig"
765
1da177e4
LT
766source "arch/arm/mach-ixp4xx/Kconfig"
767
828989ad
SS
768source "arch/arm/mach-keystone/Kconfig"
769
95b8f20f
RK
770source "arch/arm/mach-ks8695/Kconfig"
771
3b8f5030
CC
772source "arch/arm/mach-meson/Kconfig"
773
17723fd3
JJ
774source "arch/arm/mach-moxart/Kconfig"
775
794d15b2
SS
776source "arch/arm/mach-mv78xx0/Kconfig"
777
3995eb82 778source "arch/arm/mach-imx/Kconfig"
1da177e4 779
f682a218
MB
780source "arch/arm/mach-mediatek/Kconfig"
781
1d3f33d5
SG
782source "arch/arm/mach-mxs/Kconfig"
783
95b8f20f 784source "arch/arm/mach-netx/Kconfig"
49cbe786 785
95b8f20f 786source "arch/arm/mach-nomadik/Kconfig"
95b8f20f 787
9851ca57
DT
788source "arch/arm/mach-nspire/Kconfig"
789
d48af15e
TL
790source "arch/arm/plat-omap/Kconfig"
791
792source "arch/arm/mach-omap1/Kconfig"
1da177e4 793
1dbae815
TL
794source "arch/arm/mach-omap2/Kconfig"
795
9dd0b194 796source "arch/arm/mach-orion5x/Kconfig"
585cf175 797
387798b3
RH
798source "arch/arm/mach-picoxcell/Kconfig"
799
95b8f20f
RK
800source "arch/arm/mach-pxa/Kconfig"
801source "arch/arm/plat-pxa/Kconfig"
585cf175 802
95b8f20f
RK
803source "arch/arm/mach-mmp/Kconfig"
804
8fc1b0f8
KG
805source "arch/arm/mach-qcom/Kconfig"
806
95b8f20f
RK
807source "arch/arm/mach-realview/Kconfig"
808
d63dc051
HS
809source "arch/arm/mach-rockchip/Kconfig"
810
95b8f20f 811source "arch/arm/mach-sa1100/Kconfig"
edabd38e 812
387798b3
RH
813source "arch/arm/mach-socfpga/Kconfig"
814
a7ed099f 815source "arch/arm/mach-spear/Kconfig"
a21765a7 816
65ebcc11
SK
817source "arch/arm/mach-sti/Kconfig"
818
85fd6d63 819source "arch/arm/mach-s3c24xx/Kconfig"
1da177e4 820
431107ea 821source "arch/arm/mach-s3c64xx/Kconfig"
a08ab637 822
170f4e42
KK
823source "arch/arm/mach-s5pv210/Kconfig"
824
83014579 825source "arch/arm/mach-exynos/Kconfig"
e509b289 826source "arch/arm/plat-samsung/Kconfig"
cc0e72b8 827
882d01f9 828source "arch/arm/mach-shmobile/Kconfig"
52c543f9 829
3b52634f
MR
830source "arch/arm/mach-sunxi/Kconfig"
831
156a0997
BS
832source "arch/arm/mach-prima2/Kconfig"
833
d6de5b02
MG
834source "arch/arm/mach-tango/Kconfig"
835
c5f80065
EG
836source "arch/arm/mach-tegra/Kconfig"
837
95b8f20f 838source "arch/arm/mach-u300/Kconfig"
1da177e4 839
ba56a987
MY
840source "arch/arm/mach-uniphier/Kconfig"
841
95b8f20f 842source "arch/arm/mach-ux500/Kconfig"
1da177e4
LT
843
844source "arch/arm/mach-versatile/Kconfig"
845
ceade897 846source "arch/arm/mach-vexpress/Kconfig"
420c34e4 847source "arch/arm/plat-versatile/Kconfig"
ceade897 848
6f35f9a9
TP
849source "arch/arm/mach-vt8500/Kconfig"
850
7ec80ddf 851source "arch/arm/mach-w90x900/Kconfig"
852
acede515
JN
853source "arch/arm/mach-zx/Kconfig"
854
9a45eb69
JC
855source "arch/arm/mach-zynq/Kconfig"
856
499f1640
SA
857# ARMv7-M architecture
858config ARCH_EFM32
859 bool "Energy Micro efm32"
860 depends on ARM_SINGLE_ARMV7M
861 select ARCH_REQUIRE_GPIOLIB
862 help
863 Support for Energy Micro's (now Silicon Labs) efm32 Giant Gecko
864 processors.
865
866config ARCH_LPC18XX
867 bool "NXP LPC18xx/LPC43xx"
868 depends on ARM_SINGLE_ARMV7M
869 select ARCH_HAS_RESET_CONTROLLER
870 select ARM_AMBA
871 select CLKSRC_LPC32XX
872 select PINCTRL
873 help
874 Support for NXP's LPC18xx Cortex-M3 and LPC43xx Cortex-M4
875 high performance microcontrollers.
876
877config ARCH_STM32
878 bool "STMicrolectronics STM32"
879 depends on ARM_SINGLE_ARMV7M
880 select ARCH_HAS_RESET_CONTROLLER
881 select ARMV7M_SYSTICK
25263186 882 select CLKSRC_STM32
499f1640
SA
883 select RESET_CONTROLLER
884 help
885 Support for STMicroelectronics STM32 processors.
886
1da177e4
LT
887# Definitions to make life easier
888config ARCH_ACORN
889 bool
890
7ae1f7ec
LB
891config PLAT_IOP
892 bool
469d3044 893 select GENERIC_CLOCKEVENTS
7ae1f7ec 894
69b02f6a
LB
895config PLAT_ORION
896 bool
bfe45e0b 897 select CLKSRC_MMIO
b1b3f49c 898 select COMMON_CLK
dc7ad3b3 899 select GENERIC_IRQ_CHIP
278b45b0 900 select IRQ_DOMAIN
69b02f6a 901
abcda1dc
TP
902config PLAT_ORION_LEGACY
903 bool
904 select PLAT_ORION
905
bd5ce433
EM
906config PLAT_PXA
907 bool
908
f4b8b319
RK
909config PLAT_VERSATILE
910 bool
911
d9a1beaa
AC
912source "arch/arm/firmware/Kconfig"
913
1da177e4
LT
914source arch/arm/mm/Kconfig
915
afe4b25e 916config IWMMXT
d93003e8
SH
917 bool "Enable iWMMXt support"
918 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 || CPU_PJ4B
919 default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 || CPU_PJ4B
afe4b25e
LB
920 help
921 Enable support for iWMMXt context switching at run time if
922 running on a CPU that supports it.
923
52108641 924config MULTI_IRQ_HANDLER
925 bool
926 help
927 Allow each machine to specify it's own IRQ handler at run time.
928
3b93e7b0
HC
929if !MMU
930source "arch/arm/Kconfig-nommu"
931endif
932
3e0a07f8
GC
933config PJ4B_ERRATA_4742
934 bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation"
935 depends on CPU_PJ4B && MACH_ARMADA_370
936 default y
937 help
938 When coming out of either a Wait for Interrupt (WFI) or a Wait for
939 Event (WFE) IDLE states, a specific timing sensitivity exists between
940 the retiring WFI/WFE instructions and the newly issued subsequent
941 instructions. This sensitivity can result in a CPU hang scenario.
942 Workaround:
943 The software must insert either a Data Synchronization Barrier (DSB)
944 or Data Memory Barrier (DMB) command immediately after the WFI/WFE
945 instruction
946
f0c4b8d6
WD
947config ARM_ERRATA_326103
948 bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
949 depends on CPU_V6
950 help
951 Executing a SWP instruction to read-only memory does not set bit 11
952 of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
953 treat the access as a read, preventing a COW from occurring and
954 causing the faulting task to livelock.
955
9cba3ccc
CM
956config ARM_ERRATA_411920
957 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
e399b1a4 958 depends on CPU_V6 || CPU_V6K
9cba3ccc
CM
959 help
960 Invalidation of the Instruction Cache operation can
961 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
962 It does not affect the MPCore. This option enables the ARM Ltd.
963 recommended workaround.
964
7ce236fc
CM
965config ARM_ERRATA_430973
966 bool "ARM errata: Stale prediction on replaced interworking branch"
967 depends on CPU_V7
968 help
969 This option enables the workaround for the 430973 Cortex-A8
79403cda 970 r1p* erratum. If a code sequence containing an ARM/Thumb
7ce236fc
CM
971 interworking branch is replaced with another code sequence at the
972 same virtual address, whether due to self-modifying code or virtual
973 to physical address re-mapping, Cortex-A8 does not recover from the
974 stale interworking branch prediction. This results in Cortex-A8
975 executing the new code sequence in the incorrect ARM or Thumb state.
976 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
977 and also flushes the branch target cache at every context switch.
978 Note that setting specific bits in the ACTLR register may not be
979 available in non-secure mode.
980
855c551f
CM
981config ARM_ERRATA_458693
982 bool "ARM errata: Processor deadlock when a false hazard is created"
983 depends on CPU_V7
62e4d357 984 depends on !ARCH_MULTIPLATFORM
855c551f
CM
985 help
986 This option enables the workaround for the 458693 Cortex-A8 (r2p0)
987 erratum. For very specific sequences of memory operations, it is
988 possible for a hazard condition intended for a cache line to instead
989 be incorrectly associated with a different cache line. This false
990 hazard might then cause a processor deadlock. The workaround enables
991 the L1 caching of the NEON accesses and disables the PLD instruction
992 in the ACTLR register. Note that setting specific bits in the ACTLR
993 register may not be available in non-secure mode.
994
0516e464
CM
995config ARM_ERRATA_460075
996 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
997 depends on CPU_V7
62e4d357 998 depends on !ARCH_MULTIPLATFORM
0516e464
CM
999 help
1000 This option enables the workaround for the 460075 Cortex-A8 (r2p0)
1001 erratum. Any asynchronous access to the L2 cache may encounter a
1002 situation in which recent store transactions to the L2 cache are lost
1003 and overwritten with stale memory contents from external memory. The
1004 workaround disables the write-allocate mode for the L2 cache via the
1005 ACTLR register. Note that setting specific bits in the ACTLR register
1006 may not be available in non-secure mode.
1007
9f05027c
WD
1008config ARM_ERRATA_742230
1009 bool "ARM errata: DMB operation may be faulty"
1010 depends on CPU_V7 && SMP
62e4d357 1011 depends on !ARCH_MULTIPLATFORM
9f05027c
WD
1012 help
1013 This option enables the workaround for the 742230 Cortex-A9
1014 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
1015 between two write operations may not ensure the correct visibility
1016 ordering of the two writes. This workaround sets a specific bit in
1017 the diagnostic register of the Cortex-A9 which causes the DMB
1018 instruction to behave as a DSB, ensuring the correct behaviour of
1019 the two writes.
1020
a672e99b
WD
1021config ARM_ERRATA_742231
1022 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1023 depends on CPU_V7 && SMP
62e4d357 1024 depends on !ARCH_MULTIPLATFORM
a672e99b
WD
1025 help
1026 This option enables the workaround for the 742231 Cortex-A9
1027 (r2p0..r2p2) erratum. Under certain conditions, specific to the
1028 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1029 accessing some data located in the same cache line, may get corrupted
1030 data due to bad handling of the address hazard when the line gets
1031 replaced from one of the CPUs at the same time as another CPU is
1032 accessing it. This workaround sets specific bits in the diagnostic
1033 register of the Cortex-A9 which reduces the linefill issuing
1034 capabilities of the processor.
1035
69155794
JM
1036config ARM_ERRATA_643719
1037 bool "ARM errata: LoUIS bit field in CLIDR register is incorrect"
1038 depends on CPU_V7 && SMP
e5a5de44 1039 default y
69155794
JM
1040 help
1041 This option enables the workaround for the 643719 Cortex-A9 (prior to
1042 r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR
1043 register returns zero when it should return one. The workaround
1044 corrects this value, ensuring cache maintenance operations which use
1045 it behave as intended and avoiding data corruption.
1046
cdf357f1
WD
1047config ARM_ERRATA_720789
1048 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
e66dc745 1049 depends on CPU_V7
cdf357f1
WD
1050 help
1051 This option enables the workaround for the 720789 Cortex-A9 (prior to
1052 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1053 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1054 As a consequence of this erratum, some TLB entries which should be
1055 invalidated are not, resulting in an incoherency in the system page
1056 tables. The workaround changes the TLB flushing routines to invalidate
1057 entries regardless of the ASID.
475d92fc
WD
1058
1059config ARM_ERRATA_743622
1060 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1061 depends on CPU_V7
62e4d357 1062 depends on !ARCH_MULTIPLATFORM
475d92fc
WD
1063 help
1064 This option enables the workaround for the 743622 Cortex-A9
efbc74ac 1065 (r2p*) erratum. Under very rare conditions, a faulty
475d92fc
WD
1066 optimisation in the Cortex-A9 Store Buffer may lead to data
1067 corruption. This workaround sets a specific bit in the diagnostic
1068 register of the Cortex-A9 which disables the Store Buffer
1069 optimisation, preventing the defect from occurring. This has no
1070 visible impact on the overall performance or power consumption of the
1071 processor.
1072
9a27c27c
WD
1073config ARM_ERRATA_751472
1074 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
ba90c516 1075 depends on CPU_V7
62e4d357 1076 depends on !ARCH_MULTIPLATFORM
9a27c27c
WD
1077 help
1078 This option enables the workaround for the 751472 Cortex-A9 (prior
1079 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
1080 completion of a following broadcasted operation if the second
1081 operation is received by a CPU before the ICIALLUIS has completed,
1082 potentially leading to corrupted entries in the cache or TLB.
1083
fcbdc5fe
WD
1084config ARM_ERRATA_754322
1085 bool "ARM errata: possible faulty MMU translations following an ASID switch"
1086 depends on CPU_V7
1087 help
1088 This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1089 r3p*) erratum. A speculative memory access may cause a page table walk
1090 which starts prior to an ASID switch but completes afterwards. This
1091 can populate the micro-TLB with a stale entry which may be hit with
1092 the new ASID. This workaround places two dsb instructions in the mm
1093 switching code so that no page table walks can cross the ASID switch.
1094
5dab26af
WD
1095config ARM_ERRATA_754327
1096 bool "ARM errata: no automatic Store Buffer drain"
1097 depends on CPU_V7 && SMP
1098 help
1099 This option enables the workaround for the 754327 Cortex-A9 (prior to
1100 r2p0) erratum. The Store Buffer does not have any automatic draining
1101 mechanism and therefore a livelock may occur if an external agent
1102 continuously polls a memory location waiting to observe an update.
1103 This workaround defines cpu_relax() as smp_mb(), preventing correctly
1104 written polling loops from denying visibility of updates to memory.
1105
145e10e1
CM
1106config ARM_ERRATA_364296
1107 bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
fd832478 1108 depends on CPU_V6
145e10e1
CM
1109 help
1110 This options enables the workaround for the 364296 ARM1136
1111 r0p2 erratum (possible cache data corruption with
1112 hit-under-miss enabled). It sets the undocumented bit 31 in
1113 the auxiliary control register and the FI bit in the control
1114 register, thus disabling hit-under-miss without putting the
1115 processor into full low interrupt latency mode. ARM11MPCore
1116 is not affected.
1117
f630c1bd
WD
1118config ARM_ERRATA_764369
1119 bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1120 depends on CPU_V7 && SMP
1121 help
1122 This option enables the workaround for erratum 764369
1123 affecting Cortex-A9 MPCore with two or more processors (all
1124 current revisions). Under certain timing circumstances, a data
1125 cache line maintenance operation by MVA targeting an Inner
1126 Shareable memory region may fail to proceed up to either the
1127 Point of Coherency or to the Point of Unification of the
1128 system. This workaround adds a DSB instruction before the
1129 relevant cache maintenance functions and sets a specific bit
1130 in the diagnostic control register of the SCU.
1131
7253b85c
SH
1132config ARM_ERRATA_775420
1133 bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
1134 depends on CPU_V7
1135 help
1136 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
1137 r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
1138 operation aborts with MMU exception, it might cause the processor
1139 to deadlock. This workaround puts DSB before executing ISB if
1140 an abort may occur on cache maintenance.
1141
93dc6887
CM
1142config ARM_ERRATA_798181
1143 bool "ARM errata: TLBI/DSB failure on Cortex-A15"
1144 depends on CPU_V7 && SMP
1145 help
1146 On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
1147 adequately shooting down all use of the old entries. This
1148 option enables the Linux kernel workaround for this erratum
1149 which sends an IPI to the CPUs that are running the same ASID
1150 as the one being invalidated.
1151
84b6504f
WD
1152config ARM_ERRATA_773022
1153 bool "ARM errata: incorrect instructions may be executed from loop buffer"
1154 depends on CPU_V7
1155 help
1156 This option enables the workaround for the 773022 Cortex-A15
1157 (up to r0p4) erratum. In certain rare sequences of code, the
1158 loop buffer may deliver incorrect instructions. This
1159 workaround disables the loop buffer to avoid the erratum.
1160
1da177e4
LT
1161endmenu
1162
1163source "arch/arm/common/Kconfig"
1164
1da177e4
LT
1165menu "Bus support"
1166
1da177e4
LT
1167config ISA
1168 bool
1da177e4
LT
1169 help
1170 Find out whether you have ISA slots on your motherboard. ISA is the
1171 name of a bus system, i.e. the way the CPU talks to the other stuff
1172 inside your box. Other bus systems are PCI, EISA, MicroChannel
1173 (MCA) or VESA. ISA is an older system, now being displaced by PCI;
1174 newer boards don't support it. If you have ISA, say Y, otherwise N.
1175
065909b9 1176# Select ISA DMA controller support
1da177e4
LT
1177config ISA_DMA
1178 bool
065909b9 1179 select ISA_DMA_API
1da177e4 1180
065909b9 1181# Select ISA DMA interface
5cae841b
AV
1182config ISA_DMA_API
1183 bool
5cae841b 1184
1da177e4 1185config PCI
0b05da72 1186 bool "PCI support" if MIGHT_HAVE_PCI
1da177e4
LT
1187 help
1188 Find out whether you have a PCI motherboard. PCI is the name of a
1189 bus system, i.e. the way the CPU talks to the other stuff inside
1190 your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
1191 VESA. If you have PCI, say Y, otherwise N.
1192
52882173
AV
1193config PCI_DOMAINS
1194 bool
1195 depends on PCI
1196
8c7d1474
LP
1197config PCI_DOMAINS_GENERIC
1198 def_bool PCI_DOMAINS
1199
b080ac8a
MRJ
1200config PCI_NANOENGINE
1201 bool "BSE nanoEngine PCI support"
1202 depends on SA1100_NANOENGINE
1203 help
1204 Enable PCI on the BSE nanoEngine board.
1205
36e23590
MW
1206config PCI_SYSCALL
1207 def_bool PCI
1208
a0113a99
MR
1209config PCI_HOST_ITE8152
1210 bool
1211 depends on PCI && MACH_ARMCORE
1212 default y
1213 select DMABOUNCE
1214
1da177e4 1215source "drivers/pci/Kconfig"
3f06d157 1216source "drivers/pci/pcie/Kconfig"
1da177e4
LT
1217
1218source "drivers/pcmcia/Kconfig"
1219
1220endmenu
1221
1222menu "Kernel Features"
1223
3b55658a
DM
1224config HAVE_SMP
1225 bool
1226 help
1227 This option should be selected by machines which have an SMP-
1228 capable CPU.
1229
1230 The only effect of this option is to make the SMP-related
1231 options available to the user for configuration.
1232
1da177e4 1233config SMP
bb2d8130 1234 bool "Symmetric Multi-Processing"
fbb4ddac 1235 depends on CPU_V6K || CPU_V7
bc28248e 1236 depends on GENERIC_CLOCKEVENTS
3b55658a 1237 depends on HAVE_SMP
801bb21c 1238 depends on MMU || ARM_MPU
0361748f 1239 select IRQ_WORK
1da177e4
LT
1240 help
1241 This enables support for systems with more than one CPU. If you have
4a474157
RG
1242 a system with only one CPU, say N. If you have a system with more
1243 than one CPU, say Y.
1da177e4 1244
4a474157 1245 If you say N here, the kernel will run on uni- and multiprocessor
1da177e4 1246 machines, but will use only one CPU of a multiprocessor machine. If
4a474157
RG
1247 you say Y here, the kernel will run on many, but not all,
1248 uniprocessor machines. On a uniprocessor machine, the kernel
1249 will run faster if you say N here.
1da177e4 1250
395cf969 1251 See also <file:Documentation/x86/i386/IO-APIC.txt>,
1da177e4 1252 <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
50a23e6e 1253 <http://tldp.org/HOWTO/SMP-HOWTO.html>.
1da177e4
LT
1254
1255 If you don't know what to do here, say N.
1256
f00ec48f 1257config SMP_ON_UP
5744ff43 1258 bool "Allow booting SMP kernel on uniprocessor systems"
801bb21c 1259 depends on SMP && !XIP_KERNEL && MMU
f00ec48f
RK
1260 default y
1261 help
1262 SMP kernels contain instructions which fail on non-SMP processors.
1263 Enabling this option allows the kernel to modify itself to make
1264 these instructions safe. Disabling it allows about 1K of space
1265 savings.
1266
1267 If you don't know what to do here, say Y.
1268
c9018aab
VG
1269config ARM_CPU_TOPOLOGY
1270 bool "Support cpu topology definition"
1271 depends on SMP && CPU_V7
1272 default y
1273 help
1274 Support ARM cpu topology definition. The MPIDR register defines
1275 affinity between processors which is then used to describe the cpu
1276 topology of an ARM System.
1277
1278config SCHED_MC
1279 bool "Multi-core scheduler support"
1280 depends on ARM_CPU_TOPOLOGY
1281 help
1282 Multi-core scheduler support improves the CPU scheduler's decision
1283 making when dealing with multi-core CPU chips at a cost of slightly
1284 increased overhead in some places. If unsure say N here.
1285
1286config SCHED_SMT
1287 bool "SMT scheduler support"
1288 depends on ARM_CPU_TOPOLOGY
1289 help
1290 Improves the CPU scheduler's decision making when dealing with
1291 MultiThreading at a cost of slightly increased overhead in some
1292 places. If unsure say N here.
1293
a8cbcd92
RK
1294config HAVE_ARM_SCU
1295 bool
a8cbcd92
RK
1296 help
1297 This option enables support for the ARM system coherency unit
1298
8a4da6e3 1299config HAVE_ARM_ARCH_TIMER
022c03a2
MZ
1300 bool "Architected timer support"
1301 depends on CPU_V7
8a4da6e3 1302 select ARM_ARCH_TIMER
0c403462 1303 select GENERIC_CLOCKEVENTS
022c03a2
MZ
1304 help
1305 This option enables support for the ARM architected timer
1306
f32f4ce2
RK
1307config HAVE_ARM_TWD
1308 bool
da4a686a 1309 select CLKSRC_OF if OF
f32f4ce2
RK
1310 help
1311 This options enables support for the ARM timer and watchdog unit
1312
e8db288e
NP
1313config MCPM
1314 bool "Multi-Cluster Power Management"
1315 depends on CPU_V7 && SMP
1316 help
1317 This option provides the common power management infrastructure
1318 for (multi-)cluster based systems, such as big.LITTLE based
1319 systems.
1320
ebf4a5c5
HZ
1321config MCPM_QUAD_CLUSTER
1322 bool
1323 depends on MCPM
1324 help
1325 To avoid wasting resources unnecessarily, MCPM only supports up
1326 to 2 clusters by default.
1327 Platforms with 3 or 4 clusters that use MCPM must select this
1328 option to allow the additional clusters to be managed.
1329
1c33be57
NP
1330config BIG_LITTLE
1331 bool "big.LITTLE support (Experimental)"
1332 depends on CPU_V7 && SMP
1333 select MCPM
1334 help
1335 This option enables support selections for the big.LITTLE
1336 system architecture.
1337
1338config BL_SWITCHER
1339 bool "big.LITTLE switcher support"
6c044fec 1340 depends on BIG_LITTLE && MCPM && HOTPLUG_CPU && ARM_GIC
1c33be57 1341 select ARM_CPU_SUSPEND
51aaf81f 1342 select CPU_PM
1c33be57
NP
1343 help
1344 The big.LITTLE "switcher" provides the core functionality to
1345 transparently handle transition between a cluster of A15's
1346 and a cluster of A7's in a big.LITTLE system.
1347
b22537c6
NP
1348config BL_SWITCHER_DUMMY_IF
1349 tristate "Simple big.LITTLE switcher user interface"
1350 depends on BL_SWITCHER && DEBUG_KERNEL
1351 help
1352 This is a simple and dummy char dev interface to control
1353 the big.LITTLE switcher core code. It is meant for
1354 debugging purposes only.
1355
8d5796d2
LB
1356choice
1357 prompt "Memory split"
006fa259 1358 depends on MMU
8d5796d2
LB
1359 default VMSPLIT_3G
1360 help
1361 Select the desired split between kernel and user memory.
1362
1363 If you are not absolutely sure what you are doing, leave this
1364 option alone!
1365
1366 config VMSPLIT_3G
1367 bool "3G/1G user/kernel split"
63ce446c
NP
1368 config VMSPLIT_3G_OPT
1369 bool "3G/1G user/kernel split (for full 1G low memory)"
8d5796d2
LB
1370 config VMSPLIT_2G
1371 bool "2G/2G user/kernel split"
1372 config VMSPLIT_1G
1373 bool "1G/3G user/kernel split"
1374endchoice
1375
1376config PAGE_OFFSET
1377 hex
006fa259 1378 default PHYS_OFFSET if !MMU
8d5796d2
LB
1379 default 0x40000000 if VMSPLIT_1G
1380 default 0x80000000 if VMSPLIT_2G
63ce446c 1381 default 0xB0000000 if VMSPLIT_3G_OPT
8d5796d2
LB
1382 default 0xC0000000
1383
1da177e4
LT
1384config NR_CPUS
1385 int "Maximum number of CPUs (2-32)"
1386 range 2 32
1387 depends on SMP
1388 default "4"
1389
a054a811 1390config HOTPLUG_CPU
00b7dede 1391 bool "Support for hot-pluggable CPUs"
40b31360 1392 depends on SMP
a054a811
RK
1393 help
1394 Say Y here to experiment with turning CPUs off and on. CPUs
1395 can be controlled through /sys/devices/system/cpu.
1396
2bdd424f
WD
1397config ARM_PSCI
1398 bool "Support for the ARM Power State Coordination Interface (PSCI)"
e679660d 1399 depends on HAVE_ARM_SMCCC
be120397 1400 select ARM_PSCI_FW
2bdd424f
WD
1401 help
1402 Say Y here if you want Linux to communicate with system firmware
1403 implementing the PSCI specification for CPU-centric power
1404 management operations described in ARM document number ARM DEN
1405 0022A ("Power State Coordination Interface System Software on
1406 ARM processors").
1407
2a6ad871
MR
1408# The GPIO number here must be sorted by descending number. In case of
1409# a multiplatform kernel, we just want the highest value required by the
1410# selected platforms.
44986ab0
PDSN
1411config ARCH_NR_GPIO
1412 int
b35d2e56
GF
1413 default 1024 if ARCH_BRCMSTB || ARCH_SHMOBILE || ARCH_TEGRA || \
1414 ARCH_ZYNQ
aa42587a
TF
1415 default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || \
1416 SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX || ARCH_S5PV210
eb171a99 1417 default 416 if ARCH_SUNXI
06b851e5 1418 default 392 if ARCH_U8500
01bb914c 1419 default 352 if ARCH_VT8500
7b5da4c3 1420 default 288 if ARCH_ROCKCHIP
2a6ad871 1421 default 264 if MACH_H4700
44986ab0
PDSN
1422 default 0
1423 help
1424 Maximum number of GPIOs in the system.
1425
1426 If unsure, leave the default value.
1427
d45a398f 1428source kernel/Kconfig.preempt
1da177e4 1429
c9218b16 1430config HZ_FIXED
f8065813 1431 int
070b8b43 1432 default 200 if ARCH_EBSA110 || ARCH_S3C24XX || \
a73ddc61 1433 ARCH_S5PV210 || ARCH_EXYNOS4
1164f672 1434 default 128 if SOC_AT91RM9200
47d84682 1435 default 0
c9218b16
RK
1436
1437choice
47d84682 1438 depends on HZ_FIXED = 0
c9218b16
RK
1439 prompt "Timer frequency"
1440
1441config HZ_100
1442 bool "100 Hz"
1443
1444config HZ_200
1445 bool "200 Hz"
1446
1447config HZ_250
1448 bool "250 Hz"
1449
1450config HZ_300
1451 bool "300 Hz"
1452
1453config HZ_500
1454 bool "500 Hz"
1455
1456config HZ_1000
1457 bool "1000 Hz"
1458
1459endchoice
1460
1461config HZ
1462 int
47d84682 1463 default HZ_FIXED if HZ_FIXED != 0
c9218b16
RK
1464 default 100 if HZ_100
1465 default 200 if HZ_200
1466 default 250 if HZ_250
1467 default 300 if HZ_300
1468 default 500 if HZ_500
1469 default 1000
1470
1471config SCHED_HRTICK
1472 def_bool HIGH_RES_TIMERS
f8065813 1473
16c79651 1474config THUMB2_KERNEL
bc7dea00 1475 bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
4477ca45 1476 depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K
bc7dea00 1477 default y if CPU_THUMBONLY
16c79651
CM
1478 select AEABI
1479 select ARM_ASM_UNIFIED
89bace65 1480 select ARM_UNWIND
16c79651
CM
1481 help
1482 By enabling this option, the kernel will be compiled in
1483 Thumb-2 mode. A compiler/assembler that understand the unified
1484 ARM-Thumb syntax is needed.
1485
1486 If unsure, say N.
1487
6f685c5c
DM
1488config THUMB2_AVOID_R_ARM_THM_JUMP11
1489 bool "Work around buggy Thumb-2 short branch relocations in gas"
1490 depends on THUMB2_KERNEL && MODULES
1491 default y
1492 help
1493 Various binutils versions can resolve Thumb-2 branches to
1494 locally-defined, preemptible global symbols as short-range "b.n"
1495 branch instructions.
1496
1497 This is a problem, because there's no guarantee the final
1498 destination of the symbol, or any candidate locations for a
1499 trampoline, are within range of the branch. For this reason, the
1500 kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
1501 relocation in modules at all, and it makes little sense to add
1502 support.
1503
1504 The symptom is that the kernel fails with an "unsupported
1505 relocation" error when loading some modules.
1506
1507 Until fixed tools are available, passing
1508 -fno-optimize-sibling-calls to gcc should prevent gcc generating
1509 code which hits this problem, at the cost of a bit of extra runtime
1510 stack usage in some cases.
1511
1512 The problem is described in more detail at:
1513 https://bugs.launchpad.net/binutils-linaro/+bug/725126
1514
1515 Only Thumb-2 kernels are affected.
1516
1517 Unless you are sure your tools don't have this problem, say Y.
1518
0becb088
CM
1519config ARM_ASM_UNIFIED
1520 bool
1521
42f25bdd
NP
1522config ARM_PATCH_IDIV
1523 bool "Runtime patch udiv/sdiv instructions into __aeabi_{u}idiv()"
1524 depends on CPU_32v7 && !XIP_KERNEL
1525 default y
1526 help
1527 The ARM compiler inserts calls to __aeabi_idiv() and
1528 __aeabi_uidiv() when it needs to perform division on signed
1529 and unsigned integers. Some v7 CPUs have support for the sdiv
1530 and udiv instructions that can be used to implement those
1531 functions.
1532
1533 Enabling this option allows the kernel to modify itself to
1534 replace the first two instructions of these library functions
1535 with the sdiv or udiv plus "bx lr" instructions when the CPU
1536 it is running on supports them. Typically this will be faster
1537 and less power intensive than running the original library
1538 code to do integer division.
1539
704bdda0
NP
1540config AEABI
1541 bool "Use the ARM EABI to compile the kernel"
1542 help
1543 This option allows for the kernel to be compiled using the latest
1544 ARM ABI (aka EABI). This is only useful if you are using a user
1545 space environment that is also compiled with EABI.
1546
1547 Since there are major incompatibilities between the legacy ABI and
1548 EABI, especially with regard to structure member alignment, this
1549 option also changes the kernel syscall calling convention to
1550 disambiguate both ABIs and allow for backward compatibility support
1551 (selected with CONFIG_OABI_COMPAT).
1552
1553 To use this you need GCC version 4.0.0 or later.
1554
6c90c872 1555config OABI_COMPAT
a73a3ff1 1556 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
d6f94fa0 1557 depends on AEABI && !THUMB2_KERNEL
6c90c872
NP
1558 help
1559 This option preserves the old syscall interface along with the
1560 new (ARM EABI) one. It also provides a compatibility layer to
1561 intercept syscalls that have structure arguments which layout
1562 in memory differs between the legacy ABI and the new ARM EABI
1563 (only for non "thumb" binaries). This option adds a tiny
1564 overhead to all syscalls and produces a slightly larger kernel.
91702175
KC
1565
1566 The seccomp filter system will not be available when this is
1567 selected, since there is no way yet to sensibly distinguish
1568 between calling conventions during filtering.
1569
6c90c872
NP
1570 If you know you'll be using only pure EABI user space then you
1571 can say N here. If this option is not selected and you attempt
1572 to execute a legacy ABI binary then the result will be
1573 UNPREDICTABLE (in fact it can be predicted that it won't work
b02f8467 1574 at all). If in doubt say N.
6c90c872 1575
eb33575c 1576config ARCH_HAS_HOLES_MEMORYMODEL
e80d6a24 1577 bool
e80d6a24 1578
05944d74
RK
1579config ARCH_SPARSEMEM_ENABLE
1580 bool
1581
07a2f737
RK
1582config ARCH_SPARSEMEM_DEFAULT
1583 def_bool ARCH_SPARSEMEM_ENABLE
1584
05944d74 1585config ARCH_SELECT_MEMORY_MODEL
be370302 1586 def_bool ARCH_SPARSEMEM_ENABLE
c80d79d7 1587
7b7bf499
WD
1588config HAVE_ARCH_PFN_VALID
1589 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
1590
b8cd51af
SC
1591config HAVE_GENERIC_RCU_GUP
1592 def_bool y
1593 depends on ARM_LPAE
1594
053a96ca 1595config HIGHMEM
e8db89a2
RK
1596 bool "High Memory Support"
1597 depends on MMU
053a96ca
NP
1598 help
1599 The address space of ARM processors is only 4 Gigabytes large
1600 and it has to accommodate user address space, kernel address
1601 space as well as some memory mapped IO. That means that, if you
1602 have a large amount of physical memory and/or IO, not all of the
1603 memory can be "permanently mapped" by the kernel. The physical
1604 memory that is not permanently mapped is called "high memory".
1605
1606 Depending on the selected kernel/user memory split, minimum
1607 vmalloc space and actual amount of RAM, you may not need this
1608 option which should result in a slightly faster kernel.
1609
1610 If unsure, say n.
1611
65cec8e3 1612config HIGHPTE
9a431bd5 1613 bool "Allocate 2nd-level pagetables from highmem" if EXPERT
65cec8e3 1614 depends on HIGHMEM
9a431bd5 1615 default y
b4d103d1
RK
1616 help
1617 The VM uses one page of physical memory for each page table.
1618 For systems with a lot of processes, this can use a lot of
1619 precious low memory, eventually leading to low memory being
1620 consumed by page tables. Setting this option will allow
1621 user-space 2nd level page tables to reside in high memory.
65cec8e3 1622
a5e090ac
RK
1623config CPU_SW_DOMAIN_PAN
1624 bool "Enable use of CPU domains to implement privileged no-access"
1625 depends on MMU && !ARM_LPAE
1b8873a0
JI
1626 default y
1627 help
a5e090ac
RK
1628 Increase kernel security by ensuring that normal kernel accesses
1629 are unable to access userspace addresses. This can help prevent
1630 use-after-free bugs becoming an exploitable privilege escalation
1631 by ensuring that magic values (such as LIST_POISON) will always
1632 fault when dereferenced.
1633
1634 CPUs with low-vector mappings use a best-efforts implementation.
1635 Their lower 1MB needs to remain accessible for the vectors, but
1636 the remainder of userspace will become appropriately inaccessible.
65cec8e3 1637
1b8873a0 1638config HW_PERF_EVENTS
fa8ad788
MR
1639 def_bool y
1640 depends on ARM_PMU
1b8873a0 1641
1355e2a6
CM
1642config SYS_SUPPORTS_HUGETLBFS
1643 def_bool y
1644 depends on ARM_LPAE
1645
8d962507
CM
1646config HAVE_ARCH_TRANSPARENT_HUGEPAGE
1647 def_bool y
1648 depends on ARM_LPAE
1649
4bfab203
SC
1650config ARCH_WANT_GENERAL_HUGETLB
1651 def_bool y
1652
7d485f64
AB
1653config ARM_MODULE_PLTS
1654 bool "Use PLTs to allow module memory to spill over into vmalloc area"
1655 depends on MODULES
1656 help
1657 Allocate PLTs when loading modules so that jumps and calls whose
1658 targets are too far away for their relative offsets to be encoded
1659 in the instructions themselves can be bounced via veneers in the
1660 module's PLT. This allows modules to be allocated in the generic
1661 vmalloc area after the dedicated module memory area has been
1662 exhausted. The modules will use slightly more memory, but after
1663 rounding up to page size, the actual memory footprint is usually
1664 the same.
1665
1666 Say y if you are getting out of memory errors while loading modules
1667
3f22ab27
DH
1668source "mm/Kconfig"
1669
c1b2d970 1670config FORCE_MAX_ZONEORDER
36d6c928 1671 int "Maximum zone order"
898f08e1 1672 default "12" if SOC_AM33XX
6d85e2b0 1673 default "9" if SA1111 || ARCH_EFM32
c1b2d970
MD
1674 default "11"
1675 help
1676 The kernel memory allocator divides physically contiguous memory
1677 blocks into "zones", where each zone is a power of two number of
1678 pages. This option selects the largest power of two that the kernel
1679 keeps in the memory allocator. If you need to allocate very large
1680 blocks of physically contiguous memory, then you may need to
1681 increase this value.
1682
1683 This config option is actually maximum order plus one. For example,
1684 a value of 11 means that the largest free memory block is 2^10 pages.
1685
1da177e4
LT
1686config ALIGNMENT_TRAP
1687 bool
f12d0d7c 1688 depends on CPU_CP15_MMU
1da177e4 1689 default y if !ARCH_EBSA110
e119bfff 1690 select HAVE_PROC_CPU if PROC_FS
1da177e4 1691 help
84eb8d06 1692 ARM processors cannot fetch/store information which is not
1da177e4
LT
1693 naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1694 address divisible by 4. On 32-bit ARM processors, these non-aligned
1695 fetch/store instructions will be emulated in software if you say
1696 here, which has a severe performance impact. This is necessary for
1697 correct operation of some network protocols. With an IP-only
1698 configuration it is safe to say N, otherwise say Y.
1699
39ec58f3 1700config UACCESS_WITH_MEMCPY
38ef2ad5
LW
1701 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
1702 depends on MMU
39ec58f3
LB
1703 default y if CPU_FEROCEON
1704 help
1705 Implement faster copy_to_user and clear_user methods for CPU
1706 cores where a 8-word STM instruction give significantly higher
1707 memory write throughput than a sequence of individual 32bit stores.
1708
1709 A possible side effect is a slight increase in scheduling latency
1710 between threads sharing the same address space if they invoke
1711 such copy operations with large buffers.
1712
1713 However, if the CPU data cache is using a write-allocate mode,
1714 this option is unlikely to provide any performance gain.
1715
70c70d97
NP
1716config SECCOMP
1717 bool
1718 prompt "Enable seccomp to safely compute untrusted bytecode"
1719 ---help---
1720 This kernel feature is useful for number crunching applications
1721 that may need to compute untrusted bytecode during their
1722 execution. By using pipes or other transports made available to
1723 the process as file descriptors supporting the read/write
1724 syscalls, it's possible to isolate those applications in
1725 their own address space using seccomp. Once seccomp is
1726 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1727 and the task is only allowed to execute a few safe syscalls
1728 defined by each seccomp mode.
1729
06e6295b
SS
1730config SWIOTLB
1731 def_bool y
1732
1733config IOMMU_HELPER
1734 def_bool SWIOTLB
1735
02c2433b
SS
1736config PARAVIRT
1737 bool "Enable paravirtualization code"
1738 help
1739 This changes the kernel so it can modify itself when it is run
1740 under a hypervisor, potentially improving performance significantly
1741 over full virtualization.
1742
1743config PARAVIRT_TIME_ACCOUNTING
1744 bool "Paravirtual steal time accounting"
1745 select PARAVIRT
1746 default n
1747 help
1748 Select this option to enable fine granularity task steal time
1749 accounting. Time spent executing other tasks in parallel with
1750 the current vCPU is discounted from the vCPU power. To account for
1751 that, there can be a small performance impact.
1752
1753 If in doubt, say N here.
1754
eff8d644
SS
1755config XEN_DOM0
1756 def_bool y
1757 depends on XEN
1758
1759config XEN
c2ba1f7d 1760 bool "Xen guest support on ARM"
85323a99 1761 depends on ARM && AEABI && OF
f880b67d 1762 depends on CPU_V7 && !CPU_V6
85323a99 1763 depends on !GENERIC_ATOMIC64
7693decc 1764 depends on MMU
51aaf81f 1765 select ARCH_DMA_ADDR_T_64BIT
17b7ab80 1766 select ARM_PSCI
83862ccf 1767 select SWIOTLB_XEN
02c2433b 1768 select PARAVIRT
eff8d644
SS
1769 help
1770 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1771
1da177e4
LT
1772endmenu
1773
1774menu "Boot options"
1775
9eb8f674
GL
1776config USE_OF
1777 bool "Flattened Device Tree support"
b1b3f49c 1778 select IRQ_DOMAIN
9eb8f674 1779 select OF
9eb8f674
GL
1780 help
1781 Include support for flattened device tree machine descriptions.
1782
bd51e2f5
NP
1783config ATAGS
1784 bool "Support for the traditional ATAGS boot data passing" if USE_OF
1785 default y
1786 help
1787 This is the traditional way of passing data to the kernel at boot
1788 time. If you are solely relying on the flattened device tree (or
1789 the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1790 to remove ATAGS support from your kernel binary. If unsure,
1791 leave this to y.
1792
1793config DEPRECATED_PARAM_STRUCT
1794 bool "Provide old way to pass kernel parameters"
1795 depends on ATAGS
1796 help
1797 This was deprecated in 2001 and announced to live on for 5 years.
1798 Some old boot loaders still use this way.
1799
1da177e4
LT
1800# Compressed boot loader in ROM. Yes, we really want to ask about
1801# TEXT and BSS so we preserve their values in the config files.
1802config ZBOOT_ROM_TEXT
1803 hex "Compressed ROM boot loader base address"
1804 default "0"
1805 help
1806 The physical address at which the ROM-able zImage is to be
1807 placed in the target. Platforms which normally make use of
1808 ROM-able zImage formats normally set this to a suitable
1809 value in their defconfig file.
1810
1811 If ZBOOT_ROM is not enabled, this has no effect.
1812
1813config ZBOOT_ROM_BSS
1814 hex "Compressed ROM boot loader BSS address"
1815 default "0"
1816 help
f8c440b2
DF
1817 The base address of an area of read/write memory in the target
1818 for the ROM-able zImage which must be available while the
1819 decompressor is running. It must be large enough to hold the
1820 entire decompressed kernel plus an additional 128 KiB.
1821 Platforms which normally make use of ROM-able zImage formats
1822 normally set this to a suitable value in their defconfig file.
1da177e4
LT
1823
1824 If ZBOOT_ROM is not enabled, this has no effect.
1825
1826config ZBOOT_ROM
1827 bool "Compressed boot loader in ROM/flash"
1828 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
10968131 1829 depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR
1da177e4
LT
1830 help
1831 Say Y here if you intend to execute your compressed kernel image
1832 (zImage) directly from ROM or flash. If unsure, say N.
1833
e2a6a3aa
JB
1834config ARM_APPENDED_DTB
1835 bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
10968131 1836 depends on OF
e2a6a3aa
JB
1837 help
1838 With this option, the boot code will look for a device tree binary
1839 (DTB) appended to zImage
1840 (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1841
1842 This is meant as a backward compatibility convenience for those
1843 systems with a bootloader that can't be upgraded to accommodate
1844 the documented boot protocol using a device tree.
1845
1846 Beware that there is very little in terms of protection against
1847 this option being confused by leftover garbage in memory that might
1848 look like a DTB header after a reboot if no actual DTB is appended
1849 to zImage. Do not leave this option active in a production kernel
1850 if you don't intend to always append a DTB. Proper passing of the
1851 location into r2 of a bootloader provided DTB is always preferable
1852 to this option.
1853
b90b9a38
NP
1854config ARM_ATAG_DTB_COMPAT
1855 bool "Supplement the appended DTB with traditional ATAG information"
1856 depends on ARM_APPENDED_DTB
1857 help
1858 Some old bootloaders can't be updated to a DTB capable one, yet
1859 they provide ATAGs with memory configuration, the ramdisk address,
1860 the kernel cmdline string, etc. Such information is dynamically
1861 provided by the bootloader and can't always be stored in a static
1862 DTB. To allow a device tree enabled kernel to be used with such
1863 bootloaders, this option allows zImage to extract the information
1864 from the ATAG list and store it at run time into the appended DTB.
1865
d0f34a11
GR
1866choice
1867 prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
1868 default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1869
1870config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1871 bool "Use bootloader kernel arguments if available"
1872 help
1873 Uses the command-line options passed by the boot loader instead of
1874 the device tree bootargs property. If the boot loader doesn't provide
1875 any, the device tree bootargs property will be used.
1876
1877config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
1878 bool "Extend with bootloader kernel arguments"
1879 help
1880 The command-line arguments provided by the boot loader will be
1881 appended to the the device tree bootargs property.
1882
1883endchoice
1884
1da177e4
LT
1885config CMDLINE
1886 string "Default kernel command string"
1887 default ""
1888 help
1889 On some architectures (EBSA110 and CATS), there is currently no way
1890 for the boot loader to pass arguments to the kernel. For these
1891 architectures, you should supply some command-line options at build
1892 time by entering them here. As a minimum, you should specify the
1893 memory size and the root device (e.g., mem=64M root=/dev/nfs).
1894
4394c124
VB
1895choice
1896 prompt "Kernel command line type" if CMDLINE != ""
1897 default CMDLINE_FROM_BOOTLOADER
bd51e2f5 1898 depends on ATAGS
4394c124
VB
1899
1900config CMDLINE_FROM_BOOTLOADER
1901 bool "Use bootloader kernel arguments if available"
1902 help
1903 Uses the command-line options passed by the boot loader. If
1904 the boot loader doesn't provide any, the default kernel command
1905 string provided in CMDLINE will be used.
1906
1907config CMDLINE_EXTEND
1908 bool "Extend bootloader kernel arguments"
1909 help
1910 The command-line arguments provided by the boot loader will be
1911 appended to the default kernel command string.
1912
92d2040d
AH
1913config CMDLINE_FORCE
1914 bool "Always use the default kernel command string"
92d2040d
AH
1915 help
1916 Always use the default kernel command string, even if the boot
1917 loader passes other arguments to the kernel.
1918 This is useful if you cannot or don't want to change the
1919 command-line options your boot loader passes to the kernel.
4394c124 1920endchoice
92d2040d 1921
1da177e4
LT
1922config XIP_KERNEL
1923 bool "Kernel Execute-In-Place from ROM"
10968131 1924 depends on !ARM_LPAE && !ARCH_MULTIPLATFORM
1da177e4
LT
1925 help
1926 Execute-In-Place allows the kernel to run from non-volatile storage
1927 directly addressable by the CPU, such as NOR flash. This saves RAM
1928 space since the text section of the kernel is not loaded from flash
1929 to RAM. Read-write sections, such as the data section and stack,
1930 are still copied to RAM. The XIP kernel is not compressed since
1931 it has to run directly from flash, so it will take more space to
1932 store it. The flash address used to link the kernel object files,
1933 and for storing it, is configuration dependent. Therefore, if you
1934 say Y here, you must know the proper physical address where to
1935 store the kernel image depending on your own flash memory usage.
1936
1937 Also note that the make target becomes "make xipImage" rather than
1938 "make zImage" or "make Image". The final kernel binary to put in
1939 ROM memory will be arch/arm/boot/xipImage.
1940
1941 If unsure, say N.
1942
1943config XIP_PHYS_ADDR
1944 hex "XIP Kernel Physical Location"
1945 depends on XIP_KERNEL
1946 default "0x00080000"
1947 help
1948 This is the physical address in your flash memory the kernel will
1949 be linked for and stored to. This address is dependent on your
1950 own flash usage.
1951
c587e4a6
RP
1952config KEXEC
1953 bool "Kexec system call (EXPERIMENTAL)"
19ab428f 1954 depends on (!SMP || PM_SLEEP_SMP)
cb1293e2 1955 depends on !CPU_V7M
2965faa5 1956 select KEXEC_CORE
c587e4a6
RP
1957 help
1958 kexec is a system call that implements the ability to shutdown your
1959 current kernel, and to start another kernel. It is like a reboot
01dd2fbf 1960 but it is independent of the system firmware. And like a reboot
c587e4a6
RP
1961 you can start any kernel with it, not just Linux.
1962
1963 It is an ongoing process to be certain the hardware in a machine
1964 is properly shutdown, so do not be surprised if this code does not
bf220695 1965 initially work for you.
c587e4a6 1966
4cd9d6f7
RP
1967config ATAGS_PROC
1968 bool "Export atags in procfs"
bd51e2f5 1969 depends on ATAGS && KEXEC
b98d7291 1970 default y
4cd9d6f7
RP
1971 help
1972 Should the atags used to boot the kernel be exported in an "atags"
1973 file in procfs. Useful with kexec.
1974
cb5d39b3
MW
1975config CRASH_DUMP
1976 bool "Build kdump crash kernel (EXPERIMENTAL)"
cb5d39b3
MW
1977 help
1978 Generate crash dump after being started by kexec. This should
1979 be normally only set in special crash dump kernels which are
1980 loaded in the main kernel with kexec-tools into a specially
1981 reserved region and then later executed after a crash by
1982 kdump/kexec. The crash dump kernel must be compiled to a
1983 memory address not used by the main kernel
1984
1985 For more details see Documentation/kdump/kdump.txt
1986
e69edc79
EM
1987config AUTO_ZRELADDR
1988 bool "Auto calculation of the decompressed kernel image address"
e69edc79
EM
1989 help
1990 ZRELADDR is the physical address where the decompressed kernel
1991 image will be placed. If AUTO_ZRELADDR is selected, the address
1992 will be determined at run-time by masking the current IP with
1993 0xf8000000. This assumes the zImage being placed in the first 128MB
1994 from start of memory.
1995
81a0bc39
RF
1996config EFI_STUB
1997 bool
1998
1999config EFI
2000 bool "UEFI runtime support"
2001 depends on OF && !CPU_BIG_ENDIAN && MMU && AUTO_ZRELADDR && !XIP_KERNEL
2002 select UCS2_STRING
2003 select EFI_PARAMS_FROM_FDT
2004 select EFI_STUB
2005 select EFI_ARMSTUB
2006 select EFI_RUNTIME_WRAPPERS
2007 ---help---
2008 This option provides support for runtime services provided
2009 by UEFI firmware (such as non-volatile variables, realtime
2010 clock, and platform reset). A UEFI stub is also provided to
2011 allow the kernel to be booted as an EFI application. This
2012 is only useful for kernels that may run on systems that have
2013 UEFI firmware.
2014
1da177e4
LT
2015endmenu
2016
ac9d7efc 2017menu "CPU Power Management"
1da177e4 2018
1da177e4 2019source "drivers/cpufreq/Kconfig"
1da177e4 2020
ac9d7efc
RK
2021source "drivers/cpuidle/Kconfig"
2022
2023endmenu
2024
1da177e4
LT
2025menu "Floating point emulation"
2026
2027comment "At least one emulation must be selected"
2028
2029config FPE_NWFPE
2030 bool "NWFPE math emulation"
593c252a 2031 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
1da177e4
LT
2032 ---help---
2033 Say Y to include the NWFPE floating point emulator in the kernel.
2034 This is necessary to run most binaries. Linux does not currently
2035 support floating point hardware so you need to say Y here even if
2036 your machine has an FPA or floating point co-processor podule.
2037
2038 You may say N here if you are going to load the Acorn FPEmulator
2039 early in the bootup.
2040
2041config FPE_NWFPE_XP
2042 bool "Support extended precision"
bedf142b 2043 depends on FPE_NWFPE
1da177e4
LT
2044 help
2045 Say Y to include 80-bit support in the kernel floating-point
2046 emulator. Otherwise, only 32 and 64-bit support is compiled in.
2047 Note that gcc does not generate 80-bit operations by default,
2048 so in most cases this option only enlarges the size of the
2049 floating point emulator without any good reason.
2050
2051 You almost surely want to say N here.
2052
2053config FPE_FASTFPE
2054 bool "FastFPE math emulation (EXPERIMENTAL)"
d6f94fa0 2055 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
1da177e4
LT
2056 ---help---
2057 Say Y here to include the FAST floating point emulator in the kernel.
2058 This is an experimental much faster emulator which now also has full
2059 precision for the mantissa. It does not support any exceptions.
2060 It is very simple, and approximately 3-6 times faster than NWFPE.
2061
2062 It should be sufficient for most programs. It may be not suitable
2063 for scientific calculations, but you have to check this for yourself.
2064 If you do not feel you need a faster FP emulation you should better
2065 choose NWFPE.
2066
2067config VFP
2068 bool "VFP-format floating point maths"
e399b1a4 2069 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
1da177e4
LT
2070 help
2071 Say Y to include VFP support code in the kernel. This is needed
2072 if your hardware includes a VFP unit.
2073
2074 Please see <file:Documentation/arm/VFP/release-notes.txt> for
2075 release notes and additional status information.
2076
2077 Say N if your target does not have VFP hardware.
2078
25ebee02
CM
2079config VFPv3
2080 bool
2081 depends on VFP
2082 default y if CPU_V7
2083
b5872db4
CM
2084config NEON
2085 bool "Advanced SIMD (NEON) Extension support"
2086 depends on VFPv3 && CPU_V7
2087 help
2088 Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2089 Extension.
2090
73c132c1
AB
2091config KERNEL_MODE_NEON
2092 bool "Support for NEON in kernel mode"
c4a30c3b 2093 depends on NEON && AEABI
73c132c1
AB
2094 help
2095 Say Y to include support for NEON in kernel mode.
2096
1da177e4
LT
2097endmenu
2098
2099menu "Userspace binary formats"
2100
2101source "fs/Kconfig.binfmt"
2102
1da177e4
LT
2103endmenu
2104
2105menu "Power management options"
2106
eceab4ac 2107source "kernel/power/Kconfig"
1da177e4 2108
f4cb5700 2109config ARCH_SUSPEND_POSSIBLE
19a0519d 2110 depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \
f0d75153 2111 CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
f4cb5700
JB
2112 def_bool y
2113
15e0d9e3
AB
2114config ARM_CPU_SUSPEND
2115 def_bool PM_SLEEP
2116
603fb42a
SC
2117config ARCH_HIBERNATION_POSSIBLE
2118 bool
2119 depends on MMU
2120 default y if ARCH_SUSPEND_POSSIBLE
2121
1da177e4
LT
2122endmenu
2123
d5950b43
SR
2124source "net/Kconfig"
2125
ac25150f 2126source "drivers/Kconfig"
1da177e4 2127
916f743d
KG
2128source "drivers/firmware/Kconfig"
2129
1da177e4
LT
2130source "fs/Kconfig"
2131
1da177e4
LT
2132source "arch/arm/Kconfig.debug"
2133
2134source "security/Kconfig"
2135
2136source "crypto/Kconfig"
652ccae5
AB
2137if CRYPTO
2138source "arch/arm/crypto/Kconfig"
2139endif
1da177e4
LT
2140
2141source "lib/Kconfig"
749cf76c
CD
2142
2143source "arch/arm/kvm/Kconfig"
This page took 1.527003 seconds and 5 git commands to generate.