Merge tag 'timer' of git://git.kernel.org/pub/scm/linux/kernel/git/arm/arm-soc
[deliverable/linux.git] / arch / arm / Kconfig
CommitLineData
1da177e4
LT
1config ARM
2 bool
3 default y
7563bbf8 4 select ARCH_HAVE_CUSTOM_GPIO_H
e17c6d56 5 select HAVE_AOUT
24056f52 6 select HAVE_DMA_API_DEBUG
d0ee9f40 7 select HAVE_IDE if PCI || ISA || PCMCIA
2dc6a016 8 select HAVE_DMA_ATTRS
c7909509 9 select HAVE_DMA_CONTIGUOUS if (CPU_V6 || CPU_V6K || CPU_V7)
2778f620 10 select HAVE_MEMBLOCK
12b824fb 11 select RTC_LIB
75e7153a 12 select SYS_SUPPORTS_APM_EMULATION
a41297a0 13 select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI)
fe166148 14 select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
09f05d85 15 select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
5cbad0eb 16 select HAVE_ARCH_KGDB
0693bf68 17 select HAVE_ARCH_TRACEHOOK
856bc356 18 select HAVE_KPROBES if !XIP_KERNEL
9edddaa2 19 select HAVE_KRETPROBES if (HAVE_KPROBES)
606576ce 20 select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
80be7a7f
RV
21 select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
22 select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
0e341af8 23 select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
e39f5602 24 select ARCH_BINFMT_ELF_RANDOMIZE_PIE
1fe53268 25 select HAVE_GENERIC_DMA_COHERENT
e7db7b42
AT
26 select HAVE_KERNEL_GZIP
27 select HAVE_KERNEL_LZO
6e8699f7 28 select HAVE_KERNEL_LZMA
a7f464f3 29 select HAVE_KERNEL_XZ
e360adbe 30 select HAVE_IRQ_WORK
7ada189f
JI
31 select HAVE_PERF_EVENTS
32 select PERF_USE_VMALLOC
e513f8bf 33 select HAVE_REGS_AND_STACK_ACCESS_API
e399b1a4 34 select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
ed60453f 35 select HAVE_C_RECORDMCOUNT
e2a93ecc 36 select HAVE_GENERIC_HARDIRQS
37e74beb
SB
37 select HARDIRQS_SW_RESEND
38 select GENERIC_IRQ_PROBE
25a5662a 39 select GENERIC_IRQ_SHOW
d4aa8b15
TG
40 select GENERIC_IRQ_PROBE
41 select HARDIRQS_SW_RESEND
1fb90263 42 select CPU_PM if (SUSPEND || CPU_IDLE)
e5bfb72c 43 select GENERIC_PCI_IOMAP
e47b65b0 44 select HAVE_BPF_JIT
84ec6d57 45 select GENERIC_SMP_IDLE_THREAD
3d92a71a
AMG
46 select KTIME_SCALAR
47 select GENERIC_CLOCKEVENTS_BROADCAST if SMP
1da177e4
LT
48 help
49 The ARM series is a line of low-power-consumption RISC chip designs
f6c8965a 50 licensed by ARM Ltd and targeted at embedded applications and
1da177e4 51 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
f6c8965a 52 manufactured, but legacy ARM-based PC hardware remains popular in
1da177e4
LT
53 Europe. There is an ARM Linux project with a web page at
54 <http://www.arm.linux.org.uk/>.
55
74facffe
RK
56config ARM_HAS_SG_CHAIN
57 bool
58
4ce63fcd
MS
59config NEED_SG_DMA_LENGTH
60 bool
61
62config ARM_DMA_USE_IOMMU
63 select NEED_SG_DMA_LENGTH
64 select ARM_HAS_SG_CHAIN
65 bool
66
1a189b97
RK
67config HAVE_PWM
68 bool
69
0b05da72
HUK
70config MIGHT_HAVE_PCI
71 bool
72
75e7153a
RB
73config SYS_SUPPORTS_APM_EMULATION
74 bool
75
0a938b97
DB
76config GENERIC_GPIO
77 bool
0a938b97 78
bc581770
LW
79config HAVE_TCM
80 bool
81 select GENERIC_ALLOCATOR
82
e119bfff
RK
83config HAVE_PROC_CPU
84 bool
85
5ea81769
AV
86config NO_IOPORT
87 bool
5ea81769 88
1da177e4
LT
89config EISA
90 bool
91 ---help---
92 The Extended Industry Standard Architecture (EISA) bus was
93 developed as an open alternative to the IBM MicroChannel bus.
94
95 The EISA bus provided some of the features of the IBM MicroChannel
96 bus while maintaining backward compatibility with cards made for
97 the older ISA bus. The EISA bus saw limited use between 1988 and
98 1995 when it was made obsolete by the PCI bus.
99
100 Say Y here if you are building a kernel for an EISA-based machine.
101
102 Otherwise, say N.
103
104config SBUS
105 bool
106
f16fb1ec
RK
107config STACKTRACE_SUPPORT
108 bool
109 default y
110
f76e9154
NP
111config HAVE_LATENCYTOP_SUPPORT
112 bool
113 depends on !SMP
114 default y
115
f16fb1ec
RK
116config LOCKDEP_SUPPORT
117 bool
118 default y
119
7ad1bcb2
RK
120config TRACE_IRQFLAGS_SUPPORT
121 bool
122 default y
123
95c354fe
NP
124config GENERIC_LOCKBREAK
125 bool
126 default y
127 depends on SMP && PREEMPT
128
1da177e4
LT
129config RWSEM_GENERIC_SPINLOCK
130 bool
131 default y
132
133config RWSEM_XCHGADD_ALGORITHM
134 bool
135
f0d1b0b3
DH
136config ARCH_HAS_ILOG2_U32
137 bool
f0d1b0b3
DH
138
139config ARCH_HAS_ILOG2_U64
140 bool
f0d1b0b3 141
89c52ed4
BD
142config ARCH_HAS_CPUFREQ
143 bool
144 help
145 Internal node to signify that the ARCH has CPUFREQ support
146 and that the relevant menu configurations are displayed for
147 it.
148
b89c3b16
AM
149config GENERIC_HWEIGHT
150 bool
151 default y
152
1da177e4
LT
153config GENERIC_CALIBRATE_DELAY
154 bool
155 default y
156
a08b6b79
Z
157config ARCH_MAY_HAVE_PC_FDC
158 bool
159
5ac6da66
CL
160config ZONE_DMA
161 bool
5ac6da66 162
ccd7ab7f
FT
163config NEED_DMA_MAP_STATE
164 def_bool y
165
58af4a24
RH
166config ARCH_HAS_DMA_SET_COHERENT_MASK
167 bool
168
1da177e4
LT
169config GENERIC_ISA_DMA
170 bool
171
1da177e4
LT
172config FIQ
173 bool
174
13a5045d
RH
175config NEED_RET_TO_USER
176 bool
177
034d2f5a
AV
178config ARCH_MTD_XIP
179 bool
180
c760fc19
HC
181config VECTORS_BASE
182 hex
6afd6fae 183 default 0xffff0000 if MMU || CPU_HIGH_VECTOR
c760fc19
HC
184 default DRAM_BASE if REMAP_VECTORS_TO_RAM
185 default 0x00000000
186 help
187 The base address of exception vectors.
188
dc21af99 189config ARM_PATCH_PHYS_VIRT
c1becedc
RK
190 bool "Patch physical to virtual translations at runtime" if EMBEDDED
191 default y
b511d75d 192 depends on !XIP_KERNEL && MMU
dc21af99
RK
193 depends on !ARCH_REALVIEW || !SPARSEMEM
194 help
111e9a5c
RK
195 Patch phys-to-virt and virt-to-phys translation functions at
196 boot and module load time according to the position of the
197 kernel in system memory.
dc21af99 198
111e9a5c 199 This can only be used with non-XIP MMU kernels where the base
daece596 200 of physical memory is at a 16MB boundary.
dc21af99 201
c1becedc
RK
202 Only disable this option if you know that you do not require
203 this feature (eg, building a kernel for a single machine) and
204 you need to shrink the kernel to the minimal size.
dc21af99 205
c334bc15
RH
206config NEED_MACH_IO_H
207 bool
208 help
209 Select this when mach/io.h is required to provide special
210 definitions for this platform. The need for mach/io.h should
211 be avoided when possible.
212
0cdc8b92 213config NEED_MACH_MEMORY_H
1b9f95f8
NP
214 bool
215 help
0cdc8b92
NP
216 Select this when mach/memory.h is required to provide special
217 definitions for this platform. The need for mach/memory.h should
218 be avoided when possible.
dc21af99 219
1b9f95f8 220config PHYS_OFFSET
974c0724 221 hex "Physical address of main memory" if MMU
0cdc8b92 222 depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
974c0724 223 default DRAM_BASE if !MMU
111e9a5c 224 help
1b9f95f8
NP
225 Please provide the physical address corresponding to the
226 location of main memory in your system.
cada3c08 227
87e040b6
SG
228config GENERIC_BUG
229 def_bool y
230 depends on BUG
231
1da177e4
LT
232source "init/Kconfig"
233
dc52ddc0
MH
234source "kernel/Kconfig.freezer"
235
1da177e4
LT
236menu "System Type"
237
3c427975
HC
238config MMU
239 bool "MMU-based Paged Memory Management Support"
240 default y
241 help
242 Select if you want MMU-based virtualised addressing space
243 support by paged memory management. If unsure, say 'Y'.
244
ccf50e23
RK
245#
246# The "ARM system type" choice list is ordered alphabetically by option
247# text. Please add new entries in the option alphabetic order.
248#
1da177e4
LT
249choice
250 prompt "ARM system type"
6a0e2430 251 default ARCH_VERSATILE
1da177e4 252
4af6fee1
DS
253config ARCH_INTEGRATOR
254 bool "ARM Ltd. Integrator family"
255 select ARM_AMBA
89c52ed4 256 select ARCH_HAS_CPUFREQ
6d803ba7 257 select CLKDEV_LOOKUP
aa3831cf 258 select HAVE_MACH_CLKDEV
9904f793 259 select HAVE_TCM
c5a0adb5 260 select ICST
13edd86d 261 select GENERIC_CLOCKEVENTS
f4b8b319 262 select PLAT_VERSATILE
56a34b03 263 select PLAT_VERSATILE_CLOCK
c41b16f8 264 select PLAT_VERSATILE_FPGA_IRQ
c334bc15 265 select NEED_MACH_IO_H
0cdc8b92 266 select NEED_MACH_MEMORY_H
695436e3 267 select SPARSE_IRQ
3108e6ab 268 select MULTI_IRQ_HANDLER
4af6fee1
DS
269 help
270 Support for ARM's Integrator platform.
271
272config ARCH_REALVIEW
273 bool "ARM Ltd. RealView family"
274 select ARM_AMBA
6d803ba7 275 select CLKDEV_LOOKUP
aa3831cf 276 select HAVE_MACH_CLKDEV
c5a0adb5 277 select ICST
ae30ceac 278 select GENERIC_CLOCKEVENTS
eb7fffa3 279 select ARCH_WANT_OPTIONAL_GPIOLIB
f4b8b319 280 select PLAT_VERSATILE
56a34b03 281 select PLAT_VERSATILE_CLOCK
3cb5ee49 282 select PLAT_VERSATILE_CLCD
e3887714 283 select ARM_TIMER_SP804
b56ba8aa 284 select GPIO_PL061 if GPIOLIB
0cdc8b92 285 select NEED_MACH_MEMORY_H
4af6fee1
DS
286 help
287 This enables support for ARM Ltd RealView boards.
288
289config ARCH_VERSATILE
290 bool "ARM Ltd. Versatile family"
291 select ARM_AMBA
292 select ARM_VIC
6d803ba7 293 select CLKDEV_LOOKUP
aa3831cf 294 select HAVE_MACH_CLKDEV
c5a0adb5 295 select ICST
89df1272 296 select GENERIC_CLOCKEVENTS
bbeddc43 297 select ARCH_WANT_OPTIONAL_GPIOLIB
9b0f7e39 298 select NEED_MACH_IO_H if PCI
f4b8b319 299 select PLAT_VERSATILE
56a34b03 300 select PLAT_VERSATILE_CLOCK
3414ba8c 301 select PLAT_VERSATILE_CLCD
c41b16f8 302 select PLAT_VERSATILE_FPGA_IRQ
e3887714 303 select ARM_TIMER_SP804
4af6fee1
DS
304 help
305 This enables support for ARM Ltd Versatile board.
306
ceade897
RK
307config ARCH_VEXPRESS
308 bool "ARM Ltd. Versatile Express family"
309 select ARCH_WANT_OPTIONAL_GPIOLIB
310 select ARM_AMBA
311 select ARM_TIMER_SP804
6d803ba7 312 select CLKDEV_LOOKUP
d1b8a775 313 select COMMON_CLK
ceade897 314 select GENERIC_CLOCKEVENTS
ceade897 315 select HAVE_CLK
95c34f83 316 select HAVE_PATA_PLATFORM
ceade897 317 select ICST
ba81f502 318 select NO_IOPORT
ceade897 319 select PLAT_VERSATILE
0fb44b91 320 select PLAT_VERSATILE_CLCD
b2a54ff0 321 select REGULATOR_FIXED_VOLTAGE if REGULATOR
ceade897
RK
322 help
323 This enables support for the ARM Ltd Versatile Express boards.
324
8fc5ffa0
AV
325config ARCH_AT91
326 bool "Atmel AT91"
f373e8c0 327 select ARCH_REQUIRE_GPIOLIB
93686ae8 328 select HAVE_CLK
bd602995 329 select CLKDEV_LOOKUP
e261501d 330 select IRQ_DOMAIN
1ac02d79 331 select NEED_MACH_IO_H if PCCARD
4af6fee1 332 help
929e994f
NF
333 This enables support for systems based on Atmel
334 AT91RM9200 and AT91SAM9* processors.
4af6fee1 335
ccf50e23
RK
336config ARCH_BCMRING
337 bool "Broadcom BCMRING"
338 depends on MMU
339 select CPU_V6
340 select ARM_AMBA
82d63734 341 select ARM_TIMER_SP804
6d803ba7 342 select CLKDEV_LOOKUP
ccf50e23
RK
343 select GENERIC_CLOCKEVENTS
344 select ARCH_WANT_OPTIONAL_GPIOLIB
345 help
346 Support for Broadcom's BCMRing platform.
347
220e6cf7
RH
348config ARCH_HIGHBANK
349 bool "Calxeda Highbank-based"
350 select ARCH_WANT_OPTIONAL_GPIOLIB
351 select ARM_AMBA
352 select ARM_GIC
353 select ARM_TIMER_SP804
22d80379 354 select CACHE_L2X0
220e6cf7
RH
355 select CLKDEV_LOOKUP
356 select CPU_V7
357 select GENERIC_CLOCKEVENTS
358 select HAVE_ARM_SCU
3b55658a 359 select HAVE_SMP
fdfa64a4 360 select SPARSE_IRQ
220e6cf7
RH
361 select USE_OF
362 help
363 Support for the Calxeda Highbank SoC based boards.
364
1da177e4 365config ARCH_CLPS711X
0e2fce59 366 bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
c750815e 367 select CPU_ARM720T
5cfc8ee0 368 select ARCH_USES_GETTIMEOFFSET
0cdc8b92 369 select NEED_MACH_MEMORY_H
f999b8bd 370 help
0e2fce59 371 Support for Cirrus Logic 711x/721x/731x based boards.
1da177e4 372
d94f944e
AV
373config ARCH_CNS3XXX
374 bool "Cavium Networks CNS3XXX family"
00d2711d 375 select CPU_V6K
d94f944e
AV
376 select GENERIC_CLOCKEVENTS
377 select ARM_GIC
ce5ea9f3 378 select MIGHT_HAVE_CACHE_L2X0
0b05da72 379 select MIGHT_HAVE_PCI
5f32f7a0 380 select PCI_DOMAINS if PCI
d94f944e
AV
381 help
382 Support for Cavium Networks CNS3XXX platform.
383
788c9700
RK
384config ARCH_GEMINI
385 bool "Cortina Systems Gemini"
386 select CPU_FA526
788c9700 387 select ARCH_REQUIRE_GPIOLIB
5cfc8ee0 388 select ARCH_USES_GETTIMEOFFSET
788c9700
RK
389 help
390 Support for the Cortina Systems Gemini family SoCs
391
3a6cb8ce
AB
392config ARCH_PRIMA2
393 bool "CSR SiRFSoC PRIMA2 ARM Cortex A9 Platform"
394 select CPU_V7
3a6cb8ce
AB
395 select NO_IOPORT
396 select GENERIC_CLOCKEVENTS
397 select CLKDEV_LOOKUP
398 select GENERIC_IRQ_CHIP
ce5ea9f3 399 select MIGHT_HAVE_CACHE_L2X0
cbd8d842
BS
400 select PINCTRL
401 select PINCTRL_SIRF
3a6cb8ce
AB
402 select USE_OF
403 select ZONE_DMA
404 help
405 Support for CSR SiRFSoC ARM Cortex A9 Platform
406
1da177e4
LT
407config ARCH_EBSA110
408 bool "EBSA-110"
c750815e 409 select CPU_SA110
f7e68bbf 410 select ISA
c5eb2a2b 411 select NO_IOPORT
5cfc8ee0 412 select ARCH_USES_GETTIMEOFFSET
c334bc15 413 select NEED_MACH_IO_H
0cdc8b92 414 select NEED_MACH_MEMORY_H
1da177e4
LT
415 help
416 This is an evaluation board for the StrongARM processor available
f6c8965a 417 from Digital. It has limited hardware on-board, including an
1da177e4
LT
418 Ethernet interface, two PCMCIA sockets, two serial ports and a
419 parallel port.
420
e7736d47
LB
421config ARCH_EP93XX
422 bool "EP93xx-based"
c750815e 423 select CPU_ARM920T
e7736d47
LB
424 select ARM_AMBA
425 select ARM_VIC
6d803ba7 426 select CLKDEV_LOOKUP
7444a72e 427 select ARCH_REQUIRE_GPIOLIB
eb33575c 428 select ARCH_HAS_HOLES_MEMORYMODEL
5cfc8ee0 429 select ARCH_USES_GETTIMEOFFSET
5725aeae 430 select NEED_MACH_MEMORY_H
e7736d47
LB
431 help
432 This enables support for the Cirrus EP93xx series of CPUs.
433
1da177e4
LT
434config ARCH_FOOTBRIDGE
435 bool "FootBridge"
c750815e 436 select CPU_SA110
1da177e4 437 select FOOTBRIDGE
4e8d7637 438 select GENERIC_CLOCKEVENTS
d0ee9f40 439 select HAVE_IDE
c334bc15 440 select NEED_MACH_IO_H
0cdc8b92 441 select NEED_MACH_MEMORY_H
f999b8bd
MM
442 help
443 Support for systems based on the DC21285 companion chip
444 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
1da177e4 445
788c9700
RK
446config ARCH_MXC
447 bool "Freescale MXC/iMX-based"
788c9700 448 select GENERIC_CLOCKEVENTS
788c9700 449 select ARCH_REQUIRE_GPIOLIB
6d803ba7 450 select CLKDEV_LOOKUP
234b6ced 451 select CLKSRC_MMIO
8b6c44f1 452 select GENERIC_IRQ_CHIP
ffa2ea3f 453 select MULTI_IRQ_HANDLER
788c9700
RK
454 help
455 Support for Freescale MXC/iMX-based family of processors
456
1d3f33d5
SG
457config ARCH_MXS
458 bool "Freescale MXS-based"
459 select GENERIC_CLOCKEVENTS
460 select ARCH_REQUIRE_GPIOLIB
b9214b97 461 select CLKDEV_LOOKUP
5c61ddcf 462 select CLKSRC_MMIO
2664681f 463 select COMMON_CLK
6abda3e1 464 select HAVE_CLK_PREPARE
a0f5e363 465 select PINCTRL
6c4d4efb 466 select USE_OF
1d3f33d5
SG
467 help
468 Support for Freescale MXS-based family of processors
469
4af6fee1
DS
470config ARCH_NETX
471 bool "Hilscher NetX based"
234b6ced 472 select CLKSRC_MMIO
c750815e 473 select CPU_ARM926T
4af6fee1 474 select ARM_VIC
2fcfe6b8 475 select GENERIC_CLOCKEVENTS
f999b8bd 476 help
4af6fee1
DS
477 This enables support for systems based on the Hilscher NetX Soc
478
479config ARCH_H720X
480 bool "Hynix HMS720x-based"
c750815e 481 select CPU_ARM720T
4af6fee1 482 select ISA_DMA_API
5cfc8ee0 483 select ARCH_USES_GETTIMEOFFSET
4af6fee1
DS
484 help
485 This enables support for systems based on the Hynix HMS720x
486
3b938be6
RK
487config ARCH_IOP13XX
488 bool "IOP13xx-based"
489 depends on MMU
c750815e 490 select CPU_XSC3
3b938be6
RK
491 select PLAT_IOP
492 select PCI
493 select ARCH_SUPPORTS_MSI
8d5796d2 494 select VMSPLIT_1G
c334bc15 495 select NEED_MACH_IO_H
0cdc8b92 496 select NEED_MACH_MEMORY_H
13a5045d 497 select NEED_RET_TO_USER
3b938be6
RK
498 help
499 Support for Intel's IOP13XX (XScale) family of processors.
500
3f7e5815
LB
501config ARCH_IOP32X
502 bool "IOP32x-based"
a4f7e763 503 depends on MMU
c750815e 504 select CPU_XSCALE
c334bc15 505 select NEED_MACH_IO_H
13a5045d 506 select NEED_RET_TO_USER
7ae1f7ec 507 select PLAT_IOP
f7e68bbf 508 select PCI
bb2b180c 509 select ARCH_REQUIRE_GPIOLIB
f999b8bd 510 help
3f7e5815
LB
511 Support for Intel's 80219 and IOP32X (XScale) family of
512 processors.
513
514config ARCH_IOP33X
515 bool "IOP33x-based"
516 depends on MMU
c750815e 517 select CPU_XSCALE
c334bc15 518 select NEED_MACH_IO_H
13a5045d 519 select NEED_RET_TO_USER
7ae1f7ec 520 select PLAT_IOP
3f7e5815 521 select PCI
bb2b180c 522 select ARCH_REQUIRE_GPIOLIB
3f7e5815
LB
523 help
524 Support for Intel's IOP33X (XScale) family of processors.
1da177e4 525
3b938be6
RK
526config ARCH_IXP4XX
527 bool "IXP4xx-based"
a4f7e763 528 depends on MMU
58af4a24 529 select ARCH_HAS_DMA_SET_COHERENT_MASK
234b6ced 530 select CLKSRC_MMIO
c750815e 531 select CPU_XSCALE
9dde0ae3 532 select ARCH_REQUIRE_GPIOLIB
3b938be6 533 select GENERIC_CLOCKEVENTS
0b05da72 534 select MIGHT_HAVE_PCI
c334bc15 535 select NEED_MACH_IO_H
485bdde7 536 select DMABOUNCE if PCI
c4713074 537 help
3b938be6 538 Support for Intel's IXP4XX (XScale) family of processors.
c4713074 539
edabd38e
SB
540config ARCH_DOVE
541 bool "Marvell Dove"
7b769bb3 542 select CPU_V7
edabd38e 543 select PCI
edabd38e 544 select ARCH_REQUIRE_GPIOLIB
edabd38e 545 select GENERIC_CLOCKEVENTS
c334bc15 546 select NEED_MACH_IO_H
edabd38e
SB
547 select PLAT_ORION
548 help
549 Support for the Marvell Dove SoC 88AP510
550
651c74c7
SB
551config ARCH_KIRKWOOD
552 bool "Marvell Kirkwood"
c750815e 553 select CPU_FEROCEON
651c74c7 554 select PCI
a8865655 555 select ARCH_REQUIRE_GPIOLIB
651c74c7 556 select GENERIC_CLOCKEVENTS
c334bc15 557 select NEED_MACH_IO_H
651c74c7
SB
558 select PLAT_ORION
559 help
560 Support for the following Marvell Kirkwood series SoCs:
561 88F6180, 88F6192 and 88F6281.
562
40805949
KW
563config ARCH_LPC32XX
564 bool "NXP LPC32XX"
234b6ced 565 select CLKSRC_MMIO
40805949
KW
566 select CPU_ARM926T
567 select ARCH_REQUIRE_GPIOLIB
568 select HAVE_IDE
569 select ARM_AMBA
570 select USB_ARCH_HAS_OHCI
6d803ba7 571 select CLKDEV_LOOKUP
40805949 572 select GENERIC_CLOCKEVENTS
f5c42271 573 select USE_OF
c49a1830 574 select HAVE_PWM
40805949
KW
575 help
576 Support for the NXP LPC32XX family of processors
577
794d15b2
SS
578config ARCH_MV78XX0
579 bool "Marvell MV78xx0"
c750815e 580 select CPU_FEROCEON
794d15b2 581 select PCI
a8865655 582 select ARCH_REQUIRE_GPIOLIB
794d15b2 583 select GENERIC_CLOCKEVENTS
c334bc15 584 select NEED_MACH_IO_H
794d15b2
SS
585 select PLAT_ORION
586 help
587 Support for the following Marvell MV78xx0 series SoCs:
588 MV781x0, MV782x0.
589
9dd0b194 590config ARCH_ORION5X
585cf175
TP
591 bool "Marvell Orion"
592 depends on MMU
c750815e 593 select CPU_FEROCEON
038ee083 594 select PCI
a8865655 595 select ARCH_REQUIRE_GPIOLIB
51cbff1d 596 select GENERIC_CLOCKEVENTS
b5e12229 597 select NEED_MACH_IO_H
69b02f6a 598 select PLAT_ORION
585cf175 599 help
9dd0b194 600 Support for the following Marvell Orion 5x series SoCs:
d2b2a6bb 601 Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
d323ade1 602 Orion-2 (5281), Orion-1-90 (6183).
585cf175 603
788c9700 604config ARCH_MMP
2f7e8fae 605 bool "Marvell PXA168/910/MMP2"
788c9700 606 depends on MMU
788c9700 607 select ARCH_REQUIRE_GPIOLIB
6d803ba7 608 select CLKDEV_LOOKUP
788c9700 609 select GENERIC_CLOCKEVENTS
157d2644 610 select GPIO_PXA
c24b3114 611 select IRQ_DOMAIN
788c9700 612 select PLAT_PXA
0bd86961 613 select SPARSE_IRQ
3c7241bd 614 select GENERIC_ALLOCATOR
788c9700 615 help
2f7e8fae 616 Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
788c9700
RK
617
618config ARCH_KS8695
619 bool "Micrel/Kendin KS8695"
620 select CPU_ARM922T
98830bc9 621 select ARCH_REQUIRE_GPIOLIB
5cfc8ee0 622 select ARCH_USES_GETTIMEOFFSET
0cdc8b92 623 select NEED_MACH_MEMORY_H
788c9700
RK
624 help
625 Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
626 System-on-Chip devices.
627
788c9700
RK
628config ARCH_W90X900
629 bool "Nuvoton W90X900 CPU"
630 select CPU_ARM926T
c52d3d68 631 select ARCH_REQUIRE_GPIOLIB
6d803ba7 632 select CLKDEV_LOOKUP
6fa5d5f7 633 select CLKSRC_MMIO
58b5369e 634 select GENERIC_CLOCKEVENTS
788c9700 635 help
a8bc4ead 636 Support for Nuvoton (Winbond logic dept.) ARM9 processor,
637 At present, the w90x900 has been renamed nuc900, regarding
638 the ARM series product line, you can login the following
639 link address to know more.
640
641 <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
642 ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
788c9700 643
c5f80065
EG
644config ARCH_TEGRA
645 bool "NVIDIA Tegra"
4073723a 646 select CLKDEV_LOOKUP
234b6ced 647 select CLKSRC_MMIO
c5f80065
EG
648 select GENERIC_CLOCKEVENTS
649 select GENERIC_GPIO
650 select HAVE_CLK
3b55658a 651 select HAVE_SMP
ce5ea9f3 652 select MIGHT_HAVE_CACHE_L2X0
c334bc15 653 select NEED_MACH_IO_H if PCI
7056d423 654 select ARCH_HAS_CPUFREQ
c5f80065
EG
655 help
656 This enables support for NVIDIA Tegra based systems (Tegra APX,
657 Tegra 6xx and Tegra 2 series).
658
af75655c
JI
659config ARCH_PICOXCELL
660 bool "Picochip picoXcell"
661 select ARCH_REQUIRE_GPIOLIB
662 select ARM_PATCH_PHYS_VIRT
663 select ARM_VIC
664 select CPU_V6K
665 select DW_APB_TIMER
cfda5901 666 select DW_APB_TIMER_OF
af75655c
JI
667 select GENERIC_CLOCKEVENTS
668 select GENERIC_GPIO
af75655c
JI
669 select HAVE_TCM
670 select NO_IOPORT
98e27a5c 671 select SPARSE_IRQ
af75655c
JI
672 select USE_OF
673 help
674 This enables support for systems based on the Picochip picoXcell
675 family of Femtocell devices. The picoxcell support requires device tree
676 for all boards.
677
4af6fee1
DS
678config ARCH_PNX4008
679 bool "Philips Nexperia PNX4008 Mobile"
c750815e 680 select CPU_ARM926T
6d803ba7 681 select CLKDEV_LOOKUP
5cfc8ee0 682 select ARCH_USES_GETTIMEOFFSET
4af6fee1
DS
683 help
684 This enables support for Philips PNX4008 mobile platform.
685
1da177e4 686config ARCH_PXA
2c8086a5 687 bool "PXA2xx/PXA3xx-based"
a4f7e763 688 depends on MMU
034d2f5a 689 select ARCH_MTD_XIP
89c52ed4 690 select ARCH_HAS_CPUFREQ
6d803ba7 691 select CLKDEV_LOOKUP
234b6ced 692 select CLKSRC_MMIO
7444a72e 693 select ARCH_REQUIRE_GPIOLIB
981d0f39 694 select GENERIC_CLOCKEVENTS
157d2644 695 select GPIO_PXA
bd5ce433 696 select PLAT_PXA
6ac6b817 697 select SPARSE_IRQ
4e234cc0 698 select AUTO_ZRELADDR
8a97ae2f 699 select MULTI_IRQ_HANDLER
15e0d9e3 700 select ARM_CPU_SUSPEND if PM
d0ee9f40 701 select HAVE_IDE
f999b8bd 702 help
2c8086a5 703 Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
1da177e4 704
788c9700
RK
705config ARCH_MSM
706 bool "Qualcomm MSM"
4b536b8d 707 select HAVE_CLK
49cbe786 708 select GENERIC_CLOCKEVENTS
923a081c 709 select ARCH_REQUIRE_GPIOLIB
bd32344a 710 select CLKDEV_LOOKUP
49cbe786 711 help
4b53eb4f
DW
712 Support for Qualcomm MSM/QSD based systems. This runs on the
713 apps processor of the MSM/QSD and depends on a shared memory
714 interface to the modem processor which runs the baseband
715 stack and controls some vital subsystems
716 (clock and power control, etc).
49cbe786 717
c793c1b0 718config ARCH_SHMOBILE
6d72ad35
PM
719 bool "Renesas SH-Mobile / R-Mobile"
720 select HAVE_CLK
5e93c6b4 721 select CLKDEV_LOOKUP
aa3831cf 722 select HAVE_MACH_CLKDEV
3b55658a 723 select HAVE_SMP
6d72ad35 724 select GENERIC_CLOCKEVENTS
ce5ea9f3 725 select MIGHT_HAVE_CACHE_L2X0
6d72ad35
PM
726 select NO_IOPORT
727 select SPARSE_IRQ
60f1435c 728 select MULTI_IRQ_HANDLER
e3e01091 729 select PM_GENERIC_DOMAINS if PM
0cdc8b92 730 select NEED_MACH_MEMORY_H
c793c1b0 731 help
6d72ad35 732 Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
c793c1b0 733
1da177e4
LT
734config ARCH_RPC
735 bool "RiscPC"
736 select ARCH_ACORN
737 select FIQ
a08b6b79 738 select ARCH_MAY_HAVE_PC_FDC
341eb781 739 select HAVE_PATA_PLATFORM
065909b9 740 select ISA_DMA_API
5ea81769 741 select NO_IOPORT
07f841b7 742 select ARCH_SPARSEMEM_ENABLE
5cfc8ee0 743 select ARCH_USES_GETTIMEOFFSET
d0ee9f40 744 select HAVE_IDE
c334bc15 745 select NEED_MACH_IO_H
0cdc8b92 746 select NEED_MACH_MEMORY_H
1da177e4
LT
747 help
748 On the Acorn Risc-PC, Linux can support the internal IDE disk and
749 CD-ROM interface, serial and parallel port, and the floppy drive.
750
751config ARCH_SA1100
752 bool "SA1100-based"
234b6ced 753 select CLKSRC_MMIO
c750815e 754 select CPU_SA1100
f7e68bbf 755 select ISA
05944d74 756 select ARCH_SPARSEMEM_ENABLE
034d2f5a 757 select ARCH_MTD_XIP
89c52ed4 758 select ARCH_HAS_CPUFREQ
1937f5b9 759 select CPU_FREQ
3e238be2 760 select GENERIC_CLOCKEVENTS
4a8f8340 761 select CLKDEV_LOOKUP
7444a72e 762 select ARCH_REQUIRE_GPIOLIB
d0ee9f40 763 select HAVE_IDE
0cdc8b92 764 select NEED_MACH_MEMORY_H
375dec92 765 select SPARSE_IRQ
f999b8bd
MM
766 help
767 Support for StrongARM 11x0 based boards.
1da177e4 768
b130d5c2
KK
769config ARCH_S3C24XX
770 bool "Samsung S3C24XX SoCs"
0a938b97 771 select GENERIC_GPIO
9d56c02a 772 select ARCH_HAS_CPUFREQ
9483a578 773 select HAVE_CLK
e83626f2 774 select CLKDEV_LOOKUP
5cfc8ee0 775 select ARCH_USES_GETTIMEOFFSET
20676c15 776 select HAVE_S3C2410_I2C if I2C
b130d5c2
KK
777 select HAVE_S3C_RTC if RTC_CLASS
778 select HAVE_S3C2410_WATCHDOG if WATCHDOG
c334bc15 779 select NEED_MACH_IO_H
1da177e4 780 help
b130d5c2
KK
781 Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
782 and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
783 (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
784 Samsung SMDK2410 development board (and derivatives).
63b1f51b 785
a08ab637
BD
786config ARCH_S3C64XX
787 bool "Samsung S3C64XX"
89f1fa08 788 select PLAT_SAMSUNG
89f0ce72 789 select CPU_V6
89f0ce72 790 select ARM_VIC
a08ab637 791 select HAVE_CLK
6700397a 792 select HAVE_TCM
226e85f4 793 select CLKDEV_LOOKUP
89f0ce72 794 select NO_IOPORT
5cfc8ee0 795 select ARCH_USES_GETTIMEOFFSET
89c52ed4 796 select ARCH_HAS_CPUFREQ
89f0ce72
BD
797 select ARCH_REQUIRE_GPIOLIB
798 select SAMSUNG_CLKSRC
799 select SAMSUNG_IRQ_VIC_TIMER
89f0ce72 800 select S3C_GPIO_TRACK
89f0ce72
BD
801 select S3C_DEV_NAND
802 select USB_ARCH_HAS_OHCI
803 select SAMSUNG_GPIOLIB_4BIT
20676c15 804 select HAVE_S3C2410_I2C if I2C
c39d8d55 805 select HAVE_S3C2410_WATCHDOG if WATCHDOG
a08ab637
BD
806 help
807 Samsung S3C64XX series based systems
808
49b7a491
KK
809config ARCH_S5P64X0
810 bool "Samsung S5P6440 S5P6450"
c4ffccdd
KK
811 select CPU_V6
812 select GENERIC_GPIO
813 select HAVE_CLK
d8b22d25 814 select CLKDEV_LOOKUP
0665ccc4 815 select CLKSRC_MMIO
c39d8d55 816 select HAVE_S3C2410_WATCHDOG if WATCHDOG
9e65bbf2 817 select GENERIC_CLOCKEVENTS
20676c15 818 select HAVE_S3C2410_I2C if I2C
754961a8 819 select HAVE_S3C_RTC if RTC_CLASS
c4ffccdd 820 help
49b7a491
KK
821 Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
822 SMDK6450.
c4ffccdd 823
acc84707
MS
824config ARCH_S5PC100
825 bool "Samsung S5PC100"
5a7652f2
BM
826 select GENERIC_GPIO
827 select HAVE_CLK
29e8eb0f 828 select CLKDEV_LOOKUP
5a7652f2 829 select CPU_V7
925c68cd 830 select ARCH_USES_GETTIMEOFFSET
20676c15 831 select HAVE_S3C2410_I2C if I2C
754961a8 832 select HAVE_S3C_RTC if RTC_CLASS
c39d8d55 833 select HAVE_S3C2410_WATCHDOG if WATCHDOG
5a7652f2 834 help
acc84707 835 Samsung S5PC100 series based systems
5a7652f2 836
170f4e42
KK
837config ARCH_S5PV210
838 bool "Samsung S5PV210/S5PC110"
839 select CPU_V7
eecb6a84 840 select ARCH_SPARSEMEM_ENABLE
0f75a96b 841 select ARCH_HAS_HOLES_MEMORYMODEL
170f4e42
KK
842 select GENERIC_GPIO
843 select HAVE_CLK
b2a9dd46 844 select CLKDEV_LOOKUP
0665ccc4 845 select CLKSRC_MMIO
d8144aea 846 select ARCH_HAS_CPUFREQ
9e65bbf2 847 select GENERIC_CLOCKEVENTS
20676c15 848 select HAVE_S3C2410_I2C if I2C
754961a8 849 select HAVE_S3C_RTC if RTC_CLASS
c39d8d55 850 select HAVE_S3C2410_WATCHDOG if WATCHDOG
0cdc8b92 851 select NEED_MACH_MEMORY_H
170f4e42
KK
852 help
853 Samsung S5PV210/S5PC110 series based systems
854
83014579
KK
855config ARCH_EXYNOS
856 bool "SAMSUNG EXYNOS"
cc0e72b8 857 select CPU_V7
f567fa6f 858 select ARCH_SPARSEMEM_ENABLE
0f75a96b 859 select ARCH_HAS_HOLES_MEMORYMODEL
cc0e72b8
CY
860 select GENERIC_GPIO
861 select HAVE_CLK
badc4f2d 862 select CLKDEV_LOOKUP
b333fb16 863 select ARCH_HAS_CPUFREQ
cc0e72b8 864 select GENERIC_CLOCKEVENTS
754961a8 865 select HAVE_S3C_RTC if RTC_CLASS
20676c15 866 select HAVE_S3C2410_I2C if I2C
c39d8d55 867 select HAVE_S3C2410_WATCHDOG if WATCHDOG
0cdc8b92 868 select NEED_MACH_MEMORY_H
cc0e72b8 869 help
83014579 870 Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
cc0e72b8 871
1da177e4
LT
872config ARCH_SHARK
873 bool "Shark"
c750815e 874 select CPU_SA110
f7e68bbf
RK
875 select ISA
876 select ISA_DMA
3bca103a 877 select ZONE_DMA
f7e68bbf 878 select PCI
5cfc8ee0 879 select ARCH_USES_GETTIMEOFFSET
0cdc8b92 880 select NEED_MACH_MEMORY_H
c334bc15 881 select NEED_MACH_IO_H
f999b8bd
MM
882 help
883 Support for the StrongARM based Digital DNARD machine, also known
884 as "Shark" (<http://www.shark-linux.de/shark.html>).
1da177e4 885
d98aac75
LW
886config ARCH_U300
887 bool "ST-Ericsson U300 Series"
888 depends on MMU
234b6ced 889 select CLKSRC_MMIO
d98aac75 890 select CPU_ARM926T
bc581770 891 select HAVE_TCM
d98aac75 892 select ARM_AMBA
5485c1e0 893 select ARM_PATCH_PHYS_VIRT
d98aac75 894 select ARM_VIC
d98aac75 895 select GENERIC_CLOCKEVENTS
6d803ba7 896 select CLKDEV_LOOKUP
aa3831cf 897 select HAVE_MACH_CLKDEV
d98aac75 898 select GENERIC_GPIO
cc890cd7 899 select ARCH_REQUIRE_GPIOLIB
d98aac75
LW
900 help
901 Support for ST-Ericsson U300 series mobile platforms.
902
ccf50e23
RK
903config ARCH_U8500
904 bool "ST-Ericsson U8500 Series"
67ae14fc 905 depends on MMU
ccf50e23
RK
906 select CPU_V7
907 select ARM_AMBA
ccf50e23 908 select GENERIC_CLOCKEVENTS
6d803ba7 909 select CLKDEV_LOOKUP
94bdc0e2 910 select ARCH_REQUIRE_GPIOLIB
7c1a70e9 911 select ARCH_HAS_CPUFREQ
3b55658a 912 select HAVE_SMP
ce5ea9f3 913 select MIGHT_HAVE_CACHE_L2X0
ccf50e23
RK
914 help
915 Support for ST-Ericsson's Ux500 architecture
916
917config ARCH_NOMADIK
918 bool "STMicroelectronics Nomadik"
919 select ARM_AMBA
920 select ARM_VIC
921 select CPU_ARM926T
4a31bd28 922 select COMMON_CLK
ccf50e23 923 select GENERIC_CLOCKEVENTS
0fa7be40 924 select PINCTRL
ce5ea9f3 925 select MIGHT_HAVE_CACHE_L2X0
ccf50e23
RK
926 select ARCH_REQUIRE_GPIOLIB
927 help
928 Support for the Nomadik platform by ST-Ericsson
929
7c6337e2
KH
930config ARCH_DAVINCI
931 bool "TI DaVinci"
7c6337e2 932 select GENERIC_CLOCKEVENTS
dce1115b 933 select ARCH_REQUIRE_GPIOLIB
3bca103a 934 select ZONE_DMA
9232fcc9 935 select HAVE_IDE
6d803ba7 936 select CLKDEV_LOOKUP
20e9969b 937 select GENERIC_ALLOCATOR
dc7ad3b3 938 select GENERIC_IRQ_CHIP
ae88e05a 939 select ARCH_HAS_HOLES_MEMORYMODEL
7c6337e2
KH
940 help
941 Support for TI's DaVinci platform.
942
3b938be6
RK
943config ARCH_OMAP
944 bool "TI OMAP"
00a36698 945 depends on MMU
9483a578 946 select HAVE_CLK
7444a72e 947 select ARCH_REQUIRE_GPIOLIB
89c52ed4 948 select ARCH_HAS_CPUFREQ
354a183f 949 select CLKSRC_MMIO
06cad098 950 select GENERIC_CLOCKEVENTS
9af915da 951 select ARCH_HAS_HOLES_MEMORYMODEL
3b938be6 952 help
6e457bb0 953 Support for TI's OMAP platform (OMAP1/2/3/4).
3b938be6 954
cee37e50 955config PLAT_SPEAR
956 bool "ST SPEAr"
957 select ARM_AMBA
958 select ARCH_REQUIRE_GPIOLIB
6d803ba7 959 select CLKDEV_LOOKUP
5df33a62 960 select COMMON_CLK
d6e15d78 961 select CLKSRC_MMIO
cee37e50 962 select GENERIC_CLOCKEVENTS
cee37e50 963 select HAVE_CLK
964 help
965 Support for ST's SPEAr platform (SPEAr3xx, SPEAr6xx and SPEAr13xx).
966
21f47fbc
AC
967config ARCH_VT8500
968 bool "VIA/WonderMedia 85xx"
969 select CPU_ARM926T
970 select GENERIC_GPIO
971 select ARCH_HAS_CPUFREQ
972 select GENERIC_CLOCKEVENTS
973 select ARCH_REQUIRE_GPIOLIB
974 select HAVE_PWM
975 help
976 Support for VIA/WonderMedia VT8500/WM85xx System-on-Chip.
02c981c0 977
b85a3ef4
JL
978config ARCH_ZYNQ
979 bool "Xilinx Zynq ARM Cortex A9 Platform"
02c981c0 980 select CPU_V7
02c981c0
BD
981 select GENERIC_CLOCKEVENTS
982 select CLKDEV_LOOKUP
b85a3ef4
JL
983 select ARM_GIC
984 select ARM_AMBA
985 select ICST
ce5ea9f3 986 select MIGHT_HAVE_CACHE_L2X0
02c981c0 987 select USE_OF
02c981c0 988 help
b85a3ef4 989 Support for Xilinx Zynq ARM Cortex A9 Platform
1da177e4
LT
990endchoice
991
ccf50e23
RK
992#
993# This is sorted alphabetically by mach-* pathname. However, plat-*
994# Kconfigs may be included either alphabetically (according to the
995# plat- suffix) or along side the corresponding mach-* source.
996#
95b8f20f
RK
997source "arch/arm/mach-at91/Kconfig"
998
999source "arch/arm/mach-bcmring/Kconfig"
1000
1da177e4
LT
1001source "arch/arm/mach-clps711x/Kconfig"
1002
d94f944e
AV
1003source "arch/arm/mach-cns3xxx/Kconfig"
1004
95b8f20f
RK
1005source "arch/arm/mach-davinci/Kconfig"
1006
1007source "arch/arm/mach-dove/Kconfig"
1008
e7736d47
LB
1009source "arch/arm/mach-ep93xx/Kconfig"
1010
1da177e4
LT
1011source "arch/arm/mach-footbridge/Kconfig"
1012
59d3a193
PZ
1013source "arch/arm/mach-gemini/Kconfig"
1014
95b8f20f
RK
1015source "arch/arm/mach-h720x/Kconfig"
1016
1da177e4
LT
1017source "arch/arm/mach-integrator/Kconfig"
1018
3f7e5815
LB
1019source "arch/arm/mach-iop32x/Kconfig"
1020
1021source "arch/arm/mach-iop33x/Kconfig"
1da177e4 1022
285f5fa7
DW
1023source "arch/arm/mach-iop13xx/Kconfig"
1024
1da177e4
LT
1025source "arch/arm/mach-ixp4xx/Kconfig"
1026
95b8f20f
RK
1027source "arch/arm/mach-kirkwood/Kconfig"
1028
1029source "arch/arm/mach-ks8695/Kconfig"
1030
95b8f20f
RK
1031source "arch/arm/mach-msm/Kconfig"
1032
794d15b2
SS
1033source "arch/arm/mach-mv78xx0/Kconfig"
1034
95b8f20f 1035source "arch/arm/plat-mxc/Kconfig"
1da177e4 1036
1d3f33d5
SG
1037source "arch/arm/mach-mxs/Kconfig"
1038
95b8f20f 1039source "arch/arm/mach-netx/Kconfig"
49cbe786 1040
95b8f20f
RK
1041source "arch/arm/mach-nomadik/Kconfig"
1042source "arch/arm/plat-nomadik/Kconfig"
1043
d48af15e
TL
1044source "arch/arm/plat-omap/Kconfig"
1045
1046source "arch/arm/mach-omap1/Kconfig"
1da177e4 1047
1dbae815
TL
1048source "arch/arm/mach-omap2/Kconfig"
1049
9dd0b194 1050source "arch/arm/mach-orion5x/Kconfig"
585cf175 1051
95b8f20f
RK
1052source "arch/arm/mach-pxa/Kconfig"
1053source "arch/arm/plat-pxa/Kconfig"
585cf175 1054
95b8f20f
RK
1055source "arch/arm/mach-mmp/Kconfig"
1056
1057source "arch/arm/mach-realview/Kconfig"
1058
1059source "arch/arm/mach-sa1100/Kconfig"
edabd38e 1060
cf383678 1061source "arch/arm/plat-samsung/Kconfig"
a21765a7
BD
1062source "arch/arm/plat-s3c24xx/Kconfig"
1063
cee37e50 1064source "arch/arm/plat-spear/Kconfig"
a21765a7 1065
85fd6d63 1066source "arch/arm/mach-s3c24xx/Kconfig"
b130d5c2 1067if ARCH_S3C24XX
a21765a7
BD
1068source "arch/arm/mach-s3c2412/Kconfig"
1069source "arch/arm/mach-s3c2440/Kconfig"
a21765a7 1070endif
1da177e4 1071
a08ab637 1072if ARCH_S3C64XX
431107ea 1073source "arch/arm/mach-s3c64xx/Kconfig"
a08ab637
BD
1074endif
1075
49b7a491 1076source "arch/arm/mach-s5p64x0/Kconfig"
c4ffccdd 1077
5a7652f2 1078source "arch/arm/mach-s5pc100/Kconfig"
5a7652f2 1079
170f4e42
KK
1080source "arch/arm/mach-s5pv210/Kconfig"
1081
83014579 1082source "arch/arm/mach-exynos/Kconfig"
cc0e72b8 1083
882d01f9 1084source "arch/arm/mach-shmobile/Kconfig"
52c543f9 1085
c5f80065
EG
1086source "arch/arm/mach-tegra/Kconfig"
1087
95b8f20f 1088source "arch/arm/mach-u300/Kconfig"
1da177e4 1089
95b8f20f 1090source "arch/arm/mach-ux500/Kconfig"
1da177e4
LT
1091
1092source "arch/arm/mach-versatile/Kconfig"
1093
ceade897 1094source "arch/arm/mach-vexpress/Kconfig"
420c34e4 1095source "arch/arm/plat-versatile/Kconfig"
ceade897 1096
21f47fbc
AC
1097source "arch/arm/mach-vt8500/Kconfig"
1098
7ec80ddf 1099source "arch/arm/mach-w90x900/Kconfig"
1100
1da177e4
LT
1101# Definitions to make life easier
1102config ARCH_ACORN
1103 bool
1104
7ae1f7ec
LB
1105config PLAT_IOP
1106 bool
469d3044 1107 select GENERIC_CLOCKEVENTS
7ae1f7ec 1108
69b02f6a
LB
1109config PLAT_ORION
1110 bool
bfe45e0b 1111 select CLKSRC_MMIO
dc7ad3b3 1112 select GENERIC_IRQ_CHIP
2f129bf4 1113 select COMMON_CLK
69b02f6a 1114
bd5ce433
EM
1115config PLAT_PXA
1116 bool
1117
f4b8b319
RK
1118config PLAT_VERSATILE
1119 bool
1120
e3887714
RK
1121config ARM_TIMER_SP804
1122 bool
bfe45e0b 1123 select CLKSRC_MMIO
a7bf6162 1124 select HAVE_SCHED_CLOCK
e3887714 1125
1da177e4
LT
1126source arch/arm/mm/Kconfig
1127
958cab0f
RK
1128config ARM_NR_BANKS
1129 int
1130 default 16 if ARCH_EP93XX
1131 default 8
1132
afe4b25e
LB
1133config IWMMXT
1134 bool "Enable iWMMXt support"
ef6c8445
HZ
1135 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
1136 default y if PXA27x || PXA3xx || PXA95x || ARCH_MMP
afe4b25e
LB
1137 help
1138 Enable support for iWMMXt context switching at run time if
1139 running on a CPU that supports it.
1140
1da177e4
LT
1141config XSCALE_PMU
1142 bool
bfc994b5 1143 depends on CPU_XSCALE
1da177e4
LT
1144 default y
1145
0f4f0672 1146config CPU_HAS_PMU
e399b1a4 1147 depends on (CPU_V6 || CPU_V6K || CPU_V7 || XSCALE_PMU) && \
8954bb0d 1148 (!ARCH_OMAP3 || OMAP3_EMU)
0f4f0672
JI
1149 default y
1150 bool
1151
52108641 1152config MULTI_IRQ_HANDLER
1153 bool
1154 help
1155 Allow each machine to specify it's own IRQ handler at run time.
1156
3b93e7b0
HC
1157if !MMU
1158source "arch/arm/Kconfig-nommu"
1159endif
1160
f0c4b8d6
WD
1161config ARM_ERRATA_326103
1162 bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
1163 depends on CPU_V6
1164 help
1165 Executing a SWP instruction to read-only memory does not set bit 11
1166 of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
1167 treat the access as a read, preventing a COW from occurring and
1168 causing the faulting task to livelock.
1169
9cba3ccc
CM
1170config ARM_ERRATA_411920
1171 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
e399b1a4 1172 depends on CPU_V6 || CPU_V6K
9cba3ccc
CM
1173 help
1174 Invalidation of the Instruction Cache operation can
1175 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
1176 It does not affect the MPCore. This option enables the ARM Ltd.
1177 recommended workaround.
1178
7ce236fc
CM
1179config ARM_ERRATA_430973
1180 bool "ARM errata: Stale prediction on replaced interworking branch"
1181 depends on CPU_V7
1182 help
1183 This option enables the workaround for the 430973 Cortex-A8
1184 (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
1185 interworking branch is replaced with another code sequence at the
1186 same virtual address, whether due to self-modifying code or virtual
1187 to physical address re-mapping, Cortex-A8 does not recover from the
1188 stale interworking branch prediction. This results in Cortex-A8
1189 executing the new code sequence in the incorrect ARM or Thumb state.
1190 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
1191 and also flushes the branch target cache at every context switch.
1192 Note that setting specific bits in the ACTLR register may not be
1193 available in non-secure mode.
1194
855c551f
CM
1195config ARM_ERRATA_458693
1196 bool "ARM errata: Processor deadlock when a false hazard is created"
1197 depends on CPU_V7
1198 help
1199 This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1200 erratum. For very specific sequences of memory operations, it is
1201 possible for a hazard condition intended for a cache line to instead
1202 be incorrectly associated with a different cache line. This false
1203 hazard might then cause a processor deadlock. The workaround enables
1204 the L1 caching of the NEON accesses and disables the PLD instruction
1205 in the ACTLR register. Note that setting specific bits in the ACTLR
1206 register may not be available in non-secure mode.
1207
0516e464
CM
1208config ARM_ERRATA_460075
1209 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
1210 depends on CPU_V7
1211 help
1212 This option enables the workaround for the 460075 Cortex-A8 (r2p0)
1213 erratum. Any asynchronous access to the L2 cache may encounter a
1214 situation in which recent store transactions to the L2 cache are lost
1215 and overwritten with stale memory contents from external memory. The
1216 workaround disables the write-allocate mode for the L2 cache via the
1217 ACTLR register. Note that setting specific bits in the ACTLR register
1218 may not be available in non-secure mode.
1219
9f05027c
WD
1220config ARM_ERRATA_742230
1221 bool "ARM errata: DMB operation may be faulty"
1222 depends on CPU_V7 && SMP
1223 help
1224 This option enables the workaround for the 742230 Cortex-A9
1225 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
1226 between two write operations may not ensure the correct visibility
1227 ordering of the two writes. This workaround sets a specific bit in
1228 the diagnostic register of the Cortex-A9 which causes the DMB
1229 instruction to behave as a DSB, ensuring the correct behaviour of
1230 the two writes.
1231
a672e99b
WD
1232config ARM_ERRATA_742231
1233 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1234 depends on CPU_V7 && SMP
1235 help
1236 This option enables the workaround for the 742231 Cortex-A9
1237 (r2p0..r2p2) erratum. Under certain conditions, specific to the
1238 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1239 accessing some data located in the same cache line, may get corrupted
1240 data due to bad handling of the address hazard when the line gets
1241 replaced from one of the CPUs at the same time as another CPU is
1242 accessing it. This workaround sets specific bits in the diagnostic
1243 register of the Cortex-A9 which reduces the linefill issuing
1244 capabilities of the processor.
1245
9e65582a 1246config PL310_ERRATA_588369
fa0ce403 1247 bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
2839e06c 1248 depends on CACHE_L2X0
9e65582a
SS
1249 help
1250 The PL310 L2 cache controller implements three types of Clean &
1251 Invalidate maintenance operations: by Physical Address
1252 (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
1253 They are architecturally defined to behave as the execution of a
1254 clean operation followed immediately by an invalidate operation,
1255 both performing to the same memory location. This functionality
1256 is not correctly implemented in PL310 as clean lines are not
2839e06c 1257 invalidated as a result of these operations.
cdf357f1
WD
1258
1259config ARM_ERRATA_720789
1260 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
e66dc745 1261 depends on CPU_V7
cdf357f1
WD
1262 help
1263 This option enables the workaround for the 720789 Cortex-A9 (prior to
1264 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1265 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1266 As a consequence of this erratum, some TLB entries which should be
1267 invalidated are not, resulting in an incoherency in the system page
1268 tables. The workaround changes the TLB flushing routines to invalidate
1269 entries regardless of the ASID.
475d92fc 1270
1f0090a1 1271config PL310_ERRATA_727915
fa0ce403 1272 bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
1f0090a1
RK
1273 depends on CACHE_L2X0
1274 help
1275 PL310 implements the Clean & Invalidate by Way L2 cache maintenance
1276 operation (offset 0x7FC). This operation runs in background so that
1277 PL310 can handle normal accesses while it is in progress. Under very
1278 rare circumstances, due to this erratum, write data can be lost when
1279 PL310 treats a cacheable write transaction during a Clean &
1280 Invalidate by Way operation.
1281
475d92fc
WD
1282config ARM_ERRATA_743622
1283 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1284 depends on CPU_V7
1285 help
1286 This option enables the workaround for the 743622 Cortex-A9
efbc74ac 1287 (r2p*) erratum. Under very rare conditions, a faulty
475d92fc
WD
1288 optimisation in the Cortex-A9 Store Buffer may lead to data
1289 corruption. This workaround sets a specific bit in the diagnostic
1290 register of the Cortex-A9 which disables the Store Buffer
1291 optimisation, preventing the defect from occurring. This has no
1292 visible impact on the overall performance or power consumption of the
1293 processor.
1294
9a27c27c
WD
1295config ARM_ERRATA_751472
1296 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
ba90c516 1297 depends on CPU_V7
9a27c27c
WD
1298 help
1299 This option enables the workaround for the 751472 Cortex-A9 (prior
1300 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
1301 completion of a following broadcasted operation if the second
1302 operation is received by a CPU before the ICIALLUIS has completed,
1303 potentially leading to corrupted entries in the cache or TLB.
1304
fa0ce403
WD
1305config PL310_ERRATA_753970
1306 bool "PL310 errata: cache sync operation may be faulty"
885028e4
SK
1307 depends on CACHE_PL310
1308 help
1309 This option enables the workaround for the 753970 PL310 (r3p0) erratum.
1310
1311 Under some condition the effect of cache sync operation on
1312 the store buffer still remains when the operation completes.
1313 This means that the store buffer is always asked to drain and
1314 this prevents it from merging any further writes. The workaround
1315 is to replace the normal offset of cache sync operation (0x730)
1316 by another offset targeting an unmapped PL310 register 0x740.
1317 This has the same effect as the cache sync operation: store buffer
1318 drain and waiting for all buffers empty.
1319
fcbdc5fe
WD
1320config ARM_ERRATA_754322
1321 bool "ARM errata: possible faulty MMU translations following an ASID switch"
1322 depends on CPU_V7
1323 help
1324 This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1325 r3p*) erratum. A speculative memory access may cause a page table walk
1326 which starts prior to an ASID switch but completes afterwards. This
1327 can populate the micro-TLB with a stale entry which may be hit with
1328 the new ASID. This workaround places two dsb instructions in the mm
1329 switching code so that no page table walks can cross the ASID switch.
1330
5dab26af
WD
1331config ARM_ERRATA_754327
1332 bool "ARM errata: no automatic Store Buffer drain"
1333 depends on CPU_V7 && SMP
1334 help
1335 This option enables the workaround for the 754327 Cortex-A9 (prior to
1336 r2p0) erratum. The Store Buffer does not have any automatic draining
1337 mechanism and therefore a livelock may occur if an external agent
1338 continuously polls a memory location waiting to observe an update.
1339 This workaround defines cpu_relax() as smp_mb(), preventing correctly
1340 written polling loops from denying visibility of updates to memory.
1341
145e10e1
CM
1342config ARM_ERRATA_364296
1343 bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
1344 depends on CPU_V6 && !SMP
1345 help
1346 This options enables the workaround for the 364296 ARM1136
1347 r0p2 erratum (possible cache data corruption with
1348 hit-under-miss enabled). It sets the undocumented bit 31 in
1349 the auxiliary control register and the FI bit in the control
1350 register, thus disabling hit-under-miss without putting the
1351 processor into full low interrupt latency mode. ARM11MPCore
1352 is not affected.
1353
f630c1bd
WD
1354config ARM_ERRATA_764369
1355 bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1356 depends on CPU_V7 && SMP
1357 help
1358 This option enables the workaround for erratum 764369
1359 affecting Cortex-A9 MPCore with two or more processors (all
1360 current revisions). Under certain timing circumstances, a data
1361 cache line maintenance operation by MVA targeting an Inner
1362 Shareable memory region may fail to proceed up to either the
1363 Point of Coherency or to the Point of Unification of the
1364 system. This workaround adds a DSB instruction before the
1365 relevant cache maintenance functions and sets a specific bit
1366 in the diagnostic control register of the SCU.
1367
11ed0ba1
WD
1368config PL310_ERRATA_769419
1369 bool "PL310 errata: no automatic Store Buffer drain"
1370 depends on CACHE_L2X0
1371 help
1372 On revisions of the PL310 prior to r3p2, the Store Buffer does
1373 not automatically drain. This can cause normal, non-cacheable
1374 writes to be retained when the memory system is idle, leading
1375 to suboptimal I/O performance for drivers using coherent DMA.
1376 This option adds a write barrier to the cpu_idle loop so that,
1377 on systems with an outer cache, the store buffer is drained
1378 explicitly.
1379
1da177e4
LT
1380endmenu
1381
1382source "arch/arm/common/Kconfig"
1383
1da177e4
LT
1384menu "Bus support"
1385
1386config ARM_AMBA
1387 bool
1388
1389config ISA
1390 bool
1da177e4
LT
1391 help
1392 Find out whether you have ISA slots on your motherboard. ISA is the
1393 name of a bus system, i.e. the way the CPU talks to the other stuff
1394 inside your box. Other bus systems are PCI, EISA, MicroChannel
1395 (MCA) or VESA. ISA is an older system, now being displaced by PCI;
1396 newer boards don't support it. If you have ISA, say Y, otherwise N.
1397
065909b9 1398# Select ISA DMA controller support
1da177e4
LT
1399config ISA_DMA
1400 bool
065909b9 1401 select ISA_DMA_API
1da177e4 1402
065909b9 1403# Select ISA DMA interface
5cae841b
AV
1404config ISA_DMA_API
1405 bool
5cae841b 1406
1da177e4 1407config PCI
0b05da72 1408 bool "PCI support" if MIGHT_HAVE_PCI
1da177e4
LT
1409 help
1410 Find out whether you have a PCI motherboard. PCI is the name of a
1411 bus system, i.e. the way the CPU talks to the other stuff inside
1412 your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
1413 VESA. If you have PCI, say Y, otherwise N.
1414
52882173
AV
1415config PCI_DOMAINS
1416 bool
1417 depends on PCI
1418
b080ac8a
MRJ
1419config PCI_NANOENGINE
1420 bool "BSE nanoEngine PCI support"
1421 depends on SA1100_NANOENGINE
1422 help
1423 Enable PCI on the BSE nanoEngine board.
1424
36e23590
MW
1425config PCI_SYSCALL
1426 def_bool PCI
1427
1da177e4
LT
1428# Select the host bridge type
1429config PCI_HOST_VIA82C505
1430 bool
1431 depends on PCI && ARCH_SHARK
1432 default y
1433
a0113a99
MR
1434config PCI_HOST_ITE8152
1435 bool
1436 depends on PCI && MACH_ARMCORE
1437 default y
1438 select DMABOUNCE
1439
1da177e4
LT
1440source "drivers/pci/Kconfig"
1441
1442source "drivers/pcmcia/Kconfig"
1443
1444endmenu
1445
1446menu "Kernel Features"
1447
3b55658a
DM
1448config HAVE_SMP
1449 bool
1450 help
1451 This option should be selected by machines which have an SMP-
1452 capable CPU.
1453
1454 The only effect of this option is to make the SMP-related
1455 options available to the user for configuration.
1456
1da177e4 1457config SMP
bb2d8130 1458 bool "Symmetric Multi-Processing"
fbb4ddac 1459 depends on CPU_V6K || CPU_V7
bc28248e 1460 depends on GENERIC_CLOCKEVENTS
3b55658a 1461 depends on HAVE_SMP
9934ebb8 1462 depends on MMU
f6dd9fa5 1463 select USE_GENERIC_SMP_HELPERS
89c3dedf 1464 select HAVE_ARM_SCU if !ARCH_MSM_SCORPIONMP
1da177e4
LT
1465 help
1466 This enables support for systems with more than one CPU. If you have
1467 a system with only one CPU, like most personal computers, say N. If
1468 you have a system with more than one CPU, say Y.
1469
1470 If you say N here, the kernel will run on single and multiprocessor
1471 machines, but will use only one CPU of a multiprocessor machine. If
1472 you say Y here, the kernel will run on many, but not all, single
1473 processor machines. On a single processor machine, the kernel will
1474 run faster if you say N here.
1475
395cf969 1476 See also <file:Documentation/x86/i386/IO-APIC.txt>,
1da177e4 1477 <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
50a23e6e 1478 <http://tldp.org/HOWTO/SMP-HOWTO.html>.
1da177e4
LT
1479
1480 If you don't know what to do here, say N.
1481
f00ec48f
RK
1482config SMP_ON_UP
1483 bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
1484 depends on EXPERIMENTAL
4d2692a7 1485 depends on SMP && !XIP_KERNEL
f00ec48f
RK
1486 default y
1487 help
1488 SMP kernels contain instructions which fail on non-SMP processors.
1489 Enabling this option allows the kernel to modify itself to make
1490 these instructions safe. Disabling it allows about 1K of space
1491 savings.
1492
1493 If you don't know what to do here, say Y.
1494
c9018aab
VG
1495config ARM_CPU_TOPOLOGY
1496 bool "Support cpu topology definition"
1497 depends on SMP && CPU_V7
1498 default y
1499 help
1500 Support ARM cpu topology definition. The MPIDR register defines
1501 affinity between processors which is then used to describe the cpu
1502 topology of an ARM System.
1503
1504config SCHED_MC
1505 bool "Multi-core scheduler support"
1506 depends on ARM_CPU_TOPOLOGY
1507 help
1508 Multi-core scheduler support improves the CPU scheduler's decision
1509 making when dealing with multi-core CPU chips at a cost of slightly
1510 increased overhead in some places. If unsure say N here.
1511
1512config SCHED_SMT
1513 bool "SMT scheduler support"
1514 depends on ARM_CPU_TOPOLOGY
1515 help
1516 Improves the CPU scheduler's decision making when dealing with
1517 MultiThreading at a cost of slightly increased overhead in some
1518 places. If unsure say N here.
1519
a8cbcd92
RK
1520config HAVE_ARM_SCU
1521 bool
a8cbcd92
RK
1522 help
1523 This option enables support for the ARM system coherency unit
1524
022c03a2
MZ
1525config ARM_ARCH_TIMER
1526 bool "Architected timer support"
1527 depends on CPU_V7
1528 help
1529 This option enables support for the ARM architected timer
1530
f32f4ce2
RK
1531config HAVE_ARM_TWD
1532 bool
1533 depends on SMP
1534 help
1535 This options enables support for the ARM timer and watchdog unit
1536
8d5796d2
LB
1537choice
1538 prompt "Memory split"
1539 default VMSPLIT_3G
1540 help
1541 Select the desired split between kernel and user memory.
1542
1543 If you are not absolutely sure what you are doing, leave this
1544 option alone!
1545
1546 config VMSPLIT_3G
1547 bool "3G/1G user/kernel split"
1548 config VMSPLIT_2G
1549 bool "2G/2G user/kernel split"
1550 config VMSPLIT_1G
1551 bool "1G/3G user/kernel split"
1552endchoice
1553
1554config PAGE_OFFSET
1555 hex
1556 default 0x40000000 if VMSPLIT_1G
1557 default 0x80000000 if VMSPLIT_2G
1558 default 0xC0000000
1559
1da177e4
LT
1560config NR_CPUS
1561 int "Maximum number of CPUs (2-32)"
1562 range 2 32
1563 depends on SMP
1564 default "4"
1565
a054a811
RK
1566config HOTPLUG_CPU
1567 bool "Support for hot-pluggable CPUs (EXPERIMENTAL)"
1568 depends on SMP && HOTPLUG && EXPERIMENTAL
1569 help
1570 Say Y here to experiment with turning CPUs off and on. CPUs
1571 can be controlled through /sys/devices/system/cpu.
1572
37ee16ae
RK
1573config LOCAL_TIMERS
1574 bool "Use local timer interrupts"
971acb9b 1575 depends on SMP
37ee16ae 1576 default y
30d8bead 1577 select HAVE_ARM_TWD if (!ARCH_MSM_SCORPIONMP && !EXYNOS4_MCT)
37ee16ae
RK
1578 help
1579 Enable support for local timers on SMP platforms, rather then the
1580 legacy IPI broadcast method. Local timers allows the system
1581 accounting to be spread across the timer interval, preventing a
1582 "thundering herd" at every timer tick.
1583
44986ab0
PDSN
1584config ARCH_NR_GPIO
1585 int
3dea19e8 1586 default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
70227a45 1587 default 355 if ARCH_U8500
9a01ec30 1588 default 264 if MACH_H4700
44986ab0
PDSN
1589 default 0
1590 help
1591 Maximum number of GPIOs in the system.
1592
1593 If unsure, leave the default value.
1594
d45a398f 1595source kernel/Kconfig.preempt
1da177e4 1596
f8065813
RK
1597config HZ
1598 int
b130d5c2 1599 default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \
a73ddc61 1600 ARCH_S5PV210 || ARCH_EXYNOS4
bfe65704 1601 default OMAP_32K_TIMER_HZ if ARCH_OMAP && OMAP_32K_TIMER
5248c657 1602 default AT91_TIMER_HZ if ARCH_AT91
5da3e714 1603 default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
f8065813
RK
1604 default 100
1605
16c79651 1606config THUMB2_KERNEL
4a50bfe3 1607 bool "Compile the kernel in Thumb-2 mode (EXPERIMENTAL)"
e399b1a4 1608 depends on CPU_V7 && !CPU_V6 && !CPU_V6K && EXPERIMENTAL
16c79651
CM
1609 select AEABI
1610 select ARM_ASM_UNIFIED
89bace65 1611 select ARM_UNWIND
16c79651
CM
1612 help
1613 By enabling this option, the kernel will be compiled in
1614 Thumb-2 mode. A compiler/assembler that understand the unified
1615 ARM-Thumb syntax is needed.
1616
1617 If unsure, say N.
1618
6f685c5c
DM
1619config THUMB2_AVOID_R_ARM_THM_JUMP11
1620 bool "Work around buggy Thumb-2 short branch relocations in gas"
1621 depends on THUMB2_KERNEL && MODULES
1622 default y
1623 help
1624 Various binutils versions can resolve Thumb-2 branches to
1625 locally-defined, preemptible global symbols as short-range "b.n"
1626 branch instructions.
1627
1628 This is a problem, because there's no guarantee the final
1629 destination of the symbol, or any candidate locations for a
1630 trampoline, are within range of the branch. For this reason, the
1631 kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
1632 relocation in modules at all, and it makes little sense to add
1633 support.
1634
1635 The symptom is that the kernel fails with an "unsupported
1636 relocation" error when loading some modules.
1637
1638 Until fixed tools are available, passing
1639 -fno-optimize-sibling-calls to gcc should prevent gcc generating
1640 code which hits this problem, at the cost of a bit of extra runtime
1641 stack usage in some cases.
1642
1643 The problem is described in more detail at:
1644 https://bugs.launchpad.net/binutils-linaro/+bug/725126
1645
1646 Only Thumb-2 kernels are affected.
1647
1648 Unless you are sure your tools don't have this problem, say Y.
1649
0becb088
CM
1650config ARM_ASM_UNIFIED
1651 bool
1652
704bdda0
NP
1653config AEABI
1654 bool "Use the ARM EABI to compile the kernel"
1655 help
1656 This option allows for the kernel to be compiled using the latest
1657 ARM ABI (aka EABI). This is only useful if you are using a user
1658 space environment that is also compiled with EABI.
1659
1660 Since there are major incompatibilities between the legacy ABI and
1661 EABI, especially with regard to structure member alignment, this
1662 option also changes the kernel syscall calling convention to
1663 disambiguate both ABIs and allow for backward compatibility support
1664 (selected with CONFIG_OABI_COMPAT).
1665
1666 To use this you need GCC version 4.0.0 or later.
1667
6c90c872 1668config OABI_COMPAT
a73a3ff1 1669 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
9bc433a1 1670 depends on AEABI && EXPERIMENTAL && !THUMB2_KERNEL
6c90c872
NP
1671 default y
1672 help
1673 This option preserves the old syscall interface along with the
1674 new (ARM EABI) one. It also provides a compatibility layer to
1675 intercept syscalls that have structure arguments which layout
1676 in memory differs between the legacy ABI and the new ARM EABI
1677 (only for non "thumb" binaries). This option adds a tiny
1678 overhead to all syscalls and produces a slightly larger kernel.
1679 If you know you'll be using only pure EABI user space then you
1680 can say N here. If this option is not selected and you attempt
1681 to execute a legacy ABI binary then the result will be
1682 UNPREDICTABLE (in fact it can be predicted that it won't work
1683 at all). If in doubt say Y.
1684
eb33575c 1685config ARCH_HAS_HOLES_MEMORYMODEL
e80d6a24 1686 bool
e80d6a24 1687
05944d74
RK
1688config ARCH_SPARSEMEM_ENABLE
1689 bool
1690
07a2f737
RK
1691config ARCH_SPARSEMEM_DEFAULT
1692 def_bool ARCH_SPARSEMEM_ENABLE
1693
05944d74 1694config ARCH_SELECT_MEMORY_MODEL
be370302 1695 def_bool ARCH_SPARSEMEM_ENABLE
c80d79d7 1696
7b7bf499
WD
1697config HAVE_ARCH_PFN_VALID
1698 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
1699
053a96ca 1700config HIGHMEM
e8db89a2
RK
1701 bool "High Memory Support"
1702 depends on MMU
053a96ca
NP
1703 help
1704 The address space of ARM processors is only 4 Gigabytes large
1705 and it has to accommodate user address space, kernel address
1706 space as well as some memory mapped IO. That means that, if you
1707 have a large amount of physical memory and/or IO, not all of the
1708 memory can be "permanently mapped" by the kernel. The physical
1709 memory that is not permanently mapped is called "high memory".
1710
1711 Depending on the selected kernel/user memory split, minimum
1712 vmalloc space and actual amount of RAM, you may not need this
1713 option which should result in a slightly faster kernel.
1714
1715 If unsure, say n.
1716
65cec8e3
RK
1717config HIGHPTE
1718 bool "Allocate 2nd-level pagetables from highmem"
1719 depends on HIGHMEM
65cec8e3 1720
1b8873a0
JI
1721config HW_PERF_EVENTS
1722 bool "Enable hardware performance counter support for perf events"
fe166148 1723 depends on PERF_EVENTS && CPU_HAS_PMU
1b8873a0
JI
1724 default y
1725 help
1726 Enable hardware performance counter support for perf events. If
1727 disabled, perf events will use software events only.
1728
3f22ab27
DH
1729source "mm/Kconfig"
1730
c1b2d970
MD
1731config FORCE_MAX_ZONEORDER
1732 int "Maximum zone order" if ARCH_SHMOBILE
1733 range 11 64 if ARCH_SHMOBILE
1734 default "9" if SA1111
1735 default "11"
1736 help
1737 The kernel memory allocator divides physically contiguous memory
1738 blocks into "zones", where each zone is a power of two number of
1739 pages. This option selects the largest power of two that the kernel
1740 keeps in the memory allocator. If you need to allocate very large
1741 blocks of physically contiguous memory, then you may need to
1742 increase this value.
1743
1744 This config option is actually maximum order plus one. For example,
1745 a value of 11 means that the largest free memory block is 2^10 pages.
1746
1da177e4
LT
1747config LEDS
1748 bool "Timer and CPU usage LEDs"
e055d5bf 1749 depends on ARCH_CDB89712 || ARCH_EBSA110 || \
8c8fdbc9 1750 ARCH_EBSA285 || ARCH_INTEGRATOR || \
1da177e4
LT
1751 ARCH_LUBBOCK || MACH_MAINSTONE || ARCH_NETWINDER || \
1752 ARCH_OMAP || ARCH_P720T || ARCH_PXA_IDP || \
73a59c1c 1753 ARCH_SA1100 || ARCH_SHARK || ARCH_VERSATILE || \
25329671 1754 ARCH_AT91 || ARCH_DAVINCI || \
ff3042fb 1755 ARCH_KS8695 || MACH_RD88F5182 || ARCH_REALVIEW
1da177e4
LT
1756 help
1757 If you say Y here, the LEDs on your machine will be used
1758 to provide useful information about your current system status.
1759
1760 If you are compiling a kernel for a NetWinder or EBSA-285, you will
1761 be able to select which LEDs are active using the options below. If
1762 you are compiling a kernel for the EBSA-110 or the LART however, the
1763 red LED will simply flash regularly to indicate that the system is
1764 still functional. It is safe to say Y here if you have a CATS
1765 system, but the driver will do nothing.
1766
1767config LEDS_TIMER
1768 bool "Timer LED" if (!ARCH_CDB89712 && !ARCH_OMAP) || \
eebdf7d7
DB
1769 OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
1770 || MACH_OMAP_PERSEUS2
1da177e4 1771 depends on LEDS
0567a0c0 1772 depends on !GENERIC_CLOCKEVENTS
1da177e4
LT
1773 default y if ARCH_EBSA110
1774 help
1775 If you say Y here, one of the system LEDs (the green one on the
1776 NetWinder, the amber one on the EBSA285, or the red one on the LART)
1777 will flash regularly to indicate that the system is still
1778 operational. This is mainly useful to kernel hackers who are
1779 debugging unstable kernels.
1780
1781 The LART uses the same LED for both Timer LED and CPU usage LED
1782 functions. You may choose to use both, but the Timer LED function
1783 will overrule the CPU usage LED.
1784
1785config LEDS_CPU
1786 bool "CPU usage LED" if (!ARCH_CDB89712 && !ARCH_EBSA110 && \
eebdf7d7
DB
1787 !ARCH_OMAP) \
1788 || OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
1789 || MACH_OMAP_PERSEUS2
1da177e4
LT
1790 depends on LEDS
1791 help
1792 If you say Y here, the red LED will be used to give a good real
1793 time indication of CPU usage, by lighting whenever the idle task
1794 is not currently executing.
1795
1796 The LART uses the same LED for both Timer LED and CPU usage LED
1797 functions. You may choose to use both, but the Timer LED function
1798 will overrule the CPU usage LED.
1799
1800config ALIGNMENT_TRAP
1801 bool
f12d0d7c 1802 depends on CPU_CP15_MMU
1da177e4 1803 default y if !ARCH_EBSA110
e119bfff 1804 select HAVE_PROC_CPU if PROC_FS
1da177e4 1805 help
84eb8d06 1806 ARM processors cannot fetch/store information which is not
1da177e4
LT
1807 naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1808 address divisible by 4. On 32-bit ARM processors, these non-aligned
1809 fetch/store instructions will be emulated in software if you say
1810 here, which has a severe performance impact. This is necessary for
1811 correct operation of some network protocols. With an IP-only
1812 configuration it is safe to say N, otherwise say Y.
1813
39ec58f3
LB
1814config UACCESS_WITH_MEMCPY
1815 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user() (EXPERIMENTAL)"
1816 depends on MMU && EXPERIMENTAL
1817 default y if CPU_FEROCEON
1818 help
1819 Implement faster copy_to_user and clear_user methods for CPU
1820 cores where a 8-word STM instruction give significantly higher
1821 memory write throughput than a sequence of individual 32bit stores.
1822
1823 A possible side effect is a slight increase in scheduling latency
1824 between threads sharing the same address space if they invoke
1825 such copy operations with large buffers.
1826
1827 However, if the CPU data cache is using a write-allocate mode,
1828 this option is unlikely to provide any performance gain.
1829
70c70d97
NP
1830config SECCOMP
1831 bool
1832 prompt "Enable seccomp to safely compute untrusted bytecode"
1833 ---help---
1834 This kernel feature is useful for number crunching applications
1835 that may need to compute untrusted bytecode during their
1836 execution. By using pipes or other transports made available to
1837 the process as file descriptors supporting the read/write
1838 syscalls, it's possible to isolate those applications in
1839 their own address space using seccomp. Once seccomp is
1840 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1841 and the task is only allowed to execute a few safe syscalls
1842 defined by each seccomp mode.
1843
c743f380
NP
1844config CC_STACKPROTECTOR
1845 bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
4a50bfe3 1846 depends on EXPERIMENTAL
c743f380
NP
1847 help
1848 This option turns on the -fstack-protector GCC feature. This
1849 feature puts, at the beginning of functions, a canary value on
1850 the stack just before the return address, and validates
1851 the value just before actually returning. Stack based buffer
1852 overflows (that need to overwrite this return address) now also
1853 overwrite the canary, which gets detected and the attack is then
1854 neutralized via a kernel panic.
1855 This feature requires gcc version 4.2 or above.
1856
73a65b3f
UKK
1857config DEPRECATED_PARAM_STRUCT
1858 bool "Provide old way to pass kernel parameters"
1859 help
1860 This was deprecated in 2001 and announced to live on for 5 years.
1861 Some old boot loaders still use this way.
1862
1da177e4
LT
1863endmenu
1864
1865menu "Boot options"
1866
9eb8f674
GL
1867config USE_OF
1868 bool "Flattened Device Tree support"
1869 select OF
1870 select OF_EARLY_FLATTREE
08a543ad 1871 select IRQ_DOMAIN
9eb8f674
GL
1872 help
1873 Include support for flattened device tree machine descriptions.
1874
1da177e4
LT
1875# Compressed boot loader in ROM. Yes, we really want to ask about
1876# TEXT and BSS so we preserve their values in the config files.
1877config ZBOOT_ROM_TEXT
1878 hex "Compressed ROM boot loader base address"
1879 default "0"
1880 help
1881 The physical address at which the ROM-able zImage is to be
1882 placed in the target. Platforms which normally make use of
1883 ROM-able zImage formats normally set this to a suitable
1884 value in their defconfig file.
1885
1886 If ZBOOT_ROM is not enabled, this has no effect.
1887
1888config ZBOOT_ROM_BSS
1889 hex "Compressed ROM boot loader BSS address"
1890 default "0"
1891 help
f8c440b2
DF
1892 The base address of an area of read/write memory in the target
1893 for the ROM-able zImage which must be available while the
1894 decompressor is running. It must be large enough to hold the
1895 entire decompressed kernel plus an additional 128 KiB.
1896 Platforms which normally make use of ROM-able zImage formats
1897 normally set this to a suitable value in their defconfig file.
1da177e4
LT
1898
1899 If ZBOOT_ROM is not enabled, this has no effect.
1900
1901config ZBOOT_ROM
1902 bool "Compressed boot loader in ROM/flash"
1903 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
1904 help
1905 Say Y here if you intend to execute your compressed kernel image
1906 (zImage) directly from ROM or flash. If unsure, say N.
1907
090ab3ff
SH
1908choice
1909 prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
1910 depends on ZBOOT_ROM && ARCH_SH7372 && EXPERIMENTAL
1911 default ZBOOT_ROM_NONE
1912 help
1913 Include experimental SD/MMC loading code in the ROM-able zImage.
59bf8964 1914 With this enabled it is possible to write the ROM-able zImage
090ab3ff
SH
1915 kernel image to an MMC or SD card and boot the kernel straight
1916 from the reset vector. At reset the processor Mask ROM will load
59bf8964 1917 the first part of the ROM-able zImage which in turn loads the
090ab3ff
SH
1918 rest the kernel image to RAM.
1919
1920config ZBOOT_ROM_NONE
1921 bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
1922 help
1923 Do not load image from SD or MMC
1924
f45b1149
SH
1925config ZBOOT_ROM_MMCIF
1926 bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
f45b1149 1927 help
090ab3ff
SH
1928 Load image from MMCIF hardware block.
1929
1930config ZBOOT_ROM_SH_MOBILE_SDHI
1931 bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
1932 help
1933 Load image from SDHI hardware block
1934
1935endchoice
f45b1149 1936
e2a6a3aa
JB
1937config ARM_APPENDED_DTB
1938 bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
1939 depends on OF && !ZBOOT_ROM && EXPERIMENTAL
1940 help
1941 With this option, the boot code will look for a device tree binary
1942 (DTB) appended to zImage
1943 (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1944
1945 This is meant as a backward compatibility convenience for those
1946 systems with a bootloader that can't be upgraded to accommodate
1947 the documented boot protocol using a device tree.
1948
1949 Beware that there is very little in terms of protection against
1950 this option being confused by leftover garbage in memory that might
1951 look like a DTB header after a reboot if no actual DTB is appended
1952 to zImage. Do not leave this option active in a production kernel
1953 if you don't intend to always append a DTB. Proper passing of the
1954 location into r2 of a bootloader provided DTB is always preferable
1955 to this option.
1956
b90b9a38
NP
1957config ARM_ATAG_DTB_COMPAT
1958 bool "Supplement the appended DTB with traditional ATAG information"
1959 depends on ARM_APPENDED_DTB
1960 help
1961 Some old bootloaders can't be updated to a DTB capable one, yet
1962 they provide ATAGs with memory configuration, the ramdisk address,
1963 the kernel cmdline string, etc. Such information is dynamically
1964 provided by the bootloader and can't always be stored in a static
1965 DTB. To allow a device tree enabled kernel to be used with such
1966 bootloaders, this option allows zImage to extract the information
1967 from the ATAG list and store it at run time into the appended DTB.
1968
1da177e4
LT
1969config CMDLINE
1970 string "Default kernel command string"
1971 default ""
1972 help
1973 On some architectures (EBSA110 and CATS), there is currently no way
1974 for the boot loader to pass arguments to the kernel. For these
1975 architectures, you should supply some command-line options at build
1976 time by entering them here. As a minimum, you should specify the
1977 memory size and the root device (e.g., mem=64M root=/dev/nfs).
1978
4394c124
VB
1979choice
1980 prompt "Kernel command line type" if CMDLINE != ""
1981 default CMDLINE_FROM_BOOTLOADER
1982
1983config CMDLINE_FROM_BOOTLOADER
1984 bool "Use bootloader kernel arguments if available"
1985 help
1986 Uses the command-line options passed by the boot loader. If
1987 the boot loader doesn't provide any, the default kernel command
1988 string provided in CMDLINE will be used.
1989
1990config CMDLINE_EXTEND
1991 bool "Extend bootloader kernel arguments"
1992 help
1993 The command-line arguments provided by the boot loader will be
1994 appended to the default kernel command string.
1995
92d2040d
AH
1996config CMDLINE_FORCE
1997 bool "Always use the default kernel command string"
92d2040d
AH
1998 help
1999 Always use the default kernel command string, even if the boot
2000 loader passes other arguments to the kernel.
2001 This is useful if you cannot or don't want to change the
2002 command-line options your boot loader passes to the kernel.
4394c124 2003endchoice
92d2040d 2004
1da177e4
LT
2005config XIP_KERNEL
2006 bool "Kernel Execute-In-Place from ROM"
497b7e94 2007 depends on !ZBOOT_ROM && !ARM_LPAE
1da177e4
LT
2008 help
2009 Execute-In-Place allows the kernel to run from non-volatile storage
2010 directly addressable by the CPU, such as NOR flash. This saves RAM
2011 space since the text section of the kernel is not loaded from flash
2012 to RAM. Read-write sections, such as the data section and stack,
2013 are still copied to RAM. The XIP kernel is not compressed since
2014 it has to run directly from flash, so it will take more space to
2015 store it. The flash address used to link the kernel object files,
2016 and for storing it, is configuration dependent. Therefore, if you
2017 say Y here, you must know the proper physical address where to
2018 store the kernel image depending on your own flash memory usage.
2019
2020 Also note that the make target becomes "make xipImage" rather than
2021 "make zImage" or "make Image". The final kernel binary to put in
2022 ROM memory will be arch/arm/boot/xipImage.
2023
2024 If unsure, say N.
2025
2026config XIP_PHYS_ADDR
2027 hex "XIP Kernel Physical Location"
2028 depends on XIP_KERNEL
2029 default "0x00080000"
2030 help
2031 This is the physical address in your flash memory the kernel will
2032 be linked for and stored to. This address is dependent on your
2033 own flash usage.
2034
c587e4a6
RP
2035config KEXEC
2036 bool "Kexec system call (EXPERIMENTAL)"
02b73e2e 2037 depends on EXPERIMENTAL && (!SMP || HOTPLUG_CPU)
c587e4a6
RP
2038 help
2039 kexec is a system call that implements the ability to shutdown your
2040 current kernel, and to start another kernel. It is like a reboot
01dd2fbf 2041 but it is independent of the system firmware. And like a reboot
c587e4a6
RP
2042 you can start any kernel with it, not just Linux.
2043
2044 It is an ongoing process to be certain the hardware in a machine
2045 is properly shutdown, so do not be surprised if this code does not
2046 initially work for you. It may help to enable device hotplugging
2047 support.
2048
4cd9d6f7
RP
2049config ATAGS_PROC
2050 bool "Export atags in procfs"
b98d7291
UL
2051 depends on KEXEC
2052 default y
4cd9d6f7
RP
2053 help
2054 Should the atags used to boot the kernel be exported in an "atags"
2055 file in procfs. Useful with kexec.
2056
cb5d39b3
MW
2057config CRASH_DUMP
2058 bool "Build kdump crash kernel (EXPERIMENTAL)"
2059 depends on EXPERIMENTAL
2060 help
2061 Generate crash dump after being started by kexec. This should
2062 be normally only set in special crash dump kernels which are
2063 loaded in the main kernel with kexec-tools into a specially
2064 reserved region and then later executed after a crash by
2065 kdump/kexec. The crash dump kernel must be compiled to a
2066 memory address not used by the main kernel
2067
2068 For more details see Documentation/kdump/kdump.txt
2069
e69edc79
EM
2070config AUTO_ZRELADDR
2071 bool "Auto calculation of the decompressed kernel image address"
2072 depends on !ZBOOT_ROM && !ARCH_U300
2073 help
2074 ZRELADDR is the physical address where the decompressed kernel
2075 image will be placed. If AUTO_ZRELADDR is selected, the address
2076 will be determined at run-time by masking the current IP with
2077 0xf8000000. This assumes the zImage being placed in the first 128MB
2078 from start of memory.
2079
1da177e4
LT
2080endmenu
2081
ac9d7efc 2082menu "CPU Power Management"
1da177e4 2083
89c52ed4 2084if ARCH_HAS_CPUFREQ
1da177e4
LT
2085
2086source "drivers/cpufreq/Kconfig"
2087
64f102b6
YS
2088config CPU_FREQ_IMX
2089 tristate "CPUfreq driver for i.MX CPUs"
2090 depends on ARCH_MXC && CPU_FREQ
2091 help
2092 This enables the CPUfreq driver for i.MX CPUs.
2093
1da177e4
LT
2094config CPU_FREQ_SA1100
2095 bool
1da177e4
LT
2096
2097config CPU_FREQ_SA1110
2098 bool
1da177e4
LT
2099
2100config CPU_FREQ_INTEGRATOR
2101 tristate "CPUfreq driver for ARM Integrator CPUs"
2102 depends on ARCH_INTEGRATOR && CPU_FREQ
2103 default y
2104 help
2105 This enables the CPUfreq driver for ARM Integrator CPUs.
2106
2107 For details, take a look at <file:Documentation/cpu-freq>.
2108
2109 If in doubt, say Y.
2110
9e2697ff
RK
2111config CPU_FREQ_PXA
2112 bool
2113 depends on CPU_FREQ && ARCH_PXA && PXA25x
2114 default y
ca7d156e 2115 select CPU_FREQ_TABLE
9e2697ff
RK
2116 select CPU_FREQ_DEFAULT_GOV_USERSPACE
2117
9d56c02a
BD
2118config CPU_FREQ_S3C
2119 bool
2120 help
2121 Internal configuration node for common cpufreq on Samsung SoC
2122
2123config CPU_FREQ_S3C24XX
4a50bfe3 2124 bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)"
b130d5c2 2125 depends on ARCH_S3C24XX && CPU_FREQ && EXPERIMENTAL
9d56c02a
BD
2126 select CPU_FREQ_S3C
2127 help
2128 This enables the CPUfreq driver for the Samsung S3C24XX family
2129 of CPUs.
2130
2131 For details, take a look at <file:Documentation/cpu-freq>.
2132
2133 If in doubt, say N.
2134
2135config CPU_FREQ_S3C24XX_PLL
4a50bfe3 2136 bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)"
9d56c02a
BD
2137 depends on CPU_FREQ_S3C24XX && EXPERIMENTAL
2138 help
2139 Compile in support for changing the PLL frequency from the
2140 S3C24XX series CPUfreq driver. The PLL takes time to settle
2141 after a frequency change, so by default it is not enabled.
2142
2143 This also means that the PLL tables for the selected CPU(s) will
2144 be built which may increase the size of the kernel image.
2145
2146config CPU_FREQ_S3C24XX_DEBUG
2147 bool "Debug CPUfreq Samsung driver core"
2148 depends on CPU_FREQ_S3C24XX
2149 help
2150 Enable s3c_freq_dbg for the Samsung S3C CPUfreq core
2151
2152config CPU_FREQ_S3C24XX_IODEBUG
2153 bool "Debug CPUfreq Samsung driver IO timing"
2154 depends on CPU_FREQ_S3C24XX
2155 help
2156 Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core
2157
e6d197a6
BD
2158config CPU_FREQ_S3C24XX_DEBUGFS
2159 bool "Export debugfs for CPUFreq"
2160 depends on CPU_FREQ_S3C24XX && DEBUG_FS
2161 help
2162 Export status information via debugfs.
2163
1da177e4
LT
2164endif
2165
ac9d7efc
RK
2166source "drivers/cpuidle/Kconfig"
2167
2168endmenu
2169
1da177e4
LT
2170menu "Floating point emulation"
2171
2172comment "At least one emulation must be selected"
2173
2174config FPE_NWFPE
2175 bool "NWFPE math emulation"
593c252a 2176 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
1da177e4
LT
2177 ---help---
2178 Say Y to include the NWFPE floating point emulator in the kernel.
2179 This is necessary to run most binaries. Linux does not currently
2180 support floating point hardware so you need to say Y here even if
2181 your machine has an FPA or floating point co-processor podule.
2182
2183 You may say N here if you are going to load the Acorn FPEmulator
2184 early in the bootup.
2185
2186config FPE_NWFPE_XP
2187 bool "Support extended precision"
bedf142b 2188 depends on FPE_NWFPE
1da177e4
LT
2189 help
2190 Say Y to include 80-bit support in the kernel floating-point
2191 emulator. Otherwise, only 32 and 64-bit support is compiled in.
2192 Note that gcc does not generate 80-bit operations by default,
2193 so in most cases this option only enlarges the size of the
2194 floating point emulator without any good reason.
2195
2196 You almost surely want to say N here.
2197
2198config FPE_FASTFPE
2199 bool "FastFPE math emulation (EXPERIMENTAL)"
8993a44c 2200 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 && EXPERIMENTAL
1da177e4
LT
2201 ---help---
2202 Say Y here to include the FAST floating point emulator in the kernel.
2203 This is an experimental much faster emulator which now also has full
2204 precision for the mantissa. It does not support any exceptions.
2205 It is very simple, and approximately 3-6 times faster than NWFPE.
2206
2207 It should be sufficient for most programs. It may be not suitable
2208 for scientific calculations, but you have to check this for yourself.
2209 If you do not feel you need a faster FP emulation you should better
2210 choose NWFPE.
2211
2212config VFP
2213 bool "VFP-format floating point maths"
e399b1a4 2214 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
1da177e4
LT
2215 help
2216 Say Y to include VFP support code in the kernel. This is needed
2217 if your hardware includes a VFP unit.
2218
2219 Please see <file:Documentation/arm/VFP/release-notes.txt> for
2220 release notes and additional status information.
2221
2222 Say N if your target does not have VFP hardware.
2223
25ebee02
CM
2224config VFPv3
2225 bool
2226 depends on VFP
2227 default y if CPU_V7
2228
b5872db4
CM
2229config NEON
2230 bool "Advanced SIMD (NEON) Extension support"
2231 depends on VFPv3 && CPU_V7
2232 help
2233 Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2234 Extension.
2235
1da177e4
LT
2236endmenu
2237
2238menu "Userspace binary formats"
2239
2240source "fs/Kconfig.binfmt"
2241
2242config ARTHUR
2243 tristate "RISC OS personality"
704bdda0 2244 depends on !AEABI
1da177e4
LT
2245 help
2246 Say Y here to include the kernel code necessary if you want to run
2247 Acorn RISC OS/Arthur binaries under Linux. This code is still very
2248 experimental; if this sounds frightening, say N and sleep in peace.
2249 You can also say M here to compile this support as a module (which
2250 will be called arthur).
2251
2252endmenu
2253
2254menu "Power management options"
2255
eceab4ac 2256source "kernel/power/Kconfig"
1da177e4 2257
f4cb5700 2258config ARCH_SUSPEND_POSSIBLE
3d5e8af4 2259 depends on !ARCH_S5PC100 && !ARCH_TEGRA
6a786182 2260 depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \
3f5d0819 2261 CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
f4cb5700
JB
2262 def_bool y
2263
15e0d9e3
AB
2264config ARM_CPU_SUSPEND
2265 def_bool PM_SLEEP
2266
1da177e4
LT
2267endmenu
2268
d5950b43
SR
2269source "net/Kconfig"
2270
ac25150f 2271source "drivers/Kconfig"
1da177e4
LT
2272
2273source "fs/Kconfig"
2274
1da177e4
LT
2275source "arch/arm/Kconfig.debug"
2276
2277source "security/Kconfig"
2278
2279source "crypto/Kconfig"
2280
2281source "lib/Kconfig"
This page took 1.026532 seconds and 5 git commands to generate.