Merge tag 'davinci-for-v3.8/soc' of git://gitorious.org/linux-davinci/linux-davinci...
[deliverable/linux.git] / arch / arm / Kconfig
CommitLineData
1da177e4
LT
1config ARM
2 bool
3 default y
b1b3f49c
RK
4 select ARCH_BINFMT_ELF_RANDOMIZE_PIE
5 select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
7563bbf8 6 select ARCH_HAVE_CUSTOM_GPIO_H
b1b3f49c
RK
7 select ARCH_WANT_IPC_PARSE_VERSION
8 select CPU_PM if (SUSPEND || CPU_IDLE)
9 select DCACHE_WORD_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && !CPU_BIG_ENDIAN
a41297a0 10 select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI)
b1b3f49c
RK
11 select GENERIC_CLOCKEVENTS_BROADCAST if SMP
12 select GENERIC_IRQ_PROBE
13 select GENERIC_IRQ_SHOW
14 select GENERIC_KERNEL_THREAD
3d6ee36d 15 select GENERIC_KERNEL_EXECVE
b1b3f49c
RK
16 select GENERIC_PCI_IOMAP
17 select GENERIC_SMP_IDLE_THREAD
18 select GENERIC_STRNCPY_FROM_USER
19 select GENERIC_STRNLEN_USER
20 select HARDIRQS_SW_RESEND
21 select HAVE_AOUT
09f05d85 22 select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
5cbad0eb 23 select HAVE_ARCH_KGDB
0693bf68 24 select HAVE_ARCH_TRACEHOOK
b1b3f49c
RK
25 select HAVE_BPF_JIT
26 select HAVE_C_RECORDMCOUNT
27 select HAVE_DEBUG_KMEMLEAK
28 select HAVE_DMA_API_DEBUG
29 select HAVE_DMA_ATTRS
30 select HAVE_DMA_CONTIGUOUS if MMU
80be7a7f 31 select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
b1b3f49c 32 select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
0e341af8 33 select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
b1b3f49c 34 select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
1fe53268 35 select HAVE_GENERIC_DMA_COHERENT
b1b3f49c
RK
36 select HAVE_GENERIC_HARDIRQS
37 select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
38 select HAVE_IDE if PCI || ISA || PCMCIA
39 select HAVE_IRQ_WORK
e7db7b42 40 select HAVE_KERNEL_GZIP
6e8699f7 41 select HAVE_KERNEL_LZMA
b1b3f49c 42 select HAVE_KERNEL_LZO
a7f464f3 43 select HAVE_KERNEL_XZ
b1b3f49c
RK
44 select HAVE_KPROBES if !XIP_KERNEL
45 select HAVE_KRETPROBES if (HAVE_KPROBES)
46 select HAVE_MEMBLOCK
47 select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
7ada189f 48 select HAVE_PERF_EVENTS
e513f8bf 49 select HAVE_REGS_AND_STACK_ACCESS_API
b1b3f49c 50 select HAVE_SYSCALL_TRACEPOINTS
af1839eb 51 select HAVE_UID16
3d92a71a 52 select KTIME_SCALAR
b1b3f49c
RK
53 select PERF_USE_VMALLOC
54 select RTC_LIB
55 select SYS_SUPPORTS_APM_EMULATION
786d35d4
DH
56 select HAVE_MOD_ARCH_SPECIFIC if ARM_UNWIND
57 select MODULES_USE_ELF_REL
1da177e4
LT
58 help
59 The ARM series is a line of low-power-consumption RISC chip designs
f6c8965a 60 licensed by ARM Ltd and targeted at embedded applications and
1da177e4 61 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
f6c8965a 62 manufactured, but legacy ARM-based PC hardware remains popular in
1da177e4
LT
63 Europe. There is an ARM Linux project with a web page at
64 <http://www.arm.linux.org.uk/>.
65
74facffe
RK
66config ARM_HAS_SG_CHAIN
67 bool
68
4ce63fcd
MS
69config NEED_SG_DMA_LENGTH
70 bool
71
72config ARM_DMA_USE_IOMMU
4ce63fcd 73 bool
b1b3f49c
RK
74 select ARM_HAS_SG_CHAIN
75 select NEED_SG_DMA_LENGTH
4ce63fcd 76
1a189b97
RK
77config HAVE_PWM
78 bool
79
0b05da72
HUK
80config MIGHT_HAVE_PCI
81 bool
82
75e7153a
RB
83config SYS_SUPPORTS_APM_EMULATION
84 bool
85
0a938b97
DB
86config GENERIC_GPIO
87 bool
0a938b97 88
bc581770
LW
89config HAVE_TCM
90 bool
91 select GENERIC_ALLOCATOR
92
e119bfff
RK
93config HAVE_PROC_CPU
94 bool
95
5ea81769
AV
96config NO_IOPORT
97 bool
5ea81769 98
1da177e4
LT
99config EISA
100 bool
101 ---help---
102 The Extended Industry Standard Architecture (EISA) bus was
103 developed as an open alternative to the IBM MicroChannel bus.
104
105 The EISA bus provided some of the features of the IBM MicroChannel
106 bus while maintaining backward compatibility with cards made for
107 the older ISA bus. The EISA bus saw limited use between 1988 and
108 1995 when it was made obsolete by the PCI bus.
109
110 Say Y here if you are building a kernel for an EISA-based machine.
111
112 Otherwise, say N.
113
114config SBUS
115 bool
116
f16fb1ec
RK
117config STACKTRACE_SUPPORT
118 bool
119 default y
120
f76e9154
NP
121config HAVE_LATENCYTOP_SUPPORT
122 bool
123 depends on !SMP
124 default y
125
f16fb1ec
RK
126config LOCKDEP_SUPPORT
127 bool
128 default y
129
7ad1bcb2
RK
130config TRACE_IRQFLAGS_SUPPORT
131 bool
132 default y
133
1da177e4
LT
134config RWSEM_GENERIC_SPINLOCK
135 bool
136 default y
137
138config RWSEM_XCHGADD_ALGORITHM
139 bool
140
f0d1b0b3
DH
141config ARCH_HAS_ILOG2_U32
142 bool
f0d1b0b3
DH
143
144config ARCH_HAS_ILOG2_U64
145 bool
f0d1b0b3 146
89c52ed4
BD
147config ARCH_HAS_CPUFREQ
148 bool
149 help
150 Internal node to signify that the ARCH has CPUFREQ support
151 and that the relevant menu configurations are displayed for
152 it.
153
b89c3b16
AM
154config GENERIC_HWEIGHT
155 bool
156 default y
157
1da177e4
LT
158config GENERIC_CALIBRATE_DELAY
159 bool
160 default y
161
a08b6b79
Z
162config ARCH_MAY_HAVE_PC_FDC
163 bool
164
5ac6da66
CL
165config ZONE_DMA
166 bool
5ac6da66 167
ccd7ab7f
FT
168config NEED_DMA_MAP_STATE
169 def_bool y
170
58af4a24
RH
171config ARCH_HAS_DMA_SET_COHERENT_MASK
172 bool
173
1da177e4
LT
174config GENERIC_ISA_DMA
175 bool
176
1da177e4
LT
177config FIQ
178 bool
179
13a5045d
RH
180config NEED_RET_TO_USER
181 bool
182
034d2f5a
AV
183config ARCH_MTD_XIP
184 bool
185
c760fc19
HC
186config VECTORS_BASE
187 hex
6afd6fae 188 default 0xffff0000 if MMU || CPU_HIGH_VECTOR
c760fc19
HC
189 default DRAM_BASE if REMAP_VECTORS_TO_RAM
190 default 0x00000000
191 help
192 The base address of exception vectors.
193
dc21af99 194config ARM_PATCH_PHYS_VIRT
c1becedc
RK
195 bool "Patch physical to virtual translations at runtime" if EMBEDDED
196 default y
b511d75d 197 depends on !XIP_KERNEL && MMU
dc21af99
RK
198 depends on !ARCH_REALVIEW || !SPARSEMEM
199 help
111e9a5c
RK
200 Patch phys-to-virt and virt-to-phys translation functions at
201 boot and module load time according to the position of the
202 kernel in system memory.
dc21af99 203
111e9a5c 204 This can only be used with non-XIP MMU kernels where the base
daece596 205 of physical memory is at a 16MB boundary.
dc21af99 206
c1becedc
RK
207 Only disable this option if you know that you do not require
208 this feature (eg, building a kernel for a single machine) and
209 you need to shrink the kernel to the minimal size.
dc21af99 210
01464226
RH
211config NEED_MACH_GPIO_H
212 bool
213 help
214 Select this when mach/gpio.h is required to provide special
215 definitions for this platform. The need for mach/gpio.h should
216 be avoided when possible.
217
c334bc15
RH
218config NEED_MACH_IO_H
219 bool
220 help
221 Select this when mach/io.h is required to provide special
222 definitions for this platform. The need for mach/io.h should
223 be avoided when possible.
224
0cdc8b92 225config NEED_MACH_MEMORY_H
1b9f95f8
NP
226 bool
227 help
0cdc8b92
NP
228 Select this when mach/memory.h is required to provide special
229 definitions for this platform. The need for mach/memory.h should
230 be avoided when possible.
dc21af99 231
1b9f95f8 232config PHYS_OFFSET
974c0724 233 hex "Physical address of main memory" if MMU
0cdc8b92 234 depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
974c0724 235 default DRAM_BASE if !MMU
111e9a5c 236 help
1b9f95f8
NP
237 Please provide the physical address corresponding to the
238 location of main memory in your system.
cada3c08 239
87e040b6
SG
240config GENERIC_BUG
241 def_bool y
242 depends on BUG
243
1da177e4
LT
244source "init/Kconfig"
245
dc52ddc0
MH
246source "kernel/Kconfig.freezer"
247
1da177e4
LT
248menu "System Type"
249
3c427975
HC
250config MMU
251 bool "MMU-based Paged Memory Management Support"
252 default y
253 help
254 Select if you want MMU-based virtualised addressing space
255 support by paged memory management. If unsure, say 'Y'.
256
ccf50e23
RK
257#
258# The "ARM system type" choice list is ordered alphabetically by option
259# text. Please add new entries in the option alphabetic order.
260#
1da177e4
LT
261choice
262 prompt "ARM system type"
387798b3 263 default ARCH_MULTIPLATFORM
1da177e4 264
387798b3
RH
265config ARCH_MULTIPLATFORM
266 bool "Allow multiple platforms to be selected"
b1b3f49c 267 depends on MMU
387798b3
RH
268 select ARM_PATCH_PHYS_VIRT
269 select AUTO_ZRELADDR
66314223 270 select COMMON_CLK
387798b3 271 select MULTI_IRQ_HANDLER
66314223
DN
272 select SPARSE_IRQ
273 select USE_OF
66314223 274
4af6fee1
DS
275config ARCH_INTEGRATOR
276 bool "ARM Ltd. Integrator family"
89c52ed4 277 select ARCH_HAS_CPUFREQ
b1b3f49c 278 select ARM_AMBA
a613163d 279 select COMMON_CLK
f9a6aa43 280 select COMMON_CLK_VERSATILE
b1b3f49c 281 select GENERIC_CLOCKEVENTS
9904f793 282 select HAVE_TCM
c5a0adb5 283 select ICST
b1b3f49c
RK
284 select MULTI_IRQ_HANDLER
285 select NEED_MACH_MEMORY_H
f4b8b319 286 select PLAT_VERSATILE
695436e3 287 select SPARSE_IRQ
2389d501 288 select VERSATILE_FPGA_IRQ
4af6fee1
DS
289 help
290 Support for ARM's Integrator platform.
291
292config ARCH_REALVIEW
293 bool "ARM Ltd. RealView family"
b1b3f49c 294 select ARCH_WANT_OPTIONAL_GPIOLIB
4af6fee1 295 select ARM_AMBA
b1b3f49c 296 select ARM_TIMER_SP804
f9a6aa43
LW
297 select COMMON_CLK
298 select COMMON_CLK_VERSATILE
ae30ceac 299 select GENERIC_CLOCKEVENTS
b56ba8aa 300 select GPIO_PL061 if GPIOLIB
b1b3f49c 301 select ICST
0cdc8b92 302 select NEED_MACH_MEMORY_H
b1b3f49c
RK
303 select PLAT_VERSATILE
304 select PLAT_VERSATILE_CLCD
4af6fee1
DS
305 help
306 This enables support for ARM Ltd RealView boards.
307
308config ARCH_VERSATILE
309 bool "ARM Ltd. Versatile family"
b1b3f49c 310 select ARCH_WANT_OPTIONAL_GPIOLIB
4af6fee1 311 select ARM_AMBA
b1b3f49c 312 select ARM_TIMER_SP804
4af6fee1 313 select ARM_VIC
6d803ba7 314 select CLKDEV_LOOKUP
b1b3f49c 315 select GENERIC_CLOCKEVENTS
aa3831cf 316 select HAVE_MACH_CLKDEV
c5a0adb5 317 select ICST
f4b8b319 318 select PLAT_VERSATILE
3414ba8c 319 select PLAT_VERSATILE_CLCD
b1b3f49c 320 select PLAT_VERSATILE_CLOCK
2389d501 321 select VERSATILE_FPGA_IRQ
4af6fee1
DS
322 help
323 This enables support for ARM Ltd Versatile board.
324
8fc5ffa0
AV
325config ARCH_AT91
326 bool "Atmel AT91"
f373e8c0 327 select ARCH_REQUIRE_GPIOLIB
bd602995 328 select CLKDEV_LOOKUP
b1b3f49c 329 select HAVE_CLK
e261501d 330 select IRQ_DOMAIN
01464226 331 select NEED_MACH_GPIO_H
1ac02d79 332 select NEED_MACH_IO_H if PCCARD
4af6fee1 333 help
929e994f
NF
334 This enables support for systems based on Atmel
335 AT91RM9200 and AT91SAM9* processors.
4af6fee1 336
ec9653b8
SA
337config ARCH_BCM2835
338 bool "Broadcom BCM2835 family"
339 select ARCH_WANT_OPTIONAL_GPIOLIB
340 select ARM_AMBA
341 select ARM_ERRATA_411920
342 select ARM_TIMER_SP804
343 select CLKDEV_LOOKUP
344 select COMMON_CLK
345 select CPU_V6
346 select GENERIC_CLOCKEVENTS
347 select MULTI_IRQ_HANDLER
348 select SPARSE_IRQ
349 select USE_OF
350 help
351 This enables support for the Broadcom BCM2835 SoC. This SoC is
352 use in the Raspberry Pi, and Roku 2 devices.
353
d94f944e
AV
354config ARCH_CNS3XXX
355 bool "Cavium Networks CNS3XXX family"
b1b3f49c 356 select ARM_GIC
00d2711d 357 select CPU_V6K
d94f944e 358 select GENERIC_CLOCKEVENTS
ce5ea9f3 359 select MIGHT_HAVE_CACHE_L2X0
0b05da72 360 select MIGHT_HAVE_PCI
5f32f7a0 361 select PCI_DOMAINS if PCI
d94f944e
AV
362 help
363 Support for Cavium Networks CNS3XXX platform.
364
93e22567
RK
365config ARCH_CLPS711X
366 bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
93e22567
RK
367 select CLKDEV_LOOKUP
368 select COMMON_CLK
369 select CPU_ARM720T
4a8355c4 370 select GENERIC_CLOCKEVENTS
93e22567
RK
371 select NEED_MACH_MEMORY_H
372 help
373 Support for Cirrus Logic 711x/721x/731x based boards.
374
788c9700
RK
375config ARCH_GEMINI
376 bool "Cortina Systems Gemini"
788c9700 377 select ARCH_REQUIRE_GPIOLIB
5cfc8ee0 378 select ARCH_USES_GETTIMEOFFSET
b1b3f49c 379 select CPU_FA526
788c9700
RK
380 help
381 Support for the Cortina Systems Gemini family SoCs
382
156a0997
BS
383config ARCH_SIRF
384 bool "CSR SiRF"
f6387092 385 select ARCH_REQUIRE_GPIOLIB
198678b0 386 select COMMON_CLK
b1b3f49c 387 select GENERIC_CLOCKEVENTS
3a6cb8ce 388 select GENERIC_IRQ_CHIP
ce5ea9f3 389 select MIGHT_HAVE_CACHE_L2X0
b1b3f49c 390 select NO_IOPORT
cbd8d842
BS
391 select PINCTRL
392 select PINCTRL_SIRF
3a6cb8ce 393 select USE_OF
3a6cb8ce 394 help
156a0997 395 Support for CSR SiRFprimaII/Marco/Polo platforms
3a6cb8ce 396
1da177e4
LT
397config ARCH_EBSA110
398 bool "EBSA-110"
b1b3f49c 399 select ARCH_USES_GETTIMEOFFSET
c750815e 400 select CPU_SA110
f7e68bbf 401 select ISA
c334bc15 402 select NEED_MACH_IO_H
0cdc8b92 403 select NEED_MACH_MEMORY_H
b1b3f49c 404 select NO_IOPORT
1da177e4
LT
405 help
406 This is an evaluation board for the StrongARM processor available
f6c8965a 407 from Digital. It has limited hardware on-board, including an
1da177e4
LT
408 Ethernet interface, two PCMCIA sockets, two serial ports and a
409 parallel port.
410
e7736d47
LB
411config ARCH_EP93XX
412 bool "EP93xx-based"
b1b3f49c
RK
413 select ARCH_HAS_HOLES_MEMORYMODEL
414 select ARCH_REQUIRE_GPIOLIB
415 select ARCH_USES_GETTIMEOFFSET
e7736d47
LB
416 select ARM_AMBA
417 select ARM_VIC
6d803ba7 418 select CLKDEV_LOOKUP
b1b3f49c 419 select CPU_ARM920T
5725aeae 420 select NEED_MACH_MEMORY_H
e7736d47
LB
421 help
422 This enables support for the Cirrus EP93xx series of CPUs.
423
1da177e4
LT
424config ARCH_FOOTBRIDGE
425 bool "FootBridge"
c750815e 426 select CPU_SA110
1da177e4 427 select FOOTBRIDGE
4e8d7637 428 select GENERIC_CLOCKEVENTS
d0ee9f40 429 select HAVE_IDE
8ef6e620 430 select NEED_MACH_IO_H if !MMU
0cdc8b92 431 select NEED_MACH_MEMORY_H
f999b8bd
MM
432 help
433 Support for systems based on the DC21285 companion chip
434 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
1da177e4 435
1d3f33d5
SG
436config ARCH_MXS
437 bool "Freescale MXS-based"
1d3f33d5 438 select ARCH_REQUIRE_GPIOLIB
b9214b97 439 select CLKDEV_LOOKUP
5c61ddcf 440 select CLKSRC_MMIO
2664681f 441 select COMMON_CLK
b1b3f49c 442 select GENERIC_CLOCKEVENTS
6abda3e1 443 select HAVE_CLK_PREPARE
4e0a1b8c 444 select MULTI_IRQ_HANDLER
a0f5e363 445 select PINCTRL
c2668206 446 select SPARSE_IRQ
6c4d4efb 447 select USE_OF
1d3f33d5
SG
448 help
449 Support for Freescale MXS-based family of processors
450
4af6fee1
DS
451config ARCH_NETX
452 bool "Hilscher NetX based"
b1b3f49c 453 select ARM_VIC
234b6ced 454 select CLKSRC_MMIO
c750815e 455 select CPU_ARM926T
2fcfe6b8 456 select GENERIC_CLOCKEVENTS
f999b8bd 457 help
4af6fee1
DS
458 This enables support for systems based on the Hilscher NetX Soc
459
460config ARCH_H720X
461 bool "Hynix HMS720x-based"
b1b3f49c 462 select ARCH_USES_GETTIMEOFFSET
c750815e 463 select CPU_ARM720T
4af6fee1
DS
464 select ISA_DMA_API
465 help
466 This enables support for systems based on the Hynix HMS720x
467
3b938be6
RK
468config ARCH_IOP13XX
469 bool "IOP13xx-based"
470 depends on MMU
3b938be6 471 select ARCH_SUPPORTS_MSI
b1b3f49c 472 select CPU_XSC3
0cdc8b92 473 select NEED_MACH_MEMORY_H
13a5045d 474 select NEED_RET_TO_USER
b1b3f49c
RK
475 select PCI
476 select PLAT_IOP
477 select VMSPLIT_1G
3b938be6
RK
478 help
479 Support for Intel's IOP13XX (XScale) family of processors.
480
3f7e5815
LB
481config ARCH_IOP32X
482 bool "IOP32x-based"
a4f7e763 483 depends on MMU
b1b3f49c 484 select ARCH_REQUIRE_GPIOLIB
c750815e 485 select CPU_XSCALE
01464226 486 select NEED_MACH_GPIO_H
13a5045d 487 select NEED_RET_TO_USER
f7e68bbf 488 select PCI
b1b3f49c 489 select PLAT_IOP
f999b8bd 490 help
3f7e5815
LB
491 Support for Intel's 80219 and IOP32X (XScale) family of
492 processors.
493
494config ARCH_IOP33X
495 bool "IOP33x-based"
496 depends on MMU
b1b3f49c 497 select ARCH_REQUIRE_GPIOLIB
c750815e 498 select CPU_XSCALE
01464226 499 select NEED_MACH_GPIO_H
13a5045d 500 select NEED_RET_TO_USER
3f7e5815 501 select PCI
b1b3f49c 502 select PLAT_IOP
3f7e5815
LB
503 help
504 Support for Intel's IOP33X (XScale) family of processors.
1da177e4 505
3b938be6
RK
506config ARCH_IXP4XX
507 bool "IXP4xx-based"
a4f7e763 508 depends on MMU
58af4a24 509 select ARCH_HAS_DMA_SET_COHERENT_MASK
b1b3f49c 510 select ARCH_REQUIRE_GPIOLIB
234b6ced 511 select CLKSRC_MMIO
c750815e 512 select CPU_XSCALE
b1b3f49c 513 select DMABOUNCE if PCI
3b938be6 514 select GENERIC_CLOCKEVENTS
0b05da72 515 select MIGHT_HAVE_PCI
c334bc15 516 select NEED_MACH_IO_H
c4713074 517 help
3b938be6 518 Support for Intel's IXP4XX (XScale) family of processors.
c4713074 519
edabd38e
SB
520config ARCH_DOVE
521 bool "Marvell Dove"
edabd38e 522 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 523 select CPU_V7
edabd38e 524 select GENERIC_CLOCKEVENTS
0f81bd43 525 select MIGHT_HAVE_PCI
abcda1dc 526 select PLAT_ORION_LEGACY
0f81bd43 527 select USB_ARCH_HAS_EHCI
edabd38e
SB
528 help
529 Support for the Marvell Dove SoC 88AP510
530
651c74c7
SB
531config ARCH_KIRKWOOD
532 bool "Marvell Kirkwood"
a8865655 533 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 534 select CPU_FEROCEON
651c74c7 535 select GENERIC_CLOCKEVENTS
b1b3f49c 536 select PCI
abcda1dc 537 select PLAT_ORION_LEGACY
651c74c7
SB
538 help
539 Support for the following Marvell Kirkwood series SoCs:
540 88F6180, 88F6192 and 88F6281.
541
794d15b2
SS
542config ARCH_MV78XX0
543 bool "Marvell MV78xx0"
a8865655 544 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 545 select CPU_FEROCEON
794d15b2 546 select GENERIC_CLOCKEVENTS
b1b3f49c 547 select PCI
abcda1dc 548 select PLAT_ORION_LEGACY
794d15b2
SS
549 help
550 Support for the following Marvell MV78xx0 series SoCs:
551 MV781x0, MV782x0.
552
9dd0b194 553config ARCH_ORION5X
585cf175
TP
554 bool "Marvell Orion"
555 depends on MMU
a8865655 556 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 557 select CPU_FEROCEON
51cbff1d 558 select GENERIC_CLOCKEVENTS
b1b3f49c 559 select PCI
abcda1dc 560 select PLAT_ORION_LEGACY
585cf175 561 help
9dd0b194 562 Support for the following Marvell Orion 5x series SoCs:
d2b2a6bb 563 Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
d323ade1 564 Orion-2 (5281), Orion-1-90 (6183).
585cf175 565
788c9700 566config ARCH_MMP
2f7e8fae 567 bool "Marvell PXA168/910/MMP2"
788c9700 568 depends on MMU
788c9700 569 select ARCH_REQUIRE_GPIOLIB
6d803ba7 570 select CLKDEV_LOOKUP
b1b3f49c 571 select GENERIC_ALLOCATOR
788c9700 572 select GENERIC_CLOCKEVENTS
157d2644 573 select GPIO_PXA
c24b3114 574 select IRQ_DOMAIN
b1b3f49c 575 select NEED_MACH_GPIO_H
788c9700 576 select PLAT_PXA
0bd86961 577 select SPARSE_IRQ
788c9700 578 help
2f7e8fae 579 Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
788c9700
RK
580
581config ARCH_KS8695
582 bool "Micrel/Kendin KS8695"
98830bc9 583 select ARCH_REQUIRE_GPIOLIB
c7e783d6 584 select CLKSRC_MMIO
b1b3f49c 585 select CPU_ARM922T
c7e783d6 586 select GENERIC_CLOCKEVENTS
b1b3f49c 587 select NEED_MACH_MEMORY_H
788c9700
RK
588 help
589 Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
590 System-on-Chip devices.
591
788c9700
RK
592config ARCH_W90X900
593 bool "Nuvoton W90X900 CPU"
c52d3d68 594 select ARCH_REQUIRE_GPIOLIB
6d803ba7 595 select CLKDEV_LOOKUP
6fa5d5f7 596 select CLKSRC_MMIO
b1b3f49c 597 select CPU_ARM926T
58b5369e 598 select GENERIC_CLOCKEVENTS
788c9700 599 help
a8bc4ead 600 Support for Nuvoton (Winbond logic dept.) ARM9 processor,
601 At present, the w90x900 has been renamed nuc900, regarding
602 the ARM series product line, you can login the following
603 link address to know more.
604
605 <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
606 ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
788c9700 607
93e22567
RK
608config ARCH_LPC32XX
609 bool "NXP LPC32XX"
610 select ARCH_REQUIRE_GPIOLIB
611 select ARM_AMBA
612 select CLKDEV_LOOKUP
613 select CLKSRC_MMIO
614 select CPU_ARM926T
615 select GENERIC_CLOCKEVENTS
616 select HAVE_IDE
617 select HAVE_PWM
618 select USB_ARCH_HAS_OHCI
619 select USE_OF
620 help
621 Support for the NXP LPC32XX family of processors
622
c5f80065
EG
623config ARCH_TEGRA
624 bool "NVIDIA Tegra"
b1b3f49c 625 select ARCH_HAS_CPUFREQ
4073723a 626 select CLKDEV_LOOKUP
234b6ced 627 select CLKSRC_MMIO
b1b3f49c 628 select COMMON_CLK
c5f80065
EG
629 select GENERIC_CLOCKEVENTS
630 select GENERIC_GPIO
631 select HAVE_CLK
3b55658a 632 select HAVE_SMP
ce5ea9f3 633 select MIGHT_HAVE_CACHE_L2X0
2c95b7e0 634 select USE_OF
c5f80065
EG
635 help
636 This enables support for NVIDIA Tegra based systems (Tegra APX,
637 Tegra 6xx and Tegra 2 series).
638
1da177e4 639config ARCH_PXA
2c8086a5 640 bool "PXA2xx/PXA3xx-based"
a4f7e763 641 depends on MMU
89c52ed4 642 select ARCH_HAS_CPUFREQ
b1b3f49c
RK
643 select ARCH_MTD_XIP
644 select ARCH_REQUIRE_GPIOLIB
645 select ARM_CPU_SUSPEND if PM
646 select AUTO_ZRELADDR
6d803ba7 647 select CLKDEV_LOOKUP
234b6ced 648 select CLKSRC_MMIO
981d0f39 649 select GENERIC_CLOCKEVENTS
157d2644 650 select GPIO_PXA
d0ee9f40 651 select HAVE_IDE
b1b3f49c 652 select MULTI_IRQ_HANDLER
01464226 653 select NEED_MACH_GPIO_H
b1b3f49c
RK
654 select PLAT_PXA
655 select SPARSE_IRQ
f999b8bd 656 help
2c8086a5 657 Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
1da177e4 658
788c9700
RK
659config ARCH_MSM
660 bool "Qualcomm MSM"
923a081c 661 select ARCH_REQUIRE_GPIOLIB
bd32344a 662 select CLKDEV_LOOKUP
b1b3f49c
RK
663 select GENERIC_CLOCKEVENTS
664 select HAVE_CLK
49cbe786 665 help
4b53eb4f
DW
666 Support for Qualcomm MSM/QSD based systems. This runs on the
667 apps processor of the MSM/QSD and depends on a shared memory
668 interface to the modem processor which runs the baseband
669 stack and controls some vital subsystems
670 (clock and power control, etc).
49cbe786 671
c793c1b0 672config ARCH_SHMOBILE
6d72ad35 673 bool "Renesas SH-Mobile / R-Mobile"
5e93c6b4 674 select CLKDEV_LOOKUP
b1b3f49c
RK
675 select GENERIC_CLOCKEVENTS
676 select HAVE_CLK
aa3831cf 677 select HAVE_MACH_CLKDEV
3b55658a 678 select HAVE_SMP
ce5ea9f3 679 select MIGHT_HAVE_CACHE_L2X0
60f1435c 680 select MULTI_IRQ_HANDLER
0cdc8b92 681 select NEED_MACH_MEMORY_H
b1b3f49c
RK
682 select NO_IOPORT
683 select PM_GENERIC_DOMAINS if PM
684 select SPARSE_IRQ
c793c1b0 685 help
6d72ad35 686 Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
c793c1b0 687
1da177e4
LT
688config ARCH_RPC
689 bool "RiscPC"
690 select ARCH_ACORN
a08b6b79 691 select ARCH_MAY_HAVE_PC_FDC
07f841b7 692 select ARCH_SPARSEMEM_ENABLE
5cfc8ee0 693 select ARCH_USES_GETTIMEOFFSET
b1b3f49c 694 select FIQ
d0ee9f40 695 select HAVE_IDE
b1b3f49c
RK
696 select HAVE_PATA_PLATFORM
697 select ISA_DMA_API
c334bc15 698 select NEED_MACH_IO_H
0cdc8b92 699 select NEED_MACH_MEMORY_H
b1b3f49c 700 select NO_IOPORT
1da177e4
LT
701 help
702 On the Acorn Risc-PC, Linux can support the internal IDE disk and
703 CD-ROM interface, serial and parallel port, and the floppy drive.
704
705config ARCH_SA1100
706 bool "SA1100-based"
89c52ed4 707 select ARCH_HAS_CPUFREQ
b1b3f49c
RK
708 select ARCH_MTD_XIP
709 select ARCH_REQUIRE_GPIOLIB
710 select ARCH_SPARSEMEM_ENABLE
711 select CLKDEV_LOOKUP
712 select CLKSRC_MMIO
1937f5b9 713 select CPU_FREQ
b1b3f49c 714 select CPU_SA1100
3e238be2 715 select GENERIC_CLOCKEVENTS
d0ee9f40 716 select HAVE_IDE
b1b3f49c 717 select ISA
01464226 718 select NEED_MACH_GPIO_H
0cdc8b92 719 select NEED_MACH_MEMORY_H
375dec92 720 select SPARSE_IRQ
f999b8bd
MM
721 help
722 Support for StrongARM 11x0 based boards.
1da177e4 723
b130d5c2
KK
724config ARCH_S3C24XX
725 bool "Samsung S3C24XX SoCs"
9d56c02a 726 select ARCH_HAS_CPUFREQ
5cfc8ee0 727 select ARCH_USES_GETTIMEOFFSET
b1b3f49c
RK
728 select CLKDEV_LOOKUP
729 select GENERIC_GPIO
730 select HAVE_CLK
20676c15 731 select HAVE_S3C2410_I2C if I2C
b130d5c2 732 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 733 select HAVE_S3C_RTC if RTC_CLASS
01464226 734 select NEED_MACH_GPIO_H
c334bc15 735 select NEED_MACH_IO_H
1da177e4 736 help
b130d5c2
KK
737 Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
738 and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
739 (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
740 Samsung SMDK2410 development board (and derivatives).
63b1f51b 741
a08ab637
BD
742config ARCH_S3C64XX
743 bool "Samsung S3C64XX"
b1b3f49c
RK
744 select ARCH_HAS_CPUFREQ
745 select ARCH_REQUIRE_GPIOLIB
746 select ARCH_USES_GETTIMEOFFSET
89f0ce72 747 select ARM_VIC
b1b3f49c
RK
748 select CLKDEV_LOOKUP
749 select CPU_V6
a08ab637 750 select HAVE_CLK
b1b3f49c
RK
751 select HAVE_S3C2410_I2C if I2C
752 select HAVE_S3C2410_WATCHDOG if WATCHDOG
6700397a 753 select HAVE_TCM
b1b3f49c 754 select NEED_MACH_GPIO_H
89f0ce72 755 select NO_IOPORT
b1b3f49c
RK
756 select PLAT_SAMSUNG
757 select S3C_DEV_NAND
758 select S3C_GPIO_TRACK
89f0ce72 759 select SAMSUNG_CLKSRC
b1b3f49c 760 select SAMSUNG_GPIOLIB_4BIT
89f0ce72 761 select SAMSUNG_IRQ_VIC_TIMER
89f0ce72 762 select USB_ARCH_HAS_OHCI
a08ab637
BD
763 help
764 Samsung S3C64XX series based systems
765
49b7a491
KK
766config ARCH_S5P64X0
767 bool "Samsung S5P6440 S5P6450"
d8b22d25 768 select CLKDEV_LOOKUP
0665ccc4 769 select CLKSRC_MMIO
b1b3f49c 770 select CPU_V6
9e65bbf2 771 select GENERIC_CLOCKEVENTS
b1b3f49c
RK
772 select GENERIC_GPIO
773 select HAVE_CLK
20676c15 774 select HAVE_S3C2410_I2C if I2C
b1b3f49c 775 select HAVE_S3C2410_WATCHDOG if WATCHDOG
754961a8 776 select HAVE_S3C_RTC if RTC_CLASS
01464226 777 select NEED_MACH_GPIO_H
c4ffccdd 778 help
49b7a491
KK
779 Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
780 SMDK6450.
c4ffccdd 781
acc84707
MS
782config ARCH_S5PC100
783 bool "Samsung S5PC100"
b1b3f49c 784 select ARCH_USES_GETTIMEOFFSET
29e8eb0f 785 select CLKDEV_LOOKUP
5a7652f2 786 select CPU_V7
b1b3f49c
RK
787 select GENERIC_GPIO
788 select HAVE_CLK
20676c15 789 select HAVE_S3C2410_I2C if I2C
c39d8d55 790 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 791 select HAVE_S3C_RTC if RTC_CLASS
01464226 792 select NEED_MACH_GPIO_H
5a7652f2 793 help
acc84707 794 Samsung S5PC100 series based systems
5a7652f2 795
170f4e42
KK
796config ARCH_S5PV210
797 bool "Samsung S5PV210/S5PC110"
b1b3f49c 798 select ARCH_HAS_CPUFREQ
0f75a96b 799 select ARCH_HAS_HOLES_MEMORYMODEL
b1b3f49c 800 select ARCH_SPARSEMEM_ENABLE
b2a9dd46 801 select CLKDEV_LOOKUP
0665ccc4 802 select CLKSRC_MMIO
b1b3f49c 803 select CPU_V7
9e65bbf2 804 select GENERIC_CLOCKEVENTS
b1b3f49c
RK
805 select GENERIC_GPIO
806 select HAVE_CLK
20676c15 807 select HAVE_S3C2410_I2C if I2C
c39d8d55 808 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 809 select HAVE_S3C_RTC if RTC_CLASS
01464226 810 select NEED_MACH_GPIO_H
0cdc8b92 811 select NEED_MACH_MEMORY_H
170f4e42
KK
812 help
813 Samsung S5PV210/S5PC110 series based systems
814
83014579 815config ARCH_EXYNOS
93e22567 816 bool "Samsung EXYNOS"
b1b3f49c 817 select ARCH_HAS_CPUFREQ
0f75a96b 818 select ARCH_HAS_HOLES_MEMORYMODEL
b1b3f49c 819 select ARCH_SPARSEMEM_ENABLE
badc4f2d 820 select CLKDEV_LOOKUP
b1b3f49c 821 select CPU_V7
cc0e72b8 822 select GENERIC_CLOCKEVENTS
b1b3f49c
RK
823 select GENERIC_GPIO
824 select HAVE_CLK
20676c15 825 select HAVE_S3C2410_I2C if I2C
c39d8d55 826 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 827 select HAVE_S3C_RTC if RTC_CLASS
01464226 828 select NEED_MACH_GPIO_H
0cdc8b92 829 select NEED_MACH_MEMORY_H
cc0e72b8 830 help
83014579 831 Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
cc0e72b8 832
1da177e4
LT
833config ARCH_SHARK
834 bool "Shark"
b1b3f49c 835 select ARCH_USES_GETTIMEOFFSET
c750815e 836 select CPU_SA110
f7e68bbf
RK
837 select ISA
838 select ISA_DMA
0cdc8b92 839 select NEED_MACH_MEMORY_H
b1b3f49c
RK
840 select PCI
841 select ZONE_DMA
f999b8bd
MM
842 help
843 Support for the StrongARM based Digital DNARD machine, also known
844 as "Shark" (<http://www.shark-linux.de/shark.html>).
1da177e4 845
d98aac75
LW
846config ARCH_U300
847 bool "ST-Ericsson U300 Series"
848 depends on MMU
b1b3f49c 849 select ARCH_REQUIRE_GPIOLIB
d98aac75 850 select ARM_AMBA
5485c1e0 851 select ARM_PATCH_PHYS_VIRT
d98aac75 852 select ARM_VIC
6d803ba7 853 select CLKDEV_LOOKUP
b1b3f49c 854 select CLKSRC_MMIO
50667d63 855 select COMMON_CLK
b1b3f49c
RK
856 select CPU_ARM926T
857 select GENERIC_CLOCKEVENTS
d98aac75 858 select GENERIC_GPIO
b1b3f49c 859 select HAVE_TCM
a4fe292f 860 select SPARSE_IRQ
d98aac75
LW
861 help
862 Support for ST-Ericsson U300 series mobile platforms.
863
ccf50e23
RK
864config ARCH_U8500
865 bool "ST-Ericsson U8500 Series"
67ae14fc 866 depends on MMU
b1b3f49c
RK
867 select ARCH_HAS_CPUFREQ
868 select ARCH_REQUIRE_GPIOLIB
ccf50e23 869 select ARM_AMBA
6d803ba7 870 select CLKDEV_LOOKUP
b1b3f49c
RK
871 select CPU_V7
872 select GENERIC_CLOCKEVENTS
3b55658a 873 select HAVE_SMP
ce5ea9f3 874 select MIGHT_HAVE_CACHE_L2X0
ccf50e23
RK
875 help
876 Support for ST-Ericsson's Ux500 architecture
877
878config ARCH_NOMADIK
879 bool "STMicroelectronics Nomadik"
b1b3f49c 880 select ARCH_REQUIRE_GPIOLIB
ccf50e23
RK
881 select ARM_AMBA
882 select ARM_VIC
4a31bd28 883 select COMMON_CLK
b1b3f49c 884 select CPU_ARM926T
ccf50e23 885 select GENERIC_CLOCKEVENTS
b1b3f49c 886 select MIGHT_HAVE_CACHE_L2X0
0fa7be40 887 select PINCTRL
2601ccfe 888 select PINCTRL_STN8815
ccf50e23
RK
889 help
890 Support for the Nomadik platform by ST-Ericsson
891
93e22567
RK
892config PLAT_SPEAR
893 bool "ST SPEAr"
894 select ARCH_REQUIRE_GPIOLIB
895 select ARM_AMBA
896 select CLKDEV_LOOKUP
897 select CLKSRC_MMIO
898 select COMMON_CLK
899 select GENERIC_CLOCKEVENTS
900 select HAVE_CLK
901 help
902 Support for ST's SPEAr platform (SPEAr3xx, SPEAr6xx and SPEAr13xx).
903
7c6337e2
KH
904config ARCH_DAVINCI
905 bool "TI DaVinci"
b1b3f49c 906 select ARCH_HAS_HOLES_MEMORYMODEL
dce1115b 907 select ARCH_REQUIRE_GPIOLIB
6d803ba7 908 select CLKDEV_LOOKUP
20e9969b 909 select GENERIC_ALLOCATOR
b1b3f49c 910 select GENERIC_CLOCKEVENTS
dc7ad3b3 911 select GENERIC_IRQ_CHIP
b1b3f49c 912 select HAVE_IDE
01464226 913 select NEED_MACH_GPIO_H
b1b3f49c 914 select ZONE_DMA
7c6337e2
KH
915 help
916 Support for TI's DaVinci platform.
917
3b938be6
RK
918config ARCH_OMAP
919 bool "TI OMAP"
00a36698 920 depends on MMU
89c52ed4 921 select ARCH_HAS_CPUFREQ
9af915da 922 select ARCH_HAS_HOLES_MEMORYMODEL
cee37e50 923 select ARCH_REQUIRE_GPIOLIB
d6e15d78 924 select CLKSRC_MMIO
cee37e50 925 select GENERIC_CLOCKEVENTS
cee37e50 926 select HAVE_CLK
01464226 927 select NEED_MACH_GPIO_H
cee37e50 928 help
6e457bb0 929 Support for TI's OMAP platform (OMAP1/2/3/4).
cee37e50 930
21f47fbc
AC
931config ARCH_VT8500
932 bool "VIA/WonderMedia 85xx"
21f47fbc 933 select ARCH_HAS_CPUFREQ
21f47fbc 934 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 935 select CLKDEV_LOOKUP
e9a91de7 936 select COMMON_CLK
b1b3f49c
RK
937 select CPU_ARM926T
938 select GENERIC_CLOCKEVENTS
939 select GENERIC_GPIO
e9a91de7 940 select HAVE_CLK
b1b3f49c 941 select USE_OF
21f47fbc
AC
942 help
943 Support for VIA/WonderMedia VT8500/WM85xx System-on-Chip.
02c981c0 944
b85a3ef4
JL
945config ARCH_ZYNQ
946 bool "Xilinx Zynq ARM Cortex A9 Platform"
b1b3f49c
RK
947 select ARM_AMBA
948 select ARM_GIC
949 select CLKDEV_LOOKUP
02c981c0 950 select CPU_V7
02c981c0 951 select GENERIC_CLOCKEVENTS
b85a3ef4 952 select ICST
ce5ea9f3 953 select MIGHT_HAVE_CACHE_L2X0
02c981c0 954 select USE_OF
02c981c0 955 help
b85a3ef4 956 Support for Xilinx Zynq ARM Cortex A9 Platform
1da177e4
LT
957endchoice
958
387798b3
RH
959menu "Multiple platform selection"
960 depends on ARCH_MULTIPLATFORM
961
962comment "CPU Core family selection"
963
964config ARCH_MULTI_V4
965 bool "ARMv4 based platforms (FA526, StrongARM)"
387798b3 966 depends on !ARCH_MULTI_V6_V7
b1b3f49c 967 select ARCH_MULTI_V4_V5
387798b3
RH
968
969config ARCH_MULTI_V4T
970 bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
387798b3 971 depends on !ARCH_MULTI_V6_V7
b1b3f49c 972 select ARCH_MULTI_V4_V5
387798b3
RH
973
974config ARCH_MULTI_V5
975 bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
387798b3 976 depends on !ARCH_MULTI_V6_V7
b1b3f49c 977 select ARCH_MULTI_V4_V5
387798b3
RH
978
979config ARCH_MULTI_V4_V5
980 bool
981
982config ARCH_MULTI_V6
983 bool "ARMv6 based platforms (ARM11, Scorpion, ...)"
387798b3 984 select ARCH_MULTI_V6_V7
b1b3f49c 985 select CPU_V6
387798b3
RH
986
987config ARCH_MULTI_V7
988 bool "ARMv7 based platforms (Cortex-A, PJ4, Krait)"
387798b3
RH
989 default y
990 select ARCH_MULTI_V6_V7
b1b3f49c
RK
991 select ARCH_VEXPRESS
992 select CPU_V7
387798b3
RH
993
994config ARCH_MULTI_V6_V7
995 bool
996
997config ARCH_MULTI_CPU_AUTO
998 def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
999 select ARCH_MULTI_V5
1000
1001endmenu
1002
ccf50e23
RK
1003#
1004# This is sorted alphabetically by mach-* pathname. However, plat-*
1005# Kconfigs may be included either alphabetically (according to the
1006# plat- suffix) or along side the corresponding mach-* source.
1007#
3e93a22b
GC
1008source "arch/arm/mach-mvebu/Kconfig"
1009
95b8f20f
RK
1010source "arch/arm/mach-at91/Kconfig"
1011
1da177e4
LT
1012source "arch/arm/mach-clps711x/Kconfig"
1013
d94f944e
AV
1014source "arch/arm/mach-cns3xxx/Kconfig"
1015
95b8f20f
RK
1016source "arch/arm/mach-davinci/Kconfig"
1017
1018source "arch/arm/mach-dove/Kconfig"
1019
e7736d47
LB
1020source "arch/arm/mach-ep93xx/Kconfig"
1021
1da177e4
LT
1022source "arch/arm/mach-footbridge/Kconfig"
1023
59d3a193
PZ
1024source "arch/arm/mach-gemini/Kconfig"
1025
95b8f20f
RK
1026source "arch/arm/mach-h720x/Kconfig"
1027
387798b3
RH
1028source "arch/arm/mach-highbank/Kconfig"
1029
1da177e4
LT
1030source "arch/arm/mach-integrator/Kconfig"
1031
3f7e5815
LB
1032source "arch/arm/mach-iop32x/Kconfig"
1033
1034source "arch/arm/mach-iop33x/Kconfig"
1da177e4 1035
285f5fa7
DW
1036source "arch/arm/mach-iop13xx/Kconfig"
1037
1da177e4
LT
1038source "arch/arm/mach-ixp4xx/Kconfig"
1039
95b8f20f
RK
1040source "arch/arm/mach-kirkwood/Kconfig"
1041
1042source "arch/arm/mach-ks8695/Kconfig"
1043
95b8f20f
RK
1044source "arch/arm/mach-msm/Kconfig"
1045
794d15b2
SS
1046source "arch/arm/mach-mv78xx0/Kconfig"
1047
3995eb82 1048source "arch/arm/mach-imx/Kconfig"
1da177e4 1049
1d3f33d5
SG
1050source "arch/arm/mach-mxs/Kconfig"
1051
95b8f20f 1052source "arch/arm/mach-netx/Kconfig"
49cbe786 1053
95b8f20f
RK
1054source "arch/arm/mach-nomadik/Kconfig"
1055source "arch/arm/plat-nomadik/Kconfig"
1056
d48af15e
TL
1057source "arch/arm/plat-omap/Kconfig"
1058
1059source "arch/arm/mach-omap1/Kconfig"
1da177e4 1060
1dbae815
TL
1061source "arch/arm/mach-omap2/Kconfig"
1062
9dd0b194 1063source "arch/arm/mach-orion5x/Kconfig"
585cf175 1064
387798b3
RH
1065source "arch/arm/mach-picoxcell/Kconfig"
1066
95b8f20f
RK
1067source "arch/arm/mach-pxa/Kconfig"
1068source "arch/arm/plat-pxa/Kconfig"
585cf175 1069
95b8f20f
RK
1070source "arch/arm/mach-mmp/Kconfig"
1071
1072source "arch/arm/mach-realview/Kconfig"
1073
1074source "arch/arm/mach-sa1100/Kconfig"
edabd38e 1075
cf383678 1076source "arch/arm/plat-samsung/Kconfig"
a21765a7
BD
1077source "arch/arm/plat-s3c24xx/Kconfig"
1078
387798b3
RH
1079source "arch/arm/mach-socfpga/Kconfig"
1080
cee37e50 1081source "arch/arm/plat-spear/Kconfig"
a21765a7 1082
85fd6d63 1083source "arch/arm/mach-s3c24xx/Kconfig"
b130d5c2 1084if ARCH_S3C24XX
a21765a7
BD
1085source "arch/arm/mach-s3c2412/Kconfig"
1086source "arch/arm/mach-s3c2440/Kconfig"
a21765a7 1087endif
1da177e4 1088
a08ab637 1089if ARCH_S3C64XX
431107ea 1090source "arch/arm/mach-s3c64xx/Kconfig"
a08ab637
BD
1091endif
1092
49b7a491 1093source "arch/arm/mach-s5p64x0/Kconfig"
c4ffccdd 1094
5a7652f2 1095source "arch/arm/mach-s5pc100/Kconfig"
5a7652f2 1096
170f4e42
KK
1097source "arch/arm/mach-s5pv210/Kconfig"
1098
83014579 1099source "arch/arm/mach-exynos/Kconfig"
cc0e72b8 1100
882d01f9 1101source "arch/arm/mach-shmobile/Kconfig"
52c543f9 1102
156a0997
BS
1103source "arch/arm/mach-prima2/Kconfig"
1104
c5f80065
EG
1105source "arch/arm/mach-tegra/Kconfig"
1106
95b8f20f 1107source "arch/arm/mach-u300/Kconfig"
1da177e4 1108
95b8f20f 1109source "arch/arm/mach-ux500/Kconfig"
1da177e4
LT
1110
1111source "arch/arm/mach-versatile/Kconfig"
1112
ceade897 1113source "arch/arm/mach-vexpress/Kconfig"
420c34e4 1114source "arch/arm/plat-versatile/Kconfig"
ceade897 1115
7ec80ddf 1116source "arch/arm/mach-w90x900/Kconfig"
1117
1da177e4
LT
1118# Definitions to make life easier
1119config ARCH_ACORN
1120 bool
1121
7ae1f7ec
LB
1122config PLAT_IOP
1123 bool
469d3044 1124 select GENERIC_CLOCKEVENTS
7ae1f7ec 1125
69b02f6a
LB
1126config PLAT_ORION
1127 bool
bfe45e0b 1128 select CLKSRC_MMIO
b1b3f49c 1129 select COMMON_CLK
dc7ad3b3 1130 select GENERIC_IRQ_CHIP
278b45b0 1131 select IRQ_DOMAIN
69b02f6a 1132
abcda1dc
TP
1133config PLAT_ORION_LEGACY
1134 bool
1135 select PLAT_ORION
1136
bd5ce433
EM
1137config PLAT_PXA
1138 bool
1139
f4b8b319
RK
1140config PLAT_VERSATILE
1141 bool
1142
e3887714
RK
1143config ARM_TIMER_SP804
1144 bool
bfe45e0b 1145 select CLKSRC_MMIO
a7bf6162 1146 select HAVE_SCHED_CLOCK
e3887714 1147
1da177e4
LT
1148source arch/arm/mm/Kconfig
1149
958cab0f
RK
1150config ARM_NR_BANKS
1151 int
1152 default 16 if ARCH_EP93XX
1153 default 8
1154
afe4b25e
LB
1155config IWMMXT
1156 bool "Enable iWMMXt support"
ef6c8445
HZ
1157 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
1158 default y if PXA27x || PXA3xx || PXA95x || ARCH_MMP
afe4b25e
LB
1159 help
1160 Enable support for iWMMXt context switching at run time if
1161 running on a CPU that supports it.
1162
1da177e4
LT
1163config XSCALE_PMU
1164 bool
bfc994b5 1165 depends on CPU_XSCALE
1da177e4
LT
1166 default y
1167
52108641 1168config MULTI_IRQ_HANDLER
1169 bool
1170 help
1171 Allow each machine to specify it's own IRQ handler at run time.
1172
3b93e7b0
HC
1173if !MMU
1174source "arch/arm/Kconfig-nommu"
1175endif
1176
f0c4b8d6
WD
1177config ARM_ERRATA_326103
1178 bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
1179 depends on CPU_V6
1180 help
1181 Executing a SWP instruction to read-only memory does not set bit 11
1182 of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
1183 treat the access as a read, preventing a COW from occurring and
1184 causing the faulting task to livelock.
1185
9cba3ccc
CM
1186config ARM_ERRATA_411920
1187 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
e399b1a4 1188 depends on CPU_V6 || CPU_V6K
9cba3ccc
CM
1189 help
1190 Invalidation of the Instruction Cache operation can
1191 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
1192 It does not affect the MPCore. This option enables the ARM Ltd.
1193 recommended workaround.
1194
7ce236fc
CM
1195config ARM_ERRATA_430973
1196 bool "ARM errata: Stale prediction on replaced interworking branch"
1197 depends on CPU_V7
1198 help
1199 This option enables the workaround for the 430973 Cortex-A8
1200 (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
1201 interworking branch is replaced with another code sequence at the
1202 same virtual address, whether due to self-modifying code or virtual
1203 to physical address re-mapping, Cortex-A8 does not recover from the
1204 stale interworking branch prediction. This results in Cortex-A8
1205 executing the new code sequence in the incorrect ARM or Thumb state.
1206 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
1207 and also flushes the branch target cache at every context switch.
1208 Note that setting specific bits in the ACTLR register may not be
1209 available in non-secure mode.
1210
855c551f
CM
1211config ARM_ERRATA_458693
1212 bool "ARM errata: Processor deadlock when a false hazard is created"
1213 depends on CPU_V7
1214 help
1215 This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1216 erratum. For very specific sequences of memory operations, it is
1217 possible for a hazard condition intended for a cache line to instead
1218 be incorrectly associated with a different cache line. This false
1219 hazard might then cause a processor deadlock. The workaround enables
1220 the L1 caching of the NEON accesses and disables the PLD instruction
1221 in the ACTLR register. Note that setting specific bits in the ACTLR
1222 register may not be available in non-secure mode.
1223
0516e464
CM
1224config ARM_ERRATA_460075
1225 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
1226 depends on CPU_V7
1227 help
1228 This option enables the workaround for the 460075 Cortex-A8 (r2p0)
1229 erratum. Any asynchronous access to the L2 cache may encounter a
1230 situation in which recent store transactions to the L2 cache are lost
1231 and overwritten with stale memory contents from external memory. The
1232 workaround disables the write-allocate mode for the L2 cache via the
1233 ACTLR register. Note that setting specific bits in the ACTLR register
1234 may not be available in non-secure mode.
1235
9f05027c
WD
1236config ARM_ERRATA_742230
1237 bool "ARM errata: DMB operation may be faulty"
1238 depends on CPU_V7 && SMP
1239 help
1240 This option enables the workaround for the 742230 Cortex-A9
1241 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
1242 between two write operations may not ensure the correct visibility
1243 ordering of the two writes. This workaround sets a specific bit in
1244 the diagnostic register of the Cortex-A9 which causes the DMB
1245 instruction to behave as a DSB, ensuring the correct behaviour of
1246 the two writes.
1247
a672e99b
WD
1248config ARM_ERRATA_742231
1249 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1250 depends on CPU_V7 && SMP
1251 help
1252 This option enables the workaround for the 742231 Cortex-A9
1253 (r2p0..r2p2) erratum. Under certain conditions, specific to the
1254 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1255 accessing some data located in the same cache line, may get corrupted
1256 data due to bad handling of the address hazard when the line gets
1257 replaced from one of the CPUs at the same time as another CPU is
1258 accessing it. This workaround sets specific bits in the diagnostic
1259 register of the Cortex-A9 which reduces the linefill issuing
1260 capabilities of the processor.
1261
9e65582a 1262config PL310_ERRATA_588369
fa0ce403 1263 bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
2839e06c 1264 depends on CACHE_L2X0
9e65582a
SS
1265 help
1266 The PL310 L2 cache controller implements three types of Clean &
1267 Invalidate maintenance operations: by Physical Address
1268 (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
1269 They are architecturally defined to behave as the execution of a
1270 clean operation followed immediately by an invalidate operation,
1271 both performing to the same memory location. This functionality
1272 is not correctly implemented in PL310 as clean lines are not
2839e06c 1273 invalidated as a result of these operations.
cdf357f1
WD
1274
1275config ARM_ERRATA_720789
1276 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
e66dc745 1277 depends on CPU_V7
cdf357f1
WD
1278 help
1279 This option enables the workaround for the 720789 Cortex-A9 (prior to
1280 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1281 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1282 As a consequence of this erratum, some TLB entries which should be
1283 invalidated are not, resulting in an incoherency in the system page
1284 tables. The workaround changes the TLB flushing routines to invalidate
1285 entries regardless of the ASID.
475d92fc 1286
1f0090a1 1287config PL310_ERRATA_727915
fa0ce403 1288 bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
1f0090a1
RK
1289 depends on CACHE_L2X0
1290 help
1291 PL310 implements the Clean & Invalidate by Way L2 cache maintenance
1292 operation (offset 0x7FC). This operation runs in background so that
1293 PL310 can handle normal accesses while it is in progress. Under very
1294 rare circumstances, due to this erratum, write data can be lost when
1295 PL310 treats a cacheable write transaction during a Clean &
1296 Invalidate by Way operation.
1297
475d92fc
WD
1298config ARM_ERRATA_743622
1299 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1300 depends on CPU_V7
1301 help
1302 This option enables the workaround for the 743622 Cortex-A9
efbc74ac 1303 (r2p*) erratum. Under very rare conditions, a faulty
475d92fc
WD
1304 optimisation in the Cortex-A9 Store Buffer may lead to data
1305 corruption. This workaround sets a specific bit in the diagnostic
1306 register of the Cortex-A9 which disables the Store Buffer
1307 optimisation, preventing the defect from occurring. This has no
1308 visible impact on the overall performance or power consumption of the
1309 processor.
1310
9a27c27c
WD
1311config ARM_ERRATA_751472
1312 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
ba90c516 1313 depends on CPU_V7
9a27c27c
WD
1314 help
1315 This option enables the workaround for the 751472 Cortex-A9 (prior
1316 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
1317 completion of a following broadcasted operation if the second
1318 operation is received by a CPU before the ICIALLUIS has completed,
1319 potentially leading to corrupted entries in the cache or TLB.
1320
fa0ce403
WD
1321config PL310_ERRATA_753970
1322 bool "PL310 errata: cache sync operation may be faulty"
885028e4
SK
1323 depends on CACHE_PL310
1324 help
1325 This option enables the workaround for the 753970 PL310 (r3p0) erratum.
1326
1327 Under some condition the effect of cache sync operation on
1328 the store buffer still remains when the operation completes.
1329 This means that the store buffer is always asked to drain and
1330 this prevents it from merging any further writes. The workaround
1331 is to replace the normal offset of cache sync operation (0x730)
1332 by another offset targeting an unmapped PL310 register 0x740.
1333 This has the same effect as the cache sync operation: store buffer
1334 drain and waiting for all buffers empty.
1335
fcbdc5fe
WD
1336config ARM_ERRATA_754322
1337 bool "ARM errata: possible faulty MMU translations following an ASID switch"
1338 depends on CPU_V7
1339 help
1340 This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1341 r3p*) erratum. A speculative memory access may cause a page table walk
1342 which starts prior to an ASID switch but completes afterwards. This
1343 can populate the micro-TLB with a stale entry which may be hit with
1344 the new ASID. This workaround places two dsb instructions in the mm
1345 switching code so that no page table walks can cross the ASID switch.
1346
5dab26af
WD
1347config ARM_ERRATA_754327
1348 bool "ARM errata: no automatic Store Buffer drain"
1349 depends on CPU_V7 && SMP
1350 help
1351 This option enables the workaround for the 754327 Cortex-A9 (prior to
1352 r2p0) erratum. The Store Buffer does not have any automatic draining
1353 mechanism and therefore a livelock may occur if an external agent
1354 continuously polls a memory location waiting to observe an update.
1355 This workaround defines cpu_relax() as smp_mb(), preventing correctly
1356 written polling loops from denying visibility of updates to memory.
1357
145e10e1
CM
1358config ARM_ERRATA_364296
1359 bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
1360 depends on CPU_V6 && !SMP
1361 help
1362 This options enables the workaround for the 364296 ARM1136
1363 r0p2 erratum (possible cache data corruption with
1364 hit-under-miss enabled). It sets the undocumented bit 31 in
1365 the auxiliary control register and the FI bit in the control
1366 register, thus disabling hit-under-miss without putting the
1367 processor into full low interrupt latency mode. ARM11MPCore
1368 is not affected.
1369
f630c1bd
WD
1370config ARM_ERRATA_764369
1371 bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1372 depends on CPU_V7 && SMP
1373 help
1374 This option enables the workaround for erratum 764369
1375 affecting Cortex-A9 MPCore with two or more processors (all
1376 current revisions). Under certain timing circumstances, a data
1377 cache line maintenance operation by MVA targeting an Inner
1378 Shareable memory region may fail to proceed up to either the
1379 Point of Coherency or to the Point of Unification of the
1380 system. This workaround adds a DSB instruction before the
1381 relevant cache maintenance functions and sets a specific bit
1382 in the diagnostic control register of the SCU.
1383
11ed0ba1
WD
1384config PL310_ERRATA_769419
1385 bool "PL310 errata: no automatic Store Buffer drain"
1386 depends on CACHE_L2X0
1387 help
1388 On revisions of the PL310 prior to r3p2, the Store Buffer does
1389 not automatically drain. This can cause normal, non-cacheable
1390 writes to be retained when the memory system is idle, leading
1391 to suboptimal I/O performance for drivers using coherent DMA.
1392 This option adds a write barrier to the cpu_idle loop so that,
1393 on systems with an outer cache, the store buffer is drained
1394 explicitly.
1395
7253b85c
SH
1396config ARM_ERRATA_775420
1397 bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
1398 depends on CPU_V7
1399 help
1400 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
1401 r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
1402 operation aborts with MMU exception, it might cause the processor
1403 to deadlock. This workaround puts DSB before executing ISB if
1404 an abort may occur on cache maintenance.
1405
1da177e4
LT
1406endmenu
1407
1408source "arch/arm/common/Kconfig"
1409
1da177e4
LT
1410menu "Bus support"
1411
1412config ARM_AMBA
1413 bool
1414
1415config ISA
1416 bool
1da177e4
LT
1417 help
1418 Find out whether you have ISA slots on your motherboard. ISA is the
1419 name of a bus system, i.e. the way the CPU talks to the other stuff
1420 inside your box. Other bus systems are PCI, EISA, MicroChannel
1421 (MCA) or VESA. ISA is an older system, now being displaced by PCI;
1422 newer boards don't support it. If you have ISA, say Y, otherwise N.
1423
065909b9 1424# Select ISA DMA controller support
1da177e4
LT
1425config ISA_DMA
1426 bool
065909b9 1427 select ISA_DMA_API
1da177e4 1428
065909b9 1429# Select ISA DMA interface
5cae841b
AV
1430config ISA_DMA_API
1431 bool
5cae841b 1432
1da177e4 1433config PCI
0b05da72 1434 bool "PCI support" if MIGHT_HAVE_PCI
1da177e4
LT
1435 help
1436 Find out whether you have a PCI motherboard. PCI is the name of a
1437 bus system, i.e. the way the CPU talks to the other stuff inside
1438 your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
1439 VESA. If you have PCI, say Y, otherwise N.
1440
52882173
AV
1441config PCI_DOMAINS
1442 bool
1443 depends on PCI
1444
b080ac8a
MRJ
1445config PCI_NANOENGINE
1446 bool "BSE nanoEngine PCI support"
1447 depends on SA1100_NANOENGINE
1448 help
1449 Enable PCI on the BSE nanoEngine board.
1450
36e23590
MW
1451config PCI_SYSCALL
1452 def_bool PCI
1453
1da177e4
LT
1454# Select the host bridge type
1455config PCI_HOST_VIA82C505
1456 bool
1457 depends on PCI && ARCH_SHARK
1458 default y
1459
a0113a99
MR
1460config PCI_HOST_ITE8152
1461 bool
1462 depends on PCI && MACH_ARMCORE
1463 default y
1464 select DMABOUNCE
1465
1da177e4
LT
1466source "drivers/pci/Kconfig"
1467
1468source "drivers/pcmcia/Kconfig"
1469
1470endmenu
1471
1472menu "Kernel Features"
1473
3b55658a
DM
1474config HAVE_SMP
1475 bool
1476 help
1477 This option should be selected by machines which have an SMP-
1478 capable CPU.
1479
1480 The only effect of this option is to make the SMP-related
1481 options available to the user for configuration.
1482
1da177e4 1483config SMP
bb2d8130 1484 bool "Symmetric Multi-Processing"
fbb4ddac 1485 depends on CPU_V6K || CPU_V7
bc28248e 1486 depends on GENERIC_CLOCKEVENTS
3b55658a 1487 depends on HAVE_SMP
9934ebb8 1488 depends on MMU
89c3dedf 1489 select HAVE_ARM_SCU if !ARCH_MSM_SCORPIONMP
b1b3f49c 1490 select USE_GENERIC_SMP_HELPERS
1da177e4
LT
1491 help
1492 This enables support for systems with more than one CPU. If you have
1493 a system with only one CPU, like most personal computers, say N. If
1494 you have a system with more than one CPU, say Y.
1495
1496 If you say N here, the kernel will run on single and multiprocessor
1497 machines, but will use only one CPU of a multiprocessor machine. If
1498 you say Y here, the kernel will run on many, but not all, single
1499 processor machines. On a single processor machine, the kernel will
1500 run faster if you say N here.
1501
395cf969 1502 See also <file:Documentation/x86/i386/IO-APIC.txt>,
1da177e4 1503 <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
50a23e6e 1504 <http://tldp.org/HOWTO/SMP-HOWTO.html>.
1da177e4
LT
1505
1506 If you don't know what to do here, say N.
1507
f00ec48f
RK
1508config SMP_ON_UP
1509 bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
1510 depends on EXPERIMENTAL
4d2692a7 1511 depends on SMP && !XIP_KERNEL
f00ec48f
RK
1512 default y
1513 help
1514 SMP kernels contain instructions which fail on non-SMP processors.
1515 Enabling this option allows the kernel to modify itself to make
1516 these instructions safe. Disabling it allows about 1K of space
1517 savings.
1518
1519 If you don't know what to do here, say Y.
1520
c9018aab
VG
1521config ARM_CPU_TOPOLOGY
1522 bool "Support cpu topology definition"
1523 depends on SMP && CPU_V7
1524 default y
1525 help
1526 Support ARM cpu topology definition. The MPIDR register defines
1527 affinity between processors which is then used to describe the cpu
1528 topology of an ARM System.
1529
1530config SCHED_MC
1531 bool "Multi-core scheduler support"
1532 depends on ARM_CPU_TOPOLOGY
1533 help
1534 Multi-core scheduler support improves the CPU scheduler's decision
1535 making when dealing with multi-core CPU chips at a cost of slightly
1536 increased overhead in some places. If unsure say N here.
1537
1538config SCHED_SMT
1539 bool "SMT scheduler support"
1540 depends on ARM_CPU_TOPOLOGY
1541 help
1542 Improves the CPU scheduler's decision making when dealing with
1543 MultiThreading at a cost of slightly increased overhead in some
1544 places. If unsure say N here.
1545
a8cbcd92
RK
1546config HAVE_ARM_SCU
1547 bool
a8cbcd92
RK
1548 help
1549 This option enables support for the ARM system coherency unit
1550
022c03a2
MZ
1551config ARM_ARCH_TIMER
1552 bool "Architected timer support"
1553 depends on CPU_V7
1554 help
1555 This option enables support for the ARM architected timer
1556
f32f4ce2
RK
1557config HAVE_ARM_TWD
1558 bool
1559 depends on SMP
1560 help
1561 This options enables support for the ARM timer and watchdog unit
1562
8d5796d2
LB
1563choice
1564 prompt "Memory split"
1565 default VMSPLIT_3G
1566 help
1567 Select the desired split between kernel and user memory.
1568
1569 If you are not absolutely sure what you are doing, leave this
1570 option alone!
1571
1572 config VMSPLIT_3G
1573 bool "3G/1G user/kernel split"
1574 config VMSPLIT_2G
1575 bool "2G/2G user/kernel split"
1576 config VMSPLIT_1G
1577 bool "1G/3G user/kernel split"
1578endchoice
1579
1580config PAGE_OFFSET
1581 hex
1582 default 0x40000000 if VMSPLIT_1G
1583 default 0x80000000 if VMSPLIT_2G
1584 default 0xC0000000
1585
1da177e4
LT
1586config NR_CPUS
1587 int "Maximum number of CPUs (2-32)"
1588 range 2 32
1589 depends on SMP
1590 default "4"
1591
a054a811 1592config HOTPLUG_CPU
00b7dede
RK
1593 bool "Support for hot-pluggable CPUs"
1594 depends on SMP && HOTPLUG
a054a811
RK
1595 help
1596 Say Y here to experiment with turning CPUs off and on. CPUs
1597 can be controlled through /sys/devices/system/cpu.
1598
37ee16ae
RK
1599config LOCAL_TIMERS
1600 bool "Use local timer interrupts"
971acb9b 1601 depends on SMP
37ee16ae 1602 default y
30d8bead 1603 select HAVE_ARM_TWD if (!ARCH_MSM_SCORPIONMP && !EXYNOS4_MCT)
37ee16ae
RK
1604 help
1605 Enable support for local timers on SMP platforms, rather then the
1606 legacy IPI broadcast method. Local timers allows the system
1607 accounting to be spread across the timer interval, preventing a
1608 "thundering herd" at every timer tick.
1609
44986ab0
PDSN
1610config ARCH_NR_GPIO
1611 int
3dea19e8 1612 default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
70227a45 1613 default 355 if ARCH_U8500
9a01ec30 1614 default 264 if MACH_H4700
39f47d9f 1615 default 512 if SOC_OMAP5
e9a91de7 1616 default 288 if ARCH_VT8500
44986ab0
PDSN
1617 default 0
1618 help
1619 Maximum number of GPIOs in the system.
1620
1621 If unsure, leave the default value.
1622
d45a398f 1623source kernel/Kconfig.preempt
1da177e4 1624
f8065813
RK
1625config HZ
1626 int
b130d5c2 1627 default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \
a73ddc61 1628 ARCH_S5PV210 || ARCH_EXYNOS4
bfe65704 1629 default OMAP_32K_TIMER_HZ if ARCH_OMAP && OMAP_32K_TIMER
5248c657 1630 default AT91_TIMER_HZ if ARCH_AT91
5da3e714 1631 default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
f8065813
RK
1632 default 100
1633
16c79651 1634config THUMB2_KERNEL
00b7dede
RK
1635 bool "Compile the kernel in Thumb-2 mode"
1636 depends on CPU_V7 && !CPU_V6 && !CPU_V6K
16c79651
CM
1637 select AEABI
1638 select ARM_ASM_UNIFIED
89bace65 1639 select ARM_UNWIND
16c79651
CM
1640 help
1641 By enabling this option, the kernel will be compiled in
1642 Thumb-2 mode. A compiler/assembler that understand the unified
1643 ARM-Thumb syntax is needed.
1644
1645 If unsure, say N.
1646
6f685c5c
DM
1647config THUMB2_AVOID_R_ARM_THM_JUMP11
1648 bool "Work around buggy Thumb-2 short branch relocations in gas"
1649 depends on THUMB2_KERNEL && MODULES
1650 default y
1651 help
1652 Various binutils versions can resolve Thumb-2 branches to
1653 locally-defined, preemptible global symbols as short-range "b.n"
1654 branch instructions.
1655
1656 This is a problem, because there's no guarantee the final
1657 destination of the symbol, or any candidate locations for a
1658 trampoline, are within range of the branch. For this reason, the
1659 kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
1660 relocation in modules at all, and it makes little sense to add
1661 support.
1662
1663 The symptom is that the kernel fails with an "unsupported
1664 relocation" error when loading some modules.
1665
1666 Until fixed tools are available, passing
1667 -fno-optimize-sibling-calls to gcc should prevent gcc generating
1668 code which hits this problem, at the cost of a bit of extra runtime
1669 stack usage in some cases.
1670
1671 The problem is described in more detail at:
1672 https://bugs.launchpad.net/binutils-linaro/+bug/725126
1673
1674 Only Thumb-2 kernels are affected.
1675
1676 Unless you are sure your tools don't have this problem, say Y.
1677
0becb088
CM
1678config ARM_ASM_UNIFIED
1679 bool
1680
704bdda0
NP
1681config AEABI
1682 bool "Use the ARM EABI to compile the kernel"
1683 help
1684 This option allows for the kernel to be compiled using the latest
1685 ARM ABI (aka EABI). This is only useful if you are using a user
1686 space environment that is also compiled with EABI.
1687
1688 Since there are major incompatibilities between the legacy ABI and
1689 EABI, especially with regard to structure member alignment, this
1690 option also changes the kernel syscall calling convention to
1691 disambiguate both ABIs and allow for backward compatibility support
1692 (selected with CONFIG_OABI_COMPAT).
1693
1694 To use this you need GCC version 4.0.0 or later.
1695
6c90c872 1696config OABI_COMPAT
a73a3ff1 1697 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
9bc433a1 1698 depends on AEABI && EXPERIMENTAL && !THUMB2_KERNEL
6c90c872
NP
1699 default y
1700 help
1701 This option preserves the old syscall interface along with the
1702 new (ARM EABI) one. It also provides a compatibility layer to
1703 intercept syscalls that have structure arguments which layout
1704 in memory differs between the legacy ABI and the new ARM EABI
1705 (only for non "thumb" binaries). This option adds a tiny
1706 overhead to all syscalls and produces a slightly larger kernel.
1707 If you know you'll be using only pure EABI user space then you
1708 can say N here. If this option is not selected and you attempt
1709 to execute a legacy ABI binary then the result will be
1710 UNPREDICTABLE (in fact it can be predicted that it won't work
1711 at all). If in doubt say Y.
1712
eb33575c 1713config ARCH_HAS_HOLES_MEMORYMODEL
e80d6a24 1714 bool
e80d6a24 1715
05944d74
RK
1716config ARCH_SPARSEMEM_ENABLE
1717 bool
1718
07a2f737
RK
1719config ARCH_SPARSEMEM_DEFAULT
1720 def_bool ARCH_SPARSEMEM_ENABLE
1721
05944d74 1722config ARCH_SELECT_MEMORY_MODEL
be370302 1723 def_bool ARCH_SPARSEMEM_ENABLE
c80d79d7 1724
7b7bf499
WD
1725config HAVE_ARCH_PFN_VALID
1726 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
1727
053a96ca 1728config HIGHMEM
e8db89a2
RK
1729 bool "High Memory Support"
1730 depends on MMU
053a96ca
NP
1731 help
1732 The address space of ARM processors is only 4 Gigabytes large
1733 and it has to accommodate user address space, kernel address
1734 space as well as some memory mapped IO. That means that, if you
1735 have a large amount of physical memory and/or IO, not all of the
1736 memory can be "permanently mapped" by the kernel. The physical
1737 memory that is not permanently mapped is called "high memory".
1738
1739 Depending on the selected kernel/user memory split, minimum
1740 vmalloc space and actual amount of RAM, you may not need this
1741 option which should result in a slightly faster kernel.
1742
1743 If unsure, say n.
1744
65cec8e3
RK
1745config HIGHPTE
1746 bool "Allocate 2nd-level pagetables from highmem"
1747 depends on HIGHMEM
65cec8e3 1748
1b8873a0
JI
1749config HW_PERF_EVENTS
1750 bool "Enable hardware performance counter support for perf events"
f0d1bc47 1751 depends on PERF_EVENTS
1b8873a0
JI
1752 default y
1753 help
1754 Enable hardware performance counter support for perf events. If
1755 disabled, perf events will use software events only.
1756
3f22ab27
DH
1757source "mm/Kconfig"
1758
c1b2d970
MD
1759config FORCE_MAX_ZONEORDER
1760 int "Maximum zone order" if ARCH_SHMOBILE
1761 range 11 64 if ARCH_SHMOBILE
898f08e1 1762 default "12" if SOC_AM33XX
c1b2d970
MD
1763 default "9" if SA1111
1764 default "11"
1765 help
1766 The kernel memory allocator divides physically contiguous memory
1767 blocks into "zones", where each zone is a power of two number of
1768 pages. This option selects the largest power of two that the kernel
1769 keeps in the memory allocator. If you need to allocate very large
1770 blocks of physically contiguous memory, then you may need to
1771 increase this value.
1772
1773 This config option is actually maximum order plus one. For example,
1774 a value of 11 means that the largest free memory block is 2^10 pages.
1775
1da177e4
LT
1776config ALIGNMENT_TRAP
1777 bool
f12d0d7c 1778 depends on CPU_CP15_MMU
1da177e4 1779 default y if !ARCH_EBSA110
e119bfff 1780 select HAVE_PROC_CPU if PROC_FS
1da177e4 1781 help
84eb8d06 1782 ARM processors cannot fetch/store information which is not
1da177e4
LT
1783 naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1784 address divisible by 4. On 32-bit ARM processors, these non-aligned
1785 fetch/store instructions will be emulated in software if you say
1786 here, which has a severe performance impact. This is necessary for
1787 correct operation of some network protocols. With an IP-only
1788 configuration it is safe to say N, otherwise say Y.
1789
39ec58f3 1790config UACCESS_WITH_MEMCPY
38ef2ad5
LW
1791 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
1792 depends on MMU
39ec58f3
LB
1793 default y if CPU_FEROCEON
1794 help
1795 Implement faster copy_to_user and clear_user methods for CPU
1796 cores where a 8-word STM instruction give significantly higher
1797 memory write throughput than a sequence of individual 32bit stores.
1798
1799 A possible side effect is a slight increase in scheduling latency
1800 between threads sharing the same address space if they invoke
1801 such copy operations with large buffers.
1802
1803 However, if the CPU data cache is using a write-allocate mode,
1804 this option is unlikely to provide any performance gain.
1805
70c70d97
NP
1806config SECCOMP
1807 bool
1808 prompt "Enable seccomp to safely compute untrusted bytecode"
1809 ---help---
1810 This kernel feature is useful for number crunching applications
1811 that may need to compute untrusted bytecode during their
1812 execution. By using pipes or other transports made available to
1813 the process as file descriptors supporting the read/write
1814 syscalls, it's possible to isolate those applications in
1815 their own address space using seccomp. Once seccomp is
1816 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1817 and the task is only allowed to execute a few safe syscalls
1818 defined by each seccomp mode.
1819
c743f380
NP
1820config CC_STACKPROTECTOR
1821 bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
4a50bfe3 1822 depends on EXPERIMENTAL
c743f380
NP
1823 help
1824 This option turns on the -fstack-protector GCC feature. This
1825 feature puts, at the beginning of functions, a canary value on
1826 the stack just before the return address, and validates
1827 the value just before actually returning. Stack based buffer
1828 overflows (that need to overwrite this return address) now also
1829 overwrite the canary, which gets detected and the attack is then
1830 neutralized via a kernel panic.
1831 This feature requires gcc version 4.2 or above.
1832
eff8d644
SS
1833config XEN_DOM0
1834 def_bool y
1835 depends on XEN
1836
1837config XEN
1838 bool "Xen guest support on ARM (EXPERIMENTAL)"
1839 depends on EXPERIMENTAL && ARM && OF
f880b67d 1840 depends on CPU_V7 && !CPU_V6
eff8d644
SS
1841 help
1842 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1843
1da177e4
LT
1844endmenu
1845
1846menu "Boot options"
1847
9eb8f674
GL
1848config USE_OF
1849 bool "Flattened Device Tree support"
b1b3f49c 1850 select IRQ_DOMAIN
9eb8f674
GL
1851 select OF
1852 select OF_EARLY_FLATTREE
1853 help
1854 Include support for flattened device tree machine descriptions.
1855
bd51e2f5
NP
1856config ATAGS
1857 bool "Support for the traditional ATAGS boot data passing" if USE_OF
1858 default y
1859 help
1860 This is the traditional way of passing data to the kernel at boot
1861 time. If you are solely relying on the flattened device tree (or
1862 the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1863 to remove ATAGS support from your kernel binary. If unsure,
1864 leave this to y.
1865
1866config DEPRECATED_PARAM_STRUCT
1867 bool "Provide old way to pass kernel parameters"
1868 depends on ATAGS
1869 help
1870 This was deprecated in 2001 and announced to live on for 5 years.
1871 Some old boot loaders still use this way.
1872
1da177e4
LT
1873# Compressed boot loader in ROM. Yes, we really want to ask about
1874# TEXT and BSS so we preserve their values in the config files.
1875config ZBOOT_ROM_TEXT
1876 hex "Compressed ROM boot loader base address"
1877 default "0"
1878 help
1879 The physical address at which the ROM-able zImage is to be
1880 placed in the target. Platforms which normally make use of
1881 ROM-able zImage formats normally set this to a suitable
1882 value in their defconfig file.
1883
1884 If ZBOOT_ROM is not enabled, this has no effect.
1885
1886config ZBOOT_ROM_BSS
1887 hex "Compressed ROM boot loader BSS address"
1888 default "0"
1889 help
f8c440b2
DF
1890 The base address of an area of read/write memory in the target
1891 for the ROM-able zImage which must be available while the
1892 decompressor is running. It must be large enough to hold the
1893 entire decompressed kernel plus an additional 128 KiB.
1894 Platforms which normally make use of ROM-able zImage formats
1895 normally set this to a suitable value in their defconfig file.
1da177e4
LT
1896
1897 If ZBOOT_ROM is not enabled, this has no effect.
1898
1899config ZBOOT_ROM
1900 bool "Compressed boot loader in ROM/flash"
1901 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
1902 help
1903 Say Y here if you intend to execute your compressed kernel image
1904 (zImage) directly from ROM or flash. If unsure, say N.
1905
090ab3ff
SH
1906choice
1907 prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
1908 depends on ZBOOT_ROM && ARCH_SH7372 && EXPERIMENTAL
1909 default ZBOOT_ROM_NONE
1910 help
1911 Include experimental SD/MMC loading code in the ROM-able zImage.
59bf8964 1912 With this enabled it is possible to write the ROM-able zImage
090ab3ff
SH
1913 kernel image to an MMC or SD card and boot the kernel straight
1914 from the reset vector. At reset the processor Mask ROM will load
59bf8964 1915 the first part of the ROM-able zImage which in turn loads the
090ab3ff
SH
1916 rest the kernel image to RAM.
1917
1918config ZBOOT_ROM_NONE
1919 bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
1920 help
1921 Do not load image from SD or MMC
1922
f45b1149
SH
1923config ZBOOT_ROM_MMCIF
1924 bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
f45b1149 1925 help
090ab3ff
SH
1926 Load image from MMCIF hardware block.
1927
1928config ZBOOT_ROM_SH_MOBILE_SDHI
1929 bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
1930 help
1931 Load image from SDHI hardware block
1932
1933endchoice
f45b1149 1934
e2a6a3aa
JB
1935config ARM_APPENDED_DTB
1936 bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
1937 depends on OF && !ZBOOT_ROM && EXPERIMENTAL
1938 help
1939 With this option, the boot code will look for a device tree binary
1940 (DTB) appended to zImage
1941 (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1942
1943 This is meant as a backward compatibility convenience for those
1944 systems with a bootloader that can't be upgraded to accommodate
1945 the documented boot protocol using a device tree.
1946
1947 Beware that there is very little in terms of protection against
1948 this option being confused by leftover garbage in memory that might
1949 look like a DTB header after a reboot if no actual DTB is appended
1950 to zImage. Do not leave this option active in a production kernel
1951 if you don't intend to always append a DTB. Proper passing of the
1952 location into r2 of a bootloader provided DTB is always preferable
1953 to this option.
1954
b90b9a38
NP
1955config ARM_ATAG_DTB_COMPAT
1956 bool "Supplement the appended DTB with traditional ATAG information"
1957 depends on ARM_APPENDED_DTB
1958 help
1959 Some old bootloaders can't be updated to a DTB capable one, yet
1960 they provide ATAGs with memory configuration, the ramdisk address,
1961 the kernel cmdline string, etc. Such information is dynamically
1962 provided by the bootloader and can't always be stored in a static
1963 DTB. To allow a device tree enabled kernel to be used with such
1964 bootloaders, this option allows zImage to extract the information
1965 from the ATAG list and store it at run time into the appended DTB.
1966
d0f34a11
GR
1967choice
1968 prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
1969 default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1970
1971config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1972 bool "Use bootloader kernel arguments if available"
1973 help
1974 Uses the command-line options passed by the boot loader instead of
1975 the device tree bootargs property. If the boot loader doesn't provide
1976 any, the device tree bootargs property will be used.
1977
1978config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
1979 bool "Extend with bootloader kernel arguments"
1980 help
1981 The command-line arguments provided by the boot loader will be
1982 appended to the the device tree bootargs property.
1983
1984endchoice
1985
1da177e4
LT
1986config CMDLINE
1987 string "Default kernel command string"
1988 default ""
1989 help
1990 On some architectures (EBSA110 and CATS), there is currently no way
1991 for the boot loader to pass arguments to the kernel. For these
1992 architectures, you should supply some command-line options at build
1993 time by entering them here. As a minimum, you should specify the
1994 memory size and the root device (e.g., mem=64M root=/dev/nfs).
1995
4394c124
VB
1996choice
1997 prompt "Kernel command line type" if CMDLINE != ""
1998 default CMDLINE_FROM_BOOTLOADER
bd51e2f5 1999 depends on ATAGS
4394c124
VB
2000
2001config CMDLINE_FROM_BOOTLOADER
2002 bool "Use bootloader kernel arguments if available"
2003 help
2004 Uses the command-line options passed by the boot loader. If
2005 the boot loader doesn't provide any, the default kernel command
2006 string provided in CMDLINE will be used.
2007
2008config CMDLINE_EXTEND
2009 bool "Extend bootloader kernel arguments"
2010 help
2011 The command-line arguments provided by the boot loader will be
2012 appended to the default kernel command string.
2013
92d2040d
AH
2014config CMDLINE_FORCE
2015 bool "Always use the default kernel command string"
92d2040d
AH
2016 help
2017 Always use the default kernel command string, even if the boot
2018 loader passes other arguments to the kernel.
2019 This is useful if you cannot or don't want to change the
2020 command-line options your boot loader passes to the kernel.
4394c124 2021endchoice
92d2040d 2022
1da177e4
LT
2023config XIP_KERNEL
2024 bool "Kernel Execute-In-Place from ROM"
387798b3 2025 depends on !ZBOOT_ROM && !ARM_LPAE && !ARCH_MULTIPLATFORM
1da177e4
LT
2026 help
2027 Execute-In-Place allows the kernel to run from non-volatile storage
2028 directly addressable by the CPU, such as NOR flash. This saves RAM
2029 space since the text section of the kernel is not loaded from flash
2030 to RAM. Read-write sections, such as the data section and stack,
2031 are still copied to RAM. The XIP kernel is not compressed since
2032 it has to run directly from flash, so it will take more space to
2033 store it. The flash address used to link the kernel object files,
2034 and for storing it, is configuration dependent. Therefore, if you
2035 say Y here, you must know the proper physical address where to
2036 store the kernel image depending on your own flash memory usage.
2037
2038 Also note that the make target becomes "make xipImage" rather than
2039 "make zImage" or "make Image". The final kernel binary to put in
2040 ROM memory will be arch/arm/boot/xipImage.
2041
2042 If unsure, say N.
2043
2044config XIP_PHYS_ADDR
2045 hex "XIP Kernel Physical Location"
2046 depends on XIP_KERNEL
2047 default "0x00080000"
2048 help
2049 This is the physical address in your flash memory the kernel will
2050 be linked for and stored to. This address is dependent on your
2051 own flash usage.
2052
c587e4a6
RP
2053config KEXEC
2054 bool "Kexec system call (EXPERIMENTAL)"
02b73e2e 2055 depends on EXPERIMENTAL && (!SMP || HOTPLUG_CPU)
c587e4a6
RP
2056 help
2057 kexec is a system call that implements the ability to shutdown your
2058 current kernel, and to start another kernel. It is like a reboot
01dd2fbf 2059 but it is independent of the system firmware. And like a reboot
c587e4a6
RP
2060 you can start any kernel with it, not just Linux.
2061
2062 It is an ongoing process to be certain the hardware in a machine
2063 is properly shutdown, so do not be surprised if this code does not
2064 initially work for you. It may help to enable device hotplugging
2065 support.
2066
4cd9d6f7
RP
2067config ATAGS_PROC
2068 bool "Export atags in procfs"
bd51e2f5 2069 depends on ATAGS && KEXEC
b98d7291 2070 default y
4cd9d6f7
RP
2071 help
2072 Should the atags used to boot the kernel be exported in an "atags"
2073 file in procfs. Useful with kexec.
2074
cb5d39b3
MW
2075config CRASH_DUMP
2076 bool "Build kdump crash kernel (EXPERIMENTAL)"
2077 depends on EXPERIMENTAL
2078 help
2079 Generate crash dump after being started by kexec. This should
2080 be normally only set in special crash dump kernels which are
2081 loaded in the main kernel with kexec-tools into a specially
2082 reserved region and then later executed after a crash by
2083 kdump/kexec. The crash dump kernel must be compiled to a
2084 memory address not used by the main kernel
2085
2086 For more details see Documentation/kdump/kdump.txt
2087
e69edc79
EM
2088config AUTO_ZRELADDR
2089 bool "Auto calculation of the decompressed kernel image address"
2090 depends on !ZBOOT_ROM && !ARCH_U300
2091 help
2092 ZRELADDR is the physical address where the decompressed kernel
2093 image will be placed. If AUTO_ZRELADDR is selected, the address
2094 will be determined at run-time by masking the current IP with
2095 0xf8000000. This assumes the zImage being placed in the first 128MB
2096 from start of memory.
2097
1da177e4
LT
2098endmenu
2099
ac9d7efc 2100menu "CPU Power Management"
1da177e4 2101
89c52ed4 2102if ARCH_HAS_CPUFREQ
1da177e4
LT
2103
2104source "drivers/cpufreq/Kconfig"
2105
64f102b6
YS
2106config CPU_FREQ_IMX
2107 tristate "CPUfreq driver for i.MX CPUs"
2108 depends on ARCH_MXC && CPU_FREQ
f637c4c9 2109 select CPU_FREQ_TABLE
64f102b6
YS
2110 help
2111 This enables the CPUfreq driver for i.MX CPUs.
2112
1da177e4
LT
2113config CPU_FREQ_SA1100
2114 bool
1da177e4
LT
2115
2116config CPU_FREQ_SA1110
2117 bool
1da177e4
LT
2118
2119config CPU_FREQ_INTEGRATOR
2120 tristate "CPUfreq driver for ARM Integrator CPUs"
2121 depends on ARCH_INTEGRATOR && CPU_FREQ
2122 default y
2123 help
2124 This enables the CPUfreq driver for ARM Integrator CPUs.
2125
2126 For details, take a look at <file:Documentation/cpu-freq>.
2127
2128 If in doubt, say Y.
2129
9e2697ff
RK
2130config CPU_FREQ_PXA
2131 bool
2132 depends on CPU_FREQ && ARCH_PXA && PXA25x
2133 default y
2134 select CPU_FREQ_DEFAULT_GOV_USERSPACE
b1b3f49c 2135 select CPU_FREQ_TABLE
9e2697ff 2136
9d56c02a
BD
2137config CPU_FREQ_S3C
2138 bool
2139 help
2140 Internal configuration node for common cpufreq on Samsung SoC
2141
2142config CPU_FREQ_S3C24XX
4a50bfe3 2143 bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)"
b130d5c2 2144 depends on ARCH_S3C24XX && CPU_FREQ && EXPERIMENTAL
9d56c02a
BD
2145 select CPU_FREQ_S3C
2146 help
2147 This enables the CPUfreq driver for the Samsung S3C24XX family
2148 of CPUs.
2149
2150 For details, take a look at <file:Documentation/cpu-freq>.
2151
2152 If in doubt, say N.
2153
2154config CPU_FREQ_S3C24XX_PLL
4a50bfe3 2155 bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)"
9d56c02a
BD
2156 depends on CPU_FREQ_S3C24XX && EXPERIMENTAL
2157 help
2158 Compile in support for changing the PLL frequency from the
2159 S3C24XX series CPUfreq driver. The PLL takes time to settle
2160 after a frequency change, so by default it is not enabled.
2161
2162 This also means that the PLL tables for the selected CPU(s) will
2163 be built which may increase the size of the kernel image.
2164
2165config CPU_FREQ_S3C24XX_DEBUG
2166 bool "Debug CPUfreq Samsung driver core"
2167 depends on CPU_FREQ_S3C24XX
2168 help
2169 Enable s3c_freq_dbg for the Samsung S3C CPUfreq core
2170
2171config CPU_FREQ_S3C24XX_IODEBUG
2172 bool "Debug CPUfreq Samsung driver IO timing"
2173 depends on CPU_FREQ_S3C24XX
2174 help
2175 Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core
2176
e6d197a6
BD
2177config CPU_FREQ_S3C24XX_DEBUGFS
2178 bool "Export debugfs for CPUFreq"
2179 depends on CPU_FREQ_S3C24XX && DEBUG_FS
2180 help
2181 Export status information via debugfs.
2182
1da177e4
LT
2183endif
2184
ac9d7efc
RK
2185source "drivers/cpuidle/Kconfig"
2186
2187endmenu
2188
1da177e4
LT
2189menu "Floating point emulation"
2190
2191comment "At least one emulation must be selected"
2192
2193config FPE_NWFPE
2194 bool "NWFPE math emulation"
593c252a 2195 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
1da177e4
LT
2196 ---help---
2197 Say Y to include the NWFPE floating point emulator in the kernel.
2198 This is necessary to run most binaries. Linux does not currently
2199 support floating point hardware so you need to say Y here even if
2200 your machine has an FPA or floating point co-processor podule.
2201
2202 You may say N here if you are going to load the Acorn FPEmulator
2203 early in the bootup.
2204
2205config FPE_NWFPE_XP
2206 bool "Support extended precision"
bedf142b 2207 depends on FPE_NWFPE
1da177e4
LT
2208 help
2209 Say Y to include 80-bit support in the kernel floating-point
2210 emulator. Otherwise, only 32 and 64-bit support is compiled in.
2211 Note that gcc does not generate 80-bit operations by default,
2212 so in most cases this option only enlarges the size of the
2213 floating point emulator without any good reason.
2214
2215 You almost surely want to say N here.
2216
2217config FPE_FASTFPE
2218 bool "FastFPE math emulation (EXPERIMENTAL)"
8993a44c 2219 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 && EXPERIMENTAL
1da177e4
LT
2220 ---help---
2221 Say Y here to include the FAST floating point emulator in the kernel.
2222 This is an experimental much faster emulator which now also has full
2223 precision for the mantissa. It does not support any exceptions.
2224 It is very simple, and approximately 3-6 times faster than NWFPE.
2225
2226 It should be sufficient for most programs. It may be not suitable
2227 for scientific calculations, but you have to check this for yourself.
2228 If you do not feel you need a faster FP emulation you should better
2229 choose NWFPE.
2230
2231config VFP
2232 bool "VFP-format floating point maths"
e399b1a4 2233 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
1da177e4
LT
2234 help
2235 Say Y to include VFP support code in the kernel. This is needed
2236 if your hardware includes a VFP unit.
2237
2238 Please see <file:Documentation/arm/VFP/release-notes.txt> for
2239 release notes and additional status information.
2240
2241 Say N if your target does not have VFP hardware.
2242
25ebee02
CM
2243config VFPv3
2244 bool
2245 depends on VFP
2246 default y if CPU_V7
2247
b5872db4
CM
2248config NEON
2249 bool "Advanced SIMD (NEON) Extension support"
2250 depends on VFPv3 && CPU_V7
2251 help
2252 Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2253 Extension.
2254
1da177e4
LT
2255endmenu
2256
2257menu "Userspace binary formats"
2258
2259source "fs/Kconfig.binfmt"
2260
2261config ARTHUR
2262 tristate "RISC OS personality"
704bdda0 2263 depends on !AEABI
1da177e4
LT
2264 help
2265 Say Y here to include the kernel code necessary if you want to run
2266 Acorn RISC OS/Arthur binaries under Linux. This code is still very
2267 experimental; if this sounds frightening, say N and sleep in peace.
2268 You can also say M here to compile this support as a module (which
2269 will be called arthur).
2270
2271endmenu
2272
2273menu "Power management options"
2274
eceab4ac 2275source "kernel/power/Kconfig"
1da177e4 2276
f4cb5700 2277config ARCH_SUSPEND_POSSIBLE
4b1082ca 2278 depends on !ARCH_S5PC100
6a786182 2279 depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \
3f5d0819 2280 CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
f4cb5700
JB
2281 def_bool y
2282
15e0d9e3
AB
2283config ARM_CPU_SUSPEND
2284 def_bool PM_SLEEP
2285
1da177e4
LT
2286endmenu
2287
d5950b43
SR
2288source "net/Kconfig"
2289
ac25150f 2290source "drivers/Kconfig"
1da177e4
LT
2291
2292source "fs/Kconfig"
2293
1da177e4
LT
2294source "arch/arm/Kconfig.debug"
2295
2296source "security/Kconfig"
2297
2298source "crypto/Kconfig"
2299
2300source "lib/Kconfig"
This page took 1.034828 seconds and 5 git commands to generate.