ARM: imx: select syscon for IMX6SL
[deliverable/linux.git] / arch / arm / Kconfig
CommitLineData
1da177e4
LT
1config ARM
2 bool
3 default y
b1b3f49c
RK
4 select ARCH_BINFMT_ELF_RANDOMIZE_PIE
5 select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
7563bbf8 6 select ARCH_HAVE_CUSTOM_GPIO_H
3d06770e 7 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
b1b3f49c 8 select ARCH_WANT_IPC_PARSE_VERSION
ee951c63 9 select BUILDTIME_EXTABLE_SORT if MMU
b1b3f49c 10 select CPU_PM if (SUSPEND || CPU_IDLE)
39b175a0 11 select DCACHE_WORD_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && !CPU_BIG_ENDIAN && MMU
4477ca45 12 select GENERIC_ATOMIC64 if (CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI)
b1b3f49c
RK
13 select GENERIC_CLOCKEVENTS_BROADCAST if SMP
14 select GENERIC_IRQ_PROBE
15 select GENERIC_IRQ_SHOW
b1b3f49c
RK
16 select GENERIC_PCI_IOMAP
17 select GENERIC_SMP_IDLE_THREAD
f7b861b7 18 select GENERIC_IDLE_POLL_SETUP
b1b3f49c
RK
19 select GENERIC_STRNCPY_FROM_USER
20 select GENERIC_STRNLEN_USER
21 select HARDIRQS_SW_RESEND
22 select HAVE_AOUT
09f05d85 23 select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
5cbad0eb 24 select HAVE_ARCH_KGDB
4095ccc3 25 select HAVE_ARCH_SECCOMP_FILTER
0693bf68 26 select HAVE_ARCH_TRACEHOOK
b1b3f49c
RK
27 select HAVE_BPF_JIT
28 select HAVE_C_RECORDMCOUNT
29 select HAVE_DEBUG_KMEMLEAK
30 select HAVE_DMA_API_DEBUG
31 select HAVE_DMA_ATTRS
32 select HAVE_DMA_CONTIGUOUS if MMU
80be7a7f 33 select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
b1b3f49c 34 select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
0e341af8 35 select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
b1b3f49c 36 select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
1fe53268 37 select HAVE_GENERIC_DMA_COHERENT
b1b3f49c
RK
38 select HAVE_GENERIC_HARDIRQS
39 select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
40 select HAVE_IDE if PCI || ISA || PCMCIA
87c46b6c 41 select HAVE_IRQ_TIME_ACCOUNTING
e7db7b42 42 select HAVE_KERNEL_GZIP
6e8699f7 43 select HAVE_KERNEL_LZMA
b1b3f49c 44 select HAVE_KERNEL_LZO
a7f464f3 45 select HAVE_KERNEL_XZ
b1b3f49c
RK
46 select HAVE_KPROBES if !XIP_KERNEL
47 select HAVE_KRETPROBES if (HAVE_KPROBES)
48 select HAVE_MEMBLOCK
49 select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
7ada189f 50 select HAVE_PERF_EVENTS
e513f8bf 51 select HAVE_REGS_AND_STACK_ACCESS_API
b1b3f49c 52 select HAVE_SYSCALL_TRACEPOINTS
af1839eb 53 select HAVE_UID16
3d92a71a 54 select KTIME_SCALAR
b1b3f49c
RK
55 select PERF_USE_VMALLOC
56 select RTC_LIB
57 select SYS_SUPPORTS_APM_EMULATION
786d35d4
DH
58 select HAVE_MOD_ARCH_SPECIFIC if ARM_UNWIND
59 select MODULES_USE_ELF_REL
38a61b6b 60 select CLONE_BACKWARDS
b68fec24 61 select OLD_SIGSUSPEND3
50bcb7e4 62 select OLD_SIGACTION
b0088480 63 select HAVE_CONTEXT_TRACKING
1da177e4
LT
64 help
65 The ARM series is a line of low-power-consumption RISC chip designs
f6c8965a 66 licensed by ARM Ltd and targeted at embedded applications and
1da177e4 67 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
f6c8965a 68 manufactured, but legacy ARM-based PC hardware remains popular in
1da177e4
LT
69 Europe. There is an ARM Linux project with a web page at
70 <http://www.arm.linux.org.uk/>.
71
74facffe
RK
72config ARM_HAS_SG_CHAIN
73 bool
74
4ce63fcd
MS
75config NEED_SG_DMA_LENGTH
76 bool
77
78config ARM_DMA_USE_IOMMU
4ce63fcd 79 bool
b1b3f49c
RK
80 select ARM_HAS_SG_CHAIN
81 select NEED_SG_DMA_LENGTH
4ce63fcd 82
60460abf
SWK
83if ARM_DMA_USE_IOMMU
84
85config ARM_DMA_IOMMU_ALIGNMENT
86 int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
87 range 4 9
88 default 8
89 help
90 DMA mapping framework by default aligns all buffers to the smallest
91 PAGE_SIZE order which is greater than or equal to the requested buffer
92 size. This works well for buffers up to a few hundreds kilobytes, but
93 for larger buffers it just a waste of address space. Drivers which has
94 relatively small addressing window (like 64Mib) might run out of
95 virtual space with just a few allocations.
96
97 With this parameter you can specify the maximum PAGE_SIZE order for
98 DMA IOMMU buffers. Larger buffers will be aligned only to this
99 specified order. The order is expressed as a power of two multiplied
100 by the PAGE_SIZE.
101
102endif
103
1a189b97
RK
104config HAVE_PWM
105 bool
106
0b05da72
HUK
107config MIGHT_HAVE_PCI
108 bool
109
75e7153a
RB
110config SYS_SUPPORTS_APM_EMULATION
111 bool
112
bc581770
LW
113config HAVE_TCM
114 bool
115 select GENERIC_ALLOCATOR
116
e119bfff
RK
117config HAVE_PROC_CPU
118 bool
119
5ea81769
AV
120config NO_IOPORT
121 bool
5ea81769 122
1da177e4
LT
123config EISA
124 bool
125 ---help---
126 The Extended Industry Standard Architecture (EISA) bus was
127 developed as an open alternative to the IBM MicroChannel bus.
128
129 The EISA bus provided some of the features of the IBM MicroChannel
130 bus while maintaining backward compatibility with cards made for
131 the older ISA bus. The EISA bus saw limited use between 1988 and
132 1995 when it was made obsolete by the PCI bus.
133
134 Say Y here if you are building a kernel for an EISA-based machine.
135
136 Otherwise, say N.
137
138config SBUS
139 bool
140
f16fb1ec
RK
141config STACKTRACE_SUPPORT
142 bool
143 default y
144
f76e9154
NP
145config HAVE_LATENCYTOP_SUPPORT
146 bool
147 depends on !SMP
148 default y
149
f16fb1ec
RK
150config LOCKDEP_SUPPORT
151 bool
152 default y
153
7ad1bcb2
RK
154config TRACE_IRQFLAGS_SUPPORT
155 bool
156 default y
157
1da177e4
LT
158config RWSEM_GENERIC_SPINLOCK
159 bool
160 default y
161
162config RWSEM_XCHGADD_ALGORITHM
163 bool
164
f0d1b0b3
DH
165config ARCH_HAS_ILOG2_U32
166 bool
f0d1b0b3
DH
167
168config ARCH_HAS_ILOG2_U64
169 bool
f0d1b0b3 170
89c52ed4
BD
171config ARCH_HAS_CPUFREQ
172 bool
173 help
174 Internal node to signify that the ARCH has CPUFREQ support
175 and that the relevant menu configurations are displayed for
176 it.
177
b89c3b16
AM
178config GENERIC_HWEIGHT
179 bool
180 default y
181
1da177e4
LT
182config GENERIC_CALIBRATE_DELAY
183 bool
184 default y
185
a08b6b79
Z
186config ARCH_MAY_HAVE_PC_FDC
187 bool
188
5ac6da66
CL
189config ZONE_DMA
190 bool
5ac6da66 191
ccd7ab7f
FT
192config NEED_DMA_MAP_STATE
193 def_bool y
194
58af4a24
RH
195config ARCH_HAS_DMA_SET_COHERENT_MASK
196 bool
197
1da177e4
LT
198config GENERIC_ISA_DMA
199 bool
200
1da177e4
LT
201config FIQ
202 bool
203
13a5045d
RH
204config NEED_RET_TO_USER
205 bool
206
034d2f5a
AV
207config ARCH_MTD_XIP
208 bool
209
c760fc19
HC
210config VECTORS_BASE
211 hex
6afd6fae 212 default 0xffff0000 if MMU || CPU_HIGH_VECTOR
c760fc19
HC
213 default DRAM_BASE if REMAP_VECTORS_TO_RAM
214 default 0x00000000
215 help
216 The base address of exception vectors.
217
dc21af99 218config ARM_PATCH_PHYS_VIRT
c1becedc
RK
219 bool "Patch physical to virtual translations at runtime" if EMBEDDED
220 default y
b511d75d 221 depends on !XIP_KERNEL && MMU
dc21af99
RK
222 depends on !ARCH_REALVIEW || !SPARSEMEM
223 help
111e9a5c
RK
224 Patch phys-to-virt and virt-to-phys translation functions at
225 boot and module load time according to the position of the
226 kernel in system memory.
dc21af99 227
111e9a5c 228 This can only be used with non-XIP MMU kernels where the base
daece596 229 of physical memory is at a 16MB boundary.
dc21af99 230
c1becedc
RK
231 Only disable this option if you know that you do not require
232 this feature (eg, building a kernel for a single machine) and
233 you need to shrink the kernel to the minimal size.
dc21af99 234
01464226
RH
235config NEED_MACH_GPIO_H
236 bool
237 help
238 Select this when mach/gpio.h is required to provide special
239 definitions for this platform. The need for mach/gpio.h should
240 be avoided when possible.
241
c334bc15
RH
242config NEED_MACH_IO_H
243 bool
244 help
245 Select this when mach/io.h is required to provide special
246 definitions for this platform. The need for mach/io.h should
247 be avoided when possible.
248
0cdc8b92 249config NEED_MACH_MEMORY_H
1b9f95f8
NP
250 bool
251 help
0cdc8b92
NP
252 Select this when mach/memory.h is required to provide special
253 definitions for this platform. The need for mach/memory.h should
254 be avoided when possible.
dc21af99 255
1b9f95f8 256config PHYS_OFFSET
974c0724 257 hex "Physical address of main memory" if MMU
0cdc8b92 258 depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
974c0724 259 default DRAM_BASE if !MMU
111e9a5c 260 help
1b9f95f8
NP
261 Please provide the physical address corresponding to the
262 location of main memory in your system.
cada3c08 263
87e040b6
SG
264config GENERIC_BUG
265 def_bool y
266 depends on BUG
267
1da177e4
LT
268source "init/Kconfig"
269
dc52ddc0
MH
270source "kernel/Kconfig.freezer"
271
1da177e4
LT
272menu "System Type"
273
3c427975
HC
274config MMU
275 bool "MMU-based Paged Memory Management Support"
276 default y
277 help
278 Select if you want MMU-based virtualised addressing space
279 support by paged memory management. If unsure, say 'Y'.
280
ccf50e23
RK
281#
282# The "ARM system type" choice list is ordered alphabetically by option
283# text. Please add new entries in the option alphabetic order.
284#
1da177e4
LT
285choice
286 prompt "ARM system type"
1420b22b
AB
287 default ARCH_VERSATILE if !MMU
288 default ARCH_MULTIPLATFORM if MMU
1da177e4 289
387798b3
RH
290config ARCH_MULTIPLATFORM
291 bool "Allow multiple platforms to be selected"
b1b3f49c 292 depends on MMU
387798b3
RH
293 select ARM_PATCH_PHYS_VIRT
294 select AUTO_ZRELADDR
66314223 295 select COMMON_CLK
387798b3 296 select MULTI_IRQ_HANDLER
66314223
DN
297 select SPARSE_IRQ
298 select USE_OF
66314223 299
4af6fee1
DS
300config ARCH_INTEGRATOR
301 bool "ARM Ltd. Integrator family"
89c52ed4 302 select ARCH_HAS_CPUFREQ
b1b3f49c 303 select ARM_AMBA
a613163d 304 select COMMON_CLK
f9a6aa43 305 select COMMON_CLK_VERSATILE
b1b3f49c 306 select GENERIC_CLOCKEVENTS
9904f793 307 select HAVE_TCM
c5a0adb5 308 select ICST
b1b3f49c
RK
309 select MULTI_IRQ_HANDLER
310 select NEED_MACH_MEMORY_H
f4b8b319 311 select PLAT_VERSATILE
695436e3 312 select SPARSE_IRQ
2389d501 313 select VERSATILE_FPGA_IRQ
4af6fee1
DS
314 help
315 Support for ARM's Integrator platform.
316
317config ARCH_REALVIEW
318 bool "ARM Ltd. RealView family"
b1b3f49c 319 select ARCH_WANT_OPTIONAL_GPIOLIB
4af6fee1 320 select ARM_AMBA
b1b3f49c 321 select ARM_TIMER_SP804
f9a6aa43
LW
322 select COMMON_CLK
323 select COMMON_CLK_VERSATILE
ae30ceac 324 select GENERIC_CLOCKEVENTS
b56ba8aa 325 select GPIO_PL061 if GPIOLIB
b1b3f49c 326 select ICST
0cdc8b92 327 select NEED_MACH_MEMORY_H
b1b3f49c
RK
328 select PLAT_VERSATILE
329 select PLAT_VERSATILE_CLCD
4af6fee1
DS
330 help
331 This enables support for ARM Ltd RealView boards.
332
333config ARCH_VERSATILE
334 bool "ARM Ltd. Versatile family"
b1b3f49c 335 select ARCH_WANT_OPTIONAL_GPIOLIB
4af6fee1 336 select ARM_AMBA
b1b3f49c 337 select ARM_TIMER_SP804
4af6fee1 338 select ARM_VIC
6d803ba7 339 select CLKDEV_LOOKUP
b1b3f49c 340 select GENERIC_CLOCKEVENTS
aa3831cf 341 select HAVE_MACH_CLKDEV
c5a0adb5 342 select ICST
f4b8b319 343 select PLAT_VERSATILE
3414ba8c 344 select PLAT_VERSATILE_CLCD
b1b3f49c 345 select PLAT_VERSATILE_CLOCK
2389d501 346 select VERSATILE_FPGA_IRQ
4af6fee1
DS
347 help
348 This enables support for ARM Ltd Versatile board.
349
8fc5ffa0
AV
350config ARCH_AT91
351 bool "Atmel AT91"
f373e8c0 352 select ARCH_REQUIRE_GPIOLIB
bd602995 353 select CLKDEV_LOOKUP
b1b3f49c 354 select HAVE_CLK
e261501d 355 select IRQ_DOMAIN
01464226 356 select NEED_MACH_GPIO_H
1ac02d79 357 select NEED_MACH_IO_H if PCCARD
6732ae5c
JCPV
358 select PINCTRL
359 select PINCTRL_AT91 if USE_OF
4af6fee1 360 help
929e994f
NF
361 This enables support for systems based on Atmel
362 AT91RM9200 and AT91SAM9* processors.
4af6fee1 363
93e22567
RK
364config ARCH_CLPS711X
365 bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
a3b8d4a5 366 select ARCH_REQUIRE_GPIOLIB
ea7d1bc9 367 select AUTO_ZRELADDR
93e22567 368 select CLKDEV_LOOKUP
c99f72ad 369 select CLKSRC_MMIO
93e22567
RK
370 select COMMON_CLK
371 select CPU_ARM720T
4a8355c4 372 select GENERIC_CLOCKEVENTS
6597619f 373 select MFD_SYSCON
99f04c8f 374 select MULTI_IRQ_HANDLER
0d8be81c 375 select SPARSE_IRQ
93e22567
RK
376 help
377 Support for Cirrus Logic 711x/721x/731x based boards.
378
788c9700
RK
379config ARCH_GEMINI
380 bool "Cortina Systems Gemini"
788c9700 381 select ARCH_REQUIRE_GPIOLIB
5cfc8ee0 382 select ARCH_USES_GETTIMEOFFSET
662146b1 383 select NEED_MACH_GPIO_H
b1b3f49c 384 select CPU_FA526
788c9700
RK
385 help
386 Support for the Cortina Systems Gemini family SoCs
387
1da177e4
LT
388config ARCH_EBSA110
389 bool "EBSA-110"
b1b3f49c 390 select ARCH_USES_GETTIMEOFFSET
c750815e 391 select CPU_SA110
f7e68bbf 392 select ISA
c334bc15 393 select NEED_MACH_IO_H
0cdc8b92 394 select NEED_MACH_MEMORY_H
b1b3f49c 395 select NO_IOPORT
1da177e4
LT
396 help
397 This is an evaluation board for the StrongARM processor available
f6c8965a 398 from Digital. It has limited hardware on-board, including an
1da177e4
LT
399 Ethernet interface, two PCMCIA sockets, two serial ports and a
400 parallel port.
401
e7736d47
LB
402config ARCH_EP93XX
403 bool "EP93xx-based"
b1b3f49c
RK
404 select ARCH_HAS_HOLES_MEMORYMODEL
405 select ARCH_REQUIRE_GPIOLIB
406 select ARCH_USES_GETTIMEOFFSET
e7736d47
LB
407 select ARM_AMBA
408 select ARM_VIC
6d803ba7 409 select CLKDEV_LOOKUP
b1b3f49c 410 select CPU_ARM920T
5725aeae 411 select NEED_MACH_MEMORY_H
e7736d47
LB
412 help
413 This enables support for the Cirrus EP93xx series of CPUs.
414
1da177e4
LT
415config ARCH_FOOTBRIDGE
416 bool "FootBridge"
c750815e 417 select CPU_SA110
1da177e4 418 select FOOTBRIDGE
4e8d7637 419 select GENERIC_CLOCKEVENTS
d0ee9f40 420 select HAVE_IDE
8ef6e620 421 select NEED_MACH_IO_H if !MMU
0cdc8b92 422 select NEED_MACH_MEMORY_H
f999b8bd
MM
423 help
424 Support for systems based on the DC21285 companion chip
425 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
1da177e4 426
4af6fee1
DS
427config ARCH_NETX
428 bool "Hilscher NetX based"
b1b3f49c 429 select ARM_VIC
234b6ced 430 select CLKSRC_MMIO
c750815e 431 select CPU_ARM926T
2fcfe6b8 432 select GENERIC_CLOCKEVENTS
f999b8bd 433 help
4af6fee1
DS
434 This enables support for systems based on the Hilscher NetX Soc
435
3b938be6
RK
436config ARCH_IOP13XX
437 bool "IOP13xx-based"
438 depends on MMU
3b938be6 439 select ARCH_SUPPORTS_MSI
b1b3f49c 440 select CPU_XSC3
0cdc8b92 441 select NEED_MACH_MEMORY_H
13a5045d 442 select NEED_RET_TO_USER
b1b3f49c
RK
443 select PCI
444 select PLAT_IOP
445 select VMSPLIT_1G
3b938be6
RK
446 help
447 Support for Intel's IOP13XX (XScale) family of processors.
448
3f7e5815
LB
449config ARCH_IOP32X
450 bool "IOP32x-based"
a4f7e763 451 depends on MMU
b1b3f49c 452 select ARCH_REQUIRE_GPIOLIB
c750815e 453 select CPU_XSCALE
01464226 454 select NEED_MACH_GPIO_H
13a5045d 455 select NEED_RET_TO_USER
f7e68bbf 456 select PCI
b1b3f49c 457 select PLAT_IOP
f999b8bd 458 help
3f7e5815
LB
459 Support for Intel's 80219 and IOP32X (XScale) family of
460 processors.
461
462config ARCH_IOP33X
463 bool "IOP33x-based"
464 depends on MMU
b1b3f49c 465 select ARCH_REQUIRE_GPIOLIB
c750815e 466 select CPU_XSCALE
01464226 467 select NEED_MACH_GPIO_H
13a5045d 468 select NEED_RET_TO_USER
3f7e5815 469 select PCI
b1b3f49c 470 select PLAT_IOP
3f7e5815
LB
471 help
472 Support for Intel's IOP33X (XScale) family of processors.
1da177e4 473
3b938be6
RK
474config ARCH_IXP4XX
475 bool "IXP4xx-based"
a4f7e763 476 depends on MMU
58af4a24 477 select ARCH_HAS_DMA_SET_COHERENT_MASK
b1b3f49c 478 select ARCH_REQUIRE_GPIOLIB
234b6ced 479 select CLKSRC_MMIO
c750815e 480 select CPU_XSCALE
b1b3f49c 481 select DMABOUNCE if PCI
3b938be6 482 select GENERIC_CLOCKEVENTS
0b05da72 483 select MIGHT_HAVE_PCI
c334bc15 484 select NEED_MACH_IO_H
9296d94d
FF
485 select USB_EHCI_BIG_ENDIAN_MMIO
486 select USB_EHCI_BIG_ENDIAN_DESC
c4713074 487 help
3b938be6 488 Support for Intel's IXP4XX (XScale) family of processors.
c4713074 489
edabd38e
SB
490config ARCH_DOVE
491 bool "Marvell Dove"
edabd38e 492 select ARCH_REQUIRE_GPIOLIB
756b2531 493 select CPU_PJ4
edabd38e 494 select GENERIC_CLOCKEVENTS
0f81bd43 495 select MIGHT_HAVE_PCI
9139acd1
SH
496 select PINCTRL
497 select PINCTRL_DOVE
abcda1dc 498 select PLAT_ORION_LEGACY
0f81bd43 499 select USB_ARCH_HAS_EHCI
7d554902 500 select MVEBU_MBUS
edabd38e
SB
501 help
502 Support for the Marvell Dove SoC 88AP510
503
651c74c7
SB
504config ARCH_KIRKWOOD
505 bool "Marvell Kirkwood"
0e2ee0c0 506 select ARCH_HAS_CPUFREQ
a8865655 507 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 508 select CPU_FEROCEON
651c74c7 509 select GENERIC_CLOCKEVENTS
b1b3f49c 510 select PCI
1dc831bf 511 select PCI_QUIRKS
f9e75922
AL
512 select PINCTRL
513 select PINCTRL_KIRKWOOD
abcda1dc 514 select PLAT_ORION_LEGACY
5cc0673a 515 select MVEBU_MBUS
651c74c7
SB
516 help
517 Support for the following Marvell Kirkwood series SoCs:
518 88F6180, 88F6192 and 88F6281.
519
794d15b2
SS
520config ARCH_MV78XX0
521 bool "Marvell MV78xx0"
a8865655 522 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 523 select CPU_FEROCEON
794d15b2 524 select GENERIC_CLOCKEVENTS
b1b3f49c 525 select PCI
abcda1dc 526 select PLAT_ORION_LEGACY
95b80e0a 527 select MVEBU_MBUS
794d15b2
SS
528 help
529 Support for the following Marvell MV78xx0 series SoCs:
530 MV781x0, MV782x0.
531
9dd0b194 532config ARCH_ORION5X
585cf175
TP
533 bool "Marvell Orion"
534 depends on MMU
a8865655 535 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 536 select CPU_FEROCEON
51cbff1d 537 select GENERIC_CLOCKEVENTS
b1b3f49c 538 select PCI
abcda1dc 539 select PLAT_ORION_LEGACY
5d1190ea 540 select MVEBU_MBUS
585cf175 541 help
9dd0b194 542 Support for the following Marvell Orion 5x series SoCs:
d2b2a6bb 543 Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
d323ade1 544 Orion-2 (5281), Orion-1-90 (6183).
585cf175 545
788c9700 546config ARCH_MMP
2f7e8fae 547 bool "Marvell PXA168/910/MMP2"
788c9700 548 depends on MMU
788c9700 549 select ARCH_REQUIRE_GPIOLIB
6d803ba7 550 select CLKDEV_LOOKUP
b1b3f49c 551 select GENERIC_ALLOCATOR
788c9700 552 select GENERIC_CLOCKEVENTS
157d2644 553 select GPIO_PXA
c24b3114 554 select IRQ_DOMAIN
b1b3f49c 555 select NEED_MACH_GPIO_H
7c8f86a4 556 select PINCTRL
788c9700 557 select PLAT_PXA
0bd86961 558 select SPARSE_IRQ
788c9700 559 help
2f7e8fae 560 Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
788c9700
RK
561
562config ARCH_KS8695
563 bool "Micrel/Kendin KS8695"
98830bc9 564 select ARCH_REQUIRE_GPIOLIB
c7e783d6 565 select CLKSRC_MMIO
b1b3f49c 566 select CPU_ARM922T
c7e783d6 567 select GENERIC_CLOCKEVENTS
b1b3f49c 568 select NEED_MACH_MEMORY_H
788c9700
RK
569 help
570 Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
571 System-on-Chip devices.
572
788c9700
RK
573config ARCH_W90X900
574 bool "Nuvoton W90X900 CPU"
c52d3d68 575 select ARCH_REQUIRE_GPIOLIB
6d803ba7 576 select CLKDEV_LOOKUP
6fa5d5f7 577 select CLKSRC_MMIO
b1b3f49c 578 select CPU_ARM926T
58b5369e 579 select GENERIC_CLOCKEVENTS
788c9700 580 help
a8bc4ead 581 Support for Nuvoton (Winbond logic dept.) ARM9 processor,
582 At present, the w90x900 has been renamed nuc900, regarding
583 the ARM series product line, you can login the following
584 link address to know more.
585
586 <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
587 ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
788c9700 588
93e22567
RK
589config ARCH_LPC32XX
590 bool "NXP LPC32XX"
591 select ARCH_REQUIRE_GPIOLIB
592 select ARM_AMBA
593 select CLKDEV_LOOKUP
594 select CLKSRC_MMIO
595 select CPU_ARM926T
596 select GENERIC_CLOCKEVENTS
597 select HAVE_IDE
598 select HAVE_PWM
599 select USB_ARCH_HAS_OHCI
600 select USE_OF
601 help
602 Support for the NXP LPC32XX family of processors
603
1da177e4 604config ARCH_PXA
2c8086a5 605 bool "PXA2xx/PXA3xx-based"
a4f7e763 606 depends on MMU
89c52ed4 607 select ARCH_HAS_CPUFREQ
b1b3f49c
RK
608 select ARCH_MTD_XIP
609 select ARCH_REQUIRE_GPIOLIB
610 select ARM_CPU_SUSPEND if PM
611 select AUTO_ZRELADDR
6d803ba7 612 select CLKDEV_LOOKUP
234b6ced 613 select CLKSRC_MMIO
981d0f39 614 select GENERIC_CLOCKEVENTS
157d2644 615 select GPIO_PXA
d0ee9f40 616 select HAVE_IDE
b1b3f49c 617 select MULTI_IRQ_HANDLER
01464226 618 select NEED_MACH_GPIO_H
b1b3f49c
RK
619 select PLAT_PXA
620 select SPARSE_IRQ
f999b8bd 621 help
2c8086a5 622 Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
1da177e4 623
788c9700
RK
624config ARCH_MSM
625 bool "Qualcomm MSM"
923a081c 626 select ARCH_REQUIRE_GPIOLIB
bd32344a 627 select CLKDEV_LOOKUP
b1b3f49c
RK
628 select GENERIC_CLOCKEVENTS
629 select HAVE_CLK
49cbe786 630 help
4b53eb4f
DW
631 Support for Qualcomm MSM/QSD based systems. This runs on the
632 apps processor of the MSM/QSD and depends on a shared memory
633 interface to the modem processor which runs the baseband
634 stack and controls some vital subsystems
635 (clock and power control, etc).
49cbe786 636
c793c1b0 637config ARCH_SHMOBILE
6d72ad35 638 bool "Renesas SH-Mobile / R-Mobile"
69469995 639 select ARM_PATCH_PHYS_VIRT
5e93c6b4 640 select CLKDEV_LOOKUP
b1b3f49c 641 select GENERIC_CLOCKEVENTS
4c3ffffd
SB
642 select HAVE_ARM_SCU if SMP
643 select HAVE_ARM_TWD if LOCAL_TIMERS
b1b3f49c 644 select HAVE_CLK
aa3831cf 645 select HAVE_MACH_CLKDEV
3b55658a 646 select HAVE_SMP
ce5ea9f3 647 select MIGHT_HAVE_CACHE_L2X0
60f1435c 648 select MULTI_IRQ_HANDLER
b1b3f49c 649 select NO_IOPORT
2cd3c927 650 select PINCTRL
b1b3f49c
RK
651 select PM_GENERIC_DOMAINS if PM
652 select SPARSE_IRQ
c793c1b0 653 help
6d72ad35 654 Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
c793c1b0 655
1da177e4
LT
656config ARCH_RPC
657 bool "RiscPC"
658 select ARCH_ACORN
a08b6b79 659 select ARCH_MAY_HAVE_PC_FDC
07f841b7 660 select ARCH_SPARSEMEM_ENABLE
5cfc8ee0 661 select ARCH_USES_GETTIMEOFFSET
b1b3f49c 662 select FIQ
d0ee9f40 663 select HAVE_IDE
b1b3f49c
RK
664 select HAVE_PATA_PLATFORM
665 select ISA_DMA_API
c334bc15 666 select NEED_MACH_IO_H
0cdc8b92 667 select NEED_MACH_MEMORY_H
b1b3f49c 668 select NO_IOPORT
b4811bac 669 select VIRT_TO_BUS
1da177e4
LT
670 help
671 On the Acorn Risc-PC, Linux can support the internal IDE disk and
672 CD-ROM interface, serial and parallel port, and the floppy drive.
673
674config ARCH_SA1100
675 bool "SA1100-based"
89c52ed4 676 select ARCH_HAS_CPUFREQ
b1b3f49c
RK
677 select ARCH_MTD_XIP
678 select ARCH_REQUIRE_GPIOLIB
679 select ARCH_SPARSEMEM_ENABLE
680 select CLKDEV_LOOKUP
681 select CLKSRC_MMIO
1937f5b9 682 select CPU_FREQ
b1b3f49c 683 select CPU_SA1100
3e238be2 684 select GENERIC_CLOCKEVENTS
d0ee9f40 685 select HAVE_IDE
b1b3f49c 686 select ISA
01464226 687 select NEED_MACH_GPIO_H
0cdc8b92 688 select NEED_MACH_MEMORY_H
375dec92 689 select SPARSE_IRQ
f999b8bd
MM
690 help
691 Support for StrongARM 11x0 based boards.
1da177e4 692
b130d5c2
KK
693config ARCH_S3C24XX
694 bool "Samsung S3C24XX SoCs"
9d56c02a 695 select ARCH_HAS_CPUFREQ
53650430 696 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 697 select CLKDEV_LOOKUP
7f78b6eb
RN
698 select CLKSRC_MMIO
699 select GENERIC_CLOCKEVENTS
880cf071 700 select GPIO_SAMSUNG
b1b3f49c 701 select HAVE_CLK
20676c15 702 select HAVE_S3C2410_I2C if I2C
b130d5c2 703 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 704 select HAVE_S3C_RTC if RTC_CLASS
17453dd2 705 select MULTI_IRQ_HANDLER
01464226 706 select NEED_MACH_GPIO_H
c334bc15 707 select NEED_MACH_IO_H
cd8dc7ae 708 select SAMSUNG_ATAGS
1da177e4 709 help
b130d5c2
KK
710 Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
711 and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
712 (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
713 Samsung SMDK2410 development board (and derivatives).
63b1f51b 714
a08ab637
BD
715config ARCH_S3C64XX
716 bool "Samsung S3C64XX"
b1b3f49c
RK
717 select ARCH_HAS_CPUFREQ
718 select ARCH_REQUIRE_GPIOLIB
89f0ce72 719 select ARM_VIC
b1b3f49c 720 select CLKDEV_LOOKUP
04a49b71 721 select CLKSRC_MMIO
b1b3f49c 722 select CPU_V6
04a49b71 723 select GENERIC_CLOCKEVENTS
880cf071 724 select GPIO_SAMSUNG
a08ab637 725 select HAVE_CLK
b1b3f49c
RK
726 select HAVE_S3C2410_I2C if I2C
727 select HAVE_S3C2410_WATCHDOG if WATCHDOG
6700397a 728 select HAVE_TCM
b1b3f49c 729 select NEED_MACH_GPIO_H
89f0ce72 730 select NO_IOPORT
b1b3f49c
RK
731 select PLAT_SAMSUNG
732 select S3C_DEV_NAND
733 select S3C_GPIO_TRACK
cd8dc7ae 734 select SAMSUNG_ATAGS
89f0ce72 735 select SAMSUNG_CLKSRC
b1b3f49c 736 select SAMSUNG_GPIOLIB_4BIT
89f0ce72 737 select SAMSUNG_IRQ_VIC_TIMER
89f0ce72 738 select USB_ARCH_HAS_OHCI
a08ab637
BD
739 help
740 Samsung S3C64XX series based systems
741
49b7a491
KK
742config ARCH_S5P64X0
743 bool "Samsung S5P6440 S5P6450"
d8b22d25 744 select CLKDEV_LOOKUP
0665ccc4 745 select CLKSRC_MMIO
b1b3f49c 746 select CPU_V6
9e65bbf2 747 select GENERIC_CLOCKEVENTS
880cf071 748 select GPIO_SAMSUNG
b1b3f49c 749 select HAVE_CLK
20676c15 750 select HAVE_S3C2410_I2C if I2C
b1b3f49c 751 select HAVE_S3C2410_WATCHDOG if WATCHDOG
754961a8 752 select HAVE_S3C_RTC if RTC_CLASS
01464226 753 select NEED_MACH_GPIO_H
cd8dc7ae 754 select SAMSUNG_ATAGS
c4ffccdd 755 help
49b7a491
KK
756 Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
757 SMDK6450.
c4ffccdd 758
acc84707
MS
759config ARCH_S5PC100
760 bool "Samsung S5PC100"
53650430 761 select ARCH_REQUIRE_GPIOLIB
29e8eb0f 762 select CLKDEV_LOOKUP
6a5a2e3b 763 select CLKSRC_MMIO
5a7652f2 764 select CPU_V7
6a5a2e3b 765 select GENERIC_CLOCKEVENTS
880cf071 766 select GPIO_SAMSUNG
b1b3f49c 767 select HAVE_CLK
20676c15 768 select HAVE_S3C2410_I2C if I2C
c39d8d55 769 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 770 select HAVE_S3C_RTC if RTC_CLASS
01464226 771 select NEED_MACH_GPIO_H
cd8dc7ae 772 select SAMSUNG_ATAGS
5a7652f2 773 help
acc84707 774 Samsung S5PC100 series based systems
5a7652f2 775
170f4e42
KK
776config ARCH_S5PV210
777 bool "Samsung S5PV210/S5PC110"
b1b3f49c 778 select ARCH_HAS_CPUFREQ
0f75a96b 779 select ARCH_HAS_HOLES_MEMORYMODEL
b1b3f49c 780 select ARCH_SPARSEMEM_ENABLE
b2a9dd46 781 select CLKDEV_LOOKUP
0665ccc4 782 select CLKSRC_MMIO
b1b3f49c 783 select CPU_V7
9e65bbf2 784 select GENERIC_CLOCKEVENTS
880cf071 785 select GPIO_SAMSUNG
b1b3f49c 786 select HAVE_CLK
20676c15 787 select HAVE_S3C2410_I2C if I2C
c39d8d55 788 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 789 select HAVE_S3C_RTC if RTC_CLASS
01464226 790 select NEED_MACH_GPIO_H
0cdc8b92 791 select NEED_MACH_MEMORY_H
cd8dc7ae 792 select SAMSUNG_ATAGS
170f4e42
KK
793 help
794 Samsung S5PV210/S5PC110 series based systems
795
83014579 796config ARCH_EXYNOS
93e22567 797 bool "Samsung EXYNOS"
b1b3f49c 798 select ARCH_HAS_CPUFREQ
0f75a96b 799 select ARCH_HAS_HOLES_MEMORYMODEL
e245f969 800 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 801 select ARCH_SPARSEMEM_ENABLE
e245f969 802 select ARM_GIC
badc4f2d 803 select CLKDEV_LOOKUP
340fcb5c 804 select COMMON_CLK
b1b3f49c 805 select CPU_V7
cc0e72b8 806 select GENERIC_CLOCKEVENTS
b1b3f49c 807 select HAVE_CLK
20676c15 808 select HAVE_S3C2410_I2C if I2C
c39d8d55 809 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 810 select HAVE_S3C_RTC if RTC_CLASS
0cdc8b92 811 select NEED_MACH_MEMORY_H
6e726ea4 812 select SPARSE_IRQ
f8b1ac01 813 select USE_OF
cc0e72b8 814 help
83014579 815 Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
cc0e72b8 816
1da177e4
LT
817config ARCH_SHARK
818 bool "Shark"
b1b3f49c 819 select ARCH_USES_GETTIMEOFFSET
c750815e 820 select CPU_SA110
f7e68bbf
RK
821 select ISA
822 select ISA_DMA
0cdc8b92 823 select NEED_MACH_MEMORY_H
b1b3f49c 824 select PCI
b4811bac 825 select VIRT_TO_BUS
b1b3f49c 826 select ZONE_DMA
f999b8bd
MM
827 help
828 Support for the StrongARM based Digital DNARD machine, also known
829 as "Shark" (<http://www.shark-linux.de/shark.html>).
1da177e4 830
7c6337e2
KH
831config ARCH_DAVINCI
832 bool "TI DaVinci"
b1b3f49c 833 select ARCH_HAS_HOLES_MEMORYMODEL
dce1115b 834 select ARCH_REQUIRE_GPIOLIB
6d803ba7 835 select CLKDEV_LOOKUP
20e9969b 836 select GENERIC_ALLOCATOR
b1b3f49c 837 select GENERIC_CLOCKEVENTS
dc7ad3b3 838 select GENERIC_IRQ_CHIP
b1b3f49c 839 select HAVE_IDE
01464226 840 select NEED_MACH_GPIO_H
3ad7a42d 841 select TI_PRIV_EDMA
689e331f 842 select USE_OF
b1b3f49c 843 select ZONE_DMA
7c6337e2
KH
844 help
845 Support for TI's DaVinci platform.
846
a0694861
TL
847config ARCH_OMAP1
848 bool "TI OMAP1"
00a36698 849 depends on MMU
89c52ed4 850 select ARCH_HAS_CPUFREQ
9af915da 851 select ARCH_HAS_HOLES_MEMORYMODEL
a0694861 852 select ARCH_OMAP
21f47fbc 853 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 854 select CLKDEV_LOOKUP
d6e15d78 855 select CLKSRC_MMIO
b1b3f49c 856 select GENERIC_CLOCKEVENTS
a0694861 857 select GENERIC_IRQ_CHIP
e9a91de7 858 select HAVE_CLK
a0694861
TL
859 select HAVE_IDE
860 select IRQ_DOMAIN
861 select NEED_MACH_IO_H if PCCARD
862 select NEED_MACH_MEMORY_H
21f47fbc 863 help
a0694861 864 Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
02c981c0 865
1da177e4
LT
866endchoice
867
387798b3
RH
868menu "Multiple platform selection"
869 depends on ARCH_MULTIPLATFORM
870
871comment "CPU Core family selection"
872
873config ARCH_MULTI_V4
874 bool "ARMv4 based platforms (FA526, StrongARM)"
387798b3 875 depends on !ARCH_MULTI_V6_V7
b1b3f49c 876 select ARCH_MULTI_V4_V5
387798b3
RH
877
878config ARCH_MULTI_V4T
879 bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
387798b3 880 depends on !ARCH_MULTI_V6_V7
b1b3f49c 881 select ARCH_MULTI_V4_V5
387798b3
RH
882
883config ARCH_MULTI_V5
884 bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
387798b3 885 depends on !ARCH_MULTI_V6_V7
b1b3f49c 886 select ARCH_MULTI_V4_V5
387798b3
RH
887
888config ARCH_MULTI_V4_V5
889 bool
890
891config ARCH_MULTI_V6
8dda05cc 892 bool "ARMv6 based platforms (ARM11)"
387798b3 893 select ARCH_MULTI_V6_V7
b1b3f49c 894 select CPU_V6
387798b3
RH
895
896config ARCH_MULTI_V7
8dda05cc 897 bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
387798b3
RH
898 default y
899 select ARCH_MULTI_V6_V7
b1b3f49c 900 select CPU_V7
387798b3
RH
901
902config ARCH_MULTI_V6_V7
903 bool
904
905config ARCH_MULTI_CPU_AUTO
906 def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
907 select ARCH_MULTI_V5
908
909endmenu
910
ccf50e23
RK
911#
912# This is sorted alphabetically by mach-* pathname. However, plat-*
913# Kconfigs may be included either alphabetically (according to the
914# plat- suffix) or along side the corresponding mach-* source.
915#
3e93a22b
GC
916source "arch/arm/mach-mvebu/Kconfig"
917
95b8f20f
RK
918source "arch/arm/mach-at91/Kconfig"
919
8ac49e04
CD
920source "arch/arm/mach-bcm/Kconfig"
921
f1ac922d
SW
922source "arch/arm/mach-bcm2835/Kconfig"
923
1da177e4
LT
924source "arch/arm/mach-clps711x/Kconfig"
925
d94f944e
AV
926source "arch/arm/mach-cns3xxx/Kconfig"
927
95b8f20f
RK
928source "arch/arm/mach-davinci/Kconfig"
929
930source "arch/arm/mach-dove/Kconfig"
931
e7736d47
LB
932source "arch/arm/mach-ep93xx/Kconfig"
933
1da177e4
LT
934source "arch/arm/mach-footbridge/Kconfig"
935
59d3a193
PZ
936source "arch/arm/mach-gemini/Kconfig"
937
387798b3
RH
938source "arch/arm/mach-highbank/Kconfig"
939
1da177e4
LT
940source "arch/arm/mach-integrator/Kconfig"
941
3f7e5815
LB
942source "arch/arm/mach-iop32x/Kconfig"
943
944source "arch/arm/mach-iop33x/Kconfig"
1da177e4 945
285f5fa7
DW
946source "arch/arm/mach-iop13xx/Kconfig"
947
1da177e4
LT
948source "arch/arm/mach-ixp4xx/Kconfig"
949
828989ad
SS
950source "arch/arm/mach-keystone/Kconfig"
951
95b8f20f
RK
952source "arch/arm/mach-kirkwood/Kconfig"
953
954source "arch/arm/mach-ks8695/Kconfig"
955
95b8f20f
RK
956source "arch/arm/mach-msm/Kconfig"
957
794d15b2
SS
958source "arch/arm/mach-mv78xx0/Kconfig"
959
3995eb82 960source "arch/arm/mach-imx/Kconfig"
1da177e4 961
1d3f33d5
SG
962source "arch/arm/mach-mxs/Kconfig"
963
95b8f20f 964source "arch/arm/mach-netx/Kconfig"
49cbe786 965
95b8f20f 966source "arch/arm/mach-nomadik/Kconfig"
95b8f20f 967
d48af15e
TL
968source "arch/arm/plat-omap/Kconfig"
969
970source "arch/arm/mach-omap1/Kconfig"
1da177e4 971
1dbae815
TL
972source "arch/arm/mach-omap2/Kconfig"
973
9dd0b194 974source "arch/arm/mach-orion5x/Kconfig"
585cf175 975
387798b3
RH
976source "arch/arm/mach-picoxcell/Kconfig"
977
95b8f20f
RK
978source "arch/arm/mach-pxa/Kconfig"
979source "arch/arm/plat-pxa/Kconfig"
585cf175 980
95b8f20f
RK
981source "arch/arm/mach-mmp/Kconfig"
982
983source "arch/arm/mach-realview/Kconfig"
984
d63dc051
HS
985source "arch/arm/mach-rockchip/Kconfig"
986
95b8f20f 987source "arch/arm/mach-sa1100/Kconfig"
edabd38e 988
cf383678 989source "arch/arm/plat-samsung/Kconfig"
a21765a7 990
387798b3
RH
991source "arch/arm/mach-socfpga/Kconfig"
992
a7ed099f 993source "arch/arm/mach-spear/Kconfig"
a21765a7 994
85fd6d63 995source "arch/arm/mach-s3c24xx/Kconfig"
1da177e4 996
a08ab637 997if ARCH_S3C64XX
431107ea 998source "arch/arm/mach-s3c64xx/Kconfig"
a08ab637
BD
999endif
1000
49b7a491 1001source "arch/arm/mach-s5p64x0/Kconfig"
c4ffccdd 1002
5a7652f2 1003source "arch/arm/mach-s5pc100/Kconfig"
5a7652f2 1004
170f4e42
KK
1005source "arch/arm/mach-s5pv210/Kconfig"
1006
83014579 1007source "arch/arm/mach-exynos/Kconfig"
cc0e72b8 1008
882d01f9 1009source "arch/arm/mach-shmobile/Kconfig"
52c543f9 1010
3b52634f
MR
1011source "arch/arm/mach-sunxi/Kconfig"
1012
156a0997
BS
1013source "arch/arm/mach-prima2/Kconfig"
1014
c5f80065
EG
1015source "arch/arm/mach-tegra/Kconfig"
1016
95b8f20f 1017source "arch/arm/mach-u300/Kconfig"
1da177e4 1018
95b8f20f 1019source "arch/arm/mach-ux500/Kconfig"
1da177e4
LT
1020
1021source "arch/arm/mach-versatile/Kconfig"
1022
ceade897 1023source "arch/arm/mach-vexpress/Kconfig"
420c34e4 1024source "arch/arm/plat-versatile/Kconfig"
ceade897 1025
2a0ba738
MZ
1026source "arch/arm/mach-virt/Kconfig"
1027
6f35f9a9
TP
1028source "arch/arm/mach-vt8500/Kconfig"
1029
7ec80ddf 1030source "arch/arm/mach-w90x900/Kconfig"
1031
9a45eb69
JC
1032source "arch/arm/mach-zynq/Kconfig"
1033
1da177e4
LT
1034# Definitions to make life easier
1035config ARCH_ACORN
1036 bool
1037
7ae1f7ec
LB
1038config PLAT_IOP
1039 bool
469d3044 1040 select GENERIC_CLOCKEVENTS
7ae1f7ec 1041
69b02f6a
LB
1042config PLAT_ORION
1043 bool
bfe45e0b 1044 select CLKSRC_MMIO
b1b3f49c 1045 select COMMON_CLK
dc7ad3b3 1046 select GENERIC_IRQ_CHIP
278b45b0 1047 select IRQ_DOMAIN
69b02f6a 1048
abcda1dc
TP
1049config PLAT_ORION_LEGACY
1050 bool
1051 select PLAT_ORION
1052
bd5ce433
EM
1053config PLAT_PXA
1054 bool
1055
f4b8b319
RK
1056config PLAT_VERSATILE
1057 bool
1058
e3887714
RK
1059config ARM_TIMER_SP804
1060 bool
bfe45e0b 1061 select CLKSRC_MMIO
7a0eca71 1062 select CLKSRC_OF if OF
e3887714 1063
1da177e4
LT
1064source arch/arm/mm/Kconfig
1065
958cab0f
RK
1066config ARM_NR_BANKS
1067 int
1068 default 16 if ARCH_EP93XX
1069 default 8
1070
afe4b25e 1071config IWMMXT
698613b6 1072 bool "Enable iWMMXt support" if !CPU_PJ4
ef6c8445 1073 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
698613b6 1074 default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4
afe4b25e
LB
1075 help
1076 Enable support for iWMMXt context switching at run time if
1077 running on a CPU that supports it.
1078
1da177e4
LT
1079config XSCALE_PMU
1080 bool
bfc994b5 1081 depends on CPU_XSCALE
1da177e4
LT
1082 default y
1083
52108641 1084config MULTI_IRQ_HANDLER
1085 bool
1086 help
1087 Allow each machine to specify it's own IRQ handler at run time.
1088
3b93e7b0
HC
1089if !MMU
1090source "arch/arm/Kconfig-nommu"
1091endif
1092
f0c4b8d6
WD
1093config ARM_ERRATA_326103
1094 bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
1095 depends on CPU_V6
1096 help
1097 Executing a SWP instruction to read-only memory does not set bit 11
1098 of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
1099 treat the access as a read, preventing a COW from occurring and
1100 causing the faulting task to livelock.
1101
9cba3ccc
CM
1102config ARM_ERRATA_411920
1103 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
e399b1a4 1104 depends on CPU_V6 || CPU_V6K
9cba3ccc
CM
1105 help
1106 Invalidation of the Instruction Cache operation can
1107 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
1108 It does not affect the MPCore. This option enables the ARM Ltd.
1109 recommended workaround.
1110
7ce236fc
CM
1111config ARM_ERRATA_430973
1112 bool "ARM errata: Stale prediction on replaced interworking branch"
1113 depends on CPU_V7
1114 help
1115 This option enables the workaround for the 430973 Cortex-A8
1116 (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
1117 interworking branch is replaced with another code sequence at the
1118 same virtual address, whether due to self-modifying code or virtual
1119 to physical address re-mapping, Cortex-A8 does not recover from the
1120 stale interworking branch prediction. This results in Cortex-A8
1121 executing the new code sequence in the incorrect ARM or Thumb state.
1122 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
1123 and also flushes the branch target cache at every context switch.
1124 Note that setting specific bits in the ACTLR register may not be
1125 available in non-secure mode.
1126
855c551f
CM
1127config ARM_ERRATA_458693
1128 bool "ARM errata: Processor deadlock when a false hazard is created"
1129 depends on CPU_V7
62e4d357 1130 depends on !ARCH_MULTIPLATFORM
855c551f
CM
1131 help
1132 This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1133 erratum. For very specific sequences of memory operations, it is
1134 possible for a hazard condition intended for a cache line to instead
1135 be incorrectly associated with a different cache line. This false
1136 hazard might then cause a processor deadlock. The workaround enables
1137 the L1 caching of the NEON accesses and disables the PLD instruction
1138 in the ACTLR register. Note that setting specific bits in the ACTLR
1139 register may not be available in non-secure mode.
1140
0516e464
CM
1141config ARM_ERRATA_460075
1142 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
1143 depends on CPU_V7
62e4d357 1144 depends on !ARCH_MULTIPLATFORM
0516e464
CM
1145 help
1146 This option enables the workaround for the 460075 Cortex-A8 (r2p0)
1147 erratum. Any asynchronous access to the L2 cache may encounter a
1148 situation in which recent store transactions to the L2 cache are lost
1149 and overwritten with stale memory contents from external memory. The
1150 workaround disables the write-allocate mode for the L2 cache via the
1151 ACTLR register. Note that setting specific bits in the ACTLR register
1152 may not be available in non-secure mode.
1153
9f05027c
WD
1154config ARM_ERRATA_742230
1155 bool "ARM errata: DMB operation may be faulty"
1156 depends on CPU_V7 && SMP
62e4d357 1157 depends on !ARCH_MULTIPLATFORM
9f05027c
WD
1158 help
1159 This option enables the workaround for the 742230 Cortex-A9
1160 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
1161 between two write operations may not ensure the correct visibility
1162 ordering of the two writes. This workaround sets a specific bit in
1163 the diagnostic register of the Cortex-A9 which causes the DMB
1164 instruction to behave as a DSB, ensuring the correct behaviour of
1165 the two writes.
1166
a672e99b
WD
1167config ARM_ERRATA_742231
1168 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1169 depends on CPU_V7 && SMP
62e4d357 1170 depends on !ARCH_MULTIPLATFORM
a672e99b
WD
1171 help
1172 This option enables the workaround for the 742231 Cortex-A9
1173 (r2p0..r2p2) erratum. Under certain conditions, specific to the
1174 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1175 accessing some data located in the same cache line, may get corrupted
1176 data due to bad handling of the address hazard when the line gets
1177 replaced from one of the CPUs at the same time as another CPU is
1178 accessing it. This workaround sets specific bits in the diagnostic
1179 register of the Cortex-A9 which reduces the linefill issuing
1180 capabilities of the processor.
1181
9e65582a 1182config PL310_ERRATA_588369
fa0ce403 1183 bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
2839e06c 1184 depends on CACHE_L2X0
9e65582a
SS
1185 help
1186 The PL310 L2 cache controller implements three types of Clean &
1187 Invalidate maintenance operations: by Physical Address
1188 (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
1189 They are architecturally defined to behave as the execution of a
1190 clean operation followed immediately by an invalidate operation,
1191 both performing to the same memory location. This functionality
1192 is not correctly implemented in PL310 as clean lines are not
2839e06c 1193 invalidated as a result of these operations.
cdf357f1
WD
1194
1195config ARM_ERRATA_720789
1196 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
e66dc745 1197 depends on CPU_V7
cdf357f1
WD
1198 help
1199 This option enables the workaround for the 720789 Cortex-A9 (prior to
1200 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1201 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1202 As a consequence of this erratum, some TLB entries which should be
1203 invalidated are not, resulting in an incoherency in the system page
1204 tables. The workaround changes the TLB flushing routines to invalidate
1205 entries regardless of the ASID.
475d92fc 1206
1f0090a1 1207config PL310_ERRATA_727915
fa0ce403 1208 bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
1f0090a1
RK
1209 depends on CACHE_L2X0
1210 help
1211 PL310 implements the Clean & Invalidate by Way L2 cache maintenance
1212 operation (offset 0x7FC). This operation runs in background so that
1213 PL310 can handle normal accesses while it is in progress. Under very
1214 rare circumstances, due to this erratum, write data can be lost when
1215 PL310 treats a cacheable write transaction during a Clean &
1216 Invalidate by Way operation.
1217
475d92fc
WD
1218config ARM_ERRATA_743622
1219 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1220 depends on CPU_V7
62e4d357 1221 depends on !ARCH_MULTIPLATFORM
475d92fc
WD
1222 help
1223 This option enables the workaround for the 743622 Cortex-A9
efbc74ac 1224 (r2p*) erratum. Under very rare conditions, a faulty
475d92fc
WD
1225 optimisation in the Cortex-A9 Store Buffer may lead to data
1226 corruption. This workaround sets a specific bit in the diagnostic
1227 register of the Cortex-A9 which disables the Store Buffer
1228 optimisation, preventing the defect from occurring. This has no
1229 visible impact on the overall performance or power consumption of the
1230 processor.
1231
9a27c27c
WD
1232config ARM_ERRATA_751472
1233 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
ba90c516 1234 depends on CPU_V7
62e4d357 1235 depends on !ARCH_MULTIPLATFORM
9a27c27c
WD
1236 help
1237 This option enables the workaround for the 751472 Cortex-A9 (prior
1238 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
1239 completion of a following broadcasted operation if the second
1240 operation is received by a CPU before the ICIALLUIS has completed,
1241 potentially leading to corrupted entries in the cache or TLB.
1242
fa0ce403
WD
1243config PL310_ERRATA_753970
1244 bool "PL310 errata: cache sync operation may be faulty"
885028e4
SK
1245 depends on CACHE_PL310
1246 help
1247 This option enables the workaround for the 753970 PL310 (r3p0) erratum.
1248
1249 Under some condition the effect of cache sync operation on
1250 the store buffer still remains when the operation completes.
1251 This means that the store buffer is always asked to drain and
1252 this prevents it from merging any further writes. The workaround
1253 is to replace the normal offset of cache sync operation (0x730)
1254 by another offset targeting an unmapped PL310 register 0x740.
1255 This has the same effect as the cache sync operation: store buffer
1256 drain and waiting for all buffers empty.
1257
fcbdc5fe
WD
1258config ARM_ERRATA_754322
1259 bool "ARM errata: possible faulty MMU translations following an ASID switch"
1260 depends on CPU_V7
1261 help
1262 This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1263 r3p*) erratum. A speculative memory access may cause a page table walk
1264 which starts prior to an ASID switch but completes afterwards. This
1265 can populate the micro-TLB with a stale entry which may be hit with
1266 the new ASID. This workaround places two dsb instructions in the mm
1267 switching code so that no page table walks can cross the ASID switch.
1268
5dab26af
WD
1269config ARM_ERRATA_754327
1270 bool "ARM errata: no automatic Store Buffer drain"
1271 depends on CPU_V7 && SMP
1272 help
1273 This option enables the workaround for the 754327 Cortex-A9 (prior to
1274 r2p0) erratum. The Store Buffer does not have any automatic draining
1275 mechanism and therefore a livelock may occur if an external agent
1276 continuously polls a memory location waiting to observe an update.
1277 This workaround defines cpu_relax() as smp_mb(), preventing correctly
1278 written polling loops from denying visibility of updates to memory.
1279
145e10e1
CM
1280config ARM_ERRATA_364296
1281 bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
1282 depends on CPU_V6 && !SMP
1283 help
1284 This options enables the workaround for the 364296 ARM1136
1285 r0p2 erratum (possible cache data corruption with
1286 hit-under-miss enabled). It sets the undocumented bit 31 in
1287 the auxiliary control register and the FI bit in the control
1288 register, thus disabling hit-under-miss without putting the
1289 processor into full low interrupt latency mode. ARM11MPCore
1290 is not affected.
1291
f630c1bd
WD
1292config ARM_ERRATA_764369
1293 bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1294 depends on CPU_V7 && SMP
1295 help
1296 This option enables the workaround for erratum 764369
1297 affecting Cortex-A9 MPCore with two or more processors (all
1298 current revisions). Under certain timing circumstances, a data
1299 cache line maintenance operation by MVA targeting an Inner
1300 Shareable memory region may fail to proceed up to either the
1301 Point of Coherency or to the Point of Unification of the
1302 system. This workaround adds a DSB instruction before the
1303 relevant cache maintenance functions and sets a specific bit
1304 in the diagnostic control register of the SCU.
1305
11ed0ba1
WD
1306config PL310_ERRATA_769419
1307 bool "PL310 errata: no automatic Store Buffer drain"
1308 depends on CACHE_L2X0
1309 help
1310 On revisions of the PL310 prior to r3p2, the Store Buffer does
1311 not automatically drain. This can cause normal, non-cacheable
1312 writes to be retained when the memory system is idle, leading
1313 to suboptimal I/O performance for drivers using coherent DMA.
1314 This option adds a write barrier to the cpu_idle loop so that,
1315 on systems with an outer cache, the store buffer is drained
1316 explicitly.
1317
7253b85c
SH
1318config ARM_ERRATA_775420
1319 bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
1320 depends on CPU_V7
1321 help
1322 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
1323 r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
1324 operation aborts with MMU exception, it might cause the processor
1325 to deadlock. This workaround puts DSB before executing ISB if
1326 an abort may occur on cache maintenance.
1327
93dc6887
CM
1328config ARM_ERRATA_798181
1329 bool "ARM errata: TLBI/DSB failure on Cortex-A15"
1330 depends on CPU_V7 && SMP
1331 help
1332 On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
1333 adequately shooting down all use of the old entries. This
1334 option enables the Linux kernel workaround for this erratum
1335 which sends an IPI to the CPUs that are running the same ASID
1336 as the one being invalidated.
1337
1da177e4
LT
1338endmenu
1339
1340source "arch/arm/common/Kconfig"
1341
1da177e4
LT
1342menu "Bus support"
1343
1344config ARM_AMBA
1345 bool
1346
1347config ISA
1348 bool
1da177e4
LT
1349 help
1350 Find out whether you have ISA slots on your motherboard. ISA is the
1351 name of a bus system, i.e. the way the CPU talks to the other stuff
1352 inside your box. Other bus systems are PCI, EISA, MicroChannel
1353 (MCA) or VESA. ISA is an older system, now being displaced by PCI;
1354 newer boards don't support it. If you have ISA, say Y, otherwise N.
1355
065909b9 1356# Select ISA DMA controller support
1da177e4
LT
1357config ISA_DMA
1358 bool
065909b9 1359 select ISA_DMA_API
1da177e4 1360
065909b9 1361# Select ISA DMA interface
5cae841b
AV
1362config ISA_DMA_API
1363 bool
5cae841b 1364
1da177e4 1365config PCI
0b05da72 1366 bool "PCI support" if MIGHT_HAVE_PCI
1da177e4
LT
1367 help
1368 Find out whether you have a PCI motherboard. PCI is the name of a
1369 bus system, i.e. the way the CPU talks to the other stuff inside
1370 your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
1371 VESA. If you have PCI, say Y, otherwise N.
1372
52882173
AV
1373config PCI_DOMAINS
1374 bool
1375 depends on PCI
1376
b080ac8a
MRJ
1377config PCI_NANOENGINE
1378 bool "BSE nanoEngine PCI support"
1379 depends on SA1100_NANOENGINE
1380 help
1381 Enable PCI on the BSE nanoEngine board.
1382
36e23590
MW
1383config PCI_SYSCALL
1384 def_bool PCI
1385
1da177e4
LT
1386# Select the host bridge type
1387config PCI_HOST_VIA82C505
1388 bool
1389 depends on PCI && ARCH_SHARK
1390 default y
1391
a0113a99
MR
1392config PCI_HOST_ITE8152
1393 bool
1394 depends on PCI && MACH_ARMCORE
1395 default y
1396 select DMABOUNCE
1397
1da177e4
LT
1398source "drivers/pci/Kconfig"
1399
1400source "drivers/pcmcia/Kconfig"
1401
1402endmenu
1403
1404menu "Kernel Features"
1405
3b55658a
DM
1406config HAVE_SMP
1407 bool
1408 help
1409 This option should be selected by machines which have an SMP-
1410 capable CPU.
1411
1412 The only effect of this option is to make the SMP-related
1413 options available to the user for configuration.
1414
1da177e4 1415config SMP
bb2d8130 1416 bool "Symmetric Multi-Processing"
fbb4ddac 1417 depends on CPU_V6K || CPU_V7
bc28248e 1418 depends on GENERIC_CLOCKEVENTS
3b55658a 1419 depends on HAVE_SMP
9934ebb8 1420 depends on MMU
b1b3f49c 1421 select USE_GENERIC_SMP_HELPERS
1da177e4
LT
1422 help
1423 This enables support for systems with more than one CPU. If you have
1424 a system with only one CPU, like most personal computers, say N. If
1425 you have a system with more than one CPU, say Y.
1426
1427 If you say N here, the kernel will run on single and multiprocessor
1428 machines, but will use only one CPU of a multiprocessor machine. If
1429 you say Y here, the kernel will run on many, but not all, single
1430 processor machines. On a single processor machine, the kernel will
1431 run faster if you say N here.
1432
395cf969 1433 See also <file:Documentation/x86/i386/IO-APIC.txt>,
1da177e4 1434 <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
50a23e6e 1435 <http://tldp.org/HOWTO/SMP-HOWTO.html>.
1da177e4
LT
1436
1437 If you don't know what to do here, say N.
1438
f00ec48f
RK
1439config SMP_ON_UP
1440 bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
4d2692a7 1441 depends on SMP && !XIP_KERNEL
f00ec48f
RK
1442 default y
1443 help
1444 SMP kernels contain instructions which fail on non-SMP processors.
1445 Enabling this option allows the kernel to modify itself to make
1446 these instructions safe. Disabling it allows about 1K of space
1447 savings.
1448
1449 If you don't know what to do here, say Y.
1450
c9018aab
VG
1451config ARM_CPU_TOPOLOGY
1452 bool "Support cpu topology definition"
1453 depends on SMP && CPU_V7
1454 default y
1455 help
1456 Support ARM cpu topology definition. The MPIDR register defines
1457 affinity between processors which is then used to describe the cpu
1458 topology of an ARM System.
1459
1460config SCHED_MC
1461 bool "Multi-core scheduler support"
1462 depends on ARM_CPU_TOPOLOGY
1463 help
1464 Multi-core scheduler support improves the CPU scheduler's decision
1465 making when dealing with multi-core CPU chips at a cost of slightly
1466 increased overhead in some places. If unsure say N here.
1467
1468config SCHED_SMT
1469 bool "SMT scheduler support"
1470 depends on ARM_CPU_TOPOLOGY
1471 help
1472 Improves the CPU scheduler's decision making when dealing with
1473 MultiThreading at a cost of slightly increased overhead in some
1474 places. If unsure say N here.
1475
a8cbcd92
RK
1476config HAVE_ARM_SCU
1477 bool
a8cbcd92
RK
1478 help
1479 This option enables support for the ARM system coherency unit
1480
8a4da6e3 1481config HAVE_ARM_ARCH_TIMER
022c03a2
MZ
1482 bool "Architected timer support"
1483 depends on CPU_V7
8a4da6e3 1484 select ARM_ARCH_TIMER
022c03a2
MZ
1485 help
1486 This option enables support for the ARM architected timer
1487
f32f4ce2
RK
1488config HAVE_ARM_TWD
1489 bool
1490 depends on SMP
da4a686a 1491 select CLKSRC_OF if OF
f32f4ce2
RK
1492 help
1493 This options enables support for the ARM timer and watchdog unit
1494
e8db288e
NP
1495config MCPM
1496 bool "Multi-Cluster Power Management"
1497 depends on CPU_V7 && SMP
1498 help
1499 This option provides the common power management infrastructure
1500 for (multi-)cluster based systems, such as big.LITTLE based
1501 systems.
1502
8d5796d2
LB
1503choice
1504 prompt "Memory split"
1505 default VMSPLIT_3G
1506 help
1507 Select the desired split between kernel and user memory.
1508
1509 If you are not absolutely sure what you are doing, leave this
1510 option alone!
1511
1512 config VMSPLIT_3G
1513 bool "3G/1G user/kernel split"
1514 config VMSPLIT_2G
1515 bool "2G/2G user/kernel split"
1516 config VMSPLIT_1G
1517 bool "1G/3G user/kernel split"
1518endchoice
1519
1520config PAGE_OFFSET
1521 hex
1522 default 0x40000000 if VMSPLIT_1G
1523 default 0x80000000 if VMSPLIT_2G
1524 default 0xC0000000
1525
1da177e4
LT
1526config NR_CPUS
1527 int "Maximum number of CPUs (2-32)"
1528 range 2 32
1529 depends on SMP
1530 default "4"
1531
a054a811 1532config HOTPLUG_CPU
00b7dede
RK
1533 bool "Support for hot-pluggable CPUs"
1534 depends on SMP && HOTPLUG
a054a811
RK
1535 help
1536 Say Y here to experiment with turning CPUs off and on. CPUs
1537 can be controlled through /sys/devices/system/cpu.
1538
2bdd424f
WD
1539config ARM_PSCI
1540 bool "Support for the ARM Power State Coordination Interface (PSCI)"
1541 depends on CPU_V7
1542 help
1543 Say Y here if you want Linux to communicate with system firmware
1544 implementing the PSCI specification for CPU-centric power
1545 management operations described in ARM document number ARM DEN
1546 0022A ("Power State Coordination Interface System Software on
1547 ARM processors").
1548
37ee16ae
RK
1549config LOCAL_TIMERS
1550 bool "Use local timer interrupts"
971acb9b 1551 depends on SMP
37ee16ae
RK
1552 default y
1553 help
1554 Enable support for local timers on SMP platforms, rather then the
1555 legacy IPI broadcast method. Local timers allows the system
1556 accounting to be spread across the timer interval, preventing a
1557 "thundering herd" at every timer tick.
1558
2a6ad871
MR
1559# The GPIO number here must be sorted by descending number. In case of
1560# a multiplatform kernel, we just want the highest value required by the
1561# selected platforms.
44986ab0
PDSN
1562config ARCH_NR_GPIO
1563 int
3dea19e8 1564 default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
39f47d9f 1565 default 512 if SOC_OMAP5
828989ad 1566 default 512 if ARCH_KEYSTONE
06b851e5 1567 default 392 if ARCH_U8500
01bb914c
TP
1568 default 352 if ARCH_VT8500
1569 default 288 if ARCH_SUNXI
2a6ad871 1570 default 264 if MACH_H4700
44986ab0
PDSN
1571 default 0
1572 help
1573 Maximum number of GPIOs in the system.
1574
1575 If unsure, leave the default value.
1576
d45a398f 1577source kernel/Kconfig.preempt
1da177e4 1578
f8065813
RK
1579config HZ
1580 int
b130d5c2 1581 default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \
a73ddc61 1582 ARCH_S5PV210 || ARCH_EXYNOS4
5248c657 1583 default AT91_TIMER_HZ if ARCH_AT91
5da3e714 1584 default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
f8065813
RK
1585 default 100
1586
b28748fb
RK
1587config SCHED_HRTICK
1588 def_bool HIGH_RES_TIMERS
1589
16c79651 1590config THUMB2_KERNEL
bc7dea00 1591 bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
4477ca45 1592 depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K
bc7dea00 1593 default y if CPU_THUMBONLY
16c79651
CM
1594 select AEABI
1595 select ARM_ASM_UNIFIED
89bace65 1596 select ARM_UNWIND
16c79651
CM
1597 help
1598 By enabling this option, the kernel will be compiled in
1599 Thumb-2 mode. A compiler/assembler that understand the unified
1600 ARM-Thumb syntax is needed.
1601
1602 If unsure, say N.
1603
6f685c5c
DM
1604config THUMB2_AVOID_R_ARM_THM_JUMP11
1605 bool "Work around buggy Thumb-2 short branch relocations in gas"
1606 depends on THUMB2_KERNEL && MODULES
1607 default y
1608 help
1609 Various binutils versions can resolve Thumb-2 branches to
1610 locally-defined, preemptible global symbols as short-range "b.n"
1611 branch instructions.
1612
1613 This is a problem, because there's no guarantee the final
1614 destination of the symbol, or any candidate locations for a
1615 trampoline, are within range of the branch. For this reason, the
1616 kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
1617 relocation in modules at all, and it makes little sense to add
1618 support.
1619
1620 The symptom is that the kernel fails with an "unsupported
1621 relocation" error when loading some modules.
1622
1623 Until fixed tools are available, passing
1624 -fno-optimize-sibling-calls to gcc should prevent gcc generating
1625 code which hits this problem, at the cost of a bit of extra runtime
1626 stack usage in some cases.
1627
1628 The problem is described in more detail at:
1629 https://bugs.launchpad.net/binutils-linaro/+bug/725126
1630
1631 Only Thumb-2 kernels are affected.
1632
1633 Unless you are sure your tools don't have this problem, say Y.
1634
0becb088
CM
1635config ARM_ASM_UNIFIED
1636 bool
1637
704bdda0
NP
1638config AEABI
1639 bool "Use the ARM EABI to compile the kernel"
1640 help
1641 This option allows for the kernel to be compiled using the latest
1642 ARM ABI (aka EABI). This is only useful if you are using a user
1643 space environment that is also compiled with EABI.
1644
1645 Since there are major incompatibilities between the legacy ABI and
1646 EABI, especially with regard to structure member alignment, this
1647 option also changes the kernel syscall calling convention to
1648 disambiguate both ABIs and allow for backward compatibility support
1649 (selected with CONFIG_OABI_COMPAT).
1650
1651 To use this you need GCC version 4.0.0 or later.
1652
6c90c872 1653config OABI_COMPAT
a73a3ff1 1654 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
d6f94fa0 1655 depends on AEABI && !THUMB2_KERNEL
6c90c872
NP
1656 default y
1657 help
1658 This option preserves the old syscall interface along with the
1659 new (ARM EABI) one. It also provides a compatibility layer to
1660 intercept syscalls that have structure arguments which layout
1661 in memory differs between the legacy ABI and the new ARM EABI
1662 (only for non "thumb" binaries). This option adds a tiny
1663 overhead to all syscalls and produces a slightly larger kernel.
1664 If you know you'll be using only pure EABI user space then you
1665 can say N here. If this option is not selected and you attempt
1666 to execute a legacy ABI binary then the result will be
1667 UNPREDICTABLE (in fact it can be predicted that it won't work
1668 at all). If in doubt say Y.
1669
eb33575c 1670config ARCH_HAS_HOLES_MEMORYMODEL
e80d6a24 1671 bool
e80d6a24 1672
05944d74
RK
1673config ARCH_SPARSEMEM_ENABLE
1674 bool
1675
07a2f737
RK
1676config ARCH_SPARSEMEM_DEFAULT
1677 def_bool ARCH_SPARSEMEM_ENABLE
1678
05944d74 1679config ARCH_SELECT_MEMORY_MODEL
be370302 1680 def_bool ARCH_SPARSEMEM_ENABLE
c80d79d7 1681
7b7bf499
WD
1682config HAVE_ARCH_PFN_VALID
1683 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
1684
053a96ca 1685config HIGHMEM
e8db89a2
RK
1686 bool "High Memory Support"
1687 depends on MMU
053a96ca
NP
1688 help
1689 The address space of ARM processors is only 4 Gigabytes large
1690 and it has to accommodate user address space, kernel address
1691 space as well as some memory mapped IO. That means that, if you
1692 have a large amount of physical memory and/or IO, not all of the
1693 memory can be "permanently mapped" by the kernel. The physical
1694 memory that is not permanently mapped is called "high memory".
1695
1696 Depending on the selected kernel/user memory split, minimum
1697 vmalloc space and actual amount of RAM, you may not need this
1698 option which should result in a slightly faster kernel.
1699
1700 If unsure, say n.
1701
65cec8e3
RK
1702config HIGHPTE
1703 bool "Allocate 2nd-level pagetables from highmem"
1704 depends on HIGHMEM
65cec8e3 1705
1b8873a0
JI
1706config HW_PERF_EVENTS
1707 bool "Enable hardware performance counter support for perf events"
f0d1bc47 1708 depends on PERF_EVENTS
1b8873a0
JI
1709 default y
1710 help
1711 Enable hardware performance counter support for perf events. If
1712 disabled, perf events will use software events only.
1713
3f22ab27
DH
1714source "mm/Kconfig"
1715
c1b2d970
MD
1716config FORCE_MAX_ZONEORDER
1717 int "Maximum zone order" if ARCH_SHMOBILE
1718 range 11 64 if ARCH_SHMOBILE
898f08e1 1719 default "12" if SOC_AM33XX
c1b2d970
MD
1720 default "9" if SA1111
1721 default "11"
1722 help
1723 The kernel memory allocator divides physically contiguous memory
1724 blocks into "zones", where each zone is a power of two number of
1725 pages. This option selects the largest power of two that the kernel
1726 keeps in the memory allocator. If you need to allocate very large
1727 blocks of physically contiguous memory, then you may need to
1728 increase this value.
1729
1730 This config option is actually maximum order plus one. For example,
1731 a value of 11 means that the largest free memory block is 2^10 pages.
1732
1da177e4
LT
1733config ALIGNMENT_TRAP
1734 bool
f12d0d7c 1735 depends on CPU_CP15_MMU
1da177e4 1736 default y if !ARCH_EBSA110
e119bfff 1737 select HAVE_PROC_CPU if PROC_FS
1da177e4 1738 help
84eb8d06 1739 ARM processors cannot fetch/store information which is not
1da177e4
LT
1740 naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1741 address divisible by 4. On 32-bit ARM processors, these non-aligned
1742 fetch/store instructions will be emulated in software if you say
1743 here, which has a severe performance impact. This is necessary for
1744 correct operation of some network protocols. With an IP-only
1745 configuration it is safe to say N, otherwise say Y.
1746
39ec58f3 1747config UACCESS_WITH_MEMCPY
38ef2ad5
LW
1748 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
1749 depends on MMU
39ec58f3
LB
1750 default y if CPU_FEROCEON
1751 help
1752 Implement faster copy_to_user and clear_user methods for CPU
1753 cores where a 8-word STM instruction give significantly higher
1754 memory write throughput than a sequence of individual 32bit stores.
1755
1756 A possible side effect is a slight increase in scheduling latency
1757 between threads sharing the same address space if they invoke
1758 such copy operations with large buffers.
1759
1760 However, if the CPU data cache is using a write-allocate mode,
1761 this option is unlikely to provide any performance gain.
1762
70c70d97
NP
1763config SECCOMP
1764 bool
1765 prompt "Enable seccomp to safely compute untrusted bytecode"
1766 ---help---
1767 This kernel feature is useful for number crunching applications
1768 that may need to compute untrusted bytecode during their
1769 execution. By using pipes or other transports made available to
1770 the process as file descriptors supporting the read/write
1771 syscalls, it's possible to isolate those applications in
1772 their own address space using seccomp. Once seccomp is
1773 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1774 and the task is only allowed to execute a few safe syscalls
1775 defined by each seccomp mode.
1776
c743f380
NP
1777config CC_STACKPROTECTOR
1778 bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
1779 help
1780 This option turns on the -fstack-protector GCC feature. This
1781 feature puts, at the beginning of functions, a canary value on
1782 the stack just before the return address, and validates
1783 the value just before actually returning. Stack based buffer
1784 overflows (that need to overwrite this return address) now also
1785 overwrite the canary, which gets detected and the attack is then
1786 neutralized via a kernel panic.
1787 This feature requires gcc version 4.2 or above.
1788
eff8d644
SS
1789config XEN_DOM0
1790 def_bool y
1791 depends on XEN
1792
1793config XEN
1794 bool "Xen guest support on ARM (EXPERIMENTAL)"
85323a99 1795 depends on ARM && AEABI && OF
f880b67d 1796 depends on CPU_V7 && !CPU_V6
85323a99 1797 depends on !GENERIC_ATOMIC64
17b7ab80 1798 select ARM_PSCI
eff8d644
SS
1799 help
1800 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1801
1da177e4
LT
1802endmenu
1803
1804menu "Boot options"
1805
9eb8f674
GL
1806config USE_OF
1807 bool "Flattened Device Tree support"
b1b3f49c 1808 select IRQ_DOMAIN
9eb8f674
GL
1809 select OF
1810 select OF_EARLY_FLATTREE
1811 help
1812 Include support for flattened device tree machine descriptions.
1813
bd51e2f5
NP
1814config ATAGS
1815 bool "Support for the traditional ATAGS boot data passing" if USE_OF
1816 default y
1817 help
1818 This is the traditional way of passing data to the kernel at boot
1819 time. If you are solely relying on the flattened device tree (or
1820 the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1821 to remove ATAGS support from your kernel binary. If unsure,
1822 leave this to y.
1823
1824config DEPRECATED_PARAM_STRUCT
1825 bool "Provide old way to pass kernel parameters"
1826 depends on ATAGS
1827 help
1828 This was deprecated in 2001 and announced to live on for 5 years.
1829 Some old boot loaders still use this way.
1830
1da177e4
LT
1831# Compressed boot loader in ROM. Yes, we really want to ask about
1832# TEXT and BSS so we preserve their values in the config files.
1833config ZBOOT_ROM_TEXT
1834 hex "Compressed ROM boot loader base address"
1835 default "0"
1836 help
1837 The physical address at which the ROM-able zImage is to be
1838 placed in the target. Platforms which normally make use of
1839 ROM-able zImage formats normally set this to a suitable
1840 value in their defconfig file.
1841
1842 If ZBOOT_ROM is not enabled, this has no effect.
1843
1844config ZBOOT_ROM_BSS
1845 hex "Compressed ROM boot loader BSS address"
1846 default "0"
1847 help
f8c440b2
DF
1848 The base address of an area of read/write memory in the target
1849 for the ROM-able zImage which must be available while the
1850 decompressor is running. It must be large enough to hold the
1851 entire decompressed kernel plus an additional 128 KiB.
1852 Platforms which normally make use of ROM-able zImage formats
1853 normally set this to a suitable value in their defconfig file.
1da177e4
LT
1854
1855 If ZBOOT_ROM is not enabled, this has no effect.
1856
1857config ZBOOT_ROM
1858 bool "Compressed boot loader in ROM/flash"
1859 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
1860 help
1861 Say Y here if you intend to execute your compressed kernel image
1862 (zImage) directly from ROM or flash. If unsure, say N.
1863
090ab3ff
SH
1864choice
1865 prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
d6f94fa0 1866 depends on ZBOOT_ROM && ARCH_SH7372
090ab3ff
SH
1867 default ZBOOT_ROM_NONE
1868 help
1869 Include experimental SD/MMC loading code in the ROM-able zImage.
59bf8964 1870 With this enabled it is possible to write the ROM-able zImage
090ab3ff
SH
1871 kernel image to an MMC or SD card and boot the kernel straight
1872 from the reset vector. At reset the processor Mask ROM will load
59bf8964 1873 the first part of the ROM-able zImage which in turn loads the
090ab3ff
SH
1874 rest the kernel image to RAM.
1875
1876config ZBOOT_ROM_NONE
1877 bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
1878 help
1879 Do not load image from SD or MMC
1880
f45b1149
SH
1881config ZBOOT_ROM_MMCIF
1882 bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
f45b1149 1883 help
090ab3ff
SH
1884 Load image from MMCIF hardware block.
1885
1886config ZBOOT_ROM_SH_MOBILE_SDHI
1887 bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
1888 help
1889 Load image from SDHI hardware block
1890
1891endchoice
f45b1149 1892
e2a6a3aa
JB
1893config ARM_APPENDED_DTB
1894 bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
d6f94fa0 1895 depends on OF && !ZBOOT_ROM
e2a6a3aa
JB
1896 help
1897 With this option, the boot code will look for a device tree binary
1898 (DTB) appended to zImage
1899 (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1900
1901 This is meant as a backward compatibility convenience for those
1902 systems with a bootloader that can't be upgraded to accommodate
1903 the documented boot protocol using a device tree.
1904
1905 Beware that there is very little in terms of protection against
1906 this option being confused by leftover garbage in memory that might
1907 look like a DTB header after a reboot if no actual DTB is appended
1908 to zImage. Do not leave this option active in a production kernel
1909 if you don't intend to always append a DTB. Proper passing of the
1910 location into r2 of a bootloader provided DTB is always preferable
1911 to this option.
1912
b90b9a38
NP
1913config ARM_ATAG_DTB_COMPAT
1914 bool "Supplement the appended DTB with traditional ATAG information"
1915 depends on ARM_APPENDED_DTB
1916 help
1917 Some old bootloaders can't be updated to a DTB capable one, yet
1918 they provide ATAGs with memory configuration, the ramdisk address,
1919 the kernel cmdline string, etc. Such information is dynamically
1920 provided by the bootloader and can't always be stored in a static
1921 DTB. To allow a device tree enabled kernel to be used with such
1922 bootloaders, this option allows zImage to extract the information
1923 from the ATAG list and store it at run time into the appended DTB.
1924
d0f34a11
GR
1925choice
1926 prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
1927 default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1928
1929config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1930 bool "Use bootloader kernel arguments if available"
1931 help
1932 Uses the command-line options passed by the boot loader instead of
1933 the device tree bootargs property. If the boot loader doesn't provide
1934 any, the device tree bootargs property will be used.
1935
1936config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
1937 bool "Extend with bootloader kernel arguments"
1938 help
1939 The command-line arguments provided by the boot loader will be
1940 appended to the the device tree bootargs property.
1941
1942endchoice
1943
1da177e4
LT
1944config CMDLINE
1945 string "Default kernel command string"
1946 default ""
1947 help
1948 On some architectures (EBSA110 and CATS), there is currently no way
1949 for the boot loader to pass arguments to the kernel. For these
1950 architectures, you should supply some command-line options at build
1951 time by entering them here. As a minimum, you should specify the
1952 memory size and the root device (e.g., mem=64M root=/dev/nfs).
1953
4394c124
VB
1954choice
1955 prompt "Kernel command line type" if CMDLINE != ""
1956 default CMDLINE_FROM_BOOTLOADER
bd51e2f5 1957 depends on ATAGS
4394c124
VB
1958
1959config CMDLINE_FROM_BOOTLOADER
1960 bool "Use bootloader kernel arguments if available"
1961 help
1962 Uses the command-line options passed by the boot loader. If
1963 the boot loader doesn't provide any, the default kernel command
1964 string provided in CMDLINE will be used.
1965
1966config CMDLINE_EXTEND
1967 bool "Extend bootloader kernel arguments"
1968 help
1969 The command-line arguments provided by the boot loader will be
1970 appended to the default kernel command string.
1971
92d2040d
AH
1972config CMDLINE_FORCE
1973 bool "Always use the default kernel command string"
92d2040d
AH
1974 help
1975 Always use the default kernel command string, even if the boot
1976 loader passes other arguments to the kernel.
1977 This is useful if you cannot or don't want to change the
1978 command-line options your boot loader passes to the kernel.
4394c124 1979endchoice
92d2040d 1980
1da177e4
LT
1981config XIP_KERNEL
1982 bool "Kernel Execute-In-Place from ROM"
387798b3 1983 depends on !ZBOOT_ROM && !ARM_LPAE && !ARCH_MULTIPLATFORM
1da177e4
LT
1984 help
1985 Execute-In-Place allows the kernel to run from non-volatile storage
1986 directly addressable by the CPU, such as NOR flash. This saves RAM
1987 space since the text section of the kernel is not loaded from flash
1988 to RAM. Read-write sections, such as the data section and stack,
1989 are still copied to RAM. The XIP kernel is not compressed since
1990 it has to run directly from flash, so it will take more space to
1991 store it. The flash address used to link the kernel object files,
1992 and for storing it, is configuration dependent. Therefore, if you
1993 say Y here, you must know the proper physical address where to
1994 store the kernel image depending on your own flash memory usage.
1995
1996 Also note that the make target becomes "make xipImage" rather than
1997 "make zImage" or "make Image". The final kernel binary to put in
1998 ROM memory will be arch/arm/boot/xipImage.
1999
2000 If unsure, say N.
2001
2002config XIP_PHYS_ADDR
2003 hex "XIP Kernel Physical Location"
2004 depends on XIP_KERNEL
2005 default "0x00080000"
2006 help
2007 This is the physical address in your flash memory the kernel will
2008 be linked for and stored to. This address is dependent on your
2009 own flash usage.
2010
c587e4a6
RP
2011config KEXEC
2012 bool "Kexec system call (EXPERIMENTAL)"
d6f94fa0 2013 depends on (!SMP || HOTPLUG_CPU)
c587e4a6
RP
2014 help
2015 kexec is a system call that implements the ability to shutdown your
2016 current kernel, and to start another kernel. It is like a reboot
01dd2fbf 2017 but it is independent of the system firmware. And like a reboot
c587e4a6
RP
2018 you can start any kernel with it, not just Linux.
2019
2020 It is an ongoing process to be certain the hardware in a machine
2021 is properly shutdown, so do not be surprised if this code does not
2022 initially work for you. It may help to enable device hotplugging
2023 support.
2024
4cd9d6f7
RP
2025config ATAGS_PROC
2026 bool "Export atags in procfs"
bd51e2f5 2027 depends on ATAGS && KEXEC
b98d7291 2028 default y
4cd9d6f7
RP
2029 help
2030 Should the atags used to boot the kernel be exported in an "atags"
2031 file in procfs. Useful with kexec.
2032
cb5d39b3
MW
2033config CRASH_DUMP
2034 bool "Build kdump crash kernel (EXPERIMENTAL)"
cb5d39b3
MW
2035 help
2036 Generate crash dump after being started by kexec. This should
2037 be normally only set in special crash dump kernels which are
2038 loaded in the main kernel with kexec-tools into a specially
2039 reserved region and then later executed after a crash by
2040 kdump/kexec. The crash dump kernel must be compiled to a
2041 memory address not used by the main kernel
2042
2043 For more details see Documentation/kdump/kdump.txt
2044
e69edc79
EM
2045config AUTO_ZRELADDR
2046 bool "Auto calculation of the decompressed kernel image address"
e1b31445 2047 depends on !ZBOOT_ROM
e69edc79
EM
2048 help
2049 ZRELADDR is the physical address where the decompressed kernel
2050 image will be placed. If AUTO_ZRELADDR is selected, the address
2051 will be determined at run-time by masking the current IP with
2052 0xf8000000. This assumes the zImage being placed in the first 128MB
2053 from start of memory.
2054
1da177e4
LT
2055endmenu
2056
ac9d7efc 2057menu "CPU Power Management"
1da177e4 2058
89c52ed4 2059if ARCH_HAS_CPUFREQ
1da177e4
LT
2060source "drivers/cpufreq/Kconfig"
2061
9d56c02a
BD
2062config CPU_FREQ_S3C
2063 bool
2064 help
2065 Internal configuration node for common cpufreq on Samsung SoC
2066
2067config CPU_FREQ_S3C24XX
4a50bfe3 2068 bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)"
d6f94fa0 2069 depends on ARCH_S3C24XX && CPU_FREQ
9d56c02a
BD
2070 select CPU_FREQ_S3C
2071 help
2072 This enables the CPUfreq driver for the Samsung S3C24XX family
2073 of CPUs.
2074
2075 For details, take a look at <file:Documentation/cpu-freq>.
2076
2077 If in doubt, say N.
2078
2079config CPU_FREQ_S3C24XX_PLL
4a50bfe3 2080 bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)"
d6f94fa0 2081 depends on CPU_FREQ_S3C24XX
9d56c02a
BD
2082 help
2083 Compile in support for changing the PLL frequency from the
2084 S3C24XX series CPUfreq driver. The PLL takes time to settle
2085 after a frequency change, so by default it is not enabled.
2086
2087 This also means that the PLL tables for the selected CPU(s) will
2088 be built which may increase the size of the kernel image.
2089
2090config CPU_FREQ_S3C24XX_DEBUG
2091 bool "Debug CPUfreq Samsung driver core"
2092 depends on CPU_FREQ_S3C24XX
2093 help
2094 Enable s3c_freq_dbg for the Samsung S3C CPUfreq core
2095
2096config CPU_FREQ_S3C24XX_IODEBUG
2097 bool "Debug CPUfreq Samsung driver IO timing"
2098 depends on CPU_FREQ_S3C24XX
2099 help
2100 Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core
2101
e6d197a6
BD
2102config CPU_FREQ_S3C24XX_DEBUGFS
2103 bool "Export debugfs for CPUFreq"
2104 depends on CPU_FREQ_S3C24XX && DEBUG_FS
2105 help
2106 Export status information via debugfs.
2107
1da177e4
LT
2108endif
2109
ac9d7efc
RK
2110source "drivers/cpuidle/Kconfig"
2111
2112endmenu
2113
1da177e4
LT
2114menu "Floating point emulation"
2115
2116comment "At least one emulation must be selected"
2117
2118config FPE_NWFPE
2119 bool "NWFPE math emulation"
593c252a 2120 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
1da177e4
LT
2121 ---help---
2122 Say Y to include the NWFPE floating point emulator in the kernel.
2123 This is necessary to run most binaries. Linux does not currently
2124 support floating point hardware so you need to say Y here even if
2125 your machine has an FPA or floating point co-processor podule.
2126
2127 You may say N here if you are going to load the Acorn FPEmulator
2128 early in the bootup.
2129
2130config FPE_NWFPE_XP
2131 bool "Support extended precision"
bedf142b 2132 depends on FPE_NWFPE
1da177e4
LT
2133 help
2134 Say Y to include 80-bit support in the kernel floating-point
2135 emulator. Otherwise, only 32 and 64-bit support is compiled in.
2136 Note that gcc does not generate 80-bit operations by default,
2137 so in most cases this option only enlarges the size of the
2138 floating point emulator without any good reason.
2139
2140 You almost surely want to say N here.
2141
2142config FPE_FASTFPE
2143 bool "FastFPE math emulation (EXPERIMENTAL)"
d6f94fa0 2144 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
1da177e4
LT
2145 ---help---
2146 Say Y here to include the FAST floating point emulator in the kernel.
2147 This is an experimental much faster emulator which now also has full
2148 precision for the mantissa. It does not support any exceptions.
2149 It is very simple, and approximately 3-6 times faster than NWFPE.
2150
2151 It should be sufficient for most programs. It may be not suitable
2152 for scientific calculations, but you have to check this for yourself.
2153 If you do not feel you need a faster FP emulation you should better
2154 choose NWFPE.
2155
2156config VFP
2157 bool "VFP-format floating point maths"
e399b1a4 2158 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
1da177e4
LT
2159 help
2160 Say Y to include VFP support code in the kernel. This is needed
2161 if your hardware includes a VFP unit.
2162
2163 Please see <file:Documentation/arm/VFP/release-notes.txt> for
2164 release notes and additional status information.
2165
2166 Say N if your target does not have VFP hardware.
2167
25ebee02
CM
2168config VFPv3
2169 bool
2170 depends on VFP
2171 default y if CPU_V7
2172
b5872db4
CM
2173config NEON
2174 bool "Advanced SIMD (NEON) Extension support"
2175 depends on VFPv3 && CPU_V7
2176 help
2177 Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2178 Extension.
2179
1da177e4
LT
2180endmenu
2181
2182menu "Userspace binary formats"
2183
2184source "fs/Kconfig.binfmt"
2185
2186config ARTHUR
2187 tristate "RISC OS personality"
704bdda0 2188 depends on !AEABI
1da177e4
LT
2189 help
2190 Say Y here to include the kernel code necessary if you want to run
2191 Acorn RISC OS/Arthur binaries under Linux. This code is still very
2192 experimental; if this sounds frightening, say N and sleep in peace.
2193 You can also say M here to compile this support as a module (which
2194 will be called arthur).
2195
2196endmenu
2197
2198menu "Power management options"
2199
eceab4ac 2200source "kernel/power/Kconfig"
1da177e4 2201
f4cb5700 2202config ARCH_SUSPEND_POSSIBLE
4b1082ca 2203 depends on !ARCH_S5PC100
6a786182 2204 depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \
3f5d0819 2205 CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
f4cb5700
JB
2206 def_bool y
2207
15e0d9e3
AB
2208config ARM_CPU_SUSPEND
2209 def_bool PM_SLEEP
2210
1da177e4
LT
2211endmenu
2212
d5950b43
SR
2213source "net/Kconfig"
2214
ac25150f 2215source "drivers/Kconfig"
1da177e4
LT
2216
2217source "fs/Kconfig"
2218
1da177e4
LT
2219source "arch/arm/Kconfig.debug"
2220
2221source "security/Kconfig"
2222
2223source "crypto/Kconfig"
2224
2225source "lib/Kconfig"
749cf76c
CD
2226
2227source "arch/arm/kvm/Kconfig"
This page took 1.11813 seconds and 5 git commands to generate.