ARM: S5PV210: Add DMC map_desc table for supporting DMC access
[deliverable/linux.git] / arch / arm / Kconfig
CommitLineData
1da177e4
LT
1#
2# For a description of the syntax of this configuration file,
3# see Documentation/kbuild/kconfig-language.txt.
4#
5
6mainmenu "Linux Kernel Configuration"
7
8config ARM
9 bool
10 default y
e17c6d56 11 select HAVE_AOUT
2064c946 12 select HAVE_IDE
2778f620 13 select HAVE_MEMBLOCK
12b824fb 14 select RTC_LIB
75e7153a 15 select SYS_SUPPORTS_APM_EMULATION
24b44a66 16 select GENERIC_ATOMIC64 if (!CPU_32v6K)
fe166148 17 select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
5cbad0eb 18 select HAVE_ARCH_KGDB
3f550096 19 select HAVE_KPROBES if (!XIP_KERNEL)
9edddaa2 20 select HAVE_KRETPROBES if (HAVE_KPROBES)
606576ce 21 select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
1fe53268 22 select HAVE_GENERIC_DMA_COHERENT
e7db7b42
AT
23 select HAVE_KERNEL_GZIP
24 select HAVE_KERNEL_LZO
6e8699f7 25 select HAVE_KERNEL_LZMA
7ada189f
JI
26 select HAVE_PERF_EVENTS
27 select PERF_USE_VMALLOC
e513f8bf 28 select HAVE_REGS_AND_STACK_ACCESS_API
1da177e4
LT
29 help
30 The ARM series is a line of low-power-consumption RISC chip designs
f6c8965a 31 licensed by ARM Ltd and targeted at embedded applications and
1da177e4 32 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
f6c8965a 33 manufactured, but legacy ARM-based PC hardware remains popular in
1da177e4
LT
34 Europe. There is an ARM Linux project with a web page at
35 <http://www.arm.linux.org.uk/>.
36
1a189b97
RK
37config HAVE_PWM
38 bool
39
75e7153a
RB
40config SYS_SUPPORTS_APM_EMULATION
41 bool
42
0a938b97
DB
43config GENERIC_GPIO
44 bool
0a938b97 45
5cfc8ee0
JS
46config ARCH_USES_GETTIMEOFFSET
47 bool
48 default n
746140c7 49
0567a0c0
KH
50config GENERIC_CLOCKEVENTS
51 bool
0567a0c0 52
a8655e83
CM
53config GENERIC_CLOCKEVENTS_BROADCAST
54 bool
55 depends on GENERIC_CLOCKEVENTS
5388a6b2 56 default y if SMP
a8655e83 57
bc581770
LW
58config HAVE_TCM
59 bool
60 select GENERIC_ALLOCATOR
61
e119bfff
RK
62config HAVE_PROC_CPU
63 bool
64
5ea81769
AV
65config NO_IOPORT
66 bool
5ea81769 67
1da177e4
LT
68config EISA
69 bool
70 ---help---
71 The Extended Industry Standard Architecture (EISA) bus was
72 developed as an open alternative to the IBM MicroChannel bus.
73
74 The EISA bus provided some of the features of the IBM MicroChannel
75 bus while maintaining backward compatibility with cards made for
76 the older ISA bus. The EISA bus saw limited use between 1988 and
77 1995 when it was made obsolete by the PCI bus.
78
79 Say Y here if you are building a kernel for an EISA-based machine.
80
81 Otherwise, say N.
82
83config SBUS
84 bool
85
86config MCA
87 bool
88 help
89 MicroChannel Architecture is found in some IBM PS/2 machines and
90 laptops. It is a bus system similar to PCI or ISA. See
91 <file:Documentation/mca.txt> (and especially the web page given
92 there) before attempting to build an MCA bus kernel.
93
4a2581a0
TG
94config GENERIC_HARDIRQS
95 bool
96 default y
97
f16fb1ec
RK
98config STACKTRACE_SUPPORT
99 bool
100 default y
101
f76e9154
NP
102config HAVE_LATENCYTOP_SUPPORT
103 bool
104 depends on !SMP
105 default y
106
f16fb1ec
RK
107config LOCKDEP_SUPPORT
108 bool
109 default y
110
7ad1bcb2
RK
111config TRACE_IRQFLAGS_SUPPORT
112 bool
113 default y
114
4a2581a0
TG
115config HARDIRQS_SW_RESEND
116 bool
117 default y
118
119config GENERIC_IRQ_PROBE
120 bool
121 default y
122
95c354fe
NP
123config GENERIC_LOCKBREAK
124 bool
125 default y
126 depends on SMP && PREEMPT
127
1da177e4
LT
128config RWSEM_GENERIC_SPINLOCK
129 bool
130 default y
131
132config RWSEM_XCHGADD_ALGORITHM
133 bool
134
f0d1b0b3
DH
135config ARCH_HAS_ILOG2_U32
136 bool
f0d1b0b3
DH
137
138config ARCH_HAS_ILOG2_U64
139 bool
f0d1b0b3 140
89c52ed4
BD
141config ARCH_HAS_CPUFREQ
142 bool
143 help
144 Internal node to signify that the ARCH has CPUFREQ support
145 and that the relevant menu configurations are displayed for
146 it.
147
b89c3b16
AM
148config GENERIC_HWEIGHT
149 bool
150 default y
151
1da177e4
LT
152config GENERIC_CALIBRATE_DELAY
153 bool
154 default y
155
a08b6b79
Z
156config ARCH_MAY_HAVE_PC_FDC
157 bool
158
5ac6da66
CL
159config ZONE_DMA
160 bool
5ac6da66 161
ccd7ab7f
FT
162config NEED_DMA_MAP_STATE
163 def_bool y
164
1da177e4
LT
165config GENERIC_ISA_DMA
166 bool
167
1da177e4
LT
168config FIQ
169 bool
170
034d2f5a
AV
171config ARCH_MTD_XIP
172 bool
173
60a752ef 174config GENERIC_HARDIRQS_NO__DO_IRQ
60a752ef
PZ
175 def_bool y
176
d6d502fa
KK
177config ARM_L1_CACHE_SHIFT_6
178 bool
179 help
180 Setting ARM L1 cache line size to 64 Bytes.
181
c760fc19
HC
182config VECTORS_BASE
183 hex
6afd6fae 184 default 0xffff0000 if MMU || CPU_HIGH_VECTOR
c760fc19
HC
185 default DRAM_BASE if REMAP_VECTORS_TO_RAM
186 default 0x00000000
187 help
188 The base address of exception vectors.
189
1da177e4
LT
190source "init/Kconfig"
191
dc52ddc0
MH
192source "kernel/Kconfig.freezer"
193
1da177e4
LT
194menu "System Type"
195
3c427975
HC
196config MMU
197 bool "MMU-based Paged Memory Management Support"
198 default y
199 help
200 Select if you want MMU-based virtualised addressing space
201 support by paged memory management. If unsure, say 'Y'.
202
ccf50e23
RK
203#
204# The "ARM system type" choice list is ordered alphabetically by option
205# text. Please add new entries in the option alphabetic order.
206#
1da177e4
LT
207choice
208 prompt "ARM system type"
6a0e2430 209 default ARCH_VERSATILE
1da177e4 210
4af6fee1
DS
211config ARCH_AAEC2000
212 bool "Agilent AAEC-2000 based"
c750815e 213 select CPU_ARM920T
4af6fee1 214 select ARM_AMBA
9483a578 215 select HAVE_CLK
5cfc8ee0 216 select ARCH_USES_GETTIMEOFFSET
4af6fee1
DS
217 help
218 This enables support for systems based on the Agilent AAEC-2000
219
220config ARCH_INTEGRATOR
221 bool "ARM Ltd. Integrator family"
222 select ARM_AMBA
89c52ed4 223 select ARCH_HAS_CPUFREQ
d72fbdf0 224 select COMMON_CLKDEV
c5a0adb5 225 select ICST
13edd86d 226 select GENERIC_CLOCKEVENTS
f4b8b319 227 select PLAT_VERSATILE
4af6fee1
DS
228 help
229 Support for ARM's Integrator platform.
230
231config ARCH_REALVIEW
232 bool "ARM Ltd. RealView family"
233 select ARM_AMBA
cf30fb4a 234 select COMMON_CLKDEV
c5a0adb5 235 select ICST
ae30ceac 236 select GENERIC_CLOCKEVENTS
eb7fffa3 237 select ARCH_WANT_OPTIONAL_GPIOLIB
f4b8b319 238 select PLAT_VERSATILE
e3887714 239 select ARM_TIMER_SP804
b56ba8aa 240 select GPIO_PL061 if GPIOLIB
4af6fee1
DS
241 help
242 This enables support for ARM Ltd RealView boards.
243
244config ARCH_VERSATILE
245 bool "ARM Ltd. Versatile family"
246 select ARM_AMBA
247 select ARM_VIC
71a06da0 248 select COMMON_CLKDEV
c5a0adb5 249 select ICST
89df1272 250 select GENERIC_CLOCKEVENTS
bbeddc43 251 select ARCH_WANT_OPTIONAL_GPIOLIB
f4b8b319 252 select PLAT_VERSATILE
e3887714 253 select ARM_TIMER_SP804
4af6fee1
DS
254 help
255 This enables support for ARM Ltd Versatile board.
256
ceade897
RK
257config ARCH_VEXPRESS
258 bool "ARM Ltd. Versatile Express family"
259 select ARCH_WANT_OPTIONAL_GPIOLIB
260 select ARM_AMBA
261 select ARM_TIMER_SP804
262 select COMMON_CLKDEV
263 select GENERIC_CLOCKEVENTS
ceade897
RK
264 select HAVE_CLK
265 select ICST
266 select PLAT_VERSATILE
267 help
268 This enables support for the ARM Ltd Versatile Express boards.
269
8fc5ffa0
AV
270config ARCH_AT91
271 bool "Atmel AT91"
f373e8c0 272 select ARCH_REQUIRE_GPIOLIB
93686ae8 273 select HAVE_CLK
4af6fee1 274 help
2b3b3516
AV
275 This enables support for systems based on the Atmel AT91RM9200,
276 AT91SAM9 and AT91CAP9 processors.
4af6fee1 277
ccf50e23
RK
278config ARCH_BCMRING
279 bool "Broadcom BCMRING"
280 depends on MMU
281 select CPU_V6
282 select ARM_AMBA
283 select COMMON_CLKDEV
ccf50e23
RK
284 select GENERIC_CLOCKEVENTS
285 select ARCH_WANT_OPTIONAL_GPIOLIB
286 help
287 Support for Broadcom's BCMRing platform.
288
1da177e4 289config ARCH_CLPS711X
4af6fee1 290 bool "Cirrus Logic CLPS711x/EP721x-based"
c750815e 291 select CPU_ARM720T
5cfc8ee0 292 select ARCH_USES_GETTIMEOFFSET
f999b8bd
MM
293 help
294 Support for Cirrus Logic 711x/721x based boards.
1da177e4 295
d94f944e
AV
296config ARCH_CNS3XXX
297 bool "Cavium Networks CNS3XXX family"
298 select CPU_V6
d94f944e
AV
299 select GENERIC_CLOCKEVENTS
300 select ARM_GIC
5f32f7a0 301 select PCI_DOMAINS if PCI
d94f944e
AV
302 help
303 Support for Cavium Networks CNS3XXX platform.
304
788c9700
RK
305config ARCH_GEMINI
306 bool "Cortina Systems Gemini"
307 select CPU_FA526
788c9700 308 select ARCH_REQUIRE_GPIOLIB
5cfc8ee0 309 select ARCH_USES_GETTIMEOFFSET
788c9700
RK
310 help
311 Support for the Cortina Systems Gemini family SoCs
312
1da177e4
LT
313config ARCH_EBSA110
314 bool "EBSA-110"
c750815e 315 select CPU_SA110
f7e68bbf 316 select ISA
c5eb2a2b 317 select NO_IOPORT
5cfc8ee0 318 select ARCH_USES_GETTIMEOFFSET
1da177e4
LT
319 help
320 This is an evaluation board for the StrongARM processor available
f6c8965a 321 from Digital. It has limited hardware on-board, including an
1da177e4
LT
322 Ethernet interface, two PCMCIA sockets, two serial ports and a
323 parallel port.
324
e7736d47
LB
325config ARCH_EP93XX
326 bool "EP93xx-based"
c750815e 327 select CPU_ARM920T
e7736d47
LB
328 select ARM_AMBA
329 select ARM_VIC
ae696fd5 330 select COMMON_CLKDEV
7444a72e 331 select ARCH_REQUIRE_GPIOLIB
eb33575c 332 select ARCH_HAS_HOLES_MEMORYMODEL
5cfc8ee0 333 select ARCH_USES_GETTIMEOFFSET
e7736d47
LB
334 help
335 This enables support for the Cirrus EP93xx series of CPUs.
336
1da177e4
LT
337config ARCH_FOOTBRIDGE
338 bool "FootBridge"
c750815e 339 select CPU_SA110
1da177e4 340 select FOOTBRIDGE
5cfc8ee0 341 select ARCH_USES_GETTIMEOFFSET
f999b8bd
MM
342 help
343 Support for systems based on the DC21285 companion chip
344 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
1da177e4 345
788c9700
RK
346config ARCH_MXC
347 bool "Freescale MXC/iMX-based"
788c9700 348 select GENERIC_CLOCKEVENTS
788c9700 349 select ARCH_REQUIRE_GPIOLIB
03e09cd8 350 select COMMON_CLKDEV
788c9700
RK
351 help
352 Support for Freescale MXC/iMX-based family of processors
353
7bd0f2f5 354config ARCH_STMP3XXX
355 bool "Freescale STMP3xxx"
356 select CPU_ARM926T
7bd0f2f5 357 select COMMON_CLKDEV
358 select ARCH_REQUIRE_GPIOLIB
7bd0f2f5 359 select GENERIC_CLOCKEVENTS
7bd0f2f5 360 select USB_ARCH_HAS_EHCI
361 help
362 Support for systems based on the Freescale 3xxx CPUs.
363
4af6fee1
DS
364config ARCH_NETX
365 bool "Hilscher NetX based"
c750815e 366 select CPU_ARM926T
4af6fee1 367 select ARM_VIC
2fcfe6b8 368 select GENERIC_CLOCKEVENTS
f999b8bd 369 help
4af6fee1
DS
370 This enables support for systems based on the Hilscher NetX Soc
371
372config ARCH_H720X
373 bool "Hynix HMS720x-based"
c750815e 374 select CPU_ARM720T
4af6fee1 375 select ISA_DMA_API
5cfc8ee0 376 select ARCH_USES_GETTIMEOFFSET
4af6fee1
DS
377 help
378 This enables support for systems based on the Hynix HMS720x
379
3b938be6
RK
380config ARCH_IOP13XX
381 bool "IOP13xx-based"
382 depends on MMU
c750815e 383 select CPU_XSC3
3b938be6
RK
384 select PLAT_IOP
385 select PCI
386 select ARCH_SUPPORTS_MSI
8d5796d2 387 select VMSPLIT_1G
3b938be6
RK
388 help
389 Support for Intel's IOP13XX (XScale) family of processors.
390
3f7e5815
LB
391config ARCH_IOP32X
392 bool "IOP32x-based"
a4f7e763 393 depends on MMU
c750815e 394 select CPU_XSCALE
7ae1f7ec 395 select PLAT_IOP
f7e68bbf 396 select PCI
bb2b180c 397 select ARCH_REQUIRE_GPIOLIB
f999b8bd 398 help
3f7e5815
LB
399 Support for Intel's 80219 and IOP32X (XScale) family of
400 processors.
401
402config ARCH_IOP33X
403 bool "IOP33x-based"
404 depends on MMU
c750815e 405 select CPU_XSCALE
7ae1f7ec 406 select PLAT_IOP
3f7e5815 407 select PCI
bb2b180c 408 select ARCH_REQUIRE_GPIOLIB
3f7e5815
LB
409 help
410 Support for Intel's IOP33X (XScale) family of processors.
1da177e4 411
3b938be6
RK
412config ARCH_IXP23XX
413 bool "IXP23XX-based"
a4f7e763 414 depends on MMU
c750815e 415 select CPU_XSC3
3b938be6 416 select PCI
5cfc8ee0 417 select ARCH_USES_GETTIMEOFFSET
f999b8bd 418 help
3b938be6 419 Support for Intel's IXP23xx (XScale) family of processors.
1da177e4
LT
420
421config ARCH_IXP2000
422 bool "IXP2400/2800-based"
a4f7e763 423 depends on MMU
c750815e 424 select CPU_XSCALE
f7e68bbf 425 select PCI
5cfc8ee0 426 select ARCH_USES_GETTIMEOFFSET
f999b8bd
MM
427 help
428 Support for Intel's IXP2400/2800 (XScale) family of processors.
1da177e4 429
3b938be6
RK
430config ARCH_IXP4XX
431 bool "IXP4xx-based"
a4f7e763 432 depends on MMU
c750815e 433 select CPU_XSCALE
8858e9af 434 select GENERIC_GPIO
3b938be6 435 select GENERIC_CLOCKEVENTS
485bdde7 436 select DMABOUNCE if PCI
c4713074 437 help
3b938be6 438 Support for Intel's IXP4XX (XScale) family of processors.
c4713074 439
edabd38e
SB
440config ARCH_DOVE
441 bool "Marvell Dove"
442 select PCI
edabd38e 443 select ARCH_REQUIRE_GPIOLIB
edabd38e
SB
444 select GENERIC_CLOCKEVENTS
445 select PLAT_ORION
446 help
447 Support for the Marvell Dove SoC 88AP510
448
651c74c7
SB
449config ARCH_KIRKWOOD
450 bool "Marvell Kirkwood"
c750815e 451 select CPU_FEROCEON
651c74c7 452 select PCI
a8865655 453 select ARCH_REQUIRE_GPIOLIB
651c74c7
SB
454 select GENERIC_CLOCKEVENTS
455 select PLAT_ORION
456 help
457 Support for the following Marvell Kirkwood series SoCs:
458 88F6180, 88F6192 and 88F6281.
459
777f9beb
LB
460config ARCH_LOKI
461 bool "Marvell Loki (88RC8480)"
c750815e 462 select CPU_FEROCEON
777f9beb
LB
463 select GENERIC_CLOCKEVENTS
464 select PLAT_ORION
465 help
466 Support for the Marvell Loki (88RC8480) SoC.
467
40805949
KW
468config ARCH_LPC32XX
469 bool "NXP LPC32XX"
470 select CPU_ARM926T
471 select ARCH_REQUIRE_GPIOLIB
472 select HAVE_IDE
473 select ARM_AMBA
474 select USB_ARCH_HAS_OHCI
475 select COMMON_CLKDEV
476 select GENERIC_TIME
477 select GENERIC_CLOCKEVENTS
478 help
479 Support for the NXP LPC32XX family of processors
480
794d15b2
SS
481config ARCH_MV78XX0
482 bool "Marvell MV78xx0"
c750815e 483 select CPU_FEROCEON
794d15b2 484 select PCI
a8865655 485 select ARCH_REQUIRE_GPIOLIB
794d15b2
SS
486 select GENERIC_CLOCKEVENTS
487 select PLAT_ORION
488 help
489 Support for the following Marvell MV78xx0 series SoCs:
490 MV781x0, MV782x0.
491
9dd0b194 492config ARCH_ORION5X
585cf175
TP
493 bool "Marvell Orion"
494 depends on MMU
c750815e 495 select CPU_FEROCEON
038ee083 496 select PCI
a8865655 497 select ARCH_REQUIRE_GPIOLIB
51cbff1d 498 select GENERIC_CLOCKEVENTS
69b02f6a 499 select PLAT_ORION
585cf175 500 help
9dd0b194 501 Support for the following Marvell Orion 5x series SoCs:
d2b2a6bb 502 Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
d323ade1 503 Orion-2 (5281), Orion-1-90 (6183).
585cf175 504
788c9700 505config ARCH_MMP
2f7e8fae 506 bool "Marvell PXA168/910/MMP2"
788c9700 507 depends on MMU
788c9700 508 select ARCH_REQUIRE_GPIOLIB
788c9700 509 select COMMON_CLKDEV
788c9700
RK
510 select GENERIC_CLOCKEVENTS
511 select TICK_ONESHOT
512 select PLAT_PXA
513 help
2f7e8fae 514 Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
788c9700
RK
515
516config ARCH_KS8695
517 bool "Micrel/Kendin KS8695"
518 select CPU_ARM922T
98830bc9 519 select ARCH_REQUIRE_GPIOLIB
5cfc8ee0 520 select ARCH_USES_GETTIMEOFFSET
788c9700
RK
521 help
522 Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
523 System-on-Chip devices.
524
525config ARCH_NS9XXX
526 bool "NetSilicon NS9xxx"
527 select CPU_ARM926T
528 select GENERIC_GPIO
788c9700
RK
529 select GENERIC_CLOCKEVENTS
530 select HAVE_CLK
531 help
532 Say Y here if you intend to run this kernel on a NetSilicon NS9xxx
533 System.
534
535 <http://www.digi.com/products/microprocessors/index.jsp>
536
537config ARCH_W90X900
538 bool "Nuvoton W90X900 CPU"
539 select CPU_ARM926T
c52d3d68 540 select ARCH_REQUIRE_GPIOLIB
0e4a34bb 541 select COMMON_CLKDEV
58b5369e 542 select GENERIC_CLOCKEVENTS
788c9700 543 help
a8bc4ead 544 Support for Nuvoton (Winbond logic dept.) ARM9 processor,
545 At present, the w90x900 has been renamed nuc900, regarding
546 the ARM series product line, you can login the following
547 link address to know more.
548
549 <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
550 ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
788c9700 551
a62e9030 552config ARCH_NUC93X
553 bool "Nuvoton NUC93X CPU"
554 select CPU_ARM926T
a62e9030 555 select COMMON_CLKDEV
556 help
557 Support for Nuvoton (Winbond logic dept.) NUC93X MCU,The NUC93X is a
558 low-power and high performance MPEG-4/JPEG multimedia controller chip.
559
c5f80065
EG
560config ARCH_TEGRA
561 bool "NVIDIA Tegra"
562 select GENERIC_TIME
563 select GENERIC_CLOCKEVENTS
564 select GENERIC_GPIO
565 select HAVE_CLK
d8611961 566 select COMMON_CLKDEV
c5f80065
EG
567 select ARCH_HAS_BARRIERS if CACHE_L2X0
568 help
569 This enables support for NVIDIA Tegra based systems (Tegra APX,
570 Tegra 6xx and Tegra 2 series).
571
4af6fee1
DS
572config ARCH_PNX4008
573 bool "Philips Nexperia PNX4008 Mobile"
c750815e 574 select CPU_ARM926T
6985a5ad 575 select COMMON_CLKDEV
5cfc8ee0 576 select ARCH_USES_GETTIMEOFFSET
4af6fee1
DS
577 help
578 This enables support for Philips PNX4008 mobile platform.
579
1da177e4 580config ARCH_PXA
2c8086a5 581 bool "PXA2xx/PXA3xx-based"
a4f7e763 582 depends on MMU
034d2f5a 583 select ARCH_MTD_XIP
89c52ed4 584 select ARCH_HAS_CPUFREQ
8c3abc7d 585 select COMMON_CLKDEV
7444a72e 586 select ARCH_REQUIRE_GPIOLIB
981d0f39 587 select GENERIC_CLOCKEVENTS
a88264c2 588 select TICK_ONESHOT
bd5ce433 589 select PLAT_PXA
f999b8bd 590 help
2c8086a5 591 Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
1da177e4 592
788c9700
RK
593config ARCH_MSM
594 bool "Qualcomm MSM"
4b536b8d 595 select HAVE_CLK
49cbe786 596 select GENERIC_CLOCKEVENTS
923a081c 597 select ARCH_REQUIRE_GPIOLIB
49cbe786 598 help
4b53eb4f
DW
599 Support for Qualcomm MSM/QSD based systems. This runs on the
600 apps processor of the MSM/QSD and depends on a shared memory
601 interface to the modem processor which runs the baseband
602 stack and controls some vital subsystems
603 (clock and power control, etc).
49cbe786 604
c793c1b0
MD
605config ARCH_SHMOBILE
606 bool "Renesas SH-Mobile"
607 help
608 Support for Renesas's SH-Mobile ARM platforms
609
1da177e4
LT
610config ARCH_RPC
611 bool "RiscPC"
612 select ARCH_ACORN
613 select FIQ
614 select TIMER_ACORN
a08b6b79 615 select ARCH_MAY_HAVE_PC_FDC
341eb781 616 select HAVE_PATA_PLATFORM
065909b9 617 select ISA_DMA_API
5ea81769 618 select NO_IOPORT
07f841b7 619 select ARCH_SPARSEMEM_ENABLE
5cfc8ee0 620 select ARCH_USES_GETTIMEOFFSET
1da177e4
LT
621 help
622 On the Acorn Risc-PC, Linux can support the internal IDE disk and
623 CD-ROM interface, serial and parallel port, and the floppy drive.
624
625config ARCH_SA1100
626 bool "SA1100-based"
c750815e 627 select CPU_SA1100
f7e68bbf 628 select ISA
05944d74 629 select ARCH_SPARSEMEM_ENABLE
034d2f5a 630 select ARCH_MTD_XIP
89c52ed4 631 select ARCH_HAS_CPUFREQ
1937f5b9 632 select CPU_FREQ
3e238be2 633 select GENERIC_CLOCKEVENTS
9483a578 634 select HAVE_CLK
3e238be2 635 select TICK_ONESHOT
7444a72e 636 select ARCH_REQUIRE_GPIOLIB
f999b8bd
MM
637 help
638 Support for StrongARM 11x0 based boards.
1da177e4
LT
639
640config ARCH_S3C2410
63b1f51b 641 bool "Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443, S3C2450"
0a938b97 642 select GENERIC_GPIO
9d56c02a 643 select ARCH_HAS_CPUFREQ
9483a578 644 select HAVE_CLK
5cfc8ee0 645 select ARCH_USES_GETTIMEOFFSET
4b623926 646 select HAVE_S3C2410_I2C
1da177e4
LT
647 help
648 Samsung S3C2410X CPU based systems, such as the Simtec Electronics
649 BAST (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or
f6c8965a 650 the Samsung SMDK2410 development board (and derivatives).
1da177e4 651
63b1f51b
BD
652 Note, the S3C2416 and the S3C2450 are so close that they even share
653 the same SoC ID code. This means that there is no seperate machine
654 directory (no arch/arm/mach-s3c2450) as the S3C2416 was first.
655
a08ab637
BD
656config ARCH_S3C64XX
657 bool "Samsung S3C64XX"
89f1fa08 658 select PLAT_SAMSUNG
89f0ce72 659 select CPU_V6
89f0ce72 660 select ARM_VIC
a08ab637 661 select HAVE_CLK
89f0ce72 662 select NO_IOPORT
5cfc8ee0 663 select ARCH_USES_GETTIMEOFFSET
89c52ed4 664 select ARCH_HAS_CPUFREQ
89f0ce72
BD
665 select ARCH_REQUIRE_GPIOLIB
666 select SAMSUNG_CLKSRC
667 select SAMSUNG_IRQ_VIC_TIMER
668 select SAMSUNG_IRQ_UART
669 select S3C_GPIO_TRACK
670 select S3C_GPIO_PULL_UPDOWN
671 select S3C_GPIO_CFG_S3C24XX
672 select S3C_GPIO_CFG_S3C64XX
673 select S3C_DEV_NAND
674 select USB_ARCH_HAS_OHCI
675 select SAMSUNG_GPIOLIB_4BIT
4b623926 676 select HAVE_S3C2410_I2C
d8653d9f 677 select HAVE_S3C2410_WATCHDOG
a08ab637
BD
678 help
679 Samsung S3C64XX series based systems
680
49b7a491
KK
681config ARCH_S5P64X0
682 bool "Samsung S5P6440 S5P6450"
c4ffccdd
KK
683 select CPU_V6
684 select GENERIC_GPIO
685 select HAVE_CLK
d8653d9f 686 select HAVE_S3C2410_WATCHDOG
925c68cd 687 select ARCH_USES_GETTIMEOFFSET
4b623926 688 select HAVE_S3C2410_I2C
03eb2749 689 select HAVE_S3C_RTC
c4ffccdd 690 help
49b7a491
KK
691 Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
692 SMDK6450.
c4ffccdd 693
550db7f1
KK
694config ARCH_S5P6442
695 bool "Samsung S5P6442"
696 select CPU_V6
697 select GENERIC_GPIO
698 select HAVE_CLK
925c68cd 699 select ARCH_USES_GETTIMEOFFSET
d8653d9f 700 select HAVE_S3C2410_WATCHDOG
550db7f1
KK
701 help
702 Samsung S5P6442 CPU based systems
703
acc84707
MS
704config ARCH_S5PC100
705 bool "Samsung S5PC100"
5a7652f2
BM
706 select GENERIC_GPIO
707 select HAVE_CLK
708 select CPU_V7
d6d502fa 709 select ARM_L1_CACHE_SHIFT_6
925c68cd 710 select ARCH_USES_GETTIMEOFFSET
4b623926 711 select HAVE_S3C2410_I2C
03eb2749 712 select HAVE_S3C_RTC
d8653d9f 713 select HAVE_S3C2410_WATCHDOG
5a7652f2 714 help
acc84707 715 Samsung S5PC100 series based systems
5a7652f2 716
170f4e42
KK
717config ARCH_S5PV210
718 bool "Samsung S5PV210/S5PC110"
719 select CPU_V7
720 select GENERIC_GPIO
721 select HAVE_CLK
722 select ARM_L1_CACHE_SHIFT_6
925c68cd 723 select ARCH_USES_GETTIMEOFFSET
4b623926 724 select HAVE_S3C2410_I2C
03eb2749 725 select HAVE_S3C_RTC
d8653d9f 726 select HAVE_S3C2410_WATCHDOG
170f4e42
KK
727 help
728 Samsung S5PV210/S5PC110 series based systems
729
cc0e72b8
CY
730config ARCH_S5PV310
731 bool "Samsung S5PV310/S5PC210"
732 select CPU_V7
733 select GENERIC_GPIO
734 select HAVE_CLK
735 select GENERIC_CLOCKEVENTS
736 help
737 Samsung S5PV310 series based systems
738
1da177e4
LT
739config ARCH_SHARK
740 bool "Shark"
c750815e 741 select CPU_SA110
f7e68bbf
RK
742 select ISA
743 select ISA_DMA
3bca103a 744 select ZONE_DMA
f7e68bbf 745 select PCI
5cfc8ee0 746 select ARCH_USES_GETTIMEOFFSET
f999b8bd
MM
747 help
748 Support for the StrongARM based Digital DNARD machine, also known
749 as "Shark" (<http://www.shark-linux.de/shark.html>).
1da177e4
LT
750
751config ARCH_LH7A40X
752 bool "Sharp LH7A40X"
c750815e 753 select CPU_ARM922T
4ba3f7c5 754 select ARCH_SPARSEMEM_ENABLE if !LH7A40X_CONTIGMEM
5cfc8ee0 755 select ARCH_USES_GETTIMEOFFSET
1da177e4
LT
756 help
757 Say Y here for systems based on one of the Sharp LH7A40X
758 System on a Chip processors. These CPUs include an ARM922T
759 core with a wide array of integrated devices for
760 hand-held and low-power applications.
761
d98aac75
LW
762config ARCH_U300
763 bool "ST-Ericsson U300 Series"
764 depends on MMU
765 select CPU_ARM926T
bc581770 766 select HAVE_TCM
d98aac75
LW
767 select ARM_AMBA
768 select ARM_VIC
d98aac75 769 select GENERIC_CLOCKEVENTS
d98aac75
LW
770 select COMMON_CLKDEV
771 select GENERIC_GPIO
772 help
773 Support for ST-Ericsson U300 series mobile platforms.
774
ccf50e23
RK
775config ARCH_U8500
776 bool "ST-Ericsson U8500 Series"
777 select CPU_V7
778 select ARM_AMBA
ccf50e23
RK
779 select GENERIC_CLOCKEVENTS
780 select COMMON_CLKDEV
94bdc0e2 781 select ARCH_REQUIRE_GPIOLIB
ccf50e23
RK
782 help
783 Support for ST-Ericsson's Ux500 architecture
784
785config ARCH_NOMADIK
786 bool "STMicroelectronics Nomadik"
787 select ARM_AMBA
788 select ARM_VIC
789 select CPU_ARM926T
ccf50e23 790 select COMMON_CLKDEV
ccf50e23 791 select GENERIC_CLOCKEVENTS
ccf50e23
RK
792 select ARCH_REQUIRE_GPIOLIB
793 help
794 Support for the Nomadik platform by ST-Ericsson
795
7c6337e2
KH
796config ARCH_DAVINCI
797 bool "TI DaVinci"
7c6337e2 798 select GENERIC_CLOCKEVENTS
dce1115b 799 select ARCH_REQUIRE_GPIOLIB
3bca103a 800 select ZONE_DMA
9232fcc9 801 select HAVE_IDE
c5b736d0 802 select COMMON_CLKDEV
20e9969b 803 select GENERIC_ALLOCATOR
ae88e05a 804 select ARCH_HAS_HOLES_MEMORYMODEL
7c6337e2
KH
805 help
806 Support for TI's DaVinci platform.
807
3b938be6
RK
808config ARCH_OMAP
809 bool "TI OMAP"
9483a578 810 select HAVE_CLK
7444a72e 811 select ARCH_REQUIRE_GPIOLIB
89c52ed4 812 select ARCH_HAS_CPUFREQ
06cad098 813 select GENERIC_CLOCKEVENTS
9af915da 814 select ARCH_HAS_HOLES_MEMORYMODEL
3b938be6
RK
815 help
816 Support for TI's OMAP platform (OMAP1 and OMAP2).
817
cee37e50 818config PLAT_SPEAR
819 bool "ST SPEAr"
820 select ARM_AMBA
821 select ARCH_REQUIRE_GPIOLIB
822 select COMMON_CLKDEV
823 select GENERIC_CLOCKEVENTS
cee37e50 824 select HAVE_CLK
825 help
826 Support for ST's SPEAr platform (SPEAr3xx, SPEAr6xx and SPEAr13xx).
827
1da177e4
LT
828endchoice
829
ccf50e23
RK
830#
831# This is sorted alphabetically by mach-* pathname. However, plat-*
832# Kconfigs may be included either alphabetically (according to the
833# plat- suffix) or along side the corresponding mach-* source.
834#
95b8f20f
RK
835source "arch/arm/mach-aaec2000/Kconfig"
836
837source "arch/arm/mach-at91/Kconfig"
838
839source "arch/arm/mach-bcmring/Kconfig"
840
1da177e4
LT
841source "arch/arm/mach-clps711x/Kconfig"
842
d94f944e
AV
843source "arch/arm/mach-cns3xxx/Kconfig"
844
95b8f20f
RK
845source "arch/arm/mach-davinci/Kconfig"
846
847source "arch/arm/mach-dove/Kconfig"
848
e7736d47
LB
849source "arch/arm/mach-ep93xx/Kconfig"
850
1da177e4
LT
851source "arch/arm/mach-footbridge/Kconfig"
852
59d3a193
PZ
853source "arch/arm/mach-gemini/Kconfig"
854
95b8f20f
RK
855source "arch/arm/mach-h720x/Kconfig"
856
1da177e4
LT
857source "arch/arm/mach-integrator/Kconfig"
858
3f7e5815
LB
859source "arch/arm/mach-iop32x/Kconfig"
860
861source "arch/arm/mach-iop33x/Kconfig"
1da177e4 862
285f5fa7
DW
863source "arch/arm/mach-iop13xx/Kconfig"
864
1da177e4
LT
865source "arch/arm/mach-ixp4xx/Kconfig"
866
867source "arch/arm/mach-ixp2000/Kconfig"
868
c4713074
LB
869source "arch/arm/mach-ixp23xx/Kconfig"
870
95b8f20f
RK
871source "arch/arm/mach-kirkwood/Kconfig"
872
873source "arch/arm/mach-ks8695/Kconfig"
874
875source "arch/arm/mach-lh7a40x/Kconfig"
876
777f9beb
LB
877source "arch/arm/mach-loki/Kconfig"
878
40805949
KW
879source "arch/arm/mach-lpc32xx/Kconfig"
880
95b8f20f
RK
881source "arch/arm/mach-msm/Kconfig"
882
794d15b2
SS
883source "arch/arm/mach-mv78xx0/Kconfig"
884
95b8f20f 885source "arch/arm/plat-mxc/Kconfig"
1da177e4 886
95b8f20f 887source "arch/arm/mach-netx/Kconfig"
49cbe786 888
95b8f20f
RK
889source "arch/arm/mach-nomadik/Kconfig"
890source "arch/arm/plat-nomadik/Kconfig"
891
892source "arch/arm/mach-ns9xxx/Kconfig"
1da177e4 893
186f93ea 894source "arch/arm/mach-nuc93x/Kconfig"
1da177e4 895
d48af15e
TL
896source "arch/arm/plat-omap/Kconfig"
897
898source "arch/arm/mach-omap1/Kconfig"
1da177e4 899
1dbae815
TL
900source "arch/arm/mach-omap2/Kconfig"
901
9dd0b194 902source "arch/arm/mach-orion5x/Kconfig"
585cf175 903
95b8f20f
RK
904source "arch/arm/mach-pxa/Kconfig"
905source "arch/arm/plat-pxa/Kconfig"
585cf175 906
95b8f20f
RK
907source "arch/arm/mach-mmp/Kconfig"
908
909source "arch/arm/mach-realview/Kconfig"
910
911source "arch/arm/mach-sa1100/Kconfig"
edabd38e 912
cf383678 913source "arch/arm/plat-samsung/Kconfig"
a21765a7 914source "arch/arm/plat-s3c24xx/Kconfig"
c4ffccdd 915source "arch/arm/plat-s5p/Kconfig"
a21765a7 916
cee37e50 917source "arch/arm/plat-spear/Kconfig"
a21765a7
BD
918
919if ARCH_S3C2410
920source "arch/arm/mach-s3c2400/Kconfig"
1da177e4 921source "arch/arm/mach-s3c2410/Kconfig"
a21765a7 922source "arch/arm/mach-s3c2412/Kconfig"
f1290a49 923source "arch/arm/mach-s3c2416/Kconfig"
a21765a7 924source "arch/arm/mach-s3c2440/Kconfig"
e4d06e39 925source "arch/arm/mach-s3c2443/Kconfig"
a21765a7 926endif
1da177e4 927
a08ab637 928if ARCH_S3C64XX
431107ea 929source "arch/arm/mach-s3c64xx/Kconfig"
a08ab637
BD
930endif
931
49b7a491 932source "arch/arm/mach-s5p64x0/Kconfig"
c4ffccdd 933
550db7f1 934source "arch/arm/mach-s5p6442/Kconfig"
7bd0f2f5 935
5a7652f2 936source "arch/arm/mach-s5pc100/Kconfig"
5a7652f2 937
170f4e42
KK
938source "arch/arm/mach-s5pv210/Kconfig"
939
cc0e72b8
CY
940source "arch/arm/mach-s5pv310/Kconfig"
941
882d01f9 942source "arch/arm/mach-shmobile/Kconfig"
52c543f9 943
882d01f9 944source "arch/arm/plat-stmp3xxx/Kconfig"
9e73c84c 945
c5f80065
EG
946source "arch/arm/mach-tegra/Kconfig"
947
95b8f20f 948source "arch/arm/mach-u300/Kconfig"
1da177e4 949
95b8f20f 950source "arch/arm/mach-ux500/Kconfig"
1da177e4
LT
951
952source "arch/arm/mach-versatile/Kconfig"
953
ceade897
RK
954source "arch/arm/mach-vexpress/Kconfig"
955
7ec80ddf 956source "arch/arm/mach-w90x900/Kconfig"
957
1da177e4
LT
958# Definitions to make life easier
959config ARCH_ACORN
960 bool
961
7ae1f7ec
LB
962config PLAT_IOP
963 bool
469d3044 964 select GENERIC_CLOCKEVENTS
7ae1f7ec 965
69b02f6a
LB
966config PLAT_ORION
967 bool
968
bd5ce433
EM
969config PLAT_PXA
970 bool
971
f4b8b319
RK
972config PLAT_VERSATILE
973 bool
974
e3887714
RK
975config ARM_TIMER_SP804
976 bool
977
1da177e4
LT
978source arch/arm/mm/Kconfig
979
afe4b25e
LB
980config IWMMXT
981 bool "Enable iWMMXt support"
40305a58
EM
982 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK
983 default y if PXA27x || PXA3xx || ARCH_MMP
afe4b25e
LB
984 help
985 Enable support for iWMMXt context switching at run time if
986 running on a CPU that supports it.
987
1da177e4
LT
988# bool 'Use XScale PMU as timer source' CONFIG_XSCALE_PMU_TIMER
989config XSCALE_PMU
990 bool
991 depends on CPU_XSCALE && !XSCALE_PMU_TIMER
992 default y
993
0f4f0672 994config CPU_HAS_PMU
8954bb0d
WD
995 depends on (CPU_V6 || CPU_V7 || XSCALE_PMU) && \
996 (!ARCH_OMAP3 || OMAP3_EMU)
0f4f0672
JI
997 default y
998 bool
999
3b93e7b0
HC
1000if !MMU
1001source "arch/arm/Kconfig-nommu"
1002endif
1003
9cba3ccc
CM
1004config ARM_ERRATA_411920
1005 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
1006 depends on CPU_V6 && !SMP
1007 help
1008 Invalidation of the Instruction Cache operation can
1009 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
1010 It does not affect the MPCore. This option enables the ARM Ltd.
1011 recommended workaround.
1012
7ce236fc
CM
1013config ARM_ERRATA_430973
1014 bool "ARM errata: Stale prediction on replaced interworking branch"
1015 depends on CPU_V7
1016 help
1017 This option enables the workaround for the 430973 Cortex-A8
1018 (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
1019 interworking branch is replaced with another code sequence at the
1020 same virtual address, whether due to self-modifying code or virtual
1021 to physical address re-mapping, Cortex-A8 does not recover from the
1022 stale interworking branch prediction. This results in Cortex-A8
1023 executing the new code sequence in the incorrect ARM or Thumb state.
1024 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
1025 and also flushes the branch target cache at every context switch.
1026 Note that setting specific bits in the ACTLR register may not be
1027 available in non-secure mode.
1028
855c551f
CM
1029config ARM_ERRATA_458693
1030 bool "ARM errata: Processor deadlock when a false hazard is created"
1031 depends on CPU_V7
1032 help
1033 This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1034 erratum. For very specific sequences of memory operations, it is
1035 possible for a hazard condition intended for a cache line to instead
1036 be incorrectly associated with a different cache line. This false
1037 hazard might then cause a processor deadlock. The workaround enables
1038 the L1 caching of the NEON accesses and disables the PLD instruction
1039 in the ACTLR register. Note that setting specific bits in the ACTLR
1040 register may not be available in non-secure mode.
1041
0516e464
CM
1042config ARM_ERRATA_460075
1043 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
1044 depends on CPU_V7
1045 help
1046 This option enables the workaround for the 460075 Cortex-A8 (r2p0)
1047 erratum. Any asynchronous access to the L2 cache may encounter a
1048 situation in which recent store transactions to the L2 cache are lost
1049 and overwritten with stale memory contents from external memory. The
1050 workaround disables the write-allocate mode for the L2 cache via the
1051 ACTLR register. Note that setting specific bits in the ACTLR register
1052 may not be available in non-secure mode.
1053
9f05027c
WD
1054config ARM_ERRATA_742230
1055 bool "ARM errata: DMB operation may be faulty"
1056 depends on CPU_V7 && SMP
1057 help
1058 This option enables the workaround for the 742230 Cortex-A9
1059 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
1060 between two write operations may not ensure the correct visibility
1061 ordering of the two writes. This workaround sets a specific bit in
1062 the diagnostic register of the Cortex-A9 which causes the DMB
1063 instruction to behave as a DSB, ensuring the correct behaviour of
1064 the two writes.
1065
a672e99b
WD
1066config ARM_ERRATA_742231
1067 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1068 depends on CPU_V7 && SMP
1069 help
1070 This option enables the workaround for the 742231 Cortex-A9
1071 (r2p0..r2p2) erratum. Under certain conditions, specific to the
1072 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1073 accessing some data located in the same cache line, may get corrupted
1074 data due to bad handling of the address hazard when the line gets
1075 replaced from one of the CPUs at the same time as another CPU is
1076 accessing it. This workaround sets specific bits in the diagnostic
1077 register of the Cortex-A9 which reduces the linefill issuing
1078 capabilities of the processor.
1079
9e65582a
SS
1080config PL310_ERRATA_588369
1081 bool "Clean & Invalidate maintenance operations do not invalidate clean lines"
1082 depends on CACHE_L2X0 && ARCH_OMAP4
1083 help
1084 The PL310 L2 cache controller implements three types of Clean &
1085 Invalidate maintenance operations: by Physical Address
1086 (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
1087 They are architecturally defined to behave as the execution of a
1088 clean operation followed immediately by an invalidate operation,
1089 both performing to the same memory location. This functionality
1090 is not correctly implemented in PL310 as clean lines are not
1091 invalidated as a result of these operations. Note that this errata
1092 uses Texas Instrument's secure monitor api.
cdf357f1
WD
1093
1094config ARM_ERRATA_720789
1095 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
1096 depends on CPU_V7 && SMP
1097 help
1098 This option enables the workaround for the 720789 Cortex-A9 (prior to
1099 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1100 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1101 As a consequence of this erratum, some TLB entries which should be
1102 invalidated are not, resulting in an incoherency in the system page
1103 tables. The workaround changes the TLB flushing routines to invalidate
1104 entries regardless of the ASID.
475d92fc
WD
1105
1106config ARM_ERRATA_743622
1107 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1108 depends on CPU_V7
1109 help
1110 This option enables the workaround for the 743622 Cortex-A9
1111 (r2p0..r2p2) erratum. Under very rare conditions, a faulty
1112 optimisation in the Cortex-A9 Store Buffer may lead to data
1113 corruption. This workaround sets a specific bit in the diagnostic
1114 register of the Cortex-A9 which disables the Store Buffer
1115 optimisation, preventing the defect from occurring. This has no
1116 visible impact on the overall performance or power consumption of the
1117 processor.
1118
1da177e4
LT
1119endmenu
1120
1121source "arch/arm/common/Kconfig"
1122
1da177e4
LT
1123menu "Bus support"
1124
1125config ARM_AMBA
1126 bool
1127
1128config ISA
1129 bool
1da177e4
LT
1130 help
1131 Find out whether you have ISA slots on your motherboard. ISA is the
1132 name of a bus system, i.e. the way the CPU talks to the other stuff
1133 inside your box. Other bus systems are PCI, EISA, MicroChannel
1134 (MCA) or VESA. ISA is an older system, now being displaced by PCI;
1135 newer boards don't support it. If you have ISA, say Y, otherwise N.
1136
065909b9 1137# Select ISA DMA controller support
1da177e4
LT
1138config ISA_DMA
1139 bool
065909b9 1140 select ISA_DMA_API
1da177e4 1141
065909b9 1142# Select ISA DMA interface
5cae841b
AV
1143config ISA_DMA_API
1144 bool
5cae841b 1145
1da177e4 1146config PCI
5f32f7a0 1147 bool "PCI support" if ARCH_INTEGRATOR_AP || ARCH_VERSATILE_PB || ARCH_IXP4XX || ARCH_KS8695 || MACH_ARMCORE || ARCH_CNS3XXX
1da177e4
LT
1148 help
1149 Find out whether you have a PCI motherboard. PCI is the name of a
1150 bus system, i.e. the way the CPU talks to the other stuff inside
1151 your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
1152 VESA. If you have PCI, say Y, otherwise N.
1153
52882173
AV
1154config PCI_DOMAINS
1155 bool
1156 depends on PCI
1157
36e23590
MW
1158config PCI_SYSCALL
1159 def_bool PCI
1160
1da177e4
LT
1161# Select the host bridge type
1162config PCI_HOST_VIA82C505
1163 bool
1164 depends on PCI && ARCH_SHARK
1165 default y
1166
a0113a99
MR
1167config PCI_HOST_ITE8152
1168 bool
1169 depends on PCI && MACH_ARMCORE
1170 default y
1171 select DMABOUNCE
1172
1da177e4
LT
1173source "drivers/pci/Kconfig"
1174
1175source "drivers/pcmcia/Kconfig"
1176
1177endmenu
1178
1179menu "Kernel Features"
1180
0567a0c0
KH
1181source "kernel/time/Kconfig"
1182
1da177e4
LT
1183config SMP
1184 bool "Symmetric Multi-Processing (EXPERIMENTAL)"
42578c82 1185 depends on EXPERIMENTAL && (REALVIEW_EB_ARM11MP || REALVIEW_EB_A9MP ||\
59ac59f6 1186 MACH_REALVIEW_PB11MP || MACH_REALVIEW_PBX || ARCH_OMAP4 ||\
0b019a41 1187 ARCH_S5PV310 || ARCH_TEGRA || ARCH_U8500 || ARCH_VEXPRESS_CA9X4)
bc28248e 1188 depends on GENERIC_CLOCKEVENTS
f6dd9fa5 1189 select USE_GENERIC_SMP_HELPERS
0b019a41
RK
1190 select HAVE_ARM_SCU if ARCH_REALVIEW || ARCH_OMAP4 || ARCH_S5PV310 ||\
1191 ARCH_TEGRA || ARCH_U8500 || ARCH_VEXPRESS_CA9X4
1da177e4
LT
1192 help
1193 This enables support for systems with more than one CPU. If you have
1194 a system with only one CPU, like most personal computers, say N. If
1195 you have a system with more than one CPU, say Y.
1196
1197 If you say N here, the kernel will run on single and multiprocessor
1198 machines, but will use only one CPU of a multiprocessor machine. If
1199 you say Y here, the kernel will run on many, but not all, single
1200 processor machines. On a single processor machine, the kernel will
1201 run faster if you say N here.
1202
03502faa 1203 See also <file:Documentation/i386/IO-APIC.txt>,
1da177e4
LT
1204 <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
1205 <http://www.linuxdoc.org/docs.html#howto>.
1206
1207 If you don't know what to do here, say N.
1208
a8cbcd92
RK
1209config HAVE_ARM_SCU
1210 bool
1211 depends on SMP
1212 help
1213 This option enables support for the ARM system coherency unit
1214
f32f4ce2
RK
1215config HAVE_ARM_TWD
1216 bool
1217 depends on SMP
1218 help
1219 This options enables support for the ARM timer and watchdog unit
1220
8d5796d2
LB
1221choice
1222 prompt "Memory split"
1223 default VMSPLIT_3G
1224 help
1225 Select the desired split between kernel and user memory.
1226
1227 If you are not absolutely sure what you are doing, leave this
1228 option alone!
1229
1230 config VMSPLIT_3G
1231 bool "3G/1G user/kernel split"
1232 config VMSPLIT_2G
1233 bool "2G/2G user/kernel split"
1234 config VMSPLIT_1G
1235 bool "1G/3G user/kernel split"
1236endchoice
1237
1238config PAGE_OFFSET
1239 hex
1240 default 0x40000000 if VMSPLIT_1G
1241 default 0x80000000 if VMSPLIT_2G
1242 default 0xC0000000
1243
1da177e4
LT
1244config NR_CPUS
1245 int "Maximum number of CPUs (2-32)"
1246 range 2 32
1247 depends on SMP
1248 default "4"
1249
a054a811
RK
1250config HOTPLUG_CPU
1251 bool "Support for hot-pluggable CPUs (EXPERIMENTAL)"
1252 depends on SMP && HOTPLUG && EXPERIMENTAL
1253 help
1254 Say Y here to experiment with turning CPUs off and on. CPUs
1255 can be controlled through /sys/devices/system/cpu.
1256
37ee16ae
RK
1257config LOCAL_TIMERS
1258 bool "Use local timer interrupts"
42578c82 1259 depends on SMP && (REALVIEW_EB_ARM11MP || MACH_REALVIEW_PB11MP || \
bde28b84 1260 REALVIEW_EB_A9MP || MACH_REALVIEW_PBX || ARCH_OMAP4 || \
0b019a41 1261 ARCH_S5PV310 || ARCH_TEGRA || ARCH_U8500 || ARCH_VEXPRESS_CA9X4)
37ee16ae 1262 default y
0b019a41
RK
1263 select HAVE_ARM_TWD if ARCH_REALVIEW || ARCH_OMAP4 || ARCH_S5PV310 || \
1264 ARCH_TEGRA || ARCH_U8500 || ARCH_VEXPRESS
37ee16ae
RK
1265 help
1266 Enable support for local timers on SMP platforms, rather then the
1267 legacy IPI broadcast method. Local timers allows the system
1268 accounting to be spread across the timer interval, preventing a
1269 "thundering herd" at every timer tick.
1270
d45a398f 1271source kernel/Kconfig.preempt
1da177e4 1272
f8065813
RK
1273config HZ
1274 int
49b7a491 1275 default 200 if ARCH_EBSA110 || ARCH_S3C2410 || ARCH_S5P64X0 || \
2192482e 1276 ARCH_S5P6442 || ARCH_S5PV210 || ARCH_S5PV310
bfe65704 1277 default OMAP_32K_TIMER_HZ if ARCH_OMAP && OMAP_32K_TIMER
5248c657 1278 default AT91_TIMER_HZ if ARCH_AT91
5da3e714 1279 default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
f8065813
RK
1280 default 100
1281
16c79651
CM
1282config THUMB2_KERNEL
1283 bool "Compile the kernel in Thumb-2 mode"
1284 depends on CPU_V7 && EXPERIMENTAL
1285 select AEABI
1286 select ARM_ASM_UNIFIED
1287 help
1288 By enabling this option, the kernel will be compiled in
1289 Thumb-2 mode. A compiler/assembler that understand the unified
1290 ARM-Thumb syntax is needed.
1291
1292 If unsure, say N.
1293
0becb088
CM
1294config ARM_ASM_UNIFIED
1295 bool
1296
704bdda0
NP
1297config AEABI
1298 bool "Use the ARM EABI to compile the kernel"
1299 help
1300 This option allows for the kernel to be compiled using the latest
1301 ARM ABI (aka EABI). This is only useful if you are using a user
1302 space environment that is also compiled with EABI.
1303
1304 Since there are major incompatibilities between the legacy ABI and
1305 EABI, especially with regard to structure member alignment, this
1306 option also changes the kernel syscall calling convention to
1307 disambiguate both ABIs and allow for backward compatibility support
1308 (selected with CONFIG_OABI_COMPAT).
1309
1310 To use this you need GCC version 4.0.0 or later.
1311
6c90c872 1312config OABI_COMPAT
a73a3ff1 1313 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
61c484d4 1314 depends on AEABI && EXPERIMENTAL
6c90c872
NP
1315 default y
1316 help
1317 This option preserves the old syscall interface along with the
1318 new (ARM EABI) one. It also provides a compatibility layer to
1319 intercept syscalls that have structure arguments which layout
1320 in memory differs between the legacy ABI and the new ARM EABI
1321 (only for non "thumb" binaries). This option adds a tiny
1322 overhead to all syscalls and produces a slightly larger kernel.
1323 If you know you'll be using only pure EABI user space then you
1324 can say N here. If this option is not selected and you attempt
1325 to execute a legacy ABI binary then the result will be
1326 UNPREDICTABLE (in fact it can be predicted that it won't work
1327 at all). If in doubt say Y.
1328
eb33575c 1329config ARCH_HAS_HOLES_MEMORYMODEL
e80d6a24 1330 bool
e80d6a24 1331
05944d74
RK
1332config ARCH_SPARSEMEM_ENABLE
1333 bool
1334
07a2f737
RK
1335config ARCH_SPARSEMEM_DEFAULT
1336 def_bool ARCH_SPARSEMEM_ENABLE
1337
05944d74 1338config ARCH_SELECT_MEMORY_MODEL
be370302 1339 def_bool ARCH_SPARSEMEM_ENABLE
c80d79d7 1340
053a96ca
NP
1341config HIGHMEM
1342 bool "High Memory Support (EXPERIMENTAL)"
1343 depends on MMU && EXPERIMENTAL
1344 help
1345 The address space of ARM processors is only 4 Gigabytes large
1346 and it has to accommodate user address space, kernel address
1347 space as well as some memory mapped IO. That means that, if you
1348 have a large amount of physical memory and/or IO, not all of the
1349 memory can be "permanently mapped" by the kernel. The physical
1350 memory that is not permanently mapped is called "high memory".
1351
1352 Depending on the selected kernel/user memory split, minimum
1353 vmalloc space and actual amount of RAM, you may not need this
1354 option which should result in a slightly faster kernel.
1355
1356 If unsure, say n.
1357
65cec8e3
RK
1358config HIGHPTE
1359 bool "Allocate 2nd-level pagetables from highmem"
1360 depends on HIGHMEM
1361 depends on !OUTER_CACHE
1362
1b8873a0
JI
1363config HW_PERF_EVENTS
1364 bool "Enable hardware performance counter support for perf events"
fe166148 1365 depends on PERF_EVENTS && CPU_HAS_PMU
1b8873a0
JI
1366 default y
1367 help
1368 Enable hardware performance counter support for perf events. If
1369 disabled, perf events will use software events only.
1370
354e6f72 1371config SPARSE_IRQ
c1ba6ba3 1372 def_bool n
354e6f72 1373 help
1374 This enables support for sparse irqs. This is useful in general
1375 as most CPUs have a fairly sparse array of IRQ vectors, which
1376 the irq_desc then maps directly on to. Systems with a high
1377 number of off-chip IRQs will want to treat this as
1378 experimental until they have been independently verified.
1379
3f22ab27
DH
1380source "mm/Kconfig"
1381
c1b2d970
MD
1382config FORCE_MAX_ZONEORDER
1383 int "Maximum zone order" if ARCH_SHMOBILE
1384 range 11 64 if ARCH_SHMOBILE
1385 default "9" if SA1111
1386 default "11"
1387 help
1388 The kernel memory allocator divides physically contiguous memory
1389 blocks into "zones", where each zone is a power of two number of
1390 pages. This option selects the largest power of two that the kernel
1391 keeps in the memory allocator. If you need to allocate very large
1392 blocks of physically contiguous memory, then you may need to
1393 increase this value.
1394
1395 This config option is actually maximum order plus one. For example,
1396 a value of 11 means that the largest free memory block is 2^10 pages.
1397
1da177e4
LT
1398config LEDS
1399 bool "Timer and CPU usage LEDs"
e055d5bf 1400 depends on ARCH_CDB89712 || ARCH_EBSA110 || \
8c8fdbc9 1401 ARCH_EBSA285 || ARCH_INTEGRATOR || \
1da177e4
LT
1402 ARCH_LUBBOCK || MACH_MAINSTONE || ARCH_NETWINDER || \
1403 ARCH_OMAP || ARCH_P720T || ARCH_PXA_IDP || \
73a59c1c 1404 ARCH_SA1100 || ARCH_SHARK || ARCH_VERSATILE || \
25329671 1405 ARCH_AT91 || ARCH_DAVINCI || \
ff3042fb 1406 ARCH_KS8695 || MACH_RD88F5182 || ARCH_REALVIEW
1da177e4
LT
1407 help
1408 If you say Y here, the LEDs on your machine will be used
1409 to provide useful information about your current system status.
1410
1411 If you are compiling a kernel for a NetWinder or EBSA-285, you will
1412 be able to select which LEDs are active using the options below. If
1413 you are compiling a kernel for the EBSA-110 or the LART however, the
1414 red LED will simply flash regularly to indicate that the system is
1415 still functional. It is safe to say Y here if you have a CATS
1416 system, but the driver will do nothing.
1417
1418config LEDS_TIMER
1419 bool "Timer LED" if (!ARCH_CDB89712 && !ARCH_OMAP) || \
eebdf7d7
DB
1420 OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
1421 || MACH_OMAP_PERSEUS2
1da177e4 1422 depends on LEDS
0567a0c0 1423 depends on !GENERIC_CLOCKEVENTS
1da177e4
LT
1424 default y if ARCH_EBSA110
1425 help
1426 If you say Y here, one of the system LEDs (the green one on the
1427 NetWinder, the amber one on the EBSA285, or the red one on the LART)
1428 will flash regularly to indicate that the system is still
1429 operational. This is mainly useful to kernel hackers who are
1430 debugging unstable kernels.
1431
1432 The LART uses the same LED for both Timer LED and CPU usage LED
1433 functions. You may choose to use both, but the Timer LED function
1434 will overrule the CPU usage LED.
1435
1436config LEDS_CPU
1437 bool "CPU usage LED" if (!ARCH_CDB89712 && !ARCH_EBSA110 && \
eebdf7d7
DB
1438 !ARCH_OMAP) \
1439 || OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
1440 || MACH_OMAP_PERSEUS2
1da177e4
LT
1441 depends on LEDS
1442 help
1443 If you say Y here, the red LED will be used to give a good real
1444 time indication of CPU usage, by lighting whenever the idle task
1445 is not currently executing.
1446
1447 The LART uses the same LED for both Timer LED and CPU usage LED
1448 functions. You may choose to use both, but the Timer LED function
1449 will overrule the CPU usage LED.
1450
1451config ALIGNMENT_TRAP
1452 bool
f12d0d7c 1453 depends on CPU_CP15_MMU
1da177e4 1454 default y if !ARCH_EBSA110
e119bfff 1455 select HAVE_PROC_CPU if PROC_FS
1da177e4 1456 help
84eb8d06 1457 ARM processors cannot fetch/store information which is not
1da177e4
LT
1458 naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1459 address divisible by 4. On 32-bit ARM processors, these non-aligned
1460 fetch/store instructions will be emulated in software if you say
1461 here, which has a severe performance impact. This is necessary for
1462 correct operation of some network protocols. With an IP-only
1463 configuration it is safe to say N, otherwise say Y.
1464
39ec58f3
LB
1465config UACCESS_WITH_MEMCPY
1466 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user() (EXPERIMENTAL)"
1467 depends on MMU && EXPERIMENTAL
1468 default y if CPU_FEROCEON
1469 help
1470 Implement faster copy_to_user and clear_user methods for CPU
1471 cores where a 8-word STM instruction give significantly higher
1472 memory write throughput than a sequence of individual 32bit stores.
1473
1474 A possible side effect is a slight increase in scheduling latency
1475 between threads sharing the same address space if they invoke
1476 such copy operations with large buffers.
1477
1478 However, if the CPU data cache is using a write-allocate mode,
1479 this option is unlikely to provide any performance gain.
1480
c743f380
NP
1481config CC_STACKPROTECTOR
1482 bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
1483 help
1484 This option turns on the -fstack-protector GCC feature. This
1485 feature puts, at the beginning of functions, a canary value on
1486 the stack just before the return address, and validates
1487 the value just before actually returning. Stack based buffer
1488 overflows (that need to overwrite this return address) now also
1489 overwrite the canary, which gets detected and the attack is then
1490 neutralized via a kernel panic.
1491 This feature requires gcc version 4.2 or above.
1492
73a65b3f
UKK
1493config DEPRECATED_PARAM_STRUCT
1494 bool "Provide old way to pass kernel parameters"
1495 help
1496 This was deprecated in 2001 and announced to live on for 5 years.
1497 Some old boot loaders still use this way.
1498
1da177e4
LT
1499endmenu
1500
1501menu "Boot options"
1502
1503# Compressed boot loader in ROM. Yes, we really want to ask about
1504# TEXT and BSS so we preserve their values in the config files.
1505config ZBOOT_ROM_TEXT
1506 hex "Compressed ROM boot loader base address"
1507 default "0"
1508 help
1509 The physical address at which the ROM-able zImage is to be
1510 placed in the target. Platforms which normally make use of
1511 ROM-able zImage formats normally set this to a suitable
1512 value in their defconfig file.
1513
1514 If ZBOOT_ROM is not enabled, this has no effect.
1515
1516config ZBOOT_ROM_BSS
1517 hex "Compressed ROM boot loader BSS address"
1518 default "0"
1519 help
f8c440b2
DF
1520 The base address of an area of read/write memory in the target
1521 for the ROM-able zImage which must be available while the
1522 decompressor is running. It must be large enough to hold the
1523 entire decompressed kernel plus an additional 128 KiB.
1524 Platforms which normally make use of ROM-able zImage formats
1525 normally set this to a suitable value in their defconfig file.
1da177e4
LT
1526
1527 If ZBOOT_ROM is not enabled, this has no effect.
1528
1529config ZBOOT_ROM
1530 bool "Compressed boot loader in ROM/flash"
1531 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
1532 help
1533 Say Y here if you intend to execute your compressed kernel image
1534 (zImage) directly from ROM or flash. If unsure, say N.
1535
1536config CMDLINE
1537 string "Default kernel command string"
1538 default ""
1539 help
1540 On some architectures (EBSA110 and CATS), there is currently no way
1541 for the boot loader to pass arguments to the kernel. For these
1542 architectures, you should supply some command-line options at build
1543 time by entering them here. As a minimum, you should specify the
1544 memory size and the root device (e.g., mem=64M root=/dev/nfs).
1545
92d2040d
AH
1546config CMDLINE_FORCE
1547 bool "Always use the default kernel command string"
1548 depends on CMDLINE != ""
1549 help
1550 Always use the default kernel command string, even if the boot
1551 loader passes other arguments to the kernel.
1552 This is useful if you cannot or don't want to change the
1553 command-line options your boot loader passes to the kernel.
1554
1555 If unsure, say N.
1556
1da177e4
LT
1557config XIP_KERNEL
1558 bool "Kernel Execute-In-Place from ROM"
1559 depends on !ZBOOT_ROM
1560 help
1561 Execute-In-Place allows the kernel to run from non-volatile storage
1562 directly addressable by the CPU, such as NOR flash. This saves RAM
1563 space since the text section of the kernel is not loaded from flash
1564 to RAM. Read-write sections, such as the data section and stack,
1565 are still copied to RAM. The XIP kernel is not compressed since
1566 it has to run directly from flash, so it will take more space to
1567 store it. The flash address used to link the kernel object files,
1568 and for storing it, is configuration dependent. Therefore, if you
1569 say Y here, you must know the proper physical address where to
1570 store the kernel image depending on your own flash memory usage.
1571
1572 Also note that the make target becomes "make xipImage" rather than
1573 "make zImage" or "make Image". The final kernel binary to put in
1574 ROM memory will be arch/arm/boot/xipImage.
1575
1576 If unsure, say N.
1577
1578config XIP_PHYS_ADDR
1579 hex "XIP Kernel Physical Location"
1580 depends on XIP_KERNEL
1581 default "0x00080000"
1582 help
1583 This is the physical address in your flash memory the kernel will
1584 be linked for and stored to. This address is dependent on your
1585 own flash usage.
1586
c587e4a6
RP
1587config KEXEC
1588 bool "Kexec system call (EXPERIMENTAL)"
1589 depends on EXPERIMENTAL
1590 help
1591 kexec is a system call that implements the ability to shutdown your
1592 current kernel, and to start another kernel. It is like a reboot
01dd2fbf 1593 but it is independent of the system firmware. And like a reboot
c587e4a6
RP
1594 you can start any kernel with it, not just Linux.
1595
1596 It is an ongoing process to be certain the hardware in a machine
1597 is properly shutdown, so do not be surprised if this code does not
1598 initially work for you. It may help to enable device hotplugging
1599 support.
1600
4cd9d6f7
RP
1601config ATAGS_PROC
1602 bool "Export atags in procfs"
b98d7291
UL
1603 depends on KEXEC
1604 default y
4cd9d6f7
RP
1605 help
1606 Should the atags used to boot the kernel be exported in an "atags"
1607 file in procfs. Useful with kexec.
1608
e69edc79
EM
1609config AUTO_ZRELADDR
1610 bool "Auto calculation of the decompressed kernel image address"
1611 depends on !ZBOOT_ROM && !ARCH_U300
1612 help
1613 ZRELADDR is the physical address where the decompressed kernel
1614 image will be placed. If AUTO_ZRELADDR is selected, the address
1615 will be determined at run-time by masking the current IP with
1616 0xf8000000. This assumes the zImage being placed in the first 128MB
1617 from start of memory.
1618
1da177e4
LT
1619endmenu
1620
ac9d7efc 1621menu "CPU Power Management"
1da177e4 1622
89c52ed4 1623if ARCH_HAS_CPUFREQ
1da177e4
LT
1624
1625source "drivers/cpufreq/Kconfig"
1626
1627config CPU_FREQ_SA1100
1628 bool
1da177e4
LT
1629
1630config CPU_FREQ_SA1110
1631 bool
1da177e4
LT
1632
1633config CPU_FREQ_INTEGRATOR
1634 tristate "CPUfreq driver for ARM Integrator CPUs"
1635 depends on ARCH_INTEGRATOR && CPU_FREQ
1636 default y
1637 help
1638 This enables the CPUfreq driver for ARM Integrator CPUs.
1639
1640 For details, take a look at <file:Documentation/cpu-freq>.
1641
1642 If in doubt, say Y.
1643
9e2697ff
RK
1644config CPU_FREQ_PXA
1645 bool
1646 depends on CPU_FREQ && ARCH_PXA && PXA25x
1647 default y
1648 select CPU_FREQ_DEFAULT_GOV_USERSPACE
1649
b3748ddd
MB
1650config CPU_FREQ_S3C64XX
1651 bool "CPUfreq support for Samsung S3C64XX CPUs"
1652 depends on CPU_FREQ && CPU_S3C6410
1653
9d56c02a
BD
1654config CPU_FREQ_S3C
1655 bool
1656 help
1657 Internal configuration node for common cpufreq on Samsung SoC
1658
1659config CPU_FREQ_S3C24XX
1660 bool "CPUfreq driver for Samsung S3C24XX series CPUs"
1661 depends on ARCH_S3C2410 && CPU_FREQ && EXPERIMENTAL
1662 select CPU_FREQ_S3C
1663 help
1664 This enables the CPUfreq driver for the Samsung S3C24XX family
1665 of CPUs.
1666
1667 For details, take a look at <file:Documentation/cpu-freq>.
1668
1669 If in doubt, say N.
1670
1671config CPU_FREQ_S3C24XX_PLL
1672 bool "Support CPUfreq changing of PLL frequency"
1673 depends on CPU_FREQ_S3C24XX && EXPERIMENTAL
1674 help
1675 Compile in support for changing the PLL frequency from the
1676 S3C24XX series CPUfreq driver. The PLL takes time to settle
1677 after a frequency change, so by default it is not enabled.
1678
1679 This also means that the PLL tables for the selected CPU(s) will
1680 be built which may increase the size of the kernel image.
1681
1682config CPU_FREQ_S3C24XX_DEBUG
1683 bool "Debug CPUfreq Samsung driver core"
1684 depends on CPU_FREQ_S3C24XX
1685 help
1686 Enable s3c_freq_dbg for the Samsung S3C CPUfreq core
1687
1688config CPU_FREQ_S3C24XX_IODEBUG
1689 bool "Debug CPUfreq Samsung driver IO timing"
1690 depends on CPU_FREQ_S3C24XX
1691 help
1692 Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core
1693
e6d197a6
BD
1694config CPU_FREQ_S3C24XX_DEBUGFS
1695 bool "Export debugfs for CPUFreq"
1696 depends on CPU_FREQ_S3C24XX && DEBUG_FS
1697 help
1698 Export status information via debugfs.
1699
1da177e4
LT
1700endif
1701
ac9d7efc
RK
1702source "drivers/cpuidle/Kconfig"
1703
1704endmenu
1705
1da177e4
LT
1706menu "Floating point emulation"
1707
1708comment "At least one emulation must be selected"
1709
1710config FPE_NWFPE
1711 bool "NWFPE math emulation"
8993a44c 1712 depends on !AEABI || OABI_COMPAT
1da177e4
LT
1713 ---help---
1714 Say Y to include the NWFPE floating point emulator in the kernel.
1715 This is necessary to run most binaries. Linux does not currently
1716 support floating point hardware so you need to say Y here even if
1717 your machine has an FPA or floating point co-processor podule.
1718
1719 You may say N here if you are going to load the Acorn FPEmulator
1720 early in the bootup.
1721
1722config FPE_NWFPE_XP
1723 bool "Support extended precision"
bedf142b 1724 depends on FPE_NWFPE
1da177e4
LT
1725 help
1726 Say Y to include 80-bit support in the kernel floating-point
1727 emulator. Otherwise, only 32 and 64-bit support is compiled in.
1728 Note that gcc does not generate 80-bit operations by default,
1729 so in most cases this option only enlarges the size of the
1730 floating point emulator without any good reason.
1731
1732 You almost surely want to say N here.
1733
1734config FPE_FASTFPE
1735 bool "FastFPE math emulation (EXPERIMENTAL)"
8993a44c 1736 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 && EXPERIMENTAL
1da177e4
LT
1737 ---help---
1738 Say Y here to include the FAST floating point emulator in the kernel.
1739 This is an experimental much faster emulator which now also has full
1740 precision for the mantissa. It does not support any exceptions.
1741 It is very simple, and approximately 3-6 times faster than NWFPE.
1742
1743 It should be sufficient for most programs. It may be not suitable
1744 for scientific calculations, but you have to check this for yourself.
1745 If you do not feel you need a faster FP emulation you should better
1746 choose NWFPE.
1747
1748config VFP
1749 bool "VFP-format floating point maths"
c00d4ffd 1750 depends on CPU_V6 || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
1da177e4
LT
1751 help
1752 Say Y to include VFP support code in the kernel. This is needed
1753 if your hardware includes a VFP unit.
1754
1755 Please see <file:Documentation/arm/VFP/release-notes.txt> for
1756 release notes and additional status information.
1757
1758 Say N if your target does not have VFP hardware.
1759
25ebee02
CM
1760config VFPv3
1761 bool
1762 depends on VFP
1763 default y if CPU_V7
1764
b5872db4
CM
1765config NEON
1766 bool "Advanced SIMD (NEON) Extension support"
1767 depends on VFPv3 && CPU_V7
1768 help
1769 Say Y to include support code for NEON, the ARMv7 Advanced SIMD
1770 Extension.
1771
1da177e4
LT
1772endmenu
1773
1774menu "Userspace binary formats"
1775
1776source "fs/Kconfig.binfmt"
1777
1778config ARTHUR
1779 tristate "RISC OS personality"
704bdda0 1780 depends on !AEABI
1da177e4
LT
1781 help
1782 Say Y here to include the kernel code necessary if you want to run
1783 Acorn RISC OS/Arthur binaries under Linux. This code is still very
1784 experimental; if this sounds frightening, say N and sleep in peace.
1785 You can also say M here to compile this support as a module (which
1786 will be called arthur).
1787
1788endmenu
1789
1790menu "Power management options"
1791
eceab4ac 1792source "kernel/power/Kconfig"
1da177e4 1793
f4cb5700
JB
1794config ARCH_SUSPEND_POSSIBLE
1795 def_bool y
1796
1da177e4
LT
1797endmenu
1798
d5950b43
SR
1799source "net/Kconfig"
1800
ac25150f 1801source "drivers/Kconfig"
1da177e4
LT
1802
1803source "fs/Kconfig"
1804
1da177e4
LT
1805source "arch/arm/Kconfig.debug"
1806
1807source "security/Kconfig"
1808
1809source "crypto/Kconfig"
1810
1811source "lib/Kconfig"
This page took 1.208237 seconds and 5 git commands to generate.