missing include asm/paravirt.h in cputime.c
[deliverable/linux.git] / arch / arm / Kconfig
CommitLineData
1da177e4
LT
1config ARM
2 bool
3 default y
b1b3f49c 4 select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
2b68f6ca 5 select ARCH_HAS_ELF_RANDOMIZE
3d06770e 6 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
171b3f0d 7 select ARCH_HAVE_CUSTOM_GPIO_H
957e3fac 8 select ARCH_HAS_GCOV_PROFILE_ALL
d7018848 9 select ARCH_MIGHT_HAVE_PC_PARPORT
4badad35 10 select ARCH_SUPPORTS_ATOMIC_RMW
017f161a 11 select ARCH_USE_BUILTIN_BSWAP
0cbad9c9 12 select ARCH_USE_CMPXCHG_LOCKREF
b1b3f49c 13 select ARCH_WANT_IPC_PARSE_VERSION
ee951c63 14 select BUILDTIME_EXTABLE_SORT if MMU
171b3f0d 15 select CLONE_BACKWARDS
b1b3f49c 16 select CPU_PM if (SUSPEND || CPU_IDLE)
dce5c9e3 17 select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS
b01aec9b
BP
18 select EDAC_SUPPORT
19 select EDAC_ATOMIC_SCRUB
36d0fd21 20 select GENERIC_ALLOCATOR
4477ca45 21 select GENERIC_ATOMIC64 if (CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI)
b1b3f49c 22 select GENERIC_CLOCKEVENTS_BROADCAST if SMP
171b3f0d 23 select GENERIC_IDLE_POLL_SETUP
b1b3f49c
RK
24 select GENERIC_IRQ_PROBE
25 select GENERIC_IRQ_SHOW
7c07005e 26 select GENERIC_IRQ_SHOW_LEVEL
b1b3f49c 27 select GENERIC_PCI_IOMAP
38ff87f7 28 select GENERIC_SCHED_CLOCK
b1b3f49c
RK
29 select GENERIC_SMP_IDLE_THREAD
30 select GENERIC_STRNCPY_FROM_USER
31 select GENERIC_STRNLEN_USER
a71b092a 32 select HANDLE_DOMAIN_IRQ
b1b3f49c 33 select HARDIRQS_SW_RESEND
7a017721 34 select HAVE_ARCH_AUDITSYSCALL if (AEABI && !OABI_COMPAT)
0b7857db 35 select HAVE_ARCH_BITREVERSE if (CPU_32v7M || CPU_32v7) && !CPU_32v6
cfeec79e
AB
36 select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL && !CPU_ENDIAN_BE32
37 select HAVE_ARCH_KGDB if !CPU_ENDIAN_BE32
91702175 38 select HAVE_ARCH_SECCOMP_FILTER if (AEABI && !OABI_COMPAT)
0693bf68 39 select HAVE_ARCH_TRACEHOOK
b1b3f49c 40 select HAVE_BPF_JIT
51aaf81f 41 select HAVE_CC_STACKPROTECTOR
171b3f0d 42 select HAVE_CONTEXT_TRACKING
b1b3f49c
RK
43 select HAVE_C_RECORDMCOUNT
44 select HAVE_DEBUG_KMEMLEAK
45 select HAVE_DMA_API_DEBUG
46 select HAVE_DMA_ATTRS
47 select HAVE_DMA_CONTIGUOUS if MMU
cfeec79e 48 select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL) && !CPU_ENDIAN_BE32
dce5c9e3 49 select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU
b1b3f49c 50 select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
0e341af8 51 select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
b1b3f49c 52 select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
1fe53268 53 select HAVE_GENERIC_DMA_COHERENT
b1b3f49c
RK
54 select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
55 select HAVE_IDE if PCI || ISA || PCMCIA
87c46b6c 56 select HAVE_IRQ_TIME_ACCOUNTING
e7db7b42 57 select HAVE_KERNEL_GZIP
f9b493ac 58 select HAVE_KERNEL_LZ4
6e8699f7 59 select HAVE_KERNEL_LZMA
b1b3f49c 60 select HAVE_KERNEL_LZO
a7f464f3 61 select HAVE_KERNEL_XZ
cb1293e2 62 select HAVE_KPROBES if !XIP_KERNEL && !CPU_ENDIAN_BE32 && !CPU_V7M
b1b3f49c
RK
63 select HAVE_KRETPROBES if (HAVE_KPROBES)
64 select HAVE_MEMBLOCK
7d485f64 65 select HAVE_MOD_ARCH_SPECIFIC
b1b3f49c 66 select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
0dc016db 67 select HAVE_OPTPROBES if !THUMB2_KERNEL
7ada189f 68 select HAVE_PERF_EVENTS
49863894
WD
69 select HAVE_PERF_REGS
70 select HAVE_PERF_USER_STACK_DUMP
a0ad5496 71 select HAVE_RCU_TABLE_FREE if (SMP && ARM_LPAE)
e513f8bf 72 select HAVE_REGS_AND_STACK_ACCESS_API
b1b3f49c 73 select HAVE_SYSCALL_TRACEPOINTS
af1839eb 74 select HAVE_UID16
31c1fc81 75 select HAVE_VIRT_CPU_ACCOUNTING_GEN
da0ec6f7 76 select IRQ_FORCED_THREADING
171b3f0d 77 select MODULES_USE_ELF_REL
84f452b1 78 select NO_BOOTMEM
aa7d5f18
AB
79 select OF_EARLY_FLATTREE if OF
80 select OF_RESERVED_MEM if OF
171b3f0d
RK
81 select OLD_SIGACTION
82 select OLD_SIGSUSPEND3
b1b3f49c
RK
83 select PERF_USE_VMALLOC
84 select RTC_LIB
85 select SYS_SUPPORTS_APM_EMULATION
171b3f0d
RK
86 # Above selects are sorted alphabetically; please add new ones
87 # according to that. Thanks.
1da177e4
LT
88 help
89 The ARM series is a line of low-power-consumption RISC chip designs
f6c8965a 90 licensed by ARM Ltd and targeted at embedded applications and
1da177e4 91 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
f6c8965a 92 manufactured, but legacy ARM-based PC hardware remains popular in
1da177e4
LT
93 Europe. There is an ARM Linux project with a web page at
94 <http://www.arm.linux.org.uk/>.
95
74facffe 96config ARM_HAS_SG_CHAIN
308c09f1 97 select ARCH_HAS_SG_CHAIN
74facffe
RK
98 bool
99
4ce63fcd
MS
100config NEED_SG_DMA_LENGTH
101 bool
102
103config ARM_DMA_USE_IOMMU
4ce63fcd 104 bool
b1b3f49c
RK
105 select ARM_HAS_SG_CHAIN
106 select NEED_SG_DMA_LENGTH
4ce63fcd 107
60460abf
SWK
108if ARM_DMA_USE_IOMMU
109
110config ARM_DMA_IOMMU_ALIGNMENT
111 int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
112 range 4 9
113 default 8
114 help
115 DMA mapping framework by default aligns all buffers to the smallest
116 PAGE_SIZE order which is greater than or equal to the requested buffer
117 size. This works well for buffers up to a few hundreds kilobytes, but
118 for larger buffers it just a waste of address space. Drivers which has
119 relatively small addressing window (like 64Mib) might run out of
120 virtual space with just a few allocations.
121
122 With this parameter you can specify the maximum PAGE_SIZE order for
123 DMA IOMMU buffers. Larger buffers will be aligned only to this
124 specified order. The order is expressed as a power of two multiplied
125 by the PAGE_SIZE.
126
127endif
128
0b05da72
HUK
129config MIGHT_HAVE_PCI
130 bool
131
75e7153a
RB
132config SYS_SUPPORTS_APM_EMULATION
133 bool
134
bc581770
LW
135config HAVE_TCM
136 bool
137 select GENERIC_ALLOCATOR
138
e119bfff
RK
139config HAVE_PROC_CPU
140 bool
141
ce816fa8 142config NO_IOPORT_MAP
5ea81769 143 bool
5ea81769 144
1da177e4
LT
145config EISA
146 bool
147 ---help---
148 The Extended Industry Standard Architecture (EISA) bus was
149 developed as an open alternative to the IBM MicroChannel bus.
150
151 The EISA bus provided some of the features of the IBM MicroChannel
152 bus while maintaining backward compatibility with cards made for
153 the older ISA bus. The EISA bus saw limited use between 1988 and
154 1995 when it was made obsolete by the PCI bus.
155
156 Say Y here if you are building a kernel for an EISA-based machine.
157
158 Otherwise, say N.
159
160config SBUS
161 bool
162
f16fb1ec
RK
163config STACKTRACE_SUPPORT
164 bool
165 default y
166
f76e9154
NP
167config HAVE_LATENCYTOP_SUPPORT
168 bool
169 depends on !SMP
170 default y
171
f16fb1ec
RK
172config LOCKDEP_SUPPORT
173 bool
174 default y
175
7ad1bcb2
RK
176config TRACE_IRQFLAGS_SUPPORT
177 bool
cb1293e2 178 default !CPU_V7M
7ad1bcb2 179
1da177e4
LT
180config RWSEM_XCHGADD_ALGORITHM
181 bool
8a87411b 182 default y
1da177e4 183
f0d1b0b3
DH
184config ARCH_HAS_ILOG2_U32
185 bool
f0d1b0b3
DH
186
187config ARCH_HAS_ILOG2_U64
188 bool
f0d1b0b3 189
4a1b5733
EV
190config ARCH_HAS_BANDGAP
191 bool
192
a5f4c561
SA
193config FIX_EARLYCON_MEM
194 def_bool y if MMU
195
b89c3b16
AM
196config GENERIC_HWEIGHT
197 bool
198 default y
199
1da177e4
LT
200config GENERIC_CALIBRATE_DELAY
201 bool
202 default y
203
a08b6b79
Z
204config ARCH_MAY_HAVE_PC_FDC
205 bool
206
5ac6da66
CL
207config ZONE_DMA
208 bool
5ac6da66 209
ccd7ab7f
FT
210config NEED_DMA_MAP_STATE
211 def_bool y
212
c7edc9e3
DL
213config ARCH_SUPPORTS_UPROBES
214 def_bool y
215
58af4a24
RH
216config ARCH_HAS_DMA_SET_COHERENT_MASK
217 bool
218
1da177e4
LT
219config GENERIC_ISA_DMA
220 bool
221
1da177e4
LT
222config FIQ
223 bool
224
13a5045d
RH
225config NEED_RET_TO_USER
226 bool
227
034d2f5a
AV
228config ARCH_MTD_XIP
229 bool
230
c760fc19
HC
231config VECTORS_BASE
232 hex
6afd6fae 233 default 0xffff0000 if MMU || CPU_HIGH_VECTOR
c760fc19
HC
234 default DRAM_BASE if REMAP_VECTORS_TO_RAM
235 default 0x00000000
236 help
19accfd3
RK
237 The base address of exception vectors. This must be two pages
238 in size.
c760fc19 239
dc21af99 240config ARM_PATCH_PHYS_VIRT
c1becedc
RK
241 bool "Patch physical to virtual translations at runtime" if EMBEDDED
242 default y
b511d75d 243 depends on !XIP_KERNEL && MMU
dc21af99
RK
244 depends on !ARCH_REALVIEW || !SPARSEMEM
245 help
111e9a5c
RK
246 Patch phys-to-virt and virt-to-phys translation functions at
247 boot and module load time according to the position of the
248 kernel in system memory.
dc21af99 249
111e9a5c 250 This can only be used with non-XIP MMU kernels where the base
daece596 251 of physical memory is at a 16MB boundary.
dc21af99 252
c1becedc
RK
253 Only disable this option if you know that you do not require
254 this feature (eg, building a kernel for a single machine) and
255 you need to shrink the kernel to the minimal size.
dc21af99 256
c334bc15
RH
257config NEED_MACH_IO_H
258 bool
259 help
260 Select this when mach/io.h is required to provide special
261 definitions for this platform. The need for mach/io.h should
262 be avoided when possible.
263
0cdc8b92 264config NEED_MACH_MEMORY_H
1b9f95f8
NP
265 bool
266 help
0cdc8b92
NP
267 Select this when mach/memory.h is required to provide special
268 definitions for this platform. The need for mach/memory.h should
269 be avoided when possible.
dc21af99 270
1b9f95f8 271config PHYS_OFFSET
974c0724 272 hex "Physical address of main memory" if MMU
c6f54a9b 273 depends on !ARM_PATCH_PHYS_VIRT
974c0724 274 default DRAM_BASE if !MMU
c6f54a9b 275 default 0x00000000 if ARCH_EBSA110 || \
c6f54a9b
UKK
276 ARCH_FOOTBRIDGE || \
277 ARCH_INTEGRATOR || \
278 ARCH_IOP13XX || \
279 ARCH_KS8695 || \
280 (ARCH_REALVIEW && !REALVIEW_HIGH_PHYS_OFFSET)
281 default 0x10000000 if ARCH_OMAP1 || ARCH_RPC
282 default 0x20000000 if ARCH_S5PV210
283 default 0x70000000 if REALVIEW_HIGH_PHYS_OFFSET
b8824c9a 284 default 0xc0000000 if ARCH_SA1100
111e9a5c 285 help
1b9f95f8
NP
286 Please provide the physical address corresponding to the
287 location of main memory in your system.
cada3c08 288
87e040b6
SG
289config GENERIC_BUG
290 def_bool y
291 depends on BUG
292
1bcad26e
KS
293config PGTABLE_LEVELS
294 int
295 default 3 if ARM_LPAE
296 default 2
297
1da177e4
LT
298source "init/Kconfig"
299
dc52ddc0
MH
300source "kernel/Kconfig.freezer"
301
1da177e4
LT
302menu "System Type"
303
3c427975
HC
304config MMU
305 bool "MMU-based Paged Memory Management Support"
306 default y
307 help
308 Select if you want MMU-based virtualised addressing space
309 support by paged memory management. If unsure, say 'Y'.
310
ccf50e23
RK
311#
312# The "ARM system type" choice list is ordered alphabetically by option
313# text. Please add new entries in the option alphabetic order.
314#
1da177e4
LT
315choice
316 prompt "ARM system type"
1420b22b
AB
317 default ARCH_VERSATILE if !MMU
318 default ARCH_MULTIPLATFORM if MMU
1da177e4 319
387798b3
RH
320config ARCH_MULTIPLATFORM
321 bool "Allow multiple platforms to be selected"
b1b3f49c 322 depends on MMU
ddb902cc 323 select ARCH_WANT_OPTIONAL_GPIOLIB
42dc836d 324 select ARM_HAS_SG_CHAIN
387798b3
RH
325 select ARM_PATCH_PHYS_VIRT
326 select AUTO_ZRELADDR
6d0add40 327 select CLKSRC_OF
66314223 328 select COMMON_CLK
ddb902cc 329 select GENERIC_CLOCKEVENTS
08d38beb 330 select MIGHT_HAVE_PCI
387798b3 331 select MULTI_IRQ_HANDLER
66314223
DN
332 select SPARSE_IRQ
333 select USE_OF
66314223 334
9c77bc43
SA
335config ARM_SINGLE_ARMV7M
336 bool "ARMv7-M based platforms (Cortex-M0/M3/M4)"
337 depends on !MMU
338 select ARCH_WANT_OPTIONAL_GPIOLIB
339 select ARM_NVIC
499f1640 340 select AUTO_ZRELADDR
9c77bc43
SA
341 select CLKSRC_OF
342 select COMMON_CLK
343 select CPU_V7M
344 select GENERIC_CLOCKEVENTS
345 select NO_IOPORT_MAP
346 select SPARSE_IRQ
347 select USE_OF
348
4af6fee1
DS
349config ARCH_REALVIEW
350 bool "ARM Ltd. RealView family"
b1b3f49c 351 select ARCH_WANT_OPTIONAL_GPIOLIB
4af6fee1 352 select ARM_AMBA
b1b3f49c 353 select ARM_TIMER_SP804
f9a6aa43
LW
354 select COMMON_CLK
355 select COMMON_CLK_VERSATILE
ae30ceac 356 select GENERIC_CLOCKEVENTS
b56ba8aa 357 select GPIO_PL061 if GPIOLIB
b1b3f49c 358 select ICST
0cdc8b92 359 select NEED_MACH_MEMORY_H
b1b3f49c 360 select PLAT_VERSATILE
81cc3f86 361 select PLAT_VERSATILE_SCHED_CLOCK
4af6fee1
DS
362 help
363 This enables support for ARM Ltd RealView boards.
364
365config ARCH_VERSATILE
366 bool "ARM Ltd. Versatile family"
b1b3f49c 367 select ARCH_WANT_OPTIONAL_GPIOLIB
4af6fee1 368 select ARM_AMBA
b1b3f49c 369 select ARM_TIMER_SP804
4af6fee1 370 select ARM_VIC
6d803ba7 371 select CLKDEV_LOOKUP
b1b3f49c 372 select GENERIC_CLOCKEVENTS
aa3831cf 373 select HAVE_MACH_CLKDEV
c5a0adb5 374 select ICST
f4b8b319 375 select PLAT_VERSATILE
b1b3f49c 376 select PLAT_VERSATILE_CLOCK
81cc3f86 377 select PLAT_VERSATILE_SCHED_CLOCK
2389d501 378 select VERSATILE_FPGA_IRQ
4af6fee1
DS
379 help
380 This enables support for ARM Ltd Versatile board.
381
93e22567
RK
382config ARCH_CLPS711X
383 bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
a3b8d4a5 384 select ARCH_REQUIRE_GPIOLIB
ea7d1bc9 385 select AUTO_ZRELADDR
c99f72ad 386 select CLKSRC_MMIO
93e22567
RK
387 select COMMON_CLK
388 select CPU_ARM720T
4a8355c4 389 select GENERIC_CLOCKEVENTS
6597619f 390 select MFD_SYSCON
e4e3a37d 391 select SOC_BUS
93e22567
RK
392 help
393 Support for Cirrus Logic 711x/721x/731x based boards.
394
788c9700
RK
395config ARCH_GEMINI
396 bool "Cortina Systems Gemini"
788c9700 397 select ARCH_REQUIRE_GPIOLIB
f3372c01 398 select CLKSRC_MMIO
b1b3f49c 399 select CPU_FA526
f3372c01 400 select GENERIC_CLOCKEVENTS
788c9700
RK
401 help
402 Support for the Cortina Systems Gemini family SoCs
403
1da177e4
LT
404config ARCH_EBSA110
405 bool "EBSA-110"
b1b3f49c 406 select ARCH_USES_GETTIMEOFFSET
c750815e 407 select CPU_SA110
f7e68bbf 408 select ISA
c334bc15 409 select NEED_MACH_IO_H
0cdc8b92 410 select NEED_MACH_MEMORY_H
ce816fa8 411 select NO_IOPORT_MAP
1da177e4
LT
412 help
413 This is an evaluation board for the StrongARM processor available
f6c8965a 414 from Digital. It has limited hardware on-board, including an
1da177e4
LT
415 Ethernet interface, two PCMCIA sockets, two serial ports and a
416 parallel port.
417
e7736d47
LB
418config ARCH_EP93XX
419 bool "EP93xx-based"
b1b3f49c
RK
420 select ARCH_HAS_HOLES_MEMORYMODEL
421 select ARCH_REQUIRE_GPIOLIB
e7736d47 422 select ARM_AMBA
b8824c9a 423 select ARM_PATCH_PHYS_VIRT
e7736d47 424 select ARM_VIC
b8824c9a 425 select AUTO_ZRELADDR
6d803ba7 426 select CLKDEV_LOOKUP
000bc178 427 select CLKSRC_MMIO
b1b3f49c 428 select CPU_ARM920T
000bc178 429 select GENERIC_CLOCKEVENTS
e7736d47
LB
430 help
431 This enables support for the Cirrus EP93xx series of CPUs.
432
1da177e4
LT
433config ARCH_FOOTBRIDGE
434 bool "FootBridge"
c750815e 435 select CPU_SA110
1da177e4 436 select FOOTBRIDGE
4e8d7637 437 select GENERIC_CLOCKEVENTS
d0ee9f40 438 select HAVE_IDE
8ef6e620 439 select NEED_MACH_IO_H if !MMU
0cdc8b92 440 select NEED_MACH_MEMORY_H
f999b8bd
MM
441 help
442 Support for systems based on the DC21285 companion chip
443 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
1da177e4 444
4af6fee1
DS
445config ARCH_NETX
446 bool "Hilscher NetX based"
b1b3f49c 447 select ARM_VIC
234b6ced 448 select CLKSRC_MMIO
c750815e 449 select CPU_ARM926T
2fcfe6b8 450 select GENERIC_CLOCKEVENTS
f999b8bd 451 help
4af6fee1
DS
452 This enables support for systems based on the Hilscher NetX Soc
453
3b938be6
RK
454config ARCH_IOP13XX
455 bool "IOP13xx-based"
456 depends on MMU
b1b3f49c 457 select CPU_XSC3
0cdc8b92 458 select NEED_MACH_MEMORY_H
13a5045d 459 select NEED_RET_TO_USER
b1b3f49c
RK
460 select PCI
461 select PLAT_IOP
462 select VMSPLIT_1G
37ebbcff 463 select SPARSE_IRQ
3b938be6
RK
464 help
465 Support for Intel's IOP13XX (XScale) family of processors.
466
3f7e5815
LB
467config ARCH_IOP32X
468 bool "IOP32x-based"
a4f7e763 469 depends on MMU
b1b3f49c 470 select ARCH_REQUIRE_GPIOLIB
c750815e 471 select CPU_XSCALE
e9004f50 472 select GPIO_IOP
13a5045d 473 select NEED_RET_TO_USER
f7e68bbf 474 select PCI
b1b3f49c 475 select PLAT_IOP
f999b8bd 476 help
3f7e5815
LB
477 Support for Intel's 80219 and IOP32X (XScale) family of
478 processors.
479
480config ARCH_IOP33X
481 bool "IOP33x-based"
482 depends on MMU
b1b3f49c 483 select ARCH_REQUIRE_GPIOLIB
c750815e 484 select CPU_XSCALE
e9004f50 485 select GPIO_IOP
13a5045d 486 select NEED_RET_TO_USER
3f7e5815 487 select PCI
b1b3f49c 488 select PLAT_IOP
3f7e5815
LB
489 help
490 Support for Intel's IOP33X (XScale) family of processors.
1da177e4 491
3b938be6
RK
492config ARCH_IXP4XX
493 bool "IXP4xx-based"
a4f7e763 494 depends on MMU
58af4a24 495 select ARCH_HAS_DMA_SET_COHERENT_MASK
b1b3f49c 496 select ARCH_REQUIRE_GPIOLIB
51aaf81f 497 select ARCH_SUPPORTS_BIG_ENDIAN
234b6ced 498 select CLKSRC_MMIO
c750815e 499 select CPU_XSCALE
b1b3f49c 500 select DMABOUNCE if PCI
3b938be6 501 select GENERIC_CLOCKEVENTS
0b05da72 502 select MIGHT_HAVE_PCI
c334bc15 503 select NEED_MACH_IO_H
9296d94d 504 select USB_EHCI_BIG_ENDIAN_DESC
171b3f0d 505 select USB_EHCI_BIG_ENDIAN_MMIO
c4713074 506 help
3b938be6 507 Support for Intel's IXP4XX (XScale) family of processors.
c4713074 508
edabd38e
SB
509config ARCH_DOVE
510 bool "Marvell Dove"
edabd38e 511 select ARCH_REQUIRE_GPIOLIB
756b2531 512 select CPU_PJ4
edabd38e 513 select GENERIC_CLOCKEVENTS
0f81bd43 514 select MIGHT_HAVE_PCI
171b3f0d 515 select MVEBU_MBUS
9139acd1
SH
516 select PINCTRL
517 select PINCTRL_DOVE
abcda1dc 518 select PLAT_ORION_LEGACY
edabd38e
SB
519 help
520 Support for the Marvell Dove SoC 88AP510
521
794d15b2
SS
522config ARCH_MV78XX0
523 bool "Marvell MV78xx0"
a8865655 524 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 525 select CPU_FEROCEON
794d15b2 526 select GENERIC_CLOCKEVENTS
171b3f0d 527 select MVEBU_MBUS
b1b3f49c 528 select PCI
abcda1dc 529 select PLAT_ORION_LEGACY
794d15b2
SS
530 help
531 Support for the following Marvell MV78xx0 series SoCs:
532 MV781x0, MV782x0.
533
9dd0b194 534config ARCH_ORION5X
585cf175
TP
535 bool "Marvell Orion"
536 depends on MMU
a8865655 537 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 538 select CPU_FEROCEON
51cbff1d 539 select GENERIC_CLOCKEVENTS
171b3f0d 540 select MVEBU_MBUS
b1b3f49c 541 select PCI
abcda1dc 542 select PLAT_ORION_LEGACY
5be9fc23 543 select MULTI_IRQ_HANDLER
585cf175 544 help
9dd0b194 545 Support for the following Marvell Orion 5x series SoCs:
d2b2a6bb 546 Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
d323ade1 547 Orion-2 (5281), Orion-1-90 (6183).
585cf175 548
788c9700 549config ARCH_MMP
2f7e8fae 550 bool "Marvell PXA168/910/MMP2"
788c9700 551 depends on MMU
788c9700 552 select ARCH_REQUIRE_GPIOLIB
6d803ba7 553 select CLKDEV_LOOKUP
b1b3f49c 554 select GENERIC_ALLOCATOR
788c9700 555 select GENERIC_CLOCKEVENTS
157d2644 556 select GPIO_PXA
c24b3114 557 select IRQ_DOMAIN
0f374561 558 select MULTI_IRQ_HANDLER
7c8f86a4 559 select PINCTRL
788c9700 560 select PLAT_PXA
0bd86961 561 select SPARSE_IRQ
788c9700 562 help
2f7e8fae 563 Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
788c9700
RK
564
565config ARCH_KS8695
566 bool "Micrel/Kendin KS8695"
98830bc9 567 select ARCH_REQUIRE_GPIOLIB
c7e783d6 568 select CLKSRC_MMIO
b1b3f49c 569 select CPU_ARM922T
c7e783d6 570 select GENERIC_CLOCKEVENTS
b1b3f49c 571 select NEED_MACH_MEMORY_H
788c9700
RK
572 help
573 Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
574 System-on-Chip devices.
575
788c9700
RK
576config ARCH_W90X900
577 bool "Nuvoton W90X900 CPU"
c52d3d68 578 select ARCH_REQUIRE_GPIOLIB
6d803ba7 579 select CLKDEV_LOOKUP
6fa5d5f7 580 select CLKSRC_MMIO
b1b3f49c 581 select CPU_ARM926T
58b5369e 582 select GENERIC_CLOCKEVENTS
788c9700 583 help
a8bc4ead 584 Support for Nuvoton (Winbond logic dept.) ARM9 processor,
585 At present, the w90x900 has been renamed nuc900, regarding
586 the ARM series product line, you can login the following
587 link address to know more.
588
589 <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
590 ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
788c9700 591
93e22567
RK
592config ARCH_LPC32XX
593 bool "NXP LPC32XX"
594 select ARCH_REQUIRE_GPIOLIB
595 select ARM_AMBA
596 select CLKDEV_LOOKUP
597 select CLKSRC_MMIO
598 select CPU_ARM926T
599 select GENERIC_CLOCKEVENTS
600 select HAVE_IDE
93e22567
RK
601 select USE_OF
602 help
603 Support for the NXP LPC32XX family of processors
604
1da177e4 605config ARCH_PXA
2c8086a5 606 bool "PXA2xx/PXA3xx-based"
a4f7e763 607 depends on MMU
b1b3f49c
RK
608 select ARCH_MTD_XIP
609 select ARCH_REQUIRE_GPIOLIB
610 select ARM_CPU_SUSPEND if PM
611 select AUTO_ZRELADDR
a1c0a6ad 612 select COMMON_CLK
6d803ba7 613 select CLKDEV_LOOKUP
234b6ced 614 select CLKSRC_MMIO
6f6caeaa 615 select CLKSRC_OF
981d0f39 616 select GENERIC_CLOCKEVENTS
157d2644 617 select GPIO_PXA
d0ee9f40 618 select HAVE_IDE
d6cf30ca 619 select IRQ_DOMAIN
b1b3f49c 620 select MULTI_IRQ_HANDLER
b1b3f49c
RK
621 select PLAT_PXA
622 select SPARSE_IRQ
f999b8bd 623 help
2c8086a5 624 Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
1da177e4
LT
625
626config ARCH_RPC
627 bool "RiscPC"
868e87cc 628 depends on MMU
1da177e4 629 select ARCH_ACORN
a08b6b79 630 select ARCH_MAY_HAVE_PC_FDC
07f841b7 631 select ARCH_SPARSEMEM_ENABLE
5cfc8ee0 632 select ARCH_USES_GETTIMEOFFSET
fa04e209 633 select CPU_SA110
b1b3f49c 634 select FIQ
d0ee9f40 635 select HAVE_IDE
b1b3f49c
RK
636 select HAVE_PATA_PLATFORM
637 select ISA_DMA_API
c334bc15 638 select NEED_MACH_IO_H
0cdc8b92 639 select NEED_MACH_MEMORY_H
ce816fa8 640 select NO_IOPORT_MAP
b4811bac 641 select VIRT_TO_BUS
1da177e4
LT
642 help
643 On the Acorn Risc-PC, Linux can support the internal IDE disk and
644 CD-ROM interface, serial and parallel port, and the floppy drive.
645
646config ARCH_SA1100
647 bool "SA1100-based"
b1b3f49c
RK
648 select ARCH_MTD_XIP
649 select ARCH_REQUIRE_GPIOLIB
650 select ARCH_SPARSEMEM_ENABLE
651 select CLKDEV_LOOKUP
652 select CLKSRC_MMIO
1937f5b9 653 select CPU_FREQ
b1b3f49c 654 select CPU_SA1100
3e238be2 655 select GENERIC_CLOCKEVENTS
d0ee9f40 656 select HAVE_IDE
1eca42b4 657 select IRQ_DOMAIN
b1b3f49c 658 select ISA
affcab32 659 select MULTI_IRQ_HANDLER
0cdc8b92 660 select NEED_MACH_MEMORY_H
375dec92 661 select SPARSE_IRQ
f999b8bd
MM
662 help
663 Support for StrongARM 11x0 based boards.
1da177e4 664
b130d5c2
KK
665config ARCH_S3C24XX
666 bool "Samsung S3C24XX SoCs"
53650430 667 select ARCH_REQUIRE_GPIOLIB
335cce74 668 select ATAGS
b1b3f49c 669 select CLKDEV_LOOKUP
4280506a 670 select CLKSRC_SAMSUNG_PWM
7f78b6eb 671 select GENERIC_CLOCKEVENTS
880cf071 672 select GPIO_SAMSUNG
20676c15 673 select HAVE_S3C2410_I2C if I2C
b130d5c2 674 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 675 select HAVE_S3C_RTC if RTC_CLASS
17453dd2 676 select MULTI_IRQ_HANDLER
c334bc15 677 select NEED_MACH_IO_H
cd8dc7ae 678 select SAMSUNG_ATAGS
1da177e4 679 help
b130d5c2
KK
680 Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
681 and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
682 (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
683 Samsung SMDK2410 development board (and derivatives).
63b1f51b 684
a08ab637
BD
685config ARCH_S3C64XX
686 bool "Samsung S3C64XX"
b1b3f49c 687 select ARCH_REQUIRE_GPIOLIB
1db0287a 688 select ARM_AMBA
89f0ce72 689 select ARM_VIC
335cce74 690 select ATAGS
b1b3f49c 691 select CLKDEV_LOOKUP
4280506a 692 select CLKSRC_SAMSUNG_PWM
ccecba3c 693 select COMMON_CLK_SAMSUNG
70bacadb 694 select CPU_V6K
04a49b71 695 select GENERIC_CLOCKEVENTS
880cf071 696 select GPIO_SAMSUNG
b1b3f49c
RK
697 select HAVE_S3C2410_I2C if I2C
698 select HAVE_S3C2410_WATCHDOG if WATCHDOG
6700397a 699 select HAVE_TCM
ce816fa8 700 select NO_IOPORT_MAP
b1b3f49c 701 select PLAT_SAMSUNG
4ab75a3f 702 select PM_GENERIC_DOMAINS if PM
b1b3f49c
RK
703 select S3C_DEV_NAND
704 select S3C_GPIO_TRACK
cd8dc7ae 705 select SAMSUNG_ATAGS
6e2d9e93 706 select SAMSUNG_WAKEMASK
88f59738 707 select SAMSUNG_WDT_RESET
a08ab637
BD
708 help
709 Samsung S3C64XX series based systems
710
7c6337e2
KH
711config ARCH_DAVINCI
712 bool "TI DaVinci"
b1b3f49c 713 select ARCH_HAS_HOLES_MEMORYMODEL
dce1115b 714 select ARCH_REQUIRE_GPIOLIB
6d803ba7 715 select CLKDEV_LOOKUP
20e9969b 716 select GENERIC_ALLOCATOR
b1b3f49c 717 select GENERIC_CLOCKEVENTS
dc7ad3b3 718 select GENERIC_IRQ_CHIP
b1b3f49c 719 select HAVE_IDE
689e331f 720 select USE_OF
b1b3f49c 721 select ZONE_DMA
7c6337e2
KH
722 help
723 Support for TI's DaVinci platform.
724
a0694861
TL
725config ARCH_OMAP1
726 bool "TI OMAP1"
00a36698 727 depends on MMU
9af915da 728 select ARCH_HAS_HOLES_MEMORYMODEL
a0694861 729 select ARCH_OMAP
21f47fbc 730 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 731 select CLKDEV_LOOKUP
d6e15d78 732 select CLKSRC_MMIO
b1b3f49c 733 select GENERIC_CLOCKEVENTS
a0694861 734 select GENERIC_IRQ_CHIP
a0694861
TL
735 select HAVE_IDE
736 select IRQ_DOMAIN
b694331c 737 select MULTI_IRQ_HANDLER
a0694861
TL
738 select NEED_MACH_IO_H if PCCARD
739 select NEED_MACH_MEMORY_H
685e2d08 740 select SPARSE_IRQ
21f47fbc 741 help
a0694861 742 Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
02c981c0 743
1da177e4
LT
744endchoice
745
387798b3
RH
746menu "Multiple platform selection"
747 depends on ARCH_MULTIPLATFORM
748
749comment "CPU Core family selection"
750
f8afae40
AB
751config ARCH_MULTI_V4
752 bool "ARMv4 based platforms (FA526)"
753 depends on !ARCH_MULTI_V6_V7
754 select ARCH_MULTI_V4_V5
755 select CPU_FA526
756
387798b3
RH
757config ARCH_MULTI_V4T
758 bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
387798b3 759 depends on !ARCH_MULTI_V6_V7
b1b3f49c 760 select ARCH_MULTI_V4_V5
24e860fb
AB
761 select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \
762 CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \
763 CPU_ARM925T || CPU_ARM940T)
387798b3
RH
764
765config ARCH_MULTI_V5
766 bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
387798b3 767 depends on !ARCH_MULTI_V6_V7
b1b3f49c 768 select ARCH_MULTI_V4_V5
12567bbd 769 select CPU_ARM926T if !(CPU_ARM946E || CPU_ARM1020 || \
24e860fb
AB
770 CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \
771 CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON)
387798b3
RH
772
773config ARCH_MULTI_V4_V5
774 bool
775
776config ARCH_MULTI_V6
8dda05cc 777 bool "ARMv6 based platforms (ARM11)"
387798b3 778 select ARCH_MULTI_V6_V7
42f4754a 779 select CPU_V6K
387798b3
RH
780
781config ARCH_MULTI_V7
8dda05cc 782 bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
387798b3
RH
783 default y
784 select ARCH_MULTI_V6_V7
b1b3f49c 785 select CPU_V7
90bc8ac7 786 select HAVE_SMP
387798b3
RH
787
788config ARCH_MULTI_V6_V7
789 bool
9352b05b 790 select MIGHT_HAVE_CACHE_L2X0
387798b3
RH
791
792config ARCH_MULTI_CPU_AUTO
793 def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
794 select ARCH_MULTI_V5
795
796endmenu
797
05e2a3de
RH
798config ARCH_VIRT
799 bool "Dummy Virtual Machine" if ARCH_MULTI_V7
4b8b5f25 800 select ARM_AMBA
05e2a3de 801 select ARM_GIC
0b28f1db 802 select ARM_GIC_V3
05e2a3de 803 select ARM_PSCI
4b8b5f25 804 select HAVE_ARM_ARCH_TIMER
05e2a3de 805
ccf50e23
RK
806#
807# This is sorted alphabetically by mach-* pathname. However, plat-*
808# Kconfigs may be included either alphabetically (according to the
809# plat- suffix) or along side the corresponding mach-* source.
810#
3e93a22b
GC
811source "arch/arm/mach-mvebu/Kconfig"
812
445d9b30
TZ
813source "arch/arm/mach-alpine/Kconfig"
814
d9bfc86d
OR
815source "arch/arm/mach-asm9260/Kconfig"
816
95b8f20f
RK
817source "arch/arm/mach-at91/Kconfig"
818
1d22924e
AB
819source "arch/arm/mach-axxia/Kconfig"
820
8ac49e04
CD
821source "arch/arm/mach-bcm/Kconfig"
822
1c37fa10
SH
823source "arch/arm/mach-berlin/Kconfig"
824
1da177e4
LT
825source "arch/arm/mach-clps711x/Kconfig"
826
d94f944e
AV
827source "arch/arm/mach-cns3xxx/Kconfig"
828
95b8f20f
RK
829source "arch/arm/mach-davinci/Kconfig"
830
df8d742e
BS
831source "arch/arm/mach-digicolor/Kconfig"
832
95b8f20f
RK
833source "arch/arm/mach-dove/Kconfig"
834
e7736d47
LB
835source "arch/arm/mach-ep93xx/Kconfig"
836
1da177e4
LT
837source "arch/arm/mach-footbridge/Kconfig"
838
59d3a193
PZ
839source "arch/arm/mach-gemini/Kconfig"
840
387798b3
RH
841source "arch/arm/mach-highbank/Kconfig"
842
389ee0c2
HZ
843source "arch/arm/mach-hisi/Kconfig"
844
1da177e4
LT
845source "arch/arm/mach-integrator/Kconfig"
846
3f7e5815
LB
847source "arch/arm/mach-iop32x/Kconfig"
848
849source "arch/arm/mach-iop33x/Kconfig"
1da177e4 850
285f5fa7
DW
851source "arch/arm/mach-iop13xx/Kconfig"
852
1da177e4
LT
853source "arch/arm/mach-ixp4xx/Kconfig"
854
828989ad
SS
855source "arch/arm/mach-keystone/Kconfig"
856
95b8f20f
RK
857source "arch/arm/mach-ks8695/Kconfig"
858
3b8f5030
CC
859source "arch/arm/mach-meson/Kconfig"
860
17723fd3
JJ
861source "arch/arm/mach-moxart/Kconfig"
862
794d15b2
SS
863source "arch/arm/mach-mv78xx0/Kconfig"
864
3995eb82 865source "arch/arm/mach-imx/Kconfig"
1da177e4 866
f682a218
MB
867source "arch/arm/mach-mediatek/Kconfig"
868
1d3f33d5
SG
869source "arch/arm/mach-mxs/Kconfig"
870
95b8f20f 871source "arch/arm/mach-netx/Kconfig"
49cbe786 872
95b8f20f 873source "arch/arm/mach-nomadik/Kconfig"
95b8f20f 874
9851ca57
DT
875source "arch/arm/mach-nspire/Kconfig"
876
d48af15e
TL
877source "arch/arm/plat-omap/Kconfig"
878
879source "arch/arm/mach-omap1/Kconfig"
1da177e4 880
1dbae815
TL
881source "arch/arm/mach-omap2/Kconfig"
882
9dd0b194 883source "arch/arm/mach-orion5x/Kconfig"
585cf175 884
387798b3
RH
885source "arch/arm/mach-picoxcell/Kconfig"
886
95b8f20f
RK
887source "arch/arm/mach-pxa/Kconfig"
888source "arch/arm/plat-pxa/Kconfig"
585cf175 889
95b8f20f
RK
890source "arch/arm/mach-mmp/Kconfig"
891
8fc1b0f8
KG
892source "arch/arm/mach-qcom/Kconfig"
893
95b8f20f
RK
894source "arch/arm/mach-realview/Kconfig"
895
d63dc051
HS
896source "arch/arm/mach-rockchip/Kconfig"
897
95b8f20f 898source "arch/arm/mach-sa1100/Kconfig"
edabd38e 899
387798b3
RH
900source "arch/arm/mach-socfpga/Kconfig"
901
a7ed099f 902source "arch/arm/mach-spear/Kconfig"
a21765a7 903
65ebcc11
SK
904source "arch/arm/mach-sti/Kconfig"
905
85fd6d63 906source "arch/arm/mach-s3c24xx/Kconfig"
1da177e4 907
431107ea 908source "arch/arm/mach-s3c64xx/Kconfig"
a08ab637 909
170f4e42
KK
910source "arch/arm/mach-s5pv210/Kconfig"
911
83014579 912source "arch/arm/mach-exynos/Kconfig"
e509b289 913source "arch/arm/plat-samsung/Kconfig"
cc0e72b8 914
882d01f9 915source "arch/arm/mach-shmobile/Kconfig"
52c543f9 916
3b52634f
MR
917source "arch/arm/mach-sunxi/Kconfig"
918
156a0997
BS
919source "arch/arm/mach-prima2/Kconfig"
920
c5f80065
EG
921source "arch/arm/mach-tegra/Kconfig"
922
95b8f20f 923source "arch/arm/mach-u300/Kconfig"
1da177e4 924
ba56a987
MY
925source "arch/arm/mach-uniphier/Kconfig"
926
95b8f20f 927source "arch/arm/mach-ux500/Kconfig"
1da177e4
LT
928
929source "arch/arm/mach-versatile/Kconfig"
930
ceade897 931source "arch/arm/mach-vexpress/Kconfig"
420c34e4 932source "arch/arm/plat-versatile/Kconfig"
ceade897 933
6f35f9a9
TP
934source "arch/arm/mach-vt8500/Kconfig"
935
7ec80ddf 936source "arch/arm/mach-w90x900/Kconfig"
937
acede515
JN
938source "arch/arm/mach-zx/Kconfig"
939
9a45eb69
JC
940source "arch/arm/mach-zynq/Kconfig"
941
499f1640
SA
942# ARMv7-M architecture
943config ARCH_EFM32
944 bool "Energy Micro efm32"
945 depends on ARM_SINGLE_ARMV7M
946 select ARCH_REQUIRE_GPIOLIB
947 help
948 Support for Energy Micro's (now Silicon Labs) efm32 Giant Gecko
949 processors.
950
951config ARCH_LPC18XX
952 bool "NXP LPC18xx/LPC43xx"
953 depends on ARM_SINGLE_ARMV7M
954 select ARCH_HAS_RESET_CONTROLLER
955 select ARM_AMBA
956 select CLKSRC_LPC32XX
957 select PINCTRL
958 help
959 Support for NXP's LPC18xx Cortex-M3 and LPC43xx Cortex-M4
960 high performance microcontrollers.
961
962config ARCH_STM32
963 bool "STMicrolectronics STM32"
964 depends on ARM_SINGLE_ARMV7M
965 select ARCH_HAS_RESET_CONTROLLER
966 select ARMV7M_SYSTICK
25263186 967 select CLKSRC_STM32
499f1640
SA
968 select RESET_CONTROLLER
969 help
970 Support for STMicroelectronics STM32 processors.
971
1da177e4
LT
972# Definitions to make life easier
973config ARCH_ACORN
974 bool
975
7ae1f7ec
LB
976config PLAT_IOP
977 bool
469d3044 978 select GENERIC_CLOCKEVENTS
7ae1f7ec 979
69b02f6a
LB
980config PLAT_ORION
981 bool
bfe45e0b 982 select CLKSRC_MMIO
b1b3f49c 983 select COMMON_CLK
dc7ad3b3 984 select GENERIC_IRQ_CHIP
278b45b0 985 select IRQ_DOMAIN
69b02f6a 986
abcda1dc
TP
987config PLAT_ORION_LEGACY
988 bool
989 select PLAT_ORION
990
bd5ce433
EM
991config PLAT_PXA
992 bool
993
f4b8b319
RK
994config PLAT_VERSATILE
995 bool
996
d9a1beaa
AC
997source "arch/arm/firmware/Kconfig"
998
1da177e4
LT
999source arch/arm/mm/Kconfig
1000
afe4b25e 1001config IWMMXT
d93003e8
SH
1002 bool "Enable iWMMXt support"
1003 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 || CPU_PJ4B
1004 default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 || CPU_PJ4B
afe4b25e
LB
1005 help
1006 Enable support for iWMMXt context switching at run time if
1007 running on a CPU that supports it.
1008
52108641 1009config MULTI_IRQ_HANDLER
1010 bool
1011 help
1012 Allow each machine to specify it's own IRQ handler at run time.
1013
3b93e7b0
HC
1014if !MMU
1015source "arch/arm/Kconfig-nommu"
1016endif
1017
3e0a07f8
GC
1018config PJ4B_ERRATA_4742
1019 bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation"
1020 depends on CPU_PJ4B && MACH_ARMADA_370
1021 default y
1022 help
1023 When coming out of either a Wait for Interrupt (WFI) or a Wait for
1024 Event (WFE) IDLE states, a specific timing sensitivity exists between
1025 the retiring WFI/WFE instructions and the newly issued subsequent
1026 instructions. This sensitivity can result in a CPU hang scenario.
1027 Workaround:
1028 The software must insert either a Data Synchronization Barrier (DSB)
1029 or Data Memory Barrier (DMB) command immediately after the WFI/WFE
1030 instruction
1031
f0c4b8d6
WD
1032config ARM_ERRATA_326103
1033 bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
1034 depends on CPU_V6
1035 help
1036 Executing a SWP instruction to read-only memory does not set bit 11
1037 of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
1038 treat the access as a read, preventing a COW from occurring and
1039 causing the faulting task to livelock.
1040
9cba3ccc
CM
1041config ARM_ERRATA_411920
1042 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
e399b1a4 1043 depends on CPU_V6 || CPU_V6K
9cba3ccc
CM
1044 help
1045 Invalidation of the Instruction Cache operation can
1046 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
1047 It does not affect the MPCore. This option enables the ARM Ltd.
1048 recommended workaround.
1049
7ce236fc
CM
1050config ARM_ERRATA_430973
1051 bool "ARM errata: Stale prediction on replaced interworking branch"
1052 depends on CPU_V7
1053 help
1054 This option enables the workaround for the 430973 Cortex-A8
79403cda 1055 r1p* erratum. If a code sequence containing an ARM/Thumb
7ce236fc
CM
1056 interworking branch is replaced with another code sequence at the
1057 same virtual address, whether due to self-modifying code or virtual
1058 to physical address re-mapping, Cortex-A8 does not recover from the
1059 stale interworking branch prediction. This results in Cortex-A8
1060 executing the new code sequence in the incorrect ARM or Thumb state.
1061 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
1062 and also flushes the branch target cache at every context switch.
1063 Note that setting specific bits in the ACTLR register may not be
1064 available in non-secure mode.
1065
855c551f
CM
1066config ARM_ERRATA_458693
1067 bool "ARM errata: Processor deadlock when a false hazard is created"
1068 depends on CPU_V7
62e4d357 1069 depends on !ARCH_MULTIPLATFORM
855c551f
CM
1070 help
1071 This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1072 erratum. For very specific sequences of memory operations, it is
1073 possible for a hazard condition intended for a cache line to instead
1074 be incorrectly associated with a different cache line. This false
1075 hazard might then cause a processor deadlock. The workaround enables
1076 the L1 caching of the NEON accesses and disables the PLD instruction
1077 in the ACTLR register. Note that setting specific bits in the ACTLR
1078 register may not be available in non-secure mode.
1079
0516e464
CM
1080config ARM_ERRATA_460075
1081 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
1082 depends on CPU_V7
62e4d357 1083 depends on !ARCH_MULTIPLATFORM
0516e464
CM
1084 help
1085 This option enables the workaround for the 460075 Cortex-A8 (r2p0)
1086 erratum. Any asynchronous access to the L2 cache may encounter a
1087 situation in which recent store transactions to the L2 cache are lost
1088 and overwritten with stale memory contents from external memory. The
1089 workaround disables the write-allocate mode for the L2 cache via the
1090 ACTLR register. Note that setting specific bits in the ACTLR register
1091 may not be available in non-secure mode.
1092
9f05027c
WD
1093config ARM_ERRATA_742230
1094 bool "ARM errata: DMB operation may be faulty"
1095 depends on CPU_V7 && SMP
62e4d357 1096 depends on !ARCH_MULTIPLATFORM
9f05027c
WD
1097 help
1098 This option enables the workaround for the 742230 Cortex-A9
1099 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
1100 between two write operations may not ensure the correct visibility
1101 ordering of the two writes. This workaround sets a specific bit in
1102 the diagnostic register of the Cortex-A9 which causes the DMB
1103 instruction to behave as a DSB, ensuring the correct behaviour of
1104 the two writes.
1105
a672e99b
WD
1106config ARM_ERRATA_742231
1107 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1108 depends on CPU_V7 && SMP
62e4d357 1109 depends on !ARCH_MULTIPLATFORM
a672e99b
WD
1110 help
1111 This option enables the workaround for the 742231 Cortex-A9
1112 (r2p0..r2p2) erratum. Under certain conditions, specific to the
1113 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1114 accessing some data located in the same cache line, may get corrupted
1115 data due to bad handling of the address hazard when the line gets
1116 replaced from one of the CPUs at the same time as another CPU is
1117 accessing it. This workaround sets specific bits in the diagnostic
1118 register of the Cortex-A9 which reduces the linefill issuing
1119 capabilities of the processor.
1120
69155794
JM
1121config ARM_ERRATA_643719
1122 bool "ARM errata: LoUIS bit field in CLIDR register is incorrect"
1123 depends on CPU_V7 && SMP
e5a5de44 1124 default y
69155794
JM
1125 help
1126 This option enables the workaround for the 643719 Cortex-A9 (prior to
1127 r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR
1128 register returns zero when it should return one. The workaround
1129 corrects this value, ensuring cache maintenance operations which use
1130 it behave as intended and avoiding data corruption.
1131
cdf357f1
WD
1132config ARM_ERRATA_720789
1133 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
e66dc745 1134 depends on CPU_V7
cdf357f1
WD
1135 help
1136 This option enables the workaround for the 720789 Cortex-A9 (prior to
1137 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1138 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1139 As a consequence of this erratum, some TLB entries which should be
1140 invalidated are not, resulting in an incoherency in the system page
1141 tables. The workaround changes the TLB flushing routines to invalidate
1142 entries regardless of the ASID.
475d92fc
WD
1143
1144config ARM_ERRATA_743622
1145 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1146 depends on CPU_V7
62e4d357 1147 depends on !ARCH_MULTIPLATFORM
475d92fc
WD
1148 help
1149 This option enables the workaround for the 743622 Cortex-A9
efbc74ac 1150 (r2p*) erratum. Under very rare conditions, a faulty
475d92fc
WD
1151 optimisation in the Cortex-A9 Store Buffer may lead to data
1152 corruption. This workaround sets a specific bit in the diagnostic
1153 register of the Cortex-A9 which disables the Store Buffer
1154 optimisation, preventing the defect from occurring. This has no
1155 visible impact on the overall performance or power consumption of the
1156 processor.
1157
9a27c27c
WD
1158config ARM_ERRATA_751472
1159 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
ba90c516 1160 depends on CPU_V7
62e4d357 1161 depends on !ARCH_MULTIPLATFORM
9a27c27c
WD
1162 help
1163 This option enables the workaround for the 751472 Cortex-A9 (prior
1164 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
1165 completion of a following broadcasted operation if the second
1166 operation is received by a CPU before the ICIALLUIS has completed,
1167 potentially leading to corrupted entries in the cache or TLB.
1168
fcbdc5fe
WD
1169config ARM_ERRATA_754322
1170 bool "ARM errata: possible faulty MMU translations following an ASID switch"
1171 depends on CPU_V7
1172 help
1173 This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1174 r3p*) erratum. A speculative memory access may cause a page table walk
1175 which starts prior to an ASID switch but completes afterwards. This
1176 can populate the micro-TLB with a stale entry which may be hit with
1177 the new ASID. This workaround places two dsb instructions in the mm
1178 switching code so that no page table walks can cross the ASID switch.
1179
5dab26af
WD
1180config ARM_ERRATA_754327
1181 bool "ARM errata: no automatic Store Buffer drain"
1182 depends on CPU_V7 && SMP
1183 help
1184 This option enables the workaround for the 754327 Cortex-A9 (prior to
1185 r2p0) erratum. The Store Buffer does not have any automatic draining
1186 mechanism and therefore a livelock may occur if an external agent
1187 continuously polls a memory location waiting to observe an update.
1188 This workaround defines cpu_relax() as smp_mb(), preventing correctly
1189 written polling loops from denying visibility of updates to memory.
1190
145e10e1
CM
1191config ARM_ERRATA_364296
1192 bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
fd832478 1193 depends on CPU_V6
145e10e1
CM
1194 help
1195 This options enables the workaround for the 364296 ARM1136
1196 r0p2 erratum (possible cache data corruption with
1197 hit-under-miss enabled). It sets the undocumented bit 31 in
1198 the auxiliary control register and the FI bit in the control
1199 register, thus disabling hit-under-miss without putting the
1200 processor into full low interrupt latency mode. ARM11MPCore
1201 is not affected.
1202
f630c1bd
WD
1203config ARM_ERRATA_764369
1204 bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1205 depends on CPU_V7 && SMP
1206 help
1207 This option enables the workaround for erratum 764369
1208 affecting Cortex-A9 MPCore with two or more processors (all
1209 current revisions). Under certain timing circumstances, a data
1210 cache line maintenance operation by MVA targeting an Inner
1211 Shareable memory region may fail to proceed up to either the
1212 Point of Coherency or to the Point of Unification of the
1213 system. This workaround adds a DSB instruction before the
1214 relevant cache maintenance functions and sets a specific bit
1215 in the diagnostic control register of the SCU.
1216
7253b85c
SH
1217config ARM_ERRATA_775420
1218 bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
1219 depends on CPU_V7
1220 help
1221 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
1222 r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
1223 operation aborts with MMU exception, it might cause the processor
1224 to deadlock. This workaround puts DSB before executing ISB if
1225 an abort may occur on cache maintenance.
1226
93dc6887
CM
1227config ARM_ERRATA_798181
1228 bool "ARM errata: TLBI/DSB failure on Cortex-A15"
1229 depends on CPU_V7 && SMP
1230 help
1231 On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
1232 adequately shooting down all use of the old entries. This
1233 option enables the Linux kernel workaround for this erratum
1234 which sends an IPI to the CPUs that are running the same ASID
1235 as the one being invalidated.
1236
84b6504f
WD
1237config ARM_ERRATA_773022
1238 bool "ARM errata: incorrect instructions may be executed from loop buffer"
1239 depends on CPU_V7
1240 help
1241 This option enables the workaround for the 773022 Cortex-A15
1242 (up to r0p4) erratum. In certain rare sequences of code, the
1243 loop buffer may deliver incorrect instructions. This
1244 workaround disables the loop buffer to avoid the erratum.
1245
1da177e4
LT
1246endmenu
1247
1248source "arch/arm/common/Kconfig"
1249
1da177e4
LT
1250menu "Bus support"
1251
1da177e4
LT
1252config ISA
1253 bool
1da177e4
LT
1254 help
1255 Find out whether you have ISA slots on your motherboard. ISA is the
1256 name of a bus system, i.e. the way the CPU talks to the other stuff
1257 inside your box. Other bus systems are PCI, EISA, MicroChannel
1258 (MCA) or VESA. ISA is an older system, now being displaced by PCI;
1259 newer boards don't support it. If you have ISA, say Y, otherwise N.
1260
065909b9 1261# Select ISA DMA controller support
1da177e4
LT
1262config ISA_DMA
1263 bool
065909b9 1264 select ISA_DMA_API
1da177e4 1265
065909b9 1266# Select ISA DMA interface
5cae841b
AV
1267config ISA_DMA_API
1268 bool
5cae841b 1269
1da177e4 1270config PCI
0b05da72 1271 bool "PCI support" if MIGHT_HAVE_PCI
1da177e4
LT
1272 help
1273 Find out whether you have a PCI motherboard. PCI is the name of a
1274 bus system, i.e. the way the CPU talks to the other stuff inside
1275 your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
1276 VESA. If you have PCI, say Y, otherwise N.
1277
52882173
AV
1278config PCI_DOMAINS
1279 bool
1280 depends on PCI
1281
8c7d1474
LP
1282config PCI_DOMAINS_GENERIC
1283 def_bool PCI_DOMAINS
1284
b080ac8a
MRJ
1285config PCI_NANOENGINE
1286 bool "BSE nanoEngine PCI support"
1287 depends on SA1100_NANOENGINE
1288 help
1289 Enable PCI on the BSE nanoEngine board.
1290
36e23590
MW
1291config PCI_SYSCALL
1292 def_bool PCI
1293
a0113a99
MR
1294config PCI_HOST_ITE8152
1295 bool
1296 depends on PCI && MACH_ARMCORE
1297 default y
1298 select DMABOUNCE
1299
1da177e4 1300source "drivers/pci/Kconfig"
3f06d157 1301source "drivers/pci/pcie/Kconfig"
1da177e4
LT
1302
1303source "drivers/pcmcia/Kconfig"
1304
1305endmenu
1306
1307menu "Kernel Features"
1308
3b55658a
DM
1309config HAVE_SMP
1310 bool
1311 help
1312 This option should be selected by machines which have an SMP-
1313 capable CPU.
1314
1315 The only effect of this option is to make the SMP-related
1316 options available to the user for configuration.
1317
1da177e4 1318config SMP
bb2d8130 1319 bool "Symmetric Multi-Processing"
fbb4ddac 1320 depends on CPU_V6K || CPU_V7
bc28248e 1321 depends on GENERIC_CLOCKEVENTS
3b55658a 1322 depends on HAVE_SMP
801bb21c 1323 depends on MMU || ARM_MPU
0361748f 1324 select IRQ_WORK
1da177e4
LT
1325 help
1326 This enables support for systems with more than one CPU. If you have
4a474157
RG
1327 a system with only one CPU, say N. If you have a system with more
1328 than one CPU, say Y.
1da177e4 1329
4a474157 1330 If you say N here, the kernel will run on uni- and multiprocessor
1da177e4 1331 machines, but will use only one CPU of a multiprocessor machine. If
4a474157
RG
1332 you say Y here, the kernel will run on many, but not all,
1333 uniprocessor machines. On a uniprocessor machine, the kernel
1334 will run faster if you say N here.
1da177e4 1335
395cf969 1336 See also <file:Documentation/x86/i386/IO-APIC.txt>,
1da177e4 1337 <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
50a23e6e 1338 <http://tldp.org/HOWTO/SMP-HOWTO.html>.
1da177e4
LT
1339
1340 If you don't know what to do here, say N.
1341
f00ec48f 1342config SMP_ON_UP
5744ff43 1343 bool "Allow booting SMP kernel on uniprocessor systems"
801bb21c 1344 depends on SMP && !XIP_KERNEL && MMU
f00ec48f
RK
1345 default y
1346 help
1347 SMP kernels contain instructions which fail on non-SMP processors.
1348 Enabling this option allows the kernel to modify itself to make
1349 these instructions safe. Disabling it allows about 1K of space
1350 savings.
1351
1352 If you don't know what to do here, say Y.
1353
c9018aab
VG
1354config ARM_CPU_TOPOLOGY
1355 bool "Support cpu topology definition"
1356 depends on SMP && CPU_V7
1357 default y
1358 help
1359 Support ARM cpu topology definition. The MPIDR register defines
1360 affinity between processors which is then used to describe the cpu
1361 topology of an ARM System.
1362
1363config SCHED_MC
1364 bool "Multi-core scheduler support"
1365 depends on ARM_CPU_TOPOLOGY
1366 help
1367 Multi-core scheduler support improves the CPU scheduler's decision
1368 making when dealing with multi-core CPU chips at a cost of slightly
1369 increased overhead in some places. If unsure say N here.
1370
1371config SCHED_SMT
1372 bool "SMT scheduler support"
1373 depends on ARM_CPU_TOPOLOGY
1374 help
1375 Improves the CPU scheduler's decision making when dealing with
1376 MultiThreading at a cost of slightly increased overhead in some
1377 places. If unsure say N here.
1378
a8cbcd92
RK
1379config HAVE_ARM_SCU
1380 bool
a8cbcd92
RK
1381 help
1382 This option enables support for the ARM system coherency unit
1383
8a4da6e3 1384config HAVE_ARM_ARCH_TIMER
022c03a2
MZ
1385 bool "Architected timer support"
1386 depends on CPU_V7
8a4da6e3 1387 select ARM_ARCH_TIMER
0c403462 1388 select GENERIC_CLOCKEVENTS
022c03a2
MZ
1389 help
1390 This option enables support for the ARM architected timer
1391
f32f4ce2
RK
1392config HAVE_ARM_TWD
1393 bool
da4a686a 1394 select CLKSRC_OF if OF
f32f4ce2
RK
1395 help
1396 This options enables support for the ARM timer and watchdog unit
1397
e8db288e
NP
1398config MCPM
1399 bool "Multi-Cluster Power Management"
1400 depends on CPU_V7 && SMP
1401 help
1402 This option provides the common power management infrastructure
1403 for (multi-)cluster based systems, such as big.LITTLE based
1404 systems.
1405
ebf4a5c5
HZ
1406config MCPM_QUAD_CLUSTER
1407 bool
1408 depends on MCPM
1409 help
1410 To avoid wasting resources unnecessarily, MCPM only supports up
1411 to 2 clusters by default.
1412 Platforms with 3 or 4 clusters that use MCPM must select this
1413 option to allow the additional clusters to be managed.
1414
1c33be57
NP
1415config BIG_LITTLE
1416 bool "big.LITTLE support (Experimental)"
1417 depends on CPU_V7 && SMP
1418 select MCPM
1419 help
1420 This option enables support selections for the big.LITTLE
1421 system architecture.
1422
1423config BL_SWITCHER
1424 bool "big.LITTLE switcher support"
1425 depends on BIG_LITTLE && MCPM && HOTPLUG_CPU
1c33be57 1426 select ARM_CPU_SUSPEND
51aaf81f 1427 select CPU_PM
1c33be57
NP
1428 help
1429 The big.LITTLE "switcher" provides the core functionality to
1430 transparently handle transition between a cluster of A15's
1431 and a cluster of A7's in a big.LITTLE system.
1432
b22537c6
NP
1433config BL_SWITCHER_DUMMY_IF
1434 tristate "Simple big.LITTLE switcher user interface"
1435 depends on BL_SWITCHER && DEBUG_KERNEL
1436 help
1437 This is a simple and dummy char dev interface to control
1438 the big.LITTLE switcher core code. It is meant for
1439 debugging purposes only.
1440
8d5796d2
LB
1441choice
1442 prompt "Memory split"
006fa259 1443 depends on MMU
8d5796d2
LB
1444 default VMSPLIT_3G
1445 help
1446 Select the desired split between kernel and user memory.
1447
1448 If you are not absolutely sure what you are doing, leave this
1449 option alone!
1450
1451 config VMSPLIT_3G
1452 bool "3G/1G user/kernel split"
63ce446c
NP
1453 config VMSPLIT_3G_OPT
1454 bool "3G/1G user/kernel split (for full 1G low memory)"
8d5796d2
LB
1455 config VMSPLIT_2G
1456 bool "2G/2G user/kernel split"
1457 config VMSPLIT_1G
1458 bool "1G/3G user/kernel split"
1459endchoice
1460
1461config PAGE_OFFSET
1462 hex
006fa259 1463 default PHYS_OFFSET if !MMU
8d5796d2
LB
1464 default 0x40000000 if VMSPLIT_1G
1465 default 0x80000000 if VMSPLIT_2G
63ce446c 1466 default 0xB0000000 if VMSPLIT_3G_OPT
8d5796d2
LB
1467 default 0xC0000000
1468
1da177e4
LT
1469config NR_CPUS
1470 int "Maximum number of CPUs (2-32)"
1471 range 2 32
1472 depends on SMP
1473 default "4"
1474
a054a811 1475config HOTPLUG_CPU
00b7dede 1476 bool "Support for hot-pluggable CPUs"
40b31360 1477 depends on SMP
a054a811
RK
1478 help
1479 Say Y here to experiment with turning CPUs off and on. CPUs
1480 can be controlled through /sys/devices/system/cpu.
1481
2bdd424f
WD
1482config ARM_PSCI
1483 bool "Support for the ARM Power State Coordination Interface (PSCI)"
1484 depends on CPU_V7
be120397 1485 select ARM_PSCI_FW
2bdd424f
WD
1486 help
1487 Say Y here if you want Linux to communicate with system firmware
1488 implementing the PSCI specification for CPU-centric power
1489 management operations described in ARM document number ARM DEN
1490 0022A ("Power State Coordination Interface System Software on
1491 ARM processors").
1492
2a6ad871
MR
1493# The GPIO number here must be sorted by descending number. In case of
1494# a multiplatform kernel, we just want the highest value required by the
1495# selected platforms.
44986ab0
PDSN
1496config ARCH_NR_GPIO
1497 int
b35d2e56
GF
1498 default 1024 if ARCH_BRCMSTB || ARCH_SHMOBILE || ARCH_TEGRA || \
1499 ARCH_ZYNQ
aa42587a
TF
1500 default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || \
1501 SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX || ARCH_S5PV210
eb171a99 1502 default 416 if ARCH_SUNXI
06b851e5 1503 default 392 if ARCH_U8500
01bb914c 1504 default 352 if ARCH_VT8500
7b5da4c3 1505 default 288 if ARCH_ROCKCHIP
2a6ad871 1506 default 264 if MACH_H4700
44986ab0
PDSN
1507 default 0
1508 help
1509 Maximum number of GPIOs in the system.
1510
1511 If unsure, leave the default value.
1512
d45a398f 1513source kernel/Kconfig.preempt
1da177e4 1514
c9218b16 1515config HZ_FIXED
f8065813 1516 int
070b8b43 1517 default 200 if ARCH_EBSA110 || ARCH_S3C24XX || \
a73ddc61 1518 ARCH_S5PV210 || ARCH_EXYNOS4
1164f672 1519 default 128 if SOC_AT91RM9200
47d84682 1520 default 0
c9218b16
RK
1521
1522choice
47d84682 1523 depends on HZ_FIXED = 0
c9218b16
RK
1524 prompt "Timer frequency"
1525
1526config HZ_100
1527 bool "100 Hz"
1528
1529config HZ_200
1530 bool "200 Hz"
1531
1532config HZ_250
1533 bool "250 Hz"
1534
1535config HZ_300
1536 bool "300 Hz"
1537
1538config HZ_500
1539 bool "500 Hz"
1540
1541config HZ_1000
1542 bool "1000 Hz"
1543
1544endchoice
1545
1546config HZ
1547 int
47d84682 1548 default HZ_FIXED if HZ_FIXED != 0
c9218b16
RK
1549 default 100 if HZ_100
1550 default 200 if HZ_200
1551 default 250 if HZ_250
1552 default 300 if HZ_300
1553 default 500 if HZ_500
1554 default 1000
1555
1556config SCHED_HRTICK
1557 def_bool HIGH_RES_TIMERS
f8065813 1558
16c79651 1559config THUMB2_KERNEL
bc7dea00 1560 bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
4477ca45 1561 depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K
bc7dea00 1562 default y if CPU_THUMBONLY
16c79651
CM
1563 select AEABI
1564 select ARM_ASM_UNIFIED
89bace65 1565 select ARM_UNWIND
16c79651
CM
1566 help
1567 By enabling this option, the kernel will be compiled in
1568 Thumb-2 mode. A compiler/assembler that understand the unified
1569 ARM-Thumb syntax is needed.
1570
1571 If unsure, say N.
1572
6f685c5c
DM
1573config THUMB2_AVOID_R_ARM_THM_JUMP11
1574 bool "Work around buggy Thumb-2 short branch relocations in gas"
1575 depends on THUMB2_KERNEL && MODULES
1576 default y
1577 help
1578 Various binutils versions can resolve Thumb-2 branches to
1579 locally-defined, preemptible global symbols as short-range "b.n"
1580 branch instructions.
1581
1582 This is a problem, because there's no guarantee the final
1583 destination of the symbol, or any candidate locations for a
1584 trampoline, are within range of the branch. For this reason, the
1585 kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
1586 relocation in modules at all, and it makes little sense to add
1587 support.
1588
1589 The symptom is that the kernel fails with an "unsupported
1590 relocation" error when loading some modules.
1591
1592 Until fixed tools are available, passing
1593 -fno-optimize-sibling-calls to gcc should prevent gcc generating
1594 code which hits this problem, at the cost of a bit of extra runtime
1595 stack usage in some cases.
1596
1597 The problem is described in more detail at:
1598 https://bugs.launchpad.net/binutils-linaro/+bug/725126
1599
1600 Only Thumb-2 kernels are affected.
1601
1602 Unless you are sure your tools don't have this problem, say Y.
1603
0becb088
CM
1604config ARM_ASM_UNIFIED
1605 bool
1606
704bdda0
NP
1607config AEABI
1608 bool "Use the ARM EABI to compile the kernel"
1609 help
1610 This option allows for the kernel to be compiled using the latest
1611 ARM ABI (aka EABI). This is only useful if you are using a user
1612 space environment that is also compiled with EABI.
1613
1614 Since there are major incompatibilities between the legacy ABI and
1615 EABI, especially with regard to structure member alignment, this
1616 option also changes the kernel syscall calling convention to
1617 disambiguate both ABIs and allow for backward compatibility support
1618 (selected with CONFIG_OABI_COMPAT).
1619
1620 To use this you need GCC version 4.0.0 or later.
1621
6c90c872 1622config OABI_COMPAT
a73a3ff1 1623 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
d6f94fa0 1624 depends on AEABI && !THUMB2_KERNEL
6c90c872
NP
1625 help
1626 This option preserves the old syscall interface along with the
1627 new (ARM EABI) one. It also provides a compatibility layer to
1628 intercept syscalls that have structure arguments which layout
1629 in memory differs between the legacy ABI and the new ARM EABI
1630 (only for non "thumb" binaries). This option adds a tiny
1631 overhead to all syscalls and produces a slightly larger kernel.
91702175
KC
1632
1633 The seccomp filter system will not be available when this is
1634 selected, since there is no way yet to sensibly distinguish
1635 between calling conventions during filtering.
1636
6c90c872
NP
1637 If you know you'll be using only pure EABI user space then you
1638 can say N here. If this option is not selected and you attempt
1639 to execute a legacy ABI binary then the result will be
1640 UNPREDICTABLE (in fact it can be predicted that it won't work
b02f8467 1641 at all). If in doubt say N.
6c90c872 1642
eb33575c 1643config ARCH_HAS_HOLES_MEMORYMODEL
e80d6a24 1644 bool
e80d6a24 1645
05944d74
RK
1646config ARCH_SPARSEMEM_ENABLE
1647 bool
1648
07a2f737
RK
1649config ARCH_SPARSEMEM_DEFAULT
1650 def_bool ARCH_SPARSEMEM_ENABLE
1651
05944d74 1652config ARCH_SELECT_MEMORY_MODEL
be370302 1653 def_bool ARCH_SPARSEMEM_ENABLE
c80d79d7 1654
7b7bf499
WD
1655config HAVE_ARCH_PFN_VALID
1656 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
1657
b8cd51af
SC
1658config HAVE_GENERIC_RCU_GUP
1659 def_bool y
1660 depends on ARM_LPAE
1661
053a96ca 1662config HIGHMEM
e8db89a2
RK
1663 bool "High Memory Support"
1664 depends on MMU
053a96ca
NP
1665 help
1666 The address space of ARM processors is only 4 Gigabytes large
1667 and it has to accommodate user address space, kernel address
1668 space as well as some memory mapped IO. That means that, if you
1669 have a large amount of physical memory and/or IO, not all of the
1670 memory can be "permanently mapped" by the kernel. The physical
1671 memory that is not permanently mapped is called "high memory".
1672
1673 Depending on the selected kernel/user memory split, minimum
1674 vmalloc space and actual amount of RAM, you may not need this
1675 option which should result in a slightly faster kernel.
1676
1677 If unsure, say n.
1678
65cec8e3 1679config HIGHPTE
9a431bd5 1680 bool "Allocate 2nd-level pagetables from highmem" if EXPERT
65cec8e3 1681 depends on HIGHMEM
9a431bd5 1682 default y
b4d103d1
RK
1683 help
1684 The VM uses one page of physical memory for each page table.
1685 For systems with a lot of processes, this can use a lot of
1686 precious low memory, eventually leading to low memory being
1687 consumed by page tables. Setting this option will allow
1688 user-space 2nd level page tables to reside in high memory.
65cec8e3 1689
a5e090ac
RK
1690config CPU_SW_DOMAIN_PAN
1691 bool "Enable use of CPU domains to implement privileged no-access"
1692 depends on MMU && !ARM_LPAE
1b8873a0
JI
1693 default y
1694 help
a5e090ac
RK
1695 Increase kernel security by ensuring that normal kernel accesses
1696 are unable to access userspace addresses. This can help prevent
1697 use-after-free bugs becoming an exploitable privilege escalation
1698 by ensuring that magic values (such as LIST_POISON) will always
1699 fault when dereferenced.
1700
1701 CPUs with low-vector mappings use a best-efforts implementation.
1702 Their lower 1MB needs to remain accessible for the vectors, but
1703 the remainder of userspace will become appropriately inaccessible.
65cec8e3 1704
1b8873a0 1705config HW_PERF_EVENTS
fa8ad788
MR
1706 def_bool y
1707 depends on ARM_PMU
1b8873a0 1708
1355e2a6
CM
1709config SYS_SUPPORTS_HUGETLBFS
1710 def_bool y
1711 depends on ARM_LPAE
1712
8d962507
CM
1713config HAVE_ARCH_TRANSPARENT_HUGEPAGE
1714 def_bool y
1715 depends on ARM_LPAE
1716
4bfab203
SC
1717config ARCH_WANT_GENERAL_HUGETLB
1718 def_bool y
1719
7d485f64
AB
1720config ARM_MODULE_PLTS
1721 bool "Use PLTs to allow module memory to spill over into vmalloc area"
1722 depends on MODULES
1723 help
1724 Allocate PLTs when loading modules so that jumps and calls whose
1725 targets are too far away for their relative offsets to be encoded
1726 in the instructions themselves can be bounced via veneers in the
1727 module's PLT. This allows modules to be allocated in the generic
1728 vmalloc area after the dedicated module memory area has been
1729 exhausted. The modules will use slightly more memory, but after
1730 rounding up to page size, the actual memory footprint is usually
1731 the same.
1732
1733 Say y if you are getting out of memory errors while loading modules
1734
3f22ab27
DH
1735source "mm/Kconfig"
1736
c1b2d970 1737config FORCE_MAX_ZONEORDER
36d6c928 1738 int "Maximum zone order"
898f08e1 1739 default "12" if SOC_AM33XX
6d85e2b0 1740 default "9" if SA1111 || ARCH_EFM32
c1b2d970
MD
1741 default "11"
1742 help
1743 The kernel memory allocator divides physically contiguous memory
1744 blocks into "zones", where each zone is a power of two number of
1745 pages. This option selects the largest power of two that the kernel
1746 keeps in the memory allocator. If you need to allocate very large
1747 blocks of physically contiguous memory, then you may need to
1748 increase this value.
1749
1750 This config option is actually maximum order plus one. For example,
1751 a value of 11 means that the largest free memory block is 2^10 pages.
1752
1da177e4
LT
1753config ALIGNMENT_TRAP
1754 bool
f12d0d7c 1755 depends on CPU_CP15_MMU
1da177e4 1756 default y if !ARCH_EBSA110
e119bfff 1757 select HAVE_PROC_CPU if PROC_FS
1da177e4 1758 help
84eb8d06 1759 ARM processors cannot fetch/store information which is not
1da177e4
LT
1760 naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1761 address divisible by 4. On 32-bit ARM processors, these non-aligned
1762 fetch/store instructions will be emulated in software if you say
1763 here, which has a severe performance impact. This is necessary for
1764 correct operation of some network protocols. With an IP-only
1765 configuration it is safe to say N, otherwise say Y.
1766
39ec58f3 1767config UACCESS_WITH_MEMCPY
38ef2ad5
LW
1768 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
1769 depends on MMU
39ec58f3
LB
1770 default y if CPU_FEROCEON
1771 help
1772 Implement faster copy_to_user and clear_user methods for CPU
1773 cores where a 8-word STM instruction give significantly higher
1774 memory write throughput than a sequence of individual 32bit stores.
1775
1776 A possible side effect is a slight increase in scheduling latency
1777 between threads sharing the same address space if they invoke
1778 such copy operations with large buffers.
1779
1780 However, if the CPU data cache is using a write-allocate mode,
1781 this option is unlikely to provide any performance gain.
1782
70c70d97
NP
1783config SECCOMP
1784 bool
1785 prompt "Enable seccomp to safely compute untrusted bytecode"
1786 ---help---
1787 This kernel feature is useful for number crunching applications
1788 that may need to compute untrusted bytecode during their
1789 execution. By using pipes or other transports made available to
1790 the process as file descriptors supporting the read/write
1791 syscalls, it's possible to isolate those applications in
1792 their own address space using seccomp. Once seccomp is
1793 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1794 and the task is only allowed to execute a few safe syscalls
1795 defined by each seccomp mode.
1796
06e6295b
SS
1797config SWIOTLB
1798 def_bool y
1799
1800config IOMMU_HELPER
1801 def_bool SWIOTLB
1802
eff8d644
SS
1803config XEN_DOM0
1804 def_bool y
1805 depends on XEN
1806
1807config XEN
c2ba1f7d 1808 bool "Xen guest support on ARM"
85323a99 1809 depends on ARM && AEABI && OF
f880b67d 1810 depends on CPU_V7 && !CPU_V6
85323a99 1811 depends on !GENERIC_ATOMIC64
7693decc 1812 depends on MMU
51aaf81f 1813 select ARCH_DMA_ADDR_T_64BIT
17b7ab80 1814 select ARM_PSCI
83862ccf 1815 select SWIOTLB_XEN
eff8d644
SS
1816 help
1817 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1818
1da177e4
LT
1819endmenu
1820
1821menu "Boot options"
1822
9eb8f674
GL
1823config USE_OF
1824 bool "Flattened Device Tree support"
b1b3f49c 1825 select IRQ_DOMAIN
9eb8f674 1826 select OF
9eb8f674
GL
1827 help
1828 Include support for flattened device tree machine descriptions.
1829
bd51e2f5
NP
1830config ATAGS
1831 bool "Support for the traditional ATAGS boot data passing" if USE_OF
1832 default y
1833 help
1834 This is the traditional way of passing data to the kernel at boot
1835 time. If you are solely relying on the flattened device tree (or
1836 the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1837 to remove ATAGS support from your kernel binary. If unsure,
1838 leave this to y.
1839
1840config DEPRECATED_PARAM_STRUCT
1841 bool "Provide old way to pass kernel parameters"
1842 depends on ATAGS
1843 help
1844 This was deprecated in 2001 and announced to live on for 5 years.
1845 Some old boot loaders still use this way.
1846
1da177e4
LT
1847# Compressed boot loader in ROM. Yes, we really want to ask about
1848# TEXT and BSS so we preserve their values in the config files.
1849config ZBOOT_ROM_TEXT
1850 hex "Compressed ROM boot loader base address"
1851 default "0"
1852 help
1853 The physical address at which the ROM-able zImage is to be
1854 placed in the target. Platforms which normally make use of
1855 ROM-able zImage formats normally set this to a suitable
1856 value in their defconfig file.
1857
1858 If ZBOOT_ROM is not enabled, this has no effect.
1859
1860config ZBOOT_ROM_BSS
1861 hex "Compressed ROM boot loader BSS address"
1862 default "0"
1863 help
f8c440b2
DF
1864 The base address of an area of read/write memory in the target
1865 for the ROM-able zImage which must be available while the
1866 decompressor is running. It must be large enough to hold the
1867 entire decompressed kernel plus an additional 128 KiB.
1868 Platforms which normally make use of ROM-able zImage formats
1869 normally set this to a suitable value in their defconfig file.
1da177e4
LT
1870
1871 If ZBOOT_ROM is not enabled, this has no effect.
1872
1873config ZBOOT_ROM
1874 bool "Compressed boot loader in ROM/flash"
1875 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
10968131 1876 depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR
1da177e4
LT
1877 help
1878 Say Y here if you intend to execute your compressed kernel image
1879 (zImage) directly from ROM or flash. If unsure, say N.
1880
e2a6a3aa
JB
1881config ARM_APPENDED_DTB
1882 bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
10968131 1883 depends on OF
e2a6a3aa
JB
1884 help
1885 With this option, the boot code will look for a device tree binary
1886 (DTB) appended to zImage
1887 (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1888
1889 This is meant as a backward compatibility convenience for those
1890 systems with a bootloader that can't be upgraded to accommodate
1891 the documented boot protocol using a device tree.
1892
1893 Beware that there is very little in terms of protection against
1894 this option being confused by leftover garbage in memory that might
1895 look like a DTB header after a reboot if no actual DTB is appended
1896 to zImage. Do not leave this option active in a production kernel
1897 if you don't intend to always append a DTB. Proper passing of the
1898 location into r2 of a bootloader provided DTB is always preferable
1899 to this option.
1900
b90b9a38
NP
1901config ARM_ATAG_DTB_COMPAT
1902 bool "Supplement the appended DTB with traditional ATAG information"
1903 depends on ARM_APPENDED_DTB
1904 help
1905 Some old bootloaders can't be updated to a DTB capable one, yet
1906 they provide ATAGs with memory configuration, the ramdisk address,
1907 the kernel cmdline string, etc. Such information is dynamically
1908 provided by the bootloader and can't always be stored in a static
1909 DTB. To allow a device tree enabled kernel to be used with such
1910 bootloaders, this option allows zImage to extract the information
1911 from the ATAG list and store it at run time into the appended DTB.
1912
d0f34a11
GR
1913choice
1914 prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
1915 default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1916
1917config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1918 bool "Use bootloader kernel arguments if available"
1919 help
1920 Uses the command-line options passed by the boot loader instead of
1921 the device tree bootargs property. If the boot loader doesn't provide
1922 any, the device tree bootargs property will be used.
1923
1924config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
1925 bool "Extend with bootloader kernel arguments"
1926 help
1927 The command-line arguments provided by the boot loader will be
1928 appended to the the device tree bootargs property.
1929
1930endchoice
1931
1da177e4
LT
1932config CMDLINE
1933 string "Default kernel command string"
1934 default ""
1935 help
1936 On some architectures (EBSA110 and CATS), there is currently no way
1937 for the boot loader to pass arguments to the kernel. For these
1938 architectures, you should supply some command-line options at build
1939 time by entering them here. As a minimum, you should specify the
1940 memory size and the root device (e.g., mem=64M root=/dev/nfs).
1941
4394c124
VB
1942choice
1943 prompt "Kernel command line type" if CMDLINE != ""
1944 default CMDLINE_FROM_BOOTLOADER
bd51e2f5 1945 depends on ATAGS
4394c124
VB
1946
1947config CMDLINE_FROM_BOOTLOADER
1948 bool "Use bootloader kernel arguments if available"
1949 help
1950 Uses the command-line options passed by the boot loader. If
1951 the boot loader doesn't provide any, the default kernel command
1952 string provided in CMDLINE will be used.
1953
1954config CMDLINE_EXTEND
1955 bool "Extend bootloader kernel arguments"
1956 help
1957 The command-line arguments provided by the boot loader will be
1958 appended to the default kernel command string.
1959
92d2040d
AH
1960config CMDLINE_FORCE
1961 bool "Always use the default kernel command string"
92d2040d
AH
1962 help
1963 Always use the default kernel command string, even if the boot
1964 loader passes other arguments to the kernel.
1965 This is useful if you cannot or don't want to change the
1966 command-line options your boot loader passes to the kernel.
4394c124 1967endchoice
92d2040d 1968
1da177e4
LT
1969config XIP_KERNEL
1970 bool "Kernel Execute-In-Place from ROM"
10968131 1971 depends on !ARM_LPAE && !ARCH_MULTIPLATFORM
1da177e4
LT
1972 help
1973 Execute-In-Place allows the kernel to run from non-volatile storage
1974 directly addressable by the CPU, such as NOR flash. This saves RAM
1975 space since the text section of the kernel is not loaded from flash
1976 to RAM. Read-write sections, such as the data section and stack,
1977 are still copied to RAM. The XIP kernel is not compressed since
1978 it has to run directly from flash, so it will take more space to
1979 store it. The flash address used to link the kernel object files,
1980 and for storing it, is configuration dependent. Therefore, if you
1981 say Y here, you must know the proper physical address where to
1982 store the kernel image depending on your own flash memory usage.
1983
1984 Also note that the make target becomes "make xipImage" rather than
1985 "make zImage" or "make Image". The final kernel binary to put in
1986 ROM memory will be arch/arm/boot/xipImage.
1987
1988 If unsure, say N.
1989
1990config XIP_PHYS_ADDR
1991 hex "XIP Kernel Physical Location"
1992 depends on XIP_KERNEL
1993 default "0x00080000"
1994 help
1995 This is the physical address in your flash memory the kernel will
1996 be linked for and stored to. This address is dependent on your
1997 own flash usage.
1998
c587e4a6
RP
1999config KEXEC
2000 bool "Kexec system call (EXPERIMENTAL)"
19ab428f 2001 depends on (!SMP || PM_SLEEP_SMP)
cb1293e2 2002 depends on !CPU_V7M
2965faa5 2003 select KEXEC_CORE
c587e4a6
RP
2004 help
2005 kexec is a system call that implements the ability to shutdown your
2006 current kernel, and to start another kernel. It is like a reboot
01dd2fbf 2007 but it is independent of the system firmware. And like a reboot
c587e4a6
RP
2008 you can start any kernel with it, not just Linux.
2009
2010 It is an ongoing process to be certain the hardware in a machine
2011 is properly shutdown, so do not be surprised if this code does not
bf220695 2012 initially work for you.
c587e4a6 2013
4cd9d6f7
RP
2014config ATAGS_PROC
2015 bool "Export atags in procfs"
bd51e2f5 2016 depends on ATAGS && KEXEC
b98d7291 2017 default y
4cd9d6f7
RP
2018 help
2019 Should the atags used to boot the kernel be exported in an "atags"
2020 file in procfs. Useful with kexec.
2021
cb5d39b3
MW
2022config CRASH_DUMP
2023 bool "Build kdump crash kernel (EXPERIMENTAL)"
cb5d39b3
MW
2024 help
2025 Generate crash dump after being started by kexec. This should
2026 be normally only set in special crash dump kernels which are
2027 loaded in the main kernel with kexec-tools into a specially
2028 reserved region and then later executed after a crash by
2029 kdump/kexec. The crash dump kernel must be compiled to a
2030 memory address not used by the main kernel
2031
2032 For more details see Documentation/kdump/kdump.txt
2033
e69edc79
EM
2034config AUTO_ZRELADDR
2035 bool "Auto calculation of the decompressed kernel image address"
e69edc79
EM
2036 help
2037 ZRELADDR is the physical address where the decompressed kernel
2038 image will be placed. If AUTO_ZRELADDR is selected, the address
2039 will be determined at run-time by masking the current IP with
2040 0xf8000000. This assumes the zImage being placed in the first 128MB
2041 from start of memory.
2042
1da177e4
LT
2043endmenu
2044
ac9d7efc 2045menu "CPU Power Management"
1da177e4 2046
1da177e4 2047source "drivers/cpufreq/Kconfig"
1da177e4 2048
ac9d7efc
RK
2049source "drivers/cpuidle/Kconfig"
2050
2051endmenu
2052
1da177e4
LT
2053menu "Floating point emulation"
2054
2055comment "At least one emulation must be selected"
2056
2057config FPE_NWFPE
2058 bool "NWFPE math emulation"
593c252a 2059 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
1da177e4
LT
2060 ---help---
2061 Say Y to include the NWFPE floating point emulator in the kernel.
2062 This is necessary to run most binaries. Linux does not currently
2063 support floating point hardware so you need to say Y here even if
2064 your machine has an FPA or floating point co-processor podule.
2065
2066 You may say N here if you are going to load the Acorn FPEmulator
2067 early in the bootup.
2068
2069config FPE_NWFPE_XP
2070 bool "Support extended precision"
bedf142b 2071 depends on FPE_NWFPE
1da177e4
LT
2072 help
2073 Say Y to include 80-bit support in the kernel floating-point
2074 emulator. Otherwise, only 32 and 64-bit support is compiled in.
2075 Note that gcc does not generate 80-bit operations by default,
2076 so in most cases this option only enlarges the size of the
2077 floating point emulator without any good reason.
2078
2079 You almost surely want to say N here.
2080
2081config FPE_FASTFPE
2082 bool "FastFPE math emulation (EXPERIMENTAL)"
d6f94fa0 2083 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
1da177e4
LT
2084 ---help---
2085 Say Y here to include the FAST floating point emulator in the kernel.
2086 This is an experimental much faster emulator which now also has full
2087 precision for the mantissa. It does not support any exceptions.
2088 It is very simple, and approximately 3-6 times faster than NWFPE.
2089
2090 It should be sufficient for most programs. It may be not suitable
2091 for scientific calculations, but you have to check this for yourself.
2092 If you do not feel you need a faster FP emulation you should better
2093 choose NWFPE.
2094
2095config VFP
2096 bool "VFP-format floating point maths"
e399b1a4 2097 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
1da177e4
LT
2098 help
2099 Say Y to include VFP support code in the kernel. This is needed
2100 if your hardware includes a VFP unit.
2101
2102 Please see <file:Documentation/arm/VFP/release-notes.txt> for
2103 release notes and additional status information.
2104
2105 Say N if your target does not have VFP hardware.
2106
25ebee02
CM
2107config VFPv3
2108 bool
2109 depends on VFP
2110 default y if CPU_V7
2111
b5872db4
CM
2112config NEON
2113 bool "Advanced SIMD (NEON) Extension support"
2114 depends on VFPv3 && CPU_V7
2115 help
2116 Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2117 Extension.
2118
73c132c1
AB
2119config KERNEL_MODE_NEON
2120 bool "Support for NEON in kernel mode"
c4a30c3b 2121 depends on NEON && AEABI
73c132c1
AB
2122 help
2123 Say Y to include support for NEON in kernel mode.
2124
1da177e4
LT
2125endmenu
2126
2127menu "Userspace binary formats"
2128
2129source "fs/Kconfig.binfmt"
2130
1da177e4
LT
2131endmenu
2132
2133menu "Power management options"
2134
eceab4ac 2135source "kernel/power/Kconfig"
1da177e4 2136
f4cb5700 2137config ARCH_SUSPEND_POSSIBLE
19a0519d 2138 depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \
f0d75153 2139 CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
f4cb5700
JB
2140 def_bool y
2141
15e0d9e3
AB
2142config ARM_CPU_SUSPEND
2143 def_bool PM_SLEEP
2144
603fb42a
SC
2145config ARCH_HIBERNATION_POSSIBLE
2146 bool
2147 depends on MMU
2148 default y if ARCH_SUSPEND_POSSIBLE
2149
1da177e4
LT
2150endmenu
2151
d5950b43
SR
2152source "net/Kconfig"
2153
ac25150f 2154source "drivers/Kconfig"
1da177e4 2155
916f743d
KG
2156source "drivers/firmware/Kconfig"
2157
1da177e4
LT
2158source "fs/Kconfig"
2159
1da177e4
LT
2160source "arch/arm/Kconfig.debug"
2161
2162source "security/Kconfig"
2163
2164source "crypto/Kconfig"
652ccae5
AB
2165if CRYPTO
2166source "arch/arm/crypto/Kconfig"
2167endif
1da177e4
LT
2168
2169source "lib/Kconfig"
749cf76c
CD
2170
2171source "arch/arm/kvm/Kconfig"
This page took 1.29404 seconds and 5 git commands to generate.