ARM: dts: enable clock binding on Hi3620
[deliverable/linux.git] / arch / arm / Kconfig
CommitLineData
1da177e4
LT
1config ARM
2 bool
3 default y
b1b3f49c
RK
4 select ARCH_BINFMT_ELF_RANDOMIZE_PIE
5 select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
3d06770e 6 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
171b3f0d 7 select ARCH_HAVE_CUSTOM_GPIO_H
d7018848 8 select ARCH_MIGHT_HAVE_PC_PARPORT
0cbad9c9 9 select ARCH_USE_CMPXCHG_LOCKREF
b1b3f49c 10 select ARCH_WANT_IPC_PARSE_VERSION
ee951c63 11 select BUILDTIME_EXTABLE_SORT if MMU
171b3f0d 12 select CLONE_BACKWARDS
b1b3f49c 13 select CPU_PM if (SUSPEND || CPU_IDLE)
39b175a0 14 select DCACHE_WORD_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && !CPU_BIG_ENDIAN && MMU
4477ca45 15 select GENERIC_ATOMIC64 if (CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI)
b1b3f49c 16 select GENERIC_CLOCKEVENTS_BROADCAST if SMP
171b3f0d 17 select GENERIC_IDLE_POLL_SETUP
b1b3f49c
RK
18 select GENERIC_IRQ_PROBE
19 select GENERIC_IRQ_SHOW
b1b3f49c 20 select GENERIC_PCI_IOMAP
38ff87f7 21 select GENERIC_SCHED_CLOCK
b1b3f49c
RK
22 select GENERIC_SMP_IDLE_THREAD
23 select GENERIC_STRNCPY_FROM_USER
24 select GENERIC_STRNLEN_USER
25 select HARDIRQS_SW_RESEND
09f05d85 26 select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
5cbad0eb 27 select HAVE_ARCH_KGDB
91702175 28 select HAVE_ARCH_SECCOMP_FILTER if (AEABI && !OABI_COMPAT)
0693bf68 29 select HAVE_ARCH_TRACEHOOK
b1b3f49c 30 select HAVE_BPF_JIT
171b3f0d 31 select HAVE_CONTEXT_TRACKING
b1b3f49c
RK
32 select HAVE_C_RECORDMCOUNT
33 select HAVE_DEBUG_KMEMLEAK
34 select HAVE_DMA_API_DEBUG
35 select HAVE_DMA_ATTRS
36 select HAVE_DMA_CONTIGUOUS if MMU
80be7a7f 37 select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
b1b3f49c 38 select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
0e341af8 39 select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
b1b3f49c 40 select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
1fe53268 41 select HAVE_GENERIC_DMA_COHERENT
b1b3f49c
RK
42 select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
43 select HAVE_IDE if PCI || ISA || PCMCIA
87c46b6c 44 select HAVE_IRQ_TIME_ACCOUNTING
e7db7b42 45 select HAVE_KERNEL_GZIP
f9b493ac 46 select HAVE_KERNEL_LZ4
6e8699f7 47 select HAVE_KERNEL_LZMA
b1b3f49c 48 select HAVE_KERNEL_LZO
a7f464f3 49 select HAVE_KERNEL_XZ
b1b3f49c
RK
50 select HAVE_KPROBES if !XIP_KERNEL
51 select HAVE_KRETPROBES if (HAVE_KPROBES)
52 select HAVE_MEMBLOCK
171b3f0d 53 select HAVE_MOD_ARCH_SPECIFIC if ARM_UNWIND
b1b3f49c 54 select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
7ada189f 55 select HAVE_PERF_EVENTS
49863894
WD
56 select HAVE_PERF_REGS
57 select HAVE_PERF_USER_STACK_DUMP
e513f8bf 58 select HAVE_REGS_AND_STACK_ACCESS_API
b1b3f49c 59 select HAVE_SYSCALL_TRACEPOINTS
af1839eb 60 select HAVE_UID16
31c1fc81 61 select HAVE_VIRT_CPU_ACCOUNTING_GEN
da0ec6f7 62 select IRQ_FORCED_THREADING
3d92a71a 63 select KTIME_SCALAR
171b3f0d
RK
64 select MODULES_USE_ELF_REL
65 select OLD_SIGACTION
66 select OLD_SIGSUSPEND3
b1b3f49c
RK
67 select PERF_USE_VMALLOC
68 select RTC_LIB
69 select SYS_SUPPORTS_APM_EMULATION
171b3f0d
RK
70 # Above selects are sorted alphabetically; please add new ones
71 # according to that. Thanks.
1da177e4
LT
72 help
73 The ARM series is a line of low-power-consumption RISC chip designs
f6c8965a 74 licensed by ARM Ltd and targeted at embedded applications and
1da177e4 75 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
f6c8965a 76 manufactured, but legacy ARM-based PC hardware remains popular in
1da177e4
LT
77 Europe. There is an ARM Linux project with a web page at
78 <http://www.arm.linux.org.uk/>.
79
74facffe
RK
80config ARM_HAS_SG_CHAIN
81 bool
82
4ce63fcd
MS
83config NEED_SG_DMA_LENGTH
84 bool
85
86config ARM_DMA_USE_IOMMU
4ce63fcd 87 bool
b1b3f49c
RK
88 select ARM_HAS_SG_CHAIN
89 select NEED_SG_DMA_LENGTH
4ce63fcd 90
60460abf
SWK
91if ARM_DMA_USE_IOMMU
92
93config ARM_DMA_IOMMU_ALIGNMENT
94 int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
95 range 4 9
96 default 8
97 help
98 DMA mapping framework by default aligns all buffers to the smallest
99 PAGE_SIZE order which is greater than or equal to the requested buffer
100 size. This works well for buffers up to a few hundreds kilobytes, but
101 for larger buffers it just a waste of address space. Drivers which has
102 relatively small addressing window (like 64Mib) might run out of
103 virtual space with just a few allocations.
104
105 With this parameter you can specify the maximum PAGE_SIZE order for
106 DMA IOMMU buffers. Larger buffers will be aligned only to this
107 specified order. The order is expressed as a power of two multiplied
108 by the PAGE_SIZE.
109
110endif
111
1a189b97
RK
112config HAVE_PWM
113 bool
114
0b05da72
HUK
115config MIGHT_HAVE_PCI
116 bool
117
75e7153a
RB
118config SYS_SUPPORTS_APM_EMULATION
119 bool
120
bc581770
LW
121config HAVE_TCM
122 bool
123 select GENERIC_ALLOCATOR
124
e119bfff
RK
125config HAVE_PROC_CPU
126 bool
127
5ea81769
AV
128config NO_IOPORT
129 bool
5ea81769 130
1da177e4
LT
131config EISA
132 bool
133 ---help---
134 The Extended Industry Standard Architecture (EISA) bus was
135 developed as an open alternative to the IBM MicroChannel bus.
136
137 The EISA bus provided some of the features of the IBM MicroChannel
138 bus while maintaining backward compatibility with cards made for
139 the older ISA bus. The EISA bus saw limited use between 1988 and
140 1995 when it was made obsolete by the PCI bus.
141
142 Say Y here if you are building a kernel for an EISA-based machine.
143
144 Otherwise, say N.
145
146config SBUS
147 bool
148
f16fb1ec
RK
149config STACKTRACE_SUPPORT
150 bool
151 default y
152
f76e9154
NP
153config HAVE_LATENCYTOP_SUPPORT
154 bool
155 depends on !SMP
156 default y
157
f16fb1ec
RK
158config LOCKDEP_SUPPORT
159 bool
160 default y
161
7ad1bcb2
RK
162config TRACE_IRQFLAGS_SUPPORT
163 bool
164 default y
165
1da177e4
LT
166config RWSEM_GENERIC_SPINLOCK
167 bool
168 default y
169
170config RWSEM_XCHGADD_ALGORITHM
171 bool
172
f0d1b0b3
DH
173config ARCH_HAS_ILOG2_U32
174 bool
f0d1b0b3
DH
175
176config ARCH_HAS_ILOG2_U64
177 bool
f0d1b0b3 178
89c52ed4
BD
179config ARCH_HAS_CPUFREQ
180 bool
181 help
182 Internal node to signify that the ARCH has CPUFREQ support
183 and that the relevant menu configurations are displayed for
184 it.
185
4a1b5733
EV
186config ARCH_HAS_BANDGAP
187 bool
188
b89c3b16
AM
189config GENERIC_HWEIGHT
190 bool
191 default y
192
1da177e4
LT
193config GENERIC_CALIBRATE_DELAY
194 bool
195 default y
196
a08b6b79
Z
197config ARCH_MAY_HAVE_PC_FDC
198 bool
199
5ac6da66
CL
200config ZONE_DMA
201 bool
5ac6da66 202
ccd7ab7f
FT
203config NEED_DMA_MAP_STATE
204 def_bool y
205
58af4a24
RH
206config ARCH_HAS_DMA_SET_COHERENT_MASK
207 bool
208
1da177e4
LT
209config GENERIC_ISA_DMA
210 bool
211
1da177e4
LT
212config FIQ
213 bool
214
13a5045d
RH
215config NEED_RET_TO_USER
216 bool
217
034d2f5a
AV
218config ARCH_MTD_XIP
219 bool
220
c760fc19
HC
221config VECTORS_BASE
222 hex
6afd6fae 223 default 0xffff0000 if MMU || CPU_HIGH_VECTOR
c760fc19
HC
224 default DRAM_BASE if REMAP_VECTORS_TO_RAM
225 default 0x00000000
226 help
19accfd3
RK
227 The base address of exception vectors. This must be two pages
228 in size.
c760fc19 229
dc21af99 230config ARM_PATCH_PHYS_VIRT
c1becedc
RK
231 bool "Patch physical to virtual translations at runtime" if EMBEDDED
232 default y
b511d75d 233 depends on !XIP_KERNEL && MMU
dc21af99
RK
234 depends on !ARCH_REALVIEW || !SPARSEMEM
235 help
111e9a5c
RK
236 Patch phys-to-virt and virt-to-phys translation functions at
237 boot and module load time according to the position of the
238 kernel in system memory.
dc21af99 239
111e9a5c 240 This can only be used with non-XIP MMU kernels where the base
daece596 241 of physical memory is at a 16MB boundary.
dc21af99 242
c1becedc
RK
243 Only disable this option if you know that you do not require
244 this feature (eg, building a kernel for a single machine) and
245 you need to shrink the kernel to the minimal size.
dc21af99 246
01464226
RH
247config NEED_MACH_GPIO_H
248 bool
249 help
250 Select this when mach/gpio.h is required to provide special
251 definitions for this platform. The need for mach/gpio.h should
252 be avoided when possible.
253
c334bc15
RH
254config NEED_MACH_IO_H
255 bool
256 help
257 Select this when mach/io.h is required to provide special
258 definitions for this platform. The need for mach/io.h should
259 be avoided when possible.
260
0cdc8b92 261config NEED_MACH_MEMORY_H
1b9f95f8
NP
262 bool
263 help
0cdc8b92
NP
264 Select this when mach/memory.h is required to provide special
265 definitions for this platform. The need for mach/memory.h should
266 be avoided when possible.
dc21af99 267
1b9f95f8 268config PHYS_OFFSET
974c0724 269 hex "Physical address of main memory" if MMU
0cdc8b92 270 depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
974c0724 271 default DRAM_BASE if !MMU
111e9a5c 272 help
1b9f95f8
NP
273 Please provide the physical address corresponding to the
274 location of main memory in your system.
cada3c08 275
87e040b6
SG
276config GENERIC_BUG
277 def_bool y
278 depends on BUG
279
1da177e4
LT
280source "init/Kconfig"
281
dc52ddc0
MH
282source "kernel/Kconfig.freezer"
283
1da177e4
LT
284menu "System Type"
285
3c427975
HC
286config MMU
287 bool "MMU-based Paged Memory Management Support"
288 default y
289 help
290 Select if you want MMU-based virtualised addressing space
291 support by paged memory management. If unsure, say 'Y'.
292
ccf50e23
RK
293#
294# The "ARM system type" choice list is ordered alphabetically by option
295# text. Please add new entries in the option alphabetic order.
296#
1da177e4
LT
297choice
298 prompt "ARM system type"
1420b22b
AB
299 default ARCH_VERSATILE if !MMU
300 default ARCH_MULTIPLATFORM if MMU
1da177e4 301
387798b3
RH
302config ARCH_MULTIPLATFORM
303 bool "Allow multiple platforms to be selected"
b1b3f49c 304 depends on MMU
387798b3
RH
305 select ARM_PATCH_PHYS_VIRT
306 select AUTO_ZRELADDR
66314223 307 select COMMON_CLK
387798b3 308 select MULTI_IRQ_HANDLER
66314223
DN
309 select SPARSE_IRQ
310 select USE_OF
66314223 311
4af6fee1
DS
312config ARCH_INTEGRATOR
313 bool "ARM Ltd. Integrator family"
89c52ed4 314 select ARCH_HAS_CPUFREQ
b1b3f49c 315 select ARM_AMBA
a613163d 316 select COMMON_CLK
f9a6aa43 317 select COMMON_CLK_VERSATILE
b1b3f49c 318 select GENERIC_CLOCKEVENTS
9904f793 319 select HAVE_TCM
c5a0adb5 320 select ICST
b1b3f49c
RK
321 select MULTI_IRQ_HANDLER
322 select NEED_MACH_MEMORY_H
f4b8b319 323 select PLAT_VERSATILE
695436e3 324 select SPARSE_IRQ
d7057e1d 325 select USE_OF
2389d501 326 select VERSATILE_FPGA_IRQ
4af6fee1
DS
327 help
328 Support for ARM's Integrator platform.
329
330config ARCH_REALVIEW
331 bool "ARM Ltd. RealView family"
b1b3f49c 332 select ARCH_WANT_OPTIONAL_GPIOLIB
4af6fee1 333 select ARM_AMBA
b1b3f49c 334 select ARM_TIMER_SP804
f9a6aa43
LW
335 select COMMON_CLK
336 select COMMON_CLK_VERSATILE
ae30ceac 337 select GENERIC_CLOCKEVENTS
b56ba8aa 338 select GPIO_PL061 if GPIOLIB
b1b3f49c 339 select ICST
0cdc8b92 340 select NEED_MACH_MEMORY_H
b1b3f49c
RK
341 select PLAT_VERSATILE
342 select PLAT_VERSATILE_CLCD
4af6fee1
DS
343 help
344 This enables support for ARM Ltd RealView boards.
345
346config ARCH_VERSATILE
347 bool "ARM Ltd. Versatile family"
b1b3f49c 348 select ARCH_WANT_OPTIONAL_GPIOLIB
4af6fee1 349 select ARM_AMBA
b1b3f49c 350 select ARM_TIMER_SP804
4af6fee1 351 select ARM_VIC
6d803ba7 352 select CLKDEV_LOOKUP
b1b3f49c 353 select GENERIC_CLOCKEVENTS
aa3831cf 354 select HAVE_MACH_CLKDEV
c5a0adb5 355 select ICST
f4b8b319 356 select PLAT_VERSATILE
3414ba8c 357 select PLAT_VERSATILE_CLCD
b1b3f49c 358 select PLAT_VERSATILE_CLOCK
2389d501 359 select VERSATILE_FPGA_IRQ
4af6fee1
DS
360 help
361 This enables support for ARM Ltd Versatile board.
362
8fc5ffa0
AV
363config ARCH_AT91
364 bool "Atmel AT91"
f373e8c0 365 select ARCH_REQUIRE_GPIOLIB
bd602995 366 select CLKDEV_LOOKUP
e261501d 367 select IRQ_DOMAIN
01464226 368 select NEED_MACH_GPIO_H
1ac02d79 369 select NEED_MACH_IO_H if PCCARD
6732ae5c
JCPV
370 select PINCTRL
371 select PINCTRL_AT91 if USE_OF
4af6fee1 372 help
929e994f
NF
373 This enables support for systems based on Atmel
374 AT91RM9200 and AT91SAM9* processors.
4af6fee1 375
93e22567
RK
376config ARCH_CLPS711X
377 bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
a3b8d4a5 378 select ARCH_REQUIRE_GPIOLIB
ea7d1bc9 379 select AUTO_ZRELADDR
c99f72ad 380 select CLKSRC_MMIO
93e22567
RK
381 select COMMON_CLK
382 select CPU_ARM720T
4a8355c4 383 select GENERIC_CLOCKEVENTS
6597619f 384 select MFD_SYSCON
99f04c8f 385 select MULTI_IRQ_HANDLER
0d8be81c 386 select SPARSE_IRQ
93e22567
RK
387 help
388 Support for Cirrus Logic 711x/721x/731x based boards.
389
788c9700
RK
390config ARCH_GEMINI
391 bool "Cortina Systems Gemini"
788c9700 392 select ARCH_REQUIRE_GPIOLIB
f3372c01 393 select CLKSRC_MMIO
b1b3f49c 394 select CPU_FA526
f3372c01 395 select GENERIC_CLOCKEVENTS
788c9700
RK
396 help
397 Support for the Cortina Systems Gemini family SoCs
398
1da177e4
LT
399config ARCH_EBSA110
400 bool "EBSA-110"
b1b3f49c 401 select ARCH_USES_GETTIMEOFFSET
c750815e 402 select CPU_SA110
f7e68bbf 403 select ISA
c334bc15 404 select NEED_MACH_IO_H
0cdc8b92 405 select NEED_MACH_MEMORY_H
b1b3f49c 406 select NO_IOPORT
1da177e4
LT
407 help
408 This is an evaluation board for the StrongARM processor available
f6c8965a 409 from Digital. It has limited hardware on-board, including an
1da177e4
LT
410 Ethernet interface, two PCMCIA sockets, two serial ports and a
411 parallel port.
412
e7736d47
LB
413config ARCH_EP93XX
414 bool "EP93xx-based"
b1b3f49c
RK
415 select ARCH_HAS_HOLES_MEMORYMODEL
416 select ARCH_REQUIRE_GPIOLIB
417 select ARCH_USES_GETTIMEOFFSET
e7736d47
LB
418 select ARM_AMBA
419 select ARM_VIC
6d803ba7 420 select CLKDEV_LOOKUP
b1b3f49c 421 select CPU_ARM920T
5725aeae 422 select NEED_MACH_MEMORY_H
e7736d47
LB
423 help
424 This enables support for the Cirrus EP93xx series of CPUs.
425
1da177e4
LT
426config ARCH_FOOTBRIDGE
427 bool "FootBridge"
c750815e 428 select CPU_SA110
1da177e4 429 select FOOTBRIDGE
4e8d7637 430 select GENERIC_CLOCKEVENTS
d0ee9f40 431 select HAVE_IDE
8ef6e620 432 select NEED_MACH_IO_H if !MMU
0cdc8b92 433 select NEED_MACH_MEMORY_H
f999b8bd
MM
434 help
435 Support for systems based on the DC21285 companion chip
436 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
1da177e4 437
4af6fee1
DS
438config ARCH_NETX
439 bool "Hilscher NetX based"
b1b3f49c 440 select ARM_VIC
234b6ced 441 select CLKSRC_MMIO
c750815e 442 select CPU_ARM926T
2fcfe6b8 443 select GENERIC_CLOCKEVENTS
f999b8bd 444 help
4af6fee1
DS
445 This enables support for systems based on the Hilscher NetX Soc
446
3b938be6
RK
447config ARCH_IOP13XX
448 bool "IOP13xx-based"
449 depends on MMU
b1b3f49c 450 select CPU_XSC3
0cdc8b92 451 select NEED_MACH_MEMORY_H
13a5045d 452 select NEED_RET_TO_USER
b1b3f49c
RK
453 select PCI
454 select PLAT_IOP
455 select VMSPLIT_1G
3b938be6
RK
456 help
457 Support for Intel's IOP13XX (XScale) family of processors.
458
3f7e5815
LB
459config ARCH_IOP32X
460 bool "IOP32x-based"
a4f7e763 461 depends on MMU
b1b3f49c 462 select ARCH_REQUIRE_GPIOLIB
c750815e 463 select CPU_XSCALE
e9004f50 464 select GPIO_IOP
13a5045d 465 select NEED_RET_TO_USER
f7e68bbf 466 select PCI
b1b3f49c 467 select PLAT_IOP
f999b8bd 468 help
3f7e5815
LB
469 Support for Intel's 80219 and IOP32X (XScale) family of
470 processors.
471
472config ARCH_IOP33X
473 bool "IOP33x-based"
474 depends on MMU
b1b3f49c 475 select ARCH_REQUIRE_GPIOLIB
c750815e 476 select CPU_XSCALE
e9004f50 477 select GPIO_IOP
13a5045d 478 select NEED_RET_TO_USER
3f7e5815 479 select PCI
b1b3f49c 480 select PLAT_IOP
3f7e5815
LB
481 help
482 Support for Intel's IOP33X (XScale) family of processors.
1da177e4 483
3b938be6
RK
484config ARCH_IXP4XX
485 bool "IXP4xx-based"
a4f7e763 486 depends on MMU
58af4a24 487 select ARCH_HAS_DMA_SET_COHERENT_MASK
d10d2d48 488 select ARCH_SUPPORTS_BIG_ENDIAN
b1b3f49c 489 select ARCH_REQUIRE_GPIOLIB
234b6ced 490 select CLKSRC_MMIO
c750815e 491 select CPU_XSCALE
b1b3f49c 492 select DMABOUNCE if PCI
3b938be6 493 select GENERIC_CLOCKEVENTS
0b05da72 494 select MIGHT_HAVE_PCI
c334bc15 495 select NEED_MACH_IO_H
9296d94d 496 select USB_EHCI_BIG_ENDIAN_DESC
171b3f0d 497 select USB_EHCI_BIG_ENDIAN_MMIO
c4713074 498 help
3b938be6 499 Support for Intel's IXP4XX (XScale) family of processors.
c4713074 500
edabd38e
SB
501config ARCH_DOVE
502 bool "Marvell Dove"
edabd38e 503 select ARCH_REQUIRE_GPIOLIB
756b2531 504 select CPU_PJ4
edabd38e 505 select GENERIC_CLOCKEVENTS
0f81bd43 506 select MIGHT_HAVE_PCI
171b3f0d 507 select MVEBU_MBUS
9139acd1
SH
508 select PINCTRL
509 select PINCTRL_DOVE
abcda1dc 510 select PLAT_ORION_LEGACY
0f81bd43 511 select USB_ARCH_HAS_EHCI
edabd38e
SB
512 help
513 Support for the Marvell Dove SoC 88AP510
514
651c74c7
SB
515config ARCH_KIRKWOOD
516 bool "Marvell Kirkwood"
0e2ee0c0 517 select ARCH_HAS_CPUFREQ
a8865655 518 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 519 select CPU_FEROCEON
651c74c7 520 select GENERIC_CLOCKEVENTS
171b3f0d 521 select MVEBU_MBUS
b1b3f49c 522 select PCI
1dc831bf 523 select PCI_QUIRKS
f9e75922
AL
524 select PINCTRL
525 select PINCTRL_KIRKWOOD
abcda1dc 526 select PLAT_ORION_LEGACY
651c74c7
SB
527 help
528 Support for the following Marvell Kirkwood series SoCs:
529 88F6180, 88F6192 and 88F6281.
530
794d15b2
SS
531config ARCH_MV78XX0
532 bool "Marvell MV78xx0"
a8865655 533 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 534 select CPU_FEROCEON
794d15b2 535 select GENERIC_CLOCKEVENTS
171b3f0d 536 select MVEBU_MBUS
b1b3f49c 537 select PCI
abcda1dc 538 select PLAT_ORION_LEGACY
794d15b2
SS
539 help
540 Support for the following Marvell MV78xx0 series SoCs:
541 MV781x0, MV782x0.
542
9dd0b194 543config ARCH_ORION5X
585cf175
TP
544 bool "Marvell Orion"
545 depends on MMU
a8865655 546 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 547 select CPU_FEROCEON
51cbff1d 548 select GENERIC_CLOCKEVENTS
171b3f0d 549 select MVEBU_MBUS
b1b3f49c 550 select PCI
abcda1dc 551 select PLAT_ORION_LEGACY
585cf175 552 help
9dd0b194 553 Support for the following Marvell Orion 5x series SoCs:
d2b2a6bb 554 Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
d323ade1 555 Orion-2 (5281), Orion-1-90 (6183).
585cf175 556
788c9700 557config ARCH_MMP
2f7e8fae 558 bool "Marvell PXA168/910/MMP2"
788c9700 559 depends on MMU
788c9700 560 select ARCH_REQUIRE_GPIOLIB
6d803ba7 561 select CLKDEV_LOOKUP
b1b3f49c 562 select GENERIC_ALLOCATOR
788c9700 563 select GENERIC_CLOCKEVENTS
157d2644 564 select GPIO_PXA
c24b3114 565 select IRQ_DOMAIN
0f374561 566 select MULTI_IRQ_HANDLER
7c8f86a4 567 select PINCTRL
788c9700 568 select PLAT_PXA
0bd86961 569 select SPARSE_IRQ
788c9700 570 help
2f7e8fae 571 Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
788c9700
RK
572
573config ARCH_KS8695
574 bool "Micrel/Kendin KS8695"
98830bc9 575 select ARCH_REQUIRE_GPIOLIB
c7e783d6 576 select CLKSRC_MMIO
b1b3f49c 577 select CPU_ARM922T
c7e783d6 578 select GENERIC_CLOCKEVENTS
b1b3f49c 579 select NEED_MACH_MEMORY_H
788c9700
RK
580 help
581 Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
582 System-on-Chip devices.
583
788c9700
RK
584config ARCH_W90X900
585 bool "Nuvoton W90X900 CPU"
c52d3d68 586 select ARCH_REQUIRE_GPIOLIB
6d803ba7 587 select CLKDEV_LOOKUP
6fa5d5f7 588 select CLKSRC_MMIO
b1b3f49c 589 select CPU_ARM926T
58b5369e 590 select GENERIC_CLOCKEVENTS
788c9700 591 help
a8bc4ead 592 Support for Nuvoton (Winbond logic dept.) ARM9 processor,
593 At present, the w90x900 has been renamed nuc900, regarding
594 the ARM series product line, you can login the following
595 link address to know more.
596
597 <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
598 ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
788c9700 599
93e22567
RK
600config ARCH_LPC32XX
601 bool "NXP LPC32XX"
602 select ARCH_REQUIRE_GPIOLIB
603 select ARM_AMBA
604 select CLKDEV_LOOKUP
605 select CLKSRC_MMIO
606 select CPU_ARM926T
607 select GENERIC_CLOCKEVENTS
608 select HAVE_IDE
609 select HAVE_PWM
610 select USB_ARCH_HAS_OHCI
611 select USE_OF
612 help
613 Support for the NXP LPC32XX family of processors
614
1da177e4 615config ARCH_PXA
2c8086a5 616 bool "PXA2xx/PXA3xx-based"
a4f7e763 617 depends on MMU
89c52ed4 618 select ARCH_HAS_CPUFREQ
b1b3f49c
RK
619 select ARCH_MTD_XIP
620 select ARCH_REQUIRE_GPIOLIB
621 select ARM_CPU_SUSPEND if PM
622 select AUTO_ZRELADDR
6d803ba7 623 select CLKDEV_LOOKUP
234b6ced 624 select CLKSRC_MMIO
981d0f39 625 select GENERIC_CLOCKEVENTS
157d2644 626 select GPIO_PXA
d0ee9f40 627 select HAVE_IDE
b1b3f49c 628 select MULTI_IRQ_HANDLER
b1b3f49c
RK
629 select PLAT_PXA
630 select SPARSE_IRQ
f999b8bd 631 help
2c8086a5 632 Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
1da177e4 633
788c9700
RK
634config ARCH_MSM
635 bool "Qualcomm MSM"
923a081c 636 select ARCH_REQUIRE_GPIOLIB
c602520f 637 select CLKSRC_OF if OF
8cc7f533 638 select COMMON_CLK
b1b3f49c 639 select GENERIC_CLOCKEVENTS
49cbe786 640 help
4b53eb4f
DW
641 Support for Qualcomm MSM/QSD based systems. This runs on the
642 apps processor of the MSM/QSD and depends on a shared memory
643 interface to the modem processor which runs the baseband
644 stack and controls some vital subsystems
645 (clock and power control, etc).
49cbe786 646
c793c1b0 647config ARCH_SHMOBILE
6d72ad35 648 bool "Renesas SH-Mobile / R-Mobile"
69469995 649 select ARM_PATCH_PHYS_VIRT
5e93c6b4 650 select CLKDEV_LOOKUP
b1b3f49c 651 select GENERIC_CLOCKEVENTS
4c3ffffd 652 select HAVE_ARM_SCU if SMP
a894fcc2 653 select HAVE_ARM_TWD if SMP
aa3831cf 654 select HAVE_MACH_CLKDEV
3b55658a 655 select HAVE_SMP
ce5ea9f3 656 select MIGHT_HAVE_CACHE_L2X0
60f1435c 657 select MULTI_IRQ_HANDLER
b1b3f49c 658 select NO_IOPORT
2cd3c927 659 select PINCTRL
b1b3f49c
RK
660 select PM_GENERIC_DOMAINS if PM
661 select SPARSE_IRQ
c793c1b0 662 help
6d72ad35 663 Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
c793c1b0 664
1da177e4
LT
665config ARCH_RPC
666 bool "RiscPC"
667 select ARCH_ACORN
a08b6b79 668 select ARCH_MAY_HAVE_PC_FDC
07f841b7 669 select ARCH_SPARSEMEM_ENABLE
5cfc8ee0 670 select ARCH_USES_GETTIMEOFFSET
b1b3f49c 671 select FIQ
d0ee9f40 672 select HAVE_IDE
b1b3f49c
RK
673 select HAVE_PATA_PLATFORM
674 select ISA_DMA_API
c334bc15 675 select NEED_MACH_IO_H
0cdc8b92 676 select NEED_MACH_MEMORY_H
b1b3f49c 677 select NO_IOPORT
b4811bac 678 select VIRT_TO_BUS
1da177e4
LT
679 help
680 On the Acorn Risc-PC, Linux can support the internal IDE disk and
681 CD-ROM interface, serial and parallel port, and the floppy drive.
682
683config ARCH_SA1100
684 bool "SA1100-based"
89c52ed4 685 select ARCH_HAS_CPUFREQ
b1b3f49c
RK
686 select ARCH_MTD_XIP
687 select ARCH_REQUIRE_GPIOLIB
688 select ARCH_SPARSEMEM_ENABLE
689 select CLKDEV_LOOKUP
690 select CLKSRC_MMIO
1937f5b9 691 select CPU_FREQ
b1b3f49c 692 select CPU_SA1100
3e238be2 693 select GENERIC_CLOCKEVENTS
d0ee9f40 694 select HAVE_IDE
b1b3f49c 695 select ISA
0cdc8b92 696 select NEED_MACH_MEMORY_H
375dec92 697 select SPARSE_IRQ
f999b8bd
MM
698 help
699 Support for StrongARM 11x0 based boards.
1da177e4 700
b130d5c2
KK
701config ARCH_S3C24XX
702 bool "Samsung S3C24XX SoCs"
9d56c02a 703 select ARCH_HAS_CPUFREQ
53650430 704 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 705 select CLKDEV_LOOKUP
4280506a 706 select CLKSRC_SAMSUNG_PWM
7f78b6eb 707 select GENERIC_CLOCKEVENTS
880cf071 708 select GPIO_SAMSUNG
20676c15 709 select HAVE_S3C2410_I2C if I2C
b130d5c2 710 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 711 select HAVE_S3C_RTC if RTC_CLASS
17453dd2 712 select MULTI_IRQ_HANDLER
01464226 713 select NEED_MACH_GPIO_H
c334bc15 714 select NEED_MACH_IO_H
cd8dc7ae 715 select SAMSUNG_ATAGS
1da177e4 716 help
b130d5c2
KK
717 Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
718 and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
719 (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
720 Samsung SMDK2410 development board (and derivatives).
63b1f51b 721
a08ab637
BD
722config ARCH_S3C64XX
723 bool "Samsung S3C64XX"
b1b3f49c
RK
724 select ARCH_HAS_CPUFREQ
725 select ARCH_REQUIRE_GPIOLIB
89f0ce72 726 select ARM_VIC
b1b3f49c 727 select CLKDEV_LOOKUP
4280506a 728 select CLKSRC_SAMSUNG_PWM
b69f460d 729 select COMMON_CLK
b1b3f49c 730 select CPU_V6
04a49b71 731 select GENERIC_CLOCKEVENTS
880cf071 732 select GPIO_SAMSUNG
b1b3f49c
RK
733 select HAVE_S3C2410_I2C if I2C
734 select HAVE_S3C2410_WATCHDOG if WATCHDOG
6700397a 735 select HAVE_TCM
b1b3f49c 736 select NEED_MACH_GPIO_H
89f0ce72 737 select NO_IOPORT
b1b3f49c 738 select PLAT_SAMSUNG
6e2d9e93 739 select PM_GENERIC_DOMAINS
b1b3f49c
RK
740 select S3C_DEV_NAND
741 select S3C_GPIO_TRACK
cd8dc7ae 742 select SAMSUNG_ATAGS
b1b3f49c 743 select SAMSUNG_GPIOLIB_4BIT
6e2d9e93 744 select SAMSUNG_WAKEMASK
88f59738 745 select SAMSUNG_WDT_RESET
89f0ce72 746 select USB_ARCH_HAS_OHCI
a08ab637
BD
747 help
748 Samsung S3C64XX series based systems
749
49b7a491
KK
750config ARCH_S5P64X0
751 bool "Samsung S5P6440 S5P6450"
d8b22d25 752 select CLKDEV_LOOKUP
4280506a 753 select CLKSRC_SAMSUNG_PWM
b1b3f49c 754 select CPU_V6
9e65bbf2 755 select GENERIC_CLOCKEVENTS
880cf071 756 select GPIO_SAMSUNG
20676c15 757 select HAVE_S3C2410_I2C if I2C
b1b3f49c 758 select HAVE_S3C2410_WATCHDOG if WATCHDOG
754961a8 759 select HAVE_S3C_RTC if RTC_CLASS
01464226 760 select NEED_MACH_GPIO_H
cd8dc7ae 761 select SAMSUNG_ATAGS
171b3f0d 762 select SAMSUNG_WDT_RESET
c4ffccdd 763 help
49b7a491
KK
764 Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
765 SMDK6450.
c4ffccdd 766
acc84707
MS
767config ARCH_S5PC100
768 bool "Samsung S5PC100"
53650430 769 select ARCH_REQUIRE_GPIOLIB
29e8eb0f 770 select CLKDEV_LOOKUP
4280506a 771 select CLKSRC_SAMSUNG_PWM
5a7652f2 772 select CPU_V7
6a5a2e3b 773 select GENERIC_CLOCKEVENTS
880cf071 774 select GPIO_SAMSUNG
20676c15 775 select HAVE_S3C2410_I2C if I2C
c39d8d55 776 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 777 select HAVE_S3C_RTC if RTC_CLASS
01464226 778 select NEED_MACH_GPIO_H
cd8dc7ae 779 select SAMSUNG_ATAGS
171b3f0d 780 select SAMSUNG_WDT_RESET
5a7652f2 781 help
acc84707 782 Samsung S5PC100 series based systems
5a7652f2 783
170f4e42
KK
784config ARCH_S5PV210
785 bool "Samsung S5PV210/S5PC110"
b1b3f49c 786 select ARCH_HAS_CPUFREQ
0f75a96b 787 select ARCH_HAS_HOLES_MEMORYMODEL
b1b3f49c 788 select ARCH_SPARSEMEM_ENABLE
b2a9dd46 789 select CLKDEV_LOOKUP
4280506a 790 select CLKSRC_SAMSUNG_PWM
b1b3f49c 791 select CPU_V7
9e65bbf2 792 select GENERIC_CLOCKEVENTS
880cf071 793 select GPIO_SAMSUNG
20676c15 794 select HAVE_S3C2410_I2C if I2C
c39d8d55 795 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 796 select HAVE_S3C_RTC if RTC_CLASS
01464226 797 select NEED_MACH_GPIO_H
0cdc8b92 798 select NEED_MACH_MEMORY_H
cd8dc7ae 799 select SAMSUNG_ATAGS
170f4e42
KK
800 help
801 Samsung S5PV210/S5PC110 series based systems
802
83014579 803config ARCH_EXYNOS
93e22567 804 bool "Samsung EXYNOS"
b1b3f49c 805 select ARCH_HAS_CPUFREQ
0f75a96b 806 select ARCH_HAS_HOLES_MEMORYMODEL
e245f969 807 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 808 select ARCH_SPARSEMEM_ENABLE
e245f969 809 select ARM_GIC
340fcb5c 810 select COMMON_CLK
b1b3f49c 811 select CPU_V7
cc0e72b8 812 select GENERIC_CLOCKEVENTS
20676c15 813 select HAVE_S3C2410_I2C if I2C
c39d8d55 814 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 815 select HAVE_S3C_RTC if RTC_CLASS
0cdc8b92 816 select NEED_MACH_MEMORY_H
6e726ea4 817 select SPARSE_IRQ
f8b1ac01 818 select USE_OF
cc0e72b8 819 help
83014579 820 Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
cc0e72b8 821
7c6337e2
KH
822config ARCH_DAVINCI
823 bool "TI DaVinci"
b1b3f49c 824 select ARCH_HAS_HOLES_MEMORYMODEL
dce1115b 825 select ARCH_REQUIRE_GPIOLIB
6d803ba7 826 select CLKDEV_LOOKUP
20e9969b 827 select GENERIC_ALLOCATOR
b1b3f49c 828 select GENERIC_CLOCKEVENTS
dc7ad3b3 829 select GENERIC_IRQ_CHIP
b1b3f49c 830 select HAVE_IDE
3ad7a42d 831 select TI_PRIV_EDMA
689e331f 832 select USE_OF
b1b3f49c 833 select ZONE_DMA
7c6337e2
KH
834 help
835 Support for TI's DaVinci platform.
836
a0694861
TL
837config ARCH_OMAP1
838 bool "TI OMAP1"
00a36698 839 depends on MMU
89c52ed4 840 select ARCH_HAS_CPUFREQ
9af915da 841 select ARCH_HAS_HOLES_MEMORYMODEL
a0694861 842 select ARCH_OMAP
21f47fbc 843 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 844 select CLKDEV_LOOKUP
d6e15d78 845 select CLKSRC_MMIO
b1b3f49c 846 select GENERIC_CLOCKEVENTS
a0694861 847 select GENERIC_IRQ_CHIP
a0694861
TL
848 select HAVE_IDE
849 select IRQ_DOMAIN
850 select NEED_MACH_IO_H if PCCARD
851 select NEED_MACH_MEMORY_H
21f47fbc 852 help
a0694861 853 Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
02c981c0 854
1da177e4
LT
855endchoice
856
387798b3
RH
857menu "Multiple platform selection"
858 depends on ARCH_MULTIPLATFORM
859
860comment "CPU Core family selection"
861
387798b3
RH
862config ARCH_MULTI_V4T
863 bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
387798b3 864 depends on !ARCH_MULTI_V6_V7
b1b3f49c 865 select ARCH_MULTI_V4_V5
24e860fb
AB
866 select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \
867 CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \
868 CPU_ARM925T || CPU_ARM940T)
387798b3
RH
869
870config ARCH_MULTI_V5
871 bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
387798b3 872 depends on !ARCH_MULTI_V6_V7
b1b3f49c 873 select ARCH_MULTI_V4_V5
24e860fb
AB
874 select CPU_ARM926T if (!CPU_ARM946E || CPU_ARM1020 || \
875 CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \
876 CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON)
387798b3
RH
877
878config ARCH_MULTI_V4_V5
879 bool
880
881config ARCH_MULTI_V6
8dda05cc 882 bool "ARMv6 based platforms (ARM11)"
387798b3 883 select ARCH_MULTI_V6_V7
b1b3f49c 884 select CPU_V6
387798b3
RH
885
886config ARCH_MULTI_V7
8dda05cc 887 bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
387798b3
RH
888 default y
889 select ARCH_MULTI_V6_V7
b1b3f49c 890 select CPU_V7
387798b3
RH
891
892config ARCH_MULTI_V6_V7
893 bool
894
895config ARCH_MULTI_CPU_AUTO
896 def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
897 select ARCH_MULTI_V5
898
899endmenu
900
ccf50e23
RK
901#
902# This is sorted alphabetically by mach-* pathname. However, plat-*
903# Kconfigs may be included either alphabetically (according to the
904# plat- suffix) or along side the corresponding mach-* source.
905#
3e93a22b
GC
906source "arch/arm/mach-mvebu/Kconfig"
907
95b8f20f
RK
908source "arch/arm/mach-at91/Kconfig"
909
8ac49e04
CD
910source "arch/arm/mach-bcm/Kconfig"
911
f1ac922d
SW
912source "arch/arm/mach-bcm2835/Kconfig"
913
1da177e4
LT
914source "arch/arm/mach-clps711x/Kconfig"
915
d94f944e
AV
916source "arch/arm/mach-cns3xxx/Kconfig"
917
95b8f20f
RK
918source "arch/arm/mach-davinci/Kconfig"
919
920source "arch/arm/mach-dove/Kconfig"
921
e7736d47
LB
922source "arch/arm/mach-ep93xx/Kconfig"
923
1da177e4
LT
924source "arch/arm/mach-footbridge/Kconfig"
925
59d3a193
PZ
926source "arch/arm/mach-gemini/Kconfig"
927
2c7268c7
HZ
928source "arch/arm/mach-hi3xxx/Kconfig"
929
387798b3
RH
930source "arch/arm/mach-highbank/Kconfig"
931
1da177e4
LT
932source "arch/arm/mach-integrator/Kconfig"
933
3f7e5815
LB
934source "arch/arm/mach-iop32x/Kconfig"
935
936source "arch/arm/mach-iop33x/Kconfig"
1da177e4 937
285f5fa7
DW
938source "arch/arm/mach-iop13xx/Kconfig"
939
1da177e4
LT
940source "arch/arm/mach-ixp4xx/Kconfig"
941
828989ad
SS
942source "arch/arm/mach-keystone/Kconfig"
943
95b8f20f
RK
944source "arch/arm/mach-kirkwood/Kconfig"
945
946source "arch/arm/mach-ks8695/Kconfig"
947
95b8f20f
RK
948source "arch/arm/mach-msm/Kconfig"
949
794d15b2
SS
950source "arch/arm/mach-mv78xx0/Kconfig"
951
3995eb82 952source "arch/arm/mach-imx/Kconfig"
1da177e4 953
1d3f33d5
SG
954source "arch/arm/mach-mxs/Kconfig"
955
95b8f20f 956source "arch/arm/mach-netx/Kconfig"
49cbe786 957
95b8f20f 958source "arch/arm/mach-nomadik/Kconfig"
95b8f20f 959
9851ca57
DT
960source "arch/arm/mach-nspire/Kconfig"
961
d48af15e
TL
962source "arch/arm/plat-omap/Kconfig"
963
964source "arch/arm/mach-omap1/Kconfig"
1da177e4 965
1dbae815
TL
966source "arch/arm/mach-omap2/Kconfig"
967
9dd0b194 968source "arch/arm/mach-orion5x/Kconfig"
585cf175 969
387798b3
RH
970source "arch/arm/mach-picoxcell/Kconfig"
971
95b8f20f
RK
972source "arch/arm/mach-pxa/Kconfig"
973source "arch/arm/plat-pxa/Kconfig"
585cf175 974
95b8f20f
RK
975source "arch/arm/mach-mmp/Kconfig"
976
977source "arch/arm/mach-realview/Kconfig"
978
d63dc051
HS
979source "arch/arm/mach-rockchip/Kconfig"
980
95b8f20f 981source "arch/arm/mach-sa1100/Kconfig"
edabd38e 982
cf383678 983source "arch/arm/plat-samsung/Kconfig"
a21765a7 984
387798b3
RH
985source "arch/arm/mach-socfpga/Kconfig"
986
a7ed099f 987source "arch/arm/mach-spear/Kconfig"
a21765a7 988
65ebcc11
SK
989source "arch/arm/mach-sti/Kconfig"
990
85fd6d63 991source "arch/arm/mach-s3c24xx/Kconfig"
1da177e4 992
431107ea 993source "arch/arm/mach-s3c64xx/Kconfig"
a08ab637 994
49b7a491 995source "arch/arm/mach-s5p64x0/Kconfig"
c4ffccdd 996
5a7652f2 997source "arch/arm/mach-s5pc100/Kconfig"
5a7652f2 998
170f4e42
KK
999source "arch/arm/mach-s5pv210/Kconfig"
1000
83014579 1001source "arch/arm/mach-exynos/Kconfig"
cc0e72b8 1002
882d01f9 1003source "arch/arm/mach-shmobile/Kconfig"
52c543f9 1004
3b52634f
MR
1005source "arch/arm/mach-sunxi/Kconfig"
1006
156a0997
BS
1007source "arch/arm/mach-prima2/Kconfig"
1008
c5f80065
EG
1009source "arch/arm/mach-tegra/Kconfig"
1010
95b8f20f 1011source "arch/arm/mach-u300/Kconfig"
1da177e4 1012
95b8f20f 1013source "arch/arm/mach-ux500/Kconfig"
1da177e4
LT
1014
1015source "arch/arm/mach-versatile/Kconfig"
1016
ceade897 1017source "arch/arm/mach-vexpress/Kconfig"
420c34e4 1018source "arch/arm/plat-versatile/Kconfig"
ceade897 1019
2a0ba738
MZ
1020source "arch/arm/mach-virt/Kconfig"
1021
6f35f9a9
TP
1022source "arch/arm/mach-vt8500/Kconfig"
1023
7ec80ddf 1024source "arch/arm/mach-w90x900/Kconfig"
1025
9a45eb69
JC
1026source "arch/arm/mach-zynq/Kconfig"
1027
1da177e4
LT
1028# Definitions to make life easier
1029config ARCH_ACORN
1030 bool
1031
7ae1f7ec
LB
1032config PLAT_IOP
1033 bool
469d3044 1034 select GENERIC_CLOCKEVENTS
7ae1f7ec 1035
69b02f6a
LB
1036config PLAT_ORION
1037 bool
bfe45e0b 1038 select CLKSRC_MMIO
b1b3f49c 1039 select COMMON_CLK
dc7ad3b3 1040 select GENERIC_IRQ_CHIP
278b45b0 1041 select IRQ_DOMAIN
69b02f6a 1042
abcda1dc
TP
1043config PLAT_ORION_LEGACY
1044 bool
1045 select PLAT_ORION
1046
bd5ce433
EM
1047config PLAT_PXA
1048 bool
1049
f4b8b319
RK
1050config PLAT_VERSATILE
1051 bool
1052
e3887714
RK
1053config ARM_TIMER_SP804
1054 bool
bfe45e0b 1055 select CLKSRC_MMIO
7a0eca71 1056 select CLKSRC_OF if OF
e3887714 1057
1da177e4
LT
1058source arch/arm/mm/Kconfig
1059
958cab0f
RK
1060config ARM_NR_BANKS
1061 int
1062 default 16 if ARCH_EP93XX
1063 default 8
1064
afe4b25e 1065config IWMMXT
698613b6 1066 bool "Enable iWMMXt support" if !CPU_PJ4
ef6c8445 1067 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
698613b6 1068 default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4
afe4b25e
LB
1069 help
1070 Enable support for iWMMXt context switching at run time if
1071 running on a CPU that supports it.
1072
52108641 1073config MULTI_IRQ_HANDLER
1074 bool
1075 help
1076 Allow each machine to specify it's own IRQ handler at run time.
1077
3b93e7b0
HC
1078if !MMU
1079source "arch/arm/Kconfig-nommu"
1080endif
1081
3e0a07f8
GC
1082config PJ4B_ERRATA_4742
1083 bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation"
1084 depends on CPU_PJ4B && MACH_ARMADA_370
1085 default y
1086 help
1087 When coming out of either a Wait for Interrupt (WFI) or a Wait for
1088 Event (WFE) IDLE states, a specific timing sensitivity exists between
1089 the retiring WFI/WFE instructions and the newly issued subsequent
1090 instructions. This sensitivity can result in a CPU hang scenario.
1091 Workaround:
1092 The software must insert either a Data Synchronization Barrier (DSB)
1093 or Data Memory Barrier (DMB) command immediately after the WFI/WFE
1094 instruction
1095
f0c4b8d6
WD
1096config ARM_ERRATA_326103
1097 bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
1098 depends on CPU_V6
1099 help
1100 Executing a SWP instruction to read-only memory does not set bit 11
1101 of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
1102 treat the access as a read, preventing a COW from occurring and
1103 causing the faulting task to livelock.
1104
9cba3ccc
CM
1105config ARM_ERRATA_411920
1106 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
e399b1a4 1107 depends on CPU_V6 || CPU_V6K
9cba3ccc
CM
1108 help
1109 Invalidation of the Instruction Cache operation can
1110 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
1111 It does not affect the MPCore. This option enables the ARM Ltd.
1112 recommended workaround.
1113
7ce236fc
CM
1114config ARM_ERRATA_430973
1115 bool "ARM errata: Stale prediction on replaced interworking branch"
1116 depends on CPU_V7
1117 help
1118 This option enables the workaround for the 430973 Cortex-A8
1119 (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
1120 interworking branch is replaced with another code sequence at the
1121 same virtual address, whether due to self-modifying code or virtual
1122 to physical address re-mapping, Cortex-A8 does not recover from the
1123 stale interworking branch prediction. This results in Cortex-A8
1124 executing the new code sequence in the incorrect ARM or Thumb state.
1125 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
1126 and also flushes the branch target cache at every context switch.
1127 Note that setting specific bits in the ACTLR register may not be
1128 available in non-secure mode.
1129
855c551f
CM
1130config ARM_ERRATA_458693
1131 bool "ARM errata: Processor deadlock when a false hazard is created"
1132 depends on CPU_V7
62e4d357 1133 depends on !ARCH_MULTIPLATFORM
855c551f
CM
1134 help
1135 This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1136 erratum. For very specific sequences of memory operations, it is
1137 possible for a hazard condition intended for a cache line to instead
1138 be incorrectly associated with a different cache line. This false
1139 hazard might then cause a processor deadlock. The workaround enables
1140 the L1 caching of the NEON accesses and disables the PLD instruction
1141 in the ACTLR register. Note that setting specific bits in the ACTLR
1142 register may not be available in non-secure mode.
1143
0516e464
CM
1144config ARM_ERRATA_460075
1145 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
1146 depends on CPU_V7
62e4d357 1147 depends on !ARCH_MULTIPLATFORM
0516e464
CM
1148 help
1149 This option enables the workaround for the 460075 Cortex-A8 (r2p0)
1150 erratum. Any asynchronous access to the L2 cache may encounter a
1151 situation in which recent store transactions to the L2 cache are lost
1152 and overwritten with stale memory contents from external memory. The
1153 workaround disables the write-allocate mode for the L2 cache via the
1154 ACTLR register. Note that setting specific bits in the ACTLR register
1155 may not be available in non-secure mode.
1156
9f05027c
WD
1157config ARM_ERRATA_742230
1158 bool "ARM errata: DMB operation may be faulty"
1159 depends on CPU_V7 && SMP
62e4d357 1160 depends on !ARCH_MULTIPLATFORM
9f05027c
WD
1161 help
1162 This option enables the workaround for the 742230 Cortex-A9
1163 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
1164 between two write operations may not ensure the correct visibility
1165 ordering of the two writes. This workaround sets a specific bit in
1166 the diagnostic register of the Cortex-A9 which causes the DMB
1167 instruction to behave as a DSB, ensuring the correct behaviour of
1168 the two writes.
1169
a672e99b
WD
1170config ARM_ERRATA_742231
1171 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1172 depends on CPU_V7 && SMP
62e4d357 1173 depends on !ARCH_MULTIPLATFORM
a672e99b
WD
1174 help
1175 This option enables the workaround for the 742231 Cortex-A9
1176 (r2p0..r2p2) erratum. Under certain conditions, specific to the
1177 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1178 accessing some data located in the same cache line, may get corrupted
1179 data due to bad handling of the address hazard when the line gets
1180 replaced from one of the CPUs at the same time as another CPU is
1181 accessing it. This workaround sets specific bits in the diagnostic
1182 register of the Cortex-A9 which reduces the linefill issuing
1183 capabilities of the processor.
1184
9e65582a 1185config PL310_ERRATA_588369
fa0ce403 1186 bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
2839e06c 1187 depends on CACHE_L2X0
9e65582a
SS
1188 help
1189 The PL310 L2 cache controller implements three types of Clean &
1190 Invalidate maintenance operations: by Physical Address
1191 (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
1192 They are architecturally defined to behave as the execution of a
1193 clean operation followed immediately by an invalidate operation,
1194 both performing to the same memory location. This functionality
1195 is not correctly implemented in PL310 as clean lines are not
2839e06c 1196 invalidated as a result of these operations.
cdf357f1 1197
69155794
JM
1198config ARM_ERRATA_643719
1199 bool "ARM errata: LoUIS bit field in CLIDR register is incorrect"
1200 depends on CPU_V7 && SMP
1201 help
1202 This option enables the workaround for the 643719 Cortex-A9 (prior to
1203 r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR
1204 register returns zero when it should return one. The workaround
1205 corrects this value, ensuring cache maintenance operations which use
1206 it behave as intended and avoiding data corruption.
1207
cdf357f1
WD
1208config ARM_ERRATA_720789
1209 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
e66dc745 1210 depends on CPU_V7
cdf357f1
WD
1211 help
1212 This option enables the workaround for the 720789 Cortex-A9 (prior to
1213 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1214 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1215 As a consequence of this erratum, some TLB entries which should be
1216 invalidated are not, resulting in an incoherency in the system page
1217 tables. The workaround changes the TLB flushing routines to invalidate
1218 entries regardless of the ASID.
475d92fc 1219
1f0090a1 1220config PL310_ERRATA_727915
fa0ce403 1221 bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
1f0090a1
RK
1222 depends on CACHE_L2X0
1223 help
1224 PL310 implements the Clean & Invalidate by Way L2 cache maintenance
1225 operation (offset 0x7FC). This operation runs in background so that
1226 PL310 can handle normal accesses while it is in progress. Under very
1227 rare circumstances, due to this erratum, write data can be lost when
1228 PL310 treats a cacheable write transaction during a Clean &
1229 Invalidate by Way operation.
1230
475d92fc
WD
1231config ARM_ERRATA_743622
1232 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1233 depends on CPU_V7
62e4d357 1234 depends on !ARCH_MULTIPLATFORM
475d92fc
WD
1235 help
1236 This option enables the workaround for the 743622 Cortex-A9
efbc74ac 1237 (r2p*) erratum. Under very rare conditions, a faulty
475d92fc
WD
1238 optimisation in the Cortex-A9 Store Buffer may lead to data
1239 corruption. This workaround sets a specific bit in the diagnostic
1240 register of the Cortex-A9 which disables the Store Buffer
1241 optimisation, preventing the defect from occurring. This has no
1242 visible impact on the overall performance or power consumption of the
1243 processor.
1244
9a27c27c
WD
1245config ARM_ERRATA_751472
1246 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
ba90c516 1247 depends on CPU_V7
62e4d357 1248 depends on !ARCH_MULTIPLATFORM
9a27c27c
WD
1249 help
1250 This option enables the workaround for the 751472 Cortex-A9 (prior
1251 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
1252 completion of a following broadcasted operation if the second
1253 operation is received by a CPU before the ICIALLUIS has completed,
1254 potentially leading to corrupted entries in the cache or TLB.
1255
fa0ce403
WD
1256config PL310_ERRATA_753970
1257 bool "PL310 errata: cache sync operation may be faulty"
885028e4
SK
1258 depends on CACHE_PL310
1259 help
1260 This option enables the workaround for the 753970 PL310 (r3p0) erratum.
1261
1262 Under some condition the effect of cache sync operation on
1263 the store buffer still remains when the operation completes.
1264 This means that the store buffer is always asked to drain and
1265 this prevents it from merging any further writes. The workaround
1266 is to replace the normal offset of cache sync operation (0x730)
1267 by another offset targeting an unmapped PL310 register 0x740.
1268 This has the same effect as the cache sync operation: store buffer
1269 drain and waiting for all buffers empty.
1270
fcbdc5fe
WD
1271config ARM_ERRATA_754322
1272 bool "ARM errata: possible faulty MMU translations following an ASID switch"
1273 depends on CPU_V7
1274 help
1275 This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1276 r3p*) erratum. A speculative memory access may cause a page table walk
1277 which starts prior to an ASID switch but completes afterwards. This
1278 can populate the micro-TLB with a stale entry which may be hit with
1279 the new ASID. This workaround places two dsb instructions in the mm
1280 switching code so that no page table walks can cross the ASID switch.
1281
5dab26af
WD
1282config ARM_ERRATA_754327
1283 bool "ARM errata: no automatic Store Buffer drain"
1284 depends on CPU_V7 && SMP
1285 help
1286 This option enables the workaround for the 754327 Cortex-A9 (prior to
1287 r2p0) erratum. The Store Buffer does not have any automatic draining
1288 mechanism and therefore a livelock may occur if an external agent
1289 continuously polls a memory location waiting to observe an update.
1290 This workaround defines cpu_relax() as smp_mb(), preventing correctly
1291 written polling loops from denying visibility of updates to memory.
1292
145e10e1
CM
1293config ARM_ERRATA_364296
1294 bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
fd832478 1295 depends on CPU_V6
145e10e1
CM
1296 help
1297 This options enables the workaround for the 364296 ARM1136
1298 r0p2 erratum (possible cache data corruption with
1299 hit-under-miss enabled). It sets the undocumented bit 31 in
1300 the auxiliary control register and the FI bit in the control
1301 register, thus disabling hit-under-miss without putting the
1302 processor into full low interrupt latency mode. ARM11MPCore
1303 is not affected.
1304
f630c1bd
WD
1305config ARM_ERRATA_764369
1306 bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1307 depends on CPU_V7 && SMP
1308 help
1309 This option enables the workaround for erratum 764369
1310 affecting Cortex-A9 MPCore with two or more processors (all
1311 current revisions). Under certain timing circumstances, a data
1312 cache line maintenance operation by MVA targeting an Inner
1313 Shareable memory region may fail to proceed up to either the
1314 Point of Coherency or to the Point of Unification of the
1315 system. This workaround adds a DSB instruction before the
1316 relevant cache maintenance functions and sets a specific bit
1317 in the diagnostic control register of the SCU.
1318
11ed0ba1
WD
1319config PL310_ERRATA_769419
1320 bool "PL310 errata: no automatic Store Buffer drain"
1321 depends on CACHE_L2X0
1322 help
1323 On revisions of the PL310 prior to r3p2, the Store Buffer does
1324 not automatically drain. This can cause normal, non-cacheable
1325 writes to be retained when the memory system is idle, leading
1326 to suboptimal I/O performance for drivers using coherent DMA.
1327 This option adds a write barrier to the cpu_idle loop so that,
1328 on systems with an outer cache, the store buffer is drained
1329 explicitly.
1330
7253b85c
SH
1331config ARM_ERRATA_775420
1332 bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
1333 depends on CPU_V7
1334 help
1335 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
1336 r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
1337 operation aborts with MMU exception, it might cause the processor
1338 to deadlock. This workaround puts DSB before executing ISB if
1339 an abort may occur on cache maintenance.
1340
93dc6887
CM
1341config ARM_ERRATA_798181
1342 bool "ARM errata: TLBI/DSB failure on Cortex-A15"
1343 depends on CPU_V7 && SMP
1344 help
1345 On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
1346 adequately shooting down all use of the old entries. This
1347 option enables the Linux kernel workaround for this erratum
1348 which sends an IPI to the CPUs that are running the same ASID
1349 as the one being invalidated.
1350
84b6504f
WD
1351config ARM_ERRATA_773022
1352 bool "ARM errata: incorrect instructions may be executed from loop buffer"
1353 depends on CPU_V7
1354 help
1355 This option enables the workaround for the 773022 Cortex-A15
1356 (up to r0p4) erratum. In certain rare sequences of code, the
1357 loop buffer may deliver incorrect instructions. This
1358 workaround disables the loop buffer to avoid the erratum.
1359
1da177e4
LT
1360endmenu
1361
1362source "arch/arm/common/Kconfig"
1363
1da177e4
LT
1364menu "Bus support"
1365
1366config ARM_AMBA
1367 bool
1368
1369config ISA
1370 bool
1da177e4
LT
1371 help
1372 Find out whether you have ISA slots on your motherboard. ISA is the
1373 name of a bus system, i.e. the way the CPU talks to the other stuff
1374 inside your box. Other bus systems are PCI, EISA, MicroChannel
1375 (MCA) or VESA. ISA is an older system, now being displaced by PCI;
1376 newer boards don't support it. If you have ISA, say Y, otherwise N.
1377
065909b9 1378# Select ISA DMA controller support
1da177e4
LT
1379config ISA_DMA
1380 bool
065909b9 1381 select ISA_DMA_API
1da177e4 1382
065909b9 1383# Select ISA DMA interface
5cae841b
AV
1384config ISA_DMA_API
1385 bool
5cae841b 1386
1da177e4 1387config PCI
0b05da72 1388 bool "PCI support" if MIGHT_HAVE_PCI
1da177e4
LT
1389 help
1390 Find out whether you have a PCI motherboard. PCI is the name of a
1391 bus system, i.e. the way the CPU talks to the other stuff inside
1392 your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
1393 VESA. If you have PCI, say Y, otherwise N.
1394
52882173
AV
1395config PCI_DOMAINS
1396 bool
1397 depends on PCI
1398
b080ac8a
MRJ
1399config PCI_NANOENGINE
1400 bool "BSE nanoEngine PCI support"
1401 depends on SA1100_NANOENGINE
1402 help
1403 Enable PCI on the BSE nanoEngine board.
1404
36e23590
MW
1405config PCI_SYSCALL
1406 def_bool PCI
1407
a0113a99
MR
1408config PCI_HOST_ITE8152
1409 bool
1410 depends on PCI && MACH_ARMCORE
1411 default y
1412 select DMABOUNCE
1413
1da177e4 1414source "drivers/pci/Kconfig"
3f06d157 1415source "drivers/pci/pcie/Kconfig"
1da177e4
LT
1416
1417source "drivers/pcmcia/Kconfig"
1418
1419endmenu
1420
1421menu "Kernel Features"
1422
3b55658a
DM
1423config HAVE_SMP
1424 bool
1425 help
1426 This option should be selected by machines which have an SMP-
1427 capable CPU.
1428
1429 The only effect of this option is to make the SMP-related
1430 options available to the user for configuration.
1431
1da177e4 1432config SMP
bb2d8130 1433 bool "Symmetric Multi-Processing"
fbb4ddac 1434 depends on CPU_V6K || CPU_V7
bc28248e 1435 depends on GENERIC_CLOCKEVENTS
3b55658a 1436 depends on HAVE_SMP
801bb21c 1437 depends on MMU || ARM_MPU
1da177e4
LT
1438 help
1439 This enables support for systems with more than one CPU. If you have
1440 a system with only one CPU, like most personal computers, say N. If
1441 you have a system with more than one CPU, say Y.
1442
1443 If you say N here, the kernel will run on single and multiprocessor
1444 machines, but will use only one CPU of a multiprocessor machine. If
1445 you say Y here, the kernel will run on many, but not all, single
1446 processor machines. On a single processor machine, the kernel will
1447 run faster if you say N here.
1448
395cf969 1449 See also <file:Documentation/x86/i386/IO-APIC.txt>,
1da177e4 1450 <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
50a23e6e 1451 <http://tldp.org/HOWTO/SMP-HOWTO.html>.
1da177e4
LT
1452
1453 If you don't know what to do here, say N.
1454
f00ec48f
RK
1455config SMP_ON_UP
1456 bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
801bb21c 1457 depends on SMP && !XIP_KERNEL && MMU
f00ec48f
RK
1458 default y
1459 help
1460 SMP kernels contain instructions which fail on non-SMP processors.
1461 Enabling this option allows the kernel to modify itself to make
1462 these instructions safe. Disabling it allows about 1K of space
1463 savings.
1464
1465 If you don't know what to do here, say Y.
1466
c9018aab
VG
1467config ARM_CPU_TOPOLOGY
1468 bool "Support cpu topology definition"
1469 depends on SMP && CPU_V7
1470 default y
1471 help
1472 Support ARM cpu topology definition. The MPIDR register defines
1473 affinity between processors which is then used to describe the cpu
1474 topology of an ARM System.
1475
1476config SCHED_MC
1477 bool "Multi-core scheduler support"
1478 depends on ARM_CPU_TOPOLOGY
1479 help
1480 Multi-core scheduler support improves the CPU scheduler's decision
1481 making when dealing with multi-core CPU chips at a cost of slightly
1482 increased overhead in some places. If unsure say N here.
1483
1484config SCHED_SMT
1485 bool "SMT scheduler support"
1486 depends on ARM_CPU_TOPOLOGY
1487 help
1488 Improves the CPU scheduler's decision making when dealing with
1489 MultiThreading at a cost of slightly increased overhead in some
1490 places. If unsure say N here.
1491
a8cbcd92
RK
1492config HAVE_ARM_SCU
1493 bool
a8cbcd92
RK
1494 help
1495 This option enables support for the ARM system coherency unit
1496
8a4da6e3 1497config HAVE_ARM_ARCH_TIMER
022c03a2
MZ
1498 bool "Architected timer support"
1499 depends on CPU_V7
8a4da6e3 1500 select ARM_ARCH_TIMER
0c403462 1501 select GENERIC_CLOCKEVENTS
022c03a2
MZ
1502 help
1503 This option enables support for the ARM architected timer
1504
f32f4ce2
RK
1505config HAVE_ARM_TWD
1506 bool
1507 depends on SMP
da4a686a 1508 select CLKSRC_OF if OF
f32f4ce2
RK
1509 help
1510 This options enables support for the ARM timer and watchdog unit
1511
e8db288e
NP
1512config MCPM
1513 bool "Multi-Cluster Power Management"
1514 depends on CPU_V7 && SMP
1515 help
1516 This option provides the common power management infrastructure
1517 for (multi-)cluster based systems, such as big.LITTLE based
1518 systems.
1519
1c33be57
NP
1520config BIG_LITTLE
1521 bool "big.LITTLE support (Experimental)"
1522 depends on CPU_V7 && SMP
1523 select MCPM
1524 help
1525 This option enables support selections for the big.LITTLE
1526 system architecture.
1527
1528config BL_SWITCHER
1529 bool "big.LITTLE switcher support"
1530 depends on BIG_LITTLE && MCPM && HOTPLUG_CPU
1531 select CPU_PM
1532 select ARM_CPU_SUSPEND
1533 help
1534 The big.LITTLE "switcher" provides the core functionality to
1535 transparently handle transition between a cluster of A15's
1536 and a cluster of A7's in a big.LITTLE system.
1537
b22537c6
NP
1538config BL_SWITCHER_DUMMY_IF
1539 tristate "Simple big.LITTLE switcher user interface"
1540 depends on BL_SWITCHER && DEBUG_KERNEL
1541 help
1542 This is a simple and dummy char dev interface to control
1543 the big.LITTLE switcher core code. It is meant for
1544 debugging purposes only.
1545
8d5796d2
LB
1546choice
1547 prompt "Memory split"
1548 default VMSPLIT_3G
1549 help
1550 Select the desired split between kernel and user memory.
1551
1552 If you are not absolutely sure what you are doing, leave this
1553 option alone!
1554
1555 config VMSPLIT_3G
1556 bool "3G/1G user/kernel split"
1557 config VMSPLIT_2G
1558 bool "2G/2G user/kernel split"
1559 config VMSPLIT_1G
1560 bool "1G/3G user/kernel split"
1561endchoice
1562
1563config PAGE_OFFSET
1564 hex
1565 default 0x40000000 if VMSPLIT_1G
1566 default 0x80000000 if VMSPLIT_2G
1567 default 0xC0000000
1568
1da177e4
LT
1569config NR_CPUS
1570 int "Maximum number of CPUs (2-32)"
1571 range 2 32
1572 depends on SMP
1573 default "4"
1574
a054a811 1575config HOTPLUG_CPU
00b7dede 1576 bool "Support for hot-pluggable CPUs"
40b31360 1577 depends on SMP
a054a811
RK
1578 help
1579 Say Y here to experiment with turning CPUs off and on. CPUs
1580 can be controlled through /sys/devices/system/cpu.
1581
2bdd424f
WD
1582config ARM_PSCI
1583 bool "Support for the ARM Power State Coordination Interface (PSCI)"
1584 depends on CPU_V7
1585 help
1586 Say Y here if you want Linux to communicate with system firmware
1587 implementing the PSCI specification for CPU-centric power
1588 management operations described in ARM document number ARM DEN
1589 0022A ("Power State Coordination Interface System Software on
1590 ARM processors").
1591
2a6ad871
MR
1592# The GPIO number here must be sorted by descending number. In case of
1593# a multiplatform kernel, we just want the highest value required by the
1594# selected platforms.
44986ab0
PDSN
1595config ARCH_NR_GPIO
1596 int
3dea19e8 1597 default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
6d0fc190 1598 default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || SOC_DRA7XX
06b851e5 1599 default 392 if ARCH_U8500
01bb914c
TP
1600 default 352 if ARCH_VT8500
1601 default 288 if ARCH_SUNXI
2a6ad871 1602 default 264 if MACH_H4700
44986ab0
PDSN
1603 default 0
1604 help
1605 Maximum number of GPIOs in the system.
1606
1607 If unsure, leave the default value.
1608
d45a398f 1609source kernel/Kconfig.preempt
1da177e4 1610
c9218b16 1611config HZ_FIXED
f8065813 1612 int
b130d5c2 1613 default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \
a73ddc61 1614 ARCH_S5PV210 || ARCH_EXYNOS4
5248c657 1615 default AT91_TIMER_HZ if ARCH_AT91
5da3e714 1616 default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
47d84682 1617 default 0
c9218b16
RK
1618
1619choice
47d84682 1620 depends on HZ_FIXED = 0
c9218b16
RK
1621 prompt "Timer frequency"
1622
1623config HZ_100
1624 bool "100 Hz"
1625
1626config HZ_200
1627 bool "200 Hz"
1628
1629config HZ_250
1630 bool "250 Hz"
1631
1632config HZ_300
1633 bool "300 Hz"
1634
1635config HZ_500
1636 bool "500 Hz"
1637
1638config HZ_1000
1639 bool "1000 Hz"
1640
1641endchoice
1642
1643config HZ
1644 int
47d84682 1645 default HZ_FIXED if HZ_FIXED != 0
c9218b16
RK
1646 default 100 if HZ_100
1647 default 200 if HZ_200
1648 default 250 if HZ_250
1649 default 300 if HZ_300
1650 default 500 if HZ_500
1651 default 1000
1652
1653config SCHED_HRTICK
1654 def_bool HIGH_RES_TIMERS
f8065813 1655
b28748fb
RK
1656config SCHED_HRTICK
1657 def_bool HIGH_RES_TIMERS
1658
16c79651 1659config THUMB2_KERNEL
bc7dea00 1660 bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
4477ca45 1661 depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K
bc7dea00 1662 default y if CPU_THUMBONLY
16c79651
CM
1663 select AEABI
1664 select ARM_ASM_UNIFIED
89bace65 1665 select ARM_UNWIND
16c79651
CM
1666 help
1667 By enabling this option, the kernel will be compiled in
1668 Thumb-2 mode. A compiler/assembler that understand the unified
1669 ARM-Thumb syntax is needed.
1670
1671 If unsure, say N.
1672
6f685c5c
DM
1673config THUMB2_AVOID_R_ARM_THM_JUMP11
1674 bool "Work around buggy Thumb-2 short branch relocations in gas"
1675 depends on THUMB2_KERNEL && MODULES
1676 default y
1677 help
1678 Various binutils versions can resolve Thumb-2 branches to
1679 locally-defined, preemptible global symbols as short-range "b.n"
1680 branch instructions.
1681
1682 This is a problem, because there's no guarantee the final
1683 destination of the symbol, or any candidate locations for a
1684 trampoline, are within range of the branch. For this reason, the
1685 kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
1686 relocation in modules at all, and it makes little sense to add
1687 support.
1688
1689 The symptom is that the kernel fails with an "unsupported
1690 relocation" error when loading some modules.
1691
1692 Until fixed tools are available, passing
1693 -fno-optimize-sibling-calls to gcc should prevent gcc generating
1694 code which hits this problem, at the cost of a bit of extra runtime
1695 stack usage in some cases.
1696
1697 The problem is described in more detail at:
1698 https://bugs.launchpad.net/binutils-linaro/+bug/725126
1699
1700 Only Thumb-2 kernels are affected.
1701
1702 Unless you are sure your tools don't have this problem, say Y.
1703
0becb088
CM
1704config ARM_ASM_UNIFIED
1705 bool
1706
704bdda0
NP
1707config AEABI
1708 bool "Use the ARM EABI to compile the kernel"
1709 help
1710 This option allows for the kernel to be compiled using the latest
1711 ARM ABI (aka EABI). This is only useful if you are using a user
1712 space environment that is also compiled with EABI.
1713
1714 Since there are major incompatibilities between the legacy ABI and
1715 EABI, especially with regard to structure member alignment, this
1716 option also changes the kernel syscall calling convention to
1717 disambiguate both ABIs and allow for backward compatibility support
1718 (selected with CONFIG_OABI_COMPAT).
1719
1720 To use this you need GCC version 4.0.0 or later.
1721
6c90c872 1722config OABI_COMPAT
a73a3ff1 1723 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
d6f94fa0 1724 depends on AEABI && !THUMB2_KERNEL
6c90c872
NP
1725 help
1726 This option preserves the old syscall interface along with the
1727 new (ARM EABI) one. It also provides a compatibility layer to
1728 intercept syscalls that have structure arguments which layout
1729 in memory differs between the legacy ABI and the new ARM EABI
1730 (only for non "thumb" binaries). This option adds a tiny
1731 overhead to all syscalls and produces a slightly larger kernel.
91702175
KC
1732
1733 The seccomp filter system will not be available when this is
1734 selected, since there is no way yet to sensibly distinguish
1735 between calling conventions during filtering.
1736
6c90c872
NP
1737 If you know you'll be using only pure EABI user space then you
1738 can say N here. If this option is not selected and you attempt
1739 to execute a legacy ABI binary then the result will be
1740 UNPREDICTABLE (in fact it can be predicted that it won't work
b02f8467 1741 at all). If in doubt say N.
6c90c872 1742
eb33575c 1743config ARCH_HAS_HOLES_MEMORYMODEL
e80d6a24 1744 bool
e80d6a24 1745
05944d74
RK
1746config ARCH_SPARSEMEM_ENABLE
1747 bool
1748
07a2f737
RK
1749config ARCH_SPARSEMEM_DEFAULT
1750 def_bool ARCH_SPARSEMEM_ENABLE
1751
05944d74 1752config ARCH_SELECT_MEMORY_MODEL
be370302 1753 def_bool ARCH_SPARSEMEM_ENABLE
c80d79d7 1754
7b7bf499
WD
1755config HAVE_ARCH_PFN_VALID
1756 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
1757
053a96ca 1758config HIGHMEM
e8db89a2
RK
1759 bool "High Memory Support"
1760 depends on MMU
053a96ca
NP
1761 help
1762 The address space of ARM processors is only 4 Gigabytes large
1763 and it has to accommodate user address space, kernel address
1764 space as well as some memory mapped IO. That means that, if you
1765 have a large amount of physical memory and/or IO, not all of the
1766 memory can be "permanently mapped" by the kernel. The physical
1767 memory that is not permanently mapped is called "high memory".
1768
1769 Depending on the selected kernel/user memory split, minimum
1770 vmalloc space and actual amount of RAM, you may not need this
1771 option which should result in a slightly faster kernel.
1772
1773 If unsure, say n.
1774
65cec8e3
RK
1775config HIGHPTE
1776 bool "Allocate 2nd-level pagetables from highmem"
1777 depends on HIGHMEM
65cec8e3 1778
1b8873a0
JI
1779config HW_PERF_EVENTS
1780 bool "Enable hardware performance counter support for perf events"
f0d1bc47 1781 depends on PERF_EVENTS
1b8873a0
JI
1782 default y
1783 help
1784 Enable hardware performance counter support for perf events. If
1785 disabled, perf events will use software events only.
1786
1355e2a6
CM
1787config SYS_SUPPORTS_HUGETLBFS
1788 def_bool y
1789 depends on ARM_LPAE
1790
8d962507
CM
1791config HAVE_ARCH_TRANSPARENT_HUGEPAGE
1792 def_bool y
1793 depends on ARM_LPAE
1794
4bfab203
SC
1795config ARCH_WANT_GENERAL_HUGETLB
1796 def_bool y
1797
3f22ab27
DH
1798source "mm/Kconfig"
1799
c1b2d970
MD
1800config FORCE_MAX_ZONEORDER
1801 int "Maximum zone order" if ARCH_SHMOBILE
1802 range 11 64 if ARCH_SHMOBILE
898f08e1 1803 default "12" if SOC_AM33XX
c1b2d970
MD
1804 default "9" if SA1111
1805 default "11"
1806 help
1807 The kernel memory allocator divides physically contiguous memory
1808 blocks into "zones", where each zone is a power of two number of
1809 pages. This option selects the largest power of two that the kernel
1810 keeps in the memory allocator. If you need to allocate very large
1811 blocks of physically contiguous memory, then you may need to
1812 increase this value.
1813
1814 This config option is actually maximum order plus one. For example,
1815 a value of 11 means that the largest free memory block is 2^10 pages.
1816
1da177e4
LT
1817config ALIGNMENT_TRAP
1818 bool
f12d0d7c 1819 depends on CPU_CP15_MMU
1da177e4 1820 default y if !ARCH_EBSA110
e119bfff 1821 select HAVE_PROC_CPU if PROC_FS
1da177e4 1822 help
84eb8d06 1823 ARM processors cannot fetch/store information which is not
1da177e4
LT
1824 naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1825 address divisible by 4. On 32-bit ARM processors, these non-aligned
1826 fetch/store instructions will be emulated in software if you say
1827 here, which has a severe performance impact. This is necessary for
1828 correct operation of some network protocols. With an IP-only
1829 configuration it is safe to say N, otherwise say Y.
1830
39ec58f3 1831config UACCESS_WITH_MEMCPY
38ef2ad5
LW
1832 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
1833 depends on MMU
39ec58f3
LB
1834 default y if CPU_FEROCEON
1835 help
1836 Implement faster copy_to_user and clear_user methods for CPU
1837 cores where a 8-word STM instruction give significantly higher
1838 memory write throughput than a sequence of individual 32bit stores.
1839
1840 A possible side effect is a slight increase in scheduling latency
1841 between threads sharing the same address space if they invoke
1842 such copy operations with large buffers.
1843
1844 However, if the CPU data cache is using a write-allocate mode,
1845 this option is unlikely to provide any performance gain.
1846
70c70d97
NP
1847config SECCOMP
1848 bool
1849 prompt "Enable seccomp to safely compute untrusted bytecode"
1850 ---help---
1851 This kernel feature is useful for number crunching applications
1852 that may need to compute untrusted bytecode during their
1853 execution. By using pipes or other transports made available to
1854 the process as file descriptors supporting the read/write
1855 syscalls, it's possible to isolate those applications in
1856 their own address space using seccomp. Once seccomp is
1857 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1858 and the task is only allowed to execute a few safe syscalls
1859 defined by each seccomp mode.
1860
c743f380
NP
1861config CC_STACKPROTECTOR
1862 bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
1863 help
1864 This option turns on the -fstack-protector GCC feature. This
1865 feature puts, at the beginning of functions, a canary value on
1866 the stack just before the return address, and validates
1867 the value just before actually returning. Stack based buffer
1868 overflows (that need to overwrite this return address) now also
1869 overwrite the canary, which gets detected and the attack is then
1870 neutralized via a kernel panic.
1871 This feature requires gcc version 4.2 or above.
1872
06e6295b
SS
1873config SWIOTLB
1874 def_bool y
1875
1876config IOMMU_HELPER
1877 def_bool SWIOTLB
1878
eff8d644
SS
1879config XEN_DOM0
1880 def_bool y
1881 depends on XEN
1882
1883config XEN
1884 bool "Xen guest support on ARM (EXPERIMENTAL)"
85323a99 1885 depends on ARM && AEABI && OF
f880b67d 1886 depends on CPU_V7 && !CPU_V6
85323a99 1887 depends on !GENERIC_ATOMIC64
17b7ab80 1888 select ARM_PSCI
83862ccf 1889 select SWIOTLB_XEN
eff8d644
SS
1890 help
1891 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1892
1da177e4
LT
1893endmenu
1894
1895menu "Boot options"
1896
9eb8f674
GL
1897config USE_OF
1898 bool "Flattened Device Tree support"
b1b3f49c 1899 select IRQ_DOMAIN
9eb8f674
GL
1900 select OF
1901 select OF_EARLY_FLATTREE
1902 help
1903 Include support for flattened device tree machine descriptions.
1904
bd51e2f5
NP
1905config ATAGS
1906 bool "Support for the traditional ATAGS boot data passing" if USE_OF
1907 default y
1908 help
1909 This is the traditional way of passing data to the kernel at boot
1910 time. If you are solely relying on the flattened device tree (or
1911 the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1912 to remove ATAGS support from your kernel binary. If unsure,
1913 leave this to y.
1914
1915config DEPRECATED_PARAM_STRUCT
1916 bool "Provide old way to pass kernel parameters"
1917 depends on ATAGS
1918 help
1919 This was deprecated in 2001 and announced to live on for 5 years.
1920 Some old boot loaders still use this way.
1921
1da177e4
LT
1922# Compressed boot loader in ROM. Yes, we really want to ask about
1923# TEXT and BSS so we preserve their values in the config files.
1924config ZBOOT_ROM_TEXT
1925 hex "Compressed ROM boot loader base address"
1926 default "0"
1927 help
1928 The physical address at which the ROM-able zImage is to be
1929 placed in the target. Platforms which normally make use of
1930 ROM-able zImage formats normally set this to a suitable
1931 value in their defconfig file.
1932
1933 If ZBOOT_ROM is not enabled, this has no effect.
1934
1935config ZBOOT_ROM_BSS
1936 hex "Compressed ROM boot loader BSS address"
1937 default "0"
1938 help
f8c440b2
DF
1939 The base address of an area of read/write memory in the target
1940 for the ROM-able zImage which must be available while the
1941 decompressor is running. It must be large enough to hold the
1942 entire decompressed kernel plus an additional 128 KiB.
1943 Platforms which normally make use of ROM-able zImage formats
1944 normally set this to a suitable value in their defconfig file.
1da177e4
LT
1945
1946 If ZBOOT_ROM is not enabled, this has no effect.
1947
1948config ZBOOT_ROM
1949 bool "Compressed boot loader in ROM/flash"
1950 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
1951 help
1952 Say Y here if you intend to execute your compressed kernel image
1953 (zImage) directly from ROM or flash. If unsure, say N.
1954
090ab3ff
SH
1955choice
1956 prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
d6f94fa0 1957 depends on ZBOOT_ROM && ARCH_SH7372
090ab3ff
SH
1958 default ZBOOT_ROM_NONE
1959 help
1960 Include experimental SD/MMC loading code in the ROM-able zImage.
59bf8964 1961 With this enabled it is possible to write the ROM-able zImage
090ab3ff
SH
1962 kernel image to an MMC or SD card and boot the kernel straight
1963 from the reset vector. At reset the processor Mask ROM will load
59bf8964 1964 the first part of the ROM-able zImage which in turn loads the
090ab3ff
SH
1965 rest the kernel image to RAM.
1966
1967config ZBOOT_ROM_NONE
1968 bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
1969 help
1970 Do not load image from SD or MMC
1971
f45b1149
SH
1972config ZBOOT_ROM_MMCIF
1973 bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
f45b1149 1974 help
090ab3ff
SH
1975 Load image from MMCIF hardware block.
1976
1977config ZBOOT_ROM_SH_MOBILE_SDHI
1978 bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
1979 help
1980 Load image from SDHI hardware block
1981
1982endchoice
f45b1149 1983
e2a6a3aa
JB
1984config ARM_APPENDED_DTB
1985 bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
d6f94fa0 1986 depends on OF && !ZBOOT_ROM
e2a6a3aa
JB
1987 help
1988 With this option, the boot code will look for a device tree binary
1989 (DTB) appended to zImage
1990 (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1991
1992 This is meant as a backward compatibility convenience for those
1993 systems with a bootloader that can't be upgraded to accommodate
1994 the documented boot protocol using a device tree.
1995
1996 Beware that there is very little in terms of protection against
1997 this option being confused by leftover garbage in memory that might
1998 look like a DTB header after a reboot if no actual DTB is appended
1999 to zImage. Do not leave this option active in a production kernel
2000 if you don't intend to always append a DTB. Proper passing of the
2001 location into r2 of a bootloader provided DTB is always preferable
2002 to this option.
2003
b90b9a38
NP
2004config ARM_ATAG_DTB_COMPAT
2005 bool "Supplement the appended DTB with traditional ATAG information"
2006 depends on ARM_APPENDED_DTB
2007 help
2008 Some old bootloaders can't be updated to a DTB capable one, yet
2009 they provide ATAGs with memory configuration, the ramdisk address,
2010 the kernel cmdline string, etc. Such information is dynamically
2011 provided by the bootloader and can't always be stored in a static
2012 DTB. To allow a device tree enabled kernel to be used with such
2013 bootloaders, this option allows zImage to extract the information
2014 from the ATAG list and store it at run time into the appended DTB.
2015
d0f34a11
GR
2016choice
2017 prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
2018 default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
2019
2020config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
2021 bool "Use bootloader kernel arguments if available"
2022 help
2023 Uses the command-line options passed by the boot loader instead of
2024 the device tree bootargs property. If the boot loader doesn't provide
2025 any, the device tree bootargs property will be used.
2026
2027config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
2028 bool "Extend with bootloader kernel arguments"
2029 help
2030 The command-line arguments provided by the boot loader will be
2031 appended to the the device tree bootargs property.
2032
2033endchoice
2034
1da177e4
LT
2035config CMDLINE
2036 string "Default kernel command string"
2037 default ""
2038 help
2039 On some architectures (EBSA110 and CATS), there is currently no way
2040 for the boot loader to pass arguments to the kernel. For these
2041 architectures, you should supply some command-line options at build
2042 time by entering them here. As a minimum, you should specify the
2043 memory size and the root device (e.g., mem=64M root=/dev/nfs).
2044
4394c124
VB
2045choice
2046 prompt "Kernel command line type" if CMDLINE != ""
2047 default CMDLINE_FROM_BOOTLOADER
bd51e2f5 2048 depends on ATAGS
4394c124
VB
2049
2050config CMDLINE_FROM_BOOTLOADER
2051 bool "Use bootloader kernel arguments if available"
2052 help
2053 Uses the command-line options passed by the boot loader. If
2054 the boot loader doesn't provide any, the default kernel command
2055 string provided in CMDLINE will be used.
2056
2057config CMDLINE_EXTEND
2058 bool "Extend bootloader kernel arguments"
2059 help
2060 The command-line arguments provided by the boot loader will be
2061 appended to the default kernel command string.
2062
92d2040d
AH
2063config CMDLINE_FORCE
2064 bool "Always use the default kernel command string"
92d2040d
AH
2065 help
2066 Always use the default kernel command string, even if the boot
2067 loader passes other arguments to the kernel.
2068 This is useful if you cannot or don't want to change the
2069 command-line options your boot loader passes to the kernel.
4394c124 2070endchoice
92d2040d 2071
1da177e4
LT
2072config XIP_KERNEL
2073 bool "Kernel Execute-In-Place from ROM"
387798b3 2074 depends on !ZBOOT_ROM && !ARM_LPAE && !ARCH_MULTIPLATFORM
1da177e4
LT
2075 help
2076 Execute-In-Place allows the kernel to run from non-volatile storage
2077 directly addressable by the CPU, such as NOR flash. This saves RAM
2078 space since the text section of the kernel is not loaded from flash
2079 to RAM. Read-write sections, such as the data section and stack,
2080 are still copied to RAM. The XIP kernel is not compressed since
2081 it has to run directly from flash, so it will take more space to
2082 store it. The flash address used to link the kernel object files,
2083 and for storing it, is configuration dependent. Therefore, if you
2084 say Y here, you must know the proper physical address where to
2085 store the kernel image depending on your own flash memory usage.
2086
2087 Also note that the make target becomes "make xipImage" rather than
2088 "make zImage" or "make Image". The final kernel binary to put in
2089 ROM memory will be arch/arm/boot/xipImage.
2090
2091 If unsure, say N.
2092
2093config XIP_PHYS_ADDR
2094 hex "XIP Kernel Physical Location"
2095 depends on XIP_KERNEL
2096 default "0x00080000"
2097 help
2098 This is the physical address in your flash memory the kernel will
2099 be linked for and stored to. This address is dependent on your
2100 own flash usage.
2101
c587e4a6
RP
2102config KEXEC
2103 bool "Kexec system call (EXPERIMENTAL)"
19ab428f 2104 depends on (!SMP || PM_SLEEP_SMP)
c587e4a6
RP
2105 help
2106 kexec is a system call that implements the ability to shutdown your
2107 current kernel, and to start another kernel. It is like a reboot
01dd2fbf 2108 but it is independent of the system firmware. And like a reboot
c587e4a6
RP
2109 you can start any kernel with it, not just Linux.
2110
2111 It is an ongoing process to be certain the hardware in a machine
2112 is properly shutdown, so do not be surprised if this code does not
bf220695 2113 initially work for you.
c587e4a6 2114
4cd9d6f7
RP
2115config ATAGS_PROC
2116 bool "Export atags in procfs"
bd51e2f5 2117 depends on ATAGS && KEXEC
b98d7291 2118 default y
4cd9d6f7
RP
2119 help
2120 Should the atags used to boot the kernel be exported in an "atags"
2121 file in procfs. Useful with kexec.
2122
cb5d39b3
MW
2123config CRASH_DUMP
2124 bool "Build kdump crash kernel (EXPERIMENTAL)"
cb5d39b3
MW
2125 help
2126 Generate crash dump after being started by kexec. This should
2127 be normally only set in special crash dump kernels which are
2128 loaded in the main kernel with kexec-tools into a specially
2129 reserved region and then later executed after a crash by
2130 kdump/kexec. The crash dump kernel must be compiled to a
2131 memory address not used by the main kernel
2132
2133 For more details see Documentation/kdump/kdump.txt
2134
e69edc79
EM
2135config AUTO_ZRELADDR
2136 bool "Auto calculation of the decompressed kernel image address"
e1b31445 2137 depends on !ZBOOT_ROM
e69edc79
EM
2138 help
2139 ZRELADDR is the physical address where the decompressed kernel
2140 image will be placed. If AUTO_ZRELADDR is selected, the address
2141 will be determined at run-time by masking the current IP with
2142 0xf8000000. This assumes the zImage being placed in the first 128MB
2143 from start of memory.
2144
1da177e4
LT
2145endmenu
2146
ac9d7efc 2147menu "CPU Power Management"
1da177e4 2148
89c52ed4 2149if ARCH_HAS_CPUFREQ
1da177e4 2150source "drivers/cpufreq/Kconfig"
1da177e4
LT
2151endif
2152
ac9d7efc
RK
2153source "drivers/cpuidle/Kconfig"
2154
2155endmenu
2156
1da177e4
LT
2157menu "Floating point emulation"
2158
2159comment "At least one emulation must be selected"
2160
2161config FPE_NWFPE
2162 bool "NWFPE math emulation"
593c252a 2163 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
1da177e4
LT
2164 ---help---
2165 Say Y to include the NWFPE floating point emulator in the kernel.
2166 This is necessary to run most binaries. Linux does not currently
2167 support floating point hardware so you need to say Y here even if
2168 your machine has an FPA or floating point co-processor podule.
2169
2170 You may say N here if you are going to load the Acorn FPEmulator
2171 early in the bootup.
2172
2173config FPE_NWFPE_XP
2174 bool "Support extended precision"
bedf142b 2175 depends on FPE_NWFPE
1da177e4
LT
2176 help
2177 Say Y to include 80-bit support in the kernel floating-point
2178 emulator. Otherwise, only 32 and 64-bit support is compiled in.
2179 Note that gcc does not generate 80-bit operations by default,
2180 so in most cases this option only enlarges the size of the
2181 floating point emulator without any good reason.
2182
2183 You almost surely want to say N here.
2184
2185config FPE_FASTFPE
2186 bool "FastFPE math emulation (EXPERIMENTAL)"
d6f94fa0 2187 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
1da177e4
LT
2188 ---help---
2189 Say Y here to include the FAST floating point emulator in the kernel.
2190 This is an experimental much faster emulator which now also has full
2191 precision for the mantissa. It does not support any exceptions.
2192 It is very simple, and approximately 3-6 times faster than NWFPE.
2193
2194 It should be sufficient for most programs. It may be not suitable
2195 for scientific calculations, but you have to check this for yourself.
2196 If you do not feel you need a faster FP emulation you should better
2197 choose NWFPE.
2198
2199config VFP
2200 bool "VFP-format floating point maths"
e399b1a4 2201 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
1da177e4
LT
2202 help
2203 Say Y to include VFP support code in the kernel. This is needed
2204 if your hardware includes a VFP unit.
2205
2206 Please see <file:Documentation/arm/VFP/release-notes.txt> for
2207 release notes and additional status information.
2208
2209 Say N if your target does not have VFP hardware.
2210
25ebee02
CM
2211config VFPv3
2212 bool
2213 depends on VFP
2214 default y if CPU_V7
2215
b5872db4
CM
2216config NEON
2217 bool "Advanced SIMD (NEON) Extension support"
2218 depends on VFPv3 && CPU_V7
2219 help
2220 Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2221 Extension.
2222
73c132c1
AB
2223config KERNEL_MODE_NEON
2224 bool "Support for NEON in kernel mode"
c4a30c3b 2225 depends on NEON && AEABI
73c132c1
AB
2226 help
2227 Say Y to include support for NEON in kernel mode.
2228
1da177e4
LT
2229endmenu
2230
2231menu "Userspace binary formats"
2232
2233source "fs/Kconfig.binfmt"
2234
2235config ARTHUR
2236 tristate "RISC OS personality"
704bdda0 2237 depends on !AEABI
1da177e4
LT
2238 help
2239 Say Y here to include the kernel code necessary if you want to run
2240 Acorn RISC OS/Arthur binaries under Linux. This code is still very
2241 experimental; if this sounds frightening, say N and sleep in peace.
2242 You can also say M here to compile this support as a module (which
2243 will be called arthur).
2244
2245endmenu
2246
2247menu "Power management options"
2248
eceab4ac 2249source "kernel/power/Kconfig"
1da177e4 2250
f4cb5700 2251config ARCH_SUSPEND_POSSIBLE
4b1082ca 2252 depends on !ARCH_S5PC100
19a0519d 2253 depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \
3f5d0819 2254 CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
f4cb5700
JB
2255 def_bool y
2256
15e0d9e3
AB
2257config ARM_CPU_SUSPEND
2258 def_bool PM_SLEEP
2259
1da177e4
LT
2260endmenu
2261
d5950b43
SR
2262source "net/Kconfig"
2263
ac25150f 2264source "drivers/Kconfig"
1da177e4
LT
2265
2266source "fs/Kconfig"
2267
1da177e4
LT
2268source "arch/arm/Kconfig.debug"
2269
2270source "security/Kconfig"
2271
2272source "crypto/Kconfig"
2273
2274source "lib/Kconfig"
749cf76c
CD
2275
2276source "arch/arm/kvm/Kconfig"
This page took 1.237657 seconds and 5 git commands to generate.