clocksource: convert ARM 32-bit up counting clocksources
[deliverable/linux.git] / arch / arm / Kconfig
CommitLineData
1da177e4
LT
1config ARM
2 bool
3 default y
e17c6d56 4 select HAVE_AOUT
24056f52 5 select HAVE_DMA_API_DEBUG
2064c946 6 select HAVE_IDE
2778f620 7 select HAVE_MEMBLOCK
12b824fb 8 select RTC_LIB
75e7153a 9 select SYS_SUPPORTS_APM_EMULATION
a41297a0 10 select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI)
fe166148 11 select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
5cbad0eb 12 select HAVE_ARCH_KGDB
ed7c84d5 13 select HAVE_KPROBES if (!XIP_KERNEL && !THUMB2_KERNEL)
9edddaa2 14 select HAVE_KRETPROBES if (HAVE_KPROBES)
606576ce 15 select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
80be7a7f
RV
16 select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
17 select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
0e341af8 18 select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
1fe53268 19 select HAVE_GENERIC_DMA_COHERENT
e7db7b42
AT
20 select HAVE_KERNEL_GZIP
21 select HAVE_KERNEL_LZO
6e8699f7 22 select HAVE_KERNEL_LZMA
e360adbe 23 select HAVE_IRQ_WORK
7ada189f
JI
24 select HAVE_PERF_EVENTS
25 select PERF_USE_VMALLOC
e513f8bf 26 select HAVE_REGS_AND_STACK_ACCESS_API
e399b1a4 27 select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
ed60453f 28 select HAVE_C_RECORDMCOUNT
e2a93ecc
LB
29 select HAVE_GENERIC_HARDIRQS
30 select HAVE_SPARSE_IRQ
25a5662a 31 select GENERIC_IRQ_SHOW
1da177e4
LT
32 help
33 The ARM series is a line of low-power-consumption RISC chip designs
f6c8965a 34 licensed by ARM Ltd and targeted at embedded applications and
1da177e4 35 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
f6c8965a 36 manufactured, but legacy ARM-based PC hardware remains popular in
1da177e4
LT
37 Europe. There is an ARM Linux project with a web page at
38 <http://www.arm.linux.org.uk/>.
39
1a189b97
RK
40config HAVE_PWM
41 bool
42
0b05da72
HUK
43config MIGHT_HAVE_PCI
44 bool
45
75e7153a
RB
46config SYS_SUPPORTS_APM_EMULATION
47 bool
48
112f38a4
RK
49config HAVE_SCHED_CLOCK
50 bool
51
0a938b97
DB
52config GENERIC_GPIO
53 bool
0a938b97 54
5cfc8ee0
JS
55config ARCH_USES_GETTIMEOFFSET
56 bool
57 default n
746140c7 58
0567a0c0
KH
59config GENERIC_CLOCKEVENTS
60 bool
0567a0c0 61
a8655e83
CM
62config GENERIC_CLOCKEVENTS_BROADCAST
63 bool
64 depends on GENERIC_CLOCKEVENTS
5388a6b2 65 default y if SMP
a8655e83 66
bf9dd360
RH
67config KTIME_SCALAR
68 bool
69 default y
70
bc581770
LW
71config HAVE_TCM
72 bool
73 select GENERIC_ALLOCATOR
74
e119bfff
RK
75config HAVE_PROC_CPU
76 bool
77
5ea81769
AV
78config NO_IOPORT
79 bool
5ea81769 80
1da177e4
LT
81config EISA
82 bool
83 ---help---
84 The Extended Industry Standard Architecture (EISA) bus was
85 developed as an open alternative to the IBM MicroChannel bus.
86
87 The EISA bus provided some of the features of the IBM MicroChannel
88 bus while maintaining backward compatibility with cards made for
89 the older ISA bus. The EISA bus saw limited use between 1988 and
90 1995 when it was made obsolete by the PCI bus.
91
92 Say Y here if you are building a kernel for an EISA-based machine.
93
94 Otherwise, say N.
95
96config SBUS
97 bool
98
99config MCA
100 bool
101 help
102 MicroChannel Architecture is found in some IBM PS/2 machines and
103 laptops. It is a bus system similar to PCI or ISA. See
104 <file:Documentation/mca.txt> (and especially the web page given
105 there) before attempting to build an MCA bus kernel.
106
f16fb1ec
RK
107config STACKTRACE_SUPPORT
108 bool
109 default y
110
f76e9154
NP
111config HAVE_LATENCYTOP_SUPPORT
112 bool
113 depends on !SMP
114 default y
115
f16fb1ec
RK
116config LOCKDEP_SUPPORT
117 bool
118 default y
119
7ad1bcb2
RK
120config TRACE_IRQFLAGS_SUPPORT
121 bool
122 default y
123
4a2581a0
TG
124config HARDIRQS_SW_RESEND
125 bool
126 default y
127
128config GENERIC_IRQ_PROBE
129 bool
130 default y
131
95c354fe
NP
132config GENERIC_LOCKBREAK
133 bool
134 default y
135 depends on SMP && PREEMPT
136
1da177e4
LT
137config RWSEM_GENERIC_SPINLOCK
138 bool
139 default y
140
141config RWSEM_XCHGADD_ALGORITHM
142 bool
143
f0d1b0b3
DH
144config ARCH_HAS_ILOG2_U32
145 bool
f0d1b0b3
DH
146
147config ARCH_HAS_ILOG2_U64
148 bool
f0d1b0b3 149
89c52ed4
BD
150config ARCH_HAS_CPUFREQ
151 bool
152 help
153 Internal node to signify that the ARCH has CPUFREQ support
154 and that the relevant menu configurations are displayed for
155 it.
156
c7b0aff4
KH
157config ARCH_HAS_CPU_IDLE_WAIT
158 def_bool y
159
b89c3b16
AM
160config GENERIC_HWEIGHT
161 bool
162 default y
163
1da177e4
LT
164config GENERIC_CALIBRATE_DELAY
165 bool
166 default y
167
a08b6b79
Z
168config ARCH_MAY_HAVE_PC_FDC
169 bool
170
5ac6da66
CL
171config ZONE_DMA
172 bool
5ac6da66 173
ccd7ab7f
FT
174config NEED_DMA_MAP_STATE
175 def_bool y
176
1da177e4
LT
177config GENERIC_ISA_DMA
178 bool
179
1da177e4
LT
180config FIQ
181 bool
182
034d2f5a
AV
183config ARCH_MTD_XIP
184 bool
185
c760fc19
HC
186config VECTORS_BASE
187 hex
6afd6fae 188 default 0xffff0000 if MMU || CPU_HIGH_VECTOR
c760fc19
HC
189 default DRAM_BASE if REMAP_VECTORS_TO_RAM
190 default 0x00000000
191 help
192 The base address of exception vectors.
193
dc21af99
RK
194config ARM_PATCH_PHYS_VIRT
195 bool "Patch physical to virtual translations at runtime (EXPERIMENTAL)"
196 depends on EXPERIMENTAL
b511d75d 197 depends on !XIP_KERNEL && MMU
dc21af99
RK
198 depends on !ARCH_REALVIEW || !SPARSEMEM
199 help
200 Patch phys-to-virt translation functions at runtime according to
201 the position of the kernel in system memory.
202
b511d75d 203 This can only be used with non-XIP with MMU kernels where
dc21af99
RK
204 the base of physical memory is at a 16MB boundary.
205
cada3c08
RK
206config ARM_PATCH_PHYS_VIRT_16BIT
207 def_bool y
208 depends on ARM_PATCH_PHYS_VIRT && ARCH_MSM
209
1da177e4
LT
210source "init/Kconfig"
211
dc52ddc0
MH
212source "kernel/Kconfig.freezer"
213
1da177e4
LT
214menu "System Type"
215
3c427975
HC
216config MMU
217 bool "MMU-based Paged Memory Management Support"
218 default y
219 help
220 Select if you want MMU-based virtualised addressing space
221 support by paged memory management. If unsure, say 'Y'.
222
ccf50e23
RK
223#
224# The "ARM system type" choice list is ordered alphabetically by option
225# text. Please add new entries in the option alphabetic order.
226#
1da177e4
LT
227choice
228 prompt "ARM system type"
6a0e2430 229 default ARCH_VERSATILE
1da177e4 230
4af6fee1
DS
231config ARCH_INTEGRATOR
232 bool "ARM Ltd. Integrator family"
233 select ARM_AMBA
89c52ed4 234 select ARCH_HAS_CPUFREQ
6d803ba7 235 select CLKDEV_LOOKUP
c5a0adb5 236 select ICST
13edd86d 237 select GENERIC_CLOCKEVENTS
f4b8b319 238 select PLAT_VERSATILE
c41b16f8 239 select PLAT_VERSATILE_FPGA_IRQ
4af6fee1
DS
240 help
241 Support for ARM's Integrator platform.
242
243config ARCH_REALVIEW
244 bool "ARM Ltd. RealView family"
245 select ARM_AMBA
6d803ba7 246 select CLKDEV_LOOKUP
c5a0adb5 247 select ICST
ae30ceac 248 select GENERIC_CLOCKEVENTS
eb7fffa3 249 select ARCH_WANT_OPTIONAL_GPIOLIB
f4b8b319 250 select PLAT_VERSATILE
3cb5ee49 251 select PLAT_VERSATILE_CLCD
e3887714 252 select ARM_TIMER_SP804
b56ba8aa 253 select GPIO_PL061 if GPIOLIB
4af6fee1
DS
254 help
255 This enables support for ARM Ltd RealView boards.
256
257config ARCH_VERSATILE
258 bool "ARM Ltd. Versatile family"
259 select ARM_AMBA
260 select ARM_VIC
6d803ba7 261 select CLKDEV_LOOKUP
c5a0adb5 262 select ICST
89df1272 263 select GENERIC_CLOCKEVENTS
bbeddc43 264 select ARCH_WANT_OPTIONAL_GPIOLIB
f4b8b319 265 select PLAT_VERSATILE
3414ba8c 266 select PLAT_VERSATILE_CLCD
c41b16f8 267 select PLAT_VERSATILE_FPGA_IRQ
e3887714 268 select ARM_TIMER_SP804
4af6fee1
DS
269 help
270 This enables support for ARM Ltd Versatile board.
271
ceade897
RK
272config ARCH_VEXPRESS
273 bool "ARM Ltd. Versatile Express family"
274 select ARCH_WANT_OPTIONAL_GPIOLIB
275 select ARM_AMBA
276 select ARM_TIMER_SP804
6d803ba7 277 select CLKDEV_LOOKUP
ceade897 278 select GENERIC_CLOCKEVENTS
ceade897 279 select HAVE_CLK
95c34f83 280 select HAVE_PATA_PLATFORM
ceade897
RK
281 select ICST
282 select PLAT_VERSATILE
0fb44b91 283 select PLAT_VERSATILE_CLCD
ceade897
RK
284 help
285 This enables support for the ARM Ltd Versatile Express boards.
286
8fc5ffa0
AV
287config ARCH_AT91
288 bool "Atmel AT91"
f373e8c0 289 select ARCH_REQUIRE_GPIOLIB
93686ae8 290 select HAVE_CLK
4af6fee1 291 help
2b3b3516
AV
292 This enables support for systems based on the Atmel AT91RM9200,
293 AT91SAM9 and AT91CAP9 processors.
4af6fee1 294
ccf50e23
RK
295config ARCH_BCMRING
296 bool "Broadcom BCMRING"
297 depends on MMU
298 select CPU_V6
299 select ARM_AMBA
6d803ba7 300 select CLKDEV_LOOKUP
ccf50e23
RK
301 select GENERIC_CLOCKEVENTS
302 select ARCH_WANT_OPTIONAL_GPIOLIB
303 help
304 Support for Broadcom's BCMRing platform.
305
1da177e4 306config ARCH_CLPS711X
4af6fee1 307 bool "Cirrus Logic CLPS711x/EP721x-based"
c750815e 308 select CPU_ARM720T
5cfc8ee0 309 select ARCH_USES_GETTIMEOFFSET
f999b8bd
MM
310 help
311 Support for Cirrus Logic 711x/721x based boards.
1da177e4 312
d94f944e
AV
313config ARCH_CNS3XXX
314 bool "Cavium Networks CNS3XXX family"
315 select CPU_V6
d94f944e
AV
316 select GENERIC_CLOCKEVENTS
317 select ARM_GIC
0b05da72 318 select MIGHT_HAVE_PCI
5f32f7a0 319 select PCI_DOMAINS if PCI
d94f944e
AV
320 help
321 Support for Cavium Networks CNS3XXX platform.
322
788c9700
RK
323config ARCH_GEMINI
324 bool "Cortina Systems Gemini"
325 select CPU_FA526
788c9700 326 select ARCH_REQUIRE_GPIOLIB
5cfc8ee0 327 select ARCH_USES_GETTIMEOFFSET
788c9700
RK
328 help
329 Support for the Cortina Systems Gemini family SoCs
330
1da177e4
LT
331config ARCH_EBSA110
332 bool "EBSA-110"
c750815e 333 select CPU_SA110
f7e68bbf 334 select ISA
c5eb2a2b 335 select NO_IOPORT
5cfc8ee0 336 select ARCH_USES_GETTIMEOFFSET
1da177e4
LT
337 help
338 This is an evaluation board for the StrongARM processor available
f6c8965a 339 from Digital. It has limited hardware on-board, including an
1da177e4
LT
340 Ethernet interface, two PCMCIA sockets, two serial ports and a
341 parallel port.
342
e7736d47
LB
343config ARCH_EP93XX
344 bool "EP93xx-based"
c750815e 345 select CPU_ARM920T
e7736d47
LB
346 select ARM_AMBA
347 select ARM_VIC
6d803ba7 348 select CLKDEV_LOOKUP
7444a72e 349 select ARCH_REQUIRE_GPIOLIB
eb33575c 350 select ARCH_HAS_HOLES_MEMORYMODEL
5cfc8ee0 351 select ARCH_USES_GETTIMEOFFSET
e7736d47
LB
352 help
353 This enables support for the Cirrus EP93xx series of CPUs.
354
1da177e4
LT
355config ARCH_FOOTBRIDGE
356 bool "FootBridge"
c750815e 357 select CPU_SA110
1da177e4 358 select FOOTBRIDGE
4e8d7637 359 select GENERIC_CLOCKEVENTS
f999b8bd
MM
360 help
361 Support for systems based on the DC21285 companion chip
362 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
1da177e4 363
788c9700
RK
364config ARCH_MXC
365 bool "Freescale MXC/iMX-based"
788c9700 366 select GENERIC_CLOCKEVENTS
788c9700 367 select ARCH_REQUIRE_GPIOLIB
6d803ba7 368 select CLKDEV_LOOKUP
234b6ced 369 select CLKSRC_MMIO
c124befc 370 select HAVE_SCHED_CLOCK
788c9700
RK
371 help
372 Support for Freescale MXC/iMX-based family of processors
373
1d3f33d5
SG
374config ARCH_MXS
375 bool "Freescale MXS-based"
376 select GENERIC_CLOCKEVENTS
377 select ARCH_REQUIRE_GPIOLIB
b9214b97 378 select CLKDEV_LOOKUP
1d3f33d5
SG
379 help
380 Support for Freescale MXS-based family of processors
381
7bd0f2f5 382config ARCH_STMP3XXX
383 bool "Freescale STMP3xxx"
384 select CPU_ARM926T
6d803ba7 385 select CLKDEV_LOOKUP
7bd0f2f5 386 select ARCH_REQUIRE_GPIOLIB
7bd0f2f5 387 select GENERIC_CLOCKEVENTS
7bd0f2f5 388 select USB_ARCH_HAS_EHCI
389 help
390 Support for systems based on the Freescale 3xxx CPUs.
391
4af6fee1
DS
392config ARCH_NETX
393 bool "Hilscher NetX based"
234b6ced 394 select CLKSRC_MMIO
c750815e 395 select CPU_ARM926T
4af6fee1 396 select ARM_VIC
2fcfe6b8 397 select GENERIC_CLOCKEVENTS
f999b8bd 398 help
4af6fee1
DS
399 This enables support for systems based on the Hilscher NetX Soc
400
401config ARCH_H720X
402 bool "Hynix HMS720x-based"
c750815e 403 select CPU_ARM720T
4af6fee1 404 select ISA_DMA_API
5cfc8ee0 405 select ARCH_USES_GETTIMEOFFSET
4af6fee1
DS
406 help
407 This enables support for systems based on the Hynix HMS720x
408
3b938be6
RK
409config ARCH_IOP13XX
410 bool "IOP13xx-based"
411 depends on MMU
c750815e 412 select CPU_XSC3
3b938be6
RK
413 select PLAT_IOP
414 select PCI
415 select ARCH_SUPPORTS_MSI
8d5796d2 416 select VMSPLIT_1G
3b938be6
RK
417 help
418 Support for Intel's IOP13XX (XScale) family of processors.
419
3f7e5815
LB
420config ARCH_IOP32X
421 bool "IOP32x-based"
a4f7e763 422 depends on MMU
c750815e 423 select CPU_XSCALE
7ae1f7ec 424 select PLAT_IOP
f7e68bbf 425 select PCI
bb2b180c 426 select ARCH_REQUIRE_GPIOLIB
f999b8bd 427 help
3f7e5815
LB
428 Support for Intel's 80219 and IOP32X (XScale) family of
429 processors.
430
431config ARCH_IOP33X
432 bool "IOP33x-based"
433 depends on MMU
c750815e 434 select CPU_XSCALE
7ae1f7ec 435 select PLAT_IOP
3f7e5815 436 select PCI
bb2b180c 437 select ARCH_REQUIRE_GPIOLIB
3f7e5815
LB
438 help
439 Support for Intel's IOP33X (XScale) family of processors.
1da177e4 440
3b938be6
RK
441config ARCH_IXP23XX
442 bool "IXP23XX-based"
a4f7e763 443 depends on MMU
c750815e 444 select CPU_XSC3
3b938be6 445 select PCI
5cfc8ee0 446 select ARCH_USES_GETTIMEOFFSET
f999b8bd 447 help
3b938be6 448 Support for Intel's IXP23xx (XScale) family of processors.
1da177e4
LT
449
450config ARCH_IXP2000
451 bool "IXP2400/2800-based"
a4f7e763 452 depends on MMU
c750815e 453 select CPU_XSCALE
f7e68bbf 454 select PCI
5cfc8ee0 455 select ARCH_USES_GETTIMEOFFSET
f999b8bd
MM
456 help
457 Support for Intel's IXP2400/2800 (XScale) family of processors.
1da177e4 458
3b938be6
RK
459config ARCH_IXP4XX
460 bool "IXP4xx-based"
a4f7e763 461 depends on MMU
234b6ced 462 select CLKSRC_MMIO
c750815e 463 select CPU_XSCALE
8858e9af 464 select GENERIC_GPIO
3b938be6 465 select GENERIC_CLOCKEVENTS
5b0d495c 466 select HAVE_SCHED_CLOCK
0b05da72 467 select MIGHT_HAVE_PCI
485bdde7 468 select DMABOUNCE if PCI
c4713074 469 help
3b938be6 470 Support for Intel's IXP4XX (XScale) family of processors.
c4713074 471
edabd38e
SB
472config ARCH_DOVE
473 bool "Marvell Dove"
c786282e 474 select CPU_V6K
edabd38e 475 select PCI
edabd38e 476 select ARCH_REQUIRE_GPIOLIB
edabd38e
SB
477 select GENERIC_CLOCKEVENTS
478 select PLAT_ORION
479 help
480 Support for the Marvell Dove SoC 88AP510
481
651c74c7
SB
482config ARCH_KIRKWOOD
483 bool "Marvell Kirkwood"
c750815e 484 select CPU_FEROCEON
651c74c7 485 select PCI
a8865655 486 select ARCH_REQUIRE_GPIOLIB
651c74c7
SB
487 select GENERIC_CLOCKEVENTS
488 select PLAT_ORION
489 help
490 Support for the following Marvell Kirkwood series SoCs:
491 88F6180, 88F6192 and 88F6281.
492
777f9beb
LB
493config ARCH_LOKI
494 bool "Marvell Loki (88RC8480)"
c750815e 495 select CPU_FEROCEON
777f9beb
LB
496 select GENERIC_CLOCKEVENTS
497 select PLAT_ORION
498 help
499 Support for the Marvell Loki (88RC8480) SoC.
500
40805949
KW
501config ARCH_LPC32XX
502 bool "NXP LPC32XX"
234b6ced 503 select CLKSRC_MMIO
40805949
KW
504 select CPU_ARM926T
505 select ARCH_REQUIRE_GPIOLIB
506 select HAVE_IDE
507 select ARM_AMBA
508 select USB_ARCH_HAS_OHCI
6d803ba7 509 select CLKDEV_LOOKUP
40805949
KW
510 select GENERIC_TIME
511 select GENERIC_CLOCKEVENTS
512 help
513 Support for the NXP LPC32XX family of processors
514
794d15b2
SS
515config ARCH_MV78XX0
516 bool "Marvell MV78xx0"
c750815e 517 select CPU_FEROCEON
794d15b2 518 select PCI
a8865655 519 select ARCH_REQUIRE_GPIOLIB
794d15b2
SS
520 select GENERIC_CLOCKEVENTS
521 select PLAT_ORION
522 help
523 Support for the following Marvell MV78xx0 series SoCs:
524 MV781x0, MV782x0.
525
9dd0b194 526config ARCH_ORION5X
585cf175
TP
527 bool "Marvell Orion"
528 depends on MMU
c750815e 529 select CPU_FEROCEON
038ee083 530 select PCI
a8865655 531 select ARCH_REQUIRE_GPIOLIB
51cbff1d 532 select GENERIC_CLOCKEVENTS
69b02f6a 533 select PLAT_ORION
585cf175 534 help
9dd0b194 535 Support for the following Marvell Orion 5x series SoCs:
d2b2a6bb 536 Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
d323ade1 537 Orion-2 (5281), Orion-1-90 (6183).
585cf175 538
788c9700 539config ARCH_MMP
2f7e8fae 540 bool "Marvell PXA168/910/MMP2"
788c9700 541 depends on MMU
788c9700 542 select ARCH_REQUIRE_GPIOLIB
6d803ba7 543 select CLKDEV_LOOKUP
788c9700 544 select GENERIC_CLOCKEVENTS
28bb7bc6 545 select HAVE_SCHED_CLOCK
788c9700
RK
546 select TICK_ONESHOT
547 select PLAT_PXA
0bd86961 548 select SPARSE_IRQ
788c9700 549 help
2f7e8fae 550 Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
788c9700
RK
551
552config ARCH_KS8695
553 bool "Micrel/Kendin KS8695"
554 select CPU_ARM922T
98830bc9 555 select ARCH_REQUIRE_GPIOLIB
5cfc8ee0 556 select ARCH_USES_GETTIMEOFFSET
788c9700
RK
557 help
558 Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
559 System-on-Chip devices.
560
561config ARCH_NS9XXX
562 bool "NetSilicon NS9xxx"
563 select CPU_ARM926T
564 select GENERIC_GPIO
788c9700
RK
565 select GENERIC_CLOCKEVENTS
566 select HAVE_CLK
567 help
568 Say Y here if you intend to run this kernel on a NetSilicon NS9xxx
569 System.
570
571 <http://www.digi.com/products/microprocessors/index.jsp>
572
573config ARCH_W90X900
574 bool "Nuvoton W90X900 CPU"
575 select CPU_ARM926T
c52d3d68 576 select ARCH_REQUIRE_GPIOLIB
6d803ba7 577 select CLKDEV_LOOKUP
58b5369e 578 select GENERIC_CLOCKEVENTS
788c9700 579 help
a8bc4ead 580 Support for Nuvoton (Winbond logic dept.) ARM9 processor,
581 At present, the w90x900 has been renamed nuc900, regarding
582 the ARM series product line, you can login the following
583 link address to know more.
584
585 <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
586 ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
788c9700 587
a62e9030 588config ARCH_NUC93X
589 bool "Nuvoton NUC93X CPU"
590 select CPU_ARM926T
6d803ba7 591 select CLKDEV_LOOKUP
a62e9030 592 help
593 Support for Nuvoton (Winbond logic dept.) NUC93X MCU,The NUC93X is a
594 low-power and high performance MPEG-4/JPEG multimedia controller chip.
595
c5f80065
EG
596config ARCH_TEGRA
597 bool "NVIDIA Tegra"
4073723a 598 select CLKDEV_LOOKUP
234b6ced 599 select CLKSRC_MMIO
c5f80065
EG
600 select GENERIC_TIME
601 select GENERIC_CLOCKEVENTS
602 select GENERIC_GPIO
603 select HAVE_CLK
e3f4c0ab 604 select HAVE_SCHED_CLOCK
c5f80065 605 select ARCH_HAS_BARRIERS if CACHE_L2X0
7056d423 606 select ARCH_HAS_CPUFREQ
c5f80065
EG
607 help
608 This enables support for NVIDIA Tegra based systems (Tegra APX,
609 Tegra 6xx and Tegra 2 series).
610
4af6fee1
DS
611config ARCH_PNX4008
612 bool "Philips Nexperia PNX4008 Mobile"
c750815e 613 select CPU_ARM926T
6d803ba7 614 select CLKDEV_LOOKUP
5cfc8ee0 615 select ARCH_USES_GETTIMEOFFSET
4af6fee1
DS
616 help
617 This enables support for Philips PNX4008 mobile platform.
618
1da177e4 619config ARCH_PXA
2c8086a5 620 bool "PXA2xx/PXA3xx-based"
a4f7e763 621 depends on MMU
034d2f5a 622 select ARCH_MTD_XIP
89c52ed4 623 select ARCH_HAS_CPUFREQ
6d803ba7 624 select CLKDEV_LOOKUP
234b6ced 625 select CLKSRC_MMIO
7444a72e 626 select ARCH_REQUIRE_GPIOLIB
981d0f39 627 select GENERIC_CLOCKEVENTS
7ce83018 628 select HAVE_SCHED_CLOCK
a88264c2 629 select TICK_ONESHOT
bd5ce433 630 select PLAT_PXA
6ac6b817 631 select SPARSE_IRQ
f999b8bd 632 help
2c8086a5 633 Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
1da177e4 634
788c9700
RK
635config ARCH_MSM
636 bool "Qualcomm MSM"
4b536b8d 637 select HAVE_CLK
49cbe786 638 select GENERIC_CLOCKEVENTS
923a081c 639 select ARCH_REQUIRE_GPIOLIB
bd32344a 640 select CLKDEV_LOOKUP
49cbe786 641 help
4b53eb4f
DW
642 Support for Qualcomm MSM/QSD based systems. This runs on the
643 apps processor of the MSM/QSD and depends on a shared memory
644 interface to the modem processor which runs the baseband
645 stack and controls some vital subsystems
646 (clock and power control, etc).
49cbe786 647
c793c1b0 648config ARCH_SHMOBILE
6d72ad35
PM
649 bool "Renesas SH-Mobile / R-Mobile"
650 select HAVE_CLK
5e93c6b4 651 select CLKDEV_LOOKUP
6d72ad35
PM
652 select GENERIC_CLOCKEVENTS
653 select NO_IOPORT
654 select SPARSE_IRQ
60f1435c 655 select MULTI_IRQ_HANDLER
c793c1b0 656 help
6d72ad35 657 Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
c793c1b0 658
1da177e4
LT
659config ARCH_RPC
660 bool "RiscPC"
661 select ARCH_ACORN
662 select FIQ
663 select TIMER_ACORN
a08b6b79 664 select ARCH_MAY_HAVE_PC_FDC
341eb781 665 select HAVE_PATA_PLATFORM
065909b9 666 select ISA_DMA_API
5ea81769 667 select NO_IOPORT
07f841b7 668 select ARCH_SPARSEMEM_ENABLE
5cfc8ee0 669 select ARCH_USES_GETTIMEOFFSET
1da177e4
LT
670 help
671 On the Acorn Risc-PC, Linux can support the internal IDE disk and
672 CD-ROM interface, serial and parallel port, and the floppy drive.
673
674config ARCH_SA1100
675 bool "SA1100-based"
234b6ced 676 select CLKSRC_MMIO
c750815e 677 select CPU_SA1100
f7e68bbf 678 select ISA
05944d74 679 select ARCH_SPARSEMEM_ENABLE
034d2f5a 680 select ARCH_MTD_XIP
89c52ed4 681 select ARCH_HAS_CPUFREQ
1937f5b9 682 select CPU_FREQ
3e238be2 683 select GENERIC_CLOCKEVENTS
9483a578 684 select HAVE_CLK
5094b92f 685 select HAVE_SCHED_CLOCK
3e238be2 686 select TICK_ONESHOT
7444a72e 687 select ARCH_REQUIRE_GPIOLIB
f999b8bd
MM
688 help
689 Support for StrongARM 11x0 based boards.
1da177e4
LT
690
691config ARCH_S3C2410
63b1f51b 692 bool "Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443, S3C2450"
0a938b97 693 select GENERIC_GPIO
9d56c02a 694 select ARCH_HAS_CPUFREQ
9483a578 695 select HAVE_CLK
5cfc8ee0 696 select ARCH_USES_GETTIMEOFFSET
20676c15 697 select HAVE_S3C2410_I2C if I2C
1da177e4
LT
698 help
699 Samsung S3C2410X CPU based systems, such as the Simtec Electronics
700 BAST (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or
f6c8965a 701 the Samsung SMDK2410 development board (and derivatives).
1da177e4 702
63b1f51b 703 Note, the S3C2416 and the S3C2450 are so close that they even share
25985edc 704 the same SoC ID code. This means that there is no separate machine
63b1f51b
BD
705 directory (no arch/arm/mach-s3c2450) as the S3C2416 was first.
706
a08ab637
BD
707config ARCH_S3C64XX
708 bool "Samsung S3C64XX"
89f1fa08 709 select PLAT_SAMSUNG
89f0ce72 710 select CPU_V6
89f0ce72 711 select ARM_VIC
a08ab637 712 select HAVE_CLK
89f0ce72 713 select NO_IOPORT
5cfc8ee0 714 select ARCH_USES_GETTIMEOFFSET
89c52ed4 715 select ARCH_HAS_CPUFREQ
89f0ce72
BD
716 select ARCH_REQUIRE_GPIOLIB
717 select SAMSUNG_CLKSRC
718 select SAMSUNG_IRQ_VIC_TIMER
719 select SAMSUNG_IRQ_UART
720 select S3C_GPIO_TRACK
721 select S3C_GPIO_PULL_UPDOWN
722 select S3C_GPIO_CFG_S3C24XX
723 select S3C_GPIO_CFG_S3C64XX
724 select S3C_DEV_NAND
725 select USB_ARCH_HAS_OHCI
726 select SAMSUNG_GPIOLIB_4BIT
20676c15 727 select HAVE_S3C2410_I2C if I2C
c39d8d55 728 select HAVE_S3C2410_WATCHDOG if WATCHDOG
a08ab637
BD
729 help
730 Samsung S3C64XX series based systems
731
49b7a491
KK
732config ARCH_S5P64X0
733 bool "Samsung S5P6440 S5P6450"
c4ffccdd
KK
734 select CPU_V6
735 select GENERIC_GPIO
736 select HAVE_CLK
c39d8d55 737 select HAVE_S3C2410_WATCHDOG if WATCHDOG
9e65bbf2
SK
738 select GENERIC_CLOCKEVENTS
739 select HAVE_SCHED_CLOCK
20676c15 740 select HAVE_S3C2410_I2C if I2C
754961a8 741 select HAVE_S3C_RTC if RTC_CLASS
c4ffccdd 742 help
49b7a491
KK
743 Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
744 SMDK6450.
c4ffccdd 745
550db7f1
KK
746config ARCH_S5P6442
747 bool "Samsung S5P6442"
748 select CPU_V6
749 select GENERIC_GPIO
750 select HAVE_CLK
925c68cd 751 select ARCH_USES_GETTIMEOFFSET
c39d8d55 752 select HAVE_S3C2410_WATCHDOG if WATCHDOG
550db7f1
KK
753 help
754 Samsung S5P6442 CPU based systems
755
acc84707
MS
756config ARCH_S5PC100
757 bool "Samsung S5PC100"
5a7652f2
BM
758 select GENERIC_GPIO
759 select HAVE_CLK
760 select CPU_V7
d6d502fa 761 select ARM_L1_CACHE_SHIFT_6
925c68cd 762 select ARCH_USES_GETTIMEOFFSET
20676c15 763 select HAVE_S3C2410_I2C if I2C
754961a8 764 select HAVE_S3C_RTC if RTC_CLASS
c39d8d55 765 select HAVE_S3C2410_WATCHDOG if WATCHDOG
5a7652f2 766 help
acc84707 767 Samsung S5PC100 series based systems
5a7652f2 768
170f4e42
KK
769config ARCH_S5PV210
770 bool "Samsung S5PV210/S5PC110"
771 select CPU_V7
eecb6a84 772 select ARCH_SPARSEMEM_ENABLE
170f4e42
KK
773 select GENERIC_GPIO
774 select HAVE_CLK
775 select ARM_L1_CACHE_SHIFT_6
d8144aea 776 select ARCH_HAS_CPUFREQ
9e65bbf2
SK
777 select GENERIC_CLOCKEVENTS
778 select HAVE_SCHED_CLOCK
20676c15 779 select HAVE_S3C2410_I2C if I2C
754961a8 780 select HAVE_S3C_RTC if RTC_CLASS
c39d8d55 781 select HAVE_S3C2410_WATCHDOG if WATCHDOG
170f4e42
KK
782 help
783 Samsung S5PV210/S5PC110 series based systems
784
10606aad
KK
785config ARCH_EXYNOS4
786 bool "Samsung EXYNOS4"
cc0e72b8 787 select CPU_V7
f567fa6f 788 select ARCH_SPARSEMEM_ENABLE
cc0e72b8
CY
789 select GENERIC_GPIO
790 select HAVE_CLK
b333fb16 791 select ARCH_HAS_CPUFREQ
cc0e72b8 792 select GENERIC_CLOCKEVENTS
754961a8 793 select HAVE_S3C_RTC if RTC_CLASS
20676c15 794 select HAVE_S3C2410_I2C if I2C
c39d8d55 795 select HAVE_S3C2410_WATCHDOG if WATCHDOG
cc0e72b8 796 help
10606aad 797 Samsung EXYNOS4 series based systems
cc0e72b8 798
1da177e4
LT
799config ARCH_SHARK
800 bool "Shark"
c750815e 801 select CPU_SA110
f7e68bbf
RK
802 select ISA
803 select ISA_DMA
3bca103a 804 select ZONE_DMA
f7e68bbf 805 select PCI
5cfc8ee0 806 select ARCH_USES_GETTIMEOFFSET
f999b8bd
MM
807 help
808 Support for the StrongARM based Digital DNARD machine, also known
809 as "Shark" (<http://www.shark-linux.de/shark.html>).
1da177e4 810
83ef3338
HK
811config ARCH_TCC_926
812 bool "Telechips TCC ARM926-based systems"
234b6ced 813 select CLKSRC_MMIO
83ef3338
HK
814 select CPU_ARM926T
815 select HAVE_CLK
6d803ba7 816 select CLKDEV_LOOKUP
83ef3338
HK
817 select GENERIC_CLOCKEVENTS
818 help
819 Support for Telechips TCC ARM926-based systems.
820
d98aac75
LW
821config ARCH_U300
822 bool "ST-Ericsson U300 Series"
823 depends on MMU
234b6ced 824 select CLKSRC_MMIO
d98aac75 825 select CPU_ARM926T
5c21b7ca 826 select HAVE_SCHED_CLOCK
bc581770 827 select HAVE_TCM
d98aac75
LW
828 select ARM_AMBA
829 select ARM_VIC
d98aac75 830 select GENERIC_CLOCKEVENTS
6d803ba7 831 select CLKDEV_LOOKUP
d98aac75
LW
832 select GENERIC_GPIO
833 help
834 Support for ST-Ericsson U300 series mobile platforms.
835
ccf50e23
RK
836config ARCH_U8500
837 bool "ST-Ericsson U8500 Series"
838 select CPU_V7
839 select ARM_AMBA
ccf50e23 840 select GENERIC_CLOCKEVENTS
6d803ba7 841 select CLKDEV_LOOKUP
94bdc0e2 842 select ARCH_REQUIRE_GPIOLIB
7c1a70e9 843 select ARCH_HAS_CPUFREQ
ccf50e23
RK
844 help
845 Support for ST-Ericsson's Ux500 architecture
846
847config ARCH_NOMADIK
848 bool "STMicroelectronics Nomadik"
849 select ARM_AMBA
850 select ARM_VIC
851 select CPU_ARM926T
6d803ba7 852 select CLKDEV_LOOKUP
ccf50e23 853 select GENERIC_CLOCKEVENTS
ccf50e23
RK
854 select ARCH_REQUIRE_GPIOLIB
855 help
856 Support for the Nomadik platform by ST-Ericsson
857
7c6337e2
KH
858config ARCH_DAVINCI
859 bool "TI DaVinci"
7c6337e2 860 select GENERIC_CLOCKEVENTS
dce1115b 861 select ARCH_REQUIRE_GPIOLIB
3bca103a 862 select ZONE_DMA
9232fcc9 863 select HAVE_IDE
6d803ba7 864 select CLKDEV_LOOKUP
20e9969b 865 select GENERIC_ALLOCATOR
ae88e05a 866 select ARCH_HAS_HOLES_MEMORYMODEL
7c6337e2
KH
867 help
868 Support for TI's DaVinci platform.
869
3b938be6
RK
870config ARCH_OMAP
871 bool "TI OMAP"
9483a578 872 select HAVE_CLK
7444a72e 873 select ARCH_REQUIRE_GPIOLIB
89c52ed4 874 select ARCH_HAS_CPUFREQ
06cad098 875 select GENERIC_CLOCKEVENTS
dc548fbb 876 select HAVE_SCHED_CLOCK
9af915da 877 select ARCH_HAS_HOLES_MEMORYMODEL
3b938be6 878 help
6e457bb0 879 Support for TI's OMAP platform (OMAP1/2/3/4).
3b938be6 880
cee37e50 881config PLAT_SPEAR
882 bool "ST SPEAr"
883 select ARM_AMBA
884 select ARCH_REQUIRE_GPIOLIB
6d803ba7 885 select CLKDEV_LOOKUP
cee37e50 886 select GENERIC_CLOCKEVENTS
cee37e50 887 select HAVE_CLK
888 help
889 Support for ST's SPEAr platform (SPEAr3xx, SPEAr6xx and SPEAr13xx).
890
21f47fbc
AC
891config ARCH_VT8500
892 bool "VIA/WonderMedia 85xx"
893 select CPU_ARM926T
894 select GENERIC_GPIO
895 select ARCH_HAS_CPUFREQ
896 select GENERIC_CLOCKEVENTS
897 select ARCH_REQUIRE_GPIOLIB
898 select HAVE_PWM
899 help
900 Support for VIA/WonderMedia VT8500/WM85xx System-on-Chip.
1da177e4
LT
901endchoice
902
ccf50e23
RK
903#
904# This is sorted alphabetically by mach-* pathname. However, plat-*
905# Kconfigs may be included either alphabetically (according to the
906# plat- suffix) or along side the corresponding mach-* source.
907#
95b8f20f
RK
908source "arch/arm/mach-at91/Kconfig"
909
910source "arch/arm/mach-bcmring/Kconfig"
911
1da177e4
LT
912source "arch/arm/mach-clps711x/Kconfig"
913
d94f944e
AV
914source "arch/arm/mach-cns3xxx/Kconfig"
915
95b8f20f
RK
916source "arch/arm/mach-davinci/Kconfig"
917
918source "arch/arm/mach-dove/Kconfig"
919
e7736d47
LB
920source "arch/arm/mach-ep93xx/Kconfig"
921
1da177e4
LT
922source "arch/arm/mach-footbridge/Kconfig"
923
59d3a193
PZ
924source "arch/arm/mach-gemini/Kconfig"
925
95b8f20f
RK
926source "arch/arm/mach-h720x/Kconfig"
927
1da177e4
LT
928source "arch/arm/mach-integrator/Kconfig"
929
3f7e5815
LB
930source "arch/arm/mach-iop32x/Kconfig"
931
932source "arch/arm/mach-iop33x/Kconfig"
1da177e4 933
285f5fa7
DW
934source "arch/arm/mach-iop13xx/Kconfig"
935
1da177e4
LT
936source "arch/arm/mach-ixp4xx/Kconfig"
937
938source "arch/arm/mach-ixp2000/Kconfig"
939
c4713074
LB
940source "arch/arm/mach-ixp23xx/Kconfig"
941
95b8f20f
RK
942source "arch/arm/mach-kirkwood/Kconfig"
943
944source "arch/arm/mach-ks8695/Kconfig"
945
777f9beb
LB
946source "arch/arm/mach-loki/Kconfig"
947
40805949
KW
948source "arch/arm/mach-lpc32xx/Kconfig"
949
95b8f20f
RK
950source "arch/arm/mach-msm/Kconfig"
951
794d15b2
SS
952source "arch/arm/mach-mv78xx0/Kconfig"
953
95b8f20f 954source "arch/arm/plat-mxc/Kconfig"
1da177e4 955
1d3f33d5
SG
956source "arch/arm/mach-mxs/Kconfig"
957
95b8f20f 958source "arch/arm/mach-netx/Kconfig"
49cbe786 959
95b8f20f
RK
960source "arch/arm/mach-nomadik/Kconfig"
961source "arch/arm/plat-nomadik/Kconfig"
962
963source "arch/arm/mach-ns9xxx/Kconfig"
1da177e4 964
186f93ea 965source "arch/arm/mach-nuc93x/Kconfig"
1da177e4 966
d48af15e
TL
967source "arch/arm/plat-omap/Kconfig"
968
969source "arch/arm/mach-omap1/Kconfig"
1da177e4 970
1dbae815
TL
971source "arch/arm/mach-omap2/Kconfig"
972
9dd0b194 973source "arch/arm/mach-orion5x/Kconfig"
585cf175 974
95b8f20f
RK
975source "arch/arm/mach-pxa/Kconfig"
976source "arch/arm/plat-pxa/Kconfig"
585cf175 977
95b8f20f
RK
978source "arch/arm/mach-mmp/Kconfig"
979
980source "arch/arm/mach-realview/Kconfig"
981
982source "arch/arm/mach-sa1100/Kconfig"
edabd38e 983
cf383678 984source "arch/arm/plat-samsung/Kconfig"
a21765a7 985source "arch/arm/plat-s3c24xx/Kconfig"
c4ffccdd 986source "arch/arm/plat-s5p/Kconfig"
a21765a7 987
cee37e50 988source "arch/arm/plat-spear/Kconfig"
a21765a7 989
83ef3338
HK
990source "arch/arm/plat-tcc/Kconfig"
991
a21765a7
BD
992if ARCH_S3C2410
993source "arch/arm/mach-s3c2400/Kconfig"
1da177e4 994source "arch/arm/mach-s3c2410/Kconfig"
a21765a7 995source "arch/arm/mach-s3c2412/Kconfig"
f1290a49 996source "arch/arm/mach-s3c2416/Kconfig"
a21765a7 997source "arch/arm/mach-s3c2440/Kconfig"
e4d06e39 998source "arch/arm/mach-s3c2443/Kconfig"
a21765a7 999endif
1da177e4 1000
a08ab637 1001if ARCH_S3C64XX
431107ea 1002source "arch/arm/mach-s3c64xx/Kconfig"
a08ab637
BD
1003endif
1004
49b7a491 1005source "arch/arm/mach-s5p64x0/Kconfig"
c4ffccdd 1006
550db7f1 1007source "arch/arm/mach-s5p6442/Kconfig"
7bd0f2f5 1008
5a7652f2 1009source "arch/arm/mach-s5pc100/Kconfig"
5a7652f2 1010
170f4e42
KK
1011source "arch/arm/mach-s5pv210/Kconfig"
1012
10606aad 1013source "arch/arm/mach-exynos4/Kconfig"
cc0e72b8 1014
882d01f9 1015source "arch/arm/mach-shmobile/Kconfig"
52c543f9 1016
882d01f9 1017source "arch/arm/plat-stmp3xxx/Kconfig"
9e73c84c 1018
c5f80065
EG
1019source "arch/arm/mach-tegra/Kconfig"
1020
95b8f20f 1021source "arch/arm/mach-u300/Kconfig"
1da177e4 1022
95b8f20f 1023source "arch/arm/mach-ux500/Kconfig"
1da177e4
LT
1024
1025source "arch/arm/mach-versatile/Kconfig"
1026
ceade897 1027source "arch/arm/mach-vexpress/Kconfig"
420c34e4 1028source "arch/arm/plat-versatile/Kconfig"
ceade897 1029
21f47fbc
AC
1030source "arch/arm/mach-vt8500/Kconfig"
1031
7ec80ddf 1032source "arch/arm/mach-w90x900/Kconfig"
1033
1da177e4
LT
1034# Definitions to make life easier
1035config ARCH_ACORN
1036 bool
1037
7ae1f7ec
LB
1038config PLAT_IOP
1039 bool
469d3044 1040 select GENERIC_CLOCKEVENTS
08f26b1e 1041 select HAVE_SCHED_CLOCK
7ae1f7ec 1042
69b02f6a
LB
1043config PLAT_ORION
1044 bool
f06a1624 1045 select HAVE_SCHED_CLOCK
69b02f6a 1046
bd5ce433
EM
1047config PLAT_PXA
1048 bool
1049
f4b8b319
RK
1050config PLAT_VERSATILE
1051 bool
1052
e3887714
RK
1053config ARM_TIMER_SP804
1054 bool
1055
1da177e4
LT
1056source arch/arm/mm/Kconfig
1057
afe4b25e
LB
1058config IWMMXT
1059 bool "Enable iWMMXt support"
ef6c8445
HZ
1060 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
1061 default y if PXA27x || PXA3xx || PXA95x || ARCH_MMP
afe4b25e
LB
1062 help
1063 Enable support for iWMMXt context switching at run time if
1064 running on a CPU that supports it.
1065
1da177e4
LT
1066# bool 'Use XScale PMU as timer source' CONFIG_XSCALE_PMU_TIMER
1067config XSCALE_PMU
1068 bool
1069 depends on CPU_XSCALE && !XSCALE_PMU_TIMER
1070 default y
1071
0f4f0672 1072config CPU_HAS_PMU
e399b1a4 1073 depends on (CPU_V6 || CPU_V6K || CPU_V7 || XSCALE_PMU) && \
8954bb0d 1074 (!ARCH_OMAP3 || OMAP3_EMU)
0f4f0672
JI
1075 default y
1076 bool
1077
52108641 1078config MULTI_IRQ_HANDLER
1079 bool
1080 help
1081 Allow each machine to specify it's own IRQ handler at run time.
1082
3b93e7b0
HC
1083if !MMU
1084source "arch/arm/Kconfig-nommu"
1085endif
1086
9cba3ccc
CM
1087config ARM_ERRATA_411920
1088 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
e399b1a4 1089 depends on CPU_V6 || CPU_V6K
9cba3ccc
CM
1090 help
1091 Invalidation of the Instruction Cache operation can
1092 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
1093 It does not affect the MPCore. This option enables the ARM Ltd.
1094 recommended workaround.
1095
7ce236fc
CM
1096config ARM_ERRATA_430973
1097 bool "ARM errata: Stale prediction on replaced interworking branch"
1098 depends on CPU_V7
1099 help
1100 This option enables the workaround for the 430973 Cortex-A8
1101 (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
1102 interworking branch is replaced with another code sequence at the
1103 same virtual address, whether due to self-modifying code or virtual
1104 to physical address re-mapping, Cortex-A8 does not recover from the
1105 stale interworking branch prediction. This results in Cortex-A8
1106 executing the new code sequence in the incorrect ARM or Thumb state.
1107 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
1108 and also flushes the branch target cache at every context switch.
1109 Note that setting specific bits in the ACTLR register may not be
1110 available in non-secure mode.
1111
855c551f
CM
1112config ARM_ERRATA_458693
1113 bool "ARM errata: Processor deadlock when a false hazard is created"
1114 depends on CPU_V7
1115 help
1116 This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1117 erratum. For very specific sequences of memory operations, it is
1118 possible for a hazard condition intended for a cache line to instead
1119 be incorrectly associated with a different cache line. This false
1120 hazard might then cause a processor deadlock. The workaround enables
1121 the L1 caching of the NEON accesses and disables the PLD instruction
1122 in the ACTLR register. Note that setting specific bits in the ACTLR
1123 register may not be available in non-secure mode.
1124
0516e464
CM
1125config ARM_ERRATA_460075
1126 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
1127 depends on CPU_V7
1128 help
1129 This option enables the workaround for the 460075 Cortex-A8 (r2p0)
1130 erratum. Any asynchronous access to the L2 cache may encounter a
1131 situation in which recent store transactions to the L2 cache are lost
1132 and overwritten with stale memory contents from external memory. The
1133 workaround disables the write-allocate mode for the L2 cache via the
1134 ACTLR register. Note that setting specific bits in the ACTLR register
1135 may not be available in non-secure mode.
1136
9f05027c
WD
1137config ARM_ERRATA_742230
1138 bool "ARM errata: DMB operation may be faulty"
1139 depends on CPU_V7 && SMP
1140 help
1141 This option enables the workaround for the 742230 Cortex-A9
1142 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
1143 between two write operations may not ensure the correct visibility
1144 ordering of the two writes. This workaround sets a specific bit in
1145 the diagnostic register of the Cortex-A9 which causes the DMB
1146 instruction to behave as a DSB, ensuring the correct behaviour of
1147 the two writes.
1148
a672e99b
WD
1149config ARM_ERRATA_742231
1150 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1151 depends on CPU_V7 && SMP
1152 help
1153 This option enables the workaround for the 742231 Cortex-A9
1154 (r2p0..r2p2) erratum. Under certain conditions, specific to the
1155 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1156 accessing some data located in the same cache line, may get corrupted
1157 data due to bad handling of the address hazard when the line gets
1158 replaced from one of the CPUs at the same time as another CPU is
1159 accessing it. This workaround sets specific bits in the diagnostic
1160 register of the Cortex-A9 which reduces the linefill issuing
1161 capabilities of the processor.
1162
9e65582a
SS
1163config PL310_ERRATA_588369
1164 bool "Clean & Invalidate maintenance operations do not invalidate clean lines"
2839e06c 1165 depends on CACHE_L2X0
9e65582a
SS
1166 help
1167 The PL310 L2 cache controller implements three types of Clean &
1168 Invalidate maintenance operations: by Physical Address
1169 (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
1170 They are architecturally defined to behave as the execution of a
1171 clean operation followed immediately by an invalidate operation,
1172 both performing to the same memory location. This functionality
1173 is not correctly implemented in PL310 as clean lines are not
2839e06c 1174 invalidated as a result of these operations.
cdf357f1
WD
1175
1176config ARM_ERRATA_720789
1177 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
1178 depends on CPU_V7 && SMP
1179 help
1180 This option enables the workaround for the 720789 Cortex-A9 (prior to
1181 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1182 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1183 As a consequence of this erratum, some TLB entries which should be
1184 invalidated are not, resulting in an incoherency in the system page
1185 tables. The workaround changes the TLB flushing routines to invalidate
1186 entries regardless of the ASID.
475d92fc 1187
1f0090a1
RK
1188config PL310_ERRATA_727915
1189 bool "Background Clean & Invalidate by Way operation can cause data corruption"
1190 depends on CACHE_L2X0
1191 help
1192 PL310 implements the Clean & Invalidate by Way L2 cache maintenance
1193 operation (offset 0x7FC). This operation runs in background so that
1194 PL310 can handle normal accesses while it is in progress. Under very
1195 rare circumstances, due to this erratum, write data can be lost when
1196 PL310 treats a cacheable write transaction during a Clean &
1197 Invalidate by Way operation.
1198
475d92fc
WD
1199config ARM_ERRATA_743622
1200 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1201 depends on CPU_V7
1202 help
1203 This option enables the workaround for the 743622 Cortex-A9
1204 (r2p0..r2p2) erratum. Under very rare conditions, a faulty
1205 optimisation in the Cortex-A9 Store Buffer may lead to data
1206 corruption. This workaround sets a specific bit in the diagnostic
1207 register of the Cortex-A9 which disables the Store Buffer
1208 optimisation, preventing the defect from occurring. This has no
1209 visible impact on the overall performance or power consumption of the
1210 processor.
1211
9a27c27c
WD
1212config ARM_ERRATA_751472
1213 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
1214 depends on CPU_V7 && SMP
1215 help
1216 This option enables the workaround for the 751472 Cortex-A9 (prior
1217 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
1218 completion of a following broadcasted operation if the second
1219 operation is received by a CPU before the ICIALLUIS has completed,
1220 potentially leading to corrupted entries in the cache or TLB.
1221
885028e4
SK
1222config ARM_ERRATA_753970
1223 bool "ARM errata: cache sync operation may be faulty"
1224 depends on CACHE_PL310
1225 help
1226 This option enables the workaround for the 753970 PL310 (r3p0) erratum.
1227
1228 Under some condition the effect of cache sync operation on
1229 the store buffer still remains when the operation completes.
1230 This means that the store buffer is always asked to drain and
1231 this prevents it from merging any further writes. The workaround
1232 is to replace the normal offset of cache sync operation (0x730)
1233 by another offset targeting an unmapped PL310 register 0x740.
1234 This has the same effect as the cache sync operation: store buffer
1235 drain and waiting for all buffers empty.
1236
fcbdc5fe
WD
1237config ARM_ERRATA_754322
1238 bool "ARM errata: possible faulty MMU translations following an ASID switch"
1239 depends on CPU_V7
1240 help
1241 This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1242 r3p*) erratum. A speculative memory access may cause a page table walk
1243 which starts prior to an ASID switch but completes afterwards. This
1244 can populate the micro-TLB with a stale entry which may be hit with
1245 the new ASID. This workaround places two dsb instructions in the mm
1246 switching code so that no page table walks can cross the ASID switch.
1247
5dab26af
WD
1248config ARM_ERRATA_754327
1249 bool "ARM errata: no automatic Store Buffer drain"
1250 depends on CPU_V7 && SMP
1251 help
1252 This option enables the workaround for the 754327 Cortex-A9 (prior to
1253 r2p0) erratum. The Store Buffer does not have any automatic draining
1254 mechanism and therefore a livelock may occur if an external agent
1255 continuously polls a memory location waiting to observe an update.
1256 This workaround defines cpu_relax() as smp_mb(), preventing correctly
1257 written polling loops from denying visibility of updates to memory.
1258
1da177e4
LT
1259endmenu
1260
1261source "arch/arm/common/Kconfig"
1262
1da177e4
LT
1263menu "Bus support"
1264
1265config ARM_AMBA
1266 bool
1267
1268config ISA
1269 bool
1da177e4
LT
1270 help
1271 Find out whether you have ISA slots on your motherboard. ISA is the
1272 name of a bus system, i.e. the way the CPU talks to the other stuff
1273 inside your box. Other bus systems are PCI, EISA, MicroChannel
1274 (MCA) or VESA. ISA is an older system, now being displaced by PCI;
1275 newer boards don't support it. If you have ISA, say Y, otherwise N.
1276
065909b9 1277# Select ISA DMA controller support
1da177e4
LT
1278config ISA_DMA
1279 bool
065909b9 1280 select ISA_DMA_API
1da177e4 1281
065909b9 1282# Select ISA DMA interface
5cae841b
AV
1283config ISA_DMA_API
1284 bool
5cae841b 1285
1da177e4 1286config PCI
0b05da72 1287 bool "PCI support" if MIGHT_HAVE_PCI
1da177e4
LT
1288 help
1289 Find out whether you have a PCI motherboard. PCI is the name of a
1290 bus system, i.e. the way the CPU talks to the other stuff inside
1291 your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
1292 VESA. If you have PCI, say Y, otherwise N.
1293
52882173
AV
1294config PCI_DOMAINS
1295 bool
1296 depends on PCI
1297
b080ac8a
MRJ
1298config PCI_NANOENGINE
1299 bool "BSE nanoEngine PCI support"
1300 depends on SA1100_NANOENGINE
1301 help
1302 Enable PCI on the BSE nanoEngine board.
1303
36e23590
MW
1304config PCI_SYSCALL
1305 def_bool PCI
1306
1da177e4
LT
1307# Select the host bridge type
1308config PCI_HOST_VIA82C505
1309 bool
1310 depends on PCI && ARCH_SHARK
1311 default y
1312
a0113a99
MR
1313config PCI_HOST_ITE8152
1314 bool
1315 depends on PCI && MACH_ARMCORE
1316 default y
1317 select DMABOUNCE
1318
1da177e4
LT
1319source "drivers/pci/Kconfig"
1320
1321source "drivers/pcmcia/Kconfig"
1322
1323endmenu
1324
1325menu "Kernel Features"
1326
0567a0c0
KH
1327source "kernel/time/Kconfig"
1328
1da177e4
LT
1329config SMP
1330 bool "Symmetric Multi-Processing (EXPERIMENTAL)"
971acb9b 1331 depends on EXPERIMENTAL
fbb4ddac 1332 depends on CPU_V6K || CPU_V7
bc28248e 1333 depends on GENERIC_CLOCKEVENTS
971acb9b 1334 depends on REALVIEW_EB_ARM11MP || REALVIEW_EB_A9MP || \
89c3dedf 1335 MACH_REALVIEW_PB11MP || MACH_REALVIEW_PBX || ARCH_OMAP4 || \
10606aad 1336 ARCH_EXYNOS4 || ARCH_TEGRA || ARCH_U8500 || ARCH_VEXPRESS_CA9X4 || \
e9d728f5 1337 ARCH_MSM_SCORPIONMP || ARCH_SHMOBILE
f6dd9fa5 1338 select USE_GENERIC_SMP_HELPERS
89c3dedf 1339 select HAVE_ARM_SCU if !ARCH_MSM_SCORPIONMP
1da177e4
LT
1340 help
1341 This enables support for systems with more than one CPU. If you have
1342 a system with only one CPU, like most personal computers, say N. If
1343 you have a system with more than one CPU, say Y.
1344
1345 If you say N here, the kernel will run on single and multiprocessor
1346 machines, but will use only one CPU of a multiprocessor machine. If
1347 you say Y here, the kernel will run on many, but not all, single
1348 processor machines. On a single processor machine, the kernel will
1349 run faster if you say N here.
1350
03502faa 1351 See also <file:Documentation/i386/IO-APIC.txt>,
1da177e4 1352 <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
50a23e6e 1353 <http://tldp.org/HOWTO/SMP-HOWTO.html>.
1da177e4
LT
1354
1355 If you don't know what to do here, say N.
1356
f00ec48f
RK
1357config SMP_ON_UP
1358 bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
1359 depends on EXPERIMENTAL
4d2692a7 1360 depends on SMP && !XIP_KERNEL
f00ec48f
RK
1361 default y
1362 help
1363 SMP kernels contain instructions which fail on non-SMP processors.
1364 Enabling this option allows the kernel to modify itself to make
1365 these instructions safe. Disabling it allows about 1K of space
1366 savings.
1367
1368 If you don't know what to do here, say Y.
1369
a8cbcd92
RK
1370config HAVE_ARM_SCU
1371 bool
1372 depends on SMP
1373 help
1374 This option enables support for the ARM system coherency unit
1375
f32f4ce2
RK
1376config HAVE_ARM_TWD
1377 bool
1378 depends on SMP
15095bb0 1379 select TICK_ONESHOT
f32f4ce2
RK
1380 help
1381 This options enables support for the ARM timer and watchdog unit
1382
8d5796d2
LB
1383choice
1384 prompt "Memory split"
1385 default VMSPLIT_3G
1386 help
1387 Select the desired split between kernel and user memory.
1388
1389 If you are not absolutely sure what you are doing, leave this
1390 option alone!
1391
1392 config VMSPLIT_3G
1393 bool "3G/1G user/kernel split"
1394 config VMSPLIT_2G
1395 bool "2G/2G user/kernel split"
1396 config VMSPLIT_1G
1397 bool "1G/3G user/kernel split"
1398endchoice
1399
1400config PAGE_OFFSET
1401 hex
1402 default 0x40000000 if VMSPLIT_1G
1403 default 0x80000000 if VMSPLIT_2G
1404 default 0xC0000000
1405
1da177e4
LT
1406config NR_CPUS
1407 int "Maximum number of CPUs (2-32)"
1408 range 2 32
1409 depends on SMP
1410 default "4"
1411
a054a811
RK
1412config HOTPLUG_CPU
1413 bool "Support for hot-pluggable CPUs (EXPERIMENTAL)"
1414 depends on SMP && HOTPLUG && EXPERIMENTAL
176bfc44 1415 depends on !ARCH_MSM
a054a811
RK
1416 help
1417 Say Y here to experiment with turning CPUs off and on. CPUs
1418 can be controlled through /sys/devices/system/cpu.
1419
37ee16ae
RK
1420config LOCAL_TIMERS
1421 bool "Use local timer interrupts"
971acb9b 1422 depends on SMP
37ee16ae 1423 default y
30d8bead 1424 select HAVE_ARM_TWD if (!ARCH_MSM_SCORPIONMP && !EXYNOS4_MCT)
37ee16ae
RK
1425 help
1426 Enable support for local timers on SMP platforms, rather then the
1427 legacy IPI broadcast method. Local timers allows the system
1428 accounting to be spread across the timer interval, preventing a
1429 "thundering herd" at every timer tick.
1430
d45a398f 1431source kernel/Kconfig.preempt
1da177e4 1432
f8065813
RK
1433config HZ
1434 int
49b7a491 1435 default 200 if ARCH_EBSA110 || ARCH_S3C2410 || ARCH_S5P64X0 || \
10606aad 1436 ARCH_S5P6442 || ARCH_S5PV210 || ARCH_EXYNOS4
bfe65704 1437 default OMAP_32K_TIMER_HZ if ARCH_OMAP && OMAP_32K_TIMER
5248c657 1438 default AT91_TIMER_HZ if ARCH_AT91
5da3e714 1439 default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
f8065813
RK
1440 default 100
1441
16c79651 1442config THUMB2_KERNEL
4a50bfe3 1443 bool "Compile the kernel in Thumb-2 mode (EXPERIMENTAL)"
e399b1a4 1444 depends on CPU_V7 && !CPU_V6 && !CPU_V6K && EXPERIMENTAL
16c79651
CM
1445 select AEABI
1446 select ARM_ASM_UNIFIED
1447 help
1448 By enabling this option, the kernel will be compiled in
1449 Thumb-2 mode. A compiler/assembler that understand the unified
1450 ARM-Thumb syntax is needed.
1451
1452 If unsure, say N.
1453
6f685c5c
DM
1454config THUMB2_AVOID_R_ARM_THM_JUMP11
1455 bool "Work around buggy Thumb-2 short branch relocations in gas"
1456 depends on THUMB2_KERNEL && MODULES
1457 default y
1458 help
1459 Various binutils versions can resolve Thumb-2 branches to
1460 locally-defined, preemptible global symbols as short-range "b.n"
1461 branch instructions.
1462
1463 This is a problem, because there's no guarantee the final
1464 destination of the symbol, or any candidate locations for a
1465 trampoline, are within range of the branch. For this reason, the
1466 kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
1467 relocation in modules at all, and it makes little sense to add
1468 support.
1469
1470 The symptom is that the kernel fails with an "unsupported
1471 relocation" error when loading some modules.
1472
1473 Until fixed tools are available, passing
1474 -fno-optimize-sibling-calls to gcc should prevent gcc generating
1475 code which hits this problem, at the cost of a bit of extra runtime
1476 stack usage in some cases.
1477
1478 The problem is described in more detail at:
1479 https://bugs.launchpad.net/binutils-linaro/+bug/725126
1480
1481 Only Thumb-2 kernels are affected.
1482
1483 Unless you are sure your tools don't have this problem, say Y.
1484
0becb088
CM
1485config ARM_ASM_UNIFIED
1486 bool
1487
704bdda0
NP
1488config AEABI
1489 bool "Use the ARM EABI to compile the kernel"
1490 help
1491 This option allows for the kernel to be compiled using the latest
1492 ARM ABI (aka EABI). This is only useful if you are using a user
1493 space environment that is also compiled with EABI.
1494
1495 Since there are major incompatibilities between the legacy ABI and
1496 EABI, especially with regard to structure member alignment, this
1497 option also changes the kernel syscall calling convention to
1498 disambiguate both ABIs and allow for backward compatibility support
1499 (selected with CONFIG_OABI_COMPAT).
1500
1501 To use this you need GCC version 4.0.0 or later.
1502
6c90c872 1503config OABI_COMPAT
a73a3ff1 1504 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
9bc433a1 1505 depends on AEABI && EXPERIMENTAL && !THUMB2_KERNEL
6c90c872
NP
1506 default y
1507 help
1508 This option preserves the old syscall interface along with the
1509 new (ARM EABI) one. It also provides a compatibility layer to
1510 intercept syscalls that have structure arguments which layout
1511 in memory differs between the legacy ABI and the new ARM EABI
1512 (only for non "thumb" binaries). This option adds a tiny
1513 overhead to all syscalls and produces a slightly larger kernel.
1514 If you know you'll be using only pure EABI user space then you
1515 can say N here. If this option is not selected and you attempt
1516 to execute a legacy ABI binary then the result will be
1517 UNPREDICTABLE (in fact it can be predicted that it won't work
1518 at all). If in doubt say Y.
1519
eb33575c 1520config ARCH_HAS_HOLES_MEMORYMODEL
e80d6a24 1521 bool
e80d6a24 1522
05944d74
RK
1523config ARCH_SPARSEMEM_ENABLE
1524 bool
1525
07a2f737
RK
1526config ARCH_SPARSEMEM_DEFAULT
1527 def_bool ARCH_SPARSEMEM_ENABLE
1528
05944d74 1529config ARCH_SELECT_MEMORY_MODEL
be370302 1530 def_bool ARCH_SPARSEMEM_ENABLE
c80d79d7 1531
053a96ca
NP
1532config HIGHMEM
1533 bool "High Memory Support (EXPERIMENTAL)"
1534 depends on MMU && EXPERIMENTAL
1535 help
1536 The address space of ARM processors is only 4 Gigabytes large
1537 and it has to accommodate user address space, kernel address
1538 space as well as some memory mapped IO. That means that, if you
1539 have a large amount of physical memory and/or IO, not all of the
1540 memory can be "permanently mapped" by the kernel. The physical
1541 memory that is not permanently mapped is called "high memory".
1542
1543 Depending on the selected kernel/user memory split, minimum
1544 vmalloc space and actual amount of RAM, you may not need this
1545 option which should result in a slightly faster kernel.
1546
1547 If unsure, say n.
1548
65cec8e3
RK
1549config HIGHPTE
1550 bool "Allocate 2nd-level pagetables from highmem"
1551 depends on HIGHMEM
65cec8e3 1552
1b8873a0
JI
1553config HW_PERF_EVENTS
1554 bool "Enable hardware performance counter support for perf events"
fe166148 1555 depends on PERF_EVENTS && CPU_HAS_PMU
1b8873a0
JI
1556 default y
1557 help
1558 Enable hardware performance counter support for perf events. If
1559 disabled, perf events will use software events only.
1560
3f22ab27
DH
1561source "mm/Kconfig"
1562
c1b2d970
MD
1563config FORCE_MAX_ZONEORDER
1564 int "Maximum zone order" if ARCH_SHMOBILE
1565 range 11 64 if ARCH_SHMOBILE
1566 default "9" if SA1111
1567 default "11"
1568 help
1569 The kernel memory allocator divides physically contiguous memory
1570 blocks into "zones", where each zone is a power of two number of
1571 pages. This option selects the largest power of two that the kernel
1572 keeps in the memory allocator. If you need to allocate very large
1573 blocks of physically contiguous memory, then you may need to
1574 increase this value.
1575
1576 This config option is actually maximum order plus one. For example,
1577 a value of 11 means that the largest free memory block is 2^10 pages.
1578
1da177e4
LT
1579config LEDS
1580 bool "Timer and CPU usage LEDs"
e055d5bf 1581 depends on ARCH_CDB89712 || ARCH_EBSA110 || \
8c8fdbc9 1582 ARCH_EBSA285 || ARCH_INTEGRATOR || \
1da177e4
LT
1583 ARCH_LUBBOCK || MACH_MAINSTONE || ARCH_NETWINDER || \
1584 ARCH_OMAP || ARCH_P720T || ARCH_PXA_IDP || \
73a59c1c 1585 ARCH_SA1100 || ARCH_SHARK || ARCH_VERSATILE || \
25329671 1586 ARCH_AT91 || ARCH_DAVINCI || \
ff3042fb 1587 ARCH_KS8695 || MACH_RD88F5182 || ARCH_REALVIEW
1da177e4
LT
1588 help
1589 If you say Y here, the LEDs on your machine will be used
1590 to provide useful information about your current system status.
1591
1592 If you are compiling a kernel for a NetWinder or EBSA-285, you will
1593 be able to select which LEDs are active using the options below. If
1594 you are compiling a kernel for the EBSA-110 or the LART however, the
1595 red LED will simply flash regularly to indicate that the system is
1596 still functional. It is safe to say Y here if you have a CATS
1597 system, but the driver will do nothing.
1598
1599config LEDS_TIMER
1600 bool "Timer LED" if (!ARCH_CDB89712 && !ARCH_OMAP) || \
eebdf7d7
DB
1601 OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
1602 || MACH_OMAP_PERSEUS2
1da177e4 1603 depends on LEDS
0567a0c0 1604 depends on !GENERIC_CLOCKEVENTS
1da177e4
LT
1605 default y if ARCH_EBSA110
1606 help
1607 If you say Y here, one of the system LEDs (the green one on the
1608 NetWinder, the amber one on the EBSA285, or the red one on the LART)
1609 will flash regularly to indicate that the system is still
1610 operational. This is mainly useful to kernel hackers who are
1611 debugging unstable kernels.
1612
1613 The LART uses the same LED for both Timer LED and CPU usage LED
1614 functions. You may choose to use both, but the Timer LED function
1615 will overrule the CPU usage LED.
1616
1617config LEDS_CPU
1618 bool "CPU usage LED" if (!ARCH_CDB89712 && !ARCH_EBSA110 && \
eebdf7d7
DB
1619 !ARCH_OMAP) \
1620 || OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
1621 || MACH_OMAP_PERSEUS2
1da177e4
LT
1622 depends on LEDS
1623 help
1624 If you say Y here, the red LED will be used to give a good real
1625 time indication of CPU usage, by lighting whenever the idle task
1626 is not currently executing.
1627
1628 The LART uses the same LED for both Timer LED and CPU usage LED
1629 functions. You may choose to use both, but the Timer LED function
1630 will overrule the CPU usage LED.
1631
1632config ALIGNMENT_TRAP
1633 bool
f12d0d7c 1634 depends on CPU_CP15_MMU
1da177e4 1635 default y if !ARCH_EBSA110
e119bfff 1636 select HAVE_PROC_CPU if PROC_FS
1da177e4 1637 help
84eb8d06 1638 ARM processors cannot fetch/store information which is not
1da177e4
LT
1639 naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1640 address divisible by 4. On 32-bit ARM processors, these non-aligned
1641 fetch/store instructions will be emulated in software if you say
1642 here, which has a severe performance impact. This is necessary for
1643 correct operation of some network protocols. With an IP-only
1644 configuration it is safe to say N, otherwise say Y.
1645
39ec58f3
LB
1646config UACCESS_WITH_MEMCPY
1647 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user() (EXPERIMENTAL)"
1648 depends on MMU && EXPERIMENTAL
1649 default y if CPU_FEROCEON
1650 help
1651 Implement faster copy_to_user and clear_user methods for CPU
1652 cores where a 8-word STM instruction give significantly higher
1653 memory write throughput than a sequence of individual 32bit stores.
1654
1655 A possible side effect is a slight increase in scheduling latency
1656 between threads sharing the same address space if they invoke
1657 such copy operations with large buffers.
1658
1659 However, if the CPU data cache is using a write-allocate mode,
1660 this option is unlikely to provide any performance gain.
1661
70c70d97
NP
1662config SECCOMP
1663 bool
1664 prompt "Enable seccomp to safely compute untrusted bytecode"
1665 ---help---
1666 This kernel feature is useful for number crunching applications
1667 that may need to compute untrusted bytecode during their
1668 execution. By using pipes or other transports made available to
1669 the process as file descriptors supporting the read/write
1670 syscalls, it's possible to isolate those applications in
1671 their own address space using seccomp. Once seccomp is
1672 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1673 and the task is only allowed to execute a few safe syscalls
1674 defined by each seccomp mode.
1675
c743f380
NP
1676config CC_STACKPROTECTOR
1677 bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
4a50bfe3 1678 depends on EXPERIMENTAL
c743f380
NP
1679 help
1680 This option turns on the -fstack-protector GCC feature. This
1681 feature puts, at the beginning of functions, a canary value on
1682 the stack just before the return address, and validates
1683 the value just before actually returning. Stack based buffer
1684 overflows (that need to overwrite this return address) now also
1685 overwrite the canary, which gets detected and the attack is then
1686 neutralized via a kernel panic.
1687 This feature requires gcc version 4.2 or above.
1688
73a65b3f
UKK
1689config DEPRECATED_PARAM_STRUCT
1690 bool "Provide old way to pass kernel parameters"
1691 help
1692 This was deprecated in 2001 and announced to live on for 5 years.
1693 Some old boot loaders still use this way.
1694
1da177e4
LT
1695endmenu
1696
1697menu "Boot options"
1698
1699# Compressed boot loader in ROM. Yes, we really want to ask about
1700# TEXT and BSS so we preserve their values in the config files.
1701config ZBOOT_ROM_TEXT
1702 hex "Compressed ROM boot loader base address"
1703 default "0"
1704 help
1705 The physical address at which the ROM-able zImage is to be
1706 placed in the target. Platforms which normally make use of
1707 ROM-able zImage formats normally set this to a suitable
1708 value in their defconfig file.
1709
1710 If ZBOOT_ROM is not enabled, this has no effect.
1711
1712config ZBOOT_ROM_BSS
1713 hex "Compressed ROM boot loader BSS address"
1714 default "0"
1715 help
f8c440b2
DF
1716 The base address of an area of read/write memory in the target
1717 for the ROM-able zImage which must be available while the
1718 decompressor is running. It must be large enough to hold the
1719 entire decompressed kernel plus an additional 128 KiB.
1720 Platforms which normally make use of ROM-able zImage formats
1721 normally set this to a suitable value in their defconfig file.
1da177e4
LT
1722
1723 If ZBOOT_ROM is not enabled, this has no effect.
1724
1725config ZBOOT_ROM
1726 bool "Compressed boot loader in ROM/flash"
1727 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
1728 help
1729 Say Y here if you intend to execute your compressed kernel image
1730 (zImage) directly from ROM or flash. If unsure, say N.
1731
f45b1149
SH
1732config ZBOOT_ROM_MMCIF
1733 bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
1734 depends on ZBOOT_ROM && ARCH_SH7372 && EXPERIMENTAL
1735 help
1736 Say Y here to include experimental MMCIF loading code in the
1737 ROM-able zImage. With this enabled it is possible to write the
1738 the ROM-able zImage kernel image to an MMC card and boot the
1739 kernel straight from the reset vector. At reset the processor
1740 Mask ROM will load the first part of the the ROM-able zImage
1741 which in turn loads the rest the kernel image to RAM using the
1742 MMCIF hardware block.
1743
1da177e4
LT
1744config CMDLINE
1745 string "Default kernel command string"
1746 default ""
1747 help
1748 On some architectures (EBSA110 and CATS), there is currently no way
1749 for the boot loader to pass arguments to the kernel. For these
1750 architectures, you should supply some command-line options at build
1751 time by entering them here. As a minimum, you should specify the
1752 memory size and the root device (e.g., mem=64M root=/dev/nfs).
1753
92d2040d
AH
1754config CMDLINE_FORCE
1755 bool "Always use the default kernel command string"
1756 depends on CMDLINE != ""
1757 help
1758 Always use the default kernel command string, even if the boot
1759 loader passes other arguments to the kernel.
1760 This is useful if you cannot or don't want to change the
1761 command-line options your boot loader passes to the kernel.
1762
1763 If unsure, say N.
1764
1da177e4
LT
1765config XIP_KERNEL
1766 bool "Kernel Execute-In-Place from ROM"
1767 depends on !ZBOOT_ROM
1768 help
1769 Execute-In-Place allows the kernel to run from non-volatile storage
1770 directly addressable by the CPU, such as NOR flash. This saves RAM
1771 space since the text section of the kernel is not loaded from flash
1772 to RAM. Read-write sections, such as the data section and stack,
1773 are still copied to RAM. The XIP kernel is not compressed since
1774 it has to run directly from flash, so it will take more space to
1775 store it. The flash address used to link the kernel object files,
1776 and for storing it, is configuration dependent. Therefore, if you
1777 say Y here, you must know the proper physical address where to
1778 store the kernel image depending on your own flash memory usage.
1779
1780 Also note that the make target becomes "make xipImage" rather than
1781 "make zImage" or "make Image". The final kernel binary to put in
1782 ROM memory will be arch/arm/boot/xipImage.
1783
1784 If unsure, say N.
1785
1786config XIP_PHYS_ADDR
1787 hex "XIP Kernel Physical Location"
1788 depends on XIP_KERNEL
1789 default "0x00080000"
1790 help
1791 This is the physical address in your flash memory the kernel will
1792 be linked for and stored to. This address is dependent on your
1793 own flash usage.
1794
c587e4a6
RP
1795config KEXEC
1796 bool "Kexec system call (EXPERIMENTAL)"
1797 depends on EXPERIMENTAL
1798 help
1799 kexec is a system call that implements the ability to shutdown your
1800 current kernel, and to start another kernel. It is like a reboot
01dd2fbf 1801 but it is independent of the system firmware. And like a reboot
c587e4a6
RP
1802 you can start any kernel with it, not just Linux.
1803
1804 It is an ongoing process to be certain the hardware in a machine
1805 is properly shutdown, so do not be surprised if this code does not
1806 initially work for you. It may help to enable device hotplugging
1807 support.
1808
4cd9d6f7
RP
1809config ATAGS_PROC
1810 bool "Export atags in procfs"
b98d7291
UL
1811 depends on KEXEC
1812 default y
4cd9d6f7
RP
1813 help
1814 Should the atags used to boot the kernel be exported in an "atags"
1815 file in procfs. Useful with kexec.
1816
cb5d39b3
MW
1817config CRASH_DUMP
1818 bool "Build kdump crash kernel (EXPERIMENTAL)"
1819 depends on EXPERIMENTAL
1820 help
1821 Generate crash dump after being started by kexec. This should
1822 be normally only set in special crash dump kernels which are
1823 loaded in the main kernel with kexec-tools into a specially
1824 reserved region and then later executed after a crash by
1825 kdump/kexec. The crash dump kernel must be compiled to a
1826 memory address not used by the main kernel
1827
1828 For more details see Documentation/kdump/kdump.txt
1829
e69edc79
EM
1830config AUTO_ZRELADDR
1831 bool "Auto calculation of the decompressed kernel image address"
1832 depends on !ZBOOT_ROM && !ARCH_U300
1833 help
1834 ZRELADDR is the physical address where the decompressed kernel
1835 image will be placed. If AUTO_ZRELADDR is selected, the address
1836 will be determined at run-time by masking the current IP with
1837 0xf8000000. This assumes the zImage being placed in the first 128MB
1838 from start of memory.
1839
1da177e4
LT
1840endmenu
1841
ac9d7efc 1842menu "CPU Power Management"
1da177e4 1843
89c52ed4 1844if ARCH_HAS_CPUFREQ
1da177e4
LT
1845
1846source "drivers/cpufreq/Kconfig"
1847
64f102b6
YS
1848config CPU_FREQ_IMX
1849 tristate "CPUfreq driver for i.MX CPUs"
1850 depends on ARCH_MXC && CPU_FREQ
1851 help
1852 This enables the CPUfreq driver for i.MX CPUs.
1853
1da177e4
LT
1854config CPU_FREQ_SA1100
1855 bool
1da177e4
LT
1856
1857config CPU_FREQ_SA1110
1858 bool
1da177e4
LT
1859
1860config CPU_FREQ_INTEGRATOR
1861 tristate "CPUfreq driver for ARM Integrator CPUs"
1862 depends on ARCH_INTEGRATOR && CPU_FREQ
1863 default y
1864 help
1865 This enables the CPUfreq driver for ARM Integrator CPUs.
1866
1867 For details, take a look at <file:Documentation/cpu-freq>.
1868
1869 If in doubt, say Y.
1870
9e2697ff
RK
1871config CPU_FREQ_PXA
1872 bool
1873 depends on CPU_FREQ && ARCH_PXA && PXA25x
1874 default y
1875 select CPU_FREQ_DEFAULT_GOV_USERSPACE
1876
b3748ddd
MB
1877config CPU_FREQ_S3C64XX
1878 bool "CPUfreq support for Samsung S3C64XX CPUs"
1879 depends on CPU_FREQ && CPU_S3C6410
1880
9d56c02a
BD
1881config CPU_FREQ_S3C
1882 bool
1883 help
1884 Internal configuration node for common cpufreq on Samsung SoC
1885
1886config CPU_FREQ_S3C24XX
4a50bfe3 1887 bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)"
9d56c02a
BD
1888 depends on ARCH_S3C2410 && CPU_FREQ && EXPERIMENTAL
1889 select CPU_FREQ_S3C
1890 help
1891 This enables the CPUfreq driver for the Samsung S3C24XX family
1892 of CPUs.
1893
1894 For details, take a look at <file:Documentation/cpu-freq>.
1895
1896 If in doubt, say N.
1897
1898config CPU_FREQ_S3C24XX_PLL
4a50bfe3 1899 bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)"
9d56c02a
BD
1900 depends on CPU_FREQ_S3C24XX && EXPERIMENTAL
1901 help
1902 Compile in support for changing the PLL frequency from the
1903 S3C24XX series CPUfreq driver. The PLL takes time to settle
1904 after a frequency change, so by default it is not enabled.
1905
1906 This also means that the PLL tables for the selected CPU(s) will
1907 be built which may increase the size of the kernel image.
1908
1909config CPU_FREQ_S3C24XX_DEBUG
1910 bool "Debug CPUfreq Samsung driver core"
1911 depends on CPU_FREQ_S3C24XX
1912 help
1913 Enable s3c_freq_dbg for the Samsung S3C CPUfreq core
1914
1915config CPU_FREQ_S3C24XX_IODEBUG
1916 bool "Debug CPUfreq Samsung driver IO timing"
1917 depends on CPU_FREQ_S3C24XX
1918 help
1919 Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core
1920
e6d197a6
BD
1921config CPU_FREQ_S3C24XX_DEBUGFS
1922 bool "Export debugfs for CPUFreq"
1923 depends on CPU_FREQ_S3C24XX && DEBUG_FS
1924 help
1925 Export status information via debugfs.
1926
1da177e4
LT
1927endif
1928
ac9d7efc
RK
1929source "drivers/cpuidle/Kconfig"
1930
1931endmenu
1932
1da177e4
LT
1933menu "Floating point emulation"
1934
1935comment "At least one emulation must be selected"
1936
1937config FPE_NWFPE
1938 bool "NWFPE math emulation"
593c252a 1939 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
1da177e4
LT
1940 ---help---
1941 Say Y to include the NWFPE floating point emulator in the kernel.
1942 This is necessary to run most binaries. Linux does not currently
1943 support floating point hardware so you need to say Y here even if
1944 your machine has an FPA or floating point co-processor podule.
1945
1946 You may say N here if you are going to load the Acorn FPEmulator
1947 early in the bootup.
1948
1949config FPE_NWFPE_XP
1950 bool "Support extended precision"
bedf142b 1951 depends on FPE_NWFPE
1da177e4
LT
1952 help
1953 Say Y to include 80-bit support in the kernel floating-point
1954 emulator. Otherwise, only 32 and 64-bit support is compiled in.
1955 Note that gcc does not generate 80-bit operations by default,
1956 so in most cases this option only enlarges the size of the
1957 floating point emulator without any good reason.
1958
1959 You almost surely want to say N here.
1960
1961config FPE_FASTFPE
1962 bool "FastFPE math emulation (EXPERIMENTAL)"
8993a44c 1963 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 && EXPERIMENTAL
1da177e4
LT
1964 ---help---
1965 Say Y here to include the FAST floating point emulator in the kernel.
1966 This is an experimental much faster emulator which now also has full
1967 precision for the mantissa. It does not support any exceptions.
1968 It is very simple, and approximately 3-6 times faster than NWFPE.
1969
1970 It should be sufficient for most programs. It may be not suitable
1971 for scientific calculations, but you have to check this for yourself.
1972 If you do not feel you need a faster FP emulation you should better
1973 choose NWFPE.
1974
1975config VFP
1976 bool "VFP-format floating point maths"
e399b1a4 1977 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
1da177e4
LT
1978 help
1979 Say Y to include VFP support code in the kernel. This is needed
1980 if your hardware includes a VFP unit.
1981
1982 Please see <file:Documentation/arm/VFP/release-notes.txt> for
1983 release notes and additional status information.
1984
1985 Say N if your target does not have VFP hardware.
1986
25ebee02
CM
1987config VFPv3
1988 bool
1989 depends on VFP
1990 default y if CPU_V7
1991
b5872db4
CM
1992config NEON
1993 bool "Advanced SIMD (NEON) Extension support"
1994 depends on VFPv3 && CPU_V7
1995 help
1996 Say Y to include support code for NEON, the ARMv7 Advanced SIMD
1997 Extension.
1998
1da177e4
LT
1999endmenu
2000
2001menu "Userspace binary formats"
2002
2003source "fs/Kconfig.binfmt"
2004
2005config ARTHUR
2006 tristate "RISC OS personality"
704bdda0 2007 depends on !AEABI
1da177e4
LT
2008 help
2009 Say Y here to include the kernel code necessary if you want to run
2010 Acorn RISC OS/Arthur binaries under Linux. This code is still very
2011 experimental; if this sounds frightening, say N and sleep in peace.
2012 You can also say M here to compile this support as a module (which
2013 will be called arthur).
2014
2015endmenu
2016
2017menu "Power management options"
2018
eceab4ac 2019source "kernel/power/Kconfig"
1da177e4 2020
f4cb5700 2021config ARCH_SUSPEND_POSSIBLE
3e1d9874 2022 depends on !ARCH_S5P64X0 && !ARCH_S5P6442
6a786182
RK
2023 depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \
2024 CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE
f4cb5700
JB
2025 def_bool y
2026
1da177e4
LT
2027endmenu
2028
d5950b43
SR
2029source "net/Kconfig"
2030
ac25150f 2031source "drivers/Kconfig"
1da177e4
LT
2032
2033source "fs/Kconfig"
2034
1da177e4
LT
2035source "arch/arm/Kconfig.debug"
2036
2037source "security/Kconfig"
2038
2039source "crypto/Kconfig"
2040
2041source "lib/Kconfig"
This page took 0.815195 seconds and 5 git commands to generate.