Merge tag 'please-pull-pstore' of git://git.kernel.org/pub/scm/linux/kernel/git/aegl...
[deliverable/linux.git] / arch / arm / Kconfig
CommitLineData
1da177e4
LT
1config ARM
2 bool
3 default y
b1b3f49c 4 select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
2b68f6ca 5 select ARCH_HAS_ELF_RANDOMIZE
3d06770e 6 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
171b3f0d 7 select ARCH_HAVE_CUSTOM_GPIO_H
957e3fac 8 select ARCH_HAS_GCOV_PROFILE_ALL
d7018848 9 select ARCH_MIGHT_HAVE_PC_PARPORT
4badad35 10 select ARCH_SUPPORTS_ATOMIC_RMW
017f161a 11 select ARCH_USE_BUILTIN_BSWAP
0cbad9c9 12 select ARCH_USE_CMPXCHG_LOCKREF
b1b3f49c 13 select ARCH_WANT_IPC_PARSE_VERSION
ee951c63 14 select BUILDTIME_EXTABLE_SORT if MMU
171b3f0d 15 select CLONE_BACKWARDS
b1b3f49c 16 select CPU_PM if (SUSPEND || CPU_IDLE)
dce5c9e3 17 select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS
b01aec9b
BP
18 select EDAC_SUPPORT
19 select EDAC_ATOMIC_SCRUB
36d0fd21 20 select GENERIC_ALLOCATOR
4477ca45 21 select GENERIC_ATOMIC64 if (CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI)
b1b3f49c 22 select GENERIC_CLOCKEVENTS_BROADCAST if SMP
171b3f0d 23 select GENERIC_IDLE_POLL_SETUP
b1b3f49c
RK
24 select GENERIC_IRQ_PROBE
25 select GENERIC_IRQ_SHOW
7c07005e 26 select GENERIC_IRQ_SHOW_LEVEL
b1b3f49c 27 select GENERIC_PCI_IOMAP
38ff87f7 28 select GENERIC_SCHED_CLOCK
b1b3f49c
RK
29 select GENERIC_SMP_IDLE_THREAD
30 select GENERIC_STRNCPY_FROM_USER
31 select GENERIC_STRNLEN_USER
a71b092a 32 select HANDLE_DOMAIN_IRQ
b1b3f49c 33 select HARDIRQS_SW_RESEND
7a017721 34 select HAVE_ARCH_AUDITSYSCALL if (AEABI && !OABI_COMPAT)
0b7857db 35 select HAVE_ARCH_BITREVERSE if (CPU_32v7M || CPU_32v7) && !CPU_32v6
09f05d85 36 select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
5cbad0eb 37 select HAVE_ARCH_KGDB
91702175 38 select HAVE_ARCH_SECCOMP_FILTER if (AEABI && !OABI_COMPAT)
0693bf68 39 select HAVE_ARCH_TRACEHOOK
b1b3f49c 40 select HAVE_BPF_JIT
51aaf81f 41 select HAVE_CC_STACKPROTECTOR
171b3f0d 42 select HAVE_CONTEXT_TRACKING
b1b3f49c
RK
43 select HAVE_C_RECORDMCOUNT
44 select HAVE_DEBUG_KMEMLEAK
45 select HAVE_DMA_API_DEBUG
46 select HAVE_DMA_ATTRS
47 select HAVE_DMA_CONTIGUOUS if MMU
80be7a7f 48 select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
dce5c9e3 49 select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU
b1b3f49c 50 select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
0e341af8 51 select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
b1b3f49c 52 select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
1fe53268 53 select HAVE_GENERIC_DMA_COHERENT
b1b3f49c
RK
54 select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
55 select HAVE_IDE if PCI || ISA || PCMCIA
87c46b6c 56 select HAVE_IRQ_TIME_ACCOUNTING
e7db7b42 57 select HAVE_KERNEL_GZIP
f9b493ac 58 select HAVE_KERNEL_LZ4
6e8699f7 59 select HAVE_KERNEL_LZMA
b1b3f49c 60 select HAVE_KERNEL_LZO
a7f464f3 61 select HAVE_KERNEL_XZ
b1b3f49c
RK
62 select HAVE_KPROBES if !XIP_KERNEL
63 select HAVE_KRETPROBES if (HAVE_KPROBES)
64 select HAVE_MEMBLOCK
171b3f0d 65 select HAVE_MOD_ARCH_SPECIFIC if ARM_UNWIND
b1b3f49c 66 select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
0dc016db 67 select HAVE_OPTPROBES if !THUMB2_KERNEL
7ada189f 68 select HAVE_PERF_EVENTS
49863894
WD
69 select HAVE_PERF_REGS
70 select HAVE_PERF_USER_STACK_DUMP
a0ad5496 71 select HAVE_RCU_TABLE_FREE if (SMP && ARM_LPAE)
e513f8bf 72 select HAVE_REGS_AND_STACK_ACCESS_API
b1b3f49c 73 select HAVE_SYSCALL_TRACEPOINTS
af1839eb 74 select HAVE_UID16
31c1fc81 75 select HAVE_VIRT_CPU_ACCOUNTING_GEN
da0ec6f7 76 select IRQ_FORCED_THREADING
171b3f0d 77 select MODULES_USE_ELF_REL
84f452b1 78 select NO_BOOTMEM
171b3f0d
RK
79 select OLD_SIGACTION
80 select OLD_SIGSUSPEND3
b1b3f49c
RK
81 select PERF_USE_VMALLOC
82 select RTC_LIB
83 select SYS_SUPPORTS_APM_EMULATION
171b3f0d
RK
84 # Above selects are sorted alphabetically; please add new ones
85 # according to that. Thanks.
1da177e4
LT
86 help
87 The ARM series is a line of low-power-consumption RISC chip designs
f6c8965a 88 licensed by ARM Ltd and targeted at embedded applications and
1da177e4 89 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
f6c8965a 90 manufactured, but legacy ARM-based PC hardware remains popular in
1da177e4
LT
91 Europe. There is an ARM Linux project with a web page at
92 <http://www.arm.linux.org.uk/>.
93
74facffe 94config ARM_HAS_SG_CHAIN
308c09f1 95 select ARCH_HAS_SG_CHAIN
74facffe
RK
96 bool
97
4ce63fcd
MS
98config NEED_SG_DMA_LENGTH
99 bool
100
101config ARM_DMA_USE_IOMMU
4ce63fcd 102 bool
b1b3f49c
RK
103 select ARM_HAS_SG_CHAIN
104 select NEED_SG_DMA_LENGTH
4ce63fcd 105
60460abf
SWK
106if ARM_DMA_USE_IOMMU
107
108config ARM_DMA_IOMMU_ALIGNMENT
109 int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
110 range 4 9
111 default 8
112 help
113 DMA mapping framework by default aligns all buffers to the smallest
114 PAGE_SIZE order which is greater than or equal to the requested buffer
115 size. This works well for buffers up to a few hundreds kilobytes, but
116 for larger buffers it just a waste of address space. Drivers which has
117 relatively small addressing window (like 64Mib) might run out of
118 virtual space with just a few allocations.
119
120 With this parameter you can specify the maximum PAGE_SIZE order for
121 DMA IOMMU buffers. Larger buffers will be aligned only to this
122 specified order. The order is expressed as a power of two multiplied
123 by the PAGE_SIZE.
124
125endif
126
0b05da72
HUK
127config MIGHT_HAVE_PCI
128 bool
129
75e7153a
RB
130config SYS_SUPPORTS_APM_EMULATION
131 bool
132
bc581770
LW
133config HAVE_TCM
134 bool
135 select GENERIC_ALLOCATOR
136
e119bfff
RK
137config HAVE_PROC_CPU
138 bool
139
ce816fa8 140config NO_IOPORT_MAP
5ea81769 141 bool
5ea81769 142
1da177e4
LT
143config EISA
144 bool
145 ---help---
146 The Extended Industry Standard Architecture (EISA) bus was
147 developed as an open alternative to the IBM MicroChannel bus.
148
149 The EISA bus provided some of the features of the IBM MicroChannel
150 bus while maintaining backward compatibility with cards made for
151 the older ISA bus. The EISA bus saw limited use between 1988 and
152 1995 when it was made obsolete by the PCI bus.
153
154 Say Y here if you are building a kernel for an EISA-based machine.
155
156 Otherwise, say N.
157
158config SBUS
159 bool
160
f16fb1ec
RK
161config STACKTRACE_SUPPORT
162 bool
163 default y
164
f76e9154
NP
165config HAVE_LATENCYTOP_SUPPORT
166 bool
167 depends on !SMP
168 default y
169
f16fb1ec
RK
170config LOCKDEP_SUPPORT
171 bool
172 default y
173
7ad1bcb2
RK
174config TRACE_IRQFLAGS_SUPPORT
175 bool
176 default y
177
1da177e4
LT
178config RWSEM_XCHGADD_ALGORITHM
179 bool
8a87411b 180 default y
1da177e4 181
f0d1b0b3
DH
182config ARCH_HAS_ILOG2_U32
183 bool
f0d1b0b3
DH
184
185config ARCH_HAS_ILOG2_U64
186 bool
f0d1b0b3 187
4a1b5733
EV
188config ARCH_HAS_BANDGAP
189 bool
190
b89c3b16
AM
191config GENERIC_HWEIGHT
192 bool
193 default y
194
1da177e4
LT
195config GENERIC_CALIBRATE_DELAY
196 bool
197 default y
198
a08b6b79
Z
199config ARCH_MAY_HAVE_PC_FDC
200 bool
201
5ac6da66
CL
202config ZONE_DMA
203 bool
5ac6da66 204
ccd7ab7f
FT
205config NEED_DMA_MAP_STATE
206 def_bool y
207
c7edc9e3
DL
208config ARCH_SUPPORTS_UPROBES
209 def_bool y
210
58af4a24
RH
211config ARCH_HAS_DMA_SET_COHERENT_MASK
212 bool
213
1da177e4
LT
214config GENERIC_ISA_DMA
215 bool
216
1da177e4
LT
217config FIQ
218 bool
219
13a5045d
RH
220config NEED_RET_TO_USER
221 bool
222
034d2f5a
AV
223config ARCH_MTD_XIP
224 bool
225
c760fc19
HC
226config VECTORS_BASE
227 hex
6afd6fae 228 default 0xffff0000 if MMU || CPU_HIGH_VECTOR
c760fc19
HC
229 default DRAM_BASE if REMAP_VECTORS_TO_RAM
230 default 0x00000000
231 help
19accfd3
RK
232 The base address of exception vectors. This must be two pages
233 in size.
c760fc19 234
dc21af99 235config ARM_PATCH_PHYS_VIRT
c1becedc
RK
236 bool "Patch physical to virtual translations at runtime" if EMBEDDED
237 default y
b511d75d 238 depends on !XIP_KERNEL && MMU
dc21af99
RK
239 depends on !ARCH_REALVIEW || !SPARSEMEM
240 help
111e9a5c
RK
241 Patch phys-to-virt and virt-to-phys translation functions at
242 boot and module load time according to the position of the
243 kernel in system memory.
dc21af99 244
111e9a5c 245 This can only be used with non-XIP MMU kernels where the base
daece596 246 of physical memory is at a 16MB boundary.
dc21af99 247
c1becedc
RK
248 Only disable this option if you know that you do not require
249 this feature (eg, building a kernel for a single machine) and
250 you need to shrink the kernel to the minimal size.
dc21af99 251
c334bc15
RH
252config NEED_MACH_IO_H
253 bool
254 help
255 Select this when mach/io.h is required to provide special
256 definitions for this platform. The need for mach/io.h should
257 be avoided when possible.
258
0cdc8b92 259config NEED_MACH_MEMORY_H
1b9f95f8
NP
260 bool
261 help
0cdc8b92
NP
262 Select this when mach/memory.h is required to provide special
263 definitions for this platform. The need for mach/memory.h should
264 be avoided when possible.
dc21af99 265
1b9f95f8 266config PHYS_OFFSET
974c0724 267 hex "Physical address of main memory" if MMU
c6f54a9b 268 depends on !ARM_PATCH_PHYS_VIRT
974c0724 269 default DRAM_BASE if !MMU
c6f54a9b
UKK
270 default 0x00000000 if ARCH_EBSA110 || \
271 EP93XX_SDCE3_SYNC_PHYS_OFFSET || \
272 ARCH_FOOTBRIDGE || \
273 ARCH_INTEGRATOR || \
274 ARCH_IOP13XX || \
275 ARCH_KS8695 || \
276 (ARCH_REALVIEW && !REALVIEW_HIGH_PHYS_OFFSET)
277 default 0x10000000 if ARCH_OMAP1 || ARCH_RPC
278 default 0x20000000 if ARCH_S5PV210
279 default 0x70000000 if REALVIEW_HIGH_PHYS_OFFSET
280 default 0xc0000000 if EP93XX_SDCE0_PHYS_OFFSET || ARCH_SA1100
281 default 0xd0000000 if EP93XX_SDCE1_PHYS_OFFSET
282 default 0xe0000000 if EP93XX_SDCE2_PHYS_OFFSET
283 default 0xf0000000 if EP93XX_SDCE3_ASYNC_PHYS_OFFSET
111e9a5c 284 help
1b9f95f8
NP
285 Please provide the physical address corresponding to the
286 location of main memory in your system.
cada3c08 287
87e040b6
SG
288config GENERIC_BUG
289 def_bool y
290 depends on BUG
291
1bcad26e
KS
292config PGTABLE_LEVELS
293 int
294 default 3 if ARM_LPAE
295 default 2
296
1da177e4
LT
297source "init/Kconfig"
298
dc52ddc0
MH
299source "kernel/Kconfig.freezer"
300
1da177e4
LT
301menu "System Type"
302
3c427975
HC
303config MMU
304 bool "MMU-based Paged Memory Management Support"
305 default y
306 help
307 Select if you want MMU-based virtualised addressing space
308 support by paged memory management. If unsure, say 'Y'.
309
ccf50e23
RK
310#
311# The "ARM system type" choice list is ordered alphabetically by option
312# text. Please add new entries in the option alphabetic order.
313#
1da177e4
LT
314choice
315 prompt "ARM system type"
1420b22b
AB
316 default ARCH_VERSATILE if !MMU
317 default ARCH_MULTIPLATFORM if MMU
1da177e4 318
387798b3
RH
319config ARCH_MULTIPLATFORM
320 bool "Allow multiple platforms to be selected"
b1b3f49c 321 depends on MMU
ddb902cc 322 select ARCH_WANT_OPTIONAL_GPIOLIB
42dc836d 323 select ARM_HAS_SG_CHAIN
387798b3
RH
324 select ARM_PATCH_PHYS_VIRT
325 select AUTO_ZRELADDR
6d0add40 326 select CLKSRC_OF
66314223 327 select COMMON_CLK
ddb902cc 328 select GENERIC_CLOCKEVENTS
08d38beb 329 select MIGHT_HAVE_PCI
387798b3 330 select MULTI_IRQ_HANDLER
66314223
DN
331 select SPARSE_IRQ
332 select USE_OF
66314223 333
4af6fee1
DS
334config ARCH_REALVIEW
335 bool "ARM Ltd. RealView family"
b1b3f49c 336 select ARCH_WANT_OPTIONAL_GPIOLIB
4af6fee1 337 select ARM_AMBA
b1b3f49c 338 select ARM_TIMER_SP804
f9a6aa43
LW
339 select COMMON_CLK
340 select COMMON_CLK_VERSATILE
ae30ceac 341 select GENERIC_CLOCKEVENTS
b56ba8aa 342 select GPIO_PL061 if GPIOLIB
b1b3f49c 343 select ICST
0cdc8b92 344 select NEED_MACH_MEMORY_H
b1b3f49c 345 select PLAT_VERSATILE
81cc3f86 346 select PLAT_VERSATILE_SCHED_CLOCK
4af6fee1
DS
347 help
348 This enables support for ARM Ltd RealView boards.
349
350config ARCH_VERSATILE
351 bool "ARM Ltd. Versatile family"
b1b3f49c 352 select ARCH_WANT_OPTIONAL_GPIOLIB
4af6fee1 353 select ARM_AMBA
b1b3f49c 354 select ARM_TIMER_SP804
4af6fee1 355 select ARM_VIC
6d803ba7 356 select CLKDEV_LOOKUP
b1b3f49c 357 select GENERIC_CLOCKEVENTS
aa3831cf 358 select HAVE_MACH_CLKDEV
c5a0adb5 359 select ICST
f4b8b319 360 select PLAT_VERSATILE
b1b3f49c 361 select PLAT_VERSATILE_CLOCK
81cc3f86 362 select PLAT_VERSATILE_SCHED_CLOCK
2389d501 363 select VERSATILE_FPGA_IRQ
4af6fee1
DS
364 help
365 This enables support for ARM Ltd Versatile board.
366
93e22567
RK
367config ARCH_CLPS711X
368 bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
a3b8d4a5 369 select ARCH_REQUIRE_GPIOLIB
ea7d1bc9 370 select AUTO_ZRELADDR
c99f72ad 371 select CLKSRC_MMIO
93e22567
RK
372 select COMMON_CLK
373 select CPU_ARM720T
4a8355c4 374 select GENERIC_CLOCKEVENTS
6597619f 375 select MFD_SYSCON
e4e3a37d 376 select SOC_BUS
93e22567
RK
377 help
378 Support for Cirrus Logic 711x/721x/731x based boards.
379
788c9700
RK
380config ARCH_GEMINI
381 bool "Cortina Systems Gemini"
788c9700 382 select ARCH_REQUIRE_GPIOLIB
f3372c01 383 select CLKSRC_MMIO
b1b3f49c 384 select CPU_FA526
f3372c01 385 select GENERIC_CLOCKEVENTS
788c9700
RK
386 help
387 Support for the Cortina Systems Gemini family SoCs
388
1da177e4
LT
389config ARCH_EBSA110
390 bool "EBSA-110"
b1b3f49c 391 select ARCH_USES_GETTIMEOFFSET
c750815e 392 select CPU_SA110
f7e68bbf 393 select ISA
c334bc15 394 select NEED_MACH_IO_H
0cdc8b92 395 select NEED_MACH_MEMORY_H
ce816fa8 396 select NO_IOPORT_MAP
1da177e4
LT
397 help
398 This is an evaluation board for the StrongARM processor available
f6c8965a 399 from Digital. It has limited hardware on-board, including an
1da177e4
LT
400 Ethernet interface, two PCMCIA sockets, two serial ports and a
401 parallel port.
402
6d85e2b0
UKK
403config ARCH_EFM32
404 bool "Energy Micro efm32"
405 depends on !MMU
406 select ARCH_REQUIRE_GPIOLIB
407 select ARM_NVIC
51aaf81f 408 select AUTO_ZRELADDR
6d85e2b0
UKK
409 select CLKSRC_OF
410 select COMMON_CLK
411 select CPU_V7M
412 select GENERIC_CLOCKEVENTS
413 select NO_DMA
ce816fa8 414 select NO_IOPORT_MAP
6d85e2b0
UKK
415 select SPARSE_IRQ
416 select USE_OF
417 help
418 Support for Energy Micro's (now Silicon Labs) efm32 Giant Gecko
419 processors.
420
e7736d47
LB
421config ARCH_EP93XX
422 bool "EP93xx-based"
b1b3f49c
RK
423 select ARCH_HAS_HOLES_MEMORYMODEL
424 select ARCH_REQUIRE_GPIOLIB
425 select ARCH_USES_GETTIMEOFFSET
e7736d47
LB
426 select ARM_AMBA
427 select ARM_VIC
6d803ba7 428 select CLKDEV_LOOKUP
b1b3f49c 429 select CPU_ARM920T
e7736d47
LB
430 help
431 This enables support for the Cirrus EP93xx series of CPUs.
432
1da177e4
LT
433config ARCH_FOOTBRIDGE
434 bool "FootBridge"
c750815e 435 select CPU_SA110
1da177e4 436 select FOOTBRIDGE
4e8d7637 437 select GENERIC_CLOCKEVENTS
d0ee9f40 438 select HAVE_IDE
8ef6e620 439 select NEED_MACH_IO_H if !MMU
0cdc8b92 440 select NEED_MACH_MEMORY_H
f999b8bd
MM
441 help
442 Support for systems based on the DC21285 companion chip
443 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
1da177e4 444
4af6fee1
DS
445config ARCH_NETX
446 bool "Hilscher NetX based"
b1b3f49c 447 select ARM_VIC
234b6ced 448 select CLKSRC_MMIO
c750815e 449 select CPU_ARM926T
2fcfe6b8 450 select GENERIC_CLOCKEVENTS
f999b8bd 451 help
4af6fee1
DS
452 This enables support for systems based on the Hilscher NetX Soc
453
3b938be6
RK
454config ARCH_IOP13XX
455 bool "IOP13xx-based"
456 depends on MMU
b1b3f49c 457 select CPU_XSC3
0cdc8b92 458 select NEED_MACH_MEMORY_H
13a5045d 459 select NEED_RET_TO_USER
b1b3f49c
RK
460 select PCI
461 select PLAT_IOP
462 select VMSPLIT_1G
37ebbcff 463 select SPARSE_IRQ
3b938be6
RK
464 help
465 Support for Intel's IOP13XX (XScale) family of processors.
466
3f7e5815
LB
467config ARCH_IOP32X
468 bool "IOP32x-based"
a4f7e763 469 depends on MMU
b1b3f49c 470 select ARCH_REQUIRE_GPIOLIB
c750815e 471 select CPU_XSCALE
e9004f50 472 select GPIO_IOP
13a5045d 473 select NEED_RET_TO_USER
f7e68bbf 474 select PCI
b1b3f49c 475 select PLAT_IOP
f999b8bd 476 help
3f7e5815
LB
477 Support for Intel's 80219 and IOP32X (XScale) family of
478 processors.
479
480config ARCH_IOP33X
481 bool "IOP33x-based"
482 depends on MMU
b1b3f49c 483 select ARCH_REQUIRE_GPIOLIB
c750815e 484 select CPU_XSCALE
e9004f50 485 select GPIO_IOP
13a5045d 486 select NEED_RET_TO_USER
3f7e5815 487 select PCI
b1b3f49c 488 select PLAT_IOP
3f7e5815
LB
489 help
490 Support for Intel's IOP33X (XScale) family of processors.
1da177e4 491
3b938be6
RK
492config ARCH_IXP4XX
493 bool "IXP4xx-based"
a4f7e763 494 depends on MMU
58af4a24 495 select ARCH_HAS_DMA_SET_COHERENT_MASK
b1b3f49c 496 select ARCH_REQUIRE_GPIOLIB
51aaf81f 497 select ARCH_SUPPORTS_BIG_ENDIAN
234b6ced 498 select CLKSRC_MMIO
c750815e 499 select CPU_XSCALE
b1b3f49c 500 select DMABOUNCE if PCI
3b938be6 501 select GENERIC_CLOCKEVENTS
0b05da72 502 select MIGHT_HAVE_PCI
c334bc15 503 select NEED_MACH_IO_H
9296d94d 504 select USB_EHCI_BIG_ENDIAN_DESC
171b3f0d 505 select USB_EHCI_BIG_ENDIAN_MMIO
c4713074 506 help
3b938be6 507 Support for Intel's IXP4XX (XScale) family of processors.
c4713074 508
edabd38e
SB
509config ARCH_DOVE
510 bool "Marvell Dove"
edabd38e 511 select ARCH_REQUIRE_GPIOLIB
756b2531 512 select CPU_PJ4
edabd38e 513 select GENERIC_CLOCKEVENTS
0f81bd43 514 select MIGHT_HAVE_PCI
171b3f0d 515 select MVEBU_MBUS
9139acd1
SH
516 select PINCTRL
517 select PINCTRL_DOVE
abcda1dc 518 select PLAT_ORION_LEGACY
edabd38e
SB
519 help
520 Support for the Marvell Dove SoC 88AP510
521
794d15b2
SS
522config ARCH_MV78XX0
523 bool "Marvell MV78xx0"
a8865655 524 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 525 select CPU_FEROCEON
794d15b2 526 select GENERIC_CLOCKEVENTS
171b3f0d 527 select MVEBU_MBUS
b1b3f49c 528 select PCI
abcda1dc 529 select PLAT_ORION_LEGACY
794d15b2
SS
530 help
531 Support for the following Marvell MV78xx0 series SoCs:
532 MV781x0, MV782x0.
533
9dd0b194 534config ARCH_ORION5X
585cf175
TP
535 bool "Marvell Orion"
536 depends on MMU
a8865655 537 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 538 select CPU_FEROCEON
51cbff1d 539 select GENERIC_CLOCKEVENTS
171b3f0d 540 select MVEBU_MBUS
b1b3f49c 541 select PCI
abcda1dc 542 select PLAT_ORION_LEGACY
585cf175 543 help
9dd0b194 544 Support for the following Marvell Orion 5x series SoCs:
d2b2a6bb 545 Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
d323ade1 546 Orion-2 (5281), Orion-1-90 (6183).
585cf175 547
788c9700 548config ARCH_MMP
2f7e8fae 549 bool "Marvell PXA168/910/MMP2"
788c9700 550 depends on MMU
788c9700 551 select ARCH_REQUIRE_GPIOLIB
6d803ba7 552 select CLKDEV_LOOKUP
b1b3f49c 553 select GENERIC_ALLOCATOR
788c9700 554 select GENERIC_CLOCKEVENTS
157d2644 555 select GPIO_PXA
c24b3114 556 select IRQ_DOMAIN
0f374561 557 select MULTI_IRQ_HANDLER
7c8f86a4 558 select PINCTRL
788c9700 559 select PLAT_PXA
0bd86961 560 select SPARSE_IRQ
788c9700 561 help
2f7e8fae 562 Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
788c9700
RK
563
564config ARCH_KS8695
565 bool "Micrel/Kendin KS8695"
98830bc9 566 select ARCH_REQUIRE_GPIOLIB
c7e783d6 567 select CLKSRC_MMIO
b1b3f49c 568 select CPU_ARM922T
c7e783d6 569 select GENERIC_CLOCKEVENTS
b1b3f49c 570 select NEED_MACH_MEMORY_H
788c9700
RK
571 help
572 Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
573 System-on-Chip devices.
574
788c9700
RK
575config ARCH_W90X900
576 bool "Nuvoton W90X900 CPU"
c52d3d68 577 select ARCH_REQUIRE_GPIOLIB
6d803ba7 578 select CLKDEV_LOOKUP
6fa5d5f7 579 select CLKSRC_MMIO
b1b3f49c 580 select CPU_ARM926T
58b5369e 581 select GENERIC_CLOCKEVENTS
788c9700 582 help
a8bc4ead 583 Support for Nuvoton (Winbond logic dept.) ARM9 processor,
584 At present, the w90x900 has been renamed nuc900, regarding
585 the ARM series product line, you can login the following
586 link address to know more.
587
588 <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
589 ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
788c9700 590
93e22567
RK
591config ARCH_LPC32XX
592 bool "NXP LPC32XX"
593 select ARCH_REQUIRE_GPIOLIB
594 select ARM_AMBA
595 select CLKDEV_LOOKUP
596 select CLKSRC_MMIO
597 select CPU_ARM926T
598 select GENERIC_CLOCKEVENTS
599 select HAVE_IDE
93e22567
RK
600 select USE_OF
601 help
602 Support for the NXP LPC32XX family of processors
603
1da177e4 604config ARCH_PXA
2c8086a5 605 bool "PXA2xx/PXA3xx-based"
a4f7e763 606 depends on MMU
b1b3f49c
RK
607 select ARCH_MTD_XIP
608 select ARCH_REQUIRE_GPIOLIB
609 select ARM_CPU_SUSPEND if PM
610 select AUTO_ZRELADDR
6d803ba7 611 select CLKDEV_LOOKUP
234b6ced 612 select CLKSRC_MMIO
6f6caeaa 613 select CLKSRC_OF
981d0f39 614 select GENERIC_CLOCKEVENTS
157d2644 615 select GPIO_PXA
d0ee9f40 616 select HAVE_IDE
d6cf30ca 617 select IRQ_DOMAIN
b1b3f49c 618 select MULTI_IRQ_HANDLER
b1b3f49c
RK
619 select PLAT_PXA
620 select SPARSE_IRQ
f999b8bd 621 help
2c8086a5 622 Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
1da177e4 623
bf98c1ea 624config ARCH_SHMOBILE_LEGACY
0d9fd616 625 bool "Renesas ARM SoCs (non-multiplatform)"
bf98c1ea 626 select ARCH_SHMOBILE
91942d17 627 select ARM_PATCH_PHYS_VIRT if MMU
5e93c6b4 628 select CLKDEV_LOOKUP
0ed82bc9 629 select CPU_V7
b1b3f49c 630 select GENERIC_CLOCKEVENTS
4c3ffffd 631 select HAVE_ARM_SCU if SMP
a894fcc2 632 select HAVE_ARM_TWD if SMP
3b55658a 633 select HAVE_SMP
ce5ea9f3 634 select MIGHT_HAVE_CACHE_L2X0
60f1435c 635 select MULTI_IRQ_HANDLER
ce816fa8 636 select NO_IOPORT_MAP
2cd3c927 637 select PINCTRL
b1b3f49c 638 select PM_GENERIC_DOMAINS if PM
0cdc23df 639 select SH_CLK_CPG
b1b3f49c 640 select SPARSE_IRQ
c793c1b0 641 help
0d9fd616
LP
642 Support for Renesas ARM SoC platforms using a non-multiplatform
643 kernel. This includes the SH-Mobile, R-Mobile, EMMA-Mobile, R-Car
644 and RZ families.
c793c1b0 645
1da177e4
LT
646config ARCH_RPC
647 bool "RiscPC"
648 select ARCH_ACORN
a08b6b79 649 select ARCH_MAY_HAVE_PC_FDC
07f841b7 650 select ARCH_SPARSEMEM_ENABLE
5cfc8ee0 651 select ARCH_USES_GETTIMEOFFSET
fa04e209 652 select CPU_SA110
b1b3f49c 653 select FIQ
d0ee9f40 654 select HAVE_IDE
b1b3f49c
RK
655 select HAVE_PATA_PLATFORM
656 select ISA_DMA_API
c334bc15 657 select NEED_MACH_IO_H
0cdc8b92 658 select NEED_MACH_MEMORY_H
ce816fa8 659 select NO_IOPORT_MAP
b4811bac 660 select VIRT_TO_BUS
1da177e4
LT
661 help
662 On the Acorn Risc-PC, Linux can support the internal IDE disk and
663 CD-ROM interface, serial and parallel port, and the floppy drive.
664
665config ARCH_SA1100
666 bool "SA1100-based"
b1b3f49c
RK
667 select ARCH_MTD_XIP
668 select ARCH_REQUIRE_GPIOLIB
669 select ARCH_SPARSEMEM_ENABLE
670 select CLKDEV_LOOKUP
671 select CLKSRC_MMIO
1937f5b9 672 select CPU_FREQ
b1b3f49c 673 select CPU_SA1100
3e238be2 674 select GENERIC_CLOCKEVENTS
d0ee9f40 675 select HAVE_IDE
1eca42b4 676 select IRQ_DOMAIN
b1b3f49c 677 select ISA
affcab32 678 select MULTI_IRQ_HANDLER
0cdc8b92 679 select NEED_MACH_MEMORY_H
375dec92 680 select SPARSE_IRQ
f999b8bd
MM
681 help
682 Support for StrongARM 11x0 based boards.
1da177e4 683
b130d5c2
KK
684config ARCH_S3C24XX
685 bool "Samsung S3C24XX SoCs"
53650430 686 select ARCH_REQUIRE_GPIOLIB
335cce74 687 select ATAGS
b1b3f49c 688 select CLKDEV_LOOKUP
4280506a 689 select CLKSRC_SAMSUNG_PWM
7f78b6eb 690 select GENERIC_CLOCKEVENTS
880cf071 691 select GPIO_SAMSUNG
20676c15 692 select HAVE_S3C2410_I2C if I2C
b130d5c2 693 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 694 select HAVE_S3C_RTC if RTC_CLASS
17453dd2 695 select MULTI_IRQ_HANDLER
c334bc15 696 select NEED_MACH_IO_H
cd8dc7ae 697 select SAMSUNG_ATAGS
1da177e4 698 help
b130d5c2
KK
699 Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
700 and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
701 (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
702 Samsung SMDK2410 development board (and derivatives).
63b1f51b 703
a08ab637
BD
704config ARCH_S3C64XX
705 bool "Samsung S3C64XX"
b1b3f49c 706 select ARCH_REQUIRE_GPIOLIB
1db0287a 707 select ARM_AMBA
89f0ce72 708 select ARM_VIC
335cce74 709 select ATAGS
b1b3f49c 710 select CLKDEV_LOOKUP
4280506a 711 select CLKSRC_SAMSUNG_PWM
ccecba3c 712 select COMMON_CLK_SAMSUNG
70bacadb 713 select CPU_V6K
04a49b71 714 select GENERIC_CLOCKEVENTS
880cf071 715 select GPIO_SAMSUNG
b1b3f49c
RK
716 select HAVE_S3C2410_I2C if I2C
717 select HAVE_S3C2410_WATCHDOG if WATCHDOG
6700397a 718 select HAVE_TCM
ce816fa8 719 select NO_IOPORT_MAP
b1b3f49c 720 select PLAT_SAMSUNG
4ab75a3f 721 select PM_GENERIC_DOMAINS if PM
b1b3f49c
RK
722 select S3C_DEV_NAND
723 select S3C_GPIO_TRACK
cd8dc7ae 724 select SAMSUNG_ATAGS
6e2d9e93 725 select SAMSUNG_WAKEMASK
88f59738 726 select SAMSUNG_WDT_RESET
a08ab637
BD
727 help
728 Samsung S3C64XX series based systems
729
7c6337e2
KH
730config ARCH_DAVINCI
731 bool "TI DaVinci"
b1b3f49c 732 select ARCH_HAS_HOLES_MEMORYMODEL
dce1115b 733 select ARCH_REQUIRE_GPIOLIB
6d803ba7 734 select CLKDEV_LOOKUP
20e9969b 735 select GENERIC_ALLOCATOR
b1b3f49c 736 select GENERIC_CLOCKEVENTS
dc7ad3b3 737 select GENERIC_IRQ_CHIP
b1b3f49c 738 select HAVE_IDE
3ad7a42d 739 select TI_PRIV_EDMA
689e331f 740 select USE_OF
b1b3f49c 741 select ZONE_DMA
7c6337e2
KH
742 help
743 Support for TI's DaVinci platform.
744
a0694861
TL
745config ARCH_OMAP1
746 bool "TI OMAP1"
00a36698 747 depends on MMU
9af915da 748 select ARCH_HAS_HOLES_MEMORYMODEL
a0694861 749 select ARCH_OMAP
21f47fbc 750 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 751 select CLKDEV_LOOKUP
d6e15d78 752 select CLKSRC_MMIO
b1b3f49c 753 select GENERIC_CLOCKEVENTS
a0694861 754 select GENERIC_IRQ_CHIP
a0694861
TL
755 select HAVE_IDE
756 select IRQ_DOMAIN
757 select NEED_MACH_IO_H if PCCARD
758 select NEED_MACH_MEMORY_H
21f47fbc 759 help
a0694861 760 Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
02c981c0 761
1da177e4
LT
762endchoice
763
387798b3
RH
764menu "Multiple platform selection"
765 depends on ARCH_MULTIPLATFORM
766
767comment "CPU Core family selection"
768
f8afae40
AB
769config ARCH_MULTI_V4
770 bool "ARMv4 based platforms (FA526)"
771 depends on !ARCH_MULTI_V6_V7
772 select ARCH_MULTI_V4_V5
773 select CPU_FA526
774
387798b3
RH
775config ARCH_MULTI_V4T
776 bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
387798b3 777 depends on !ARCH_MULTI_V6_V7
b1b3f49c 778 select ARCH_MULTI_V4_V5
24e860fb
AB
779 select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \
780 CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \
781 CPU_ARM925T || CPU_ARM940T)
387798b3
RH
782
783config ARCH_MULTI_V5
784 bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
387798b3 785 depends on !ARCH_MULTI_V6_V7
b1b3f49c 786 select ARCH_MULTI_V4_V5
12567bbd 787 select CPU_ARM926T if !(CPU_ARM946E || CPU_ARM1020 || \
24e860fb
AB
788 CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \
789 CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON)
387798b3
RH
790
791config ARCH_MULTI_V4_V5
792 bool
793
794config ARCH_MULTI_V6
8dda05cc 795 bool "ARMv6 based platforms (ARM11)"
387798b3 796 select ARCH_MULTI_V6_V7
42f4754a 797 select CPU_V6K
387798b3
RH
798
799config ARCH_MULTI_V7
8dda05cc 800 bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
387798b3
RH
801 default y
802 select ARCH_MULTI_V6_V7
b1b3f49c 803 select CPU_V7
90bc8ac7 804 select HAVE_SMP
387798b3
RH
805
806config ARCH_MULTI_V6_V7
807 bool
9352b05b 808 select MIGHT_HAVE_CACHE_L2X0
387798b3
RH
809
810config ARCH_MULTI_CPU_AUTO
811 def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
812 select ARCH_MULTI_V5
813
814endmenu
815
05e2a3de
RH
816config ARCH_VIRT
817 bool "Dummy Virtual Machine" if ARCH_MULTI_V7
4b8b5f25 818 select ARM_AMBA
05e2a3de 819 select ARM_GIC
05e2a3de 820 select ARM_PSCI
4b8b5f25 821 select HAVE_ARM_ARCH_TIMER
05e2a3de 822
ccf50e23
RK
823#
824# This is sorted alphabetically by mach-* pathname. However, plat-*
825# Kconfigs may be included either alphabetically (according to the
826# plat- suffix) or along side the corresponding mach-* source.
827#
3e93a22b
GC
828source "arch/arm/mach-mvebu/Kconfig"
829
445d9b30
TZ
830source "arch/arm/mach-alpine/Kconfig"
831
d9bfc86d
OR
832source "arch/arm/mach-asm9260/Kconfig"
833
95b8f20f
RK
834source "arch/arm/mach-at91/Kconfig"
835
1d22924e
AB
836source "arch/arm/mach-axxia/Kconfig"
837
8ac49e04
CD
838source "arch/arm/mach-bcm/Kconfig"
839
1c37fa10
SH
840source "arch/arm/mach-berlin/Kconfig"
841
1da177e4
LT
842source "arch/arm/mach-clps711x/Kconfig"
843
d94f944e
AV
844source "arch/arm/mach-cns3xxx/Kconfig"
845
95b8f20f
RK
846source "arch/arm/mach-davinci/Kconfig"
847
df8d742e
BS
848source "arch/arm/mach-digicolor/Kconfig"
849
95b8f20f
RK
850source "arch/arm/mach-dove/Kconfig"
851
e7736d47
LB
852source "arch/arm/mach-ep93xx/Kconfig"
853
1da177e4
LT
854source "arch/arm/mach-footbridge/Kconfig"
855
59d3a193
PZ
856source "arch/arm/mach-gemini/Kconfig"
857
387798b3
RH
858source "arch/arm/mach-highbank/Kconfig"
859
389ee0c2
HZ
860source "arch/arm/mach-hisi/Kconfig"
861
1da177e4
LT
862source "arch/arm/mach-integrator/Kconfig"
863
3f7e5815
LB
864source "arch/arm/mach-iop32x/Kconfig"
865
866source "arch/arm/mach-iop33x/Kconfig"
1da177e4 867
285f5fa7
DW
868source "arch/arm/mach-iop13xx/Kconfig"
869
1da177e4
LT
870source "arch/arm/mach-ixp4xx/Kconfig"
871
828989ad
SS
872source "arch/arm/mach-keystone/Kconfig"
873
95b8f20f
RK
874source "arch/arm/mach-ks8695/Kconfig"
875
3b8f5030
CC
876source "arch/arm/mach-meson/Kconfig"
877
17723fd3
JJ
878source "arch/arm/mach-moxart/Kconfig"
879
794d15b2
SS
880source "arch/arm/mach-mv78xx0/Kconfig"
881
3995eb82 882source "arch/arm/mach-imx/Kconfig"
1da177e4 883
f682a218
MB
884source "arch/arm/mach-mediatek/Kconfig"
885
1d3f33d5
SG
886source "arch/arm/mach-mxs/Kconfig"
887
95b8f20f 888source "arch/arm/mach-netx/Kconfig"
49cbe786 889
95b8f20f 890source "arch/arm/mach-nomadik/Kconfig"
95b8f20f 891
9851ca57
DT
892source "arch/arm/mach-nspire/Kconfig"
893
d48af15e
TL
894source "arch/arm/plat-omap/Kconfig"
895
896source "arch/arm/mach-omap1/Kconfig"
1da177e4 897
1dbae815
TL
898source "arch/arm/mach-omap2/Kconfig"
899
9dd0b194 900source "arch/arm/mach-orion5x/Kconfig"
585cf175 901
387798b3
RH
902source "arch/arm/mach-picoxcell/Kconfig"
903
95b8f20f
RK
904source "arch/arm/mach-pxa/Kconfig"
905source "arch/arm/plat-pxa/Kconfig"
585cf175 906
95b8f20f
RK
907source "arch/arm/mach-mmp/Kconfig"
908
8fc1b0f8
KG
909source "arch/arm/mach-qcom/Kconfig"
910
95b8f20f
RK
911source "arch/arm/mach-realview/Kconfig"
912
d63dc051
HS
913source "arch/arm/mach-rockchip/Kconfig"
914
95b8f20f 915source "arch/arm/mach-sa1100/Kconfig"
edabd38e 916
387798b3
RH
917source "arch/arm/mach-socfpga/Kconfig"
918
a7ed099f 919source "arch/arm/mach-spear/Kconfig"
a21765a7 920
65ebcc11
SK
921source "arch/arm/mach-sti/Kconfig"
922
85fd6d63 923source "arch/arm/mach-s3c24xx/Kconfig"
1da177e4 924
431107ea 925source "arch/arm/mach-s3c64xx/Kconfig"
a08ab637 926
170f4e42
KK
927source "arch/arm/mach-s5pv210/Kconfig"
928
83014579 929source "arch/arm/mach-exynos/Kconfig"
e509b289 930source "arch/arm/plat-samsung/Kconfig"
cc0e72b8 931
882d01f9 932source "arch/arm/mach-shmobile/Kconfig"
52c543f9 933
3b52634f
MR
934source "arch/arm/mach-sunxi/Kconfig"
935
156a0997
BS
936source "arch/arm/mach-prima2/Kconfig"
937
c5f80065
EG
938source "arch/arm/mach-tegra/Kconfig"
939
95b8f20f 940source "arch/arm/mach-u300/Kconfig"
1da177e4 941
95b8f20f 942source "arch/arm/mach-ux500/Kconfig"
1da177e4
LT
943
944source "arch/arm/mach-versatile/Kconfig"
945
ceade897 946source "arch/arm/mach-vexpress/Kconfig"
420c34e4 947source "arch/arm/plat-versatile/Kconfig"
ceade897 948
6f35f9a9
TP
949source "arch/arm/mach-vt8500/Kconfig"
950
7ec80ddf 951source "arch/arm/mach-w90x900/Kconfig"
952
9a45eb69
JC
953source "arch/arm/mach-zynq/Kconfig"
954
1da177e4
LT
955# Definitions to make life easier
956config ARCH_ACORN
957 bool
958
7ae1f7ec
LB
959config PLAT_IOP
960 bool
469d3044 961 select GENERIC_CLOCKEVENTS
7ae1f7ec 962
69b02f6a
LB
963config PLAT_ORION
964 bool
bfe45e0b 965 select CLKSRC_MMIO
b1b3f49c 966 select COMMON_CLK
dc7ad3b3 967 select GENERIC_IRQ_CHIP
278b45b0 968 select IRQ_DOMAIN
69b02f6a 969
abcda1dc
TP
970config PLAT_ORION_LEGACY
971 bool
972 select PLAT_ORION
973
bd5ce433
EM
974config PLAT_PXA
975 bool
976
f4b8b319
RK
977config PLAT_VERSATILE
978 bool
979
e3887714
RK
980config ARM_TIMER_SP804
981 bool
bfe45e0b 982 select CLKSRC_MMIO
7a0eca71 983 select CLKSRC_OF if OF
e3887714 984
d9a1beaa
AC
985source "arch/arm/firmware/Kconfig"
986
1da177e4
LT
987source arch/arm/mm/Kconfig
988
afe4b25e 989config IWMMXT
d93003e8
SH
990 bool "Enable iWMMXt support"
991 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 || CPU_PJ4B
992 default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 || CPU_PJ4B
afe4b25e
LB
993 help
994 Enable support for iWMMXt context switching at run time if
995 running on a CPU that supports it.
996
52108641 997config MULTI_IRQ_HANDLER
998 bool
999 help
1000 Allow each machine to specify it's own IRQ handler at run time.
1001
3b93e7b0
HC
1002if !MMU
1003source "arch/arm/Kconfig-nommu"
1004endif
1005
3e0a07f8
GC
1006config PJ4B_ERRATA_4742
1007 bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation"
1008 depends on CPU_PJ4B && MACH_ARMADA_370
1009 default y
1010 help
1011 When coming out of either a Wait for Interrupt (WFI) or a Wait for
1012 Event (WFE) IDLE states, a specific timing sensitivity exists between
1013 the retiring WFI/WFE instructions and the newly issued subsequent
1014 instructions. This sensitivity can result in a CPU hang scenario.
1015 Workaround:
1016 The software must insert either a Data Synchronization Barrier (DSB)
1017 or Data Memory Barrier (DMB) command immediately after the WFI/WFE
1018 instruction
1019
f0c4b8d6
WD
1020config ARM_ERRATA_326103
1021 bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
1022 depends on CPU_V6
1023 help
1024 Executing a SWP instruction to read-only memory does not set bit 11
1025 of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
1026 treat the access as a read, preventing a COW from occurring and
1027 causing the faulting task to livelock.
1028
9cba3ccc
CM
1029config ARM_ERRATA_411920
1030 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
e399b1a4 1031 depends on CPU_V6 || CPU_V6K
9cba3ccc
CM
1032 help
1033 Invalidation of the Instruction Cache operation can
1034 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
1035 It does not affect the MPCore. This option enables the ARM Ltd.
1036 recommended workaround.
1037
7ce236fc
CM
1038config ARM_ERRATA_430973
1039 bool "ARM errata: Stale prediction on replaced interworking branch"
1040 depends on CPU_V7
1041 help
1042 This option enables the workaround for the 430973 Cortex-A8
79403cda 1043 r1p* erratum. If a code sequence containing an ARM/Thumb
7ce236fc
CM
1044 interworking branch is replaced with another code sequence at the
1045 same virtual address, whether due to self-modifying code or virtual
1046 to physical address re-mapping, Cortex-A8 does not recover from the
1047 stale interworking branch prediction. This results in Cortex-A8
1048 executing the new code sequence in the incorrect ARM or Thumb state.
1049 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
1050 and also flushes the branch target cache at every context switch.
1051 Note that setting specific bits in the ACTLR register may not be
1052 available in non-secure mode.
1053
855c551f
CM
1054config ARM_ERRATA_458693
1055 bool "ARM errata: Processor deadlock when a false hazard is created"
1056 depends on CPU_V7
62e4d357 1057 depends on !ARCH_MULTIPLATFORM
855c551f
CM
1058 help
1059 This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1060 erratum. For very specific sequences of memory operations, it is
1061 possible for a hazard condition intended for a cache line to instead
1062 be incorrectly associated with a different cache line. This false
1063 hazard might then cause a processor deadlock. The workaround enables
1064 the L1 caching of the NEON accesses and disables the PLD instruction
1065 in the ACTLR register. Note that setting specific bits in the ACTLR
1066 register may not be available in non-secure mode.
1067
0516e464
CM
1068config ARM_ERRATA_460075
1069 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
1070 depends on CPU_V7
62e4d357 1071 depends on !ARCH_MULTIPLATFORM
0516e464
CM
1072 help
1073 This option enables the workaround for the 460075 Cortex-A8 (r2p0)
1074 erratum. Any asynchronous access to the L2 cache may encounter a
1075 situation in which recent store transactions to the L2 cache are lost
1076 and overwritten with stale memory contents from external memory. The
1077 workaround disables the write-allocate mode for the L2 cache via the
1078 ACTLR register. Note that setting specific bits in the ACTLR register
1079 may not be available in non-secure mode.
1080
9f05027c
WD
1081config ARM_ERRATA_742230
1082 bool "ARM errata: DMB operation may be faulty"
1083 depends on CPU_V7 && SMP
62e4d357 1084 depends on !ARCH_MULTIPLATFORM
9f05027c
WD
1085 help
1086 This option enables the workaround for the 742230 Cortex-A9
1087 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
1088 between two write operations may not ensure the correct visibility
1089 ordering of the two writes. This workaround sets a specific bit in
1090 the diagnostic register of the Cortex-A9 which causes the DMB
1091 instruction to behave as a DSB, ensuring the correct behaviour of
1092 the two writes.
1093
a672e99b
WD
1094config ARM_ERRATA_742231
1095 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1096 depends on CPU_V7 && SMP
62e4d357 1097 depends on !ARCH_MULTIPLATFORM
a672e99b
WD
1098 help
1099 This option enables the workaround for the 742231 Cortex-A9
1100 (r2p0..r2p2) erratum. Under certain conditions, specific to the
1101 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1102 accessing some data located in the same cache line, may get corrupted
1103 data due to bad handling of the address hazard when the line gets
1104 replaced from one of the CPUs at the same time as another CPU is
1105 accessing it. This workaround sets specific bits in the diagnostic
1106 register of the Cortex-A9 which reduces the linefill issuing
1107 capabilities of the processor.
1108
69155794
JM
1109config ARM_ERRATA_643719
1110 bool "ARM errata: LoUIS bit field in CLIDR register is incorrect"
1111 depends on CPU_V7 && SMP
e5a5de44 1112 default y
69155794
JM
1113 help
1114 This option enables the workaround for the 643719 Cortex-A9 (prior to
1115 r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR
1116 register returns zero when it should return one. The workaround
1117 corrects this value, ensuring cache maintenance operations which use
1118 it behave as intended and avoiding data corruption.
1119
cdf357f1
WD
1120config ARM_ERRATA_720789
1121 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
e66dc745 1122 depends on CPU_V7
cdf357f1
WD
1123 help
1124 This option enables the workaround for the 720789 Cortex-A9 (prior to
1125 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1126 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1127 As a consequence of this erratum, some TLB entries which should be
1128 invalidated are not, resulting in an incoherency in the system page
1129 tables. The workaround changes the TLB flushing routines to invalidate
1130 entries regardless of the ASID.
475d92fc
WD
1131
1132config ARM_ERRATA_743622
1133 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1134 depends on CPU_V7
62e4d357 1135 depends on !ARCH_MULTIPLATFORM
475d92fc
WD
1136 help
1137 This option enables the workaround for the 743622 Cortex-A9
efbc74ac 1138 (r2p*) erratum. Under very rare conditions, a faulty
475d92fc
WD
1139 optimisation in the Cortex-A9 Store Buffer may lead to data
1140 corruption. This workaround sets a specific bit in the diagnostic
1141 register of the Cortex-A9 which disables the Store Buffer
1142 optimisation, preventing the defect from occurring. This has no
1143 visible impact on the overall performance or power consumption of the
1144 processor.
1145
9a27c27c
WD
1146config ARM_ERRATA_751472
1147 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
ba90c516 1148 depends on CPU_V7
62e4d357 1149 depends on !ARCH_MULTIPLATFORM
9a27c27c
WD
1150 help
1151 This option enables the workaround for the 751472 Cortex-A9 (prior
1152 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
1153 completion of a following broadcasted operation if the second
1154 operation is received by a CPU before the ICIALLUIS has completed,
1155 potentially leading to corrupted entries in the cache or TLB.
1156
fcbdc5fe
WD
1157config ARM_ERRATA_754322
1158 bool "ARM errata: possible faulty MMU translations following an ASID switch"
1159 depends on CPU_V7
1160 help
1161 This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1162 r3p*) erratum. A speculative memory access may cause a page table walk
1163 which starts prior to an ASID switch but completes afterwards. This
1164 can populate the micro-TLB with a stale entry which may be hit with
1165 the new ASID. This workaround places two dsb instructions in the mm
1166 switching code so that no page table walks can cross the ASID switch.
1167
5dab26af
WD
1168config ARM_ERRATA_754327
1169 bool "ARM errata: no automatic Store Buffer drain"
1170 depends on CPU_V7 && SMP
1171 help
1172 This option enables the workaround for the 754327 Cortex-A9 (prior to
1173 r2p0) erratum. The Store Buffer does not have any automatic draining
1174 mechanism and therefore a livelock may occur if an external agent
1175 continuously polls a memory location waiting to observe an update.
1176 This workaround defines cpu_relax() as smp_mb(), preventing correctly
1177 written polling loops from denying visibility of updates to memory.
1178
145e10e1
CM
1179config ARM_ERRATA_364296
1180 bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
fd832478 1181 depends on CPU_V6
145e10e1
CM
1182 help
1183 This options enables the workaround for the 364296 ARM1136
1184 r0p2 erratum (possible cache data corruption with
1185 hit-under-miss enabled). It sets the undocumented bit 31 in
1186 the auxiliary control register and the FI bit in the control
1187 register, thus disabling hit-under-miss without putting the
1188 processor into full low interrupt latency mode. ARM11MPCore
1189 is not affected.
1190
f630c1bd
WD
1191config ARM_ERRATA_764369
1192 bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1193 depends on CPU_V7 && SMP
1194 help
1195 This option enables the workaround for erratum 764369
1196 affecting Cortex-A9 MPCore with two or more processors (all
1197 current revisions). Under certain timing circumstances, a data
1198 cache line maintenance operation by MVA targeting an Inner
1199 Shareable memory region may fail to proceed up to either the
1200 Point of Coherency or to the Point of Unification of the
1201 system. This workaround adds a DSB instruction before the
1202 relevant cache maintenance functions and sets a specific bit
1203 in the diagnostic control register of the SCU.
1204
7253b85c
SH
1205config ARM_ERRATA_775420
1206 bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
1207 depends on CPU_V7
1208 help
1209 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
1210 r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
1211 operation aborts with MMU exception, it might cause the processor
1212 to deadlock. This workaround puts DSB before executing ISB if
1213 an abort may occur on cache maintenance.
1214
93dc6887
CM
1215config ARM_ERRATA_798181
1216 bool "ARM errata: TLBI/DSB failure on Cortex-A15"
1217 depends on CPU_V7 && SMP
1218 help
1219 On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
1220 adequately shooting down all use of the old entries. This
1221 option enables the Linux kernel workaround for this erratum
1222 which sends an IPI to the CPUs that are running the same ASID
1223 as the one being invalidated.
1224
84b6504f
WD
1225config ARM_ERRATA_773022
1226 bool "ARM errata: incorrect instructions may be executed from loop buffer"
1227 depends on CPU_V7
1228 help
1229 This option enables the workaround for the 773022 Cortex-A15
1230 (up to r0p4) erratum. In certain rare sequences of code, the
1231 loop buffer may deliver incorrect instructions. This
1232 workaround disables the loop buffer to avoid the erratum.
1233
1da177e4
LT
1234endmenu
1235
1236source "arch/arm/common/Kconfig"
1237
1da177e4
LT
1238menu "Bus support"
1239
1da177e4
LT
1240config ISA
1241 bool
1da177e4
LT
1242 help
1243 Find out whether you have ISA slots on your motherboard. ISA is the
1244 name of a bus system, i.e. the way the CPU talks to the other stuff
1245 inside your box. Other bus systems are PCI, EISA, MicroChannel
1246 (MCA) or VESA. ISA is an older system, now being displaced by PCI;
1247 newer boards don't support it. If you have ISA, say Y, otherwise N.
1248
065909b9 1249# Select ISA DMA controller support
1da177e4
LT
1250config ISA_DMA
1251 bool
065909b9 1252 select ISA_DMA_API
1da177e4 1253
065909b9 1254# Select ISA DMA interface
5cae841b
AV
1255config ISA_DMA_API
1256 bool
5cae841b 1257
1da177e4 1258config PCI
0b05da72 1259 bool "PCI support" if MIGHT_HAVE_PCI
1da177e4
LT
1260 help
1261 Find out whether you have a PCI motherboard. PCI is the name of a
1262 bus system, i.e. the way the CPU talks to the other stuff inside
1263 your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
1264 VESA. If you have PCI, say Y, otherwise N.
1265
52882173
AV
1266config PCI_DOMAINS
1267 bool
1268 depends on PCI
1269
8c7d1474
LP
1270config PCI_DOMAINS_GENERIC
1271 def_bool PCI_DOMAINS
1272
b080ac8a
MRJ
1273config PCI_NANOENGINE
1274 bool "BSE nanoEngine PCI support"
1275 depends on SA1100_NANOENGINE
1276 help
1277 Enable PCI on the BSE nanoEngine board.
1278
36e23590
MW
1279config PCI_SYSCALL
1280 def_bool PCI
1281
a0113a99
MR
1282config PCI_HOST_ITE8152
1283 bool
1284 depends on PCI && MACH_ARMCORE
1285 default y
1286 select DMABOUNCE
1287
1da177e4 1288source "drivers/pci/Kconfig"
3f06d157 1289source "drivers/pci/pcie/Kconfig"
1da177e4
LT
1290
1291source "drivers/pcmcia/Kconfig"
1292
1293endmenu
1294
1295menu "Kernel Features"
1296
3b55658a
DM
1297config HAVE_SMP
1298 bool
1299 help
1300 This option should be selected by machines which have an SMP-
1301 capable CPU.
1302
1303 The only effect of this option is to make the SMP-related
1304 options available to the user for configuration.
1305
1da177e4 1306config SMP
bb2d8130 1307 bool "Symmetric Multi-Processing"
fbb4ddac 1308 depends on CPU_V6K || CPU_V7
bc28248e 1309 depends on GENERIC_CLOCKEVENTS
3b55658a 1310 depends on HAVE_SMP
801bb21c 1311 depends on MMU || ARM_MPU
1da177e4
LT
1312 help
1313 This enables support for systems with more than one CPU. If you have
4a474157
RG
1314 a system with only one CPU, say N. If you have a system with more
1315 than one CPU, say Y.
1da177e4 1316
4a474157 1317 If you say N here, the kernel will run on uni- and multiprocessor
1da177e4 1318 machines, but will use only one CPU of a multiprocessor machine. If
4a474157
RG
1319 you say Y here, the kernel will run on many, but not all,
1320 uniprocessor machines. On a uniprocessor machine, the kernel
1321 will run faster if you say N here.
1da177e4 1322
395cf969 1323 See also <file:Documentation/x86/i386/IO-APIC.txt>,
1da177e4 1324 <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
50a23e6e 1325 <http://tldp.org/HOWTO/SMP-HOWTO.html>.
1da177e4
LT
1326
1327 If you don't know what to do here, say N.
1328
f00ec48f 1329config SMP_ON_UP
5744ff43 1330 bool "Allow booting SMP kernel on uniprocessor systems"
801bb21c 1331 depends on SMP && !XIP_KERNEL && MMU
f00ec48f
RK
1332 default y
1333 help
1334 SMP kernels contain instructions which fail on non-SMP processors.
1335 Enabling this option allows the kernel to modify itself to make
1336 these instructions safe. Disabling it allows about 1K of space
1337 savings.
1338
1339 If you don't know what to do here, say Y.
1340
c9018aab
VG
1341config ARM_CPU_TOPOLOGY
1342 bool "Support cpu topology definition"
1343 depends on SMP && CPU_V7
1344 default y
1345 help
1346 Support ARM cpu topology definition. The MPIDR register defines
1347 affinity between processors which is then used to describe the cpu
1348 topology of an ARM System.
1349
1350config SCHED_MC
1351 bool "Multi-core scheduler support"
1352 depends on ARM_CPU_TOPOLOGY
1353 help
1354 Multi-core scheduler support improves the CPU scheduler's decision
1355 making when dealing with multi-core CPU chips at a cost of slightly
1356 increased overhead in some places. If unsure say N here.
1357
1358config SCHED_SMT
1359 bool "SMT scheduler support"
1360 depends on ARM_CPU_TOPOLOGY
1361 help
1362 Improves the CPU scheduler's decision making when dealing with
1363 MultiThreading at a cost of slightly increased overhead in some
1364 places. If unsure say N here.
1365
a8cbcd92
RK
1366config HAVE_ARM_SCU
1367 bool
a8cbcd92
RK
1368 help
1369 This option enables support for the ARM system coherency unit
1370
8a4da6e3 1371config HAVE_ARM_ARCH_TIMER
022c03a2
MZ
1372 bool "Architected timer support"
1373 depends on CPU_V7
8a4da6e3 1374 select ARM_ARCH_TIMER
0c403462 1375 select GENERIC_CLOCKEVENTS
022c03a2
MZ
1376 help
1377 This option enables support for the ARM architected timer
1378
f32f4ce2
RK
1379config HAVE_ARM_TWD
1380 bool
1381 depends on SMP
da4a686a 1382 select CLKSRC_OF if OF
f32f4ce2
RK
1383 help
1384 This options enables support for the ARM timer and watchdog unit
1385
e8db288e
NP
1386config MCPM
1387 bool "Multi-Cluster Power Management"
1388 depends on CPU_V7 && SMP
1389 help
1390 This option provides the common power management infrastructure
1391 for (multi-)cluster based systems, such as big.LITTLE based
1392 systems.
1393
ebf4a5c5
HZ
1394config MCPM_QUAD_CLUSTER
1395 bool
1396 depends on MCPM
1397 help
1398 To avoid wasting resources unnecessarily, MCPM only supports up
1399 to 2 clusters by default.
1400 Platforms with 3 or 4 clusters that use MCPM must select this
1401 option to allow the additional clusters to be managed.
1402
1c33be57
NP
1403config BIG_LITTLE
1404 bool "big.LITTLE support (Experimental)"
1405 depends on CPU_V7 && SMP
1406 select MCPM
1407 help
1408 This option enables support selections for the big.LITTLE
1409 system architecture.
1410
1411config BL_SWITCHER
1412 bool "big.LITTLE switcher support"
1413 depends on BIG_LITTLE && MCPM && HOTPLUG_CPU
1c33be57 1414 select ARM_CPU_SUSPEND
51aaf81f 1415 select CPU_PM
1c33be57
NP
1416 help
1417 The big.LITTLE "switcher" provides the core functionality to
1418 transparently handle transition between a cluster of A15's
1419 and a cluster of A7's in a big.LITTLE system.
1420
b22537c6
NP
1421config BL_SWITCHER_DUMMY_IF
1422 tristate "Simple big.LITTLE switcher user interface"
1423 depends on BL_SWITCHER && DEBUG_KERNEL
1424 help
1425 This is a simple and dummy char dev interface to control
1426 the big.LITTLE switcher core code. It is meant for
1427 debugging purposes only.
1428
8d5796d2
LB
1429choice
1430 prompt "Memory split"
006fa259 1431 depends on MMU
8d5796d2
LB
1432 default VMSPLIT_3G
1433 help
1434 Select the desired split between kernel and user memory.
1435
1436 If you are not absolutely sure what you are doing, leave this
1437 option alone!
1438
1439 config VMSPLIT_3G
1440 bool "3G/1G user/kernel split"
1441 config VMSPLIT_2G
1442 bool "2G/2G user/kernel split"
1443 config VMSPLIT_1G
1444 bool "1G/3G user/kernel split"
1445endchoice
1446
1447config PAGE_OFFSET
1448 hex
006fa259 1449 default PHYS_OFFSET if !MMU
8d5796d2
LB
1450 default 0x40000000 if VMSPLIT_1G
1451 default 0x80000000 if VMSPLIT_2G
1452 default 0xC0000000
1453
1da177e4
LT
1454config NR_CPUS
1455 int "Maximum number of CPUs (2-32)"
1456 range 2 32
1457 depends on SMP
1458 default "4"
1459
a054a811 1460config HOTPLUG_CPU
00b7dede 1461 bool "Support for hot-pluggable CPUs"
40b31360 1462 depends on SMP
a054a811
RK
1463 help
1464 Say Y here to experiment with turning CPUs off and on. CPUs
1465 can be controlled through /sys/devices/system/cpu.
1466
2bdd424f
WD
1467config ARM_PSCI
1468 bool "Support for the ARM Power State Coordination Interface (PSCI)"
1469 depends on CPU_V7
1470 help
1471 Say Y here if you want Linux to communicate with system firmware
1472 implementing the PSCI specification for CPU-centric power
1473 management operations described in ARM document number ARM DEN
1474 0022A ("Power State Coordination Interface System Software on
1475 ARM processors").
1476
2a6ad871
MR
1477# The GPIO number here must be sorted by descending number. In case of
1478# a multiplatform kernel, we just want the highest value required by the
1479# selected platforms.
44986ab0
PDSN
1480config ARCH_NR_GPIO
1481 int
6a4d8f36 1482 default 1024 if ARCH_SHMOBILE || ARCH_TEGRA || ARCH_ZYNQ
aa42587a
TF
1483 default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || \
1484 SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX || ARCH_S5PV210
eb171a99 1485 default 416 if ARCH_SUNXI
06b851e5 1486 default 392 if ARCH_U8500
01bb914c 1487 default 352 if ARCH_VT8500
7b5da4c3 1488 default 288 if ARCH_ROCKCHIP
2a6ad871 1489 default 264 if MACH_H4700
44986ab0
PDSN
1490 default 0
1491 help
1492 Maximum number of GPIOs in the system.
1493
1494 If unsure, leave the default value.
1495
d45a398f 1496source kernel/Kconfig.preempt
1da177e4 1497
c9218b16 1498config HZ_FIXED
f8065813 1499 int
070b8b43 1500 default 200 if ARCH_EBSA110 || ARCH_S3C24XX || \
a73ddc61 1501 ARCH_S5PV210 || ARCH_EXYNOS4
1164f672 1502 default 128 if SOC_AT91RM9200
bf98c1ea 1503 default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE_LEGACY
47d84682 1504 default 0
c9218b16
RK
1505
1506choice
47d84682 1507 depends on HZ_FIXED = 0
c9218b16
RK
1508 prompt "Timer frequency"
1509
1510config HZ_100
1511 bool "100 Hz"
1512
1513config HZ_200
1514 bool "200 Hz"
1515
1516config HZ_250
1517 bool "250 Hz"
1518
1519config HZ_300
1520 bool "300 Hz"
1521
1522config HZ_500
1523 bool "500 Hz"
1524
1525config HZ_1000
1526 bool "1000 Hz"
1527
1528endchoice
1529
1530config HZ
1531 int
47d84682 1532 default HZ_FIXED if HZ_FIXED != 0
c9218b16
RK
1533 default 100 if HZ_100
1534 default 200 if HZ_200
1535 default 250 if HZ_250
1536 default 300 if HZ_300
1537 default 500 if HZ_500
1538 default 1000
1539
1540config SCHED_HRTICK
1541 def_bool HIGH_RES_TIMERS
f8065813 1542
16c79651 1543config THUMB2_KERNEL
bc7dea00 1544 bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
4477ca45 1545 depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K
bc7dea00 1546 default y if CPU_THUMBONLY
16c79651
CM
1547 select AEABI
1548 select ARM_ASM_UNIFIED
89bace65 1549 select ARM_UNWIND
16c79651
CM
1550 help
1551 By enabling this option, the kernel will be compiled in
1552 Thumb-2 mode. A compiler/assembler that understand the unified
1553 ARM-Thumb syntax is needed.
1554
1555 If unsure, say N.
1556
6f685c5c
DM
1557config THUMB2_AVOID_R_ARM_THM_JUMP11
1558 bool "Work around buggy Thumb-2 short branch relocations in gas"
1559 depends on THUMB2_KERNEL && MODULES
1560 default y
1561 help
1562 Various binutils versions can resolve Thumb-2 branches to
1563 locally-defined, preemptible global symbols as short-range "b.n"
1564 branch instructions.
1565
1566 This is a problem, because there's no guarantee the final
1567 destination of the symbol, or any candidate locations for a
1568 trampoline, are within range of the branch. For this reason, the
1569 kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
1570 relocation in modules at all, and it makes little sense to add
1571 support.
1572
1573 The symptom is that the kernel fails with an "unsupported
1574 relocation" error when loading some modules.
1575
1576 Until fixed tools are available, passing
1577 -fno-optimize-sibling-calls to gcc should prevent gcc generating
1578 code which hits this problem, at the cost of a bit of extra runtime
1579 stack usage in some cases.
1580
1581 The problem is described in more detail at:
1582 https://bugs.launchpad.net/binutils-linaro/+bug/725126
1583
1584 Only Thumb-2 kernels are affected.
1585
1586 Unless you are sure your tools don't have this problem, say Y.
1587
0becb088
CM
1588config ARM_ASM_UNIFIED
1589 bool
1590
704bdda0
NP
1591config AEABI
1592 bool "Use the ARM EABI to compile the kernel"
1593 help
1594 This option allows for the kernel to be compiled using the latest
1595 ARM ABI (aka EABI). This is only useful if you are using a user
1596 space environment that is also compiled with EABI.
1597
1598 Since there are major incompatibilities between the legacy ABI and
1599 EABI, especially with regard to structure member alignment, this
1600 option also changes the kernel syscall calling convention to
1601 disambiguate both ABIs and allow for backward compatibility support
1602 (selected with CONFIG_OABI_COMPAT).
1603
1604 To use this you need GCC version 4.0.0 or later.
1605
6c90c872 1606config OABI_COMPAT
a73a3ff1 1607 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
d6f94fa0 1608 depends on AEABI && !THUMB2_KERNEL
6c90c872
NP
1609 help
1610 This option preserves the old syscall interface along with the
1611 new (ARM EABI) one. It also provides a compatibility layer to
1612 intercept syscalls that have structure arguments which layout
1613 in memory differs between the legacy ABI and the new ARM EABI
1614 (only for non "thumb" binaries). This option adds a tiny
1615 overhead to all syscalls and produces a slightly larger kernel.
91702175
KC
1616
1617 The seccomp filter system will not be available when this is
1618 selected, since there is no way yet to sensibly distinguish
1619 between calling conventions during filtering.
1620
6c90c872
NP
1621 If you know you'll be using only pure EABI user space then you
1622 can say N here. If this option is not selected and you attempt
1623 to execute a legacy ABI binary then the result will be
1624 UNPREDICTABLE (in fact it can be predicted that it won't work
b02f8467 1625 at all). If in doubt say N.
6c90c872 1626
eb33575c 1627config ARCH_HAS_HOLES_MEMORYMODEL
e80d6a24 1628 bool
e80d6a24 1629
05944d74
RK
1630config ARCH_SPARSEMEM_ENABLE
1631 bool
1632
07a2f737
RK
1633config ARCH_SPARSEMEM_DEFAULT
1634 def_bool ARCH_SPARSEMEM_ENABLE
1635
05944d74 1636config ARCH_SELECT_MEMORY_MODEL
be370302 1637 def_bool ARCH_SPARSEMEM_ENABLE
c80d79d7 1638
7b7bf499
WD
1639config HAVE_ARCH_PFN_VALID
1640 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
1641
b8cd51af
SC
1642config HAVE_GENERIC_RCU_GUP
1643 def_bool y
1644 depends on ARM_LPAE
1645
053a96ca 1646config HIGHMEM
e8db89a2
RK
1647 bool "High Memory Support"
1648 depends on MMU
053a96ca
NP
1649 help
1650 The address space of ARM processors is only 4 Gigabytes large
1651 and it has to accommodate user address space, kernel address
1652 space as well as some memory mapped IO. That means that, if you
1653 have a large amount of physical memory and/or IO, not all of the
1654 memory can be "permanently mapped" by the kernel. The physical
1655 memory that is not permanently mapped is called "high memory".
1656
1657 Depending on the selected kernel/user memory split, minimum
1658 vmalloc space and actual amount of RAM, you may not need this
1659 option which should result in a slightly faster kernel.
1660
1661 If unsure, say n.
1662
65cec8e3
RK
1663config HIGHPTE
1664 bool "Allocate 2nd-level pagetables from highmem"
1665 depends on HIGHMEM
65cec8e3 1666
1b8873a0
JI
1667config HW_PERF_EVENTS
1668 bool "Enable hardware performance counter support for perf events"
f0d1bc47 1669 depends on PERF_EVENTS
1b8873a0
JI
1670 default y
1671 help
1672 Enable hardware performance counter support for perf events. If
1673 disabled, perf events will use software events only.
1674
1355e2a6
CM
1675config SYS_SUPPORTS_HUGETLBFS
1676 def_bool y
1677 depends on ARM_LPAE
1678
8d962507
CM
1679config HAVE_ARCH_TRANSPARENT_HUGEPAGE
1680 def_bool y
1681 depends on ARM_LPAE
1682
4bfab203
SC
1683config ARCH_WANT_GENERAL_HUGETLB
1684 def_bool y
1685
3f22ab27
DH
1686source "mm/Kconfig"
1687
c1b2d970 1688config FORCE_MAX_ZONEORDER
bf98c1ea
LP
1689 int "Maximum zone order" if ARCH_SHMOBILE_LEGACY
1690 range 11 64 if ARCH_SHMOBILE_LEGACY
898f08e1 1691 default "12" if SOC_AM33XX
6d85e2b0 1692 default "9" if SA1111 || ARCH_EFM32
c1b2d970
MD
1693 default "11"
1694 help
1695 The kernel memory allocator divides physically contiguous memory
1696 blocks into "zones", where each zone is a power of two number of
1697 pages. This option selects the largest power of two that the kernel
1698 keeps in the memory allocator. If you need to allocate very large
1699 blocks of physically contiguous memory, then you may need to
1700 increase this value.
1701
1702 This config option is actually maximum order plus one. For example,
1703 a value of 11 means that the largest free memory block is 2^10 pages.
1704
1da177e4
LT
1705config ALIGNMENT_TRAP
1706 bool
f12d0d7c 1707 depends on CPU_CP15_MMU
1da177e4 1708 default y if !ARCH_EBSA110
e119bfff 1709 select HAVE_PROC_CPU if PROC_FS
1da177e4 1710 help
84eb8d06 1711 ARM processors cannot fetch/store information which is not
1da177e4
LT
1712 naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1713 address divisible by 4. On 32-bit ARM processors, these non-aligned
1714 fetch/store instructions will be emulated in software if you say
1715 here, which has a severe performance impact. This is necessary for
1716 correct operation of some network protocols. With an IP-only
1717 configuration it is safe to say N, otherwise say Y.
1718
39ec58f3 1719config UACCESS_WITH_MEMCPY
38ef2ad5
LW
1720 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
1721 depends on MMU
39ec58f3
LB
1722 default y if CPU_FEROCEON
1723 help
1724 Implement faster copy_to_user and clear_user methods for CPU
1725 cores where a 8-word STM instruction give significantly higher
1726 memory write throughput than a sequence of individual 32bit stores.
1727
1728 A possible side effect is a slight increase in scheduling latency
1729 between threads sharing the same address space if they invoke
1730 such copy operations with large buffers.
1731
1732 However, if the CPU data cache is using a write-allocate mode,
1733 this option is unlikely to provide any performance gain.
1734
70c70d97
NP
1735config SECCOMP
1736 bool
1737 prompt "Enable seccomp to safely compute untrusted bytecode"
1738 ---help---
1739 This kernel feature is useful for number crunching applications
1740 that may need to compute untrusted bytecode during their
1741 execution. By using pipes or other transports made available to
1742 the process as file descriptors supporting the read/write
1743 syscalls, it's possible to isolate those applications in
1744 their own address space using seccomp. Once seccomp is
1745 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1746 and the task is only allowed to execute a few safe syscalls
1747 defined by each seccomp mode.
1748
06e6295b
SS
1749config SWIOTLB
1750 def_bool y
1751
1752config IOMMU_HELPER
1753 def_bool SWIOTLB
1754
eff8d644
SS
1755config XEN_DOM0
1756 def_bool y
1757 depends on XEN
1758
1759config XEN
c2ba1f7d 1760 bool "Xen guest support on ARM"
85323a99 1761 depends on ARM && AEABI && OF
f880b67d 1762 depends on CPU_V7 && !CPU_V6
85323a99 1763 depends on !GENERIC_ATOMIC64
7693decc 1764 depends on MMU
51aaf81f 1765 select ARCH_DMA_ADDR_T_64BIT
17b7ab80 1766 select ARM_PSCI
83862ccf 1767 select SWIOTLB_XEN
eff8d644
SS
1768 help
1769 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1770
1da177e4
LT
1771endmenu
1772
1773menu "Boot options"
1774
9eb8f674
GL
1775config USE_OF
1776 bool "Flattened Device Tree support"
b1b3f49c 1777 select IRQ_DOMAIN
9eb8f674
GL
1778 select OF
1779 select OF_EARLY_FLATTREE
bcedb5f9 1780 select OF_RESERVED_MEM
9eb8f674
GL
1781 help
1782 Include support for flattened device tree machine descriptions.
1783
bd51e2f5
NP
1784config ATAGS
1785 bool "Support for the traditional ATAGS boot data passing" if USE_OF
1786 default y
1787 help
1788 This is the traditional way of passing data to the kernel at boot
1789 time. If you are solely relying on the flattened device tree (or
1790 the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1791 to remove ATAGS support from your kernel binary. If unsure,
1792 leave this to y.
1793
1794config DEPRECATED_PARAM_STRUCT
1795 bool "Provide old way to pass kernel parameters"
1796 depends on ATAGS
1797 help
1798 This was deprecated in 2001 and announced to live on for 5 years.
1799 Some old boot loaders still use this way.
1800
1da177e4
LT
1801# Compressed boot loader in ROM. Yes, we really want to ask about
1802# TEXT and BSS so we preserve their values in the config files.
1803config ZBOOT_ROM_TEXT
1804 hex "Compressed ROM boot loader base address"
1805 default "0"
1806 help
1807 The physical address at which the ROM-able zImage is to be
1808 placed in the target. Platforms which normally make use of
1809 ROM-able zImage formats normally set this to a suitable
1810 value in their defconfig file.
1811
1812 If ZBOOT_ROM is not enabled, this has no effect.
1813
1814config ZBOOT_ROM_BSS
1815 hex "Compressed ROM boot loader BSS address"
1816 default "0"
1817 help
f8c440b2
DF
1818 The base address of an area of read/write memory in the target
1819 for the ROM-able zImage which must be available while the
1820 decompressor is running. It must be large enough to hold the
1821 entire decompressed kernel plus an additional 128 KiB.
1822 Platforms which normally make use of ROM-able zImage formats
1823 normally set this to a suitable value in their defconfig file.
1da177e4
LT
1824
1825 If ZBOOT_ROM is not enabled, this has no effect.
1826
1827config ZBOOT_ROM
1828 bool "Compressed boot loader in ROM/flash"
1829 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
10968131 1830 depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR
1da177e4
LT
1831 help
1832 Say Y here if you intend to execute your compressed kernel image
1833 (zImage) directly from ROM or flash. If unsure, say N.
1834
e2a6a3aa
JB
1835config ARM_APPENDED_DTB
1836 bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
10968131 1837 depends on OF
e2a6a3aa
JB
1838 help
1839 With this option, the boot code will look for a device tree binary
1840 (DTB) appended to zImage
1841 (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1842
1843 This is meant as a backward compatibility convenience for those
1844 systems with a bootloader that can't be upgraded to accommodate
1845 the documented boot protocol using a device tree.
1846
1847 Beware that there is very little in terms of protection against
1848 this option being confused by leftover garbage in memory that might
1849 look like a DTB header after a reboot if no actual DTB is appended
1850 to zImage. Do not leave this option active in a production kernel
1851 if you don't intend to always append a DTB. Proper passing of the
1852 location into r2 of a bootloader provided DTB is always preferable
1853 to this option.
1854
b90b9a38
NP
1855config ARM_ATAG_DTB_COMPAT
1856 bool "Supplement the appended DTB with traditional ATAG information"
1857 depends on ARM_APPENDED_DTB
1858 help
1859 Some old bootloaders can't be updated to a DTB capable one, yet
1860 they provide ATAGs with memory configuration, the ramdisk address,
1861 the kernel cmdline string, etc. Such information is dynamically
1862 provided by the bootloader and can't always be stored in a static
1863 DTB. To allow a device tree enabled kernel to be used with such
1864 bootloaders, this option allows zImage to extract the information
1865 from the ATAG list and store it at run time into the appended DTB.
1866
d0f34a11
GR
1867choice
1868 prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
1869 default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1870
1871config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1872 bool "Use bootloader kernel arguments if available"
1873 help
1874 Uses the command-line options passed by the boot loader instead of
1875 the device tree bootargs property. If the boot loader doesn't provide
1876 any, the device tree bootargs property will be used.
1877
1878config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
1879 bool "Extend with bootloader kernel arguments"
1880 help
1881 The command-line arguments provided by the boot loader will be
1882 appended to the the device tree bootargs property.
1883
1884endchoice
1885
1da177e4
LT
1886config CMDLINE
1887 string "Default kernel command string"
1888 default ""
1889 help
1890 On some architectures (EBSA110 and CATS), there is currently no way
1891 for the boot loader to pass arguments to the kernel. For these
1892 architectures, you should supply some command-line options at build
1893 time by entering them here. As a minimum, you should specify the
1894 memory size and the root device (e.g., mem=64M root=/dev/nfs).
1895
4394c124
VB
1896choice
1897 prompt "Kernel command line type" if CMDLINE != ""
1898 default CMDLINE_FROM_BOOTLOADER
bd51e2f5 1899 depends on ATAGS
4394c124
VB
1900
1901config CMDLINE_FROM_BOOTLOADER
1902 bool "Use bootloader kernel arguments if available"
1903 help
1904 Uses the command-line options passed by the boot loader. If
1905 the boot loader doesn't provide any, the default kernel command
1906 string provided in CMDLINE will be used.
1907
1908config CMDLINE_EXTEND
1909 bool "Extend bootloader kernel arguments"
1910 help
1911 The command-line arguments provided by the boot loader will be
1912 appended to the default kernel command string.
1913
92d2040d
AH
1914config CMDLINE_FORCE
1915 bool "Always use the default kernel command string"
92d2040d
AH
1916 help
1917 Always use the default kernel command string, even if the boot
1918 loader passes other arguments to the kernel.
1919 This is useful if you cannot or don't want to change the
1920 command-line options your boot loader passes to the kernel.
4394c124 1921endchoice
92d2040d 1922
1da177e4
LT
1923config XIP_KERNEL
1924 bool "Kernel Execute-In-Place from ROM"
10968131 1925 depends on !ARM_LPAE && !ARCH_MULTIPLATFORM
1da177e4
LT
1926 help
1927 Execute-In-Place allows the kernel to run from non-volatile storage
1928 directly addressable by the CPU, such as NOR flash. This saves RAM
1929 space since the text section of the kernel is not loaded from flash
1930 to RAM. Read-write sections, such as the data section and stack,
1931 are still copied to RAM. The XIP kernel is not compressed since
1932 it has to run directly from flash, so it will take more space to
1933 store it. The flash address used to link the kernel object files,
1934 and for storing it, is configuration dependent. Therefore, if you
1935 say Y here, you must know the proper physical address where to
1936 store the kernel image depending on your own flash memory usage.
1937
1938 Also note that the make target becomes "make xipImage" rather than
1939 "make zImage" or "make Image". The final kernel binary to put in
1940 ROM memory will be arch/arm/boot/xipImage.
1941
1942 If unsure, say N.
1943
1944config XIP_PHYS_ADDR
1945 hex "XIP Kernel Physical Location"
1946 depends on XIP_KERNEL
1947 default "0x00080000"
1948 help
1949 This is the physical address in your flash memory the kernel will
1950 be linked for and stored to. This address is dependent on your
1951 own flash usage.
1952
c587e4a6
RP
1953config KEXEC
1954 bool "Kexec system call (EXPERIMENTAL)"
19ab428f 1955 depends on (!SMP || PM_SLEEP_SMP)
c587e4a6
RP
1956 help
1957 kexec is a system call that implements the ability to shutdown your
1958 current kernel, and to start another kernel. It is like a reboot
01dd2fbf 1959 but it is independent of the system firmware. And like a reboot
c587e4a6
RP
1960 you can start any kernel with it, not just Linux.
1961
1962 It is an ongoing process to be certain the hardware in a machine
1963 is properly shutdown, so do not be surprised if this code does not
bf220695 1964 initially work for you.
c587e4a6 1965
4cd9d6f7
RP
1966config ATAGS_PROC
1967 bool "Export atags in procfs"
bd51e2f5 1968 depends on ATAGS && KEXEC
b98d7291 1969 default y
4cd9d6f7
RP
1970 help
1971 Should the atags used to boot the kernel be exported in an "atags"
1972 file in procfs. Useful with kexec.
1973
cb5d39b3
MW
1974config CRASH_DUMP
1975 bool "Build kdump crash kernel (EXPERIMENTAL)"
cb5d39b3
MW
1976 help
1977 Generate crash dump after being started by kexec. This should
1978 be normally only set in special crash dump kernels which are
1979 loaded in the main kernel with kexec-tools into a specially
1980 reserved region and then later executed after a crash by
1981 kdump/kexec. The crash dump kernel must be compiled to a
1982 memory address not used by the main kernel
1983
1984 For more details see Documentation/kdump/kdump.txt
1985
e69edc79
EM
1986config AUTO_ZRELADDR
1987 bool "Auto calculation of the decompressed kernel image address"
e69edc79
EM
1988 help
1989 ZRELADDR is the physical address where the decompressed kernel
1990 image will be placed. If AUTO_ZRELADDR is selected, the address
1991 will be determined at run-time by masking the current IP with
1992 0xf8000000. This assumes the zImage being placed in the first 128MB
1993 from start of memory.
1994
1da177e4
LT
1995endmenu
1996
ac9d7efc 1997menu "CPU Power Management"
1da177e4 1998
1da177e4 1999source "drivers/cpufreq/Kconfig"
1da177e4 2000
ac9d7efc
RK
2001source "drivers/cpuidle/Kconfig"
2002
2003endmenu
2004
1da177e4
LT
2005menu "Floating point emulation"
2006
2007comment "At least one emulation must be selected"
2008
2009config FPE_NWFPE
2010 bool "NWFPE math emulation"
593c252a 2011 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
1da177e4
LT
2012 ---help---
2013 Say Y to include the NWFPE floating point emulator in the kernel.
2014 This is necessary to run most binaries. Linux does not currently
2015 support floating point hardware so you need to say Y here even if
2016 your machine has an FPA or floating point co-processor podule.
2017
2018 You may say N here if you are going to load the Acorn FPEmulator
2019 early in the bootup.
2020
2021config FPE_NWFPE_XP
2022 bool "Support extended precision"
bedf142b 2023 depends on FPE_NWFPE
1da177e4
LT
2024 help
2025 Say Y to include 80-bit support in the kernel floating-point
2026 emulator. Otherwise, only 32 and 64-bit support is compiled in.
2027 Note that gcc does not generate 80-bit operations by default,
2028 so in most cases this option only enlarges the size of the
2029 floating point emulator without any good reason.
2030
2031 You almost surely want to say N here.
2032
2033config FPE_FASTFPE
2034 bool "FastFPE math emulation (EXPERIMENTAL)"
d6f94fa0 2035 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
1da177e4
LT
2036 ---help---
2037 Say Y here to include the FAST floating point emulator in the kernel.
2038 This is an experimental much faster emulator which now also has full
2039 precision for the mantissa. It does not support any exceptions.
2040 It is very simple, and approximately 3-6 times faster than NWFPE.
2041
2042 It should be sufficient for most programs. It may be not suitable
2043 for scientific calculations, but you have to check this for yourself.
2044 If you do not feel you need a faster FP emulation you should better
2045 choose NWFPE.
2046
2047config VFP
2048 bool "VFP-format floating point maths"
e399b1a4 2049 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
1da177e4
LT
2050 help
2051 Say Y to include VFP support code in the kernel. This is needed
2052 if your hardware includes a VFP unit.
2053
2054 Please see <file:Documentation/arm/VFP/release-notes.txt> for
2055 release notes and additional status information.
2056
2057 Say N if your target does not have VFP hardware.
2058
25ebee02
CM
2059config VFPv3
2060 bool
2061 depends on VFP
2062 default y if CPU_V7
2063
b5872db4
CM
2064config NEON
2065 bool "Advanced SIMD (NEON) Extension support"
2066 depends on VFPv3 && CPU_V7
2067 help
2068 Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2069 Extension.
2070
73c132c1
AB
2071config KERNEL_MODE_NEON
2072 bool "Support for NEON in kernel mode"
c4a30c3b 2073 depends on NEON && AEABI
73c132c1
AB
2074 help
2075 Say Y to include support for NEON in kernel mode.
2076
1da177e4
LT
2077endmenu
2078
2079menu "Userspace binary formats"
2080
2081source "fs/Kconfig.binfmt"
2082
1da177e4
LT
2083endmenu
2084
2085menu "Power management options"
2086
eceab4ac 2087source "kernel/power/Kconfig"
1da177e4 2088
f4cb5700 2089config ARCH_SUSPEND_POSSIBLE
19a0519d 2090 depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \
f0d75153 2091 CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
f4cb5700
JB
2092 def_bool y
2093
15e0d9e3
AB
2094config ARM_CPU_SUSPEND
2095 def_bool PM_SLEEP
2096
603fb42a
SC
2097config ARCH_HIBERNATION_POSSIBLE
2098 bool
2099 depends on MMU
2100 default y if ARCH_SUSPEND_POSSIBLE
2101
1da177e4
LT
2102endmenu
2103
d5950b43
SR
2104source "net/Kconfig"
2105
ac25150f 2106source "drivers/Kconfig"
1da177e4 2107
916f743d
KG
2108source "drivers/firmware/Kconfig"
2109
1da177e4
LT
2110source "fs/Kconfig"
2111
1da177e4
LT
2112source "arch/arm/Kconfig.debug"
2113
2114source "security/Kconfig"
2115
2116source "crypto/Kconfig"
652ccae5
AB
2117if CRYPTO
2118source "arch/arm/crypto/Kconfig"
2119endif
1da177e4
LT
2120
2121source "lib/Kconfig"
749cf76c
CD
2122
2123source "arch/arm/kvm/Kconfig"
This page took 1.241967 seconds and 5 git commands to generate.