include/linux/syscalls.h: use pid_t instead of int
[deliverable/linux.git] / arch / arm / Kconfig
CommitLineData
1da177e4
LT
1config ARM
2 bool
3 default y
b1b3f49c 4 select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
21266be9 5 select ARCH_HAS_DEVMEM_IS_ALLOWED
2b68f6ca 6 select ARCH_HAS_ELF_RANDOMIZE
3d06770e 7 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
171b3f0d 8 select ARCH_HAVE_CUSTOM_GPIO_H
957e3fac 9 select ARCH_HAS_GCOV_PROFILE_ALL
d7018848 10 select ARCH_MIGHT_HAVE_PC_PARPORT
4badad35 11 select ARCH_SUPPORTS_ATOMIC_RMW
017f161a 12 select ARCH_USE_BUILTIN_BSWAP
0cbad9c9 13 select ARCH_USE_CMPXCHG_LOCKREF
b1b3f49c 14 select ARCH_WANT_IPC_PARSE_VERSION
ee951c63 15 select BUILDTIME_EXTABLE_SORT if MMU
171b3f0d 16 select CLONE_BACKWARDS
b1b3f49c 17 select CPU_PM if (SUSPEND || CPU_IDLE)
dce5c9e3 18 select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS
b01aec9b
BP
19 select EDAC_SUPPORT
20 select EDAC_ATOMIC_SCRUB
36d0fd21 21 select GENERIC_ALLOCATOR
4477ca45 22 select GENERIC_ATOMIC64 if (CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI)
b1b3f49c 23 select GENERIC_CLOCKEVENTS_BROADCAST if SMP
2937367b 24 select GENERIC_EARLY_IOREMAP
171b3f0d 25 select GENERIC_IDLE_POLL_SETUP
b1b3f49c
RK
26 select GENERIC_IRQ_PROBE
27 select GENERIC_IRQ_SHOW
7c07005e 28 select GENERIC_IRQ_SHOW_LEVEL
b1b3f49c 29 select GENERIC_PCI_IOMAP
38ff87f7 30 select GENERIC_SCHED_CLOCK
b1b3f49c
RK
31 select GENERIC_SMP_IDLE_THREAD
32 select GENERIC_STRNCPY_FROM_USER
33 select GENERIC_STRNLEN_USER
a71b092a 34 select HANDLE_DOMAIN_IRQ
b1b3f49c 35 select HARDIRQS_SW_RESEND
7a017721 36 select HAVE_ARCH_AUDITSYSCALL if (AEABI && !OABI_COMPAT)
0b7857db 37 select HAVE_ARCH_BITREVERSE if (CPU_32v7M || CPU_32v7) && !CPU_32v6
437682ee
AB
38 select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL && !CPU_ENDIAN_BE32 && MMU
39 select HAVE_ARCH_KGDB if !CPU_ENDIAN_BE32 && MMU
e0c25d95 40 select HAVE_ARCH_MMAP_RND_BITS if MMU
91702175 41 select HAVE_ARCH_SECCOMP_FILTER if (AEABI && !OABI_COMPAT)
0693bf68 42 select HAVE_ARCH_TRACEHOOK
b329f95d 43 select HAVE_ARM_SMCCC if CPU_V7
6077776b 44 select HAVE_CBPF_JIT
51aaf81f 45 select HAVE_CC_STACKPROTECTOR
171b3f0d 46 select HAVE_CONTEXT_TRACKING
b1b3f49c
RK
47 select HAVE_C_RECORDMCOUNT
48 select HAVE_DEBUG_KMEMLEAK
49 select HAVE_DMA_API_DEBUG
b1b3f49c 50 select HAVE_DMA_CONTIGUOUS if MMU
437682ee 51 select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL) && !CPU_ENDIAN_BE32 && MMU
dce5c9e3 52 select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU
5f56a5df 53 select HAVE_EXIT_THREAD
b1b3f49c 54 select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
0e341af8 55 select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
b1b3f49c 56 select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
1fe53268 57 select HAVE_GENERIC_DMA_COHERENT
b1b3f49c
RK
58 select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
59 select HAVE_IDE if PCI || ISA || PCMCIA
87c46b6c 60 select HAVE_IRQ_TIME_ACCOUNTING
e7db7b42 61 select HAVE_KERNEL_GZIP
f9b493ac 62 select HAVE_KERNEL_LZ4
6e8699f7 63 select HAVE_KERNEL_LZMA
b1b3f49c 64 select HAVE_KERNEL_LZO
a7f464f3 65 select HAVE_KERNEL_XZ
cb1293e2 66 select HAVE_KPROBES if !XIP_KERNEL && !CPU_ENDIAN_BE32 && !CPU_V7M
b1b3f49c
RK
67 select HAVE_KRETPROBES if (HAVE_KPROBES)
68 select HAVE_MEMBLOCK
7d485f64 69 select HAVE_MOD_ARCH_SPECIFIC
b1b3f49c 70 select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
0dc016db 71 select HAVE_OPTPROBES if !THUMB2_KERNEL
7ada189f 72 select HAVE_PERF_EVENTS
49863894
WD
73 select HAVE_PERF_REGS
74 select HAVE_PERF_USER_STACK_DUMP
a0ad5496 75 select HAVE_RCU_TABLE_FREE if (SMP && ARM_LPAE)
e513f8bf 76 select HAVE_REGS_AND_STACK_ACCESS_API
b1b3f49c 77 select HAVE_SYSCALL_TRACEPOINTS
af1839eb 78 select HAVE_UID16
31c1fc81 79 select HAVE_VIRT_CPU_ACCOUNTING_GEN
da0ec6f7 80 select IRQ_FORCED_THREADING
171b3f0d 81 select MODULES_USE_ELF_REL
84f452b1 82 select NO_BOOTMEM
aa7d5f18
AB
83 select OF_EARLY_FLATTREE if OF
84 select OF_RESERVED_MEM if OF
171b3f0d
RK
85 select OLD_SIGACTION
86 select OLD_SIGSUSPEND3
b1b3f49c
RK
87 select PERF_USE_VMALLOC
88 select RTC_LIB
89 select SYS_SUPPORTS_APM_EMULATION
171b3f0d
RK
90 # Above selects are sorted alphabetically; please add new ones
91 # according to that. Thanks.
1da177e4
LT
92 help
93 The ARM series is a line of low-power-consumption RISC chip designs
f6c8965a 94 licensed by ARM Ltd and targeted at embedded applications and
1da177e4 95 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
f6c8965a 96 manufactured, but legacy ARM-based PC hardware remains popular in
1da177e4
LT
97 Europe. There is an ARM Linux project with a web page at
98 <http://www.arm.linux.org.uk/>.
99
74facffe 100config ARM_HAS_SG_CHAIN
308c09f1 101 select ARCH_HAS_SG_CHAIN
74facffe
RK
102 bool
103
4ce63fcd
MS
104config NEED_SG_DMA_LENGTH
105 bool
106
107config ARM_DMA_USE_IOMMU
4ce63fcd 108 bool
b1b3f49c
RK
109 select ARM_HAS_SG_CHAIN
110 select NEED_SG_DMA_LENGTH
4ce63fcd 111
60460abf
SWK
112if ARM_DMA_USE_IOMMU
113
114config ARM_DMA_IOMMU_ALIGNMENT
115 int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
116 range 4 9
117 default 8
118 help
119 DMA mapping framework by default aligns all buffers to the smallest
120 PAGE_SIZE order which is greater than or equal to the requested buffer
121 size. This works well for buffers up to a few hundreds kilobytes, but
122 for larger buffers it just a waste of address space. Drivers which has
123 relatively small addressing window (like 64Mib) might run out of
124 virtual space with just a few allocations.
125
126 With this parameter you can specify the maximum PAGE_SIZE order for
127 DMA IOMMU buffers. Larger buffers will be aligned only to this
128 specified order. The order is expressed as a power of two multiplied
129 by the PAGE_SIZE.
130
131endif
132
0b05da72
HUK
133config MIGHT_HAVE_PCI
134 bool
135
75e7153a
RB
136config SYS_SUPPORTS_APM_EMULATION
137 bool
138
bc581770
LW
139config HAVE_TCM
140 bool
141 select GENERIC_ALLOCATOR
142
e119bfff
RK
143config HAVE_PROC_CPU
144 bool
145
ce816fa8 146config NO_IOPORT_MAP
5ea81769 147 bool
5ea81769 148
1da177e4
LT
149config EISA
150 bool
151 ---help---
152 The Extended Industry Standard Architecture (EISA) bus was
153 developed as an open alternative to the IBM MicroChannel bus.
154
155 The EISA bus provided some of the features of the IBM MicroChannel
156 bus while maintaining backward compatibility with cards made for
157 the older ISA bus. The EISA bus saw limited use between 1988 and
158 1995 when it was made obsolete by the PCI bus.
159
160 Say Y here if you are building a kernel for an EISA-based machine.
161
162 Otherwise, say N.
163
164config SBUS
165 bool
166
f16fb1ec
RK
167config STACKTRACE_SUPPORT
168 bool
169 default y
170
171config LOCKDEP_SUPPORT
172 bool
173 default y
174
7ad1bcb2
RK
175config TRACE_IRQFLAGS_SUPPORT
176 bool
cb1293e2 177 default !CPU_V7M
7ad1bcb2 178
1da177e4
LT
179config RWSEM_XCHGADD_ALGORITHM
180 bool
8a87411b 181 default y
1da177e4 182
f0d1b0b3
DH
183config ARCH_HAS_ILOG2_U32
184 bool
f0d1b0b3
DH
185
186config ARCH_HAS_ILOG2_U64
187 bool
f0d1b0b3 188
4a1b5733
EV
189config ARCH_HAS_BANDGAP
190 bool
191
a5f4c561
SA
192config FIX_EARLYCON_MEM
193 def_bool y if MMU
194
b89c3b16
AM
195config GENERIC_HWEIGHT
196 bool
197 default y
198
1da177e4
LT
199config GENERIC_CALIBRATE_DELAY
200 bool
201 default y
202
a08b6b79
Z
203config ARCH_MAY_HAVE_PC_FDC
204 bool
205
5ac6da66
CL
206config ZONE_DMA
207 bool
5ac6da66 208
ccd7ab7f
FT
209config NEED_DMA_MAP_STATE
210 def_bool y
211
c7edc9e3
DL
212config ARCH_SUPPORTS_UPROBES
213 def_bool y
214
58af4a24
RH
215config ARCH_HAS_DMA_SET_COHERENT_MASK
216 bool
217
1da177e4
LT
218config GENERIC_ISA_DMA
219 bool
220
1da177e4
LT
221config FIQ
222 bool
223
13a5045d
RH
224config NEED_RET_TO_USER
225 bool
226
034d2f5a
AV
227config ARCH_MTD_XIP
228 bool
229
c760fc19
HC
230config VECTORS_BASE
231 hex
6afd6fae 232 default 0xffff0000 if MMU || CPU_HIGH_VECTOR
c760fc19
HC
233 default DRAM_BASE if REMAP_VECTORS_TO_RAM
234 default 0x00000000
235 help
19accfd3
RK
236 The base address of exception vectors. This must be two pages
237 in size.
c760fc19 238
dc21af99 239config ARM_PATCH_PHYS_VIRT
c1becedc
RK
240 bool "Patch physical to virtual translations at runtime" if EMBEDDED
241 default y
b511d75d 242 depends on !XIP_KERNEL && MMU
dc21af99 243 help
111e9a5c
RK
244 Patch phys-to-virt and virt-to-phys translation functions at
245 boot and module load time according to the position of the
246 kernel in system memory.
dc21af99 247
111e9a5c 248 This can only be used with non-XIP MMU kernels where the base
daece596 249 of physical memory is at a 16MB boundary.
dc21af99 250
c1becedc
RK
251 Only disable this option if you know that you do not require
252 this feature (eg, building a kernel for a single machine) and
253 you need to shrink the kernel to the minimal size.
dc21af99 254
c334bc15
RH
255config NEED_MACH_IO_H
256 bool
257 help
258 Select this when mach/io.h is required to provide special
259 definitions for this platform. The need for mach/io.h should
260 be avoided when possible.
261
0cdc8b92 262config NEED_MACH_MEMORY_H
1b9f95f8
NP
263 bool
264 help
0cdc8b92
NP
265 Select this when mach/memory.h is required to provide special
266 definitions for this platform. The need for mach/memory.h should
267 be avoided when possible.
dc21af99 268
1b9f95f8 269config PHYS_OFFSET
974c0724 270 hex "Physical address of main memory" if MMU
c6f54a9b 271 depends on !ARM_PATCH_PHYS_VIRT
974c0724 272 default DRAM_BASE if !MMU
c6f54a9b 273 default 0x00000000 if ARCH_EBSA110 || \
c6f54a9b
UKK
274 ARCH_FOOTBRIDGE || \
275 ARCH_INTEGRATOR || \
276 ARCH_IOP13XX || \
277 ARCH_KS8695 || \
278 (ARCH_REALVIEW && !REALVIEW_HIGH_PHYS_OFFSET)
279 default 0x10000000 if ARCH_OMAP1 || ARCH_RPC
280 default 0x20000000 if ARCH_S5PV210
281 default 0x70000000 if REALVIEW_HIGH_PHYS_OFFSET
b8824c9a 282 default 0xc0000000 if ARCH_SA1100
111e9a5c 283 help
1b9f95f8
NP
284 Please provide the physical address corresponding to the
285 location of main memory in your system.
cada3c08 286
87e040b6
SG
287config GENERIC_BUG
288 def_bool y
289 depends on BUG
290
1bcad26e
KS
291config PGTABLE_LEVELS
292 int
293 default 3 if ARM_LPAE
294 default 2
295
1da177e4
LT
296source "init/Kconfig"
297
dc52ddc0
MH
298source "kernel/Kconfig.freezer"
299
1da177e4
LT
300menu "System Type"
301
3c427975
HC
302config MMU
303 bool "MMU-based Paged Memory Management Support"
304 default y
305 help
306 Select if you want MMU-based virtualised addressing space
307 support by paged memory management. If unsure, say 'Y'.
308
e0c25d95
DC
309config ARCH_MMAP_RND_BITS_MIN
310 default 8
311
312config ARCH_MMAP_RND_BITS_MAX
313 default 14 if PAGE_OFFSET=0x40000000
314 default 15 if PAGE_OFFSET=0x80000000
315 default 16
316
ccf50e23
RK
317#
318# The "ARM system type" choice list is ordered alphabetically by option
319# text. Please add new entries in the option alphabetic order.
320#
1da177e4
LT
321choice
322 prompt "ARM system type"
70722803 323 default ARM_SINGLE_ARMV7M if !MMU
1420b22b 324 default ARCH_MULTIPLATFORM if MMU
1da177e4 325
387798b3
RH
326config ARCH_MULTIPLATFORM
327 bool "Allow multiple platforms to be selected"
b1b3f49c 328 depends on MMU
ddb902cc 329 select ARCH_WANT_OPTIONAL_GPIOLIB
42dc836d 330 select ARM_HAS_SG_CHAIN
387798b3
RH
331 select ARM_PATCH_PHYS_VIRT
332 select AUTO_ZRELADDR
6d0add40 333 select CLKSRC_OF
66314223 334 select COMMON_CLK
ddb902cc 335 select GENERIC_CLOCKEVENTS
08d38beb 336 select MIGHT_HAVE_PCI
387798b3 337 select MULTI_IRQ_HANDLER
66314223
DN
338 select SPARSE_IRQ
339 select USE_OF
66314223 340
9c77bc43
SA
341config ARM_SINGLE_ARMV7M
342 bool "ARMv7-M based platforms (Cortex-M0/M3/M4)"
343 depends on !MMU
344 select ARCH_WANT_OPTIONAL_GPIOLIB
345 select ARM_NVIC
499f1640 346 select AUTO_ZRELADDR
9c77bc43
SA
347 select CLKSRC_OF
348 select COMMON_CLK
349 select CPU_V7M
350 select GENERIC_CLOCKEVENTS
351 select NO_IOPORT_MAP
352 select SPARSE_IRQ
353 select USE_OF
354
4af6fee1 355
93e22567
RK
356config ARCH_CLPS711X
357 bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
a3b8d4a5 358 select ARCH_REQUIRE_GPIOLIB
ea7d1bc9 359 select AUTO_ZRELADDR
c99f72ad 360 select CLKSRC_MMIO
93e22567
RK
361 select COMMON_CLK
362 select CPU_ARM720T
4a8355c4 363 select GENERIC_CLOCKEVENTS
6597619f 364 select MFD_SYSCON
e4e3a37d 365 select SOC_BUS
93e22567
RK
366 help
367 Support for Cirrus Logic 711x/721x/731x based boards.
368
788c9700
RK
369config ARCH_GEMINI
370 bool "Cortina Systems Gemini"
788c9700 371 select ARCH_REQUIRE_GPIOLIB
f3372c01 372 select CLKSRC_MMIO
b1b3f49c 373 select CPU_FA526
f3372c01 374 select GENERIC_CLOCKEVENTS
788c9700
RK
375 help
376 Support for the Cortina Systems Gemini family SoCs
377
1da177e4
LT
378config ARCH_EBSA110
379 bool "EBSA-110"
b1b3f49c 380 select ARCH_USES_GETTIMEOFFSET
c750815e 381 select CPU_SA110
f7e68bbf 382 select ISA
c334bc15 383 select NEED_MACH_IO_H
0cdc8b92 384 select NEED_MACH_MEMORY_H
ce816fa8 385 select NO_IOPORT_MAP
1da177e4
LT
386 help
387 This is an evaluation board for the StrongARM processor available
f6c8965a 388 from Digital. It has limited hardware on-board, including an
1da177e4
LT
389 Ethernet interface, two PCMCIA sockets, two serial ports and a
390 parallel port.
391
e7736d47
LB
392config ARCH_EP93XX
393 bool "EP93xx-based"
b1b3f49c
RK
394 select ARCH_HAS_HOLES_MEMORYMODEL
395 select ARCH_REQUIRE_GPIOLIB
e7736d47 396 select ARM_AMBA
b8824c9a 397 select ARM_PATCH_PHYS_VIRT
e7736d47 398 select ARM_VIC
b8824c9a 399 select AUTO_ZRELADDR
6d803ba7 400 select CLKDEV_LOOKUP
000bc178 401 select CLKSRC_MMIO
b1b3f49c 402 select CPU_ARM920T
000bc178 403 select GENERIC_CLOCKEVENTS
e7736d47
LB
404 help
405 This enables support for the Cirrus EP93xx series of CPUs.
406
1da177e4
LT
407config ARCH_FOOTBRIDGE
408 bool "FootBridge"
c750815e 409 select CPU_SA110
1da177e4 410 select FOOTBRIDGE
4e8d7637 411 select GENERIC_CLOCKEVENTS
d0ee9f40 412 select HAVE_IDE
8ef6e620 413 select NEED_MACH_IO_H if !MMU
0cdc8b92 414 select NEED_MACH_MEMORY_H
f999b8bd
MM
415 help
416 Support for systems based on the DC21285 companion chip
417 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
1da177e4 418
4af6fee1
DS
419config ARCH_NETX
420 bool "Hilscher NetX based"
b1b3f49c 421 select ARM_VIC
234b6ced 422 select CLKSRC_MMIO
c750815e 423 select CPU_ARM926T
2fcfe6b8 424 select GENERIC_CLOCKEVENTS
f999b8bd 425 help
4af6fee1
DS
426 This enables support for systems based on the Hilscher NetX Soc
427
3b938be6
RK
428config ARCH_IOP13XX
429 bool "IOP13xx-based"
430 depends on MMU
b1b3f49c 431 select CPU_XSC3
0cdc8b92 432 select NEED_MACH_MEMORY_H
13a5045d 433 select NEED_RET_TO_USER
b1b3f49c
RK
434 select PCI
435 select PLAT_IOP
436 select VMSPLIT_1G
37ebbcff 437 select SPARSE_IRQ
3b938be6
RK
438 help
439 Support for Intel's IOP13XX (XScale) family of processors.
440
3f7e5815
LB
441config ARCH_IOP32X
442 bool "IOP32x-based"
a4f7e763 443 depends on MMU
b1b3f49c 444 select ARCH_REQUIRE_GPIOLIB
c750815e 445 select CPU_XSCALE
e9004f50 446 select GPIO_IOP
13a5045d 447 select NEED_RET_TO_USER
f7e68bbf 448 select PCI
b1b3f49c 449 select PLAT_IOP
f999b8bd 450 help
3f7e5815
LB
451 Support for Intel's 80219 and IOP32X (XScale) family of
452 processors.
453
454config ARCH_IOP33X
455 bool "IOP33x-based"
456 depends on MMU
b1b3f49c 457 select ARCH_REQUIRE_GPIOLIB
c750815e 458 select CPU_XSCALE
e9004f50 459 select GPIO_IOP
13a5045d 460 select NEED_RET_TO_USER
3f7e5815 461 select PCI
b1b3f49c 462 select PLAT_IOP
3f7e5815
LB
463 help
464 Support for Intel's IOP33X (XScale) family of processors.
1da177e4 465
3b938be6
RK
466config ARCH_IXP4XX
467 bool "IXP4xx-based"
a4f7e763 468 depends on MMU
58af4a24 469 select ARCH_HAS_DMA_SET_COHERENT_MASK
b1b3f49c 470 select ARCH_REQUIRE_GPIOLIB
51aaf81f 471 select ARCH_SUPPORTS_BIG_ENDIAN
234b6ced 472 select CLKSRC_MMIO
c750815e 473 select CPU_XSCALE
b1b3f49c 474 select DMABOUNCE if PCI
3b938be6 475 select GENERIC_CLOCKEVENTS
0b05da72 476 select MIGHT_HAVE_PCI
c334bc15 477 select NEED_MACH_IO_H
9296d94d 478 select USB_EHCI_BIG_ENDIAN_DESC
171b3f0d 479 select USB_EHCI_BIG_ENDIAN_MMIO
c4713074 480 help
3b938be6 481 Support for Intel's IXP4XX (XScale) family of processors.
c4713074 482
edabd38e
SB
483config ARCH_DOVE
484 bool "Marvell Dove"
edabd38e 485 select ARCH_REQUIRE_GPIOLIB
756b2531 486 select CPU_PJ4
edabd38e 487 select GENERIC_CLOCKEVENTS
0f81bd43 488 select MIGHT_HAVE_PCI
b8cd337c 489 select MULTI_IRQ_HANDLER
171b3f0d 490 select MVEBU_MBUS
9139acd1
SH
491 select PINCTRL
492 select PINCTRL_DOVE
abcda1dc 493 select PLAT_ORION_LEGACY
0bd86961 494 select SPARSE_IRQ
c5d431e8 495 select PM_GENERIC_DOMAINS if PM
788c9700 496 help
edabd38e 497 Support for the Marvell Dove SoC 88AP510
788c9700
RK
498
499config ARCH_KS8695
500 bool "Micrel/Kendin KS8695"
98830bc9 501 select ARCH_REQUIRE_GPIOLIB
c7e783d6 502 select CLKSRC_MMIO
b1b3f49c 503 select CPU_ARM922T
c7e783d6 504 select GENERIC_CLOCKEVENTS
b1b3f49c 505 select NEED_MACH_MEMORY_H
788c9700
RK
506 help
507 Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
508 System-on-Chip devices.
509
788c9700
RK
510config ARCH_W90X900
511 bool "Nuvoton W90X900 CPU"
c52d3d68 512 select ARCH_REQUIRE_GPIOLIB
6d803ba7 513 select CLKDEV_LOOKUP
6fa5d5f7 514 select CLKSRC_MMIO
b1b3f49c 515 select CPU_ARM926T
58b5369e 516 select GENERIC_CLOCKEVENTS
788c9700 517 help
a8bc4ead 518 Support for Nuvoton (Winbond logic dept.) ARM9 processor,
519 At present, the w90x900 has been renamed nuc900, regarding
520 the ARM series product line, you can login the following
521 link address to know more.
522
523 <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
524 ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
788c9700 525
93e22567
RK
526config ARCH_LPC32XX
527 bool "NXP LPC32XX"
528 select ARCH_REQUIRE_GPIOLIB
529 select ARM_AMBA
530 select CLKDEV_LOOKUP
c227f127
VZ
531 select CLKSRC_LPC32XX
532 select COMMON_CLK
93e22567
RK
533 select CPU_ARM926T
534 select GENERIC_CLOCKEVENTS
8cb17b5e
VZ
535 select MULTI_IRQ_HANDLER
536 select SPARSE_IRQ
93e22567
RK
537 select USE_OF
538 help
539 Support for the NXP LPC32XX family of processors
540
1da177e4 541config ARCH_PXA
2c8086a5 542 bool "PXA2xx/PXA3xx-based"
a4f7e763 543 depends on MMU
b1b3f49c
RK
544 select ARCH_MTD_XIP
545 select ARCH_REQUIRE_GPIOLIB
546 select ARM_CPU_SUSPEND if PM
547 select AUTO_ZRELADDR
a1c0a6ad 548 select COMMON_CLK
6d803ba7 549 select CLKDEV_LOOKUP
389d9b58 550 select CLKSRC_PXA
234b6ced 551 select CLKSRC_MMIO
6f6caeaa 552 select CLKSRC_OF
2f202861 553 select CPU_XSCALE if !CPU_XSC3
981d0f39 554 select GENERIC_CLOCKEVENTS
157d2644 555 select GPIO_PXA
d0ee9f40 556 select HAVE_IDE
d6cf30ca 557 select IRQ_DOMAIN
b1b3f49c 558 select MULTI_IRQ_HANDLER
b1b3f49c
RK
559 select PLAT_PXA
560 select SPARSE_IRQ
f999b8bd 561 help
2c8086a5 562 Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
1da177e4
LT
563
564config ARCH_RPC
565 bool "RiscPC"
868e87cc 566 depends on MMU
1da177e4 567 select ARCH_ACORN
a08b6b79 568 select ARCH_MAY_HAVE_PC_FDC
07f841b7 569 select ARCH_SPARSEMEM_ENABLE
5cfc8ee0 570 select ARCH_USES_GETTIMEOFFSET
fa04e209 571 select CPU_SA110
b1b3f49c 572 select FIQ
d0ee9f40 573 select HAVE_IDE
b1b3f49c
RK
574 select HAVE_PATA_PLATFORM
575 select ISA_DMA_API
c334bc15 576 select NEED_MACH_IO_H
0cdc8b92 577 select NEED_MACH_MEMORY_H
ce816fa8 578 select NO_IOPORT_MAP
1da177e4
LT
579 help
580 On the Acorn Risc-PC, Linux can support the internal IDE disk and
581 CD-ROM interface, serial and parallel port, and the floppy drive.
582
583config ARCH_SA1100
584 bool "SA1100-based"
b1b3f49c
RK
585 select ARCH_MTD_XIP
586 select ARCH_REQUIRE_GPIOLIB
587 select ARCH_SPARSEMEM_ENABLE
588 select CLKDEV_LOOKUP
589 select CLKSRC_MMIO
389d9b58
DL
590 select CLKSRC_PXA
591 select CLKSRC_OF if OF
1937f5b9 592 select CPU_FREQ
b1b3f49c 593 select CPU_SA1100
3e238be2 594 select GENERIC_CLOCKEVENTS
d0ee9f40 595 select HAVE_IDE
1eca42b4 596 select IRQ_DOMAIN
b1b3f49c 597 select ISA
affcab32 598 select MULTI_IRQ_HANDLER
0cdc8b92 599 select NEED_MACH_MEMORY_H
375dec92 600 select SPARSE_IRQ
f999b8bd
MM
601 help
602 Support for StrongARM 11x0 based boards.
1da177e4 603
b130d5c2
KK
604config ARCH_S3C24XX
605 bool "Samsung S3C24XX SoCs"
53650430 606 select ARCH_REQUIRE_GPIOLIB
335cce74 607 select ATAGS
b1b3f49c 608 select CLKDEV_LOOKUP
4280506a 609 select CLKSRC_SAMSUNG_PWM
7f78b6eb 610 select GENERIC_CLOCKEVENTS
880cf071 611 select GPIO_SAMSUNG
20676c15 612 select HAVE_S3C2410_I2C if I2C
b130d5c2 613 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 614 select HAVE_S3C_RTC if RTC_CLASS
17453dd2 615 select MULTI_IRQ_HANDLER
c334bc15 616 select NEED_MACH_IO_H
cd8dc7ae 617 select SAMSUNG_ATAGS
1da177e4 618 help
b130d5c2
KK
619 Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
620 and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
621 (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
622 Samsung SMDK2410 development board (and derivatives).
63b1f51b 623
7c6337e2
KH
624config ARCH_DAVINCI
625 bool "TI DaVinci"
b1b3f49c 626 select ARCH_HAS_HOLES_MEMORYMODEL
dce1115b 627 select ARCH_REQUIRE_GPIOLIB
6d803ba7 628 select CLKDEV_LOOKUP
ce32c5c5 629 select CPU_ARM926T
20e9969b 630 select GENERIC_ALLOCATOR
b1b3f49c 631 select GENERIC_CLOCKEVENTS
dc7ad3b3 632 select GENERIC_IRQ_CHIP
b1b3f49c 633 select HAVE_IDE
689e331f 634 select USE_OF
b1b3f49c 635 select ZONE_DMA
7c6337e2
KH
636 help
637 Support for TI's DaVinci platform.
638
a0694861
TL
639config ARCH_OMAP1
640 bool "TI OMAP1"
00a36698 641 depends on MMU
9af915da 642 select ARCH_HAS_HOLES_MEMORYMODEL
a0694861 643 select ARCH_OMAP
21f47fbc 644 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 645 select CLKDEV_LOOKUP
d6e15d78 646 select CLKSRC_MMIO
b1b3f49c 647 select GENERIC_CLOCKEVENTS
a0694861 648 select GENERIC_IRQ_CHIP
a0694861
TL
649 select HAVE_IDE
650 select IRQ_DOMAIN
b694331c 651 select MULTI_IRQ_HANDLER
a0694861
TL
652 select NEED_MACH_IO_H if PCCARD
653 select NEED_MACH_MEMORY_H
685e2d08 654 select SPARSE_IRQ
21f47fbc 655 help
a0694861 656 Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
02c981c0 657
1da177e4
LT
658endchoice
659
387798b3
RH
660menu "Multiple platform selection"
661 depends on ARCH_MULTIPLATFORM
662
663comment "CPU Core family selection"
664
f8afae40
AB
665config ARCH_MULTI_V4
666 bool "ARMv4 based platforms (FA526)"
667 depends on !ARCH_MULTI_V6_V7
668 select ARCH_MULTI_V4_V5
669 select CPU_FA526
670
387798b3
RH
671config ARCH_MULTI_V4T
672 bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
387798b3 673 depends on !ARCH_MULTI_V6_V7
b1b3f49c 674 select ARCH_MULTI_V4_V5
24e860fb
AB
675 select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \
676 CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \
677 CPU_ARM925T || CPU_ARM940T)
387798b3
RH
678
679config ARCH_MULTI_V5
680 bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
387798b3 681 depends on !ARCH_MULTI_V6_V7
b1b3f49c 682 select ARCH_MULTI_V4_V5
12567bbd 683 select CPU_ARM926T if !(CPU_ARM946E || CPU_ARM1020 || \
24e860fb
AB
684 CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \
685 CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON)
387798b3
RH
686
687config ARCH_MULTI_V4_V5
688 bool
689
690config ARCH_MULTI_V6
8dda05cc 691 bool "ARMv6 based platforms (ARM11)"
387798b3 692 select ARCH_MULTI_V6_V7
42f4754a 693 select CPU_V6K
387798b3
RH
694
695config ARCH_MULTI_V7
8dda05cc 696 bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
387798b3
RH
697 default y
698 select ARCH_MULTI_V6_V7
b1b3f49c 699 select CPU_V7
90bc8ac7 700 select HAVE_SMP
387798b3
RH
701
702config ARCH_MULTI_V6_V7
703 bool
9352b05b 704 select MIGHT_HAVE_CACHE_L2X0
387798b3
RH
705
706config ARCH_MULTI_CPU_AUTO
707 def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
708 select ARCH_MULTI_V5
709
710endmenu
711
05e2a3de 712config ARCH_VIRT
e3246542
MY
713 bool "Dummy Virtual Machine"
714 depends on ARCH_MULTI_V7
4b8b5f25 715 select ARM_AMBA
05e2a3de 716 select ARM_GIC
0e2f91e9 717 select ARM_GIC_V2M if PCI_MSI
0b28f1db 718 select ARM_GIC_V3
05e2a3de 719 select ARM_PSCI
4b8b5f25 720 select HAVE_ARM_ARCH_TIMER
05e2a3de 721
ccf50e23
RK
722#
723# This is sorted alphabetically by mach-* pathname. However, plat-*
724# Kconfigs may be included either alphabetically (according to the
725# plat- suffix) or along side the corresponding mach-* source.
726#
3e93a22b
GC
727source "arch/arm/mach-mvebu/Kconfig"
728
445d9b30
TZ
729source "arch/arm/mach-alpine/Kconfig"
730
590b460c
LP
731source "arch/arm/mach-artpec/Kconfig"
732
d9bfc86d
OR
733source "arch/arm/mach-asm9260/Kconfig"
734
95b8f20f
RK
735source "arch/arm/mach-at91/Kconfig"
736
1d22924e
AB
737source "arch/arm/mach-axxia/Kconfig"
738
8ac49e04
CD
739source "arch/arm/mach-bcm/Kconfig"
740
1c37fa10
SH
741source "arch/arm/mach-berlin/Kconfig"
742
1da177e4
LT
743source "arch/arm/mach-clps711x/Kconfig"
744
d94f944e
AV
745source "arch/arm/mach-cns3xxx/Kconfig"
746
95b8f20f
RK
747source "arch/arm/mach-davinci/Kconfig"
748
df8d742e
BS
749source "arch/arm/mach-digicolor/Kconfig"
750
95b8f20f
RK
751source "arch/arm/mach-dove/Kconfig"
752
e7736d47
LB
753source "arch/arm/mach-ep93xx/Kconfig"
754
1da177e4
LT
755source "arch/arm/mach-footbridge/Kconfig"
756
59d3a193
PZ
757source "arch/arm/mach-gemini/Kconfig"
758
387798b3
RH
759source "arch/arm/mach-highbank/Kconfig"
760
389ee0c2
HZ
761source "arch/arm/mach-hisi/Kconfig"
762
1da177e4
LT
763source "arch/arm/mach-integrator/Kconfig"
764
3f7e5815
LB
765source "arch/arm/mach-iop32x/Kconfig"
766
767source "arch/arm/mach-iop33x/Kconfig"
1da177e4 768
285f5fa7
DW
769source "arch/arm/mach-iop13xx/Kconfig"
770
1da177e4
LT
771source "arch/arm/mach-ixp4xx/Kconfig"
772
828989ad
SS
773source "arch/arm/mach-keystone/Kconfig"
774
95b8f20f
RK
775source "arch/arm/mach-ks8695/Kconfig"
776
3b8f5030
CC
777source "arch/arm/mach-meson/Kconfig"
778
17723fd3
JJ
779source "arch/arm/mach-moxart/Kconfig"
780
8c2ed9bc
JS
781source "arch/arm/mach-aspeed/Kconfig"
782
794d15b2
SS
783source "arch/arm/mach-mv78xx0/Kconfig"
784
3995eb82 785source "arch/arm/mach-imx/Kconfig"
1da177e4 786
f682a218
MB
787source "arch/arm/mach-mediatek/Kconfig"
788
1d3f33d5
SG
789source "arch/arm/mach-mxs/Kconfig"
790
95b8f20f 791source "arch/arm/mach-netx/Kconfig"
49cbe786 792
95b8f20f 793source "arch/arm/mach-nomadik/Kconfig"
95b8f20f 794
9851ca57
DT
795source "arch/arm/mach-nspire/Kconfig"
796
d48af15e
TL
797source "arch/arm/plat-omap/Kconfig"
798
799source "arch/arm/mach-omap1/Kconfig"
1da177e4 800
1dbae815
TL
801source "arch/arm/mach-omap2/Kconfig"
802
9dd0b194 803source "arch/arm/mach-orion5x/Kconfig"
585cf175 804
387798b3
RH
805source "arch/arm/mach-picoxcell/Kconfig"
806
95b8f20f
RK
807source "arch/arm/mach-pxa/Kconfig"
808source "arch/arm/plat-pxa/Kconfig"
585cf175 809
95b8f20f
RK
810source "arch/arm/mach-mmp/Kconfig"
811
8c9184b7
NA
812source "arch/arm/mach-oxnas/Kconfig"
813
8fc1b0f8
KG
814source "arch/arm/mach-qcom/Kconfig"
815
95b8f20f
RK
816source "arch/arm/mach-realview/Kconfig"
817
d63dc051
HS
818source "arch/arm/mach-rockchip/Kconfig"
819
95b8f20f 820source "arch/arm/mach-sa1100/Kconfig"
edabd38e 821
387798b3
RH
822source "arch/arm/mach-socfpga/Kconfig"
823
a7ed099f 824source "arch/arm/mach-spear/Kconfig"
a21765a7 825
65ebcc11
SK
826source "arch/arm/mach-sti/Kconfig"
827
85fd6d63 828source "arch/arm/mach-s3c24xx/Kconfig"
1da177e4 829
431107ea 830source "arch/arm/mach-s3c64xx/Kconfig"
a08ab637 831
170f4e42
KK
832source "arch/arm/mach-s5pv210/Kconfig"
833
83014579 834source "arch/arm/mach-exynos/Kconfig"
e509b289 835source "arch/arm/plat-samsung/Kconfig"
cc0e72b8 836
882d01f9 837source "arch/arm/mach-shmobile/Kconfig"
52c543f9 838
3b52634f
MR
839source "arch/arm/mach-sunxi/Kconfig"
840
156a0997
BS
841source "arch/arm/mach-prima2/Kconfig"
842
d6de5b02
MG
843source "arch/arm/mach-tango/Kconfig"
844
c5f80065
EG
845source "arch/arm/mach-tegra/Kconfig"
846
95b8f20f 847source "arch/arm/mach-u300/Kconfig"
1da177e4 848
ba56a987
MY
849source "arch/arm/mach-uniphier/Kconfig"
850
95b8f20f 851source "arch/arm/mach-ux500/Kconfig"
1da177e4
LT
852
853source "arch/arm/mach-versatile/Kconfig"
854
ceade897 855source "arch/arm/mach-vexpress/Kconfig"
420c34e4 856source "arch/arm/plat-versatile/Kconfig"
ceade897 857
6f35f9a9
TP
858source "arch/arm/mach-vt8500/Kconfig"
859
7ec80ddf 860source "arch/arm/mach-w90x900/Kconfig"
861
acede515
JN
862source "arch/arm/mach-zx/Kconfig"
863
9a45eb69
JC
864source "arch/arm/mach-zynq/Kconfig"
865
499f1640
SA
866# ARMv7-M architecture
867config ARCH_EFM32
868 bool "Energy Micro efm32"
869 depends on ARM_SINGLE_ARMV7M
870 select ARCH_REQUIRE_GPIOLIB
871 help
872 Support for Energy Micro's (now Silicon Labs) efm32 Giant Gecko
873 processors.
874
875config ARCH_LPC18XX
876 bool "NXP LPC18xx/LPC43xx"
877 depends on ARM_SINGLE_ARMV7M
878 select ARCH_HAS_RESET_CONTROLLER
879 select ARM_AMBA
880 select CLKSRC_LPC32XX
881 select PINCTRL
882 help
883 Support for NXP's LPC18xx Cortex-M3 and LPC43xx Cortex-M4
884 high performance microcontrollers.
885
886config ARCH_STM32
887 bool "STMicrolectronics STM32"
888 depends on ARM_SINGLE_ARMV7M
889 select ARCH_HAS_RESET_CONTROLLER
890 select ARMV7M_SYSTICK
25263186 891 select CLKSRC_STM32
f64e9804 892 select PINCTRL
499f1640
SA
893 select RESET_CONTROLLER
894 help
895 Support for STMicroelectronics STM32 processors.
896
fa65fc6b
MC
897config MACH_STM32F429
898 bool "STMicrolectronics STM32F429"
899 depends on ARCH_STM32
900 default y
901
1847119d
VM
902config ARCH_MPS2
903 bool "ARM MPS2 paltform"
904 depends on ARM_SINGLE_ARMV7M
905 select ARM_AMBA
906 select CLKSRC_MPS2
907 help
908 Support for Cortex-M Prototyping System (or V2M-MPS2) which comes
909 with a range of available cores like Cortex-M3/M4/M7.
910
911 Please, note that depends which Application Note is used memory map
912 for the platform may vary, so adjustment of RAM base might be needed.
913
1da177e4
LT
914# Definitions to make life easier
915config ARCH_ACORN
916 bool
917
7ae1f7ec
LB
918config PLAT_IOP
919 bool
469d3044 920 select GENERIC_CLOCKEVENTS
7ae1f7ec 921
69b02f6a
LB
922config PLAT_ORION
923 bool
bfe45e0b 924 select CLKSRC_MMIO
b1b3f49c 925 select COMMON_CLK
dc7ad3b3 926 select GENERIC_IRQ_CHIP
278b45b0 927 select IRQ_DOMAIN
69b02f6a 928
abcda1dc
TP
929config PLAT_ORION_LEGACY
930 bool
931 select PLAT_ORION
932
bd5ce433
EM
933config PLAT_PXA
934 bool
935
f4b8b319
RK
936config PLAT_VERSATILE
937 bool
938
d9a1beaa
AC
939source "arch/arm/firmware/Kconfig"
940
1da177e4
LT
941source arch/arm/mm/Kconfig
942
afe4b25e 943config IWMMXT
d93003e8
SH
944 bool "Enable iWMMXt support"
945 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 || CPU_PJ4B
946 default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 || CPU_PJ4B
afe4b25e
LB
947 help
948 Enable support for iWMMXt context switching at run time if
949 running on a CPU that supports it.
950
52108641 951config MULTI_IRQ_HANDLER
952 bool
953 help
954 Allow each machine to specify it's own IRQ handler at run time.
955
3b93e7b0
HC
956if !MMU
957source "arch/arm/Kconfig-nommu"
958endif
959
3e0a07f8
GC
960config PJ4B_ERRATA_4742
961 bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation"
962 depends on CPU_PJ4B && MACH_ARMADA_370
963 default y
964 help
965 When coming out of either a Wait for Interrupt (WFI) or a Wait for
966 Event (WFE) IDLE states, a specific timing sensitivity exists between
967 the retiring WFI/WFE instructions and the newly issued subsequent
968 instructions. This sensitivity can result in a CPU hang scenario.
969 Workaround:
970 The software must insert either a Data Synchronization Barrier (DSB)
971 or Data Memory Barrier (DMB) command immediately after the WFI/WFE
972 instruction
973
f0c4b8d6
WD
974config ARM_ERRATA_326103
975 bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
976 depends on CPU_V6
977 help
978 Executing a SWP instruction to read-only memory does not set bit 11
979 of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
980 treat the access as a read, preventing a COW from occurring and
981 causing the faulting task to livelock.
982
9cba3ccc
CM
983config ARM_ERRATA_411920
984 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
e399b1a4 985 depends on CPU_V6 || CPU_V6K
9cba3ccc
CM
986 help
987 Invalidation of the Instruction Cache operation can
988 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
989 It does not affect the MPCore. This option enables the ARM Ltd.
990 recommended workaround.
991
7ce236fc
CM
992config ARM_ERRATA_430973
993 bool "ARM errata: Stale prediction on replaced interworking branch"
994 depends on CPU_V7
995 help
996 This option enables the workaround for the 430973 Cortex-A8
79403cda 997 r1p* erratum. If a code sequence containing an ARM/Thumb
7ce236fc
CM
998 interworking branch is replaced with another code sequence at the
999 same virtual address, whether due to self-modifying code or virtual
1000 to physical address re-mapping, Cortex-A8 does not recover from the
1001 stale interworking branch prediction. This results in Cortex-A8
1002 executing the new code sequence in the incorrect ARM or Thumb state.
1003 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
1004 and also flushes the branch target cache at every context switch.
1005 Note that setting specific bits in the ACTLR register may not be
1006 available in non-secure mode.
1007
855c551f
CM
1008config ARM_ERRATA_458693
1009 bool "ARM errata: Processor deadlock when a false hazard is created"
1010 depends on CPU_V7
62e4d357 1011 depends on !ARCH_MULTIPLATFORM
855c551f
CM
1012 help
1013 This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1014 erratum. For very specific sequences of memory operations, it is
1015 possible for a hazard condition intended for a cache line to instead
1016 be incorrectly associated with a different cache line. This false
1017 hazard might then cause a processor deadlock. The workaround enables
1018 the L1 caching of the NEON accesses and disables the PLD instruction
1019 in the ACTLR register. Note that setting specific bits in the ACTLR
1020 register may not be available in non-secure mode.
1021
0516e464
CM
1022config ARM_ERRATA_460075
1023 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
1024 depends on CPU_V7
62e4d357 1025 depends on !ARCH_MULTIPLATFORM
0516e464
CM
1026 help
1027 This option enables the workaround for the 460075 Cortex-A8 (r2p0)
1028 erratum. Any asynchronous access to the L2 cache may encounter a
1029 situation in which recent store transactions to the L2 cache are lost
1030 and overwritten with stale memory contents from external memory. The
1031 workaround disables the write-allocate mode for the L2 cache via the
1032 ACTLR register. Note that setting specific bits in the ACTLR register
1033 may not be available in non-secure mode.
1034
9f05027c
WD
1035config ARM_ERRATA_742230
1036 bool "ARM errata: DMB operation may be faulty"
1037 depends on CPU_V7 && SMP
62e4d357 1038 depends on !ARCH_MULTIPLATFORM
9f05027c
WD
1039 help
1040 This option enables the workaround for the 742230 Cortex-A9
1041 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
1042 between two write operations may not ensure the correct visibility
1043 ordering of the two writes. This workaround sets a specific bit in
1044 the diagnostic register of the Cortex-A9 which causes the DMB
1045 instruction to behave as a DSB, ensuring the correct behaviour of
1046 the two writes.
1047
a672e99b
WD
1048config ARM_ERRATA_742231
1049 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1050 depends on CPU_V7 && SMP
62e4d357 1051 depends on !ARCH_MULTIPLATFORM
a672e99b
WD
1052 help
1053 This option enables the workaround for the 742231 Cortex-A9
1054 (r2p0..r2p2) erratum. Under certain conditions, specific to the
1055 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1056 accessing some data located in the same cache line, may get corrupted
1057 data due to bad handling of the address hazard when the line gets
1058 replaced from one of the CPUs at the same time as another CPU is
1059 accessing it. This workaround sets specific bits in the diagnostic
1060 register of the Cortex-A9 which reduces the linefill issuing
1061 capabilities of the processor.
1062
69155794
JM
1063config ARM_ERRATA_643719
1064 bool "ARM errata: LoUIS bit field in CLIDR register is incorrect"
1065 depends on CPU_V7 && SMP
e5a5de44 1066 default y
69155794
JM
1067 help
1068 This option enables the workaround for the 643719 Cortex-A9 (prior to
1069 r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR
1070 register returns zero when it should return one. The workaround
1071 corrects this value, ensuring cache maintenance operations which use
1072 it behave as intended and avoiding data corruption.
1073
cdf357f1
WD
1074config ARM_ERRATA_720789
1075 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
e66dc745 1076 depends on CPU_V7
cdf357f1
WD
1077 help
1078 This option enables the workaround for the 720789 Cortex-A9 (prior to
1079 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1080 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1081 As a consequence of this erratum, some TLB entries which should be
1082 invalidated are not, resulting in an incoherency in the system page
1083 tables. The workaround changes the TLB flushing routines to invalidate
1084 entries regardless of the ASID.
475d92fc
WD
1085
1086config ARM_ERRATA_743622
1087 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1088 depends on CPU_V7
62e4d357 1089 depends on !ARCH_MULTIPLATFORM
475d92fc
WD
1090 help
1091 This option enables the workaround for the 743622 Cortex-A9
efbc74ac 1092 (r2p*) erratum. Under very rare conditions, a faulty
475d92fc
WD
1093 optimisation in the Cortex-A9 Store Buffer may lead to data
1094 corruption. This workaround sets a specific bit in the diagnostic
1095 register of the Cortex-A9 which disables the Store Buffer
1096 optimisation, preventing the defect from occurring. This has no
1097 visible impact on the overall performance or power consumption of the
1098 processor.
1099
9a27c27c
WD
1100config ARM_ERRATA_751472
1101 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
ba90c516 1102 depends on CPU_V7
62e4d357 1103 depends on !ARCH_MULTIPLATFORM
9a27c27c
WD
1104 help
1105 This option enables the workaround for the 751472 Cortex-A9 (prior
1106 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
1107 completion of a following broadcasted operation if the second
1108 operation is received by a CPU before the ICIALLUIS has completed,
1109 potentially leading to corrupted entries in the cache or TLB.
1110
fcbdc5fe
WD
1111config ARM_ERRATA_754322
1112 bool "ARM errata: possible faulty MMU translations following an ASID switch"
1113 depends on CPU_V7
1114 help
1115 This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1116 r3p*) erratum. A speculative memory access may cause a page table walk
1117 which starts prior to an ASID switch but completes afterwards. This
1118 can populate the micro-TLB with a stale entry which may be hit with
1119 the new ASID. This workaround places two dsb instructions in the mm
1120 switching code so that no page table walks can cross the ASID switch.
1121
5dab26af
WD
1122config ARM_ERRATA_754327
1123 bool "ARM errata: no automatic Store Buffer drain"
1124 depends on CPU_V7 && SMP
1125 help
1126 This option enables the workaround for the 754327 Cortex-A9 (prior to
1127 r2p0) erratum. The Store Buffer does not have any automatic draining
1128 mechanism and therefore a livelock may occur if an external agent
1129 continuously polls a memory location waiting to observe an update.
1130 This workaround defines cpu_relax() as smp_mb(), preventing correctly
1131 written polling loops from denying visibility of updates to memory.
1132
145e10e1
CM
1133config ARM_ERRATA_364296
1134 bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
fd832478 1135 depends on CPU_V6
145e10e1
CM
1136 help
1137 This options enables the workaround for the 364296 ARM1136
1138 r0p2 erratum (possible cache data corruption with
1139 hit-under-miss enabled). It sets the undocumented bit 31 in
1140 the auxiliary control register and the FI bit in the control
1141 register, thus disabling hit-under-miss without putting the
1142 processor into full low interrupt latency mode. ARM11MPCore
1143 is not affected.
1144
f630c1bd
WD
1145config ARM_ERRATA_764369
1146 bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1147 depends on CPU_V7 && SMP
1148 help
1149 This option enables the workaround for erratum 764369
1150 affecting Cortex-A9 MPCore with two or more processors (all
1151 current revisions). Under certain timing circumstances, a data
1152 cache line maintenance operation by MVA targeting an Inner
1153 Shareable memory region may fail to proceed up to either the
1154 Point of Coherency or to the Point of Unification of the
1155 system. This workaround adds a DSB instruction before the
1156 relevant cache maintenance functions and sets a specific bit
1157 in the diagnostic control register of the SCU.
1158
7253b85c
SH
1159config ARM_ERRATA_775420
1160 bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
1161 depends on CPU_V7
1162 help
1163 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
1164 r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
1165 operation aborts with MMU exception, it might cause the processor
1166 to deadlock. This workaround puts DSB before executing ISB if
1167 an abort may occur on cache maintenance.
1168
93dc6887
CM
1169config ARM_ERRATA_798181
1170 bool "ARM errata: TLBI/DSB failure on Cortex-A15"
1171 depends on CPU_V7 && SMP
1172 help
1173 On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
1174 adequately shooting down all use of the old entries. This
1175 option enables the Linux kernel workaround for this erratum
1176 which sends an IPI to the CPUs that are running the same ASID
1177 as the one being invalidated.
1178
84b6504f
WD
1179config ARM_ERRATA_773022
1180 bool "ARM errata: incorrect instructions may be executed from loop buffer"
1181 depends on CPU_V7
1182 help
1183 This option enables the workaround for the 773022 Cortex-A15
1184 (up to r0p4) erratum. In certain rare sequences of code, the
1185 loop buffer may deliver incorrect instructions. This
1186 workaround disables the loop buffer to avoid the erratum.
1187
1da177e4
LT
1188endmenu
1189
1190source "arch/arm/common/Kconfig"
1191
1da177e4
LT
1192menu "Bus support"
1193
1da177e4
LT
1194config ISA
1195 bool
1da177e4
LT
1196 help
1197 Find out whether you have ISA slots on your motherboard. ISA is the
1198 name of a bus system, i.e. the way the CPU talks to the other stuff
1199 inside your box. Other bus systems are PCI, EISA, MicroChannel
1200 (MCA) or VESA. ISA is an older system, now being displaced by PCI;
1201 newer boards don't support it. If you have ISA, say Y, otherwise N.
1202
065909b9 1203# Select ISA DMA controller support
1da177e4
LT
1204config ISA_DMA
1205 bool
065909b9 1206 select ISA_DMA_API
1da177e4 1207
065909b9 1208# Select ISA DMA interface
5cae841b
AV
1209config ISA_DMA_API
1210 bool
5cae841b 1211
1da177e4 1212config PCI
0b05da72 1213 bool "PCI support" if MIGHT_HAVE_PCI
1da177e4
LT
1214 help
1215 Find out whether you have a PCI motherboard. PCI is the name of a
1216 bus system, i.e. the way the CPU talks to the other stuff inside
1217 your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
1218 VESA. If you have PCI, say Y, otherwise N.
1219
52882173
AV
1220config PCI_DOMAINS
1221 bool
1222 depends on PCI
1223
8c7d1474
LP
1224config PCI_DOMAINS_GENERIC
1225 def_bool PCI_DOMAINS
1226
b080ac8a
MRJ
1227config PCI_NANOENGINE
1228 bool "BSE nanoEngine PCI support"
1229 depends on SA1100_NANOENGINE
1230 help
1231 Enable PCI on the BSE nanoEngine board.
1232
36e23590
MW
1233config PCI_SYSCALL
1234 def_bool PCI
1235
a0113a99
MR
1236config PCI_HOST_ITE8152
1237 bool
1238 depends on PCI && MACH_ARMCORE
1239 default y
1240 select DMABOUNCE
1241
1da177e4
LT
1242source "drivers/pci/Kconfig"
1243
1244source "drivers/pcmcia/Kconfig"
1245
1246endmenu
1247
1248menu "Kernel Features"
1249
3b55658a
DM
1250config HAVE_SMP
1251 bool
1252 help
1253 This option should be selected by machines which have an SMP-
1254 capable CPU.
1255
1256 The only effect of this option is to make the SMP-related
1257 options available to the user for configuration.
1258
1da177e4 1259config SMP
bb2d8130 1260 bool "Symmetric Multi-Processing"
fbb4ddac 1261 depends on CPU_V6K || CPU_V7
bc28248e 1262 depends on GENERIC_CLOCKEVENTS
3b55658a 1263 depends on HAVE_SMP
801bb21c 1264 depends on MMU || ARM_MPU
0361748f 1265 select IRQ_WORK
1da177e4
LT
1266 help
1267 This enables support for systems with more than one CPU. If you have
4a474157
RG
1268 a system with only one CPU, say N. If you have a system with more
1269 than one CPU, say Y.
1da177e4 1270
4a474157 1271 If you say N here, the kernel will run on uni- and multiprocessor
1da177e4 1272 machines, but will use only one CPU of a multiprocessor machine. If
4a474157
RG
1273 you say Y here, the kernel will run on many, but not all,
1274 uniprocessor machines. On a uniprocessor machine, the kernel
1275 will run faster if you say N here.
1da177e4 1276
395cf969 1277 See also <file:Documentation/x86/i386/IO-APIC.txt>,
1da177e4 1278 <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
50a23e6e 1279 <http://tldp.org/HOWTO/SMP-HOWTO.html>.
1da177e4
LT
1280
1281 If you don't know what to do here, say N.
1282
f00ec48f 1283config SMP_ON_UP
5744ff43 1284 bool "Allow booting SMP kernel on uniprocessor systems"
801bb21c 1285 depends on SMP && !XIP_KERNEL && MMU
f00ec48f
RK
1286 default y
1287 help
1288 SMP kernels contain instructions which fail on non-SMP processors.
1289 Enabling this option allows the kernel to modify itself to make
1290 these instructions safe. Disabling it allows about 1K of space
1291 savings.
1292
1293 If you don't know what to do here, say Y.
1294
c9018aab
VG
1295config ARM_CPU_TOPOLOGY
1296 bool "Support cpu topology definition"
1297 depends on SMP && CPU_V7
1298 default y
1299 help
1300 Support ARM cpu topology definition. The MPIDR register defines
1301 affinity between processors which is then used to describe the cpu
1302 topology of an ARM System.
1303
1304config SCHED_MC
1305 bool "Multi-core scheduler support"
1306 depends on ARM_CPU_TOPOLOGY
1307 help
1308 Multi-core scheduler support improves the CPU scheduler's decision
1309 making when dealing with multi-core CPU chips at a cost of slightly
1310 increased overhead in some places. If unsure say N here.
1311
1312config SCHED_SMT
1313 bool "SMT scheduler support"
1314 depends on ARM_CPU_TOPOLOGY
1315 help
1316 Improves the CPU scheduler's decision making when dealing with
1317 MultiThreading at a cost of slightly increased overhead in some
1318 places. If unsure say N here.
1319
a8cbcd92
RK
1320config HAVE_ARM_SCU
1321 bool
a8cbcd92
RK
1322 help
1323 This option enables support for the ARM system coherency unit
1324
8a4da6e3 1325config HAVE_ARM_ARCH_TIMER
022c03a2
MZ
1326 bool "Architected timer support"
1327 depends on CPU_V7
8a4da6e3 1328 select ARM_ARCH_TIMER
0c403462 1329 select GENERIC_CLOCKEVENTS
022c03a2
MZ
1330 help
1331 This option enables support for the ARM architected timer
1332
f32f4ce2
RK
1333config HAVE_ARM_TWD
1334 bool
da4a686a 1335 select CLKSRC_OF if OF
f32f4ce2
RK
1336 help
1337 This options enables support for the ARM timer and watchdog unit
1338
e8db288e
NP
1339config MCPM
1340 bool "Multi-Cluster Power Management"
1341 depends on CPU_V7 && SMP
1342 help
1343 This option provides the common power management infrastructure
1344 for (multi-)cluster based systems, such as big.LITTLE based
1345 systems.
1346
ebf4a5c5
HZ
1347config MCPM_QUAD_CLUSTER
1348 bool
1349 depends on MCPM
1350 help
1351 To avoid wasting resources unnecessarily, MCPM only supports up
1352 to 2 clusters by default.
1353 Platforms with 3 or 4 clusters that use MCPM must select this
1354 option to allow the additional clusters to be managed.
1355
1c33be57
NP
1356config BIG_LITTLE
1357 bool "big.LITTLE support (Experimental)"
1358 depends on CPU_V7 && SMP
1359 select MCPM
1360 help
1361 This option enables support selections for the big.LITTLE
1362 system architecture.
1363
1364config BL_SWITCHER
1365 bool "big.LITTLE switcher support"
6c044fec 1366 depends on BIG_LITTLE && MCPM && HOTPLUG_CPU && ARM_GIC
51aaf81f 1367 select CPU_PM
1c33be57
NP
1368 help
1369 The big.LITTLE "switcher" provides the core functionality to
1370 transparently handle transition between a cluster of A15's
1371 and a cluster of A7's in a big.LITTLE system.
1372
b22537c6
NP
1373config BL_SWITCHER_DUMMY_IF
1374 tristate "Simple big.LITTLE switcher user interface"
1375 depends on BL_SWITCHER && DEBUG_KERNEL
1376 help
1377 This is a simple and dummy char dev interface to control
1378 the big.LITTLE switcher core code. It is meant for
1379 debugging purposes only.
1380
8d5796d2
LB
1381choice
1382 prompt "Memory split"
006fa259 1383 depends on MMU
8d5796d2
LB
1384 default VMSPLIT_3G
1385 help
1386 Select the desired split between kernel and user memory.
1387
1388 If you are not absolutely sure what you are doing, leave this
1389 option alone!
1390
1391 config VMSPLIT_3G
1392 bool "3G/1G user/kernel split"
63ce446c
NP
1393 config VMSPLIT_3G_OPT
1394 bool "3G/1G user/kernel split (for full 1G low memory)"
8d5796d2
LB
1395 config VMSPLIT_2G
1396 bool "2G/2G user/kernel split"
1397 config VMSPLIT_1G
1398 bool "1G/3G user/kernel split"
1399endchoice
1400
1401config PAGE_OFFSET
1402 hex
006fa259 1403 default PHYS_OFFSET if !MMU
8d5796d2
LB
1404 default 0x40000000 if VMSPLIT_1G
1405 default 0x80000000 if VMSPLIT_2G
63ce446c 1406 default 0xB0000000 if VMSPLIT_3G_OPT
8d5796d2
LB
1407 default 0xC0000000
1408
1da177e4
LT
1409config NR_CPUS
1410 int "Maximum number of CPUs (2-32)"
1411 range 2 32
1412 depends on SMP
1413 default "4"
1414
a054a811 1415config HOTPLUG_CPU
00b7dede 1416 bool "Support for hot-pluggable CPUs"
40b31360 1417 depends on SMP
a054a811
RK
1418 help
1419 Say Y here to experiment with turning CPUs off and on. CPUs
1420 can be controlled through /sys/devices/system/cpu.
1421
2bdd424f
WD
1422config ARM_PSCI
1423 bool "Support for the ARM Power State Coordination Interface (PSCI)"
e679660d 1424 depends on HAVE_ARM_SMCCC
be120397 1425 select ARM_PSCI_FW
2bdd424f
WD
1426 help
1427 Say Y here if you want Linux to communicate with system firmware
1428 implementing the PSCI specification for CPU-centric power
1429 management operations described in ARM document number ARM DEN
1430 0022A ("Power State Coordination Interface System Software on
1431 ARM processors").
1432
2a6ad871
MR
1433# The GPIO number here must be sorted by descending number. In case of
1434# a multiplatform kernel, we just want the highest value required by the
1435# selected platforms.
44986ab0
PDSN
1436config ARCH_NR_GPIO
1437 int
b35d2e56
GF
1438 default 1024 if ARCH_BRCMSTB || ARCH_SHMOBILE || ARCH_TEGRA || \
1439 ARCH_ZYNQ
aa42587a
TF
1440 default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || \
1441 SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX || ARCH_S5PV210
eb171a99 1442 default 416 if ARCH_SUNXI
06b851e5 1443 default 392 if ARCH_U8500
01bb914c 1444 default 352 if ARCH_VT8500
7b5da4c3 1445 default 288 if ARCH_ROCKCHIP
2a6ad871 1446 default 264 if MACH_H4700
44986ab0
PDSN
1447 default 0
1448 help
1449 Maximum number of GPIOs in the system.
1450
1451 If unsure, leave the default value.
1452
d45a398f 1453source kernel/Kconfig.preempt
1da177e4 1454
c9218b16 1455config HZ_FIXED
f8065813 1456 int
070b8b43 1457 default 200 if ARCH_EBSA110 || ARCH_S3C24XX || \
a73ddc61 1458 ARCH_S5PV210 || ARCH_EXYNOS4
1164f672 1459 default 128 if SOC_AT91RM9200
47d84682 1460 default 0
c9218b16
RK
1461
1462choice
47d84682 1463 depends on HZ_FIXED = 0
c9218b16
RK
1464 prompt "Timer frequency"
1465
1466config HZ_100
1467 bool "100 Hz"
1468
1469config HZ_200
1470 bool "200 Hz"
1471
1472config HZ_250
1473 bool "250 Hz"
1474
1475config HZ_300
1476 bool "300 Hz"
1477
1478config HZ_500
1479 bool "500 Hz"
1480
1481config HZ_1000
1482 bool "1000 Hz"
1483
1484endchoice
1485
1486config HZ
1487 int
47d84682 1488 default HZ_FIXED if HZ_FIXED != 0
c9218b16
RK
1489 default 100 if HZ_100
1490 default 200 if HZ_200
1491 default 250 if HZ_250
1492 default 300 if HZ_300
1493 default 500 if HZ_500
1494 default 1000
1495
1496config SCHED_HRTICK
1497 def_bool HIGH_RES_TIMERS
f8065813 1498
16c79651 1499config THUMB2_KERNEL
bc7dea00 1500 bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
4477ca45 1501 depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K
bc7dea00 1502 default y if CPU_THUMBONLY
16c79651
CM
1503 select AEABI
1504 select ARM_ASM_UNIFIED
89bace65 1505 select ARM_UNWIND
16c79651
CM
1506 help
1507 By enabling this option, the kernel will be compiled in
1508 Thumb-2 mode. A compiler/assembler that understand the unified
1509 ARM-Thumb syntax is needed.
1510
1511 If unsure, say N.
1512
6f685c5c
DM
1513config THUMB2_AVOID_R_ARM_THM_JUMP11
1514 bool "Work around buggy Thumb-2 short branch relocations in gas"
1515 depends on THUMB2_KERNEL && MODULES
1516 default y
1517 help
1518 Various binutils versions can resolve Thumb-2 branches to
1519 locally-defined, preemptible global symbols as short-range "b.n"
1520 branch instructions.
1521
1522 This is a problem, because there's no guarantee the final
1523 destination of the symbol, or any candidate locations for a
1524 trampoline, are within range of the branch. For this reason, the
1525 kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
1526 relocation in modules at all, and it makes little sense to add
1527 support.
1528
1529 The symptom is that the kernel fails with an "unsupported
1530 relocation" error when loading some modules.
1531
1532 Until fixed tools are available, passing
1533 -fno-optimize-sibling-calls to gcc should prevent gcc generating
1534 code which hits this problem, at the cost of a bit of extra runtime
1535 stack usage in some cases.
1536
1537 The problem is described in more detail at:
1538 https://bugs.launchpad.net/binutils-linaro/+bug/725126
1539
1540 Only Thumb-2 kernels are affected.
1541
1542 Unless you are sure your tools don't have this problem, say Y.
1543
0becb088
CM
1544config ARM_ASM_UNIFIED
1545 bool
1546
42f25bdd
NP
1547config ARM_PATCH_IDIV
1548 bool "Runtime patch udiv/sdiv instructions into __aeabi_{u}idiv()"
1549 depends on CPU_32v7 && !XIP_KERNEL
1550 default y
1551 help
1552 The ARM compiler inserts calls to __aeabi_idiv() and
1553 __aeabi_uidiv() when it needs to perform division on signed
1554 and unsigned integers. Some v7 CPUs have support for the sdiv
1555 and udiv instructions that can be used to implement those
1556 functions.
1557
1558 Enabling this option allows the kernel to modify itself to
1559 replace the first two instructions of these library functions
1560 with the sdiv or udiv plus "bx lr" instructions when the CPU
1561 it is running on supports them. Typically this will be faster
1562 and less power intensive than running the original library
1563 code to do integer division.
1564
704bdda0
NP
1565config AEABI
1566 bool "Use the ARM EABI to compile the kernel"
1567 help
1568 This option allows for the kernel to be compiled using the latest
1569 ARM ABI (aka EABI). This is only useful if you are using a user
1570 space environment that is also compiled with EABI.
1571
1572 Since there are major incompatibilities between the legacy ABI and
1573 EABI, especially with regard to structure member alignment, this
1574 option also changes the kernel syscall calling convention to
1575 disambiguate both ABIs and allow for backward compatibility support
1576 (selected with CONFIG_OABI_COMPAT).
1577
1578 To use this you need GCC version 4.0.0 or later.
1579
6c90c872 1580config OABI_COMPAT
a73a3ff1 1581 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
d6f94fa0 1582 depends on AEABI && !THUMB2_KERNEL
6c90c872
NP
1583 help
1584 This option preserves the old syscall interface along with the
1585 new (ARM EABI) one. It also provides a compatibility layer to
1586 intercept syscalls that have structure arguments which layout
1587 in memory differs between the legacy ABI and the new ARM EABI
1588 (only for non "thumb" binaries). This option adds a tiny
1589 overhead to all syscalls and produces a slightly larger kernel.
91702175
KC
1590
1591 The seccomp filter system will not be available when this is
1592 selected, since there is no way yet to sensibly distinguish
1593 between calling conventions during filtering.
1594
6c90c872
NP
1595 If you know you'll be using only pure EABI user space then you
1596 can say N here. If this option is not selected and you attempt
1597 to execute a legacy ABI binary then the result will be
1598 UNPREDICTABLE (in fact it can be predicted that it won't work
b02f8467 1599 at all). If in doubt say N.
6c90c872 1600
eb33575c 1601config ARCH_HAS_HOLES_MEMORYMODEL
e80d6a24 1602 bool
e80d6a24 1603
05944d74
RK
1604config ARCH_SPARSEMEM_ENABLE
1605 bool
1606
07a2f737
RK
1607config ARCH_SPARSEMEM_DEFAULT
1608 def_bool ARCH_SPARSEMEM_ENABLE
1609
05944d74 1610config ARCH_SELECT_MEMORY_MODEL
be370302 1611 def_bool ARCH_SPARSEMEM_ENABLE
c80d79d7 1612
7b7bf499
WD
1613config HAVE_ARCH_PFN_VALID
1614 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
1615
b8cd51af
SC
1616config HAVE_GENERIC_RCU_GUP
1617 def_bool y
1618 depends on ARM_LPAE
1619
053a96ca 1620config HIGHMEM
e8db89a2
RK
1621 bool "High Memory Support"
1622 depends on MMU
053a96ca
NP
1623 help
1624 The address space of ARM processors is only 4 Gigabytes large
1625 and it has to accommodate user address space, kernel address
1626 space as well as some memory mapped IO. That means that, if you
1627 have a large amount of physical memory and/or IO, not all of the
1628 memory can be "permanently mapped" by the kernel. The physical
1629 memory that is not permanently mapped is called "high memory".
1630
1631 Depending on the selected kernel/user memory split, minimum
1632 vmalloc space and actual amount of RAM, you may not need this
1633 option which should result in a slightly faster kernel.
1634
1635 If unsure, say n.
1636
65cec8e3 1637config HIGHPTE
9a431bd5 1638 bool "Allocate 2nd-level pagetables from highmem" if EXPERT
65cec8e3 1639 depends on HIGHMEM
9a431bd5 1640 default y
b4d103d1
RK
1641 help
1642 The VM uses one page of physical memory for each page table.
1643 For systems with a lot of processes, this can use a lot of
1644 precious low memory, eventually leading to low memory being
1645 consumed by page tables. Setting this option will allow
1646 user-space 2nd level page tables to reside in high memory.
65cec8e3 1647
a5e090ac
RK
1648config CPU_SW_DOMAIN_PAN
1649 bool "Enable use of CPU domains to implement privileged no-access"
1650 depends on MMU && !ARM_LPAE
1b8873a0
JI
1651 default y
1652 help
a5e090ac
RK
1653 Increase kernel security by ensuring that normal kernel accesses
1654 are unable to access userspace addresses. This can help prevent
1655 use-after-free bugs becoming an exploitable privilege escalation
1656 by ensuring that magic values (such as LIST_POISON) will always
1657 fault when dereferenced.
1658
1659 CPUs with low-vector mappings use a best-efforts implementation.
1660 Their lower 1MB needs to remain accessible for the vectors, but
1661 the remainder of userspace will become appropriately inaccessible.
65cec8e3 1662
1b8873a0 1663config HW_PERF_EVENTS
fa8ad788
MR
1664 def_bool y
1665 depends on ARM_PMU
1b8873a0 1666
1355e2a6
CM
1667config SYS_SUPPORTS_HUGETLBFS
1668 def_bool y
1669 depends on ARM_LPAE
1670
8d962507
CM
1671config HAVE_ARCH_TRANSPARENT_HUGEPAGE
1672 def_bool y
1673 depends on ARM_LPAE
1674
4bfab203
SC
1675config ARCH_WANT_GENERAL_HUGETLB
1676 def_bool y
1677
7d485f64
AB
1678config ARM_MODULE_PLTS
1679 bool "Use PLTs to allow module memory to spill over into vmalloc area"
1680 depends on MODULES
1681 help
1682 Allocate PLTs when loading modules so that jumps and calls whose
1683 targets are too far away for their relative offsets to be encoded
1684 in the instructions themselves can be bounced via veneers in the
1685 module's PLT. This allows modules to be allocated in the generic
1686 vmalloc area after the dedicated module memory area has been
1687 exhausted. The modules will use slightly more memory, but after
1688 rounding up to page size, the actual memory footprint is usually
1689 the same.
1690
1691 Say y if you are getting out of memory errors while loading modules
1692
3f22ab27
DH
1693source "mm/Kconfig"
1694
c1b2d970 1695config FORCE_MAX_ZONEORDER
36d6c928 1696 int "Maximum zone order"
898f08e1 1697 default "12" if SOC_AM33XX
6d85e2b0 1698 default "9" if SA1111 || ARCH_EFM32
c1b2d970
MD
1699 default "11"
1700 help
1701 The kernel memory allocator divides physically contiguous memory
1702 blocks into "zones", where each zone is a power of two number of
1703 pages. This option selects the largest power of two that the kernel
1704 keeps in the memory allocator. If you need to allocate very large
1705 blocks of physically contiguous memory, then you may need to
1706 increase this value.
1707
1708 This config option is actually maximum order plus one. For example,
1709 a value of 11 means that the largest free memory block is 2^10 pages.
1710
1da177e4
LT
1711config ALIGNMENT_TRAP
1712 bool
f12d0d7c 1713 depends on CPU_CP15_MMU
1da177e4 1714 default y if !ARCH_EBSA110
e119bfff 1715 select HAVE_PROC_CPU if PROC_FS
1da177e4 1716 help
84eb8d06 1717 ARM processors cannot fetch/store information which is not
1da177e4
LT
1718 naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1719 address divisible by 4. On 32-bit ARM processors, these non-aligned
1720 fetch/store instructions will be emulated in software if you say
1721 here, which has a severe performance impact. This is necessary for
1722 correct operation of some network protocols. With an IP-only
1723 configuration it is safe to say N, otherwise say Y.
1724
39ec58f3 1725config UACCESS_WITH_MEMCPY
38ef2ad5
LW
1726 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
1727 depends on MMU
39ec58f3
LB
1728 default y if CPU_FEROCEON
1729 help
1730 Implement faster copy_to_user and clear_user methods for CPU
1731 cores where a 8-word STM instruction give significantly higher
1732 memory write throughput than a sequence of individual 32bit stores.
1733
1734 A possible side effect is a slight increase in scheduling latency
1735 between threads sharing the same address space if they invoke
1736 such copy operations with large buffers.
1737
1738 However, if the CPU data cache is using a write-allocate mode,
1739 this option is unlikely to provide any performance gain.
1740
70c70d97
NP
1741config SECCOMP
1742 bool
1743 prompt "Enable seccomp to safely compute untrusted bytecode"
1744 ---help---
1745 This kernel feature is useful for number crunching applications
1746 that may need to compute untrusted bytecode during their
1747 execution. By using pipes or other transports made available to
1748 the process as file descriptors supporting the read/write
1749 syscalls, it's possible to isolate those applications in
1750 their own address space using seccomp. Once seccomp is
1751 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1752 and the task is only allowed to execute a few safe syscalls
1753 defined by each seccomp mode.
1754
06e6295b
SS
1755config SWIOTLB
1756 def_bool y
1757
1758config IOMMU_HELPER
1759 def_bool SWIOTLB
1760
02c2433b
SS
1761config PARAVIRT
1762 bool "Enable paravirtualization code"
1763 help
1764 This changes the kernel so it can modify itself when it is run
1765 under a hypervisor, potentially improving performance significantly
1766 over full virtualization.
1767
1768config PARAVIRT_TIME_ACCOUNTING
1769 bool "Paravirtual steal time accounting"
1770 select PARAVIRT
1771 default n
1772 help
1773 Select this option to enable fine granularity task steal time
1774 accounting. Time spent executing other tasks in parallel with
1775 the current vCPU is discounted from the vCPU power. To account for
1776 that, there can be a small performance impact.
1777
1778 If in doubt, say N here.
1779
eff8d644
SS
1780config XEN_DOM0
1781 def_bool y
1782 depends on XEN
1783
1784config XEN
c2ba1f7d 1785 bool "Xen guest support on ARM"
85323a99 1786 depends on ARM && AEABI && OF
f880b67d 1787 depends on CPU_V7 && !CPU_V6
85323a99 1788 depends on !GENERIC_ATOMIC64
7693decc 1789 depends on MMU
51aaf81f 1790 select ARCH_DMA_ADDR_T_64BIT
17b7ab80 1791 select ARM_PSCI
83862ccf 1792 select SWIOTLB_XEN
02c2433b 1793 select PARAVIRT
eff8d644
SS
1794 help
1795 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1796
1da177e4
LT
1797endmenu
1798
1799menu "Boot options"
1800
9eb8f674
GL
1801config USE_OF
1802 bool "Flattened Device Tree support"
b1b3f49c 1803 select IRQ_DOMAIN
9eb8f674 1804 select OF
9eb8f674
GL
1805 help
1806 Include support for flattened device tree machine descriptions.
1807
bd51e2f5
NP
1808config ATAGS
1809 bool "Support for the traditional ATAGS boot data passing" if USE_OF
1810 default y
1811 help
1812 This is the traditional way of passing data to the kernel at boot
1813 time. If you are solely relying on the flattened device tree (or
1814 the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1815 to remove ATAGS support from your kernel binary. If unsure,
1816 leave this to y.
1817
1818config DEPRECATED_PARAM_STRUCT
1819 bool "Provide old way to pass kernel parameters"
1820 depends on ATAGS
1821 help
1822 This was deprecated in 2001 and announced to live on for 5 years.
1823 Some old boot loaders still use this way.
1824
1da177e4
LT
1825# Compressed boot loader in ROM. Yes, we really want to ask about
1826# TEXT and BSS so we preserve their values in the config files.
1827config ZBOOT_ROM_TEXT
1828 hex "Compressed ROM boot loader base address"
1829 default "0"
1830 help
1831 The physical address at which the ROM-able zImage is to be
1832 placed in the target. Platforms which normally make use of
1833 ROM-able zImage formats normally set this to a suitable
1834 value in their defconfig file.
1835
1836 If ZBOOT_ROM is not enabled, this has no effect.
1837
1838config ZBOOT_ROM_BSS
1839 hex "Compressed ROM boot loader BSS address"
1840 default "0"
1841 help
f8c440b2
DF
1842 The base address of an area of read/write memory in the target
1843 for the ROM-able zImage which must be available while the
1844 decompressor is running. It must be large enough to hold the
1845 entire decompressed kernel plus an additional 128 KiB.
1846 Platforms which normally make use of ROM-able zImage formats
1847 normally set this to a suitable value in their defconfig file.
1da177e4
LT
1848
1849 If ZBOOT_ROM is not enabled, this has no effect.
1850
1851config ZBOOT_ROM
1852 bool "Compressed boot loader in ROM/flash"
1853 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
10968131 1854 depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR
1da177e4
LT
1855 help
1856 Say Y here if you intend to execute your compressed kernel image
1857 (zImage) directly from ROM or flash. If unsure, say N.
1858
e2a6a3aa
JB
1859config ARM_APPENDED_DTB
1860 bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
10968131 1861 depends on OF
e2a6a3aa
JB
1862 help
1863 With this option, the boot code will look for a device tree binary
1864 (DTB) appended to zImage
1865 (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1866
1867 This is meant as a backward compatibility convenience for those
1868 systems with a bootloader that can't be upgraded to accommodate
1869 the documented boot protocol using a device tree.
1870
1871 Beware that there is very little in terms of protection against
1872 this option being confused by leftover garbage in memory that might
1873 look like a DTB header after a reboot if no actual DTB is appended
1874 to zImage. Do not leave this option active in a production kernel
1875 if you don't intend to always append a DTB. Proper passing of the
1876 location into r2 of a bootloader provided DTB is always preferable
1877 to this option.
1878
b90b9a38
NP
1879config ARM_ATAG_DTB_COMPAT
1880 bool "Supplement the appended DTB with traditional ATAG information"
1881 depends on ARM_APPENDED_DTB
1882 help
1883 Some old bootloaders can't be updated to a DTB capable one, yet
1884 they provide ATAGs with memory configuration, the ramdisk address,
1885 the kernel cmdline string, etc. Such information is dynamically
1886 provided by the bootloader and can't always be stored in a static
1887 DTB. To allow a device tree enabled kernel to be used with such
1888 bootloaders, this option allows zImage to extract the information
1889 from the ATAG list and store it at run time into the appended DTB.
1890
d0f34a11
GR
1891choice
1892 prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
1893 default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1894
1895config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1896 bool "Use bootloader kernel arguments if available"
1897 help
1898 Uses the command-line options passed by the boot loader instead of
1899 the device tree bootargs property. If the boot loader doesn't provide
1900 any, the device tree bootargs property will be used.
1901
1902config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
1903 bool "Extend with bootloader kernel arguments"
1904 help
1905 The command-line arguments provided by the boot loader will be
1906 appended to the the device tree bootargs property.
1907
1908endchoice
1909
1da177e4
LT
1910config CMDLINE
1911 string "Default kernel command string"
1912 default ""
1913 help
1914 On some architectures (EBSA110 and CATS), there is currently no way
1915 for the boot loader to pass arguments to the kernel. For these
1916 architectures, you should supply some command-line options at build
1917 time by entering them here. As a minimum, you should specify the
1918 memory size and the root device (e.g., mem=64M root=/dev/nfs).
1919
4394c124
VB
1920choice
1921 prompt "Kernel command line type" if CMDLINE != ""
1922 default CMDLINE_FROM_BOOTLOADER
bd51e2f5 1923 depends on ATAGS
4394c124
VB
1924
1925config CMDLINE_FROM_BOOTLOADER
1926 bool "Use bootloader kernel arguments if available"
1927 help
1928 Uses the command-line options passed by the boot loader. If
1929 the boot loader doesn't provide any, the default kernel command
1930 string provided in CMDLINE will be used.
1931
1932config CMDLINE_EXTEND
1933 bool "Extend bootloader kernel arguments"
1934 help
1935 The command-line arguments provided by the boot loader will be
1936 appended to the default kernel command string.
1937
92d2040d
AH
1938config CMDLINE_FORCE
1939 bool "Always use the default kernel command string"
92d2040d
AH
1940 help
1941 Always use the default kernel command string, even if the boot
1942 loader passes other arguments to the kernel.
1943 This is useful if you cannot or don't want to change the
1944 command-line options your boot loader passes to the kernel.
4394c124 1945endchoice
92d2040d 1946
1da177e4
LT
1947config XIP_KERNEL
1948 bool "Kernel Execute-In-Place from ROM"
10968131 1949 depends on !ARM_LPAE && !ARCH_MULTIPLATFORM
1da177e4
LT
1950 help
1951 Execute-In-Place allows the kernel to run from non-volatile storage
1952 directly addressable by the CPU, such as NOR flash. This saves RAM
1953 space since the text section of the kernel is not loaded from flash
1954 to RAM. Read-write sections, such as the data section and stack,
1955 are still copied to RAM. The XIP kernel is not compressed since
1956 it has to run directly from flash, so it will take more space to
1957 store it. The flash address used to link the kernel object files,
1958 and for storing it, is configuration dependent. Therefore, if you
1959 say Y here, you must know the proper physical address where to
1960 store the kernel image depending on your own flash memory usage.
1961
1962 Also note that the make target becomes "make xipImage" rather than
1963 "make zImage" or "make Image". The final kernel binary to put in
1964 ROM memory will be arch/arm/boot/xipImage.
1965
1966 If unsure, say N.
1967
1968config XIP_PHYS_ADDR
1969 hex "XIP Kernel Physical Location"
1970 depends on XIP_KERNEL
1971 default "0x00080000"
1972 help
1973 This is the physical address in your flash memory the kernel will
1974 be linked for and stored to. This address is dependent on your
1975 own flash usage.
1976
c587e4a6
RP
1977config KEXEC
1978 bool "Kexec system call (EXPERIMENTAL)"
19ab428f 1979 depends on (!SMP || PM_SLEEP_SMP)
cb1293e2 1980 depends on !CPU_V7M
2965faa5 1981 select KEXEC_CORE
c587e4a6
RP
1982 help
1983 kexec is a system call that implements the ability to shutdown your
1984 current kernel, and to start another kernel. It is like a reboot
01dd2fbf 1985 but it is independent of the system firmware. And like a reboot
c587e4a6
RP
1986 you can start any kernel with it, not just Linux.
1987
1988 It is an ongoing process to be certain the hardware in a machine
1989 is properly shutdown, so do not be surprised if this code does not
bf220695 1990 initially work for you.
c587e4a6 1991
4cd9d6f7
RP
1992config ATAGS_PROC
1993 bool "Export atags in procfs"
bd51e2f5 1994 depends on ATAGS && KEXEC
b98d7291 1995 default y
4cd9d6f7
RP
1996 help
1997 Should the atags used to boot the kernel be exported in an "atags"
1998 file in procfs. Useful with kexec.
1999
cb5d39b3
MW
2000config CRASH_DUMP
2001 bool "Build kdump crash kernel (EXPERIMENTAL)"
cb5d39b3
MW
2002 help
2003 Generate crash dump after being started by kexec. This should
2004 be normally only set in special crash dump kernels which are
2005 loaded in the main kernel with kexec-tools into a specially
2006 reserved region and then later executed after a crash by
2007 kdump/kexec. The crash dump kernel must be compiled to a
2008 memory address not used by the main kernel
2009
2010 For more details see Documentation/kdump/kdump.txt
2011
e69edc79
EM
2012config AUTO_ZRELADDR
2013 bool "Auto calculation of the decompressed kernel image address"
e69edc79
EM
2014 help
2015 ZRELADDR is the physical address where the decompressed kernel
2016 image will be placed. If AUTO_ZRELADDR is selected, the address
2017 will be determined at run-time by masking the current IP with
2018 0xf8000000. This assumes the zImage being placed in the first 128MB
2019 from start of memory.
2020
81a0bc39
RF
2021config EFI_STUB
2022 bool
2023
2024config EFI
2025 bool "UEFI runtime support"
2026 depends on OF && !CPU_BIG_ENDIAN && MMU && AUTO_ZRELADDR && !XIP_KERNEL
2027 select UCS2_STRING
2028 select EFI_PARAMS_FROM_FDT
2029 select EFI_STUB
2030 select EFI_ARMSTUB
2031 select EFI_RUNTIME_WRAPPERS
2032 ---help---
2033 This option provides support for runtime services provided
2034 by UEFI firmware (such as non-volatile variables, realtime
2035 clock, and platform reset). A UEFI stub is also provided to
2036 allow the kernel to be booted as an EFI application. This
2037 is only useful for kernels that may run on systems that have
2038 UEFI firmware.
2039
1da177e4
LT
2040endmenu
2041
ac9d7efc 2042menu "CPU Power Management"
1da177e4 2043
1da177e4 2044source "drivers/cpufreq/Kconfig"
1da177e4 2045
ac9d7efc
RK
2046source "drivers/cpuidle/Kconfig"
2047
2048endmenu
2049
1da177e4
LT
2050menu "Floating point emulation"
2051
2052comment "At least one emulation must be selected"
2053
2054config FPE_NWFPE
2055 bool "NWFPE math emulation"
593c252a 2056 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
1da177e4
LT
2057 ---help---
2058 Say Y to include the NWFPE floating point emulator in the kernel.
2059 This is necessary to run most binaries. Linux does not currently
2060 support floating point hardware so you need to say Y here even if
2061 your machine has an FPA or floating point co-processor podule.
2062
2063 You may say N here if you are going to load the Acorn FPEmulator
2064 early in the bootup.
2065
2066config FPE_NWFPE_XP
2067 bool "Support extended precision"
bedf142b 2068 depends on FPE_NWFPE
1da177e4
LT
2069 help
2070 Say Y to include 80-bit support in the kernel floating-point
2071 emulator. Otherwise, only 32 and 64-bit support is compiled in.
2072 Note that gcc does not generate 80-bit operations by default,
2073 so in most cases this option only enlarges the size of the
2074 floating point emulator without any good reason.
2075
2076 You almost surely want to say N here.
2077
2078config FPE_FASTFPE
2079 bool "FastFPE math emulation (EXPERIMENTAL)"
d6f94fa0 2080 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
1da177e4
LT
2081 ---help---
2082 Say Y here to include the FAST floating point emulator in the kernel.
2083 This is an experimental much faster emulator which now also has full
2084 precision for the mantissa. It does not support any exceptions.
2085 It is very simple, and approximately 3-6 times faster than NWFPE.
2086
2087 It should be sufficient for most programs. It may be not suitable
2088 for scientific calculations, but you have to check this for yourself.
2089 If you do not feel you need a faster FP emulation you should better
2090 choose NWFPE.
2091
2092config VFP
2093 bool "VFP-format floating point maths"
e399b1a4 2094 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
1da177e4
LT
2095 help
2096 Say Y to include VFP support code in the kernel. This is needed
2097 if your hardware includes a VFP unit.
2098
2099 Please see <file:Documentation/arm/VFP/release-notes.txt> for
2100 release notes and additional status information.
2101
2102 Say N if your target does not have VFP hardware.
2103
25ebee02
CM
2104config VFPv3
2105 bool
2106 depends on VFP
2107 default y if CPU_V7
2108
b5872db4
CM
2109config NEON
2110 bool "Advanced SIMD (NEON) Extension support"
2111 depends on VFPv3 && CPU_V7
2112 help
2113 Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2114 Extension.
2115
73c132c1
AB
2116config KERNEL_MODE_NEON
2117 bool "Support for NEON in kernel mode"
c4a30c3b 2118 depends on NEON && AEABI
73c132c1
AB
2119 help
2120 Say Y to include support for NEON in kernel mode.
2121
1da177e4
LT
2122endmenu
2123
2124menu "Userspace binary formats"
2125
2126source "fs/Kconfig.binfmt"
2127
1da177e4
LT
2128endmenu
2129
2130menu "Power management options"
2131
eceab4ac 2132source "kernel/power/Kconfig"
1da177e4 2133
f4cb5700 2134config ARCH_SUSPEND_POSSIBLE
19a0519d 2135 depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \
f0d75153 2136 CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
f4cb5700
JB
2137 def_bool y
2138
15e0d9e3 2139config ARM_CPU_SUSPEND
8b6f2499 2140 def_bool PM_SLEEP || BL_SWITCHER || ARM_PSCI_FW
1b9bdf5c 2141 depends on ARCH_SUSPEND_POSSIBLE
15e0d9e3 2142
603fb42a
SC
2143config ARCH_HIBERNATION_POSSIBLE
2144 bool
2145 depends on MMU
2146 default y if ARCH_SUSPEND_POSSIBLE
2147
1da177e4
LT
2148endmenu
2149
d5950b43
SR
2150source "net/Kconfig"
2151
ac25150f 2152source "drivers/Kconfig"
1da177e4 2153
916f743d
KG
2154source "drivers/firmware/Kconfig"
2155
1da177e4
LT
2156source "fs/Kconfig"
2157
1da177e4
LT
2158source "arch/arm/Kconfig.debug"
2159
2160source "security/Kconfig"
2161
2162source "crypto/Kconfig"
652ccae5
AB
2163if CRYPTO
2164source "arch/arm/crypto/Kconfig"
2165endif
1da177e4
LT
2166
2167source "lib/Kconfig"
749cf76c
CD
2168
2169source "arch/arm/kvm/Kconfig"
This page took 1.451664 seconds and 5 git commands to generate.