ARM: 8476/1: VDSO: use PTR_ERR_OR_ZERO for vma check
[deliverable/linux.git] / arch / arm / Kconfig
CommitLineData
1da177e4
LT
1config ARM
2 bool
3 default y
b1b3f49c 4 select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
2b68f6ca 5 select ARCH_HAS_ELF_RANDOMIZE
3d06770e 6 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
171b3f0d 7 select ARCH_HAVE_CUSTOM_GPIO_H
957e3fac 8 select ARCH_HAS_GCOV_PROFILE_ALL
d7018848 9 select ARCH_MIGHT_HAVE_PC_PARPORT
4badad35 10 select ARCH_SUPPORTS_ATOMIC_RMW
017f161a 11 select ARCH_USE_BUILTIN_BSWAP
0cbad9c9 12 select ARCH_USE_CMPXCHG_LOCKREF
b1b3f49c 13 select ARCH_WANT_IPC_PARSE_VERSION
ee951c63 14 select BUILDTIME_EXTABLE_SORT if MMU
171b3f0d 15 select CLONE_BACKWARDS
b1b3f49c 16 select CPU_PM if (SUSPEND || CPU_IDLE)
dce5c9e3 17 select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS
b01aec9b
BP
18 select EDAC_SUPPORT
19 select EDAC_ATOMIC_SCRUB
36d0fd21 20 select GENERIC_ALLOCATOR
4477ca45 21 select GENERIC_ATOMIC64 if (CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI)
b1b3f49c 22 select GENERIC_CLOCKEVENTS_BROADCAST if SMP
171b3f0d 23 select GENERIC_IDLE_POLL_SETUP
b1b3f49c
RK
24 select GENERIC_IRQ_PROBE
25 select GENERIC_IRQ_SHOW
7c07005e 26 select GENERIC_IRQ_SHOW_LEVEL
b1b3f49c 27 select GENERIC_PCI_IOMAP
38ff87f7 28 select GENERIC_SCHED_CLOCK
b1b3f49c
RK
29 select GENERIC_SMP_IDLE_THREAD
30 select GENERIC_STRNCPY_FROM_USER
31 select GENERIC_STRNLEN_USER
a71b092a 32 select HANDLE_DOMAIN_IRQ
b1b3f49c 33 select HARDIRQS_SW_RESEND
7a017721 34 select HAVE_ARCH_AUDITSYSCALL if (AEABI && !OABI_COMPAT)
0b7857db 35 select HAVE_ARCH_BITREVERSE if (CPU_32v7M || CPU_32v7) && !CPU_32v6
437682ee
AB
36 select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL && !CPU_ENDIAN_BE32 && MMU
37 select HAVE_ARCH_KGDB if !CPU_ENDIAN_BE32 && MMU
91702175 38 select HAVE_ARCH_SECCOMP_FILTER if (AEABI && !OABI_COMPAT)
0693bf68 39 select HAVE_ARCH_TRACEHOOK
b1b3f49c 40 select HAVE_BPF_JIT
51aaf81f 41 select HAVE_CC_STACKPROTECTOR
171b3f0d 42 select HAVE_CONTEXT_TRACKING
b1b3f49c
RK
43 select HAVE_C_RECORDMCOUNT
44 select HAVE_DEBUG_KMEMLEAK
45 select HAVE_DMA_API_DEBUG
46 select HAVE_DMA_ATTRS
47 select HAVE_DMA_CONTIGUOUS if MMU
437682ee 48 select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL) && !CPU_ENDIAN_BE32 && MMU
dce5c9e3 49 select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU
b1b3f49c 50 select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
0e341af8 51 select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
b1b3f49c 52 select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
1fe53268 53 select HAVE_GENERIC_DMA_COHERENT
b1b3f49c
RK
54 select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
55 select HAVE_IDE if PCI || ISA || PCMCIA
87c46b6c 56 select HAVE_IRQ_TIME_ACCOUNTING
e7db7b42 57 select HAVE_KERNEL_GZIP
f9b493ac 58 select HAVE_KERNEL_LZ4
6e8699f7 59 select HAVE_KERNEL_LZMA
b1b3f49c 60 select HAVE_KERNEL_LZO
a7f464f3 61 select HAVE_KERNEL_XZ
cb1293e2 62 select HAVE_KPROBES if !XIP_KERNEL && !CPU_ENDIAN_BE32 && !CPU_V7M
b1b3f49c
RK
63 select HAVE_KRETPROBES if (HAVE_KPROBES)
64 select HAVE_MEMBLOCK
7d485f64 65 select HAVE_MOD_ARCH_SPECIFIC
b1b3f49c 66 select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
0dc016db 67 select HAVE_OPTPROBES if !THUMB2_KERNEL
7ada189f 68 select HAVE_PERF_EVENTS
49863894
WD
69 select HAVE_PERF_REGS
70 select HAVE_PERF_USER_STACK_DUMP
a0ad5496 71 select HAVE_RCU_TABLE_FREE if (SMP && ARM_LPAE)
e513f8bf 72 select HAVE_REGS_AND_STACK_ACCESS_API
b1b3f49c 73 select HAVE_SYSCALL_TRACEPOINTS
af1839eb 74 select HAVE_UID16
31c1fc81 75 select HAVE_VIRT_CPU_ACCOUNTING_GEN
da0ec6f7 76 select IRQ_FORCED_THREADING
171b3f0d 77 select MODULES_USE_ELF_REL
84f452b1 78 select NO_BOOTMEM
171b3f0d
RK
79 select OLD_SIGACTION
80 select OLD_SIGSUSPEND3
b1b3f49c
RK
81 select PERF_USE_VMALLOC
82 select RTC_LIB
83 select SYS_SUPPORTS_APM_EMULATION
171b3f0d
RK
84 # Above selects are sorted alphabetically; please add new ones
85 # according to that. Thanks.
1da177e4
LT
86 help
87 The ARM series is a line of low-power-consumption RISC chip designs
f6c8965a 88 licensed by ARM Ltd and targeted at embedded applications and
1da177e4 89 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
f6c8965a 90 manufactured, but legacy ARM-based PC hardware remains popular in
1da177e4
LT
91 Europe. There is an ARM Linux project with a web page at
92 <http://www.arm.linux.org.uk/>.
93
74facffe 94config ARM_HAS_SG_CHAIN
308c09f1 95 select ARCH_HAS_SG_CHAIN
74facffe
RK
96 bool
97
4ce63fcd
MS
98config NEED_SG_DMA_LENGTH
99 bool
100
101config ARM_DMA_USE_IOMMU
4ce63fcd 102 bool
b1b3f49c
RK
103 select ARM_HAS_SG_CHAIN
104 select NEED_SG_DMA_LENGTH
4ce63fcd 105
60460abf
SWK
106if ARM_DMA_USE_IOMMU
107
108config ARM_DMA_IOMMU_ALIGNMENT
109 int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
110 range 4 9
111 default 8
112 help
113 DMA mapping framework by default aligns all buffers to the smallest
114 PAGE_SIZE order which is greater than or equal to the requested buffer
115 size. This works well for buffers up to a few hundreds kilobytes, but
116 for larger buffers it just a waste of address space. Drivers which has
117 relatively small addressing window (like 64Mib) might run out of
118 virtual space with just a few allocations.
119
120 With this parameter you can specify the maximum PAGE_SIZE order for
121 DMA IOMMU buffers. Larger buffers will be aligned only to this
122 specified order. The order is expressed as a power of two multiplied
123 by the PAGE_SIZE.
124
125endif
126
0b05da72
HUK
127config MIGHT_HAVE_PCI
128 bool
129
75e7153a
RB
130config SYS_SUPPORTS_APM_EMULATION
131 bool
132
bc581770
LW
133config HAVE_TCM
134 bool
135 select GENERIC_ALLOCATOR
136
e119bfff
RK
137config HAVE_PROC_CPU
138 bool
139
ce816fa8 140config NO_IOPORT_MAP
5ea81769 141 bool
5ea81769 142
1da177e4
LT
143config EISA
144 bool
145 ---help---
146 The Extended Industry Standard Architecture (EISA) bus was
147 developed as an open alternative to the IBM MicroChannel bus.
148
149 The EISA bus provided some of the features of the IBM MicroChannel
150 bus while maintaining backward compatibility with cards made for
151 the older ISA bus. The EISA bus saw limited use between 1988 and
152 1995 when it was made obsolete by the PCI bus.
153
154 Say Y here if you are building a kernel for an EISA-based machine.
155
156 Otherwise, say N.
157
158config SBUS
159 bool
160
f16fb1ec
RK
161config STACKTRACE_SUPPORT
162 bool
163 default y
164
f76e9154
NP
165config HAVE_LATENCYTOP_SUPPORT
166 bool
167 depends on !SMP
168 default y
169
f16fb1ec
RK
170config LOCKDEP_SUPPORT
171 bool
172 default y
173
7ad1bcb2
RK
174config TRACE_IRQFLAGS_SUPPORT
175 bool
cb1293e2 176 default !CPU_V7M
7ad1bcb2 177
1da177e4
LT
178config RWSEM_XCHGADD_ALGORITHM
179 bool
8a87411b 180 default y
1da177e4 181
f0d1b0b3
DH
182config ARCH_HAS_ILOG2_U32
183 bool
f0d1b0b3
DH
184
185config ARCH_HAS_ILOG2_U64
186 bool
f0d1b0b3 187
4a1b5733
EV
188config ARCH_HAS_BANDGAP
189 bool
190
a5f4c561
SA
191config FIX_EARLYCON_MEM
192 def_bool y if MMU
193
b89c3b16
AM
194config GENERIC_HWEIGHT
195 bool
196 default y
197
1da177e4
LT
198config GENERIC_CALIBRATE_DELAY
199 bool
200 default y
201
a08b6b79
Z
202config ARCH_MAY_HAVE_PC_FDC
203 bool
204
5ac6da66
CL
205config ZONE_DMA
206 bool
5ac6da66 207
ccd7ab7f
FT
208config NEED_DMA_MAP_STATE
209 def_bool y
210
c7edc9e3
DL
211config ARCH_SUPPORTS_UPROBES
212 def_bool y
213
58af4a24
RH
214config ARCH_HAS_DMA_SET_COHERENT_MASK
215 bool
216
1da177e4
LT
217config GENERIC_ISA_DMA
218 bool
219
1da177e4
LT
220config FIQ
221 bool
222
13a5045d
RH
223config NEED_RET_TO_USER
224 bool
225
034d2f5a
AV
226config ARCH_MTD_XIP
227 bool
228
c760fc19
HC
229config VECTORS_BASE
230 hex
6afd6fae 231 default 0xffff0000 if MMU || CPU_HIGH_VECTOR
c760fc19
HC
232 default DRAM_BASE if REMAP_VECTORS_TO_RAM
233 default 0x00000000
234 help
19accfd3
RK
235 The base address of exception vectors. This must be two pages
236 in size.
c760fc19 237
dc21af99 238config ARM_PATCH_PHYS_VIRT
c1becedc
RK
239 bool "Patch physical to virtual translations at runtime" if EMBEDDED
240 default y
b511d75d 241 depends on !XIP_KERNEL && MMU
dc21af99
RK
242 depends on !ARCH_REALVIEW || !SPARSEMEM
243 help
111e9a5c
RK
244 Patch phys-to-virt and virt-to-phys translation functions at
245 boot and module load time according to the position of the
246 kernel in system memory.
dc21af99 247
111e9a5c 248 This can only be used with non-XIP MMU kernels where the base
daece596 249 of physical memory is at a 16MB boundary.
dc21af99 250
c1becedc
RK
251 Only disable this option if you know that you do not require
252 this feature (eg, building a kernel for a single machine) and
253 you need to shrink the kernel to the minimal size.
dc21af99 254
c334bc15
RH
255config NEED_MACH_IO_H
256 bool
257 help
258 Select this when mach/io.h is required to provide special
259 definitions for this platform. The need for mach/io.h should
260 be avoided when possible.
261
0cdc8b92 262config NEED_MACH_MEMORY_H
1b9f95f8
NP
263 bool
264 help
0cdc8b92
NP
265 Select this when mach/memory.h is required to provide special
266 definitions for this platform. The need for mach/memory.h should
267 be avoided when possible.
dc21af99 268
1b9f95f8 269config PHYS_OFFSET
974c0724 270 hex "Physical address of main memory" if MMU
c6f54a9b 271 depends on !ARM_PATCH_PHYS_VIRT
974c0724 272 default DRAM_BASE if !MMU
c6f54a9b 273 default 0x00000000 if ARCH_EBSA110 || \
c6f54a9b
UKK
274 ARCH_FOOTBRIDGE || \
275 ARCH_INTEGRATOR || \
276 ARCH_IOP13XX || \
277 ARCH_KS8695 || \
278 (ARCH_REALVIEW && !REALVIEW_HIGH_PHYS_OFFSET)
279 default 0x10000000 if ARCH_OMAP1 || ARCH_RPC
280 default 0x20000000 if ARCH_S5PV210
281 default 0x70000000 if REALVIEW_HIGH_PHYS_OFFSET
b8824c9a 282 default 0xc0000000 if ARCH_SA1100
111e9a5c 283 help
1b9f95f8
NP
284 Please provide the physical address corresponding to the
285 location of main memory in your system.
cada3c08 286
87e040b6
SG
287config GENERIC_BUG
288 def_bool y
289 depends on BUG
290
1bcad26e
KS
291config PGTABLE_LEVELS
292 int
293 default 3 if ARM_LPAE
294 default 2
295
1da177e4
LT
296source "init/Kconfig"
297
dc52ddc0
MH
298source "kernel/Kconfig.freezer"
299
1da177e4
LT
300menu "System Type"
301
3c427975
HC
302config MMU
303 bool "MMU-based Paged Memory Management Support"
304 default y
305 help
306 Select if you want MMU-based virtualised addressing space
307 support by paged memory management. If unsure, say 'Y'.
308
ccf50e23
RK
309#
310# The "ARM system type" choice list is ordered alphabetically by option
311# text. Please add new entries in the option alphabetic order.
312#
1da177e4
LT
313choice
314 prompt "ARM system type"
1420b22b
AB
315 default ARCH_VERSATILE if !MMU
316 default ARCH_MULTIPLATFORM if MMU
1da177e4 317
387798b3
RH
318config ARCH_MULTIPLATFORM
319 bool "Allow multiple platforms to be selected"
b1b3f49c 320 depends on MMU
ddb902cc 321 select ARCH_WANT_OPTIONAL_GPIOLIB
42dc836d 322 select ARM_HAS_SG_CHAIN
387798b3
RH
323 select ARM_PATCH_PHYS_VIRT
324 select AUTO_ZRELADDR
6d0add40 325 select CLKSRC_OF
66314223 326 select COMMON_CLK
ddb902cc 327 select GENERIC_CLOCKEVENTS
08d38beb 328 select MIGHT_HAVE_PCI
387798b3 329 select MULTI_IRQ_HANDLER
66314223
DN
330 select SPARSE_IRQ
331 select USE_OF
66314223 332
9c77bc43
SA
333config ARM_SINGLE_ARMV7M
334 bool "ARMv7-M based platforms (Cortex-M0/M3/M4)"
335 depends on !MMU
336 select ARCH_WANT_OPTIONAL_GPIOLIB
337 select ARM_NVIC
499f1640 338 select AUTO_ZRELADDR
9c77bc43
SA
339 select CLKSRC_OF
340 select COMMON_CLK
341 select CPU_V7M
342 select GENERIC_CLOCKEVENTS
343 select NO_IOPORT_MAP
344 select SPARSE_IRQ
345 select USE_OF
346
4af6fee1
DS
347config ARCH_REALVIEW
348 bool "ARM Ltd. RealView family"
b1b3f49c 349 select ARCH_WANT_OPTIONAL_GPIOLIB
4af6fee1 350 select ARM_AMBA
b1b3f49c 351 select ARM_TIMER_SP804
f9a6aa43
LW
352 select COMMON_CLK
353 select COMMON_CLK_VERSATILE
ae30ceac 354 select GENERIC_CLOCKEVENTS
b56ba8aa 355 select GPIO_PL061 if GPIOLIB
b1b3f49c 356 select ICST
0cdc8b92 357 select NEED_MACH_MEMORY_H
b1b3f49c 358 select PLAT_VERSATILE
81cc3f86 359 select PLAT_VERSATILE_SCHED_CLOCK
4af6fee1
DS
360 help
361 This enables support for ARM Ltd RealView boards.
362
363config ARCH_VERSATILE
364 bool "ARM Ltd. Versatile family"
b1b3f49c 365 select ARCH_WANT_OPTIONAL_GPIOLIB
4af6fee1 366 select ARM_AMBA
b1b3f49c 367 select ARM_TIMER_SP804
4af6fee1 368 select ARM_VIC
6d803ba7 369 select CLKDEV_LOOKUP
b1b3f49c 370 select GENERIC_CLOCKEVENTS
aa3831cf 371 select HAVE_MACH_CLKDEV
c5a0adb5 372 select ICST
f4b8b319 373 select PLAT_VERSATILE
b1b3f49c 374 select PLAT_VERSATILE_CLOCK
81cc3f86 375 select PLAT_VERSATILE_SCHED_CLOCK
2389d501 376 select VERSATILE_FPGA_IRQ
4af6fee1
DS
377 help
378 This enables support for ARM Ltd Versatile board.
379
93e22567
RK
380config ARCH_CLPS711X
381 bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
a3b8d4a5 382 select ARCH_REQUIRE_GPIOLIB
ea7d1bc9 383 select AUTO_ZRELADDR
c99f72ad 384 select CLKSRC_MMIO
93e22567
RK
385 select COMMON_CLK
386 select CPU_ARM720T
4a8355c4 387 select GENERIC_CLOCKEVENTS
6597619f 388 select MFD_SYSCON
e4e3a37d 389 select SOC_BUS
93e22567
RK
390 help
391 Support for Cirrus Logic 711x/721x/731x based boards.
392
788c9700
RK
393config ARCH_GEMINI
394 bool "Cortina Systems Gemini"
788c9700 395 select ARCH_REQUIRE_GPIOLIB
f3372c01 396 select CLKSRC_MMIO
b1b3f49c 397 select CPU_FA526
f3372c01 398 select GENERIC_CLOCKEVENTS
788c9700
RK
399 help
400 Support for the Cortina Systems Gemini family SoCs
401
1da177e4
LT
402config ARCH_EBSA110
403 bool "EBSA-110"
b1b3f49c 404 select ARCH_USES_GETTIMEOFFSET
c750815e 405 select CPU_SA110
f7e68bbf 406 select ISA
c334bc15 407 select NEED_MACH_IO_H
0cdc8b92 408 select NEED_MACH_MEMORY_H
ce816fa8 409 select NO_IOPORT_MAP
1da177e4
LT
410 help
411 This is an evaluation board for the StrongARM processor available
f6c8965a 412 from Digital. It has limited hardware on-board, including an
1da177e4
LT
413 Ethernet interface, two PCMCIA sockets, two serial ports and a
414 parallel port.
415
e7736d47
LB
416config ARCH_EP93XX
417 bool "EP93xx-based"
b1b3f49c
RK
418 select ARCH_HAS_HOLES_MEMORYMODEL
419 select ARCH_REQUIRE_GPIOLIB
e7736d47 420 select ARM_AMBA
b8824c9a 421 select ARM_PATCH_PHYS_VIRT
e7736d47 422 select ARM_VIC
b8824c9a 423 select AUTO_ZRELADDR
6d803ba7 424 select CLKDEV_LOOKUP
000bc178 425 select CLKSRC_MMIO
b1b3f49c 426 select CPU_ARM920T
000bc178 427 select GENERIC_CLOCKEVENTS
e7736d47
LB
428 help
429 This enables support for the Cirrus EP93xx series of CPUs.
430
1da177e4
LT
431config ARCH_FOOTBRIDGE
432 bool "FootBridge"
c750815e 433 select CPU_SA110
1da177e4 434 select FOOTBRIDGE
4e8d7637 435 select GENERIC_CLOCKEVENTS
d0ee9f40 436 select HAVE_IDE
8ef6e620 437 select NEED_MACH_IO_H if !MMU
0cdc8b92 438 select NEED_MACH_MEMORY_H
f999b8bd
MM
439 help
440 Support for systems based on the DC21285 companion chip
441 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
1da177e4 442
4af6fee1
DS
443config ARCH_NETX
444 bool "Hilscher NetX based"
b1b3f49c 445 select ARM_VIC
234b6ced 446 select CLKSRC_MMIO
c750815e 447 select CPU_ARM926T
2fcfe6b8 448 select GENERIC_CLOCKEVENTS
f999b8bd 449 help
4af6fee1
DS
450 This enables support for systems based on the Hilscher NetX Soc
451
3b938be6
RK
452config ARCH_IOP13XX
453 bool "IOP13xx-based"
454 depends on MMU
b1b3f49c 455 select CPU_XSC3
0cdc8b92 456 select NEED_MACH_MEMORY_H
13a5045d 457 select NEED_RET_TO_USER
b1b3f49c
RK
458 select PCI
459 select PLAT_IOP
460 select VMSPLIT_1G
37ebbcff 461 select SPARSE_IRQ
3b938be6
RK
462 help
463 Support for Intel's IOP13XX (XScale) family of processors.
464
3f7e5815
LB
465config ARCH_IOP32X
466 bool "IOP32x-based"
a4f7e763 467 depends on MMU
b1b3f49c 468 select ARCH_REQUIRE_GPIOLIB
c750815e 469 select CPU_XSCALE
e9004f50 470 select GPIO_IOP
13a5045d 471 select NEED_RET_TO_USER
f7e68bbf 472 select PCI
b1b3f49c 473 select PLAT_IOP
f999b8bd 474 help
3f7e5815
LB
475 Support for Intel's 80219 and IOP32X (XScale) family of
476 processors.
477
478config ARCH_IOP33X
479 bool "IOP33x-based"
480 depends on MMU
b1b3f49c 481 select ARCH_REQUIRE_GPIOLIB
c750815e 482 select CPU_XSCALE
e9004f50 483 select GPIO_IOP
13a5045d 484 select NEED_RET_TO_USER
3f7e5815 485 select PCI
b1b3f49c 486 select PLAT_IOP
3f7e5815
LB
487 help
488 Support for Intel's IOP33X (XScale) family of processors.
1da177e4 489
3b938be6
RK
490config ARCH_IXP4XX
491 bool "IXP4xx-based"
a4f7e763 492 depends on MMU
58af4a24 493 select ARCH_HAS_DMA_SET_COHERENT_MASK
b1b3f49c 494 select ARCH_REQUIRE_GPIOLIB
51aaf81f 495 select ARCH_SUPPORTS_BIG_ENDIAN
234b6ced 496 select CLKSRC_MMIO
c750815e 497 select CPU_XSCALE
b1b3f49c 498 select DMABOUNCE if PCI
3b938be6 499 select GENERIC_CLOCKEVENTS
0b05da72 500 select MIGHT_HAVE_PCI
c334bc15 501 select NEED_MACH_IO_H
9296d94d 502 select USB_EHCI_BIG_ENDIAN_DESC
171b3f0d 503 select USB_EHCI_BIG_ENDIAN_MMIO
c4713074 504 help
3b938be6 505 Support for Intel's IXP4XX (XScale) family of processors.
c4713074 506
edabd38e
SB
507config ARCH_DOVE
508 bool "Marvell Dove"
edabd38e 509 select ARCH_REQUIRE_GPIOLIB
756b2531 510 select CPU_PJ4
edabd38e 511 select GENERIC_CLOCKEVENTS
0f81bd43 512 select MIGHT_HAVE_PCI
171b3f0d 513 select MVEBU_MBUS
9139acd1
SH
514 select PINCTRL
515 select PINCTRL_DOVE
abcda1dc 516 select PLAT_ORION_LEGACY
edabd38e
SB
517 help
518 Support for the Marvell Dove SoC 88AP510
519
794d15b2
SS
520config ARCH_MV78XX0
521 bool "Marvell MV78xx0"
a8865655 522 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 523 select CPU_FEROCEON
794d15b2 524 select GENERIC_CLOCKEVENTS
171b3f0d 525 select MVEBU_MBUS
b1b3f49c 526 select PCI
abcda1dc 527 select PLAT_ORION_LEGACY
794d15b2
SS
528 help
529 Support for the following Marvell MV78xx0 series SoCs:
530 MV781x0, MV782x0.
531
9dd0b194 532config ARCH_ORION5X
585cf175
TP
533 bool "Marvell Orion"
534 depends on MMU
a8865655 535 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 536 select CPU_FEROCEON
51cbff1d 537 select GENERIC_CLOCKEVENTS
171b3f0d 538 select MVEBU_MBUS
b1b3f49c 539 select PCI
abcda1dc 540 select PLAT_ORION_LEGACY
5be9fc23 541 select MULTI_IRQ_HANDLER
585cf175 542 help
9dd0b194 543 Support for the following Marvell Orion 5x series SoCs:
d2b2a6bb 544 Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
d323ade1 545 Orion-2 (5281), Orion-1-90 (6183).
585cf175 546
788c9700 547config ARCH_MMP
2f7e8fae 548 bool "Marvell PXA168/910/MMP2"
788c9700 549 depends on MMU
788c9700 550 select ARCH_REQUIRE_GPIOLIB
6d803ba7 551 select CLKDEV_LOOKUP
b1b3f49c 552 select GENERIC_ALLOCATOR
788c9700 553 select GENERIC_CLOCKEVENTS
157d2644 554 select GPIO_PXA
c24b3114 555 select IRQ_DOMAIN
0f374561 556 select MULTI_IRQ_HANDLER
7c8f86a4 557 select PINCTRL
788c9700 558 select PLAT_PXA
0bd86961 559 select SPARSE_IRQ
788c9700 560 help
2f7e8fae 561 Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
788c9700
RK
562
563config ARCH_KS8695
564 bool "Micrel/Kendin KS8695"
98830bc9 565 select ARCH_REQUIRE_GPIOLIB
c7e783d6 566 select CLKSRC_MMIO
b1b3f49c 567 select CPU_ARM922T
c7e783d6 568 select GENERIC_CLOCKEVENTS
b1b3f49c 569 select NEED_MACH_MEMORY_H
788c9700
RK
570 help
571 Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
572 System-on-Chip devices.
573
788c9700
RK
574config ARCH_W90X900
575 bool "Nuvoton W90X900 CPU"
c52d3d68 576 select ARCH_REQUIRE_GPIOLIB
6d803ba7 577 select CLKDEV_LOOKUP
6fa5d5f7 578 select CLKSRC_MMIO
b1b3f49c 579 select CPU_ARM926T
58b5369e 580 select GENERIC_CLOCKEVENTS
788c9700 581 help
a8bc4ead 582 Support for Nuvoton (Winbond logic dept.) ARM9 processor,
583 At present, the w90x900 has been renamed nuc900, regarding
584 the ARM series product line, you can login the following
585 link address to know more.
586
587 <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
588 ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
788c9700 589
93e22567
RK
590config ARCH_LPC32XX
591 bool "NXP LPC32XX"
592 select ARCH_REQUIRE_GPIOLIB
593 select ARM_AMBA
594 select CLKDEV_LOOKUP
595 select CLKSRC_MMIO
596 select CPU_ARM926T
597 select GENERIC_CLOCKEVENTS
598 select HAVE_IDE
93e22567
RK
599 select USE_OF
600 help
601 Support for the NXP LPC32XX family of processors
602
1da177e4 603config ARCH_PXA
2c8086a5 604 bool "PXA2xx/PXA3xx-based"
a4f7e763 605 depends on MMU
b1b3f49c
RK
606 select ARCH_MTD_XIP
607 select ARCH_REQUIRE_GPIOLIB
608 select ARM_CPU_SUSPEND if PM
609 select AUTO_ZRELADDR
a1c0a6ad 610 select COMMON_CLK
6d803ba7 611 select CLKDEV_LOOKUP
234b6ced 612 select CLKSRC_MMIO
6f6caeaa 613 select CLKSRC_OF
981d0f39 614 select GENERIC_CLOCKEVENTS
157d2644 615 select GPIO_PXA
d0ee9f40 616 select HAVE_IDE
d6cf30ca 617 select IRQ_DOMAIN
b1b3f49c 618 select MULTI_IRQ_HANDLER
b1b3f49c
RK
619 select PLAT_PXA
620 select SPARSE_IRQ
f999b8bd 621 help
2c8086a5 622 Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
1da177e4
LT
623
624config ARCH_RPC
625 bool "RiscPC"
868e87cc 626 depends on MMU
1da177e4 627 select ARCH_ACORN
a08b6b79 628 select ARCH_MAY_HAVE_PC_FDC
07f841b7 629 select ARCH_SPARSEMEM_ENABLE
5cfc8ee0 630 select ARCH_USES_GETTIMEOFFSET
fa04e209 631 select CPU_SA110
b1b3f49c 632 select FIQ
d0ee9f40 633 select HAVE_IDE
b1b3f49c
RK
634 select HAVE_PATA_PLATFORM
635 select ISA_DMA_API
c334bc15 636 select NEED_MACH_IO_H
0cdc8b92 637 select NEED_MACH_MEMORY_H
ce816fa8 638 select NO_IOPORT_MAP
b4811bac 639 select VIRT_TO_BUS
1da177e4
LT
640 help
641 On the Acorn Risc-PC, Linux can support the internal IDE disk and
642 CD-ROM interface, serial and parallel port, and the floppy drive.
643
644config ARCH_SA1100
645 bool "SA1100-based"
b1b3f49c
RK
646 select ARCH_MTD_XIP
647 select ARCH_REQUIRE_GPIOLIB
648 select ARCH_SPARSEMEM_ENABLE
649 select CLKDEV_LOOKUP
650 select CLKSRC_MMIO
1937f5b9 651 select CPU_FREQ
b1b3f49c 652 select CPU_SA1100
3e238be2 653 select GENERIC_CLOCKEVENTS
d0ee9f40 654 select HAVE_IDE
1eca42b4 655 select IRQ_DOMAIN
b1b3f49c 656 select ISA
affcab32 657 select MULTI_IRQ_HANDLER
0cdc8b92 658 select NEED_MACH_MEMORY_H
375dec92 659 select SPARSE_IRQ
f999b8bd
MM
660 help
661 Support for StrongARM 11x0 based boards.
1da177e4 662
b130d5c2
KK
663config ARCH_S3C24XX
664 bool "Samsung S3C24XX SoCs"
53650430 665 select ARCH_REQUIRE_GPIOLIB
335cce74 666 select ATAGS
b1b3f49c 667 select CLKDEV_LOOKUP
4280506a 668 select CLKSRC_SAMSUNG_PWM
7f78b6eb 669 select GENERIC_CLOCKEVENTS
880cf071 670 select GPIO_SAMSUNG
20676c15 671 select HAVE_S3C2410_I2C if I2C
b130d5c2 672 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 673 select HAVE_S3C_RTC if RTC_CLASS
17453dd2 674 select MULTI_IRQ_HANDLER
c334bc15 675 select NEED_MACH_IO_H
cd8dc7ae 676 select SAMSUNG_ATAGS
1da177e4 677 help
b130d5c2
KK
678 Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
679 and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
680 (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
681 Samsung SMDK2410 development board (and derivatives).
63b1f51b 682
a08ab637
BD
683config ARCH_S3C64XX
684 bool "Samsung S3C64XX"
b1b3f49c 685 select ARCH_REQUIRE_GPIOLIB
1db0287a 686 select ARM_AMBA
89f0ce72 687 select ARM_VIC
335cce74 688 select ATAGS
b1b3f49c 689 select CLKDEV_LOOKUP
4280506a 690 select CLKSRC_SAMSUNG_PWM
ccecba3c 691 select COMMON_CLK_SAMSUNG
70bacadb 692 select CPU_V6K
04a49b71 693 select GENERIC_CLOCKEVENTS
880cf071 694 select GPIO_SAMSUNG
b1b3f49c
RK
695 select HAVE_S3C2410_I2C if I2C
696 select HAVE_S3C2410_WATCHDOG if WATCHDOG
6700397a 697 select HAVE_TCM
ce816fa8 698 select NO_IOPORT_MAP
b1b3f49c 699 select PLAT_SAMSUNG
4ab75a3f 700 select PM_GENERIC_DOMAINS if PM
b1b3f49c
RK
701 select S3C_DEV_NAND
702 select S3C_GPIO_TRACK
cd8dc7ae 703 select SAMSUNG_ATAGS
6e2d9e93 704 select SAMSUNG_WAKEMASK
88f59738 705 select SAMSUNG_WDT_RESET
a08ab637
BD
706 help
707 Samsung S3C64XX series based systems
708
7c6337e2
KH
709config ARCH_DAVINCI
710 bool "TI DaVinci"
b1b3f49c 711 select ARCH_HAS_HOLES_MEMORYMODEL
dce1115b 712 select ARCH_REQUIRE_GPIOLIB
6d803ba7 713 select CLKDEV_LOOKUP
20e9969b 714 select GENERIC_ALLOCATOR
b1b3f49c 715 select GENERIC_CLOCKEVENTS
dc7ad3b3 716 select GENERIC_IRQ_CHIP
b1b3f49c 717 select HAVE_IDE
689e331f 718 select USE_OF
b1b3f49c 719 select ZONE_DMA
7c6337e2
KH
720 help
721 Support for TI's DaVinci platform.
722
a0694861
TL
723config ARCH_OMAP1
724 bool "TI OMAP1"
00a36698 725 depends on MMU
9af915da 726 select ARCH_HAS_HOLES_MEMORYMODEL
a0694861 727 select ARCH_OMAP
21f47fbc 728 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 729 select CLKDEV_LOOKUP
d6e15d78 730 select CLKSRC_MMIO
b1b3f49c 731 select GENERIC_CLOCKEVENTS
a0694861 732 select GENERIC_IRQ_CHIP
a0694861
TL
733 select HAVE_IDE
734 select IRQ_DOMAIN
b694331c 735 select MULTI_IRQ_HANDLER
a0694861
TL
736 select NEED_MACH_IO_H if PCCARD
737 select NEED_MACH_MEMORY_H
685e2d08 738 select SPARSE_IRQ
21f47fbc 739 help
a0694861 740 Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
02c981c0 741
1da177e4
LT
742endchoice
743
387798b3
RH
744menu "Multiple platform selection"
745 depends on ARCH_MULTIPLATFORM
746
747comment "CPU Core family selection"
748
f8afae40
AB
749config ARCH_MULTI_V4
750 bool "ARMv4 based platforms (FA526)"
751 depends on !ARCH_MULTI_V6_V7
752 select ARCH_MULTI_V4_V5
753 select CPU_FA526
754
387798b3
RH
755config ARCH_MULTI_V4T
756 bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
387798b3 757 depends on !ARCH_MULTI_V6_V7
b1b3f49c 758 select ARCH_MULTI_V4_V5
24e860fb
AB
759 select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \
760 CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \
761 CPU_ARM925T || CPU_ARM940T)
387798b3
RH
762
763config ARCH_MULTI_V5
764 bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
387798b3 765 depends on !ARCH_MULTI_V6_V7
b1b3f49c 766 select ARCH_MULTI_V4_V5
12567bbd 767 select CPU_ARM926T if !(CPU_ARM946E || CPU_ARM1020 || \
24e860fb
AB
768 CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \
769 CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON)
387798b3
RH
770
771config ARCH_MULTI_V4_V5
772 bool
773
774config ARCH_MULTI_V6
8dda05cc 775 bool "ARMv6 based platforms (ARM11)"
387798b3 776 select ARCH_MULTI_V6_V7
42f4754a 777 select CPU_V6K
387798b3
RH
778
779config ARCH_MULTI_V7
8dda05cc 780 bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
387798b3
RH
781 default y
782 select ARCH_MULTI_V6_V7
b1b3f49c 783 select CPU_V7
90bc8ac7 784 select HAVE_SMP
387798b3
RH
785
786config ARCH_MULTI_V6_V7
787 bool
9352b05b 788 select MIGHT_HAVE_CACHE_L2X0
387798b3
RH
789
790config ARCH_MULTI_CPU_AUTO
791 def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
792 select ARCH_MULTI_V5
793
794endmenu
795
05e2a3de
RH
796config ARCH_VIRT
797 bool "Dummy Virtual Machine" if ARCH_MULTI_V7
4b8b5f25 798 select ARM_AMBA
05e2a3de 799 select ARM_GIC
0e2f91e9 800 select ARM_GIC_V2M if PCI_MSI
0b28f1db 801 select ARM_GIC_V3
05e2a3de 802 select ARM_PSCI
4b8b5f25 803 select HAVE_ARM_ARCH_TIMER
05e2a3de 804
ccf50e23
RK
805#
806# This is sorted alphabetically by mach-* pathname. However, plat-*
807# Kconfigs may be included either alphabetically (according to the
808# plat- suffix) or along side the corresponding mach-* source.
809#
3e93a22b
GC
810source "arch/arm/mach-mvebu/Kconfig"
811
445d9b30
TZ
812source "arch/arm/mach-alpine/Kconfig"
813
d9bfc86d
OR
814source "arch/arm/mach-asm9260/Kconfig"
815
95b8f20f
RK
816source "arch/arm/mach-at91/Kconfig"
817
1d22924e
AB
818source "arch/arm/mach-axxia/Kconfig"
819
8ac49e04
CD
820source "arch/arm/mach-bcm/Kconfig"
821
1c37fa10
SH
822source "arch/arm/mach-berlin/Kconfig"
823
1da177e4
LT
824source "arch/arm/mach-clps711x/Kconfig"
825
d94f944e
AV
826source "arch/arm/mach-cns3xxx/Kconfig"
827
95b8f20f
RK
828source "arch/arm/mach-davinci/Kconfig"
829
df8d742e
BS
830source "arch/arm/mach-digicolor/Kconfig"
831
95b8f20f
RK
832source "arch/arm/mach-dove/Kconfig"
833
e7736d47
LB
834source "arch/arm/mach-ep93xx/Kconfig"
835
1da177e4
LT
836source "arch/arm/mach-footbridge/Kconfig"
837
59d3a193
PZ
838source "arch/arm/mach-gemini/Kconfig"
839
387798b3
RH
840source "arch/arm/mach-highbank/Kconfig"
841
389ee0c2
HZ
842source "arch/arm/mach-hisi/Kconfig"
843
1da177e4
LT
844source "arch/arm/mach-integrator/Kconfig"
845
3f7e5815
LB
846source "arch/arm/mach-iop32x/Kconfig"
847
848source "arch/arm/mach-iop33x/Kconfig"
1da177e4 849
285f5fa7
DW
850source "arch/arm/mach-iop13xx/Kconfig"
851
1da177e4
LT
852source "arch/arm/mach-ixp4xx/Kconfig"
853
828989ad
SS
854source "arch/arm/mach-keystone/Kconfig"
855
95b8f20f
RK
856source "arch/arm/mach-ks8695/Kconfig"
857
3b8f5030
CC
858source "arch/arm/mach-meson/Kconfig"
859
17723fd3
JJ
860source "arch/arm/mach-moxart/Kconfig"
861
794d15b2
SS
862source "arch/arm/mach-mv78xx0/Kconfig"
863
3995eb82 864source "arch/arm/mach-imx/Kconfig"
1da177e4 865
f682a218
MB
866source "arch/arm/mach-mediatek/Kconfig"
867
1d3f33d5
SG
868source "arch/arm/mach-mxs/Kconfig"
869
95b8f20f 870source "arch/arm/mach-netx/Kconfig"
49cbe786 871
95b8f20f 872source "arch/arm/mach-nomadik/Kconfig"
95b8f20f 873
9851ca57
DT
874source "arch/arm/mach-nspire/Kconfig"
875
d48af15e
TL
876source "arch/arm/plat-omap/Kconfig"
877
878source "arch/arm/mach-omap1/Kconfig"
1da177e4 879
1dbae815
TL
880source "arch/arm/mach-omap2/Kconfig"
881
9dd0b194 882source "arch/arm/mach-orion5x/Kconfig"
585cf175 883
387798b3
RH
884source "arch/arm/mach-picoxcell/Kconfig"
885
95b8f20f
RK
886source "arch/arm/mach-pxa/Kconfig"
887source "arch/arm/plat-pxa/Kconfig"
585cf175 888
95b8f20f
RK
889source "arch/arm/mach-mmp/Kconfig"
890
8fc1b0f8
KG
891source "arch/arm/mach-qcom/Kconfig"
892
95b8f20f
RK
893source "arch/arm/mach-realview/Kconfig"
894
d63dc051
HS
895source "arch/arm/mach-rockchip/Kconfig"
896
95b8f20f 897source "arch/arm/mach-sa1100/Kconfig"
edabd38e 898
387798b3
RH
899source "arch/arm/mach-socfpga/Kconfig"
900
a7ed099f 901source "arch/arm/mach-spear/Kconfig"
a21765a7 902
65ebcc11
SK
903source "arch/arm/mach-sti/Kconfig"
904
85fd6d63 905source "arch/arm/mach-s3c24xx/Kconfig"
1da177e4 906
431107ea 907source "arch/arm/mach-s3c64xx/Kconfig"
a08ab637 908
170f4e42
KK
909source "arch/arm/mach-s5pv210/Kconfig"
910
83014579 911source "arch/arm/mach-exynos/Kconfig"
e509b289 912source "arch/arm/plat-samsung/Kconfig"
cc0e72b8 913
882d01f9 914source "arch/arm/mach-shmobile/Kconfig"
52c543f9 915
3b52634f
MR
916source "arch/arm/mach-sunxi/Kconfig"
917
156a0997
BS
918source "arch/arm/mach-prima2/Kconfig"
919
c5f80065
EG
920source "arch/arm/mach-tegra/Kconfig"
921
95b8f20f 922source "arch/arm/mach-u300/Kconfig"
1da177e4 923
ba56a987
MY
924source "arch/arm/mach-uniphier/Kconfig"
925
95b8f20f 926source "arch/arm/mach-ux500/Kconfig"
1da177e4
LT
927
928source "arch/arm/mach-versatile/Kconfig"
929
ceade897 930source "arch/arm/mach-vexpress/Kconfig"
420c34e4 931source "arch/arm/plat-versatile/Kconfig"
ceade897 932
6f35f9a9
TP
933source "arch/arm/mach-vt8500/Kconfig"
934
7ec80ddf 935source "arch/arm/mach-w90x900/Kconfig"
936
acede515
JN
937source "arch/arm/mach-zx/Kconfig"
938
9a45eb69
JC
939source "arch/arm/mach-zynq/Kconfig"
940
499f1640
SA
941# ARMv7-M architecture
942config ARCH_EFM32
943 bool "Energy Micro efm32"
944 depends on ARM_SINGLE_ARMV7M
945 select ARCH_REQUIRE_GPIOLIB
946 help
947 Support for Energy Micro's (now Silicon Labs) efm32 Giant Gecko
948 processors.
949
950config ARCH_LPC18XX
951 bool "NXP LPC18xx/LPC43xx"
952 depends on ARM_SINGLE_ARMV7M
953 select ARCH_HAS_RESET_CONTROLLER
954 select ARM_AMBA
955 select CLKSRC_LPC32XX
956 select PINCTRL
957 help
958 Support for NXP's LPC18xx Cortex-M3 and LPC43xx Cortex-M4
959 high performance microcontrollers.
960
961config ARCH_STM32
962 bool "STMicrolectronics STM32"
963 depends on ARM_SINGLE_ARMV7M
964 select ARCH_HAS_RESET_CONTROLLER
965 select ARMV7M_SYSTICK
25263186 966 select CLKSRC_STM32
499f1640
SA
967 select RESET_CONTROLLER
968 help
969 Support for STMicroelectronics STM32 processors.
970
1da177e4
LT
971# Definitions to make life easier
972config ARCH_ACORN
973 bool
974
7ae1f7ec
LB
975config PLAT_IOP
976 bool
469d3044 977 select GENERIC_CLOCKEVENTS
7ae1f7ec 978
69b02f6a
LB
979config PLAT_ORION
980 bool
bfe45e0b 981 select CLKSRC_MMIO
b1b3f49c 982 select COMMON_CLK
dc7ad3b3 983 select GENERIC_IRQ_CHIP
278b45b0 984 select IRQ_DOMAIN
69b02f6a 985
abcda1dc
TP
986config PLAT_ORION_LEGACY
987 bool
988 select PLAT_ORION
989
bd5ce433
EM
990config PLAT_PXA
991 bool
992
f4b8b319
RK
993config PLAT_VERSATILE
994 bool
995
d9a1beaa
AC
996source "arch/arm/firmware/Kconfig"
997
1da177e4
LT
998source arch/arm/mm/Kconfig
999
afe4b25e 1000config IWMMXT
d93003e8
SH
1001 bool "Enable iWMMXt support"
1002 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 || CPU_PJ4B
1003 default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 || CPU_PJ4B
afe4b25e
LB
1004 help
1005 Enable support for iWMMXt context switching at run time if
1006 running on a CPU that supports it.
1007
52108641 1008config MULTI_IRQ_HANDLER
1009 bool
1010 help
1011 Allow each machine to specify it's own IRQ handler at run time.
1012
3b93e7b0
HC
1013if !MMU
1014source "arch/arm/Kconfig-nommu"
1015endif
1016
3e0a07f8
GC
1017config PJ4B_ERRATA_4742
1018 bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation"
1019 depends on CPU_PJ4B && MACH_ARMADA_370
1020 default y
1021 help
1022 When coming out of either a Wait for Interrupt (WFI) or a Wait for
1023 Event (WFE) IDLE states, a specific timing sensitivity exists between
1024 the retiring WFI/WFE instructions and the newly issued subsequent
1025 instructions. This sensitivity can result in a CPU hang scenario.
1026 Workaround:
1027 The software must insert either a Data Synchronization Barrier (DSB)
1028 or Data Memory Barrier (DMB) command immediately after the WFI/WFE
1029 instruction
1030
f0c4b8d6
WD
1031config ARM_ERRATA_326103
1032 bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
1033 depends on CPU_V6
1034 help
1035 Executing a SWP instruction to read-only memory does not set bit 11
1036 of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
1037 treat the access as a read, preventing a COW from occurring and
1038 causing the faulting task to livelock.
1039
9cba3ccc
CM
1040config ARM_ERRATA_411920
1041 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
e399b1a4 1042 depends on CPU_V6 || CPU_V6K
9cba3ccc
CM
1043 help
1044 Invalidation of the Instruction Cache operation can
1045 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
1046 It does not affect the MPCore. This option enables the ARM Ltd.
1047 recommended workaround.
1048
7ce236fc
CM
1049config ARM_ERRATA_430973
1050 bool "ARM errata: Stale prediction on replaced interworking branch"
1051 depends on CPU_V7
1052 help
1053 This option enables the workaround for the 430973 Cortex-A8
79403cda 1054 r1p* erratum. If a code sequence containing an ARM/Thumb
7ce236fc
CM
1055 interworking branch is replaced with another code sequence at the
1056 same virtual address, whether due to self-modifying code or virtual
1057 to physical address re-mapping, Cortex-A8 does not recover from the
1058 stale interworking branch prediction. This results in Cortex-A8
1059 executing the new code sequence in the incorrect ARM or Thumb state.
1060 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
1061 and also flushes the branch target cache at every context switch.
1062 Note that setting specific bits in the ACTLR register may not be
1063 available in non-secure mode.
1064
855c551f
CM
1065config ARM_ERRATA_458693
1066 bool "ARM errata: Processor deadlock when a false hazard is created"
1067 depends on CPU_V7
62e4d357 1068 depends on !ARCH_MULTIPLATFORM
855c551f
CM
1069 help
1070 This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1071 erratum. For very specific sequences of memory operations, it is
1072 possible for a hazard condition intended for a cache line to instead
1073 be incorrectly associated with a different cache line. This false
1074 hazard might then cause a processor deadlock. The workaround enables
1075 the L1 caching of the NEON accesses and disables the PLD instruction
1076 in the ACTLR register. Note that setting specific bits in the ACTLR
1077 register may not be available in non-secure mode.
1078
0516e464
CM
1079config ARM_ERRATA_460075
1080 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
1081 depends on CPU_V7
62e4d357 1082 depends on !ARCH_MULTIPLATFORM
0516e464
CM
1083 help
1084 This option enables the workaround for the 460075 Cortex-A8 (r2p0)
1085 erratum. Any asynchronous access to the L2 cache may encounter a
1086 situation in which recent store transactions to the L2 cache are lost
1087 and overwritten with stale memory contents from external memory. The
1088 workaround disables the write-allocate mode for the L2 cache via the
1089 ACTLR register. Note that setting specific bits in the ACTLR register
1090 may not be available in non-secure mode.
1091
9f05027c
WD
1092config ARM_ERRATA_742230
1093 bool "ARM errata: DMB operation may be faulty"
1094 depends on CPU_V7 && SMP
62e4d357 1095 depends on !ARCH_MULTIPLATFORM
9f05027c
WD
1096 help
1097 This option enables the workaround for the 742230 Cortex-A9
1098 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
1099 between two write operations may not ensure the correct visibility
1100 ordering of the two writes. This workaround sets a specific bit in
1101 the diagnostic register of the Cortex-A9 which causes the DMB
1102 instruction to behave as a DSB, ensuring the correct behaviour of
1103 the two writes.
1104
a672e99b
WD
1105config ARM_ERRATA_742231
1106 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1107 depends on CPU_V7 && SMP
62e4d357 1108 depends on !ARCH_MULTIPLATFORM
a672e99b
WD
1109 help
1110 This option enables the workaround for the 742231 Cortex-A9
1111 (r2p0..r2p2) erratum. Under certain conditions, specific to the
1112 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1113 accessing some data located in the same cache line, may get corrupted
1114 data due to bad handling of the address hazard when the line gets
1115 replaced from one of the CPUs at the same time as another CPU is
1116 accessing it. This workaround sets specific bits in the diagnostic
1117 register of the Cortex-A9 which reduces the linefill issuing
1118 capabilities of the processor.
1119
69155794
JM
1120config ARM_ERRATA_643719
1121 bool "ARM errata: LoUIS bit field in CLIDR register is incorrect"
1122 depends on CPU_V7 && SMP
e5a5de44 1123 default y
69155794
JM
1124 help
1125 This option enables the workaround for the 643719 Cortex-A9 (prior to
1126 r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR
1127 register returns zero when it should return one. The workaround
1128 corrects this value, ensuring cache maintenance operations which use
1129 it behave as intended and avoiding data corruption.
1130
cdf357f1
WD
1131config ARM_ERRATA_720789
1132 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
e66dc745 1133 depends on CPU_V7
cdf357f1
WD
1134 help
1135 This option enables the workaround for the 720789 Cortex-A9 (prior to
1136 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1137 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1138 As a consequence of this erratum, some TLB entries which should be
1139 invalidated are not, resulting in an incoherency in the system page
1140 tables. The workaround changes the TLB flushing routines to invalidate
1141 entries regardless of the ASID.
475d92fc
WD
1142
1143config ARM_ERRATA_743622
1144 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1145 depends on CPU_V7
62e4d357 1146 depends on !ARCH_MULTIPLATFORM
475d92fc
WD
1147 help
1148 This option enables the workaround for the 743622 Cortex-A9
efbc74ac 1149 (r2p*) erratum. Under very rare conditions, a faulty
475d92fc
WD
1150 optimisation in the Cortex-A9 Store Buffer may lead to data
1151 corruption. This workaround sets a specific bit in the diagnostic
1152 register of the Cortex-A9 which disables the Store Buffer
1153 optimisation, preventing the defect from occurring. This has no
1154 visible impact on the overall performance or power consumption of the
1155 processor.
1156
9a27c27c
WD
1157config ARM_ERRATA_751472
1158 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
ba90c516 1159 depends on CPU_V7
62e4d357 1160 depends on !ARCH_MULTIPLATFORM
9a27c27c
WD
1161 help
1162 This option enables the workaround for the 751472 Cortex-A9 (prior
1163 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
1164 completion of a following broadcasted operation if the second
1165 operation is received by a CPU before the ICIALLUIS has completed,
1166 potentially leading to corrupted entries in the cache or TLB.
1167
fcbdc5fe
WD
1168config ARM_ERRATA_754322
1169 bool "ARM errata: possible faulty MMU translations following an ASID switch"
1170 depends on CPU_V7
1171 help
1172 This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1173 r3p*) erratum. A speculative memory access may cause a page table walk
1174 which starts prior to an ASID switch but completes afterwards. This
1175 can populate the micro-TLB with a stale entry which may be hit with
1176 the new ASID. This workaround places two dsb instructions in the mm
1177 switching code so that no page table walks can cross the ASID switch.
1178
5dab26af
WD
1179config ARM_ERRATA_754327
1180 bool "ARM errata: no automatic Store Buffer drain"
1181 depends on CPU_V7 && SMP
1182 help
1183 This option enables the workaround for the 754327 Cortex-A9 (prior to
1184 r2p0) erratum. The Store Buffer does not have any automatic draining
1185 mechanism and therefore a livelock may occur if an external agent
1186 continuously polls a memory location waiting to observe an update.
1187 This workaround defines cpu_relax() as smp_mb(), preventing correctly
1188 written polling loops from denying visibility of updates to memory.
1189
145e10e1
CM
1190config ARM_ERRATA_364296
1191 bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
fd832478 1192 depends on CPU_V6
145e10e1
CM
1193 help
1194 This options enables the workaround for the 364296 ARM1136
1195 r0p2 erratum (possible cache data corruption with
1196 hit-under-miss enabled). It sets the undocumented bit 31 in
1197 the auxiliary control register and the FI bit in the control
1198 register, thus disabling hit-under-miss without putting the
1199 processor into full low interrupt latency mode. ARM11MPCore
1200 is not affected.
1201
f630c1bd
WD
1202config ARM_ERRATA_764369
1203 bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1204 depends on CPU_V7 && SMP
1205 help
1206 This option enables the workaround for erratum 764369
1207 affecting Cortex-A9 MPCore with two or more processors (all
1208 current revisions). Under certain timing circumstances, a data
1209 cache line maintenance operation by MVA targeting an Inner
1210 Shareable memory region may fail to proceed up to either the
1211 Point of Coherency or to the Point of Unification of the
1212 system. This workaround adds a DSB instruction before the
1213 relevant cache maintenance functions and sets a specific bit
1214 in the diagnostic control register of the SCU.
1215
7253b85c
SH
1216config ARM_ERRATA_775420
1217 bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
1218 depends on CPU_V7
1219 help
1220 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
1221 r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
1222 operation aborts with MMU exception, it might cause the processor
1223 to deadlock. This workaround puts DSB before executing ISB if
1224 an abort may occur on cache maintenance.
1225
93dc6887
CM
1226config ARM_ERRATA_798181
1227 bool "ARM errata: TLBI/DSB failure on Cortex-A15"
1228 depends on CPU_V7 && SMP
1229 help
1230 On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
1231 adequately shooting down all use of the old entries. This
1232 option enables the Linux kernel workaround for this erratum
1233 which sends an IPI to the CPUs that are running the same ASID
1234 as the one being invalidated.
1235
84b6504f
WD
1236config ARM_ERRATA_773022
1237 bool "ARM errata: incorrect instructions may be executed from loop buffer"
1238 depends on CPU_V7
1239 help
1240 This option enables the workaround for the 773022 Cortex-A15
1241 (up to r0p4) erratum. In certain rare sequences of code, the
1242 loop buffer may deliver incorrect instructions. This
1243 workaround disables the loop buffer to avoid the erratum.
1244
1da177e4
LT
1245endmenu
1246
1247source "arch/arm/common/Kconfig"
1248
1da177e4
LT
1249menu "Bus support"
1250
1da177e4
LT
1251config ISA
1252 bool
1da177e4
LT
1253 help
1254 Find out whether you have ISA slots on your motherboard. ISA is the
1255 name of a bus system, i.e. the way the CPU talks to the other stuff
1256 inside your box. Other bus systems are PCI, EISA, MicroChannel
1257 (MCA) or VESA. ISA is an older system, now being displaced by PCI;
1258 newer boards don't support it. If you have ISA, say Y, otherwise N.
1259
065909b9 1260# Select ISA DMA controller support
1da177e4
LT
1261config ISA_DMA
1262 bool
065909b9 1263 select ISA_DMA_API
1da177e4 1264
065909b9 1265# Select ISA DMA interface
5cae841b
AV
1266config ISA_DMA_API
1267 bool
5cae841b 1268
1da177e4 1269config PCI
0b05da72 1270 bool "PCI support" if MIGHT_HAVE_PCI
1da177e4
LT
1271 help
1272 Find out whether you have a PCI motherboard. PCI is the name of a
1273 bus system, i.e. the way the CPU talks to the other stuff inside
1274 your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
1275 VESA. If you have PCI, say Y, otherwise N.
1276
52882173
AV
1277config PCI_DOMAINS
1278 bool
1279 depends on PCI
1280
8c7d1474
LP
1281config PCI_DOMAINS_GENERIC
1282 def_bool PCI_DOMAINS
1283
b080ac8a
MRJ
1284config PCI_NANOENGINE
1285 bool "BSE nanoEngine PCI support"
1286 depends on SA1100_NANOENGINE
1287 help
1288 Enable PCI on the BSE nanoEngine board.
1289
36e23590
MW
1290config PCI_SYSCALL
1291 def_bool PCI
1292
a0113a99
MR
1293config PCI_HOST_ITE8152
1294 bool
1295 depends on PCI && MACH_ARMCORE
1296 default y
1297 select DMABOUNCE
1298
1da177e4 1299source "drivers/pci/Kconfig"
3f06d157 1300source "drivers/pci/pcie/Kconfig"
1da177e4
LT
1301
1302source "drivers/pcmcia/Kconfig"
1303
1304endmenu
1305
1306menu "Kernel Features"
1307
3b55658a
DM
1308config HAVE_SMP
1309 bool
1310 help
1311 This option should be selected by machines which have an SMP-
1312 capable CPU.
1313
1314 The only effect of this option is to make the SMP-related
1315 options available to the user for configuration.
1316
1da177e4 1317config SMP
bb2d8130 1318 bool "Symmetric Multi-Processing"
fbb4ddac 1319 depends on CPU_V6K || CPU_V7
bc28248e 1320 depends on GENERIC_CLOCKEVENTS
3b55658a 1321 depends on HAVE_SMP
801bb21c 1322 depends on MMU || ARM_MPU
0361748f 1323 select IRQ_WORK
1da177e4
LT
1324 help
1325 This enables support for systems with more than one CPU. If you have
4a474157
RG
1326 a system with only one CPU, say N. If you have a system with more
1327 than one CPU, say Y.
1da177e4 1328
4a474157 1329 If you say N here, the kernel will run on uni- and multiprocessor
1da177e4 1330 machines, but will use only one CPU of a multiprocessor machine. If
4a474157
RG
1331 you say Y here, the kernel will run on many, but not all,
1332 uniprocessor machines. On a uniprocessor machine, the kernel
1333 will run faster if you say N here.
1da177e4 1334
395cf969 1335 See also <file:Documentation/x86/i386/IO-APIC.txt>,
1da177e4 1336 <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
50a23e6e 1337 <http://tldp.org/HOWTO/SMP-HOWTO.html>.
1da177e4
LT
1338
1339 If you don't know what to do here, say N.
1340
f00ec48f 1341config SMP_ON_UP
5744ff43 1342 bool "Allow booting SMP kernel on uniprocessor systems"
801bb21c 1343 depends on SMP && !XIP_KERNEL && MMU
f00ec48f
RK
1344 default y
1345 help
1346 SMP kernels contain instructions which fail on non-SMP processors.
1347 Enabling this option allows the kernel to modify itself to make
1348 these instructions safe. Disabling it allows about 1K of space
1349 savings.
1350
1351 If you don't know what to do here, say Y.
1352
c9018aab
VG
1353config ARM_CPU_TOPOLOGY
1354 bool "Support cpu topology definition"
1355 depends on SMP && CPU_V7
1356 default y
1357 help
1358 Support ARM cpu topology definition. The MPIDR register defines
1359 affinity between processors which is then used to describe the cpu
1360 topology of an ARM System.
1361
1362config SCHED_MC
1363 bool "Multi-core scheduler support"
1364 depends on ARM_CPU_TOPOLOGY
1365 help
1366 Multi-core scheduler support improves the CPU scheduler's decision
1367 making when dealing with multi-core CPU chips at a cost of slightly
1368 increased overhead in some places. If unsure say N here.
1369
1370config SCHED_SMT
1371 bool "SMT scheduler support"
1372 depends on ARM_CPU_TOPOLOGY
1373 help
1374 Improves the CPU scheduler's decision making when dealing with
1375 MultiThreading at a cost of slightly increased overhead in some
1376 places. If unsure say N here.
1377
a8cbcd92
RK
1378config HAVE_ARM_SCU
1379 bool
a8cbcd92
RK
1380 help
1381 This option enables support for the ARM system coherency unit
1382
8a4da6e3 1383config HAVE_ARM_ARCH_TIMER
022c03a2
MZ
1384 bool "Architected timer support"
1385 depends on CPU_V7
8a4da6e3 1386 select ARM_ARCH_TIMER
0c403462 1387 select GENERIC_CLOCKEVENTS
022c03a2
MZ
1388 help
1389 This option enables support for the ARM architected timer
1390
f32f4ce2
RK
1391config HAVE_ARM_TWD
1392 bool
da4a686a 1393 select CLKSRC_OF if OF
f32f4ce2
RK
1394 help
1395 This options enables support for the ARM timer and watchdog unit
1396
e8db288e
NP
1397config MCPM
1398 bool "Multi-Cluster Power Management"
1399 depends on CPU_V7 && SMP
1400 help
1401 This option provides the common power management infrastructure
1402 for (multi-)cluster based systems, such as big.LITTLE based
1403 systems.
1404
ebf4a5c5
HZ
1405config MCPM_QUAD_CLUSTER
1406 bool
1407 depends on MCPM
1408 help
1409 To avoid wasting resources unnecessarily, MCPM only supports up
1410 to 2 clusters by default.
1411 Platforms with 3 or 4 clusters that use MCPM must select this
1412 option to allow the additional clusters to be managed.
1413
1c33be57
NP
1414config BIG_LITTLE
1415 bool "big.LITTLE support (Experimental)"
1416 depends on CPU_V7 && SMP
1417 select MCPM
1418 help
1419 This option enables support selections for the big.LITTLE
1420 system architecture.
1421
1422config BL_SWITCHER
1423 bool "big.LITTLE switcher support"
6c044fec 1424 depends on BIG_LITTLE && MCPM && HOTPLUG_CPU && ARM_GIC
1c33be57 1425 select ARM_CPU_SUSPEND
51aaf81f 1426 select CPU_PM
1c33be57
NP
1427 help
1428 The big.LITTLE "switcher" provides the core functionality to
1429 transparently handle transition between a cluster of A15's
1430 and a cluster of A7's in a big.LITTLE system.
1431
b22537c6
NP
1432config BL_SWITCHER_DUMMY_IF
1433 tristate "Simple big.LITTLE switcher user interface"
1434 depends on BL_SWITCHER && DEBUG_KERNEL
1435 help
1436 This is a simple and dummy char dev interface to control
1437 the big.LITTLE switcher core code. It is meant for
1438 debugging purposes only.
1439
8d5796d2
LB
1440choice
1441 prompt "Memory split"
006fa259 1442 depends on MMU
8d5796d2
LB
1443 default VMSPLIT_3G
1444 help
1445 Select the desired split between kernel and user memory.
1446
1447 If you are not absolutely sure what you are doing, leave this
1448 option alone!
1449
1450 config VMSPLIT_3G
1451 bool "3G/1G user/kernel split"
63ce446c
NP
1452 config VMSPLIT_3G_OPT
1453 bool "3G/1G user/kernel split (for full 1G low memory)"
8d5796d2
LB
1454 config VMSPLIT_2G
1455 bool "2G/2G user/kernel split"
1456 config VMSPLIT_1G
1457 bool "1G/3G user/kernel split"
1458endchoice
1459
1460config PAGE_OFFSET
1461 hex
006fa259 1462 default PHYS_OFFSET if !MMU
8d5796d2
LB
1463 default 0x40000000 if VMSPLIT_1G
1464 default 0x80000000 if VMSPLIT_2G
63ce446c 1465 default 0xB0000000 if VMSPLIT_3G_OPT
8d5796d2
LB
1466 default 0xC0000000
1467
1da177e4
LT
1468config NR_CPUS
1469 int "Maximum number of CPUs (2-32)"
1470 range 2 32
1471 depends on SMP
1472 default "4"
1473
a054a811 1474config HOTPLUG_CPU
00b7dede 1475 bool "Support for hot-pluggable CPUs"
40b31360 1476 depends on SMP
a054a811
RK
1477 help
1478 Say Y here to experiment with turning CPUs off and on. CPUs
1479 can be controlled through /sys/devices/system/cpu.
1480
2bdd424f
WD
1481config ARM_PSCI
1482 bool "Support for the ARM Power State Coordination Interface (PSCI)"
1483 depends on CPU_V7
be120397 1484 select ARM_PSCI_FW
2bdd424f
WD
1485 help
1486 Say Y here if you want Linux to communicate with system firmware
1487 implementing the PSCI specification for CPU-centric power
1488 management operations described in ARM document number ARM DEN
1489 0022A ("Power State Coordination Interface System Software on
1490 ARM processors").
1491
2a6ad871
MR
1492# The GPIO number here must be sorted by descending number. In case of
1493# a multiplatform kernel, we just want the highest value required by the
1494# selected platforms.
44986ab0
PDSN
1495config ARCH_NR_GPIO
1496 int
b35d2e56
GF
1497 default 1024 if ARCH_BRCMSTB || ARCH_SHMOBILE || ARCH_TEGRA || \
1498 ARCH_ZYNQ
aa42587a
TF
1499 default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || \
1500 SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX || ARCH_S5PV210
eb171a99 1501 default 416 if ARCH_SUNXI
06b851e5 1502 default 392 if ARCH_U8500
01bb914c 1503 default 352 if ARCH_VT8500
7b5da4c3 1504 default 288 if ARCH_ROCKCHIP
2a6ad871 1505 default 264 if MACH_H4700
44986ab0
PDSN
1506 default 0
1507 help
1508 Maximum number of GPIOs in the system.
1509
1510 If unsure, leave the default value.
1511
d45a398f 1512source kernel/Kconfig.preempt
1da177e4 1513
c9218b16 1514config HZ_FIXED
f8065813 1515 int
070b8b43 1516 default 200 if ARCH_EBSA110 || ARCH_S3C24XX || \
a73ddc61 1517 ARCH_S5PV210 || ARCH_EXYNOS4
1164f672 1518 default 128 if SOC_AT91RM9200
47d84682 1519 default 0
c9218b16
RK
1520
1521choice
47d84682 1522 depends on HZ_FIXED = 0
c9218b16
RK
1523 prompt "Timer frequency"
1524
1525config HZ_100
1526 bool "100 Hz"
1527
1528config HZ_200
1529 bool "200 Hz"
1530
1531config HZ_250
1532 bool "250 Hz"
1533
1534config HZ_300
1535 bool "300 Hz"
1536
1537config HZ_500
1538 bool "500 Hz"
1539
1540config HZ_1000
1541 bool "1000 Hz"
1542
1543endchoice
1544
1545config HZ
1546 int
47d84682 1547 default HZ_FIXED if HZ_FIXED != 0
c9218b16
RK
1548 default 100 if HZ_100
1549 default 200 if HZ_200
1550 default 250 if HZ_250
1551 default 300 if HZ_300
1552 default 500 if HZ_500
1553 default 1000
1554
1555config SCHED_HRTICK
1556 def_bool HIGH_RES_TIMERS
f8065813 1557
16c79651 1558config THUMB2_KERNEL
bc7dea00 1559 bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
4477ca45 1560 depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K
bc7dea00 1561 default y if CPU_THUMBONLY
16c79651
CM
1562 select AEABI
1563 select ARM_ASM_UNIFIED
89bace65 1564 select ARM_UNWIND
16c79651
CM
1565 help
1566 By enabling this option, the kernel will be compiled in
1567 Thumb-2 mode. A compiler/assembler that understand the unified
1568 ARM-Thumb syntax is needed.
1569
1570 If unsure, say N.
1571
6f685c5c
DM
1572config THUMB2_AVOID_R_ARM_THM_JUMP11
1573 bool "Work around buggy Thumb-2 short branch relocations in gas"
1574 depends on THUMB2_KERNEL && MODULES
1575 default y
1576 help
1577 Various binutils versions can resolve Thumb-2 branches to
1578 locally-defined, preemptible global symbols as short-range "b.n"
1579 branch instructions.
1580
1581 This is a problem, because there's no guarantee the final
1582 destination of the symbol, or any candidate locations for a
1583 trampoline, are within range of the branch. For this reason, the
1584 kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
1585 relocation in modules at all, and it makes little sense to add
1586 support.
1587
1588 The symptom is that the kernel fails with an "unsupported
1589 relocation" error when loading some modules.
1590
1591 Until fixed tools are available, passing
1592 -fno-optimize-sibling-calls to gcc should prevent gcc generating
1593 code which hits this problem, at the cost of a bit of extra runtime
1594 stack usage in some cases.
1595
1596 The problem is described in more detail at:
1597 https://bugs.launchpad.net/binutils-linaro/+bug/725126
1598
1599 Only Thumb-2 kernels are affected.
1600
1601 Unless you are sure your tools don't have this problem, say Y.
1602
0becb088
CM
1603config ARM_ASM_UNIFIED
1604 bool
1605
704bdda0
NP
1606config AEABI
1607 bool "Use the ARM EABI to compile the kernel"
1608 help
1609 This option allows for the kernel to be compiled using the latest
1610 ARM ABI (aka EABI). This is only useful if you are using a user
1611 space environment that is also compiled with EABI.
1612
1613 Since there are major incompatibilities between the legacy ABI and
1614 EABI, especially with regard to structure member alignment, this
1615 option also changes the kernel syscall calling convention to
1616 disambiguate both ABIs and allow for backward compatibility support
1617 (selected with CONFIG_OABI_COMPAT).
1618
1619 To use this you need GCC version 4.0.0 or later.
1620
6c90c872 1621config OABI_COMPAT
a73a3ff1 1622 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
d6f94fa0 1623 depends on AEABI && !THUMB2_KERNEL
6c90c872
NP
1624 help
1625 This option preserves the old syscall interface along with the
1626 new (ARM EABI) one. It also provides a compatibility layer to
1627 intercept syscalls that have structure arguments which layout
1628 in memory differs between the legacy ABI and the new ARM EABI
1629 (only for non "thumb" binaries). This option adds a tiny
1630 overhead to all syscalls and produces a slightly larger kernel.
91702175
KC
1631
1632 The seccomp filter system will not be available when this is
1633 selected, since there is no way yet to sensibly distinguish
1634 between calling conventions during filtering.
1635
6c90c872
NP
1636 If you know you'll be using only pure EABI user space then you
1637 can say N here. If this option is not selected and you attempt
1638 to execute a legacy ABI binary then the result will be
1639 UNPREDICTABLE (in fact it can be predicted that it won't work
b02f8467 1640 at all). If in doubt say N.
6c90c872 1641
eb33575c 1642config ARCH_HAS_HOLES_MEMORYMODEL
e80d6a24 1643 bool
e80d6a24 1644
05944d74
RK
1645config ARCH_SPARSEMEM_ENABLE
1646 bool
1647
07a2f737
RK
1648config ARCH_SPARSEMEM_DEFAULT
1649 def_bool ARCH_SPARSEMEM_ENABLE
1650
05944d74 1651config ARCH_SELECT_MEMORY_MODEL
be370302 1652 def_bool ARCH_SPARSEMEM_ENABLE
c80d79d7 1653
7b7bf499
WD
1654config HAVE_ARCH_PFN_VALID
1655 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
1656
b8cd51af
SC
1657config HAVE_GENERIC_RCU_GUP
1658 def_bool y
1659 depends on ARM_LPAE
1660
053a96ca 1661config HIGHMEM
e8db89a2
RK
1662 bool "High Memory Support"
1663 depends on MMU
053a96ca
NP
1664 help
1665 The address space of ARM processors is only 4 Gigabytes large
1666 and it has to accommodate user address space, kernel address
1667 space as well as some memory mapped IO. That means that, if you
1668 have a large amount of physical memory and/or IO, not all of the
1669 memory can be "permanently mapped" by the kernel. The physical
1670 memory that is not permanently mapped is called "high memory".
1671
1672 Depending on the selected kernel/user memory split, minimum
1673 vmalloc space and actual amount of RAM, you may not need this
1674 option which should result in a slightly faster kernel.
1675
1676 If unsure, say n.
1677
65cec8e3 1678config HIGHPTE
9a431bd5 1679 bool "Allocate 2nd-level pagetables from highmem" if EXPERT
65cec8e3 1680 depends on HIGHMEM
9a431bd5 1681 default y
b4d103d1
RK
1682 help
1683 The VM uses one page of physical memory for each page table.
1684 For systems with a lot of processes, this can use a lot of
1685 precious low memory, eventually leading to low memory being
1686 consumed by page tables. Setting this option will allow
1687 user-space 2nd level page tables to reside in high memory.
65cec8e3 1688
a5e090ac
RK
1689config CPU_SW_DOMAIN_PAN
1690 bool "Enable use of CPU domains to implement privileged no-access"
1691 depends on MMU && !ARM_LPAE
1b8873a0
JI
1692 default y
1693 help
a5e090ac
RK
1694 Increase kernel security by ensuring that normal kernel accesses
1695 are unable to access userspace addresses. This can help prevent
1696 use-after-free bugs becoming an exploitable privilege escalation
1697 by ensuring that magic values (such as LIST_POISON) will always
1698 fault when dereferenced.
1699
1700 CPUs with low-vector mappings use a best-efforts implementation.
1701 Their lower 1MB needs to remain accessible for the vectors, but
1702 the remainder of userspace will become appropriately inaccessible.
65cec8e3 1703
1b8873a0 1704config HW_PERF_EVENTS
fa8ad788
MR
1705 def_bool y
1706 depends on ARM_PMU
1b8873a0 1707
1355e2a6
CM
1708config SYS_SUPPORTS_HUGETLBFS
1709 def_bool y
1710 depends on ARM_LPAE
1711
8d962507
CM
1712config HAVE_ARCH_TRANSPARENT_HUGEPAGE
1713 def_bool y
1714 depends on ARM_LPAE
1715
4bfab203
SC
1716config ARCH_WANT_GENERAL_HUGETLB
1717 def_bool y
1718
7d485f64
AB
1719config ARM_MODULE_PLTS
1720 bool "Use PLTs to allow module memory to spill over into vmalloc area"
1721 depends on MODULES
1722 help
1723 Allocate PLTs when loading modules so that jumps and calls whose
1724 targets are too far away for their relative offsets to be encoded
1725 in the instructions themselves can be bounced via veneers in the
1726 module's PLT. This allows modules to be allocated in the generic
1727 vmalloc area after the dedicated module memory area has been
1728 exhausted. The modules will use slightly more memory, but after
1729 rounding up to page size, the actual memory footprint is usually
1730 the same.
1731
1732 Say y if you are getting out of memory errors while loading modules
1733
3f22ab27
DH
1734source "mm/Kconfig"
1735
c1b2d970 1736config FORCE_MAX_ZONEORDER
36d6c928 1737 int "Maximum zone order"
898f08e1 1738 default "12" if SOC_AM33XX
6d85e2b0 1739 default "9" if SA1111 || ARCH_EFM32
c1b2d970
MD
1740 default "11"
1741 help
1742 The kernel memory allocator divides physically contiguous memory
1743 blocks into "zones", where each zone is a power of two number of
1744 pages. This option selects the largest power of two that the kernel
1745 keeps in the memory allocator. If you need to allocate very large
1746 blocks of physically contiguous memory, then you may need to
1747 increase this value.
1748
1749 This config option is actually maximum order plus one. For example,
1750 a value of 11 means that the largest free memory block is 2^10 pages.
1751
1da177e4
LT
1752config ALIGNMENT_TRAP
1753 bool
f12d0d7c 1754 depends on CPU_CP15_MMU
1da177e4 1755 default y if !ARCH_EBSA110
e119bfff 1756 select HAVE_PROC_CPU if PROC_FS
1da177e4 1757 help
84eb8d06 1758 ARM processors cannot fetch/store information which is not
1da177e4
LT
1759 naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1760 address divisible by 4. On 32-bit ARM processors, these non-aligned
1761 fetch/store instructions will be emulated in software if you say
1762 here, which has a severe performance impact. This is necessary for
1763 correct operation of some network protocols. With an IP-only
1764 configuration it is safe to say N, otherwise say Y.
1765
39ec58f3 1766config UACCESS_WITH_MEMCPY
38ef2ad5
LW
1767 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
1768 depends on MMU
39ec58f3
LB
1769 default y if CPU_FEROCEON
1770 help
1771 Implement faster copy_to_user and clear_user methods for CPU
1772 cores where a 8-word STM instruction give significantly higher
1773 memory write throughput than a sequence of individual 32bit stores.
1774
1775 A possible side effect is a slight increase in scheduling latency
1776 between threads sharing the same address space if they invoke
1777 such copy operations with large buffers.
1778
1779 However, if the CPU data cache is using a write-allocate mode,
1780 this option is unlikely to provide any performance gain.
1781
70c70d97
NP
1782config SECCOMP
1783 bool
1784 prompt "Enable seccomp to safely compute untrusted bytecode"
1785 ---help---
1786 This kernel feature is useful for number crunching applications
1787 that may need to compute untrusted bytecode during their
1788 execution. By using pipes or other transports made available to
1789 the process as file descriptors supporting the read/write
1790 syscalls, it's possible to isolate those applications in
1791 their own address space using seccomp. Once seccomp is
1792 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1793 and the task is only allowed to execute a few safe syscalls
1794 defined by each seccomp mode.
1795
06e6295b
SS
1796config SWIOTLB
1797 def_bool y
1798
1799config IOMMU_HELPER
1800 def_bool SWIOTLB
1801
eff8d644
SS
1802config XEN_DOM0
1803 def_bool y
1804 depends on XEN
1805
1806config XEN
c2ba1f7d 1807 bool "Xen guest support on ARM"
85323a99 1808 depends on ARM && AEABI && OF
f880b67d 1809 depends on CPU_V7 && !CPU_V6
85323a99 1810 depends on !GENERIC_ATOMIC64
7693decc 1811 depends on MMU
51aaf81f 1812 select ARCH_DMA_ADDR_T_64BIT
17b7ab80 1813 select ARM_PSCI
83862ccf 1814 select SWIOTLB_XEN
eff8d644
SS
1815 help
1816 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1817
1da177e4
LT
1818endmenu
1819
1820menu "Boot options"
1821
9eb8f674
GL
1822config USE_OF
1823 bool "Flattened Device Tree support"
b1b3f49c 1824 select IRQ_DOMAIN
9eb8f674
GL
1825 select OF
1826 select OF_EARLY_FLATTREE
bcedb5f9 1827 select OF_RESERVED_MEM
9eb8f674
GL
1828 help
1829 Include support for flattened device tree machine descriptions.
1830
bd51e2f5
NP
1831config ATAGS
1832 bool "Support for the traditional ATAGS boot data passing" if USE_OF
1833 default y
1834 help
1835 This is the traditional way of passing data to the kernel at boot
1836 time. If you are solely relying on the flattened device tree (or
1837 the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1838 to remove ATAGS support from your kernel binary. If unsure,
1839 leave this to y.
1840
1841config DEPRECATED_PARAM_STRUCT
1842 bool "Provide old way to pass kernel parameters"
1843 depends on ATAGS
1844 help
1845 This was deprecated in 2001 and announced to live on for 5 years.
1846 Some old boot loaders still use this way.
1847
1da177e4
LT
1848# Compressed boot loader in ROM. Yes, we really want to ask about
1849# TEXT and BSS so we preserve their values in the config files.
1850config ZBOOT_ROM_TEXT
1851 hex "Compressed ROM boot loader base address"
1852 default "0"
1853 help
1854 The physical address at which the ROM-able zImage is to be
1855 placed in the target. Platforms which normally make use of
1856 ROM-able zImage formats normally set this to a suitable
1857 value in their defconfig file.
1858
1859 If ZBOOT_ROM is not enabled, this has no effect.
1860
1861config ZBOOT_ROM_BSS
1862 hex "Compressed ROM boot loader BSS address"
1863 default "0"
1864 help
f8c440b2
DF
1865 The base address of an area of read/write memory in the target
1866 for the ROM-able zImage which must be available while the
1867 decompressor is running. It must be large enough to hold the
1868 entire decompressed kernel plus an additional 128 KiB.
1869 Platforms which normally make use of ROM-able zImage formats
1870 normally set this to a suitable value in their defconfig file.
1da177e4
LT
1871
1872 If ZBOOT_ROM is not enabled, this has no effect.
1873
1874config ZBOOT_ROM
1875 bool "Compressed boot loader in ROM/flash"
1876 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
10968131 1877 depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR
1da177e4
LT
1878 help
1879 Say Y here if you intend to execute your compressed kernel image
1880 (zImage) directly from ROM or flash. If unsure, say N.
1881
e2a6a3aa
JB
1882config ARM_APPENDED_DTB
1883 bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
10968131 1884 depends on OF
e2a6a3aa
JB
1885 help
1886 With this option, the boot code will look for a device tree binary
1887 (DTB) appended to zImage
1888 (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1889
1890 This is meant as a backward compatibility convenience for those
1891 systems with a bootloader that can't be upgraded to accommodate
1892 the documented boot protocol using a device tree.
1893
1894 Beware that there is very little in terms of protection against
1895 this option being confused by leftover garbage in memory that might
1896 look like a DTB header after a reboot if no actual DTB is appended
1897 to zImage. Do not leave this option active in a production kernel
1898 if you don't intend to always append a DTB. Proper passing of the
1899 location into r2 of a bootloader provided DTB is always preferable
1900 to this option.
1901
b90b9a38
NP
1902config ARM_ATAG_DTB_COMPAT
1903 bool "Supplement the appended DTB with traditional ATAG information"
1904 depends on ARM_APPENDED_DTB
1905 help
1906 Some old bootloaders can't be updated to a DTB capable one, yet
1907 they provide ATAGs with memory configuration, the ramdisk address,
1908 the kernel cmdline string, etc. Such information is dynamically
1909 provided by the bootloader and can't always be stored in a static
1910 DTB. To allow a device tree enabled kernel to be used with such
1911 bootloaders, this option allows zImage to extract the information
1912 from the ATAG list and store it at run time into the appended DTB.
1913
d0f34a11
GR
1914choice
1915 prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
1916 default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1917
1918config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1919 bool "Use bootloader kernel arguments if available"
1920 help
1921 Uses the command-line options passed by the boot loader instead of
1922 the device tree bootargs property. If the boot loader doesn't provide
1923 any, the device tree bootargs property will be used.
1924
1925config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
1926 bool "Extend with bootloader kernel arguments"
1927 help
1928 The command-line arguments provided by the boot loader will be
1929 appended to the the device tree bootargs property.
1930
1931endchoice
1932
1da177e4
LT
1933config CMDLINE
1934 string "Default kernel command string"
1935 default ""
1936 help
1937 On some architectures (EBSA110 and CATS), there is currently no way
1938 for the boot loader to pass arguments to the kernel. For these
1939 architectures, you should supply some command-line options at build
1940 time by entering them here. As a minimum, you should specify the
1941 memory size and the root device (e.g., mem=64M root=/dev/nfs).
1942
4394c124
VB
1943choice
1944 prompt "Kernel command line type" if CMDLINE != ""
1945 default CMDLINE_FROM_BOOTLOADER
bd51e2f5 1946 depends on ATAGS
4394c124
VB
1947
1948config CMDLINE_FROM_BOOTLOADER
1949 bool "Use bootloader kernel arguments if available"
1950 help
1951 Uses the command-line options passed by the boot loader. If
1952 the boot loader doesn't provide any, the default kernel command
1953 string provided in CMDLINE will be used.
1954
1955config CMDLINE_EXTEND
1956 bool "Extend bootloader kernel arguments"
1957 help
1958 The command-line arguments provided by the boot loader will be
1959 appended to the default kernel command string.
1960
92d2040d
AH
1961config CMDLINE_FORCE
1962 bool "Always use the default kernel command string"
92d2040d
AH
1963 help
1964 Always use the default kernel command string, even if the boot
1965 loader passes other arguments to the kernel.
1966 This is useful if you cannot or don't want to change the
1967 command-line options your boot loader passes to the kernel.
4394c124 1968endchoice
92d2040d 1969
1da177e4
LT
1970config XIP_KERNEL
1971 bool "Kernel Execute-In-Place from ROM"
10968131 1972 depends on !ARM_LPAE && !ARCH_MULTIPLATFORM
1da177e4
LT
1973 help
1974 Execute-In-Place allows the kernel to run from non-volatile storage
1975 directly addressable by the CPU, such as NOR flash. This saves RAM
1976 space since the text section of the kernel is not loaded from flash
1977 to RAM. Read-write sections, such as the data section and stack,
1978 are still copied to RAM. The XIP kernel is not compressed since
1979 it has to run directly from flash, so it will take more space to
1980 store it. The flash address used to link the kernel object files,
1981 and for storing it, is configuration dependent. Therefore, if you
1982 say Y here, you must know the proper physical address where to
1983 store the kernel image depending on your own flash memory usage.
1984
1985 Also note that the make target becomes "make xipImage" rather than
1986 "make zImage" or "make Image". The final kernel binary to put in
1987 ROM memory will be arch/arm/boot/xipImage.
1988
1989 If unsure, say N.
1990
1991config XIP_PHYS_ADDR
1992 hex "XIP Kernel Physical Location"
1993 depends on XIP_KERNEL
1994 default "0x00080000"
1995 help
1996 This is the physical address in your flash memory the kernel will
1997 be linked for and stored to. This address is dependent on your
1998 own flash usage.
1999
c587e4a6
RP
2000config KEXEC
2001 bool "Kexec system call (EXPERIMENTAL)"
19ab428f 2002 depends on (!SMP || PM_SLEEP_SMP)
cb1293e2 2003 depends on !CPU_V7M
2965faa5 2004 select KEXEC_CORE
c587e4a6
RP
2005 help
2006 kexec is a system call that implements the ability to shutdown your
2007 current kernel, and to start another kernel. It is like a reboot
01dd2fbf 2008 but it is independent of the system firmware. And like a reboot
c587e4a6
RP
2009 you can start any kernel with it, not just Linux.
2010
2011 It is an ongoing process to be certain the hardware in a machine
2012 is properly shutdown, so do not be surprised if this code does not
bf220695 2013 initially work for you.
c587e4a6 2014
4cd9d6f7
RP
2015config ATAGS_PROC
2016 bool "Export atags in procfs"
bd51e2f5 2017 depends on ATAGS && KEXEC
b98d7291 2018 default y
4cd9d6f7
RP
2019 help
2020 Should the atags used to boot the kernel be exported in an "atags"
2021 file in procfs. Useful with kexec.
2022
cb5d39b3
MW
2023config CRASH_DUMP
2024 bool "Build kdump crash kernel (EXPERIMENTAL)"
cb5d39b3
MW
2025 help
2026 Generate crash dump after being started by kexec. This should
2027 be normally only set in special crash dump kernels which are
2028 loaded in the main kernel with kexec-tools into a specially
2029 reserved region and then later executed after a crash by
2030 kdump/kexec. The crash dump kernel must be compiled to a
2031 memory address not used by the main kernel
2032
2033 For more details see Documentation/kdump/kdump.txt
2034
e69edc79
EM
2035config AUTO_ZRELADDR
2036 bool "Auto calculation of the decompressed kernel image address"
e69edc79
EM
2037 help
2038 ZRELADDR is the physical address where the decompressed kernel
2039 image will be placed. If AUTO_ZRELADDR is selected, the address
2040 will be determined at run-time by masking the current IP with
2041 0xf8000000. This assumes the zImage being placed in the first 128MB
2042 from start of memory.
2043
1da177e4
LT
2044endmenu
2045
ac9d7efc 2046menu "CPU Power Management"
1da177e4 2047
1da177e4 2048source "drivers/cpufreq/Kconfig"
1da177e4 2049
ac9d7efc
RK
2050source "drivers/cpuidle/Kconfig"
2051
2052endmenu
2053
1da177e4
LT
2054menu "Floating point emulation"
2055
2056comment "At least one emulation must be selected"
2057
2058config FPE_NWFPE
2059 bool "NWFPE math emulation"
593c252a 2060 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
1da177e4
LT
2061 ---help---
2062 Say Y to include the NWFPE floating point emulator in the kernel.
2063 This is necessary to run most binaries. Linux does not currently
2064 support floating point hardware so you need to say Y here even if
2065 your machine has an FPA or floating point co-processor podule.
2066
2067 You may say N here if you are going to load the Acorn FPEmulator
2068 early in the bootup.
2069
2070config FPE_NWFPE_XP
2071 bool "Support extended precision"
bedf142b 2072 depends on FPE_NWFPE
1da177e4
LT
2073 help
2074 Say Y to include 80-bit support in the kernel floating-point
2075 emulator. Otherwise, only 32 and 64-bit support is compiled in.
2076 Note that gcc does not generate 80-bit operations by default,
2077 so in most cases this option only enlarges the size of the
2078 floating point emulator without any good reason.
2079
2080 You almost surely want to say N here.
2081
2082config FPE_FASTFPE
2083 bool "FastFPE math emulation (EXPERIMENTAL)"
d6f94fa0 2084 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
1da177e4
LT
2085 ---help---
2086 Say Y here to include the FAST floating point emulator in the kernel.
2087 This is an experimental much faster emulator which now also has full
2088 precision for the mantissa. It does not support any exceptions.
2089 It is very simple, and approximately 3-6 times faster than NWFPE.
2090
2091 It should be sufficient for most programs. It may be not suitable
2092 for scientific calculations, but you have to check this for yourself.
2093 If you do not feel you need a faster FP emulation you should better
2094 choose NWFPE.
2095
2096config VFP
2097 bool "VFP-format floating point maths"
e399b1a4 2098 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
1da177e4
LT
2099 help
2100 Say Y to include VFP support code in the kernel. This is needed
2101 if your hardware includes a VFP unit.
2102
2103 Please see <file:Documentation/arm/VFP/release-notes.txt> for
2104 release notes and additional status information.
2105
2106 Say N if your target does not have VFP hardware.
2107
25ebee02
CM
2108config VFPv3
2109 bool
2110 depends on VFP
2111 default y if CPU_V7
2112
b5872db4
CM
2113config NEON
2114 bool "Advanced SIMD (NEON) Extension support"
2115 depends on VFPv3 && CPU_V7
2116 help
2117 Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2118 Extension.
2119
73c132c1
AB
2120config KERNEL_MODE_NEON
2121 bool "Support for NEON in kernel mode"
c4a30c3b 2122 depends on NEON && AEABI
73c132c1
AB
2123 help
2124 Say Y to include support for NEON in kernel mode.
2125
1da177e4
LT
2126endmenu
2127
2128menu "Userspace binary formats"
2129
2130source "fs/Kconfig.binfmt"
2131
1da177e4
LT
2132endmenu
2133
2134menu "Power management options"
2135
eceab4ac 2136source "kernel/power/Kconfig"
1da177e4 2137
f4cb5700 2138config ARCH_SUSPEND_POSSIBLE
19a0519d 2139 depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \
f0d75153 2140 CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
f4cb5700
JB
2141 def_bool y
2142
15e0d9e3
AB
2143config ARM_CPU_SUSPEND
2144 def_bool PM_SLEEP
2145
603fb42a
SC
2146config ARCH_HIBERNATION_POSSIBLE
2147 bool
2148 depends on MMU
2149 default y if ARCH_SUSPEND_POSSIBLE
2150
1da177e4
LT
2151endmenu
2152
d5950b43
SR
2153source "net/Kconfig"
2154
ac25150f 2155source "drivers/Kconfig"
1da177e4 2156
916f743d
KG
2157source "drivers/firmware/Kconfig"
2158
1da177e4
LT
2159source "fs/Kconfig"
2160
1da177e4
LT
2161source "arch/arm/Kconfig.debug"
2162
2163source "security/Kconfig"
2164
2165source "crypto/Kconfig"
652ccae5
AB
2166if CRYPTO
2167source "arch/arm/crypto/Kconfig"
2168endif
1da177e4
LT
2169
2170source "lib/Kconfig"
749cf76c
CD
2171
2172source "arch/arm/kvm/Kconfig"
This page took 1.296019 seconds and 5 git commands to generate.