Merge tag 'rpi-for-3.7' of git://git.kernel.org/pub/scm/linux/kernel/git/swarren...
[deliverable/linux.git] / arch / arm / Kconfig
CommitLineData
1da177e4
LT
1config ARM
2 bool
3 default y
7563bbf8 4 select ARCH_HAVE_CUSTOM_GPIO_H
e17c6d56 5 select HAVE_AOUT
24056f52 6 select HAVE_DMA_API_DEBUG
d0ee9f40 7 select HAVE_IDE if PCI || ISA || PCMCIA
2dc6a016 8 select HAVE_DMA_ATTRS
e092705b 9 select HAVE_DMA_CONTIGUOUS if MMU
2778f620 10 select HAVE_MEMBLOCK
12b824fb 11 select RTC_LIB
75e7153a 12 select SYS_SUPPORTS_APM_EMULATION
a41297a0 13 select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI)
7463449b 14 select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
fe166148 15 select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
09f05d85 16 select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
5cbad0eb 17 select HAVE_ARCH_KGDB
0693bf68 18 select HAVE_ARCH_TRACEHOOK
856bc356 19 select HAVE_KPROBES if !XIP_KERNEL
9edddaa2 20 select HAVE_KRETPROBES if (HAVE_KPROBES)
606576ce 21 select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
80be7a7f
RV
22 select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
23 select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
0e341af8 24 select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
e39f5602 25 select ARCH_BINFMT_ELF_RANDOMIZE_PIE
1fe53268 26 select HAVE_GENERIC_DMA_COHERENT
e7db7b42
AT
27 select HAVE_KERNEL_GZIP
28 select HAVE_KERNEL_LZO
6e8699f7 29 select HAVE_KERNEL_LZMA
a7f464f3 30 select HAVE_KERNEL_XZ
e360adbe 31 select HAVE_IRQ_WORK
7ada189f
JI
32 select HAVE_PERF_EVENTS
33 select PERF_USE_VMALLOC
e513f8bf 34 select HAVE_REGS_AND_STACK_ACCESS_API
e399b1a4 35 select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
ed60453f 36 select HAVE_C_RECORDMCOUNT
e2a93ecc 37 select HAVE_GENERIC_HARDIRQS
37e74beb
SB
38 select HARDIRQS_SW_RESEND
39 select GENERIC_IRQ_PROBE
25a5662a 40 select GENERIC_IRQ_SHOW
c1d7e01d 41 select ARCH_WANT_IPC_PARSE_VERSION
d4aa8b15 42 select HARDIRQS_SW_RESEND
1fb90263 43 select CPU_PM if (SUSPEND || CPU_IDLE)
e5bfb72c 44 select GENERIC_PCI_IOMAP
e47b65b0 45 select HAVE_BPF_JIT
84ec6d57 46 select GENERIC_SMP_IDLE_THREAD
3d92a71a
AMG
47 select KTIME_SCALAR
48 select GENERIC_CLOCKEVENTS_BROADCAST if SMP
8c56cc8b
WD
49 select GENERIC_STRNCPY_FROM_USER
50 select GENERIC_STRNLEN_USER
b9a50f74 51 select DCACHE_WORD_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && !CPU_BIG_ENDIAN
1da177e4
LT
52 help
53 The ARM series is a line of low-power-consumption RISC chip designs
f6c8965a 54 licensed by ARM Ltd and targeted at embedded applications and
1da177e4 55 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
f6c8965a 56 manufactured, but legacy ARM-based PC hardware remains popular in
1da177e4
LT
57 Europe. There is an ARM Linux project with a web page at
58 <http://www.arm.linux.org.uk/>.
59
74facffe
RK
60config ARM_HAS_SG_CHAIN
61 bool
62
4ce63fcd
MS
63config NEED_SG_DMA_LENGTH
64 bool
65
66config ARM_DMA_USE_IOMMU
67 select NEED_SG_DMA_LENGTH
68 select ARM_HAS_SG_CHAIN
69 bool
70
1a189b97
RK
71config HAVE_PWM
72 bool
73
0b05da72
HUK
74config MIGHT_HAVE_PCI
75 bool
76
75e7153a
RB
77config SYS_SUPPORTS_APM_EMULATION
78 bool
79
0a938b97
DB
80config GENERIC_GPIO
81 bool
0a938b97 82
bc581770
LW
83config HAVE_TCM
84 bool
85 select GENERIC_ALLOCATOR
86
e119bfff
RK
87config HAVE_PROC_CPU
88 bool
89
5ea81769
AV
90config NO_IOPORT
91 bool
5ea81769 92
1da177e4
LT
93config EISA
94 bool
95 ---help---
96 The Extended Industry Standard Architecture (EISA) bus was
97 developed as an open alternative to the IBM MicroChannel bus.
98
99 The EISA bus provided some of the features of the IBM MicroChannel
100 bus while maintaining backward compatibility with cards made for
101 the older ISA bus. The EISA bus saw limited use between 1988 and
102 1995 when it was made obsolete by the PCI bus.
103
104 Say Y here if you are building a kernel for an EISA-based machine.
105
106 Otherwise, say N.
107
108config SBUS
109 bool
110
f16fb1ec
RK
111config STACKTRACE_SUPPORT
112 bool
113 default y
114
f76e9154
NP
115config HAVE_LATENCYTOP_SUPPORT
116 bool
117 depends on !SMP
118 default y
119
f16fb1ec
RK
120config LOCKDEP_SUPPORT
121 bool
122 default y
123
7ad1bcb2
RK
124config TRACE_IRQFLAGS_SUPPORT
125 bool
126 default y
127
1da177e4
LT
128config RWSEM_GENERIC_SPINLOCK
129 bool
130 default y
131
132config RWSEM_XCHGADD_ALGORITHM
133 bool
134
f0d1b0b3
DH
135config ARCH_HAS_ILOG2_U32
136 bool
f0d1b0b3
DH
137
138config ARCH_HAS_ILOG2_U64
139 bool
f0d1b0b3 140
89c52ed4
BD
141config ARCH_HAS_CPUFREQ
142 bool
143 help
144 Internal node to signify that the ARCH has CPUFREQ support
145 and that the relevant menu configurations are displayed for
146 it.
147
b89c3b16
AM
148config GENERIC_HWEIGHT
149 bool
150 default y
151
1da177e4
LT
152config GENERIC_CALIBRATE_DELAY
153 bool
154 default y
155
a08b6b79
Z
156config ARCH_MAY_HAVE_PC_FDC
157 bool
158
5ac6da66
CL
159config ZONE_DMA
160 bool
5ac6da66 161
ccd7ab7f
FT
162config NEED_DMA_MAP_STATE
163 def_bool y
164
58af4a24
RH
165config ARCH_HAS_DMA_SET_COHERENT_MASK
166 bool
167
1da177e4
LT
168config GENERIC_ISA_DMA
169 bool
170
1da177e4
LT
171config FIQ
172 bool
173
13a5045d
RH
174config NEED_RET_TO_USER
175 bool
176
034d2f5a
AV
177config ARCH_MTD_XIP
178 bool
179
c760fc19
HC
180config VECTORS_BASE
181 hex
6afd6fae 182 default 0xffff0000 if MMU || CPU_HIGH_VECTOR
c760fc19
HC
183 default DRAM_BASE if REMAP_VECTORS_TO_RAM
184 default 0x00000000
185 help
186 The base address of exception vectors.
187
dc21af99 188config ARM_PATCH_PHYS_VIRT
c1becedc
RK
189 bool "Patch physical to virtual translations at runtime" if EMBEDDED
190 default y
b511d75d 191 depends on !XIP_KERNEL && MMU
dc21af99
RK
192 depends on !ARCH_REALVIEW || !SPARSEMEM
193 help
111e9a5c
RK
194 Patch phys-to-virt and virt-to-phys translation functions at
195 boot and module load time according to the position of the
196 kernel in system memory.
dc21af99 197
111e9a5c 198 This can only be used with non-XIP MMU kernels where the base
daece596 199 of physical memory is at a 16MB boundary.
dc21af99 200
c1becedc
RK
201 Only disable this option if you know that you do not require
202 this feature (eg, building a kernel for a single machine) and
203 you need to shrink the kernel to the minimal size.
dc21af99 204
c334bc15
RH
205config NEED_MACH_IO_H
206 bool
207 help
208 Select this when mach/io.h is required to provide special
209 definitions for this platform. The need for mach/io.h should
210 be avoided when possible.
211
0cdc8b92 212config NEED_MACH_MEMORY_H
1b9f95f8
NP
213 bool
214 help
0cdc8b92
NP
215 Select this when mach/memory.h is required to provide special
216 definitions for this platform. The need for mach/memory.h should
217 be avoided when possible.
dc21af99 218
1b9f95f8 219config PHYS_OFFSET
974c0724 220 hex "Physical address of main memory" if MMU
0cdc8b92 221 depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
974c0724 222 default DRAM_BASE if !MMU
111e9a5c 223 help
1b9f95f8
NP
224 Please provide the physical address corresponding to the
225 location of main memory in your system.
cada3c08 226
87e040b6
SG
227config GENERIC_BUG
228 def_bool y
229 depends on BUG
230
1da177e4
LT
231source "init/Kconfig"
232
dc52ddc0
MH
233source "kernel/Kconfig.freezer"
234
1da177e4
LT
235menu "System Type"
236
3c427975
HC
237config MMU
238 bool "MMU-based Paged Memory Management Support"
239 default y
240 help
241 Select if you want MMU-based virtualised addressing space
242 support by paged memory management. If unsure, say 'Y'.
243
ccf50e23
RK
244#
245# The "ARM system type" choice list is ordered alphabetically by option
246# text. Please add new entries in the option alphabetic order.
247#
1da177e4
LT
248choice
249 prompt "ARM system type"
6a0e2430 250 default ARCH_VERSATILE
1da177e4 251
66314223
DN
252config ARCH_SOCFPGA
253 bool "Altera SOCFPGA family"
254 select ARCH_WANT_OPTIONAL_GPIOLIB
255 select ARM_AMBA
256 select ARM_GIC
257 select CACHE_L2X0
258 select CLKDEV_LOOKUP
259 select COMMON_CLK
260 select CPU_V7
261 select DW_APB_TIMER
262 select DW_APB_TIMER_OF
263 select GENERIC_CLOCKEVENTS
264 select GPIO_PL061 if GPIOLIB
265 select HAVE_ARM_SCU
266 select SPARSE_IRQ
267 select USE_OF
268 help
269 This enables support for Altera SOCFPGA Cyclone V platform
270
4af6fee1
DS
271config ARCH_INTEGRATOR
272 bool "ARM Ltd. Integrator family"
273 select ARM_AMBA
89c52ed4 274 select ARCH_HAS_CPUFREQ
a613163d
LW
275 select COMMON_CLK
276 select CLK_VERSATILE
9904f793 277 select HAVE_TCM
c5a0adb5 278 select ICST
13edd86d 279 select GENERIC_CLOCKEVENTS
f4b8b319 280 select PLAT_VERSATILE
c41b16f8 281 select PLAT_VERSATILE_FPGA_IRQ
c334bc15 282 select NEED_MACH_IO_H
0cdc8b92 283 select NEED_MACH_MEMORY_H
695436e3 284 select SPARSE_IRQ
3108e6ab 285 select MULTI_IRQ_HANDLER
4af6fee1
DS
286 help
287 Support for ARM's Integrator platform.
288
289config ARCH_REALVIEW
290 bool "ARM Ltd. RealView family"
291 select ARM_AMBA
6d803ba7 292 select CLKDEV_LOOKUP
aa3831cf 293 select HAVE_MACH_CLKDEV
c5a0adb5 294 select ICST
ae30ceac 295 select GENERIC_CLOCKEVENTS
eb7fffa3 296 select ARCH_WANT_OPTIONAL_GPIOLIB
f4b8b319 297 select PLAT_VERSATILE
56a34b03 298 select PLAT_VERSATILE_CLOCK
3cb5ee49 299 select PLAT_VERSATILE_CLCD
e3887714 300 select ARM_TIMER_SP804
b56ba8aa 301 select GPIO_PL061 if GPIOLIB
0cdc8b92 302 select NEED_MACH_MEMORY_H
4af6fee1
DS
303 help
304 This enables support for ARM Ltd RealView boards.
305
306config ARCH_VERSATILE
307 bool "ARM Ltd. Versatile family"
308 select ARM_AMBA
309 select ARM_VIC
6d803ba7 310 select CLKDEV_LOOKUP
aa3831cf 311 select HAVE_MACH_CLKDEV
c5a0adb5 312 select ICST
89df1272 313 select GENERIC_CLOCKEVENTS
bbeddc43 314 select ARCH_WANT_OPTIONAL_GPIOLIB
9b0f7e39 315 select NEED_MACH_IO_H if PCI
f4b8b319 316 select PLAT_VERSATILE
56a34b03 317 select PLAT_VERSATILE_CLOCK
3414ba8c 318 select PLAT_VERSATILE_CLCD
c41b16f8 319 select PLAT_VERSATILE_FPGA_IRQ
e3887714 320 select ARM_TIMER_SP804
4af6fee1
DS
321 help
322 This enables support for ARM Ltd Versatile board.
323
ceade897
RK
324config ARCH_VEXPRESS
325 bool "ARM Ltd. Versatile Express family"
326 select ARCH_WANT_OPTIONAL_GPIOLIB
327 select ARM_AMBA
328 select ARM_TIMER_SP804
6d803ba7 329 select CLKDEV_LOOKUP
d1b8a775 330 select COMMON_CLK
ceade897 331 select GENERIC_CLOCKEVENTS
ceade897 332 select HAVE_CLK
95c34f83 333 select HAVE_PATA_PLATFORM
ceade897 334 select ICST
ba81f502 335 select NO_IOPORT
ceade897 336 select PLAT_VERSATILE
0fb44b91 337 select PLAT_VERSATILE_CLCD
b2a54ff0 338 select REGULATOR_FIXED_VOLTAGE if REGULATOR
ceade897
RK
339 help
340 This enables support for the ARM Ltd Versatile Express boards.
341
8fc5ffa0
AV
342config ARCH_AT91
343 bool "Atmel AT91"
f373e8c0 344 select ARCH_REQUIRE_GPIOLIB
93686ae8 345 select HAVE_CLK
bd602995 346 select CLKDEV_LOOKUP
e261501d 347 select IRQ_DOMAIN
1ac02d79 348 select NEED_MACH_IO_H if PCCARD
4af6fee1 349 help
929e994f
NF
350 This enables support for systems based on Atmel
351 AT91RM9200 and AT91SAM9* processors.
4af6fee1 352
ec9653b8
SA
353config ARCH_BCM2835
354 bool "Broadcom BCM2835 family"
355 select ARCH_WANT_OPTIONAL_GPIOLIB
356 select ARM_AMBA
357 select ARM_ERRATA_411920
358 select ARM_TIMER_SP804
359 select CLKDEV_LOOKUP
360 select COMMON_CLK
361 select CPU_V6
362 select GENERIC_CLOCKEVENTS
363 select MULTI_IRQ_HANDLER
364 select SPARSE_IRQ
365 select USE_OF
366 help
367 This enables support for the Broadcom BCM2835 SoC. This SoC is
368 use in the Raspberry Pi, and Roku 2 devices.
369
ccf50e23
RK
370config ARCH_BCMRING
371 bool "Broadcom BCMRING"
372 depends on MMU
373 select CPU_V6
374 select ARM_AMBA
82d63734 375 select ARM_TIMER_SP804
6d803ba7 376 select CLKDEV_LOOKUP
ccf50e23
RK
377 select GENERIC_CLOCKEVENTS
378 select ARCH_WANT_OPTIONAL_GPIOLIB
379 help
380 Support for Broadcom's BCMRing platform.
381
220e6cf7
RH
382config ARCH_HIGHBANK
383 bool "Calxeda Highbank-based"
384 select ARCH_WANT_OPTIONAL_GPIOLIB
385 select ARM_AMBA
386 select ARM_GIC
387 select ARM_TIMER_SP804
22d80379 388 select CACHE_L2X0
220e6cf7 389 select CLKDEV_LOOKUP
8d4d9f52 390 select COMMON_CLK
220e6cf7
RH
391 select CPU_V7
392 select GENERIC_CLOCKEVENTS
393 select HAVE_ARM_SCU
3b55658a 394 select HAVE_SMP
fdfa64a4 395 select SPARSE_IRQ
220e6cf7
RH
396 select USE_OF
397 help
398 Support for the Calxeda Highbank SoC based boards.
399
1da177e4 400config ARCH_CLPS711X
0e2fce59 401 bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
c750815e 402 select CPU_ARM720T
5cfc8ee0 403 select ARCH_USES_GETTIMEOFFSET
0cdc8b92 404 select NEED_MACH_MEMORY_H
f999b8bd 405 help
0e2fce59 406 Support for Cirrus Logic 711x/721x/731x based boards.
1da177e4 407
d94f944e
AV
408config ARCH_CNS3XXX
409 bool "Cavium Networks CNS3XXX family"
00d2711d 410 select CPU_V6K
d94f944e
AV
411 select GENERIC_CLOCKEVENTS
412 select ARM_GIC
ce5ea9f3 413 select MIGHT_HAVE_CACHE_L2X0
0b05da72 414 select MIGHT_HAVE_PCI
5f32f7a0 415 select PCI_DOMAINS if PCI
d94f944e
AV
416 help
417 Support for Cavium Networks CNS3XXX platform.
418
788c9700
RK
419config ARCH_GEMINI
420 bool "Cortina Systems Gemini"
421 select CPU_FA526
788c9700 422 select ARCH_REQUIRE_GPIOLIB
5cfc8ee0 423 select ARCH_USES_GETTIMEOFFSET
788c9700
RK
424 help
425 Support for the Cortina Systems Gemini family SoCs
426
3a6cb8ce
AB
427config ARCH_PRIMA2
428 bool "CSR SiRFSoC PRIMA2 ARM Cortex A9 Platform"
429 select CPU_V7
3a6cb8ce 430 select NO_IOPORT
f6387092 431 select ARCH_REQUIRE_GPIOLIB
3a6cb8ce
AB
432 select GENERIC_CLOCKEVENTS
433 select CLKDEV_LOOKUP
434 select GENERIC_IRQ_CHIP
ce5ea9f3 435 select MIGHT_HAVE_CACHE_L2X0
cbd8d842
BS
436 select PINCTRL
437 select PINCTRL_SIRF
3a6cb8ce
AB
438 select USE_OF
439 select ZONE_DMA
440 help
441 Support for CSR SiRFSoC ARM Cortex A9 Platform
442
1da177e4
LT
443config ARCH_EBSA110
444 bool "EBSA-110"
c750815e 445 select CPU_SA110
f7e68bbf 446 select ISA
c5eb2a2b 447 select NO_IOPORT
5cfc8ee0 448 select ARCH_USES_GETTIMEOFFSET
c334bc15 449 select NEED_MACH_IO_H
0cdc8b92 450 select NEED_MACH_MEMORY_H
1da177e4
LT
451 help
452 This is an evaluation board for the StrongARM processor available
f6c8965a 453 from Digital. It has limited hardware on-board, including an
1da177e4
LT
454 Ethernet interface, two PCMCIA sockets, two serial ports and a
455 parallel port.
456
e7736d47
LB
457config ARCH_EP93XX
458 bool "EP93xx-based"
c750815e 459 select CPU_ARM920T
e7736d47
LB
460 select ARM_AMBA
461 select ARM_VIC
6d803ba7 462 select CLKDEV_LOOKUP
7444a72e 463 select ARCH_REQUIRE_GPIOLIB
eb33575c 464 select ARCH_HAS_HOLES_MEMORYMODEL
5cfc8ee0 465 select ARCH_USES_GETTIMEOFFSET
5725aeae 466 select NEED_MACH_MEMORY_H
e7736d47
LB
467 help
468 This enables support for the Cirrus EP93xx series of CPUs.
469
1da177e4
LT
470config ARCH_FOOTBRIDGE
471 bool "FootBridge"
c750815e 472 select CPU_SA110
1da177e4 473 select FOOTBRIDGE
4e8d7637 474 select GENERIC_CLOCKEVENTS
d0ee9f40 475 select HAVE_IDE
c334bc15 476 select NEED_MACH_IO_H
0cdc8b92 477 select NEED_MACH_MEMORY_H
f999b8bd
MM
478 help
479 Support for systems based on the DC21285 companion chip
480 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
1da177e4 481
788c9700
RK
482config ARCH_MXC
483 bool "Freescale MXC/iMX-based"
788c9700 484 select GENERIC_CLOCKEVENTS
788c9700 485 select ARCH_REQUIRE_GPIOLIB
6d803ba7 486 select CLKDEV_LOOKUP
234b6ced 487 select CLKSRC_MMIO
8b6c44f1 488 select GENERIC_IRQ_CHIP
ffa2ea3f 489 select MULTI_IRQ_HANDLER
8842a9e2 490 select SPARSE_IRQ
3e62af82 491 select USE_OF
788c9700
RK
492 help
493 Support for Freescale MXC/iMX-based family of processors
494
1d3f33d5
SG
495config ARCH_MXS
496 bool "Freescale MXS-based"
497 select GENERIC_CLOCKEVENTS
498 select ARCH_REQUIRE_GPIOLIB
b9214b97 499 select CLKDEV_LOOKUP
5c61ddcf 500 select CLKSRC_MMIO
2664681f 501 select COMMON_CLK
6abda3e1 502 select HAVE_CLK_PREPARE
a0f5e363 503 select PINCTRL
6c4d4efb 504 select USE_OF
1d3f33d5
SG
505 help
506 Support for Freescale MXS-based family of processors
507
4af6fee1
DS
508config ARCH_NETX
509 bool "Hilscher NetX based"
234b6ced 510 select CLKSRC_MMIO
c750815e 511 select CPU_ARM926T
4af6fee1 512 select ARM_VIC
2fcfe6b8 513 select GENERIC_CLOCKEVENTS
f999b8bd 514 help
4af6fee1
DS
515 This enables support for systems based on the Hilscher NetX Soc
516
517config ARCH_H720X
518 bool "Hynix HMS720x-based"
c750815e 519 select CPU_ARM720T
4af6fee1 520 select ISA_DMA_API
5cfc8ee0 521 select ARCH_USES_GETTIMEOFFSET
4af6fee1
DS
522 help
523 This enables support for systems based on the Hynix HMS720x
524
3b938be6
RK
525config ARCH_IOP13XX
526 bool "IOP13xx-based"
527 depends on MMU
c750815e 528 select CPU_XSC3
3b938be6
RK
529 select PLAT_IOP
530 select PCI
531 select ARCH_SUPPORTS_MSI
8d5796d2 532 select VMSPLIT_1G
c334bc15 533 select NEED_MACH_IO_H
0cdc8b92 534 select NEED_MACH_MEMORY_H
13a5045d 535 select NEED_RET_TO_USER
3b938be6
RK
536 help
537 Support for Intel's IOP13XX (XScale) family of processors.
538
3f7e5815
LB
539config ARCH_IOP32X
540 bool "IOP32x-based"
a4f7e763 541 depends on MMU
c750815e 542 select CPU_XSCALE
c334bc15 543 select NEED_MACH_IO_H
13a5045d 544 select NEED_RET_TO_USER
7ae1f7ec 545 select PLAT_IOP
f7e68bbf 546 select PCI
bb2b180c 547 select ARCH_REQUIRE_GPIOLIB
f999b8bd 548 help
3f7e5815
LB
549 Support for Intel's 80219 and IOP32X (XScale) family of
550 processors.
551
552config ARCH_IOP33X
553 bool "IOP33x-based"
554 depends on MMU
c750815e 555 select CPU_XSCALE
c334bc15 556 select NEED_MACH_IO_H
13a5045d 557 select NEED_RET_TO_USER
7ae1f7ec 558 select PLAT_IOP
3f7e5815 559 select PCI
bb2b180c 560 select ARCH_REQUIRE_GPIOLIB
3f7e5815
LB
561 help
562 Support for Intel's IOP33X (XScale) family of processors.
1da177e4 563
3b938be6
RK
564config ARCH_IXP4XX
565 bool "IXP4xx-based"
a4f7e763 566 depends on MMU
58af4a24 567 select ARCH_HAS_DMA_SET_COHERENT_MASK
234b6ced 568 select CLKSRC_MMIO
c750815e 569 select CPU_XSCALE
9dde0ae3 570 select ARCH_REQUIRE_GPIOLIB
3b938be6 571 select GENERIC_CLOCKEVENTS
0b05da72 572 select MIGHT_HAVE_PCI
c334bc15 573 select NEED_MACH_IO_H
485bdde7 574 select DMABOUNCE if PCI
c4713074 575 help
3b938be6 576 Support for Intel's IXP4XX (XScale) family of processors.
c4713074 577
3e93a22b
GC
578config ARCH_MVEBU
579 bool "Marvell SOCs with Device Tree support"
580 select GENERIC_CLOCKEVENTS
581 select MULTI_IRQ_HANDLER
582 select SPARSE_IRQ
583 select CLKSRC_MMIO
584 select GENERIC_IRQ_CHIP
585 select IRQ_DOMAIN
586 select COMMON_CLK
587 help
588 Support for the Marvell SoC Family with device tree support
589
edabd38e
SB
590config ARCH_DOVE
591 bool "Marvell Dove"
7b769bb3 592 select CPU_V7
edabd38e 593 select PCI
edabd38e 594 select ARCH_REQUIRE_GPIOLIB
edabd38e 595 select GENERIC_CLOCKEVENTS
c334bc15 596 select NEED_MACH_IO_H
edabd38e
SB
597 select PLAT_ORION
598 help
599 Support for the Marvell Dove SoC 88AP510
600
651c74c7
SB
601config ARCH_KIRKWOOD
602 bool "Marvell Kirkwood"
c750815e 603 select CPU_FEROCEON
651c74c7 604 select PCI
a8865655 605 select ARCH_REQUIRE_GPIOLIB
651c74c7 606 select GENERIC_CLOCKEVENTS
c334bc15 607 select NEED_MACH_IO_H
651c74c7
SB
608 select PLAT_ORION
609 help
610 Support for the following Marvell Kirkwood series SoCs:
611 88F6180, 88F6192 and 88F6281.
612
40805949
KW
613config ARCH_LPC32XX
614 bool "NXP LPC32XX"
234b6ced 615 select CLKSRC_MMIO
40805949
KW
616 select CPU_ARM926T
617 select ARCH_REQUIRE_GPIOLIB
618 select HAVE_IDE
619 select ARM_AMBA
620 select USB_ARCH_HAS_OHCI
6d803ba7 621 select CLKDEV_LOOKUP
40805949 622 select GENERIC_CLOCKEVENTS
f5c42271 623 select USE_OF
c49a1830 624 select HAVE_PWM
40805949
KW
625 help
626 Support for the NXP LPC32XX family of processors
627
794d15b2
SS
628config ARCH_MV78XX0
629 bool "Marvell MV78xx0"
c750815e 630 select CPU_FEROCEON
794d15b2 631 select PCI
a8865655 632 select ARCH_REQUIRE_GPIOLIB
794d15b2 633 select GENERIC_CLOCKEVENTS
c334bc15 634 select NEED_MACH_IO_H
794d15b2
SS
635 select PLAT_ORION
636 help
637 Support for the following Marvell MV78xx0 series SoCs:
638 MV781x0, MV782x0.
639
9dd0b194 640config ARCH_ORION5X
585cf175
TP
641 bool "Marvell Orion"
642 depends on MMU
c750815e 643 select CPU_FEROCEON
038ee083 644 select PCI
a8865655 645 select ARCH_REQUIRE_GPIOLIB
51cbff1d 646 select GENERIC_CLOCKEVENTS
b5e12229 647 select NEED_MACH_IO_H
69b02f6a 648 select PLAT_ORION
585cf175 649 help
9dd0b194 650 Support for the following Marvell Orion 5x series SoCs:
d2b2a6bb 651 Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
d323ade1 652 Orion-2 (5281), Orion-1-90 (6183).
585cf175 653
788c9700 654config ARCH_MMP
2f7e8fae 655 bool "Marvell PXA168/910/MMP2"
788c9700 656 depends on MMU
788c9700 657 select ARCH_REQUIRE_GPIOLIB
6d803ba7 658 select CLKDEV_LOOKUP
788c9700 659 select GENERIC_CLOCKEVENTS
157d2644 660 select GPIO_PXA
c24b3114 661 select IRQ_DOMAIN
788c9700 662 select PLAT_PXA
0bd86961 663 select SPARSE_IRQ
3c7241bd 664 select GENERIC_ALLOCATOR
788c9700 665 help
2f7e8fae 666 Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
788c9700
RK
667
668config ARCH_KS8695
669 bool "Micrel/Kendin KS8695"
670 select CPU_ARM922T
98830bc9 671 select ARCH_REQUIRE_GPIOLIB
5cfc8ee0 672 select ARCH_USES_GETTIMEOFFSET
0cdc8b92 673 select NEED_MACH_MEMORY_H
788c9700
RK
674 help
675 Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
676 System-on-Chip devices.
677
788c9700
RK
678config ARCH_W90X900
679 bool "Nuvoton W90X900 CPU"
680 select CPU_ARM926T
c52d3d68 681 select ARCH_REQUIRE_GPIOLIB
6d803ba7 682 select CLKDEV_LOOKUP
6fa5d5f7 683 select CLKSRC_MMIO
58b5369e 684 select GENERIC_CLOCKEVENTS
788c9700 685 help
a8bc4ead 686 Support for Nuvoton (Winbond logic dept.) ARM9 processor,
687 At present, the w90x900 has been renamed nuc900, regarding
688 the ARM series product line, you can login the following
689 link address to know more.
690
691 <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
692 ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
788c9700 693
c5f80065
EG
694config ARCH_TEGRA
695 bool "NVIDIA Tegra"
4073723a 696 select CLKDEV_LOOKUP
234b6ced 697 select CLKSRC_MMIO
c5f80065
EG
698 select GENERIC_CLOCKEVENTS
699 select GENERIC_GPIO
700 select HAVE_CLK
3b55658a 701 select HAVE_SMP
ce5ea9f3 702 select MIGHT_HAVE_CACHE_L2X0
c334bc15 703 select NEED_MACH_IO_H if PCI
7056d423 704 select ARCH_HAS_CPUFREQ
2c95b7e0 705 select USE_OF
92fe58f0 706 select COMMON_CLK
c5f80065
EG
707 help
708 This enables support for NVIDIA Tegra based systems (Tegra APX,
709 Tegra 6xx and Tegra 2 series).
710
af75655c
JI
711config ARCH_PICOXCELL
712 bool "Picochip picoXcell"
713 select ARCH_REQUIRE_GPIOLIB
714 select ARM_PATCH_PHYS_VIRT
715 select ARM_VIC
716 select CPU_V6K
717 select DW_APB_TIMER
cfda5901 718 select DW_APB_TIMER_OF
af75655c
JI
719 select GENERIC_CLOCKEVENTS
720 select GENERIC_GPIO
af75655c
JI
721 select HAVE_TCM
722 select NO_IOPORT
98e27a5c 723 select SPARSE_IRQ
af75655c
JI
724 select USE_OF
725 help
726 This enables support for systems based on the Picochip picoXcell
727 family of Femtocell devices. The picoxcell support requires device tree
728 for all boards.
729
4af6fee1
DS
730config ARCH_PNX4008
731 bool "Philips Nexperia PNX4008 Mobile"
c750815e 732 select CPU_ARM926T
6d803ba7 733 select CLKDEV_LOOKUP
5cfc8ee0 734 select ARCH_USES_GETTIMEOFFSET
4af6fee1
DS
735 help
736 This enables support for Philips PNX4008 mobile platform.
737
1da177e4 738config ARCH_PXA
2c8086a5 739 bool "PXA2xx/PXA3xx-based"
a4f7e763 740 depends on MMU
034d2f5a 741 select ARCH_MTD_XIP
89c52ed4 742 select ARCH_HAS_CPUFREQ
6d803ba7 743 select CLKDEV_LOOKUP
234b6ced 744 select CLKSRC_MMIO
7444a72e 745 select ARCH_REQUIRE_GPIOLIB
981d0f39 746 select GENERIC_CLOCKEVENTS
157d2644 747 select GPIO_PXA
bd5ce433 748 select PLAT_PXA
6ac6b817 749 select SPARSE_IRQ
4e234cc0 750 select AUTO_ZRELADDR
8a97ae2f 751 select MULTI_IRQ_HANDLER
15e0d9e3 752 select ARM_CPU_SUSPEND if PM
d0ee9f40 753 select HAVE_IDE
f999b8bd 754 help
2c8086a5 755 Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
1da177e4 756
788c9700
RK
757config ARCH_MSM
758 bool "Qualcomm MSM"
4b536b8d 759 select HAVE_CLK
49cbe786 760 select GENERIC_CLOCKEVENTS
923a081c 761 select ARCH_REQUIRE_GPIOLIB
bd32344a 762 select CLKDEV_LOOKUP
49cbe786 763 help
4b53eb4f
DW
764 Support for Qualcomm MSM/QSD based systems. This runs on the
765 apps processor of the MSM/QSD and depends on a shared memory
766 interface to the modem processor which runs the baseband
767 stack and controls some vital subsystems
768 (clock and power control, etc).
49cbe786 769
c793c1b0 770config ARCH_SHMOBILE
6d72ad35
PM
771 bool "Renesas SH-Mobile / R-Mobile"
772 select HAVE_CLK
5e93c6b4 773 select CLKDEV_LOOKUP
aa3831cf 774 select HAVE_MACH_CLKDEV
3b55658a 775 select HAVE_SMP
6d72ad35 776 select GENERIC_CLOCKEVENTS
ce5ea9f3 777 select MIGHT_HAVE_CACHE_L2X0
6d72ad35
PM
778 select NO_IOPORT
779 select SPARSE_IRQ
60f1435c 780 select MULTI_IRQ_HANDLER
e3e01091 781 select PM_GENERIC_DOMAINS if PM
0cdc8b92 782 select NEED_MACH_MEMORY_H
c793c1b0 783 help
6d72ad35 784 Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
c793c1b0 785
1da177e4
LT
786config ARCH_RPC
787 bool "RiscPC"
788 select ARCH_ACORN
789 select FIQ
a08b6b79 790 select ARCH_MAY_HAVE_PC_FDC
341eb781 791 select HAVE_PATA_PLATFORM
065909b9 792 select ISA_DMA_API
5ea81769 793 select NO_IOPORT
07f841b7 794 select ARCH_SPARSEMEM_ENABLE
5cfc8ee0 795 select ARCH_USES_GETTIMEOFFSET
d0ee9f40 796 select HAVE_IDE
c334bc15 797 select NEED_MACH_IO_H
0cdc8b92 798 select NEED_MACH_MEMORY_H
1da177e4
LT
799 help
800 On the Acorn Risc-PC, Linux can support the internal IDE disk and
801 CD-ROM interface, serial and parallel port, and the floppy drive.
802
803config ARCH_SA1100
804 bool "SA1100-based"
234b6ced 805 select CLKSRC_MMIO
c750815e 806 select CPU_SA1100
f7e68bbf 807 select ISA
05944d74 808 select ARCH_SPARSEMEM_ENABLE
034d2f5a 809 select ARCH_MTD_XIP
89c52ed4 810 select ARCH_HAS_CPUFREQ
1937f5b9 811 select CPU_FREQ
3e238be2 812 select GENERIC_CLOCKEVENTS
4a8f8340 813 select CLKDEV_LOOKUP
7444a72e 814 select ARCH_REQUIRE_GPIOLIB
d0ee9f40 815 select HAVE_IDE
0cdc8b92 816 select NEED_MACH_MEMORY_H
375dec92 817 select SPARSE_IRQ
f999b8bd
MM
818 help
819 Support for StrongARM 11x0 based boards.
1da177e4 820
b130d5c2
KK
821config ARCH_S3C24XX
822 bool "Samsung S3C24XX SoCs"
0a938b97 823 select GENERIC_GPIO
9d56c02a 824 select ARCH_HAS_CPUFREQ
9483a578 825 select HAVE_CLK
e83626f2 826 select CLKDEV_LOOKUP
5cfc8ee0 827 select ARCH_USES_GETTIMEOFFSET
20676c15 828 select HAVE_S3C2410_I2C if I2C
b130d5c2
KK
829 select HAVE_S3C_RTC if RTC_CLASS
830 select HAVE_S3C2410_WATCHDOG if WATCHDOG
c334bc15 831 select NEED_MACH_IO_H
1da177e4 832 help
b130d5c2
KK
833 Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
834 and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
835 (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
836 Samsung SMDK2410 development board (and derivatives).
63b1f51b 837
a08ab637
BD
838config ARCH_S3C64XX
839 bool "Samsung S3C64XX"
89f1fa08 840 select PLAT_SAMSUNG
89f0ce72 841 select CPU_V6
89f0ce72 842 select ARM_VIC
a08ab637 843 select HAVE_CLK
6700397a 844 select HAVE_TCM
226e85f4 845 select CLKDEV_LOOKUP
89f0ce72 846 select NO_IOPORT
5cfc8ee0 847 select ARCH_USES_GETTIMEOFFSET
89c52ed4 848 select ARCH_HAS_CPUFREQ
89f0ce72
BD
849 select ARCH_REQUIRE_GPIOLIB
850 select SAMSUNG_CLKSRC
851 select SAMSUNG_IRQ_VIC_TIMER
89f0ce72 852 select S3C_GPIO_TRACK
89f0ce72
BD
853 select S3C_DEV_NAND
854 select USB_ARCH_HAS_OHCI
855 select SAMSUNG_GPIOLIB_4BIT
20676c15 856 select HAVE_S3C2410_I2C if I2C
c39d8d55 857 select HAVE_S3C2410_WATCHDOG if WATCHDOG
a08ab637
BD
858 help
859 Samsung S3C64XX series based systems
860
49b7a491
KK
861config ARCH_S5P64X0
862 bool "Samsung S5P6440 S5P6450"
c4ffccdd
KK
863 select CPU_V6
864 select GENERIC_GPIO
865 select HAVE_CLK
d8b22d25 866 select CLKDEV_LOOKUP
0665ccc4 867 select CLKSRC_MMIO
c39d8d55 868 select HAVE_S3C2410_WATCHDOG if WATCHDOG
9e65bbf2 869 select GENERIC_CLOCKEVENTS
20676c15 870 select HAVE_S3C2410_I2C if I2C
754961a8 871 select HAVE_S3C_RTC if RTC_CLASS
c4ffccdd 872 help
49b7a491
KK
873 Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
874 SMDK6450.
c4ffccdd 875
acc84707
MS
876config ARCH_S5PC100
877 bool "Samsung S5PC100"
5a7652f2
BM
878 select GENERIC_GPIO
879 select HAVE_CLK
29e8eb0f 880 select CLKDEV_LOOKUP
5a7652f2 881 select CPU_V7
925c68cd 882 select ARCH_USES_GETTIMEOFFSET
20676c15 883 select HAVE_S3C2410_I2C if I2C
754961a8 884 select HAVE_S3C_RTC if RTC_CLASS
c39d8d55 885 select HAVE_S3C2410_WATCHDOG if WATCHDOG
5a7652f2 886 help
acc84707 887 Samsung S5PC100 series based systems
5a7652f2 888
170f4e42
KK
889config ARCH_S5PV210
890 bool "Samsung S5PV210/S5PC110"
891 select CPU_V7
eecb6a84 892 select ARCH_SPARSEMEM_ENABLE
0f75a96b 893 select ARCH_HAS_HOLES_MEMORYMODEL
170f4e42
KK
894 select GENERIC_GPIO
895 select HAVE_CLK
b2a9dd46 896 select CLKDEV_LOOKUP
0665ccc4 897 select CLKSRC_MMIO
d8144aea 898 select ARCH_HAS_CPUFREQ
9e65bbf2 899 select GENERIC_CLOCKEVENTS
20676c15 900 select HAVE_S3C2410_I2C if I2C
754961a8 901 select HAVE_S3C_RTC if RTC_CLASS
c39d8d55 902 select HAVE_S3C2410_WATCHDOG if WATCHDOG
0cdc8b92 903 select NEED_MACH_MEMORY_H
170f4e42
KK
904 help
905 Samsung S5PV210/S5PC110 series based systems
906
83014579
KK
907config ARCH_EXYNOS
908 bool "SAMSUNG EXYNOS"
cc0e72b8 909 select CPU_V7
f567fa6f 910 select ARCH_SPARSEMEM_ENABLE
0f75a96b 911 select ARCH_HAS_HOLES_MEMORYMODEL
cc0e72b8
CY
912 select GENERIC_GPIO
913 select HAVE_CLK
badc4f2d 914 select CLKDEV_LOOKUP
b333fb16 915 select ARCH_HAS_CPUFREQ
cc0e72b8 916 select GENERIC_CLOCKEVENTS
754961a8 917 select HAVE_S3C_RTC if RTC_CLASS
20676c15 918 select HAVE_S3C2410_I2C if I2C
c39d8d55 919 select HAVE_S3C2410_WATCHDOG if WATCHDOG
0cdc8b92 920 select NEED_MACH_MEMORY_H
cc0e72b8 921 help
83014579 922 Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
cc0e72b8 923
1da177e4
LT
924config ARCH_SHARK
925 bool "Shark"
c750815e 926 select CPU_SA110
f7e68bbf
RK
927 select ISA
928 select ISA_DMA
3bca103a 929 select ZONE_DMA
f7e68bbf 930 select PCI
5cfc8ee0 931 select ARCH_USES_GETTIMEOFFSET
0cdc8b92 932 select NEED_MACH_MEMORY_H
c334bc15 933 select NEED_MACH_IO_H
f999b8bd
MM
934 help
935 Support for the StrongARM based Digital DNARD machine, also known
936 as "Shark" (<http://www.shark-linux.de/shark.html>).
1da177e4 937
d98aac75
LW
938config ARCH_U300
939 bool "ST-Ericsson U300 Series"
940 depends on MMU
234b6ced 941 select CLKSRC_MMIO
d98aac75 942 select CPU_ARM926T
bc581770 943 select HAVE_TCM
d98aac75 944 select ARM_AMBA
5485c1e0 945 select ARM_PATCH_PHYS_VIRT
d98aac75 946 select ARM_VIC
d98aac75 947 select GENERIC_CLOCKEVENTS
6d803ba7 948 select CLKDEV_LOOKUP
50667d63 949 select COMMON_CLK
d98aac75 950 select GENERIC_GPIO
cc890cd7 951 select ARCH_REQUIRE_GPIOLIB
d98aac75
LW
952 help
953 Support for ST-Ericsson U300 series mobile platforms.
954
ccf50e23
RK
955config ARCH_U8500
956 bool "ST-Ericsson U8500 Series"
67ae14fc 957 depends on MMU
ccf50e23
RK
958 select CPU_V7
959 select ARM_AMBA
ccf50e23 960 select GENERIC_CLOCKEVENTS
6d803ba7 961 select CLKDEV_LOOKUP
94bdc0e2 962 select ARCH_REQUIRE_GPIOLIB
7c1a70e9 963 select ARCH_HAS_CPUFREQ
3b55658a 964 select HAVE_SMP
ce5ea9f3 965 select MIGHT_HAVE_CACHE_L2X0
ccf50e23
RK
966 help
967 Support for ST-Ericsson's Ux500 architecture
968
969config ARCH_NOMADIK
970 bool "STMicroelectronics Nomadik"
971 select ARM_AMBA
972 select ARM_VIC
973 select CPU_ARM926T
4a31bd28 974 select COMMON_CLK
ccf50e23 975 select GENERIC_CLOCKEVENTS
0fa7be40 976 select PINCTRL
ce5ea9f3 977 select MIGHT_HAVE_CACHE_L2X0
ccf50e23
RK
978 select ARCH_REQUIRE_GPIOLIB
979 help
980 Support for the Nomadik platform by ST-Ericsson
981
7c6337e2
KH
982config ARCH_DAVINCI
983 bool "TI DaVinci"
7c6337e2 984 select GENERIC_CLOCKEVENTS
dce1115b 985 select ARCH_REQUIRE_GPIOLIB
3bca103a 986 select ZONE_DMA
9232fcc9 987 select HAVE_IDE
6d803ba7 988 select CLKDEV_LOOKUP
20e9969b 989 select GENERIC_ALLOCATOR
dc7ad3b3 990 select GENERIC_IRQ_CHIP
ae88e05a 991 select ARCH_HAS_HOLES_MEMORYMODEL
7c6337e2
KH
992 help
993 Support for TI's DaVinci platform.
994
3b938be6
RK
995config ARCH_OMAP
996 bool "TI OMAP"
00a36698 997 depends on MMU
9483a578 998 select HAVE_CLK
7444a72e 999 select ARCH_REQUIRE_GPIOLIB
89c52ed4 1000 select ARCH_HAS_CPUFREQ
354a183f 1001 select CLKSRC_MMIO
06cad098 1002 select GENERIC_CLOCKEVENTS
9af915da 1003 select ARCH_HAS_HOLES_MEMORYMODEL
3b938be6 1004 help
6e457bb0 1005 Support for TI's OMAP platform (OMAP1/2/3/4).
3b938be6 1006
cee37e50 1007config PLAT_SPEAR
1008 bool "ST SPEAr"
1009 select ARM_AMBA
1010 select ARCH_REQUIRE_GPIOLIB
6d803ba7 1011 select CLKDEV_LOOKUP
5df33a62 1012 select COMMON_CLK
d6e15d78 1013 select CLKSRC_MMIO
cee37e50 1014 select GENERIC_CLOCKEVENTS
cee37e50 1015 select HAVE_CLK
1016 help
1017 Support for ST's SPEAr platform (SPEAr3xx, SPEAr6xx and SPEAr13xx).
1018
21f47fbc
AC
1019config ARCH_VT8500
1020 bool "VIA/WonderMedia 85xx"
1021 select CPU_ARM926T
1022 select GENERIC_GPIO
1023 select ARCH_HAS_CPUFREQ
1024 select GENERIC_CLOCKEVENTS
1025 select ARCH_REQUIRE_GPIOLIB
21f47fbc
AC
1026 help
1027 Support for VIA/WonderMedia VT8500/WM85xx System-on-Chip.
02c981c0 1028
b85a3ef4
JL
1029config ARCH_ZYNQ
1030 bool "Xilinx Zynq ARM Cortex A9 Platform"
02c981c0 1031 select CPU_V7
02c981c0
BD
1032 select GENERIC_CLOCKEVENTS
1033 select CLKDEV_LOOKUP
b85a3ef4
JL
1034 select ARM_GIC
1035 select ARM_AMBA
1036 select ICST
ce5ea9f3 1037 select MIGHT_HAVE_CACHE_L2X0
02c981c0 1038 select USE_OF
02c981c0 1039 help
b85a3ef4 1040 Support for Xilinx Zynq ARM Cortex A9 Platform
1da177e4
LT
1041endchoice
1042
ccf50e23
RK
1043#
1044# This is sorted alphabetically by mach-* pathname. However, plat-*
1045# Kconfigs may be included either alphabetically (according to the
1046# plat- suffix) or along side the corresponding mach-* source.
1047#
3e93a22b
GC
1048source "arch/arm/mach-mvebu/Kconfig"
1049
95b8f20f
RK
1050source "arch/arm/mach-at91/Kconfig"
1051
1052source "arch/arm/mach-bcmring/Kconfig"
1053
1da177e4
LT
1054source "arch/arm/mach-clps711x/Kconfig"
1055
d94f944e
AV
1056source "arch/arm/mach-cns3xxx/Kconfig"
1057
95b8f20f
RK
1058source "arch/arm/mach-davinci/Kconfig"
1059
1060source "arch/arm/mach-dove/Kconfig"
1061
e7736d47
LB
1062source "arch/arm/mach-ep93xx/Kconfig"
1063
1da177e4
LT
1064source "arch/arm/mach-footbridge/Kconfig"
1065
59d3a193
PZ
1066source "arch/arm/mach-gemini/Kconfig"
1067
95b8f20f
RK
1068source "arch/arm/mach-h720x/Kconfig"
1069
1da177e4
LT
1070source "arch/arm/mach-integrator/Kconfig"
1071
3f7e5815
LB
1072source "arch/arm/mach-iop32x/Kconfig"
1073
1074source "arch/arm/mach-iop33x/Kconfig"
1da177e4 1075
285f5fa7
DW
1076source "arch/arm/mach-iop13xx/Kconfig"
1077
1da177e4
LT
1078source "arch/arm/mach-ixp4xx/Kconfig"
1079
95b8f20f
RK
1080source "arch/arm/mach-kirkwood/Kconfig"
1081
1082source "arch/arm/mach-ks8695/Kconfig"
1083
95b8f20f
RK
1084source "arch/arm/mach-msm/Kconfig"
1085
794d15b2
SS
1086source "arch/arm/mach-mv78xx0/Kconfig"
1087
95b8f20f 1088source "arch/arm/plat-mxc/Kconfig"
1da177e4 1089
1d3f33d5
SG
1090source "arch/arm/mach-mxs/Kconfig"
1091
95b8f20f 1092source "arch/arm/mach-netx/Kconfig"
49cbe786 1093
95b8f20f
RK
1094source "arch/arm/mach-nomadik/Kconfig"
1095source "arch/arm/plat-nomadik/Kconfig"
1096
d48af15e
TL
1097source "arch/arm/plat-omap/Kconfig"
1098
1099source "arch/arm/mach-omap1/Kconfig"
1da177e4 1100
1dbae815
TL
1101source "arch/arm/mach-omap2/Kconfig"
1102
9dd0b194 1103source "arch/arm/mach-orion5x/Kconfig"
585cf175 1104
95b8f20f
RK
1105source "arch/arm/mach-pxa/Kconfig"
1106source "arch/arm/plat-pxa/Kconfig"
585cf175 1107
95b8f20f
RK
1108source "arch/arm/mach-mmp/Kconfig"
1109
1110source "arch/arm/mach-realview/Kconfig"
1111
1112source "arch/arm/mach-sa1100/Kconfig"
edabd38e 1113
cf383678 1114source "arch/arm/plat-samsung/Kconfig"
a21765a7
BD
1115source "arch/arm/plat-s3c24xx/Kconfig"
1116
cee37e50 1117source "arch/arm/plat-spear/Kconfig"
a21765a7 1118
85fd6d63 1119source "arch/arm/mach-s3c24xx/Kconfig"
b130d5c2 1120if ARCH_S3C24XX
a21765a7
BD
1121source "arch/arm/mach-s3c2412/Kconfig"
1122source "arch/arm/mach-s3c2440/Kconfig"
a21765a7 1123endif
1da177e4 1124
a08ab637 1125if ARCH_S3C64XX
431107ea 1126source "arch/arm/mach-s3c64xx/Kconfig"
a08ab637
BD
1127endif
1128
49b7a491 1129source "arch/arm/mach-s5p64x0/Kconfig"
c4ffccdd 1130
5a7652f2 1131source "arch/arm/mach-s5pc100/Kconfig"
5a7652f2 1132
170f4e42
KK
1133source "arch/arm/mach-s5pv210/Kconfig"
1134
83014579 1135source "arch/arm/mach-exynos/Kconfig"
cc0e72b8 1136
882d01f9 1137source "arch/arm/mach-shmobile/Kconfig"
52c543f9 1138
c5f80065
EG
1139source "arch/arm/mach-tegra/Kconfig"
1140
95b8f20f 1141source "arch/arm/mach-u300/Kconfig"
1da177e4 1142
95b8f20f 1143source "arch/arm/mach-ux500/Kconfig"
1da177e4
LT
1144
1145source "arch/arm/mach-versatile/Kconfig"
1146
ceade897 1147source "arch/arm/mach-vexpress/Kconfig"
420c34e4 1148source "arch/arm/plat-versatile/Kconfig"
ceade897 1149
21f47fbc
AC
1150source "arch/arm/mach-vt8500/Kconfig"
1151
7ec80ddf 1152source "arch/arm/mach-w90x900/Kconfig"
1153
1da177e4
LT
1154# Definitions to make life easier
1155config ARCH_ACORN
1156 bool
1157
7ae1f7ec
LB
1158config PLAT_IOP
1159 bool
469d3044 1160 select GENERIC_CLOCKEVENTS
7ae1f7ec 1161
69b02f6a
LB
1162config PLAT_ORION
1163 bool
bfe45e0b 1164 select CLKSRC_MMIO
dc7ad3b3 1165 select GENERIC_IRQ_CHIP
278b45b0 1166 select IRQ_DOMAIN
2f129bf4 1167 select COMMON_CLK
69b02f6a 1168
bd5ce433
EM
1169config PLAT_PXA
1170 bool
1171
f4b8b319
RK
1172config PLAT_VERSATILE
1173 bool
1174
e3887714
RK
1175config ARM_TIMER_SP804
1176 bool
bfe45e0b 1177 select CLKSRC_MMIO
a7bf6162 1178 select HAVE_SCHED_CLOCK
e3887714 1179
1da177e4
LT
1180source arch/arm/mm/Kconfig
1181
958cab0f
RK
1182config ARM_NR_BANKS
1183 int
1184 default 16 if ARCH_EP93XX
1185 default 8
1186
afe4b25e
LB
1187config IWMMXT
1188 bool "Enable iWMMXt support"
ef6c8445
HZ
1189 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
1190 default y if PXA27x || PXA3xx || PXA95x || ARCH_MMP
afe4b25e
LB
1191 help
1192 Enable support for iWMMXt context switching at run time if
1193 running on a CPU that supports it.
1194
1da177e4
LT
1195config XSCALE_PMU
1196 bool
bfc994b5 1197 depends on CPU_XSCALE
1da177e4
LT
1198 default y
1199
52108641 1200config MULTI_IRQ_HANDLER
1201 bool
1202 help
1203 Allow each machine to specify it's own IRQ handler at run time.
1204
3b93e7b0
HC
1205if !MMU
1206source "arch/arm/Kconfig-nommu"
1207endif
1208
f0c4b8d6
WD
1209config ARM_ERRATA_326103
1210 bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
1211 depends on CPU_V6
1212 help
1213 Executing a SWP instruction to read-only memory does not set bit 11
1214 of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
1215 treat the access as a read, preventing a COW from occurring and
1216 causing the faulting task to livelock.
1217
9cba3ccc
CM
1218config ARM_ERRATA_411920
1219 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
e399b1a4 1220 depends on CPU_V6 || CPU_V6K
9cba3ccc
CM
1221 help
1222 Invalidation of the Instruction Cache operation can
1223 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
1224 It does not affect the MPCore. This option enables the ARM Ltd.
1225 recommended workaround.
1226
7ce236fc
CM
1227config ARM_ERRATA_430973
1228 bool "ARM errata: Stale prediction on replaced interworking branch"
1229 depends on CPU_V7
1230 help
1231 This option enables the workaround for the 430973 Cortex-A8
1232 (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
1233 interworking branch is replaced with another code sequence at the
1234 same virtual address, whether due to self-modifying code or virtual
1235 to physical address re-mapping, Cortex-A8 does not recover from the
1236 stale interworking branch prediction. This results in Cortex-A8
1237 executing the new code sequence in the incorrect ARM or Thumb state.
1238 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
1239 and also flushes the branch target cache at every context switch.
1240 Note that setting specific bits in the ACTLR register may not be
1241 available in non-secure mode.
1242
855c551f
CM
1243config ARM_ERRATA_458693
1244 bool "ARM errata: Processor deadlock when a false hazard is created"
1245 depends on CPU_V7
1246 help
1247 This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1248 erratum. For very specific sequences of memory operations, it is
1249 possible for a hazard condition intended for a cache line to instead
1250 be incorrectly associated with a different cache line. This false
1251 hazard might then cause a processor deadlock. The workaround enables
1252 the L1 caching of the NEON accesses and disables the PLD instruction
1253 in the ACTLR register. Note that setting specific bits in the ACTLR
1254 register may not be available in non-secure mode.
1255
0516e464
CM
1256config ARM_ERRATA_460075
1257 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
1258 depends on CPU_V7
1259 help
1260 This option enables the workaround for the 460075 Cortex-A8 (r2p0)
1261 erratum. Any asynchronous access to the L2 cache may encounter a
1262 situation in which recent store transactions to the L2 cache are lost
1263 and overwritten with stale memory contents from external memory. The
1264 workaround disables the write-allocate mode for the L2 cache via the
1265 ACTLR register. Note that setting specific bits in the ACTLR register
1266 may not be available in non-secure mode.
1267
9f05027c
WD
1268config ARM_ERRATA_742230
1269 bool "ARM errata: DMB operation may be faulty"
1270 depends on CPU_V7 && SMP
1271 help
1272 This option enables the workaround for the 742230 Cortex-A9
1273 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
1274 between two write operations may not ensure the correct visibility
1275 ordering of the two writes. This workaround sets a specific bit in
1276 the diagnostic register of the Cortex-A9 which causes the DMB
1277 instruction to behave as a DSB, ensuring the correct behaviour of
1278 the two writes.
1279
a672e99b
WD
1280config ARM_ERRATA_742231
1281 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1282 depends on CPU_V7 && SMP
1283 help
1284 This option enables the workaround for the 742231 Cortex-A9
1285 (r2p0..r2p2) erratum. Under certain conditions, specific to the
1286 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1287 accessing some data located in the same cache line, may get corrupted
1288 data due to bad handling of the address hazard when the line gets
1289 replaced from one of the CPUs at the same time as another CPU is
1290 accessing it. This workaround sets specific bits in the diagnostic
1291 register of the Cortex-A9 which reduces the linefill issuing
1292 capabilities of the processor.
1293
9e65582a 1294config PL310_ERRATA_588369
fa0ce403 1295 bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
2839e06c 1296 depends on CACHE_L2X0
9e65582a
SS
1297 help
1298 The PL310 L2 cache controller implements three types of Clean &
1299 Invalidate maintenance operations: by Physical Address
1300 (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
1301 They are architecturally defined to behave as the execution of a
1302 clean operation followed immediately by an invalidate operation,
1303 both performing to the same memory location. This functionality
1304 is not correctly implemented in PL310 as clean lines are not
2839e06c 1305 invalidated as a result of these operations.
cdf357f1
WD
1306
1307config ARM_ERRATA_720789
1308 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
e66dc745 1309 depends on CPU_V7
cdf357f1
WD
1310 help
1311 This option enables the workaround for the 720789 Cortex-A9 (prior to
1312 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1313 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1314 As a consequence of this erratum, some TLB entries which should be
1315 invalidated are not, resulting in an incoherency in the system page
1316 tables. The workaround changes the TLB flushing routines to invalidate
1317 entries regardless of the ASID.
475d92fc 1318
1f0090a1 1319config PL310_ERRATA_727915
fa0ce403 1320 bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
1f0090a1
RK
1321 depends on CACHE_L2X0
1322 help
1323 PL310 implements the Clean & Invalidate by Way L2 cache maintenance
1324 operation (offset 0x7FC). This operation runs in background so that
1325 PL310 can handle normal accesses while it is in progress. Under very
1326 rare circumstances, due to this erratum, write data can be lost when
1327 PL310 treats a cacheable write transaction during a Clean &
1328 Invalidate by Way operation.
1329
475d92fc
WD
1330config ARM_ERRATA_743622
1331 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1332 depends on CPU_V7
1333 help
1334 This option enables the workaround for the 743622 Cortex-A9
efbc74ac 1335 (r2p*) erratum. Under very rare conditions, a faulty
475d92fc
WD
1336 optimisation in the Cortex-A9 Store Buffer may lead to data
1337 corruption. This workaround sets a specific bit in the diagnostic
1338 register of the Cortex-A9 which disables the Store Buffer
1339 optimisation, preventing the defect from occurring. This has no
1340 visible impact on the overall performance or power consumption of the
1341 processor.
1342
9a27c27c
WD
1343config ARM_ERRATA_751472
1344 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
ba90c516 1345 depends on CPU_V7
9a27c27c
WD
1346 help
1347 This option enables the workaround for the 751472 Cortex-A9 (prior
1348 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
1349 completion of a following broadcasted operation if the second
1350 operation is received by a CPU before the ICIALLUIS has completed,
1351 potentially leading to corrupted entries in the cache or TLB.
1352
fa0ce403
WD
1353config PL310_ERRATA_753970
1354 bool "PL310 errata: cache sync operation may be faulty"
885028e4
SK
1355 depends on CACHE_PL310
1356 help
1357 This option enables the workaround for the 753970 PL310 (r3p0) erratum.
1358
1359 Under some condition the effect of cache sync operation on
1360 the store buffer still remains when the operation completes.
1361 This means that the store buffer is always asked to drain and
1362 this prevents it from merging any further writes. The workaround
1363 is to replace the normal offset of cache sync operation (0x730)
1364 by another offset targeting an unmapped PL310 register 0x740.
1365 This has the same effect as the cache sync operation: store buffer
1366 drain and waiting for all buffers empty.
1367
fcbdc5fe
WD
1368config ARM_ERRATA_754322
1369 bool "ARM errata: possible faulty MMU translations following an ASID switch"
1370 depends on CPU_V7
1371 help
1372 This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1373 r3p*) erratum. A speculative memory access may cause a page table walk
1374 which starts prior to an ASID switch but completes afterwards. This
1375 can populate the micro-TLB with a stale entry which may be hit with
1376 the new ASID. This workaround places two dsb instructions in the mm
1377 switching code so that no page table walks can cross the ASID switch.
1378
5dab26af
WD
1379config ARM_ERRATA_754327
1380 bool "ARM errata: no automatic Store Buffer drain"
1381 depends on CPU_V7 && SMP
1382 help
1383 This option enables the workaround for the 754327 Cortex-A9 (prior to
1384 r2p0) erratum. The Store Buffer does not have any automatic draining
1385 mechanism and therefore a livelock may occur if an external agent
1386 continuously polls a memory location waiting to observe an update.
1387 This workaround defines cpu_relax() as smp_mb(), preventing correctly
1388 written polling loops from denying visibility of updates to memory.
1389
145e10e1
CM
1390config ARM_ERRATA_364296
1391 bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
1392 depends on CPU_V6 && !SMP
1393 help
1394 This options enables the workaround for the 364296 ARM1136
1395 r0p2 erratum (possible cache data corruption with
1396 hit-under-miss enabled). It sets the undocumented bit 31 in
1397 the auxiliary control register and the FI bit in the control
1398 register, thus disabling hit-under-miss without putting the
1399 processor into full low interrupt latency mode. ARM11MPCore
1400 is not affected.
1401
f630c1bd
WD
1402config ARM_ERRATA_764369
1403 bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1404 depends on CPU_V7 && SMP
1405 help
1406 This option enables the workaround for erratum 764369
1407 affecting Cortex-A9 MPCore with two or more processors (all
1408 current revisions). Under certain timing circumstances, a data
1409 cache line maintenance operation by MVA targeting an Inner
1410 Shareable memory region may fail to proceed up to either the
1411 Point of Coherency or to the Point of Unification of the
1412 system. This workaround adds a DSB instruction before the
1413 relevant cache maintenance functions and sets a specific bit
1414 in the diagnostic control register of the SCU.
1415
11ed0ba1
WD
1416config PL310_ERRATA_769419
1417 bool "PL310 errata: no automatic Store Buffer drain"
1418 depends on CACHE_L2X0
1419 help
1420 On revisions of the PL310 prior to r3p2, the Store Buffer does
1421 not automatically drain. This can cause normal, non-cacheable
1422 writes to be retained when the memory system is idle, leading
1423 to suboptimal I/O performance for drivers using coherent DMA.
1424 This option adds a write barrier to the cpu_idle loop so that,
1425 on systems with an outer cache, the store buffer is drained
1426 explicitly.
1427
1da177e4
LT
1428endmenu
1429
1430source "arch/arm/common/Kconfig"
1431
1da177e4
LT
1432menu "Bus support"
1433
1434config ARM_AMBA
1435 bool
1436
1437config ISA
1438 bool
1da177e4
LT
1439 help
1440 Find out whether you have ISA slots on your motherboard. ISA is the
1441 name of a bus system, i.e. the way the CPU talks to the other stuff
1442 inside your box. Other bus systems are PCI, EISA, MicroChannel
1443 (MCA) or VESA. ISA is an older system, now being displaced by PCI;
1444 newer boards don't support it. If you have ISA, say Y, otherwise N.
1445
065909b9 1446# Select ISA DMA controller support
1da177e4
LT
1447config ISA_DMA
1448 bool
065909b9 1449 select ISA_DMA_API
1da177e4 1450
065909b9 1451# Select ISA DMA interface
5cae841b
AV
1452config ISA_DMA_API
1453 bool
5cae841b 1454
1da177e4 1455config PCI
0b05da72 1456 bool "PCI support" if MIGHT_HAVE_PCI
1da177e4
LT
1457 help
1458 Find out whether you have a PCI motherboard. PCI is the name of a
1459 bus system, i.e. the way the CPU talks to the other stuff inside
1460 your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
1461 VESA. If you have PCI, say Y, otherwise N.
1462
52882173
AV
1463config PCI_DOMAINS
1464 bool
1465 depends on PCI
1466
b080ac8a
MRJ
1467config PCI_NANOENGINE
1468 bool "BSE nanoEngine PCI support"
1469 depends on SA1100_NANOENGINE
1470 help
1471 Enable PCI on the BSE nanoEngine board.
1472
36e23590
MW
1473config PCI_SYSCALL
1474 def_bool PCI
1475
1da177e4
LT
1476# Select the host bridge type
1477config PCI_HOST_VIA82C505
1478 bool
1479 depends on PCI && ARCH_SHARK
1480 default y
1481
a0113a99
MR
1482config PCI_HOST_ITE8152
1483 bool
1484 depends on PCI && MACH_ARMCORE
1485 default y
1486 select DMABOUNCE
1487
1da177e4
LT
1488source "drivers/pci/Kconfig"
1489
1490source "drivers/pcmcia/Kconfig"
1491
1492endmenu
1493
1494menu "Kernel Features"
1495
3b55658a
DM
1496config HAVE_SMP
1497 bool
1498 help
1499 This option should be selected by machines which have an SMP-
1500 capable CPU.
1501
1502 The only effect of this option is to make the SMP-related
1503 options available to the user for configuration.
1504
1da177e4 1505config SMP
bb2d8130 1506 bool "Symmetric Multi-Processing"
fbb4ddac 1507 depends on CPU_V6K || CPU_V7
bc28248e 1508 depends on GENERIC_CLOCKEVENTS
3b55658a 1509 depends on HAVE_SMP
9934ebb8 1510 depends on MMU
f6dd9fa5 1511 select USE_GENERIC_SMP_HELPERS
89c3dedf 1512 select HAVE_ARM_SCU if !ARCH_MSM_SCORPIONMP
1da177e4
LT
1513 help
1514 This enables support for systems with more than one CPU. If you have
1515 a system with only one CPU, like most personal computers, say N. If
1516 you have a system with more than one CPU, say Y.
1517
1518 If you say N here, the kernel will run on single and multiprocessor
1519 machines, but will use only one CPU of a multiprocessor machine. If
1520 you say Y here, the kernel will run on many, but not all, single
1521 processor machines. On a single processor machine, the kernel will
1522 run faster if you say N here.
1523
395cf969 1524 See also <file:Documentation/x86/i386/IO-APIC.txt>,
1da177e4 1525 <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
50a23e6e 1526 <http://tldp.org/HOWTO/SMP-HOWTO.html>.
1da177e4
LT
1527
1528 If you don't know what to do here, say N.
1529
f00ec48f
RK
1530config SMP_ON_UP
1531 bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
1532 depends on EXPERIMENTAL
4d2692a7 1533 depends on SMP && !XIP_KERNEL
f00ec48f
RK
1534 default y
1535 help
1536 SMP kernels contain instructions which fail on non-SMP processors.
1537 Enabling this option allows the kernel to modify itself to make
1538 these instructions safe. Disabling it allows about 1K of space
1539 savings.
1540
1541 If you don't know what to do here, say Y.
1542
c9018aab
VG
1543config ARM_CPU_TOPOLOGY
1544 bool "Support cpu topology definition"
1545 depends on SMP && CPU_V7
1546 default y
1547 help
1548 Support ARM cpu topology definition. The MPIDR register defines
1549 affinity between processors which is then used to describe the cpu
1550 topology of an ARM System.
1551
1552config SCHED_MC
1553 bool "Multi-core scheduler support"
1554 depends on ARM_CPU_TOPOLOGY
1555 help
1556 Multi-core scheduler support improves the CPU scheduler's decision
1557 making when dealing with multi-core CPU chips at a cost of slightly
1558 increased overhead in some places. If unsure say N here.
1559
1560config SCHED_SMT
1561 bool "SMT scheduler support"
1562 depends on ARM_CPU_TOPOLOGY
1563 help
1564 Improves the CPU scheduler's decision making when dealing with
1565 MultiThreading at a cost of slightly increased overhead in some
1566 places. If unsure say N here.
1567
a8cbcd92
RK
1568config HAVE_ARM_SCU
1569 bool
a8cbcd92
RK
1570 help
1571 This option enables support for the ARM system coherency unit
1572
022c03a2
MZ
1573config ARM_ARCH_TIMER
1574 bool "Architected timer support"
1575 depends on CPU_V7
1576 help
1577 This option enables support for the ARM architected timer
1578
f32f4ce2
RK
1579config HAVE_ARM_TWD
1580 bool
1581 depends on SMP
1582 help
1583 This options enables support for the ARM timer and watchdog unit
1584
8d5796d2
LB
1585choice
1586 prompt "Memory split"
1587 default VMSPLIT_3G
1588 help
1589 Select the desired split between kernel and user memory.
1590
1591 If you are not absolutely sure what you are doing, leave this
1592 option alone!
1593
1594 config VMSPLIT_3G
1595 bool "3G/1G user/kernel split"
1596 config VMSPLIT_2G
1597 bool "2G/2G user/kernel split"
1598 config VMSPLIT_1G
1599 bool "1G/3G user/kernel split"
1600endchoice
1601
1602config PAGE_OFFSET
1603 hex
1604 default 0x40000000 if VMSPLIT_1G
1605 default 0x80000000 if VMSPLIT_2G
1606 default 0xC0000000
1607
1da177e4
LT
1608config NR_CPUS
1609 int "Maximum number of CPUs (2-32)"
1610 range 2 32
1611 depends on SMP
1612 default "4"
1613
a054a811
RK
1614config HOTPLUG_CPU
1615 bool "Support for hot-pluggable CPUs (EXPERIMENTAL)"
1616 depends on SMP && HOTPLUG && EXPERIMENTAL
1617 help
1618 Say Y here to experiment with turning CPUs off and on. CPUs
1619 can be controlled through /sys/devices/system/cpu.
1620
37ee16ae
RK
1621config LOCAL_TIMERS
1622 bool "Use local timer interrupts"
971acb9b 1623 depends on SMP
37ee16ae 1624 default y
30d8bead 1625 select HAVE_ARM_TWD if (!ARCH_MSM_SCORPIONMP && !EXYNOS4_MCT)
37ee16ae
RK
1626 help
1627 Enable support for local timers on SMP platforms, rather then the
1628 legacy IPI broadcast method. Local timers allows the system
1629 accounting to be spread across the timer interval, preventing a
1630 "thundering herd" at every timer tick.
1631
44986ab0
PDSN
1632config ARCH_NR_GPIO
1633 int
3dea19e8 1634 default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
70227a45 1635 default 355 if ARCH_U8500
9a01ec30 1636 default 264 if MACH_H4700
39f47d9f 1637 default 512 if SOC_OMAP5
44986ab0
PDSN
1638 default 0
1639 help
1640 Maximum number of GPIOs in the system.
1641
1642 If unsure, leave the default value.
1643
d45a398f 1644source kernel/Kconfig.preempt
1da177e4 1645
f8065813
RK
1646config HZ
1647 int
b130d5c2 1648 default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \
a73ddc61 1649 ARCH_S5PV210 || ARCH_EXYNOS4
bfe65704 1650 default OMAP_32K_TIMER_HZ if ARCH_OMAP && OMAP_32K_TIMER
5248c657 1651 default AT91_TIMER_HZ if ARCH_AT91
5da3e714 1652 default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
f8065813
RK
1653 default 100
1654
16c79651 1655config THUMB2_KERNEL
4a50bfe3 1656 bool "Compile the kernel in Thumb-2 mode (EXPERIMENTAL)"
e399b1a4 1657 depends on CPU_V7 && !CPU_V6 && !CPU_V6K && EXPERIMENTAL
16c79651
CM
1658 select AEABI
1659 select ARM_ASM_UNIFIED
89bace65 1660 select ARM_UNWIND
16c79651
CM
1661 help
1662 By enabling this option, the kernel will be compiled in
1663 Thumb-2 mode. A compiler/assembler that understand the unified
1664 ARM-Thumb syntax is needed.
1665
1666 If unsure, say N.
1667
6f685c5c
DM
1668config THUMB2_AVOID_R_ARM_THM_JUMP11
1669 bool "Work around buggy Thumb-2 short branch relocations in gas"
1670 depends on THUMB2_KERNEL && MODULES
1671 default y
1672 help
1673 Various binutils versions can resolve Thumb-2 branches to
1674 locally-defined, preemptible global symbols as short-range "b.n"
1675 branch instructions.
1676
1677 This is a problem, because there's no guarantee the final
1678 destination of the symbol, or any candidate locations for a
1679 trampoline, are within range of the branch. For this reason, the
1680 kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
1681 relocation in modules at all, and it makes little sense to add
1682 support.
1683
1684 The symptom is that the kernel fails with an "unsupported
1685 relocation" error when loading some modules.
1686
1687 Until fixed tools are available, passing
1688 -fno-optimize-sibling-calls to gcc should prevent gcc generating
1689 code which hits this problem, at the cost of a bit of extra runtime
1690 stack usage in some cases.
1691
1692 The problem is described in more detail at:
1693 https://bugs.launchpad.net/binutils-linaro/+bug/725126
1694
1695 Only Thumb-2 kernels are affected.
1696
1697 Unless you are sure your tools don't have this problem, say Y.
1698
0becb088
CM
1699config ARM_ASM_UNIFIED
1700 bool
1701
704bdda0
NP
1702config AEABI
1703 bool "Use the ARM EABI to compile the kernel"
1704 help
1705 This option allows for the kernel to be compiled using the latest
1706 ARM ABI (aka EABI). This is only useful if you are using a user
1707 space environment that is also compiled with EABI.
1708
1709 Since there are major incompatibilities between the legacy ABI and
1710 EABI, especially with regard to structure member alignment, this
1711 option also changes the kernel syscall calling convention to
1712 disambiguate both ABIs and allow for backward compatibility support
1713 (selected with CONFIG_OABI_COMPAT).
1714
1715 To use this you need GCC version 4.0.0 or later.
1716
6c90c872 1717config OABI_COMPAT
a73a3ff1 1718 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
9bc433a1 1719 depends on AEABI && EXPERIMENTAL && !THUMB2_KERNEL
6c90c872
NP
1720 default y
1721 help
1722 This option preserves the old syscall interface along with the
1723 new (ARM EABI) one. It also provides a compatibility layer to
1724 intercept syscalls that have structure arguments which layout
1725 in memory differs between the legacy ABI and the new ARM EABI
1726 (only for non "thumb" binaries). This option adds a tiny
1727 overhead to all syscalls and produces a slightly larger kernel.
1728 If you know you'll be using only pure EABI user space then you
1729 can say N here. If this option is not selected and you attempt
1730 to execute a legacy ABI binary then the result will be
1731 UNPREDICTABLE (in fact it can be predicted that it won't work
1732 at all). If in doubt say Y.
1733
eb33575c 1734config ARCH_HAS_HOLES_MEMORYMODEL
e80d6a24 1735 bool
e80d6a24 1736
05944d74
RK
1737config ARCH_SPARSEMEM_ENABLE
1738 bool
1739
07a2f737
RK
1740config ARCH_SPARSEMEM_DEFAULT
1741 def_bool ARCH_SPARSEMEM_ENABLE
1742
05944d74 1743config ARCH_SELECT_MEMORY_MODEL
be370302 1744 def_bool ARCH_SPARSEMEM_ENABLE
c80d79d7 1745
7b7bf499
WD
1746config HAVE_ARCH_PFN_VALID
1747 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
1748
053a96ca 1749config HIGHMEM
e8db89a2
RK
1750 bool "High Memory Support"
1751 depends on MMU
053a96ca
NP
1752 help
1753 The address space of ARM processors is only 4 Gigabytes large
1754 and it has to accommodate user address space, kernel address
1755 space as well as some memory mapped IO. That means that, if you
1756 have a large amount of physical memory and/or IO, not all of the
1757 memory can be "permanently mapped" by the kernel. The physical
1758 memory that is not permanently mapped is called "high memory".
1759
1760 Depending on the selected kernel/user memory split, minimum
1761 vmalloc space and actual amount of RAM, you may not need this
1762 option which should result in a slightly faster kernel.
1763
1764 If unsure, say n.
1765
65cec8e3
RK
1766config HIGHPTE
1767 bool "Allocate 2nd-level pagetables from highmem"
1768 depends on HIGHMEM
65cec8e3 1769
1b8873a0
JI
1770config HW_PERF_EVENTS
1771 bool "Enable hardware performance counter support for perf events"
f0d1bc47 1772 depends on PERF_EVENTS
1b8873a0
JI
1773 default y
1774 help
1775 Enable hardware performance counter support for perf events. If
1776 disabled, perf events will use software events only.
1777
3f22ab27
DH
1778source "mm/Kconfig"
1779
c1b2d970
MD
1780config FORCE_MAX_ZONEORDER
1781 int "Maximum zone order" if ARCH_SHMOBILE
1782 range 11 64 if ARCH_SHMOBILE
1783 default "9" if SA1111
1784 default "11"
1785 help
1786 The kernel memory allocator divides physically contiguous memory
1787 blocks into "zones", where each zone is a power of two number of
1788 pages. This option selects the largest power of two that the kernel
1789 keeps in the memory allocator. If you need to allocate very large
1790 blocks of physically contiguous memory, then you may need to
1791 increase this value.
1792
1793 This config option is actually maximum order plus one. For example,
1794 a value of 11 means that the largest free memory block is 2^10 pages.
1795
1da177e4
LT
1796config LEDS
1797 bool "Timer and CPU usage LEDs"
e055d5bf 1798 depends on ARCH_CDB89712 || ARCH_EBSA110 || \
8c8fdbc9 1799 ARCH_EBSA285 || ARCH_INTEGRATOR || \
1da177e4
LT
1800 ARCH_LUBBOCK || MACH_MAINSTONE || ARCH_NETWINDER || \
1801 ARCH_OMAP || ARCH_P720T || ARCH_PXA_IDP || \
73a59c1c 1802 ARCH_SA1100 || ARCH_SHARK || ARCH_VERSATILE || \
25329671 1803 ARCH_AT91 || ARCH_DAVINCI || \
ff3042fb 1804 ARCH_KS8695 || MACH_RD88F5182 || ARCH_REALVIEW
1da177e4
LT
1805 help
1806 If you say Y here, the LEDs on your machine will be used
1807 to provide useful information about your current system status.
1808
1809 If you are compiling a kernel for a NetWinder or EBSA-285, you will
1810 be able to select which LEDs are active using the options below. If
1811 you are compiling a kernel for the EBSA-110 or the LART however, the
1812 red LED will simply flash regularly to indicate that the system is
1813 still functional. It is safe to say Y here if you have a CATS
1814 system, but the driver will do nothing.
1815
1816config LEDS_TIMER
1817 bool "Timer LED" if (!ARCH_CDB89712 && !ARCH_OMAP) || \
eebdf7d7
DB
1818 OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
1819 || MACH_OMAP_PERSEUS2
1da177e4 1820 depends on LEDS
0567a0c0 1821 depends on !GENERIC_CLOCKEVENTS
1da177e4
LT
1822 default y if ARCH_EBSA110
1823 help
1824 If you say Y here, one of the system LEDs (the green one on the
1825 NetWinder, the amber one on the EBSA285, or the red one on the LART)
1826 will flash regularly to indicate that the system is still
1827 operational. This is mainly useful to kernel hackers who are
1828 debugging unstable kernels.
1829
1830 The LART uses the same LED for both Timer LED and CPU usage LED
1831 functions. You may choose to use both, but the Timer LED function
1832 will overrule the CPU usage LED.
1833
1834config LEDS_CPU
1835 bool "CPU usage LED" if (!ARCH_CDB89712 && !ARCH_EBSA110 && \
eebdf7d7
DB
1836 !ARCH_OMAP) \
1837 || OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
1838 || MACH_OMAP_PERSEUS2
1da177e4
LT
1839 depends on LEDS
1840 help
1841 If you say Y here, the red LED will be used to give a good real
1842 time indication of CPU usage, by lighting whenever the idle task
1843 is not currently executing.
1844
1845 The LART uses the same LED for both Timer LED and CPU usage LED
1846 functions. You may choose to use both, but the Timer LED function
1847 will overrule the CPU usage LED.
1848
1849config ALIGNMENT_TRAP
1850 bool
f12d0d7c 1851 depends on CPU_CP15_MMU
1da177e4 1852 default y if !ARCH_EBSA110
e119bfff 1853 select HAVE_PROC_CPU if PROC_FS
1da177e4 1854 help
84eb8d06 1855 ARM processors cannot fetch/store information which is not
1da177e4
LT
1856 naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1857 address divisible by 4. On 32-bit ARM processors, these non-aligned
1858 fetch/store instructions will be emulated in software if you say
1859 here, which has a severe performance impact. This is necessary for
1860 correct operation of some network protocols. With an IP-only
1861 configuration it is safe to say N, otherwise say Y.
1862
39ec58f3
LB
1863config UACCESS_WITH_MEMCPY
1864 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user() (EXPERIMENTAL)"
1865 depends on MMU && EXPERIMENTAL
1866 default y if CPU_FEROCEON
1867 help
1868 Implement faster copy_to_user and clear_user methods for CPU
1869 cores where a 8-word STM instruction give significantly higher
1870 memory write throughput than a sequence of individual 32bit stores.
1871
1872 A possible side effect is a slight increase in scheduling latency
1873 between threads sharing the same address space if they invoke
1874 such copy operations with large buffers.
1875
1876 However, if the CPU data cache is using a write-allocate mode,
1877 this option is unlikely to provide any performance gain.
1878
70c70d97
NP
1879config SECCOMP
1880 bool
1881 prompt "Enable seccomp to safely compute untrusted bytecode"
1882 ---help---
1883 This kernel feature is useful for number crunching applications
1884 that may need to compute untrusted bytecode during their
1885 execution. By using pipes or other transports made available to
1886 the process as file descriptors supporting the read/write
1887 syscalls, it's possible to isolate those applications in
1888 their own address space using seccomp. Once seccomp is
1889 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1890 and the task is only allowed to execute a few safe syscalls
1891 defined by each seccomp mode.
1892
c743f380
NP
1893config CC_STACKPROTECTOR
1894 bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
4a50bfe3 1895 depends on EXPERIMENTAL
c743f380
NP
1896 help
1897 This option turns on the -fstack-protector GCC feature. This
1898 feature puts, at the beginning of functions, a canary value on
1899 the stack just before the return address, and validates
1900 the value just before actually returning. Stack based buffer
1901 overflows (that need to overwrite this return address) now also
1902 overwrite the canary, which gets detected and the attack is then
1903 neutralized via a kernel panic.
1904 This feature requires gcc version 4.2 or above.
1905
73a65b3f
UKK
1906config DEPRECATED_PARAM_STRUCT
1907 bool "Provide old way to pass kernel parameters"
1908 help
1909 This was deprecated in 2001 and announced to live on for 5 years.
1910 Some old boot loaders still use this way.
1911
1da177e4
LT
1912endmenu
1913
1914menu "Boot options"
1915
9eb8f674
GL
1916config USE_OF
1917 bool "Flattened Device Tree support"
1918 select OF
1919 select OF_EARLY_FLATTREE
08a543ad 1920 select IRQ_DOMAIN
9eb8f674
GL
1921 help
1922 Include support for flattened device tree machine descriptions.
1923
1da177e4
LT
1924# Compressed boot loader in ROM. Yes, we really want to ask about
1925# TEXT and BSS so we preserve their values in the config files.
1926config ZBOOT_ROM_TEXT
1927 hex "Compressed ROM boot loader base address"
1928 default "0"
1929 help
1930 The physical address at which the ROM-able zImage is to be
1931 placed in the target. Platforms which normally make use of
1932 ROM-able zImage formats normally set this to a suitable
1933 value in their defconfig file.
1934
1935 If ZBOOT_ROM is not enabled, this has no effect.
1936
1937config ZBOOT_ROM_BSS
1938 hex "Compressed ROM boot loader BSS address"
1939 default "0"
1940 help
f8c440b2
DF
1941 The base address of an area of read/write memory in the target
1942 for the ROM-able zImage which must be available while the
1943 decompressor is running. It must be large enough to hold the
1944 entire decompressed kernel plus an additional 128 KiB.
1945 Platforms which normally make use of ROM-able zImage formats
1946 normally set this to a suitable value in their defconfig file.
1da177e4
LT
1947
1948 If ZBOOT_ROM is not enabled, this has no effect.
1949
1950config ZBOOT_ROM
1951 bool "Compressed boot loader in ROM/flash"
1952 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
1953 help
1954 Say Y here if you intend to execute your compressed kernel image
1955 (zImage) directly from ROM or flash. If unsure, say N.
1956
090ab3ff
SH
1957choice
1958 prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
1959 depends on ZBOOT_ROM && ARCH_SH7372 && EXPERIMENTAL
1960 default ZBOOT_ROM_NONE
1961 help
1962 Include experimental SD/MMC loading code in the ROM-able zImage.
59bf8964 1963 With this enabled it is possible to write the ROM-able zImage
090ab3ff
SH
1964 kernel image to an MMC or SD card and boot the kernel straight
1965 from the reset vector. At reset the processor Mask ROM will load
59bf8964 1966 the first part of the ROM-able zImage which in turn loads the
090ab3ff
SH
1967 rest the kernel image to RAM.
1968
1969config ZBOOT_ROM_NONE
1970 bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
1971 help
1972 Do not load image from SD or MMC
1973
f45b1149
SH
1974config ZBOOT_ROM_MMCIF
1975 bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
f45b1149 1976 help
090ab3ff
SH
1977 Load image from MMCIF hardware block.
1978
1979config ZBOOT_ROM_SH_MOBILE_SDHI
1980 bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
1981 help
1982 Load image from SDHI hardware block
1983
1984endchoice
f45b1149 1985
e2a6a3aa
JB
1986config ARM_APPENDED_DTB
1987 bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
1988 depends on OF && !ZBOOT_ROM && EXPERIMENTAL
1989 help
1990 With this option, the boot code will look for a device tree binary
1991 (DTB) appended to zImage
1992 (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1993
1994 This is meant as a backward compatibility convenience for those
1995 systems with a bootloader that can't be upgraded to accommodate
1996 the documented boot protocol using a device tree.
1997
1998 Beware that there is very little in terms of protection against
1999 this option being confused by leftover garbage in memory that might
2000 look like a DTB header after a reboot if no actual DTB is appended
2001 to zImage. Do not leave this option active in a production kernel
2002 if you don't intend to always append a DTB. Proper passing of the
2003 location into r2 of a bootloader provided DTB is always preferable
2004 to this option.
2005
b90b9a38
NP
2006config ARM_ATAG_DTB_COMPAT
2007 bool "Supplement the appended DTB with traditional ATAG information"
2008 depends on ARM_APPENDED_DTB
2009 help
2010 Some old bootloaders can't be updated to a DTB capable one, yet
2011 they provide ATAGs with memory configuration, the ramdisk address,
2012 the kernel cmdline string, etc. Such information is dynamically
2013 provided by the bootloader and can't always be stored in a static
2014 DTB. To allow a device tree enabled kernel to be used with such
2015 bootloaders, this option allows zImage to extract the information
2016 from the ATAG list and store it at run time into the appended DTB.
2017
d0f34a11
GR
2018choice
2019 prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
2020 default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
2021
2022config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
2023 bool "Use bootloader kernel arguments if available"
2024 help
2025 Uses the command-line options passed by the boot loader instead of
2026 the device tree bootargs property. If the boot loader doesn't provide
2027 any, the device tree bootargs property will be used.
2028
2029config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
2030 bool "Extend with bootloader kernel arguments"
2031 help
2032 The command-line arguments provided by the boot loader will be
2033 appended to the the device tree bootargs property.
2034
2035endchoice
2036
1da177e4
LT
2037config CMDLINE
2038 string "Default kernel command string"
2039 default ""
2040 help
2041 On some architectures (EBSA110 and CATS), there is currently no way
2042 for the boot loader to pass arguments to the kernel. For these
2043 architectures, you should supply some command-line options at build
2044 time by entering them here. As a minimum, you should specify the
2045 memory size and the root device (e.g., mem=64M root=/dev/nfs).
2046
4394c124
VB
2047choice
2048 prompt "Kernel command line type" if CMDLINE != ""
2049 default CMDLINE_FROM_BOOTLOADER
2050
2051config CMDLINE_FROM_BOOTLOADER
2052 bool "Use bootloader kernel arguments if available"
2053 help
2054 Uses the command-line options passed by the boot loader. If
2055 the boot loader doesn't provide any, the default kernel command
2056 string provided in CMDLINE will be used.
2057
2058config CMDLINE_EXTEND
2059 bool "Extend bootloader kernel arguments"
2060 help
2061 The command-line arguments provided by the boot loader will be
2062 appended to the default kernel command string.
2063
92d2040d
AH
2064config CMDLINE_FORCE
2065 bool "Always use the default kernel command string"
92d2040d
AH
2066 help
2067 Always use the default kernel command string, even if the boot
2068 loader passes other arguments to the kernel.
2069 This is useful if you cannot or don't want to change the
2070 command-line options your boot loader passes to the kernel.
4394c124 2071endchoice
92d2040d 2072
1da177e4
LT
2073config XIP_KERNEL
2074 bool "Kernel Execute-In-Place from ROM"
497b7e94 2075 depends on !ZBOOT_ROM && !ARM_LPAE
1da177e4
LT
2076 help
2077 Execute-In-Place allows the kernel to run from non-volatile storage
2078 directly addressable by the CPU, such as NOR flash. This saves RAM
2079 space since the text section of the kernel is not loaded from flash
2080 to RAM. Read-write sections, such as the data section and stack,
2081 are still copied to RAM. The XIP kernel is not compressed since
2082 it has to run directly from flash, so it will take more space to
2083 store it. The flash address used to link the kernel object files,
2084 and for storing it, is configuration dependent. Therefore, if you
2085 say Y here, you must know the proper physical address where to
2086 store the kernel image depending on your own flash memory usage.
2087
2088 Also note that the make target becomes "make xipImage" rather than
2089 "make zImage" or "make Image". The final kernel binary to put in
2090 ROM memory will be arch/arm/boot/xipImage.
2091
2092 If unsure, say N.
2093
2094config XIP_PHYS_ADDR
2095 hex "XIP Kernel Physical Location"
2096 depends on XIP_KERNEL
2097 default "0x00080000"
2098 help
2099 This is the physical address in your flash memory the kernel will
2100 be linked for and stored to. This address is dependent on your
2101 own flash usage.
2102
c587e4a6
RP
2103config KEXEC
2104 bool "Kexec system call (EXPERIMENTAL)"
02b73e2e 2105 depends on EXPERIMENTAL && (!SMP || HOTPLUG_CPU)
c587e4a6
RP
2106 help
2107 kexec is a system call that implements the ability to shutdown your
2108 current kernel, and to start another kernel. It is like a reboot
01dd2fbf 2109 but it is independent of the system firmware. And like a reboot
c587e4a6
RP
2110 you can start any kernel with it, not just Linux.
2111
2112 It is an ongoing process to be certain the hardware in a machine
2113 is properly shutdown, so do not be surprised if this code does not
2114 initially work for you. It may help to enable device hotplugging
2115 support.
2116
4cd9d6f7
RP
2117config ATAGS_PROC
2118 bool "Export atags in procfs"
b98d7291
UL
2119 depends on KEXEC
2120 default y
4cd9d6f7
RP
2121 help
2122 Should the atags used to boot the kernel be exported in an "atags"
2123 file in procfs. Useful with kexec.
2124
cb5d39b3
MW
2125config CRASH_DUMP
2126 bool "Build kdump crash kernel (EXPERIMENTAL)"
2127 depends on EXPERIMENTAL
2128 help
2129 Generate crash dump after being started by kexec. This should
2130 be normally only set in special crash dump kernels which are
2131 loaded in the main kernel with kexec-tools into a specially
2132 reserved region and then later executed after a crash by
2133 kdump/kexec. The crash dump kernel must be compiled to a
2134 memory address not used by the main kernel
2135
2136 For more details see Documentation/kdump/kdump.txt
2137
e69edc79
EM
2138config AUTO_ZRELADDR
2139 bool "Auto calculation of the decompressed kernel image address"
2140 depends on !ZBOOT_ROM && !ARCH_U300
2141 help
2142 ZRELADDR is the physical address where the decompressed kernel
2143 image will be placed. If AUTO_ZRELADDR is selected, the address
2144 will be determined at run-time by masking the current IP with
2145 0xf8000000. This assumes the zImage being placed in the first 128MB
2146 from start of memory.
2147
1da177e4
LT
2148endmenu
2149
ac9d7efc 2150menu "CPU Power Management"
1da177e4 2151
89c52ed4 2152if ARCH_HAS_CPUFREQ
1da177e4
LT
2153
2154source "drivers/cpufreq/Kconfig"
2155
64f102b6
YS
2156config CPU_FREQ_IMX
2157 tristate "CPUfreq driver for i.MX CPUs"
2158 depends on ARCH_MXC && CPU_FREQ
f637c4c9 2159 select CPU_FREQ_TABLE
64f102b6
YS
2160 help
2161 This enables the CPUfreq driver for i.MX CPUs.
2162
1da177e4
LT
2163config CPU_FREQ_SA1100
2164 bool
1da177e4
LT
2165
2166config CPU_FREQ_SA1110
2167 bool
1da177e4
LT
2168
2169config CPU_FREQ_INTEGRATOR
2170 tristate "CPUfreq driver for ARM Integrator CPUs"
2171 depends on ARCH_INTEGRATOR && CPU_FREQ
2172 default y
2173 help
2174 This enables the CPUfreq driver for ARM Integrator CPUs.
2175
2176 For details, take a look at <file:Documentation/cpu-freq>.
2177
2178 If in doubt, say Y.
2179
9e2697ff
RK
2180config CPU_FREQ_PXA
2181 bool
2182 depends on CPU_FREQ && ARCH_PXA && PXA25x
2183 default y
ca7d156e 2184 select CPU_FREQ_TABLE
9e2697ff
RK
2185 select CPU_FREQ_DEFAULT_GOV_USERSPACE
2186
9d56c02a
BD
2187config CPU_FREQ_S3C
2188 bool
2189 help
2190 Internal configuration node for common cpufreq on Samsung SoC
2191
2192config CPU_FREQ_S3C24XX
4a50bfe3 2193 bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)"
b130d5c2 2194 depends on ARCH_S3C24XX && CPU_FREQ && EXPERIMENTAL
9d56c02a
BD
2195 select CPU_FREQ_S3C
2196 help
2197 This enables the CPUfreq driver for the Samsung S3C24XX family
2198 of CPUs.
2199
2200 For details, take a look at <file:Documentation/cpu-freq>.
2201
2202 If in doubt, say N.
2203
2204config CPU_FREQ_S3C24XX_PLL
4a50bfe3 2205 bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)"
9d56c02a
BD
2206 depends on CPU_FREQ_S3C24XX && EXPERIMENTAL
2207 help
2208 Compile in support for changing the PLL frequency from the
2209 S3C24XX series CPUfreq driver. The PLL takes time to settle
2210 after a frequency change, so by default it is not enabled.
2211
2212 This also means that the PLL tables for the selected CPU(s) will
2213 be built which may increase the size of the kernel image.
2214
2215config CPU_FREQ_S3C24XX_DEBUG
2216 bool "Debug CPUfreq Samsung driver core"
2217 depends on CPU_FREQ_S3C24XX
2218 help
2219 Enable s3c_freq_dbg for the Samsung S3C CPUfreq core
2220
2221config CPU_FREQ_S3C24XX_IODEBUG
2222 bool "Debug CPUfreq Samsung driver IO timing"
2223 depends on CPU_FREQ_S3C24XX
2224 help
2225 Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core
2226
e6d197a6
BD
2227config CPU_FREQ_S3C24XX_DEBUGFS
2228 bool "Export debugfs for CPUFreq"
2229 depends on CPU_FREQ_S3C24XX && DEBUG_FS
2230 help
2231 Export status information via debugfs.
2232
1da177e4
LT
2233endif
2234
ac9d7efc
RK
2235source "drivers/cpuidle/Kconfig"
2236
2237endmenu
2238
1da177e4
LT
2239menu "Floating point emulation"
2240
2241comment "At least one emulation must be selected"
2242
2243config FPE_NWFPE
2244 bool "NWFPE math emulation"
593c252a 2245 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
1da177e4
LT
2246 ---help---
2247 Say Y to include the NWFPE floating point emulator in the kernel.
2248 This is necessary to run most binaries. Linux does not currently
2249 support floating point hardware so you need to say Y here even if
2250 your machine has an FPA or floating point co-processor podule.
2251
2252 You may say N here if you are going to load the Acorn FPEmulator
2253 early in the bootup.
2254
2255config FPE_NWFPE_XP
2256 bool "Support extended precision"
bedf142b 2257 depends on FPE_NWFPE
1da177e4
LT
2258 help
2259 Say Y to include 80-bit support in the kernel floating-point
2260 emulator. Otherwise, only 32 and 64-bit support is compiled in.
2261 Note that gcc does not generate 80-bit operations by default,
2262 so in most cases this option only enlarges the size of the
2263 floating point emulator without any good reason.
2264
2265 You almost surely want to say N here.
2266
2267config FPE_FASTFPE
2268 bool "FastFPE math emulation (EXPERIMENTAL)"
8993a44c 2269 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 && EXPERIMENTAL
1da177e4
LT
2270 ---help---
2271 Say Y here to include the FAST floating point emulator in the kernel.
2272 This is an experimental much faster emulator which now also has full
2273 precision for the mantissa. It does not support any exceptions.
2274 It is very simple, and approximately 3-6 times faster than NWFPE.
2275
2276 It should be sufficient for most programs. It may be not suitable
2277 for scientific calculations, but you have to check this for yourself.
2278 If you do not feel you need a faster FP emulation you should better
2279 choose NWFPE.
2280
2281config VFP
2282 bool "VFP-format floating point maths"
e399b1a4 2283 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
1da177e4
LT
2284 help
2285 Say Y to include VFP support code in the kernel. This is needed
2286 if your hardware includes a VFP unit.
2287
2288 Please see <file:Documentation/arm/VFP/release-notes.txt> for
2289 release notes and additional status information.
2290
2291 Say N if your target does not have VFP hardware.
2292
25ebee02
CM
2293config VFPv3
2294 bool
2295 depends on VFP
2296 default y if CPU_V7
2297
b5872db4
CM
2298config NEON
2299 bool "Advanced SIMD (NEON) Extension support"
2300 depends on VFPv3 && CPU_V7
2301 help
2302 Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2303 Extension.
2304
1da177e4
LT
2305endmenu
2306
2307menu "Userspace binary formats"
2308
2309source "fs/Kconfig.binfmt"
2310
2311config ARTHUR
2312 tristate "RISC OS personality"
704bdda0 2313 depends on !AEABI
1da177e4
LT
2314 help
2315 Say Y here to include the kernel code necessary if you want to run
2316 Acorn RISC OS/Arthur binaries under Linux. This code is still very
2317 experimental; if this sounds frightening, say N and sleep in peace.
2318 You can also say M here to compile this support as a module (which
2319 will be called arthur).
2320
2321endmenu
2322
2323menu "Power management options"
2324
eceab4ac 2325source "kernel/power/Kconfig"
1da177e4 2326
f4cb5700 2327config ARCH_SUSPEND_POSSIBLE
3d5e8af4 2328 depends on !ARCH_S5PC100 && !ARCH_TEGRA
6a786182 2329 depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \
3f5d0819 2330 CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
f4cb5700
JB
2331 def_bool y
2332
15e0d9e3
AB
2333config ARM_CPU_SUSPEND
2334 def_bool PM_SLEEP
2335
1da177e4
LT
2336endmenu
2337
d5950b43
SR
2338source "net/Kconfig"
2339
ac25150f 2340source "drivers/Kconfig"
1da177e4
LT
2341
2342source "fs/Kconfig"
2343
1da177e4
LT
2344source "arch/arm/Kconfig.debug"
2345
2346source "security/Kconfig"
2347
2348source "crypto/Kconfig"
2349
2350source "lib/Kconfig"
This page took 0.975217 seconds and 5 git commands to generate.