ARM: S3C24XX: make s3c24xx_init_intc static
[deliverable/linux.git] / arch / arm / Kconfig
CommitLineData
1da177e4
LT
1config ARM
2 bool
3 default y
b1b3f49c
RK
4 select ARCH_BINFMT_ELF_RANDOMIZE_PIE
5 select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
7563bbf8 6 select ARCH_HAVE_CUSTOM_GPIO_H
3d06770e 7 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
b1b3f49c 8 select ARCH_WANT_IPC_PARSE_VERSION
ee951c63 9 select BUILDTIME_EXTABLE_SORT if MMU
b1b3f49c 10 select CPU_PM if (SUSPEND || CPU_IDLE)
39b175a0 11 select DCACHE_WORD_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && !CPU_BIG_ENDIAN && MMU
a41297a0 12 select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI)
b1b3f49c
RK
13 select GENERIC_CLOCKEVENTS_BROADCAST if SMP
14 select GENERIC_IRQ_PROBE
15 select GENERIC_IRQ_SHOW
b1b3f49c
RK
16 select GENERIC_PCI_IOMAP
17 select GENERIC_SMP_IDLE_THREAD
18 select GENERIC_STRNCPY_FROM_USER
19 select GENERIC_STRNLEN_USER
20 select HARDIRQS_SW_RESEND
21 select HAVE_AOUT
09f05d85 22 select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
5cbad0eb 23 select HAVE_ARCH_KGDB
4095ccc3 24 select HAVE_ARCH_SECCOMP_FILTER
0693bf68 25 select HAVE_ARCH_TRACEHOOK
b1b3f49c
RK
26 select HAVE_BPF_JIT
27 select HAVE_C_RECORDMCOUNT
28 select HAVE_DEBUG_KMEMLEAK
29 select HAVE_DMA_API_DEBUG
30 select HAVE_DMA_ATTRS
31 select HAVE_DMA_CONTIGUOUS if MMU
80be7a7f 32 select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
b1b3f49c 33 select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
0e341af8 34 select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
b1b3f49c 35 select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
1fe53268 36 select HAVE_GENERIC_DMA_COHERENT
b1b3f49c
RK
37 select HAVE_GENERIC_HARDIRQS
38 select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
39 select HAVE_IDE if PCI || ISA || PCMCIA
e7db7b42 40 select HAVE_KERNEL_GZIP
6e8699f7 41 select HAVE_KERNEL_LZMA
b1b3f49c 42 select HAVE_KERNEL_LZO
a7f464f3 43 select HAVE_KERNEL_XZ
b1b3f49c
RK
44 select HAVE_KPROBES if !XIP_KERNEL
45 select HAVE_KRETPROBES if (HAVE_KPROBES)
46 select HAVE_MEMBLOCK
47 select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
7ada189f 48 select HAVE_PERF_EVENTS
e513f8bf 49 select HAVE_REGS_AND_STACK_ACCESS_API
b1b3f49c 50 select HAVE_SYSCALL_TRACEPOINTS
af1839eb 51 select HAVE_UID16
887cbce0 52 select HAVE_VIRT_TO_BUS
3d92a71a 53 select KTIME_SCALAR
b1b3f49c
RK
54 select PERF_USE_VMALLOC
55 select RTC_LIB
56 select SYS_SUPPORTS_APM_EMULATION
786d35d4
DH
57 select HAVE_MOD_ARCH_SPECIFIC if ARM_UNWIND
58 select MODULES_USE_ELF_REL
38a61b6b 59 select CLONE_BACKWARDS
b68fec24 60 select OLD_SIGSUSPEND3
50bcb7e4 61 select OLD_SIGACTION
1da177e4
LT
62 help
63 The ARM series is a line of low-power-consumption RISC chip designs
f6c8965a 64 licensed by ARM Ltd and targeted at embedded applications and
1da177e4 65 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
f6c8965a 66 manufactured, but legacy ARM-based PC hardware remains popular in
1da177e4
LT
67 Europe. There is an ARM Linux project with a web page at
68 <http://www.arm.linux.org.uk/>.
69
74facffe
RK
70config ARM_HAS_SG_CHAIN
71 bool
72
4ce63fcd
MS
73config NEED_SG_DMA_LENGTH
74 bool
75
76config ARM_DMA_USE_IOMMU
4ce63fcd 77 bool
b1b3f49c
RK
78 select ARM_HAS_SG_CHAIN
79 select NEED_SG_DMA_LENGTH
4ce63fcd 80
60460abf
SWK
81if ARM_DMA_USE_IOMMU
82
83config ARM_DMA_IOMMU_ALIGNMENT
84 int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
85 range 4 9
86 default 8
87 help
88 DMA mapping framework by default aligns all buffers to the smallest
89 PAGE_SIZE order which is greater than or equal to the requested buffer
90 size. This works well for buffers up to a few hundreds kilobytes, but
91 for larger buffers it just a waste of address space. Drivers which has
92 relatively small addressing window (like 64Mib) might run out of
93 virtual space with just a few allocations.
94
95 With this parameter you can specify the maximum PAGE_SIZE order for
96 DMA IOMMU buffers. Larger buffers will be aligned only to this
97 specified order. The order is expressed as a power of two multiplied
98 by the PAGE_SIZE.
99
100endif
101
1a189b97
RK
102config HAVE_PWM
103 bool
104
0b05da72
HUK
105config MIGHT_HAVE_PCI
106 bool
107
75e7153a
RB
108config SYS_SUPPORTS_APM_EMULATION
109 bool
110
0a938b97
DB
111config GENERIC_GPIO
112 bool
0a938b97 113
bc581770
LW
114config HAVE_TCM
115 bool
116 select GENERIC_ALLOCATOR
117
e119bfff
RK
118config HAVE_PROC_CPU
119 bool
120
5ea81769
AV
121config NO_IOPORT
122 bool
5ea81769 123
1da177e4
LT
124config EISA
125 bool
126 ---help---
127 The Extended Industry Standard Architecture (EISA) bus was
128 developed as an open alternative to the IBM MicroChannel bus.
129
130 The EISA bus provided some of the features of the IBM MicroChannel
131 bus while maintaining backward compatibility with cards made for
132 the older ISA bus. The EISA bus saw limited use between 1988 and
133 1995 when it was made obsolete by the PCI bus.
134
135 Say Y here if you are building a kernel for an EISA-based machine.
136
137 Otherwise, say N.
138
139config SBUS
140 bool
141
f16fb1ec
RK
142config STACKTRACE_SUPPORT
143 bool
144 default y
145
f76e9154
NP
146config HAVE_LATENCYTOP_SUPPORT
147 bool
148 depends on !SMP
149 default y
150
f16fb1ec
RK
151config LOCKDEP_SUPPORT
152 bool
153 default y
154
7ad1bcb2
RK
155config TRACE_IRQFLAGS_SUPPORT
156 bool
157 default y
158
1da177e4
LT
159config RWSEM_GENERIC_SPINLOCK
160 bool
161 default y
162
163config RWSEM_XCHGADD_ALGORITHM
164 bool
165
f0d1b0b3
DH
166config ARCH_HAS_ILOG2_U32
167 bool
f0d1b0b3
DH
168
169config ARCH_HAS_ILOG2_U64
170 bool
f0d1b0b3 171
89c52ed4
BD
172config ARCH_HAS_CPUFREQ
173 bool
174 help
175 Internal node to signify that the ARCH has CPUFREQ support
176 and that the relevant menu configurations are displayed for
177 it.
178
b89c3b16
AM
179config GENERIC_HWEIGHT
180 bool
181 default y
182
1da177e4
LT
183config GENERIC_CALIBRATE_DELAY
184 bool
185 default y
186
a08b6b79
Z
187config ARCH_MAY_HAVE_PC_FDC
188 bool
189
5ac6da66
CL
190config ZONE_DMA
191 bool
5ac6da66 192
ccd7ab7f
FT
193config NEED_DMA_MAP_STATE
194 def_bool y
195
58af4a24
RH
196config ARCH_HAS_DMA_SET_COHERENT_MASK
197 bool
198
1da177e4
LT
199config GENERIC_ISA_DMA
200 bool
201
1da177e4
LT
202config FIQ
203 bool
204
13a5045d
RH
205config NEED_RET_TO_USER
206 bool
207
034d2f5a
AV
208config ARCH_MTD_XIP
209 bool
210
c760fc19
HC
211config VECTORS_BASE
212 hex
6afd6fae 213 default 0xffff0000 if MMU || CPU_HIGH_VECTOR
c760fc19
HC
214 default DRAM_BASE if REMAP_VECTORS_TO_RAM
215 default 0x00000000
216 help
217 The base address of exception vectors.
218
dc21af99 219config ARM_PATCH_PHYS_VIRT
c1becedc
RK
220 bool "Patch physical to virtual translations at runtime" if EMBEDDED
221 default y
b511d75d 222 depends on !XIP_KERNEL && MMU
dc21af99
RK
223 depends on !ARCH_REALVIEW || !SPARSEMEM
224 help
111e9a5c
RK
225 Patch phys-to-virt and virt-to-phys translation functions at
226 boot and module load time according to the position of the
227 kernel in system memory.
dc21af99 228
111e9a5c 229 This can only be used with non-XIP MMU kernels where the base
daece596 230 of physical memory is at a 16MB boundary.
dc21af99 231
c1becedc
RK
232 Only disable this option if you know that you do not require
233 this feature (eg, building a kernel for a single machine) and
234 you need to shrink the kernel to the minimal size.
dc21af99 235
01464226
RH
236config NEED_MACH_GPIO_H
237 bool
238 help
239 Select this when mach/gpio.h is required to provide special
240 definitions for this platform. The need for mach/gpio.h should
241 be avoided when possible.
242
c334bc15
RH
243config NEED_MACH_IO_H
244 bool
245 help
246 Select this when mach/io.h is required to provide special
247 definitions for this platform. The need for mach/io.h should
248 be avoided when possible.
249
0cdc8b92 250config NEED_MACH_MEMORY_H
1b9f95f8
NP
251 bool
252 help
0cdc8b92
NP
253 Select this when mach/memory.h is required to provide special
254 definitions for this platform. The need for mach/memory.h should
255 be avoided when possible.
dc21af99 256
1b9f95f8 257config PHYS_OFFSET
974c0724 258 hex "Physical address of main memory" if MMU
0cdc8b92 259 depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
974c0724 260 default DRAM_BASE if !MMU
111e9a5c 261 help
1b9f95f8
NP
262 Please provide the physical address corresponding to the
263 location of main memory in your system.
cada3c08 264
87e040b6
SG
265config GENERIC_BUG
266 def_bool y
267 depends on BUG
268
1da177e4
LT
269source "init/Kconfig"
270
dc52ddc0
MH
271source "kernel/Kconfig.freezer"
272
1da177e4
LT
273menu "System Type"
274
3c427975
HC
275config MMU
276 bool "MMU-based Paged Memory Management Support"
277 default y
278 help
279 Select if you want MMU-based virtualised addressing space
280 support by paged memory management. If unsure, say 'Y'.
281
ccf50e23
RK
282#
283# The "ARM system type" choice list is ordered alphabetically by option
284# text. Please add new entries in the option alphabetic order.
285#
1da177e4
LT
286choice
287 prompt "ARM system type"
1420b22b
AB
288 default ARCH_VERSATILE if !MMU
289 default ARCH_MULTIPLATFORM if MMU
1da177e4 290
387798b3
RH
291config ARCH_MULTIPLATFORM
292 bool "Allow multiple platforms to be selected"
b1b3f49c 293 depends on MMU
387798b3
RH
294 select ARM_PATCH_PHYS_VIRT
295 select AUTO_ZRELADDR
66314223 296 select COMMON_CLK
387798b3 297 select MULTI_IRQ_HANDLER
66314223
DN
298 select SPARSE_IRQ
299 select USE_OF
66314223 300
4af6fee1
DS
301config ARCH_INTEGRATOR
302 bool "ARM Ltd. Integrator family"
89c52ed4 303 select ARCH_HAS_CPUFREQ
b1b3f49c 304 select ARM_AMBA
a613163d 305 select COMMON_CLK
f9a6aa43 306 select COMMON_CLK_VERSATILE
b1b3f49c 307 select GENERIC_CLOCKEVENTS
9904f793 308 select HAVE_TCM
c5a0adb5 309 select ICST
b1b3f49c
RK
310 select MULTI_IRQ_HANDLER
311 select NEED_MACH_MEMORY_H
f4b8b319 312 select PLAT_VERSATILE
695436e3 313 select SPARSE_IRQ
2389d501 314 select VERSATILE_FPGA_IRQ
4af6fee1
DS
315 help
316 Support for ARM's Integrator platform.
317
318config ARCH_REALVIEW
319 bool "ARM Ltd. RealView family"
b1b3f49c 320 select ARCH_WANT_OPTIONAL_GPIOLIB
4af6fee1 321 select ARM_AMBA
b1b3f49c 322 select ARM_TIMER_SP804
f9a6aa43
LW
323 select COMMON_CLK
324 select COMMON_CLK_VERSATILE
ae30ceac 325 select GENERIC_CLOCKEVENTS
b56ba8aa 326 select GPIO_PL061 if GPIOLIB
b1b3f49c 327 select ICST
0cdc8b92 328 select NEED_MACH_MEMORY_H
b1b3f49c
RK
329 select PLAT_VERSATILE
330 select PLAT_VERSATILE_CLCD
4af6fee1
DS
331 help
332 This enables support for ARM Ltd RealView boards.
333
334config ARCH_VERSATILE
335 bool "ARM Ltd. Versatile family"
b1b3f49c 336 select ARCH_WANT_OPTIONAL_GPIOLIB
4af6fee1 337 select ARM_AMBA
b1b3f49c 338 select ARM_TIMER_SP804
4af6fee1 339 select ARM_VIC
6d803ba7 340 select CLKDEV_LOOKUP
b1b3f49c 341 select GENERIC_CLOCKEVENTS
aa3831cf 342 select HAVE_MACH_CLKDEV
c5a0adb5 343 select ICST
f4b8b319 344 select PLAT_VERSATILE
3414ba8c 345 select PLAT_VERSATILE_CLCD
b1b3f49c 346 select PLAT_VERSATILE_CLOCK
2389d501 347 select VERSATILE_FPGA_IRQ
4af6fee1
DS
348 help
349 This enables support for ARM Ltd Versatile board.
350
8fc5ffa0
AV
351config ARCH_AT91
352 bool "Atmel AT91"
f373e8c0 353 select ARCH_REQUIRE_GPIOLIB
bd602995 354 select CLKDEV_LOOKUP
b1b3f49c 355 select HAVE_CLK
e261501d 356 select IRQ_DOMAIN
01464226 357 select NEED_MACH_GPIO_H
1ac02d79 358 select NEED_MACH_IO_H if PCCARD
6732ae5c
JCPV
359 select PINCTRL
360 select PINCTRL_AT91 if USE_OF
4af6fee1 361 help
929e994f
NF
362 This enables support for systems based on Atmel
363 AT91RM9200 and AT91SAM9* processors.
4af6fee1 364
ec9653b8
SA
365config ARCH_BCM2835
366 bool "Broadcom BCM2835 family"
805504ab 367 select ARCH_REQUIRE_GPIOLIB
ec9653b8
SA
368 select ARM_AMBA
369 select ARM_ERRATA_411920
370 select ARM_TIMER_SP804
371 select CLKDEV_LOOKUP
c1b724f6 372 select CLKSRC_OF
ec9653b8
SA
373 select COMMON_CLK
374 select CPU_V6
375 select GENERIC_CLOCKEVENTS
376 select MULTI_IRQ_HANDLER
805504ab
SW
377 select PINCTRL
378 select PINCTRL_BCM2835
ec9653b8
SA
379 select SPARSE_IRQ
380 select USE_OF
381 help
382 This enables support for the Broadcom BCM2835 SoC. This SoC is
383 use in the Raspberry Pi, and Roku 2 devices.
384
d94f944e
AV
385config ARCH_CNS3XXX
386 bool "Cavium Networks CNS3XXX family"
b1b3f49c 387 select ARM_GIC
00d2711d 388 select CPU_V6K
d94f944e 389 select GENERIC_CLOCKEVENTS
ce5ea9f3 390 select MIGHT_HAVE_CACHE_L2X0
0b05da72 391 select MIGHT_HAVE_PCI
5f32f7a0 392 select PCI_DOMAINS if PCI
d94f944e
AV
393 help
394 Support for Cavium Networks CNS3XXX platform.
395
93e22567
RK
396config ARCH_CLPS711X
397 bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
a3b8d4a5 398 select ARCH_REQUIRE_GPIOLIB
ea7d1bc9 399 select AUTO_ZRELADDR
93e22567
RK
400 select CLKDEV_LOOKUP
401 select COMMON_CLK
402 select CPU_ARM720T
4a8355c4 403 select GENERIC_CLOCKEVENTS
99f04c8f 404 select MULTI_IRQ_HANDLER
93e22567 405 select NEED_MACH_MEMORY_H
0d8be81c 406 select SPARSE_IRQ
93e22567
RK
407 help
408 Support for Cirrus Logic 711x/721x/731x based boards.
409
788c9700
RK
410config ARCH_GEMINI
411 bool "Cortina Systems Gemini"
788c9700 412 select ARCH_REQUIRE_GPIOLIB
5cfc8ee0 413 select ARCH_USES_GETTIMEOFFSET
b1b3f49c 414 select CPU_FA526
788c9700
RK
415 help
416 Support for the Cortina Systems Gemini family SoCs
417
156a0997
BS
418config ARCH_SIRF
419 bool "CSR SiRF"
f6387092 420 select ARCH_REQUIRE_GPIOLIB
20ddfa93 421 select AUTO_ZRELADDR
198678b0 422 select COMMON_CLK
b1b3f49c 423 select GENERIC_CLOCKEVENTS
3a6cb8ce 424 select GENERIC_IRQ_CHIP
ce5ea9f3 425 select MIGHT_HAVE_CACHE_L2X0
b1b3f49c 426 select NO_IOPORT
cbd8d842
BS
427 select PINCTRL
428 select PINCTRL_SIRF
3a6cb8ce 429 select USE_OF
3a6cb8ce 430 help
156a0997 431 Support for CSR SiRFprimaII/Marco/Polo platforms
3a6cb8ce 432
1da177e4
LT
433config ARCH_EBSA110
434 bool "EBSA-110"
b1b3f49c 435 select ARCH_USES_GETTIMEOFFSET
c750815e 436 select CPU_SA110
f7e68bbf 437 select ISA
c334bc15 438 select NEED_MACH_IO_H
0cdc8b92 439 select NEED_MACH_MEMORY_H
b1b3f49c 440 select NO_IOPORT
1da177e4
LT
441 help
442 This is an evaluation board for the StrongARM processor available
f6c8965a 443 from Digital. It has limited hardware on-board, including an
1da177e4
LT
444 Ethernet interface, two PCMCIA sockets, two serial ports and a
445 parallel port.
446
e7736d47
LB
447config ARCH_EP93XX
448 bool "EP93xx-based"
b1b3f49c
RK
449 select ARCH_HAS_HOLES_MEMORYMODEL
450 select ARCH_REQUIRE_GPIOLIB
451 select ARCH_USES_GETTIMEOFFSET
e7736d47
LB
452 select ARM_AMBA
453 select ARM_VIC
6d803ba7 454 select CLKDEV_LOOKUP
b1b3f49c 455 select CPU_ARM920T
5725aeae 456 select NEED_MACH_MEMORY_H
e7736d47
LB
457 help
458 This enables support for the Cirrus EP93xx series of CPUs.
459
1da177e4
LT
460config ARCH_FOOTBRIDGE
461 bool "FootBridge"
c750815e 462 select CPU_SA110
1da177e4 463 select FOOTBRIDGE
4e8d7637 464 select GENERIC_CLOCKEVENTS
d0ee9f40 465 select HAVE_IDE
8ef6e620 466 select NEED_MACH_IO_H if !MMU
0cdc8b92 467 select NEED_MACH_MEMORY_H
f999b8bd
MM
468 help
469 Support for systems based on the DC21285 companion chip
470 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
1da177e4 471
1d3f33d5
SG
472config ARCH_MXS
473 bool "Freescale MXS-based"
1d3f33d5 474 select ARCH_REQUIRE_GPIOLIB
b9214b97 475 select CLKDEV_LOOKUP
5c61ddcf 476 select CLKSRC_MMIO
2664681f 477 select COMMON_CLK
b1b3f49c 478 select GENERIC_CLOCKEVENTS
6abda3e1 479 select HAVE_CLK_PREPARE
4e0a1b8c 480 select MULTI_IRQ_HANDLER
a0f5e363 481 select PINCTRL
c2668206 482 select SPARSE_IRQ
6c4d4efb 483 select USE_OF
1d3f33d5
SG
484 help
485 Support for Freescale MXS-based family of processors
486
4af6fee1
DS
487config ARCH_NETX
488 bool "Hilscher NetX based"
b1b3f49c 489 select ARM_VIC
234b6ced 490 select CLKSRC_MMIO
c750815e 491 select CPU_ARM926T
2fcfe6b8 492 select GENERIC_CLOCKEVENTS
f999b8bd 493 help
4af6fee1
DS
494 This enables support for systems based on the Hilscher NetX Soc
495
496config ARCH_H720X
497 bool "Hynix HMS720x-based"
b1b3f49c 498 select ARCH_USES_GETTIMEOFFSET
c750815e 499 select CPU_ARM720T
4af6fee1
DS
500 select ISA_DMA_API
501 help
502 This enables support for systems based on the Hynix HMS720x
503
3b938be6
RK
504config ARCH_IOP13XX
505 bool "IOP13xx-based"
506 depends on MMU
3b938be6 507 select ARCH_SUPPORTS_MSI
b1b3f49c 508 select CPU_XSC3
0cdc8b92 509 select NEED_MACH_MEMORY_H
13a5045d 510 select NEED_RET_TO_USER
b1b3f49c
RK
511 select PCI
512 select PLAT_IOP
513 select VMSPLIT_1G
3b938be6
RK
514 help
515 Support for Intel's IOP13XX (XScale) family of processors.
516
3f7e5815
LB
517config ARCH_IOP32X
518 bool "IOP32x-based"
a4f7e763 519 depends on MMU
b1b3f49c 520 select ARCH_REQUIRE_GPIOLIB
c750815e 521 select CPU_XSCALE
01464226 522 select NEED_MACH_GPIO_H
13a5045d 523 select NEED_RET_TO_USER
f7e68bbf 524 select PCI
b1b3f49c 525 select PLAT_IOP
f999b8bd 526 help
3f7e5815
LB
527 Support for Intel's 80219 and IOP32X (XScale) family of
528 processors.
529
530config ARCH_IOP33X
531 bool "IOP33x-based"
532 depends on MMU
b1b3f49c 533 select ARCH_REQUIRE_GPIOLIB
c750815e 534 select CPU_XSCALE
01464226 535 select NEED_MACH_GPIO_H
13a5045d 536 select NEED_RET_TO_USER
3f7e5815 537 select PCI
b1b3f49c 538 select PLAT_IOP
3f7e5815
LB
539 help
540 Support for Intel's IOP33X (XScale) family of processors.
1da177e4 541
3b938be6
RK
542config ARCH_IXP4XX
543 bool "IXP4xx-based"
a4f7e763 544 depends on MMU
58af4a24 545 select ARCH_HAS_DMA_SET_COHERENT_MASK
b1b3f49c 546 select ARCH_REQUIRE_GPIOLIB
234b6ced 547 select CLKSRC_MMIO
c750815e 548 select CPU_XSCALE
b1b3f49c 549 select DMABOUNCE if PCI
3b938be6 550 select GENERIC_CLOCKEVENTS
0b05da72 551 select MIGHT_HAVE_PCI
c334bc15 552 select NEED_MACH_IO_H
c4713074 553 help
3b938be6 554 Support for Intel's IXP4XX (XScale) family of processors.
c4713074 555
edabd38e
SB
556config ARCH_DOVE
557 bool "Marvell Dove"
edabd38e 558 select ARCH_REQUIRE_GPIOLIB
5b03df9a 559 select COMMON_CLK_DOVE
b1b3f49c 560 select CPU_V7
edabd38e 561 select GENERIC_CLOCKEVENTS
0f81bd43 562 select MIGHT_HAVE_PCI
9139acd1
SH
563 select PINCTRL
564 select PINCTRL_DOVE
abcda1dc 565 select PLAT_ORION_LEGACY
0f81bd43 566 select USB_ARCH_HAS_EHCI
edabd38e
SB
567 help
568 Support for the Marvell Dove SoC 88AP510
569
651c74c7
SB
570config ARCH_KIRKWOOD
571 bool "Marvell Kirkwood"
a8865655 572 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 573 select CPU_FEROCEON
651c74c7 574 select GENERIC_CLOCKEVENTS
b1b3f49c 575 select PCI
1dc831bf 576 select PCI_QUIRKS
f9e75922
AL
577 select PINCTRL
578 select PINCTRL_KIRKWOOD
abcda1dc 579 select PLAT_ORION_LEGACY
651c74c7
SB
580 help
581 Support for the following Marvell Kirkwood series SoCs:
582 88F6180, 88F6192 and 88F6281.
583
794d15b2
SS
584config ARCH_MV78XX0
585 bool "Marvell MV78xx0"
a8865655 586 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 587 select CPU_FEROCEON
794d15b2 588 select GENERIC_CLOCKEVENTS
b1b3f49c 589 select PCI
abcda1dc 590 select PLAT_ORION_LEGACY
794d15b2
SS
591 help
592 Support for the following Marvell MV78xx0 series SoCs:
593 MV781x0, MV782x0.
594
9dd0b194 595config ARCH_ORION5X
585cf175
TP
596 bool "Marvell Orion"
597 depends on MMU
a8865655 598 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 599 select CPU_FEROCEON
51cbff1d 600 select GENERIC_CLOCKEVENTS
b1b3f49c 601 select PCI
abcda1dc 602 select PLAT_ORION_LEGACY
585cf175 603 help
9dd0b194 604 Support for the following Marvell Orion 5x series SoCs:
d2b2a6bb 605 Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
d323ade1 606 Orion-2 (5281), Orion-1-90 (6183).
585cf175 607
788c9700 608config ARCH_MMP
2f7e8fae 609 bool "Marvell PXA168/910/MMP2"
788c9700 610 depends on MMU
788c9700 611 select ARCH_REQUIRE_GPIOLIB
6d803ba7 612 select CLKDEV_LOOKUP
b1b3f49c 613 select GENERIC_ALLOCATOR
788c9700 614 select GENERIC_CLOCKEVENTS
157d2644 615 select GPIO_PXA
c24b3114 616 select IRQ_DOMAIN
b1b3f49c 617 select NEED_MACH_GPIO_H
7c8f86a4 618 select PINCTRL
788c9700 619 select PLAT_PXA
0bd86961 620 select SPARSE_IRQ
788c9700 621 help
2f7e8fae 622 Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
788c9700
RK
623
624config ARCH_KS8695
625 bool "Micrel/Kendin KS8695"
98830bc9 626 select ARCH_REQUIRE_GPIOLIB
c7e783d6 627 select CLKSRC_MMIO
b1b3f49c 628 select CPU_ARM922T
c7e783d6 629 select GENERIC_CLOCKEVENTS
b1b3f49c 630 select NEED_MACH_MEMORY_H
788c9700
RK
631 help
632 Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
633 System-on-Chip devices.
634
788c9700
RK
635config ARCH_W90X900
636 bool "Nuvoton W90X900 CPU"
c52d3d68 637 select ARCH_REQUIRE_GPIOLIB
6d803ba7 638 select CLKDEV_LOOKUP
6fa5d5f7 639 select CLKSRC_MMIO
b1b3f49c 640 select CPU_ARM926T
58b5369e 641 select GENERIC_CLOCKEVENTS
788c9700 642 help
a8bc4ead 643 Support for Nuvoton (Winbond logic dept.) ARM9 processor,
644 At present, the w90x900 has been renamed nuc900, regarding
645 the ARM series product line, you can login the following
646 link address to know more.
647
648 <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
649 ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
788c9700 650
93e22567
RK
651config ARCH_LPC32XX
652 bool "NXP LPC32XX"
653 select ARCH_REQUIRE_GPIOLIB
654 select ARM_AMBA
655 select CLKDEV_LOOKUP
656 select CLKSRC_MMIO
657 select CPU_ARM926T
658 select GENERIC_CLOCKEVENTS
659 select HAVE_IDE
660 select HAVE_PWM
661 select USB_ARCH_HAS_OHCI
662 select USE_OF
663 help
664 Support for the NXP LPC32XX family of processors
665
c5f80065
EG
666config ARCH_TEGRA
667 bool "NVIDIA Tegra"
b1b3f49c 668 select ARCH_HAS_CPUFREQ
23c8c4b4 669 select ARCH_REQUIRE_GPIOLIB
4073723a 670 select CLKDEV_LOOKUP
234b6ced 671 select CLKSRC_MMIO
1711b1e1 672 select CLKSRC_OF
b1b3f49c 673 select COMMON_CLK
c5f80065 674 select GENERIC_CLOCKEVENTS
c5f80065 675 select HAVE_CLK
3b55658a 676 select HAVE_SMP
ce5ea9f3 677 select MIGHT_HAVE_CACHE_L2X0
c5a4d6b0 678 select SPARSE_IRQ
2c95b7e0 679 select USE_OF
c5f80065
EG
680 help
681 This enables support for NVIDIA Tegra based systems (Tegra APX,
682 Tegra 6xx and Tegra 2 series).
683
1da177e4 684config ARCH_PXA
2c8086a5 685 bool "PXA2xx/PXA3xx-based"
a4f7e763 686 depends on MMU
89c52ed4 687 select ARCH_HAS_CPUFREQ
b1b3f49c
RK
688 select ARCH_MTD_XIP
689 select ARCH_REQUIRE_GPIOLIB
690 select ARM_CPU_SUSPEND if PM
691 select AUTO_ZRELADDR
6d803ba7 692 select CLKDEV_LOOKUP
234b6ced 693 select CLKSRC_MMIO
981d0f39 694 select GENERIC_CLOCKEVENTS
157d2644 695 select GPIO_PXA
d0ee9f40 696 select HAVE_IDE
b1b3f49c 697 select MULTI_IRQ_HANDLER
01464226 698 select NEED_MACH_GPIO_H
b1b3f49c
RK
699 select PLAT_PXA
700 select SPARSE_IRQ
f999b8bd 701 help
2c8086a5 702 Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
1da177e4 703
788c9700
RK
704config ARCH_MSM
705 bool "Qualcomm MSM"
923a081c 706 select ARCH_REQUIRE_GPIOLIB
bd32344a 707 select CLKDEV_LOOKUP
b1b3f49c
RK
708 select GENERIC_CLOCKEVENTS
709 select HAVE_CLK
49cbe786 710 help
4b53eb4f
DW
711 Support for Qualcomm MSM/QSD based systems. This runs on the
712 apps processor of the MSM/QSD and depends on a shared memory
713 interface to the modem processor which runs the baseband
714 stack and controls some vital subsystems
715 (clock and power control, etc).
49cbe786 716
c793c1b0 717config ARCH_SHMOBILE
6d72ad35 718 bool "Renesas SH-Mobile / R-Mobile"
5e93c6b4 719 select CLKDEV_LOOKUP
b1b3f49c
RK
720 select GENERIC_CLOCKEVENTS
721 select HAVE_CLK
aa3831cf 722 select HAVE_MACH_CLKDEV
3b55658a 723 select HAVE_SMP
ce5ea9f3 724 select MIGHT_HAVE_CACHE_L2X0
60f1435c 725 select MULTI_IRQ_HANDLER
0cdc8b92 726 select NEED_MACH_MEMORY_H
b1b3f49c 727 select NO_IOPORT
a47029c1 728 select PINCTRL
b1b3f49c
RK
729 select PM_GENERIC_DOMAINS if PM
730 select SPARSE_IRQ
c793c1b0 731 help
6d72ad35 732 Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
c793c1b0 733
1da177e4
LT
734config ARCH_RPC
735 bool "RiscPC"
736 select ARCH_ACORN
a08b6b79 737 select ARCH_MAY_HAVE_PC_FDC
07f841b7 738 select ARCH_SPARSEMEM_ENABLE
5cfc8ee0 739 select ARCH_USES_GETTIMEOFFSET
b1b3f49c 740 select FIQ
d0ee9f40 741 select HAVE_IDE
b1b3f49c
RK
742 select HAVE_PATA_PLATFORM
743 select ISA_DMA_API
c334bc15 744 select NEED_MACH_IO_H
0cdc8b92 745 select NEED_MACH_MEMORY_H
b1b3f49c 746 select NO_IOPORT
1da177e4
LT
747 help
748 On the Acorn Risc-PC, Linux can support the internal IDE disk and
749 CD-ROM interface, serial and parallel port, and the floppy drive.
750
751config ARCH_SA1100
752 bool "SA1100-based"
89c52ed4 753 select ARCH_HAS_CPUFREQ
b1b3f49c
RK
754 select ARCH_MTD_XIP
755 select ARCH_REQUIRE_GPIOLIB
756 select ARCH_SPARSEMEM_ENABLE
757 select CLKDEV_LOOKUP
758 select CLKSRC_MMIO
1937f5b9 759 select CPU_FREQ
b1b3f49c 760 select CPU_SA1100
3e238be2 761 select GENERIC_CLOCKEVENTS
d0ee9f40 762 select HAVE_IDE
b1b3f49c 763 select ISA
01464226 764 select NEED_MACH_GPIO_H
0cdc8b92 765 select NEED_MACH_MEMORY_H
375dec92 766 select SPARSE_IRQ
f999b8bd
MM
767 help
768 Support for StrongARM 11x0 based boards.
1da177e4 769
b130d5c2
KK
770config ARCH_S3C24XX
771 bool "Samsung S3C24XX SoCs"
9d56c02a 772 select ARCH_HAS_CPUFREQ
b1b3f49c 773 select CLKDEV_LOOKUP
7f78b6eb
RN
774 select CLKSRC_MMIO
775 select GENERIC_CLOCKEVENTS
776 select GENERIC_GPIO
b1b3f49c 777 select HAVE_CLK
20676c15 778 select HAVE_S3C2410_I2C if I2C
b130d5c2 779 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 780 select HAVE_S3C_RTC if RTC_CLASS
01464226 781 select NEED_MACH_GPIO_H
c334bc15 782 select NEED_MACH_IO_H
1da177e4 783 help
b130d5c2
KK
784 Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
785 and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
786 (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
787 Samsung SMDK2410 development board (and derivatives).
63b1f51b 788
a08ab637
BD
789config ARCH_S3C64XX
790 bool "Samsung S3C64XX"
b1b3f49c
RK
791 select ARCH_HAS_CPUFREQ
792 select ARCH_REQUIRE_GPIOLIB
89f0ce72 793 select ARM_VIC
b1b3f49c 794 select CLKDEV_LOOKUP
04a49b71 795 select CLKSRC_MMIO
b1b3f49c 796 select CPU_V6
04a49b71 797 select GENERIC_CLOCKEVENTS
a08ab637 798 select HAVE_CLK
b1b3f49c
RK
799 select HAVE_S3C2410_I2C if I2C
800 select HAVE_S3C2410_WATCHDOG if WATCHDOG
6700397a 801 select HAVE_TCM
b1b3f49c 802 select NEED_MACH_GPIO_H
89f0ce72 803 select NO_IOPORT
b1b3f49c
RK
804 select PLAT_SAMSUNG
805 select S3C_DEV_NAND
806 select S3C_GPIO_TRACK
89f0ce72 807 select SAMSUNG_CLKSRC
b1b3f49c 808 select SAMSUNG_GPIOLIB_4BIT
89f0ce72 809 select SAMSUNG_IRQ_VIC_TIMER
89f0ce72 810 select USB_ARCH_HAS_OHCI
a08ab637
BD
811 help
812 Samsung S3C64XX series based systems
813
49b7a491
KK
814config ARCH_S5P64X0
815 bool "Samsung S5P6440 S5P6450"
d8b22d25 816 select CLKDEV_LOOKUP
0665ccc4 817 select CLKSRC_MMIO
b1b3f49c 818 select CPU_V6
9e65bbf2 819 select GENERIC_CLOCKEVENTS
b1b3f49c 820 select HAVE_CLK
20676c15 821 select HAVE_S3C2410_I2C if I2C
b1b3f49c 822 select HAVE_S3C2410_WATCHDOG if WATCHDOG
754961a8 823 select HAVE_S3C_RTC if RTC_CLASS
01464226 824 select NEED_MACH_GPIO_H
c4ffccdd 825 help
49b7a491
KK
826 Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
827 SMDK6450.
c4ffccdd 828
acc84707
MS
829config ARCH_S5PC100
830 bool "Samsung S5PC100"
29e8eb0f 831 select CLKDEV_LOOKUP
6a5a2e3b 832 select CLKSRC_MMIO
5a7652f2 833 select CPU_V7
6a5a2e3b
RN
834 select GENERIC_CLOCKEVENTS
835 select GENERIC_GPIO
b1b3f49c 836 select HAVE_CLK
20676c15 837 select HAVE_S3C2410_I2C if I2C
c39d8d55 838 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 839 select HAVE_S3C_RTC if RTC_CLASS
01464226 840 select NEED_MACH_GPIO_H
5a7652f2 841 help
acc84707 842 Samsung S5PC100 series based systems
5a7652f2 843
170f4e42
KK
844config ARCH_S5PV210
845 bool "Samsung S5PV210/S5PC110"
b1b3f49c 846 select ARCH_HAS_CPUFREQ
0f75a96b 847 select ARCH_HAS_HOLES_MEMORYMODEL
b1b3f49c 848 select ARCH_SPARSEMEM_ENABLE
b2a9dd46 849 select CLKDEV_LOOKUP
0665ccc4 850 select CLKSRC_MMIO
b1b3f49c 851 select CPU_V7
9e65bbf2 852 select GENERIC_CLOCKEVENTS
b1b3f49c 853 select HAVE_CLK
20676c15 854 select HAVE_S3C2410_I2C if I2C
c39d8d55 855 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 856 select HAVE_S3C_RTC if RTC_CLASS
01464226 857 select NEED_MACH_GPIO_H
0cdc8b92 858 select NEED_MACH_MEMORY_H
170f4e42
KK
859 help
860 Samsung S5PV210/S5PC110 series based systems
861
83014579 862config ARCH_EXYNOS
93e22567 863 bool "Samsung EXYNOS"
b1b3f49c 864 select ARCH_HAS_CPUFREQ
0f75a96b 865 select ARCH_HAS_HOLES_MEMORYMODEL
b1b3f49c 866 select ARCH_SPARSEMEM_ENABLE
badc4f2d 867 select CLKDEV_LOOKUP
b1b3f49c 868 select CPU_V7
cc0e72b8 869 select GENERIC_CLOCKEVENTS
b1b3f49c 870 select HAVE_CLK
20676c15 871 select HAVE_S3C2410_I2C if I2C
c39d8d55 872 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 873 select HAVE_S3C_RTC if RTC_CLASS
01464226 874 select NEED_MACH_GPIO_H
0cdc8b92 875 select NEED_MACH_MEMORY_H
cc0e72b8 876 help
83014579 877 Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
cc0e72b8 878
1da177e4
LT
879config ARCH_SHARK
880 bool "Shark"
b1b3f49c 881 select ARCH_USES_GETTIMEOFFSET
c750815e 882 select CPU_SA110
f7e68bbf
RK
883 select ISA
884 select ISA_DMA
0cdc8b92 885 select NEED_MACH_MEMORY_H
b1b3f49c
RK
886 select PCI
887 select ZONE_DMA
f999b8bd
MM
888 help
889 Support for the StrongARM based Digital DNARD machine, also known
890 as "Shark" (<http://www.shark-linux.de/shark.html>).
1da177e4 891
d98aac75
LW
892config ARCH_U300
893 bool "ST-Ericsson U300 Series"
894 depends on MMU
b1b3f49c 895 select ARCH_REQUIRE_GPIOLIB
d98aac75 896 select ARM_AMBA
5485c1e0 897 select ARM_PATCH_PHYS_VIRT
d98aac75 898 select ARM_VIC
6d803ba7 899 select CLKDEV_LOOKUP
b1b3f49c 900 select CLKSRC_MMIO
50667d63 901 select COMMON_CLK
b1b3f49c
RK
902 select CPU_ARM926T
903 select GENERIC_CLOCKEVENTS
b1b3f49c 904 select HAVE_TCM
a4fe292f 905 select SPARSE_IRQ
d98aac75
LW
906 help
907 Support for ST-Ericsson U300 series mobile platforms.
908
ccf50e23
RK
909config ARCH_U8500
910 bool "ST-Ericsson U8500 Series"
67ae14fc 911 depends on MMU
b1b3f49c
RK
912 select ARCH_HAS_CPUFREQ
913 select ARCH_REQUIRE_GPIOLIB
ccf50e23 914 select ARM_AMBA
6d803ba7 915 select CLKDEV_LOOKUP
b1b3f49c
RK
916 select CPU_V7
917 select GENERIC_CLOCKEVENTS
3b55658a 918 select HAVE_SMP
ce5ea9f3 919 select MIGHT_HAVE_CACHE_L2X0
c3b9d1db 920 select SPARSE_IRQ
ccf50e23
RK
921 help
922 Support for ST-Ericsson's Ux500 architecture
923
924config ARCH_NOMADIK
925 bool "STMicroelectronics Nomadik"
b1b3f49c 926 select ARCH_REQUIRE_GPIOLIB
ccf50e23
RK
927 select ARM_AMBA
928 select ARM_VIC
5f66d482 929 select CLKSRC_NOMADIK_MTU
4a31bd28 930 select COMMON_CLK
b1b3f49c 931 select CPU_ARM926T
ccf50e23 932 select GENERIC_CLOCKEVENTS
b1b3f49c 933 select MIGHT_HAVE_CACHE_L2X0
f015941f 934 select USE_OF
0fa7be40 935 select PINCTRL
2601ccfe 936 select PINCTRL_STN8815
c3b9d1db 937 select SPARSE_IRQ
ccf50e23
RK
938 help
939 Support for the Nomadik platform by ST-Ericsson
940
93e22567
RK
941config PLAT_SPEAR
942 bool "ST SPEAr"
42099322 943 select ARCH_HAS_CPUFREQ
93e22567
RK
944 select ARCH_REQUIRE_GPIOLIB
945 select ARM_AMBA
946 select CLKDEV_LOOKUP
947 select CLKSRC_MMIO
948 select COMMON_CLK
949 select GENERIC_CLOCKEVENTS
950 select HAVE_CLK
951 help
952 Support for ST's SPEAr platform (SPEAr3xx, SPEAr6xx and SPEAr13xx).
953
7c6337e2
KH
954config ARCH_DAVINCI
955 bool "TI DaVinci"
b1b3f49c 956 select ARCH_HAS_HOLES_MEMORYMODEL
dce1115b 957 select ARCH_REQUIRE_GPIOLIB
6d803ba7 958 select CLKDEV_LOOKUP
20e9969b 959 select GENERIC_ALLOCATOR
b1b3f49c 960 select GENERIC_CLOCKEVENTS
dc7ad3b3 961 select GENERIC_IRQ_CHIP
b1b3f49c 962 select HAVE_IDE
01464226 963 select NEED_MACH_GPIO_H
689e331f 964 select USE_OF
b1b3f49c 965 select ZONE_DMA
7c6337e2
KH
966 help
967 Support for TI's DaVinci platform.
968
a0694861
TL
969config ARCH_OMAP1
970 bool "TI OMAP1"
00a36698 971 depends on MMU
89c52ed4 972 select ARCH_HAS_CPUFREQ
9af915da 973 select ARCH_HAS_HOLES_MEMORYMODEL
a0694861 974 select ARCH_OMAP
21f47fbc 975 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 976 select CLKDEV_LOOKUP
d6e15d78 977 select CLKSRC_MMIO
b1b3f49c 978 select GENERIC_CLOCKEVENTS
a0694861 979 select GENERIC_IRQ_CHIP
e9a91de7 980 select HAVE_CLK
a0694861
TL
981 select HAVE_IDE
982 select IRQ_DOMAIN
983 select NEED_MACH_IO_H if PCCARD
984 select NEED_MACH_MEMORY_H
21f47fbc 985 help
a0694861 986 Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
02c981c0 987
1da177e4
LT
988endchoice
989
387798b3
RH
990menu "Multiple platform selection"
991 depends on ARCH_MULTIPLATFORM
992
993comment "CPU Core family selection"
994
995config ARCH_MULTI_V4
996 bool "ARMv4 based platforms (FA526, StrongARM)"
387798b3 997 depends on !ARCH_MULTI_V6_V7
b1b3f49c 998 select ARCH_MULTI_V4_V5
387798b3
RH
999
1000config ARCH_MULTI_V4T
1001 bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
387798b3 1002 depends on !ARCH_MULTI_V6_V7
b1b3f49c 1003 select ARCH_MULTI_V4_V5
387798b3
RH
1004
1005config ARCH_MULTI_V5
1006 bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
387798b3 1007 depends on !ARCH_MULTI_V6_V7
b1b3f49c 1008 select ARCH_MULTI_V4_V5
387798b3
RH
1009
1010config ARCH_MULTI_V4_V5
1011 bool
1012
1013config ARCH_MULTI_V6
1014 bool "ARMv6 based platforms (ARM11, Scorpion, ...)"
387798b3 1015 select ARCH_MULTI_V6_V7
b1b3f49c 1016 select CPU_V6
387798b3
RH
1017
1018config ARCH_MULTI_V7
1019 bool "ARMv7 based platforms (Cortex-A, PJ4, Krait)"
387798b3
RH
1020 default y
1021 select ARCH_MULTI_V6_V7
b1b3f49c
RK
1022 select ARCH_VEXPRESS
1023 select CPU_V7
387798b3
RH
1024
1025config ARCH_MULTI_V6_V7
1026 bool
1027
1028config ARCH_MULTI_CPU_AUTO
1029 def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
1030 select ARCH_MULTI_V5
1031
1032endmenu
1033
ccf50e23
RK
1034#
1035# This is sorted alphabetically by mach-* pathname. However, plat-*
1036# Kconfigs may be included either alphabetically (according to the
1037# plat- suffix) or along side the corresponding mach-* source.
1038#
3e93a22b
GC
1039source "arch/arm/mach-mvebu/Kconfig"
1040
95b8f20f
RK
1041source "arch/arm/mach-at91/Kconfig"
1042
8ac49e04
CD
1043source "arch/arm/mach-bcm/Kconfig"
1044
1da177e4
LT
1045source "arch/arm/mach-clps711x/Kconfig"
1046
d94f944e
AV
1047source "arch/arm/mach-cns3xxx/Kconfig"
1048
95b8f20f
RK
1049source "arch/arm/mach-davinci/Kconfig"
1050
1051source "arch/arm/mach-dove/Kconfig"
1052
e7736d47
LB
1053source "arch/arm/mach-ep93xx/Kconfig"
1054
1da177e4
LT
1055source "arch/arm/mach-footbridge/Kconfig"
1056
59d3a193
PZ
1057source "arch/arm/mach-gemini/Kconfig"
1058
95b8f20f
RK
1059source "arch/arm/mach-h720x/Kconfig"
1060
387798b3
RH
1061source "arch/arm/mach-highbank/Kconfig"
1062
1da177e4
LT
1063source "arch/arm/mach-integrator/Kconfig"
1064
3f7e5815
LB
1065source "arch/arm/mach-iop32x/Kconfig"
1066
1067source "arch/arm/mach-iop33x/Kconfig"
1da177e4 1068
285f5fa7
DW
1069source "arch/arm/mach-iop13xx/Kconfig"
1070
1da177e4
LT
1071source "arch/arm/mach-ixp4xx/Kconfig"
1072
95b8f20f
RK
1073source "arch/arm/mach-kirkwood/Kconfig"
1074
1075source "arch/arm/mach-ks8695/Kconfig"
1076
95b8f20f
RK
1077source "arch/arm/mach-msm/Kconfig"
1078
794d15b2
SS
1079source "arch/arm/mach-mv78xx0/Kconfig"
1080
3995eb82 1081source "arch/arm/mach-imx/Kconfig"
1da177e4 1082
1d3f33d5
SG
1083source "arch/arm/mach-mxs/Kconfig"
1084
95b8f20f 1085source "arch/arm/mach-netx/Kconfig"
49cbe786 1086
95b8f20f 1087source "arch/arm/mach-nomadik/Kconfig"
95b8f20f 1088
d48af15e
TL
1089source "arch/arm/plat-omap/Kconfig"
1090
1091source "arch/arm/mach-omap1/Kconfig"
1da177e4 1092
1dbae815
TL
1093source "arch/arm/mach-omap2/Kconfig"
1094
9dd0b194 1095source "arch/arm/mach-orion5x/Kconfig"
585cf175 1096
387798b3
RH
1097source "arch/arm/mach-picoxcell/Kconfig"
1098
95b8f20f
RK
1099source "arch/arm/mach-pxa/Kconfig"
1100source "arch/arm/plat-pxa/Kconfig"
585cf175 1101
95b8f20f
RK
1102source "arch/arm/mach-mmp/Kconfig"
1103
1104source "arch/arm/mach-realview/Kconfig"
1105
1106source "arch/arm/mach-sa1100/Kconfig"
edabd38e 1107
cf383678 1108source "arch/arm/plat-samsung/Kconfig"
a21765a7 1109
387798b3
RH
1110source "arch/arm/mach-socfpga/Kconfig"
1111
cee37e50 1112source "arch/arm/plat-spear/Kconfig"
a21765a7 1113
85fd6d63 1114source "arch/arm/mach-s3c24xx/Kconfig"
1da177e4 1115
a08ab637 1116if ARCH_S3C64XX
431107ea 1117source "arch/arm/mach-s3c64xx/Kconfig"
a08ab637
BD
1118endif
1119
49b7a491 1120source "arch/arm/mach-s5p64x0/Kconfig"
c4ffccdd 1121
5a7652f2 1122source "arch/arm/mach-s5pc100/Kconfig"
5a7652f2 1123
170f4e42
KK
1124source "arch/arm/mach-s5pv210/Kconfig"
1125
83014579 1126source "arch/arm/mach-exynos/Kconfig"
cc0e72b8 1127
882d01f9 1128source "arch/arm/mach-shmobile/Kconfig"
52c543f9 1129
3b52634f
MR
1130source "arch/arm/mach-sunxi/Kconfig"
1131
156a0997
BS
1132source "arch/arm/mach-prima2/Kconfig"
1133
c5f80065
EG
1134source "arch/arm/mach-tegra/Kconfig"
1135
95b8f20f 1136source "arch/arm/mach-u300/Kconfig"
1da177e4 1137
95b8f20f 1138source "arch/arm/mach-ux500/Kconfig"
1da177e4
LT
1139
1140source "arch/arm/mach-versatile/Kconfig"
1141
ceade897 1142source "arch/arm/mach-vexpress/Kconfig"
420c34e4 1143source "arch/arm/plat-versatile/Kconfig"
ceade897 1144
2a0ba738
MZ
1145source "arch/arm/mach-virt/Kconfig"
1146
6f35f9a9
TP
1147source "arch/arm/mach-vt8500/Kconfig"
1148
7ec80ddf 1149source "arch/arm/mach-w90x900/Kconfig"
1150
9a45eb69
JC
1151source "arch/arm/mach-zynq/Kconfig"
1152
1da177e4
LT
1153# Definitions to make life easier
1154config ARCH_ACORN
1155 bool
1156
7ae1f7ec
LB
1157config PLAT_IOP
1158 bool
469d3044 1159 select GENERIC_CLOCKEVENTS
7ae1f7ec 1160
69b02f6a
LB
1161config PLAT_ORION
1162 bool
bfe45e0b 1163 select CLKSRC_MMIO
b1b3f49c 1164 select COMMON_CLK
dc7ad3b3 1165 select GENERIC_IRQ_CHIP
278b45b0 1166 select IRQ_DOMAIN
69b02f6a 1167
abcda1dc
TP
1168config PLAT_ORION_LEGACY
1169 bool
1170 select PLAT_ORION
1171
bd5ce433
EM
1172config PLAT_PXA
1173 bool
1174
f4b8b319
RK
1175config PLAT_VERSATILE
1176 bool
1177
e3887714
RK
1178config ARM_TIMER_SP804
1179 bool
bfe45e0b 1180 select CLKSRC_MMIO
a7bf6162 1181 select HAVE_SCHED_CLOCK
e3887714 1182
1da177e4
LT
1183source arch/arm/mm/Kconfig
1184
958cab0f
RK
1185config ARM_NR_BANKS
1186 int
1187 default 16 if ARCH_EP93XX
1188 default 8
1189
afe4b25e
LB
1190config IWMMXT
1191 bool "Enable iWMMXt support"
ef6c8445 1192 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
49ea7fc0 1193 default y if PXA27x || PXA3xx || ARCH_MMP
afe4b25e
LB
1194 help
1195 Enable support for iWMMXt context switching at run time if
1196 running on a CPU that supports it.
1197
1da177e4
LT
1198config XSCALE_PMU
1199 bool
bfc994b5 1200 depends on CPU_XSCALE
1da177e4
LT
1201 default y
1202
52108641 1203config MULTI_IRQ_HANDLER
1204 bool
1205 help
1206 Allow each machine to specify it's own IRQ handler at run time.
1207
3b93e7b0
HC
1208if !MMU
1209source "arch/arm/Kconfig-nommu"
1210endif
1211
f0c4b8d6
WD
1212config ARM_ERRATA_326103
1213 bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
1214 depends on CPU_V6
1215 help
1216 Executing a SWP instruction to read-only memory does not set bit 11
1217 of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
1218 treat the access as a read, preventing a COW from occurring and
1219 causing the faulting task to livelock.
1220
9cba3ccc
CM
1221config ARM_ERRATA_411920
1222 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
e399b1a4 1223 depends on CPU_V6 || CPU_V6K
9cba3ccc
CM
1224 help
1225 Invalidation of the Instruction Cache operation can
1226 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
1227 It does not affect the MPCore. This option enables the ARM Ltd.
1228 recommended workaround.
1229
7ce236fc
CM
1230config ARM_ERRATA_430973
1231 bool "ARM errata: Stale prediction on replaced interworking branch"
1232 depends on CPU_V7
1233 help
1234 This option enables the workaround for the 430973 Cortex-A8
1235 (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
1236 interworking branch is replaced with another code sequence at the
1237 same virtual address, whether due to self-modifying code or virtual
1238 to physical address re-mapping, Cortex-A8 does not recover from the
1239 stale interworking branch prediction. This results in Cortex-A8
1240 executing the new code sequence in the incorrect ARM or Thumb state.
1241 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
1242 and also flushes the branch target cache at every context switch.
1243 Note that setting specific bits in the ACTLR register may not be
1244 available in non-secure mode.
1245
855c551f
CM
1246config ARM_ERRATA_458693
1247 bool "ARM errata: Processor deadlock when a false hazard is created"
1248 depends on CPU_V7
62e4d357 1249 depends on !ARCH_MULTIPLATFORM
855c551f
CM
1250 help
1251 This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1252 erratum. For very specific sequences of memory operations, it is
1253 possible for a hazard condition intended for a cache line to instead
1254 be incorrectly associated with a different cache line. This false
1255 hazard might then cause a processor deadlock. The workaround enables
1256 the L1 caching of the NEON accesses and disables the PLD instruction
1257 in the ACTLR register. Note that setting specific bits in the ACTLR
1258 register may not be available in non-secure mode.
1259
0516e464
CM
1260config ARM_ERRATA_460075
1261 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
1262 depends on CPU_V7
62e4d357 1263 depends on !ARCH_MULTIPLATFORM
0516e464
CM
1264 help
1265 This option enables the workaround for the 460075 Cortex-A8 (r2p0)
1266 erratum. Any asynchronous access to the L2 cache may encounter a
1267 situation in which recent store transactions to the L2 cache are lost
1268 and overwritten with stale memory contents from external memory. The
1269 workaround disables the write-allocate mode for the L2 cache via the
1270 ACTLR register. Note that setting specific bits in the ACTLR register
1271 may not be available in non-secure mode.
1272
9f05027c
WD
1273config ARM_ERRATA_742230
1274 bool "ARM errata: DMB operation may be faulty"
1275 depends on CPU_V7 && SMP
62e4d357 1276 depends on !ARCH_MULTIPLATFORM
9f05027c
WD
1277 help
1278 This option enables the workaround for the 742230 Cortex-A9
1279 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
1280 between two write operations may not ensure the correct visibility
1281 ordering of the two writes. This workaround sets a specific bit in
1282 the diagnostic register of the Cortex-A9 which causes the DMB
1283 instruction to behave as a DSB, ensuring the correct behaviour of
1284 the two writes.
1285
a672e99b
WD
1286config ARM_ERRATA_742231
1287 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1288 depends on CPU_V7 && SMP
62e4d357 1289 depends on !ARCH_MULTIPLATFORM
a672e99b
WD
1290 help
1291 This option enables the workaround for the 742231 Cortex-A9
1292 (r2p0..r2p2) erratum. Under certain conditions, specific to the
1293 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1294 accessing some data located in the same cache line, may get corrupted
1295 data due to bad handling of the address hazard when the line gets
1296 replaced from one of the CPUs at the same time as another CPU is
1297 accessing it. This workaround sets specific bits in the diagnostic
1298 register of the Cortex-A9 which reduces the linefill issuing
1299 capabilities of the processor.
1300
9e65582a 1301config PL310_ERRATA_588369
fa0ce403 1302 bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
2839e06c 1303 depends on CACHE_L2X0
9e65582a
SS
1304 help
1305 The PL310 L2 cache controller implements three types of Clean &
1306 Invalidate maintenance operations: by Physical Address
1307 (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
1308 They are architecturally defined to behave as the execution of a
1309 clean operation followed immediately by an invalidate operation,
1310 both performing to the same memory location. This functionality
1311 is not correctly implemented in PL310 as clean lines are not
2839e06c 1312 invalidated as a result of these operations.
cdf357f1
WD
1313
1314config ARM_ERRATA_720789
1315 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
e66dc745 1316 depends on CPU_V7
cdf357f1
WD
1317 help
1318 This option enables the workaround for the 720789 Cortex-A9 (prior to
1319 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1320 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1321 As a consequence of this erratum, some TLB entries which should be
1322 invalidated are not, resulting in an incoherency in the system page
1323 tables. The workaround changes the TLB flushing routines to invalidate
1324 entries regardless of the ASID.
475d92fc 1325
1f0090a1 1326config PL310_ERRATA_727915
fa0ce403 1327 bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
1f0090a1
RK
1328 depends on CACHE_L2X0
1329 help
1330 PL310 implements the Clean & Invalidate by Way L2 cache maintenance
1331 operation (offset 0x7FC). This operation runs in background so that
1332 PL310 can handle normal accesses while it is in progress. Under very
1333 rare circumstances, due to this erratum, write data can be lost when
1334 PL310 treats a cacheable write transaction during a Clean &
1335 Invalidate by Way operation.
1336
475d92fc
WD
1337config ARM_ERRATA_743622
1338 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1339 depends on CPU_V7
62e4d357 1340 depends on !ARCH_MULTIPLATFORM
475d92fc
WD
1341 help
1342 This option enables the workaround for the 743622 Cortex-A9
efbc74ac 1343 (r2p*) erratum. Under very rare conditions, a faulty
475d92fc
WD
1344 optimisation in the Cortex-A9 Store Buffer may lead to data
1345 corruption. This workaround sets a specific bit in the diagnostic
1346 register of the Cortex-A9 which disables the Store Buffer
1347 optimisation, preventing the defect from occurring. This has no
1348 visible impact on the overall performance or power consumption of the
1349 processor.
1350
9a27c27c
WD
1351config ARM_ERRATA_751472
1352 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
ba90c516 1353 depends on CPU_V7
62e4d357 1354 depends on !ARCH_MULTIPLATFORM
9a27c27c
WD
1355 help
1356 This option enables the workaround for the 751472 Cortex-A9 (prior
1357 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
1358 completion of a following broadcasted operation if the second
1359 operation is received by a CPU before the ICIALLUIS has completed,
1360 potentially leading to corrupted entries in the cache or TLB.
1361
fa0ce403
WD
1362config PL310_ERRATA_753970
1363 bool "PL310 errata: cache sync operation may be faulty"
885028e4
SK
1364 depends on CACHE_PL310
1365 help
1366 This option enables the workaround for the 753970 PL310 (r3p0) erratum.
1367
1368 Under some condition the effect of cache sync operation on
1369 the store buffer still remains when the operation completes.
1370 This means that the store buffer is always asked to drain and
1371 this prevents it from merging any further writes. The workaround
1372 is to replace the normal offset of cache sync operation (0x730)
1373 by another offset targeting an unmapped PL310 register 0x740.
1374 This has the same effect as the cache sync operation: store buffer
1375 drain and waiting for all buffers empty.
1376
fcbdc5fe
WD
1377config ARM_ERRATA_754322
1378 bool "ARM errata: possible faulty MMU translations following an ASID switch"
1379 depends on CPU_V7
1380 help
1381 This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1382 r3p*) erratum. A speculative memory access may cause a page table walk
1383 which starts prior to an ASID switch but completes afterwards. This
1384 can populate the micro-TLB with a stale entry which may be hit with
1385 the new ASID. This workaround places two dsb instructions in the mm
1386 switching code so that no page table walks can cross the ASID switch.
1387
5dab26af
WD
1388config ARM_ERRATA_754327
1389 bool "ARM errata: no automatic Store Buffer drain"
1390 depends on CPU_V7 && SMP
1391 help
1392 This option enables the workaround for the 754327 Cortex-A9 (prior to
1393 r2p0) erratum. The Store Buffer does not have any automatic draining
1394 mechanism and therefore a livelock may occur if an external agent
1395 continuously polls a memory location waiting to observe an update.
1396 This workaround defines cpu_relax() as smp_mb(), preventing correctly
1397 written polling loops from denying visibility of updates to memory.
1398
145e10e1
CM
1399config ARM_ERRATA_364296
1400 bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
1401 depends on CPU_V6 && !SMP
1402 help
1403 This options enables the workaround for the 364296 ARM1136
1404 r0p2 erratum (possible cache data corruption with
1405 hit-under-miss enabled). It sets the undocumented bit 31 in
1406 the auxiliary control register and the FI bit in the control
1407 register, thus disabling hit-under-miss without putting the
1408 processor into full low interrupt latency mode. ARM11MPCore
1409 is not affected.
1410
f630c1bd
WD
1411config ARM_ERRATA_764369
1412 bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1413 depends on CPU_V7 && SMP
1414 help
1415 This option enables the workaround for erratum 764369
1416 affecting Cortex-A9 MPCore with two or more processors (all
1417 current revisions). Under certain timing circumstances, a data
1418 cache line maintenance operation by MVA targeting an Inner
1419 Shareable memory region may fail to proceed up to either the
1420 Point of Coherency or to the Point of Unification of the
1421 system. This workaround adds a DSB instruction before the
1422 relevant cache maintenance functions and sets a specific bit
1423 in the diagnostic control register of the SCU.
1424
11ed0ba1
WD
1425config PL310_ERRATA_769419
1426 bool "PL310 errata: no automatic Store Buffer drain"
1427 depends on CACHE_L2X0
1428 help
1429 On revisions of the PL310 prior to r3p2, the Store Buffer does
1430 not automatically drain. This can cause normal, non-cacheable
1431 writes to be retained when the memory system is idle, leading
1432 to suboptimal I/O performance for drivers using coherent DMA.
1433 This option adds a write barrier to the cpu_idle loop so that,
1434 on systems with an outer cache, the store buffer is drained
1435 explicitly.
1436
7253b85c
SH
1437config ARM_ERRATA_775420
1438 bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
1439 depends on CPU_V7
1440 help
1441 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
1442 r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
1443 operation aborts with MMU exception, it might cause the processor
1444 to deadlock. This workaround puts DSB before executing ISB if
1445 an abort may occur on cache maintenance.
1446
1da177e4
LT
1447endmenu
1448
1449source "arch/arm/common/Kconfig"
1450
1da177e4
LT
1451menu "Bus support"
1452
1453config ARM_AMBA
1454 bool
1455
1456config ISA
1457 bool
1da177e4
LT
1458 help
1459 Find out whether you have ISA slots on your motherboard. ISA is the
1460 name of a bus system, i.e. the way the CPU talks to the other stuff
1461 inside your box. Other bus systems are PCI, EISA, MicroChannel
1462 (MCA) or VESA. ISA is an older system, now being displaced by PCI;
1463 newer boards don't support it. If you have ISA, say Y, otherwise N.
1464
065909b9 1465# Select ISA DMA controller support
1da177e4
LT
1466config ISA_DMA
1467 bool
065909b9 1468 select ISA_DMA_API
1da177e4 1469
a5d533ee
AB
1470config ARCH_NO_VIRT_TO_BUS
1471 def_bool y
1472 depends on !ARCH_RPC && !ARCH_NETWINDER && !ARCH_SHARK
1473
065909b9 1474# Select ISA DMA interface
5cae841b
AV
1475config ISA_DMA_API
1476 bool
5cae841b 1477
1da177e4 1478config PCI
0b05da72 1479 bool "PCI support" if MIGHT_HAVE_PCI
1da177e4
LT
1480 help
1481 Find out whether you have a PCI motherboard. PCI is the name of a
1482 bus system, i.e. the way the CPU talks to the other stuff inside
1483 your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
1484 VESA. If you have PCI, say Y, otherwise N.
1485
52882173
AV
1486config PCI_DOMAINS
1487 bool
1488 depends on PCI
1489
b080ac8a
MRJ
1490config PCI_NANOENGINE
1491 bool "BSE nanoEngine PCI support"
1492 depends on SA1100_NANOENGINE
1493 help
1494 Enable PCI on the BSE nanoEngine board.
1495
36e23590
MW
1496config PCI_SYSCALL
1497 def_bool PCI
1498
1da177e4
LT
1499# Select the host bridge type
1500config PCI_HOST_VIA82C505
1501 bool
1502 depends on PCI && ARCH_SHARK
1503 default y
1504
a0113a99
MR
1505config PCI_HOST_ITE8152
1506 bool
1507 depends on PCI && MACH_ARMCORE
1508 default y
1509 select DMABOUNCE
1510
1da177e4
LT
1511source "drivers/pci/Kconfig"
1512
1513source "drivers/pcmcia/Kconfig"
1514
1515endmenu
1516
1517menu "Kernel Features"
1518
3b55658a
DM
1519config HAVE_SMP
1520 bool
1521 help
1522 This option should be selected by machines which have an SMP-
1523 capable CPU.
1524
1525 The only effect of this option is to make the SMP-related
1526 options available to the user for configuration.
1527
1da177e4 1528config SMP
bb2d8130 1529 bool "Symmetric Multi-Processing"
fbb4ddac 1530 depends on CPU_V6K || CPU_V7
bc28248e 1531 depends on GENERIC_CLOCKEVENTS
3b55658a 1532 depends on HAVE_SMP
9934ebb8 1533 depends on MMU
89c3dedf 1534 select HAVE_ARM_SCU if !ARCH_MSM_SCORPIONMP
b1b3f49c 1535 select USE_GENERIC_SMP_HELPERS
1da177e4
LT
1536 help
1537 This enables support for systems with more than one CPU. If you have
1538 a system with only one CPU, like most personal computers, say N. If
1539 you have a system with more than one CPU, say Y.
1540
1541 If you say N here, the kernel will run on single and multiprocessor
1542 machines, but will use only one CPU of a multiprocessor machine. If
1543 you say Y here, the kernel will run on many, but not all, single
1544 processor machines. On a single processor machine, the kernel will
1545 run faster if you say N here.
1546
395cf969 1547 See also <file:Documentation/x86/i386/IO-APIC.txt>,
1da177e4 1548 <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
50a23e6e 1549 <http://tldp.org/HOWTO/SMP-HOWTO.html>.
1da177e4
LT
1550
1551 If you don't know what to do here, say N.
1552
f00ec48f
RK
1553config SMP_ON_UP
1554 bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
4d2692a7 1555 depends on SMP && !XIP_KERNEL
f00ec48f
RK
1556 default y
1557 help
1558 SMP kernels contain instructions which fail on non-SMP processors.
1559 Enabling this option allows the kernel to modify itself to make
1560 these instructions safe. Disabling it allows about 1K of space
1561 savings.
1562
1563 If you don't know what to do here, say Y.
1564
c9018aab
VG
1565config ARM_CPU_TOPOLOGY
1566 bool "Support cpu topology definition"
1567 depends on SMP && CPU_V7
1568 default y
1569 help
1570 Support ARM cpu topology definition. The MPIDR register defines
1571 affinity between processors which is then used to describe the cpu
1572 topology of an ARM System.
1573
1574config SCHED_MC
1575 bool "Multi-core scheduler support"
1576 depends on ARM_CPU_TOPOLOGY
1577 help
1578 Multi-core scheduler support improves the CPU scheduler's decision
1579 making when dealing with multi-core CPU chips at a cost of slightly
1580 increased overhead in some places. If unsure say N here.
1581
1582config SCHED_SMT
1583 bool "SMT scheduler support"
1584 depends on ARM_CPU_TOPOLOGY
1585 help
1586 Improves the CPU scheduler's decision making when dealing with
1587 MultiThreading at a cost of slightly increased overhead in some
1588 places. If unsure say N here.
1589
a8cbcd92
RK
1590config HAVE_ARM_SCU
1591 bool
a8cbcd92
RK
1592 help
1593 This option enables support for the ARM system coherency unit
1594
8a4da6e3 1595config HAVE_ARM_ARCH_TIMER
022c03a2
MZ
1596 bool "Architected timer support"
1597 depends on CPU_V7
8a4da6e3 1598 select ARM_ARCH_TIMER
022c03a2
MZ
1599 help
1600 This option enables support for the ARM architected timer
1601
f32f4ce2
RK
1602config HAVE_ARM_TWD
1603 bool
1604 depends on SMP
1605 help
1606 This options enables support for the ARM timer and watchdog unit
1607
8d5796d2
LB
1608choice
1609 prompt "Memory split"
1610 default VMSPLIT_3G
1611 help
1612 Select the desired split between kernel and user memory.
1613
1614 If you are not absolutely sure what you are doing, leave this
1615 option alone!
1616
1617 config VMSPLIT_3G
1618 bool "3G/1G user/kernel split"
1619 config VMSPLIT_2G
1620 bool "2G/2G user/kernel split"
1621 config VMSPLIT_1G
1622 bool "1G/3G user/kernel split"
1623endchoice
1624
1625config PAGE_OFFSET
1626 hex
1627 default 0x40000000 if VMSPLIT_1G
1628 default 0x80000000 if VMSPLIT_2G
1629 default 0xC0000000
1630
1da177e4
LT
1631config NR_CPUS
1632 int "Maximum number of CPUs (2-32)"
1633 range 2 32
1634 depends on SMP
1635 default "4"
1636
a054a811 1637config HOTPLUG_CPU
00b7dede
RK
1638 bool "Support for hot-pluggable CPUs"
1639 depends on SMP && HOTPLUG
a054a811
RK
1640 help
1641 Say Y here to experiment with turning CPUs off and on. CPUs
1642 can be controlled through /sys/devices/system/cpu.
1643
2bdd424f
WD
1644config ARM_PSCI
1645 bool "Support for the ARM Power State Coordination Interface (PSCI)"
1646 depends on CPU_V7
1647 help
1648 Say Y here if you want Linux to communicate with system firmware
1649 implementing the PSCI specification for CPU-centric power
1650 management operations described in ARM document number ARM DEN
1651 0022A ("Power State Coordination Interface System Software on
1652 ARM processors").
1653
37ee16ae
RK
1654config LOCAL_TIMERS
1655 bool "Use local timer interrupts"
971acb9b 1656 depends on SMP
37ee16ae 1657 default y
30d8bead 1658 select HAVE_ARM_TWD if (!ARCH_MSM_SCORPIONMP && !EXYNOS4_MCT)
37ee16ae
RK
1659 help
1660 Enable support for local timers on SMP platforms, rather then the
1661 legacy IPI broadcast method. Local timers allows the system
1662 accounting to be spread across the timer interval, preventing a
1663 "thundering herd" at every timer tick.
1664
44986ab0
PDSN
1665config ARCH_NR_GPIO
1666 int
3dea19e8 1667 default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
70227a45 1668 default 355 if ARCH_U8500
9a01ec30 1669 default 264 if MACH_H4700
39f47d9f 1670 default 512 if SOC_OMAP5
e590b91e 1671 default 288 if ARCH_VT8500 || ARCH_SUNXI
44986ab0
PDSN
1672 default 0
1673 help
1674 Maximum number of GPIOs in the system.
1675
1676 If unsure, leave the default value.
1677
d45a398f 1678source kernel/Kconfig.preempt
1da177e4 1679
f8065813
RK
1680config HZ
1681 int
b130d5c2 1682 default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \
a73ddc61 1683 ARCH_S5PV210 || ARCH_EXYNOS4
5248c657 1684 default AT91_TIMER_HZ if ARCH_AT91
5da3e714 1685 default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
f8065813
RK
1686 default 100
1687
b28748fb
RK
1688config SCHED_HRTICK
1689 def_bool HIGH_RES_TIMERS
1690
16c79651 1691config THUMB2_KERNEL
00b7dede
RK
1692 bool "Compile the kernel in Thumb-2 mode"
1693 depends on CPU_V7 && !CPU_V6 && !CPU_V6K
16c79651
CM
1694 select AEABI
1695 select ARM_ASM_UNIFIED
89bace65 1696 select ARM_UNWIND
16c79651
CM
1697 help
1698 By enabling this option, the kernel will be compiled in
1699 Thumb-2 mode. A compiler/assembler that understand the unified
1700 ARM-Thumb syntax is needed.
1701
1702 If unsure, say N.
1703
6f685c5c
DM
1704config THUMB2_AVOID_R_ARM_THM_JUMP11
1705 bool "Work around buggy Thumb-2 short branch relocations in gas"
1706 depends on THUMB2_KERNEL && MODULES
1707 default y
1708 help
1709 Various binutils versions can resolve Thumb-2 branches to
1710 locally-defined, preemptible global symbols as short-range "b.n"
1711 branch instructions.
1712
1713 This is a problem, because there's no guarantee the final
1714 destination of the symbol, or any candidate locations for a
1715 trampoline, are within range of the branch. For this reason, the
1716 kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
1717 relocation in modules at all, and it makes little sense to add
1718 support.
1719
1720 The symptom is that the kernel fails with an "unsupported
1721 relocation" error when loading some modules.
1722
1723 Until fixed tools are available, passing
1724 -fno-optimize-sibling-calls to gcc should prevent gcc generating
1725 code which hits this problem, at the cost of a bit of extra runtime
1726 stack usage in some cases.
1727
1728 The problem is described in more detail at:
1729 https://bugs.launchpad.net/binutils-linaro/+bug/725126
1730
1731 Only Thumb-2 kernels are affected.
1732
1733 Unless you are sure your tools don't have this problem, say Y.
1734
0becb088
CM
1735config ARM_ASM_UNIFIED
1736 bool
1737
704bdda0
NP
1738config AEABI
1739 bool "Use the ARM EABI to compile the kernel"
1740 help
1741 This option allows for the kernel to be compiled using the latest
1742 ARM ABI (aka EABI). This is only useful if you are using a user
1743 space environment that is also compiled with EABI.
1744
1745 Since there are major incompatibilities between the legacy ABI and
1746 EABI, especially with regard to structure member alignment, this
1747 option also changes the kernel syscall calling convention to
1748 disambiguate both ABIs and allow for backward compatibility support
1749 (selected with CONFIG_OABI_COMPAT).
1750
1751 To use this you need GCC version 4.0.0 or later.
1752
6c90c872 1753config OABI_COMPAT
a73a3ff1 1754 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
d6f94fa0 1755 depends on AEABI && !THUMB2_KERNEL
6c90c872
NP
1756 default y
1757 help
1758 This option preserves the old syscall interface along with the
1759 new (ARM EABI) one. It also provides a compatibility layer to
1760 intercept syscalls that have structure arguments which layout
1761 in memory differs between the legacy ABI and the new ARM EABI
1762 (only for non "thumb" binaries). This option adds a tiny
1763 overhead to all syscalls and produces a slightly larger kernel.
1764 If you know you'll be using only pure EABI user space then you
1765 can say N here. If this option is not selected and you attempt
1766 to execute a legacy ABI binary then the result will be
1767 UNPREDICTABLE (in fact it can be predicted that it won't work
1768 at all). If in doubt say Y.
1769
eb33575c 1770config ARCH_HAS_HOLES_MEMORYMODEL
e80d6a24 1771 bool
e80d6a24 1772
05944d74
RK
1773config ARCH_SPARSEMEM_ENABLE
1774 bool
1775
07a2f737
RK
1776config ARCH_SPARSEMEM_DEFAULT
1777 def_bool ARCH_SPARSEMEM_ENABLE
1778
05944d74 1779config ARCH_SELECT_MEMORY_MODEL
be370302 1780 def_bool ARCH_SPARSEMEM_ENABLE
c80d79d7 1781
7b7bf499
WD
1782config HAVE_ARCH_PFN_VALID
1783 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
1784
053a96ca 1785config HIGHMEM
e8db89a2
RK
1786 bool "High Memory Support"
1787 depends on MMU
053a96ca
NP
1788 help
1789 The address space of ARM processors is only 4 Gigabytes large
1790 and it has to accommodate user address space, kernel address
1791 space as well as some memory mapped IO. That means that, if you
1792 have a large amount of physical memory and/or IO, not all of the
1793 memory can be "permanently mapped" by the kernel. The physical
1794 memory that is not permanently mapped is called "high memory".
1795
1796 Depending on the selected kernel/user memory split, minimum
1797 vmalloc space and actual amount of RAM, you may not need this
1798 option which should result in a slightly faster kernel.
1799
1800 If unsure, say n.
1801
65cec8e3
RK
1802config HIGHPTE
1803 bool "Allocate 2nd-level pagetables from highmem"
1804 depends on HIGHMEM
65cec8e3 1805
1b8873a0
JI
1806config HW_PERF_EVENTS
1807 bool "Enable hardware performance counter support for perf events"
f0d1bc47 1808 depends on PERF_EVENTS
1b8873a0
JI
1809 default y
1810 help
1811 Enable hardware performance counter support for perf events. If
1812 disabled, perf events will use software events only.
1813
3f22ab27
DH
1814source "mm/Kconfig"
1815
c1b2d970
MD
1816config FORCE_MAX_ZONEORDER
1817 int "Maximum zone order" if ARCH_SHMOBILE
1818 range 11 64 if ARCH_SHMOBILE
898f08e1 1819 default "12" if SOC_AM33XX
c1b2d970
MD
1820 default "9" if SA1111
1821 default "11"
1822 help
1823 The kernel memory allocator divides physically contiguous memory
1824 blocks into "zones", where each zone is a power of two number of
1825 pages. This option selects the largest power of two that the kernel
1826 keeps in the memory allocator. If you need to allocate very large
1827 blocks of physically contiguous memory, then you may need to
1828 increase this value.
1829
1830 This config option is actually maximum order plus one. For example,
1831 a value of 11 means that the largest free memory block is 2^10 pages.
1832
1da177e4
LT
1833config ALIGNMENT_TRAP
1834 bool
f12d0d7c 1835 depends on CPU_CP15_MMU
1da177e4 1836 default y if !ARCH_EBSA110
e119bfff 1837 select HAVE_PROC_CPU if PROC_FS
1da177e4 1838 help
84eb8d06 1839 ARM processors cannot fetch/store information which is not
1da177e4
LT
1840 naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1841 address divisible by 4. On 32-bit ARM processors, these non-aligned
1842 fetch/store instructions will be emulated in software if you say
1843 here, which has a severe performance impact. This is necessary for
1844 correct operation of some network protocols. With an IP-only
1845 configuration it is safe to say N, otherwise say Y.
1846
39ec58f3 1847config UACCESS_WITH_MEMCPY
38ef2ad5
LW
1848 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
1849 depends on MMU
39ec58f3
LB
1850 default y if CPU_FEROCEON
1851 help
1852 Implement faster copy_to_user and clear_user methods for CPU
1853 cores where a 8-word STM instruction give significantly higher
1854 memory write throughput than a sequence of individual 32bit stores.
1855
1856 A possible side effect is a slight increase in scheduling latency
1857 between threads sharing the same address space if they invoke
1858 such copy operations with large buffers.
1859
1860 However, if the CPU data cache is using a write-allocate mode,
1861 this option is unlikely to provide any performance gain.
1862
70c70d97
NP
1863config SECCOMP
1864 bool
1865 prompt "Enable seccomp to safely compute untrusted bytecode"
1866 ---help---
1867 This kernel feature is useful for number crunching applications
1868 that may need to compute untrusted bytecode during their
1869 execution. By using pipes or other transports made available to
1870 the process as file descriptors supporting the read/write
1871 syscalls, it's possible to isolate those applications in
1872 their own address space using seccomp. Once seccomp is
1873 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1874 and the task is only allowed to execute a few safe syscalls
1875 defined by each seccomp mode.
1876
c743f380
NP
1877config CC_STACKPROTECTOR
1878 bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
1879 help
1880 This option turns on the -fstack-protector GCC feature. This
1881 feature puts, at the beginning of functions, a canary value on
1882 the stack just before the return address, and validates
1883 the value just before actually returning. Stack based buffer
1884 overflows (that need to overwrite this return address) now also
1885 overwrite the canary, which gets detected and the attack is then
1886 neutralized via a kernel panic.
1887 This feature requires gcc version 4.2 or above.
1888
eff8d644
SS
1889config XEN_DOM0
1890 def_bool y
1891 depends on XEN
1892
1893config XEN
1894 bool "Xen guest support on ARM (EXPERIMENTAL)"
d6f94fa0 1895 depends on ARM && OF
f880b67d 1896 depends on CPU_V7 && !CPU_V6
eff8d644
SS
1897 help
1898 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1899
1da177e4
LT
1900endmenu
1901
1902menu "Boot options"
1903
9eb8f674
GL
1904config USE_OF
1905 bool "Flattened Device Tree support"
b1b3f49c 1906 select IRQ_DOMAIN
9eb8f674
GL
1907 select OF
1908 select OF_EARLY_FLATTREE
1909 help
1910 Include support for flattened device tree machine descriptions.
1911
bd51e2f5
NP
1912config ATAGS
1913 bool "Support for the traditional ATAGS boot data passing" if USE_OF
1914 default y
1915 help
1916 This is the traditional way of passing data to the kernel at boot
1917 time. If you are solely relying on the flattened device tree (or
1918 the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1919 to remove ATAGS support from your kernel binary. If unsure,
1920 leave this to y.
1921
1922config DEPRECATED_PARAM_STRUCT
1923 bool "Provide old way to pass kernel parameters"
1924 depends on ATAGS
1925 help
1926 This was deprecated in 2001 and announced to live on for 5 years.
1927 Some old boot loaders still use this way.
1928
1da177e4
LT
1929# Compressed boot loader in ROM. Yes, we really want to ask about
1930# TEXT and BSS so we preserve their values in the config files.
1931config ZBOOT_ROM_TEXT
1932 hex "Compressed ROM boot loader base address"
1933 default "0"
1934 help
1935 The physical address at which the ROM-able zImage is to be
1936 placed in the target. Platforms which normally make use of
1937 ROM-able zImage formats normally set this to a suitable
1938 value in their defconfig file.
1939
1940 If ZBOOT_ROM is not enabled, this has no effect.
1941
1942config ZBOOT_ROM_BSS
1943 hex "Compressed ROM boot loader BSS address"
1944 default "0"
1945 help
f8c440b2
DF
1946 The base address of an area of read/write memory in the target
1947 for the ROM-able zImage which must be available while the
1948 decompressor is running. It must be large enough to hold the
1949 entire decompressed kernel plus an additional 128 KiB.
1950 Platforms which normally make use of ROM-able zImage formats
1951 normally set this to a suitable value in their defconfig file.
1da177e4
LT
1952
1953 If ZBOOT_ROM is not enabled, this has no effect.
1954
1955config ZBOOT_ROM
1956 bool "Compressed boot loader in ROM/flash"
1957 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
1958 help
1959 Say Y here if you intend to execute your compressed kernel image
1960 (zImage) directly from ROM or flash. If unsure, say N.
1961
090ab3ff
SH
1962choice
1963 prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
d6f94fa0 1964 depends on ZBOOT_ROM && ARCH_SH7372
090ab3ff
SH
1965 default ZBOOT_ROM_NONE
1966 help
1967 Include experimental SD/MMC loading code in the ROM-able zImage.
59bf8964 1968 With this enabled it is possible to write the ROM-able zImage
090ab3ff
SH
1969 kernel image to an MMC or SD card and boot the kernel straight
1970 from the reset vector. At reset the processor Mask ROM will load
59bf8964 1971 the first part of the ROM-able zImage which in turn loads the
090ab3ff
SH
1972 rest the kernel image to RAM.
1973
1974config ZBOOT_ROM_NONE
1975 bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
1976 help
1977 Do not load image from SD or MMC
1978
f45b1149
SH
1979config ZBOOT_ROM_MMCIF
1980 bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
f45b1149 1981 help
090ab3ff
SH
1982 Load image from MMCIF hardware block.
1983
1984config ZBOOT_ROM_SH_MOBILE_SDHI
1985 bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
1986 help
1987 Load image from SDHI hardware block
1988
1989endchoice
f45b1149 1990
e2a6a3aa
JB
1991config ARM_APPENDED_DTB
1992 bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
d6f94fa0 1993 depends on OF && !ZBOOT_ROM
e2a6a3aa
JB
1994 help
1995 With this option, the boot code will look for a device tree binary
1996 (DTB) appended to zImage
1997 (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1998
1999 This is meant as a backward compatibility convenience for those
2000 systems with a bootloader that can't be upgraded to accommodate
2001 the documented boot protocol using a device tree.
2002
2003 Beware that there is very little in terms of protection against
2004 this option being confused by leftover garbage in memory that might
2005 look like a DTB header after a reboot if no actual DTB is appended
2006 to zImage. Do not leave this option active in a production kernel
2007 if you don't intend to always append a DTB. Proper passing of the
2008 location into r2 of a bootloader provided DTB is always preferable
2009 to this option.
2010
b90b9a38
NP
2011config ARM_ATAG_DTB_COMPAT
2012 bool "Supplement the appended DTB with traditional ATAG information"
2013 depends on ARM_APPENDED_DTB
2014 help
2015 Some old bootloaders can't be updated to a DTB capable one, yet
2016 they provide ATAGs with memory configuration, the ramdisk address,
2017 the kernel cmdline string, etc. Such information is dynamically
2018 provided by the bootloader and can't always be stored in a static
2019 DTB. To allow a device tree enabled kernel to be used with such
2020 bootloaders, this option allows zImage to extract the information
2021 from the ATAG list and store it at run time into the appended DTB.
2022
d0f34a11
GR
2023choice
2024 prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
2025 default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
2026
2027config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
2028 bool "Use bootloader kernel arguments if available"
2029 help
2030 Uses the command-line options passed by the boot loader instead of
2031 the device tree bootargs property. If the boot loader doesn't provide
2032 any, the device tree bootargs property will be used.
2033
2034config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
2035 bool "Extend with bootloader kernel arguments"
2036 help
2037 The command-line arguments provided by the boot loader will be
2038 appended to the the device tree bootargs property.
2039
2040endchoice
2041
1da177e4
LT
2042config CMDLINE
2043 string "Default kernel command string"
2044 default ""
2045 help
2046 On some architectures (EBSA110 and CATS), there is currently no way
2047 for the boot loader to pass arguments to the kernel. For these
2048 architectures, you should supply some command-line options at build
2049 time by entering them here. As a minimum, you should specify the
2050 memory size and the root device (e.g., mem=64M root=/dev/nfs).
2051
4394c124
VB
2052choice
2053 prompt "Kernel command line type" if CMDLINE != ""
2054 default CMDLINE_FROM_BOOTLOADER
bd51e2f5 2055 depends on ATAGS
4394c124
VB
2056
2057config CMDLINE_FROM_BOOTLOADER
2058 bool "Use bootloader kernel arguments if available"
2059 help
2060 Uses the command-line options passed by the boot loader. If
2061 the boot loader doesn't provide any, the default kernel command
2062 string provided in CMDLINE will be used.
2063
2064config CMDLINE_EXTEND
2065 bool "Extend bootloader kernel arguments"
2066 help
2067 The command-line arguments provided by the boot loader will be
2068 appended to the default kernel command string.
2069
92d2040d
AH
2070config CMDLINE_FORCE
2071 bool "Always use the default kernel command string"
92d2040d
AH
2072 help
2073 Always use the default kernel command string, even if the boot
2074 loader passes other arguments to the kernel.
2075 This is useful if you cannot or don't want to change the
2076 command-line options your boot loader passes to the kernel.
4394c124 2077endchoice
92d2040d 2078
1da177e4
LT
2079config XIP_KERNEL
2080 bool "Kernel Execute-In-Place from ROM"
387798b3 2081 depends on !ZBOOT_ROM && !ARM_LPAE && !ARCH_MULTIPLATFORM
1da177e4
LT
2082 help
2083 Execute-In-Place allows the kernel to run from non-volatile storage
2084 directly addressable by the CPU, such as NOR flash. This saves RAM
2085 space since the text section of the kernel is not loaded from flash
2086 to RAM. Read-write sections, such as the data section and stack,
2087 are still copied to RAM. The XIP kernel is not compressed since
2088 it has to run directly from flash, so it will take more space to
2089 store it. The flash address used to link the kernel object files,
2090 and for storing it, is configuration dependent. Therefore, if you
2091 say Y here, you must know the proper physical address where to
2092 store the kernel image depending on your own flash memory usage.
2093
2094 Also note that the make target becomes "make xipImage" rather than
2095 "make zImage" or "make Image". The final kernel binary to put in
2096 ROM memory will be arch/arm/boot/xipImage.
2097
2098 If unsure, say N.
2099
2100config XIP_PHYS_ADDR
2101 hex "XIP Kernel Physical Location"
2102 depends on XIP_KERNEL
2103 default "0x00080000"
2104 help
2105 This is the physical address in your flash memory the kernel will
2106 be linked for and stored to. This address is dependent on your
2107 own flash usage.
2108
c587e4a6
RP
2109config KEXEC
2110 bool "Kexec system call (EXPERIMENTAL)"
d6f94fa0 2111 depends on (!SMP || HOTPLUG_CPU)
c587e4a6
RP
2112 help
2113 kexec is a system call that implements the ability to shutdown your
2114 current kernel, and to start another kernel. It is like a reboot
01dd2fbf 2115 but it is independent of the system firmware. And like a reboot
c587e4a6
RP
2116 you can start any kernel with it, not just Linux.
2117
2118 It is an ongoing process to be certain the hardware in a machine
2119 is properly shutdown, so do not be surprised if this code does not
2120 initially work for you. It may help to enable device hotplugging
2121 support.
2122
4cd9d6f7
RP
2123config ATAGS_PROC
2124 bool "Export atags in procfs"
bd51e2f5 2125 depends on ATAGS && KEXEC
b98d7291 2126 default y
4cd9d6f7
RP
2127 help
2128 Should the atags used to boot the kernel be exported in an "atags"
2129 file in procfs. Useful with kexec.
2130
cb5d39b3
MW
2131config CRASH_DUMP
2132 bool "Build kdump crash kernel (EXPERIMENTAL)"
cb5d39b3
MW
2133 help
2134 Generate crash dump after being started by kexec. This should
2135 be normally only set in special crash dump kernels which are
2136 loaded in the main kernel with kexec-tools into a specially
2137 reserved region and then later executed after a crash by
2138 kdump/kexec. The crash dump kernel must be compiled to a
2139 memory address not used by the main kernel
2140
2141 For more details see Documentation/kdump/kdump.txt
2142
e69edc79
EM
2143config AUTO_ZRELADDR
2144 bool "Auto calculation of the decompressed kernel image address"
2145 depends on !ZBOOT_ROM && !ARCH_U300
2146 help
2147 ZRELADDR is the physical address where the decompressed kernel
2148 image will be placed. If AUTO_ZRELADDR is selected, the address
2149 will be determined at run-time by masking the current IP with
2150 0xf8000000. This assumes the zImage being placed in the first 128MB
2151 from start of memory.
2152
1da177e4
LT
2153endmenu
2154
ac9d7efc 2155menu "CPU Power Management"
1da177e4 2156
89c52ed4 2157if ARCH_HAS_CPUFREQ
1da177e4
LT
2158
2159source "drivers/cpufreq/Kconfig"
2160
64f102b6
YS
2161config CPU_FREQ_IMX
2162 tristate "CPUfreq driver for i.MX CPUs"
2163 depends on ARCH_MXC && CPU_FREQ
f637c4c9 2164 select CPU_FREQ_TABLE
64f102b6
YS
2165 help
2166 This enables the CPUfreq driver for i.MX CPUs.
2167
1da177e4
LT
2168config CPU_FREQ_SA1100
2169 bool
1da177e4
LT
2170
2171config CPU_FREQ_SA1110
2172 bool
1da177e4
LT
2173
2174config CPU_FREQ_INTEGRATOR
2175 tristate "CPUfreq driver for ARM Integrator CPUs"
2176 depends on ARCH_INTEGRATOR && CPU_FREQ
2177 default y
2178 help
2179 This enables the CPUfreq driver for ARM Integrator CPUs.
2180
2181 For details, take a look at <file:Documentation/cpu-freq>.
2182
2183 If in doubt, say Y.
2184
9e2697ff
RK
2185config CPU_FREQ_PXA
2186 bool
2187 depends on CPU_FREQ && ARCH_PXA && PXA25x
2188 default y
2189 select CPU_FREQ_DEFAULT_GOV_USERSPACE
b1b3f49c 2190 select CPU_FREQ_TABLE
9e2697ff 2191
9d56c02a
BD
2192config CPU_FREQ_S3C
2193 bool
2194 help
2195 Internal configuration node for common cpufreq on Samsung SoC
2196
2197config CPU_FREQ_S3C24XX
4a50bfe3 2198 bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)"
d6f94fa0 2199 depends on ARCH_S3C24XX && CPU_FREQ
9d56c02a
BD
2200 select CPU_FREQ_S3C
2201 help
2202 This enables the CPUfreq driver for the Samsung S3C24XX family
2203 of CPUs.
2204
2205 For details, take a look at <file:Documentation/cpu-freq>.
2206
2207 If in doubt, say N.
2208
2209config CPU_FREQ_S3C24XX_PLL
4a50bfe3 2210 bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)"
d6f94fa0 2211 depends on CPU_FREQ_S3C24XX
9d56c02a
BD
2212 help
2213 Compile in support for changing the PLL frequency from the
2214 S3C24XX series CPUfreq driver. The PLL takes time to settle
2215 after a frequency change, so by default it is not enabled.
2216
2217 This also means that the PLL tables for the selected CPU(s) will
2218 be built which may increase the size of the kernel image.
2219
2220config CPU_FREQ_S3C24XX_DEBUG
2221 bool "Debug CPUfreq Samsung driver core"
2222 depends on CPU_FREQ_S3C24XX
2223 help
2224 Enable s3c_freq_dbg for the Samsung S3C CPUfreq core
2225
2226config CPU_FREQ_S3C24XX_IODEBUG
2227 bool "Debug CPUfreq Samsung driver IO timing"
2228 depends on CPU_FREQ_S3C24XX
2229 help
2230 Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core
2231
e6d197a6
BD
2232config CPU_FREQ_S3C24XX_DEBUGFS
2233 bool "Export debugfs for CPUFreq"
2234 depends on CPU_FREQ_S3C24XX && DEBUG_FS
2235 help
2236 Export status information via debugfs.
2237
1da177e4
LT
2238endif
2239
ac9d7efc
RK
2240source "drivers/cpuidle/Kconfig"
2241
2242endmenu
2243
1da177e4
LT
2244menu "Floating point emulation"
2245
2246comment "At least one emulation must be selected"
2247
2248config FPE_NWFPE
2249 bool "NWFPE math emulation"
593c252a 2250 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
1da177e4
LT
2251 ---help---
2252 Say Y to include the NWFPE floating point emulator in the kernel.
2253 This is necessary to run most binaries. Linux does not currently
2254 support floating point hardware so you need to say Y here even if
2255 your machine has an FPA or floating point co-processor podule.
2256
2257 You may say N here if you are going to load the Acorn FPEmulator
2258 early in the bootup.
2259
2260config FPE_NWFPE_XP
2261 bool "Support extended precision"
bedf142b 2262 depends on FPE_NWFPE
1da177e4
LT
2263 help
2264 Say Y to include 80-bit support in the kernel floating-point
2265 emulator. Otherwise, only 32 and 64-bit support is compiled in.
2266 Note that gcc does not generate 80-bit operations by default,
2267 so in most cases this option only enlarges the size of the
2268 floating point emulator without any good reason.
2269
2270 You almost surely want to say N here.
2271
2272config FPE_FASTFPE
2273 bool "FastFPE math emulation (EXPERIMENTAL)"
d6f94fa0 2274 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
1da177e4
LT
2275 ---help---
2276 Say Y here to include the FAST floating point emulator in the kernel.
2277 This is an experimental much faster emulator which now also has full
2278 precision for the mantissa. It does not support any exceptions.
2279 It is very simple, and approximately 3-6 times faster than NWFPE.
2280
2281 It should be sufficient for most programs. It may be not suitable
2282 for scientific calculations, but you have to check this for yourself.
2283 If you do not feel you need a faster FP emulation you should better
2284 choose NWFPE.
2285
2286config VFP
2287 bool "VFP-format floating point maths"
e399b1a4 2288 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
1da177e4
LT
2289 help
2290 Say Y to include VFP support code in the kernel. This is needed
2291 if your hardware includes a VFP unit.
2292
2293 Please see <file:Documentation/arm/VFP/release-notes.txt> for
2294 release notes and additional status information.
2295
2296 Say N if your target does not have VFP hardware.
2297
25ebee02
CM
2298config VFPv3
2299 bool
2300 depends on VFP
2301 default y if CPU_V7
2302
b5872db4
CM
2303config NEON
2304 bool "Advanced SIMD (NEON) Extension support"
2305 depends on VFPv3 && CPU_V7
2306 help
2307 Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2308 Extension.
2309
1da177e4
LT
2310endmenu
2311
2312menu "Userspace binary formats"
2313
2314source "fs/Kconfig.binfmt"
2315
2316config ARTHUR
2317 tristate "RISC OS personality"
704bdda0 2318 depends on !AEABI
1da177e4
LT
2319 help
2320 Say Y here to include the kernel code necessary if you want to run
2321 Acorn RISC OS/Arthur binaries under Linux. This code is still very
2322 experimental; if this sounds frightening, say N and sleep in peace.
2323 You can also say M here to compile this support as a module (which
2324 will be called arthur).
2325
2326endmenu
2327
2328menu "Power management options"
2329
eceab4ac 2330source "kernel/power/Kconfig"
1da177e4 2331
f4cb5700 2332config ARCH_SUSPEND_POSSIBLE
4b1082ca 2333 depends on !ARCH_S5PC100
6a786182 2334 depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \
3f5d0819 2335 CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
f4cb5700
JB
2336 def_bool y
2337
15e0d9e3
AB
2338config ARM_CPU_SUSPEND
2339 def_bool PM_SLEEP
2340
1da177e4
LT
2341endmenu
2342
d5950b43
SR
2343source "net/Kconfig"
2344
ac25150f 2345source "drivers/Kconfig"
1da177e4
LT
2346
2347source "fs/Kconfig"
2348
1da177e4
LT
2349source "arch/arm/Kconfig.debug"
2350
2351source "security/Kconfig"
2352
2353source "crypto/Kconfig"
2354
2355source "lib/Kconfig"
749cf76c
CD
2356
2357source "arch/arm/kvm/Kconfig"
This page took 1.082195 seconds and 5 git commands to generate.