ARM: clps711x: remove unneeded include of mach/io.h
[deliverable/linux.git] / arch / arm / Kconfig
CommitLineData
1da177e4
LT
1config ARM
2 bool
3 default y
e17c6d56 4 select HAVE_AOUT
24056f52 5 select HAVE_DMA_API_DEBUG
d0ee9f40 6 select HAVE_IDE if PCI || ISA || PCMCIA
2778f620 7 select HAVE_MEMBLOCK
12b824fb 8 select RTC_LIB
75e7153a 9 select SYS_SUPPORTS_APM_EMULATION
a41297a0 10 select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI)
fe166148 11 select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
5cbad0eb 12 select HAVE_ARCH_KGDB
856bc356 13 select HAVE_KPROBES if !XIP_KERNEL
9edddaa2 14 select HAVE_KRETPROBES if (HAVE_KPROBES)
606576ce 15 select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
80be7a7f
RV
16 select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
17 select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
0e341af8 18 select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
e39f5602 19 select ARCH_BINFMT_ELF_RANDOMIZE_PIE
1fe53268 20 select HAVE_GENERIC_DMA_COHERENT
e7db7b42
AT
21 select HAVE_KERNEL_GZIP
22 select HAVE_KERNEL_LZO
6e8699f7 23 select HAVE_KERNEL_LZMA
e360adbe 24 select HAVE_IRQ_WORK
7ada189f
JI
25 select HAVE_PERF_EVENTS
26 select PERF_USE_VMALLOC
e513f8bf 27 select HAVE_REGS_AND_STACK_ACCESS_API
e399b1a4 28 select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
ed60453f 29 select HAVE_C_RECORDMCOUNT
e2a93ecc
LB
30 select HAVE_GENERIC_HARDIRQS
31 select HAVE_SPARSE_IRQ
25a5662a 32 select GENERIC_IRQ_SHOW
1fb90263 33 select CPU_PM if (SUSPEND || CPU_IDLE)
e5bfb72c 34 select GENERIC_PCI_IOMAP
1da177e4
LT
35 help
36 The ARM series is a line of low-power-consumption RISC chip designs
f6c8965a 37 licensed by ARM Ltd and targeted at embedded applications and
1da177e4 38 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
f6c8965a 39 manufactured, but legacy ARM-based PC hardware remains popular in
1da177e4
LT
40 Europe. There is an ARM Linux project with a web page at
41 <http://www.arm.linux.org.uk/>.
42
74facffe
RK
43config ARM_HAS_SG_CHAIN
44 bool
45
1a189b97
RK
46config HAVE_PWM
47 bool
48
0b05da72
HUK
49config MIGHT_HAVE_PCI
50 bool
51
75e7153a
RB
52config SYS_SUPPORTS_APM_EMULATION
53 bool
54
112f38a4
RK
55config HAVE_SCHED_CLOCK
56 bool
57
0a938b97
DB
58config GENERIC_GPIO
59 bool
0a938b97 60
5cfc8ee0
JS
61config ARCH_USES_GETTIMEOFFSET
62 bool
63 default n
746140c7 64
0567a0c0
KH
65config GENERIC_CLOCKEVENTS
66 bool
0567a0c0 67
a8655e83
CM
68config GENERIC_CLOCKEVENTS_BROADCAST
69 bool
70 depends on GENERIC_CLOCKEVENTS
5388a6b2 71 default y if SMP
a8655e83 72
bf9dd360
RH
73config KTIME_SCALAR
74 bool
75 default y
76
bc581770
LW
77config HAVE_TCM
78 bool
79 select GENERIC_ALLOCATOR
80
e119bfff
RK
81config HAVE_PROC_CPU
82 bool
83
5ea81769
AV
84config NO_IOPORT
85 bool
5ea81769 86
1da177e4
LT
87config EISA
88 bool
89 ---help---
90 The Extended Industry Standard Architecture (EISA) bus was
91 developed as an open alternative to the IBM MicroChannel bus.
92
93 The EISA bus provided some of the features of the IBM MicroChannel
94 bus while maintaining backward compatibility with cards made for
95 the older ISA bus. The EISA bus saw limited use between 1988 and
96 1995 when it was made obsolete by the PCI bus.
97
98 Say Y here if you are building a kernel for an EISA-based machine.
99
100 Otherwise, say N.
101
102config SBUS
103 bool
104
105config MCA
106 bool
107 help
108 MicroChannel Architecture is found in some IBM PS/2 machines and
109 laptops. It is a bus system similar to PCI or ISA. See
110 <file:Documentation/mca.txt> (and especially the web page given
111 there) before attempting to build an MCA bus kernel.
112
f16fb1ec
RK
113config STACKTRACE_SUPPORT
114 bool
115 default y
116
f76e9154
NP
117config HAVE_LATENCYTOP_SUPPORT
118 bool
119 depends on !SMP
120 default y
121
f16fb1ec
RK
122config LOCKDEP_SUPPORT
123 bool
124 default y
125
7ad1bcb2
RK
126config TRACE_IRQFLAGS_SUPPORT
127 bool
128 default y
129
4a2581a0
TG
130config HARDIRQS_SW_RESEND
131 bool
132 default y
133
134config GENERIC_IRQ_PROBE
135 bool
136 default y
137
95c354fe
NP
138config GENERIC_LOCKBREAK
139 bool
140 default y
141 depends on SMP && PREEMPT
142
1da177e4
LT
143config RWSEM_GENERIC_SPINLOCK
144 bool
145 default y
146
147config RWSEM_XCHGADD_ALGORITHM
148 bool
149
f0d1b0b3
DH
150config ARCH_HAS_ILOG2_U32
151 bool
f0d1b0b3
DH
152
153config ARCH_HAS_ILOG2_U64
154 bool
f0d1b0b3 155
89c52ed4
BD
156config ARCH_HAS_CPUFREQ
157 bool
158 help
159 Internal node to signify that the ARCH has CPUFREQ support
160 and that the relevant menu configurations are displayed for
161 it.
162
c7b0aff4
KH
163config ARCH_HAS_CPU_IDLE_WAIT
164 def_bool y
165
b89c3b16
AM
166config GENERIC_HWEIGHT
167 bool
168 default y
169
1da177e4
LT
170config GENERIC_CALIBRATE_DELAY
171 bool
172 default y
173
a08b6b79
Z
174config ARCH_MAY_HAVE_PC_FDC
175 bool
176
5ac6da66
CL
177config ZONE_DMA
178 bool
5ac6da66 179
ccd7ab7f
FT
180config NEED_DMA_MAP_STATE
181 def_bool y
182
1da177e4
LT
183config GENERIC_ISA_DMA
184 bool
185
1da177e4
LT
186config FIQ
187 bool
188
13a5045d
RH
189config NEED_RET_TO_USER
190 bool
191
034d2f5a
AV
192config ARCH_MTD_XIP
193 bool
194
c760fc19
HC
195config VECTORS_BASE
196 hex
6afd6fae 197 default 0xffff0000 if MMU || CPU_HIGH_VECTOR
c760fc19
HC
198 default DRAM_BASE if REMAP_VECTORS_TO_RAM
199 default 0x00000000
200 help
201 The base address of exception vectors.
202
dc21af99 203config ARM_PATCH_PHYS_VIRT
c1becedc
RK
204 bool "Patch physical to virtual translations at runtime" if EMBEDDED
205 default y
b511d75d 206 depends on !XIP_KERNEL && MMU
dc21af99
RK
207 depends on !ARCH_REALVIEW || !SPARSEMEM
208 help
111e9a5c
RK
209 Patch phys-to-virt and virt-to-phys translation functions at
210 boot and module load time according to the position of the
211 kernel in system memory.
dc21af99 212
111e9a5c 213 This can only be used with non-XIP MMU kernels where the base
daece596 214 of physical memory is at a 16MB boundary.
dc21af99 215
c1becedc
RK
216 Only disable this option if you know that you do not require
217 this feature (eg, building a kernel for a single machine) and
218 you need to shrink the kernel to the minimal size.
dc21af99 219
0cdc8b92 220config NEED_MACH_MEMORY_H
1b9f95f8
NP
221 bool
222 help
0cdc8b92
NP
223 Select this when mach/memory.h is required to provide special
224 definitions for this platform. The need for mach/memory.h should
225 be avoided when possible.
dc21af99 226
1b9f95f8 227config PHYS_OFFSET
974c0724 228 hex "Physical address of main memory" if MMU
0cdc8b92 229 depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
974c0724 230 default DRAM_BASE if !MMU
111e9a5c 231 help
1b9f95f8
NP
232 Please provide the physical address corresponding to the
233 location of main memory in your system.
cada3c08 234
87e040b6
SG
235config GENERIC_BUG
236 def_bool y
237 depends on BUG
238
1da177e4
LT
239source "init/Kconfig"
240
dc52ddc0
MH
241source "kernel/Kconfig.freezer"
242
1da177e4
LT
243menu "System Type"
244
3c427975
HC
245config MMU
246 bool "MMU-based Paged Memory Management Support"
247 default y
248 help
249 Select if you want MMU-based virtualised addressing space
250 support by paged memory management. If unsure, say 'Y'.
251
ccf50e23
RK
252#
253# The "ARM system type" choice list is ordered alphabetically by option
254# text. Please add new entries in the option alphabetic order.
255#
1da177e4
LT
256choice
257 prompt "ARM system type"
6a0e2430 258 default ARCH_VERSATILE
1da177e4 259
4af6fee1
DS
260config ARCH_INTEGRATOR
261 bool "ARM Ltd. Integrator family"
262 select ARM_AMBA
89c52ed4 263 select ARCH_HAS_CPUFREQ
6d803ba7 264 select CLKDEV_LOOKUP
aa3831cf 265 select HAVE_MACH_CLKDEV
9904f793 266 select HAVE_TCM
c5a0adb5 267 select ICST
13edd86d 268 select GENERIC_CLOCKEVENTS
f4b8b319 269 select PLAT_VERSATILE
c41b16f8 270 select PLAT_VERSATILE_FPGA_IRQ
0cdc8b92 271 select NEED_MACH_MEMORY_H
4af6fee1
DS
272 help
273 Support for ARM's Integrator platform.
274
275config ARCH_REALVIEW
276 bool "ARM Ltd. RealView family"
277 select ARM_AMBA
6d803ba7 278 select CLKDEV_LOOKUP
aa3831cf 279 select HAVE_MACH_CLKDEV
c5a0adb5 280 select ICST
ae30ceac 281 select GENERIC_CLOCKEVENTS
eb7fffa3 282 select ARCH_WANT_OPTIONAL_GPIOLIB
f4b8b319 283 select PLAT_VERSATILE
3cb5ee49 284 select PLAT_VERSATILE_CLCD
e3887714 285 select ARM_TIMER_SP804
b56ba8aa 286 select GPIO_PL061 if GPIOLIB
0cdc8b92 287 select NEED_MACH_MEMORY_H
4af6fee1
DS
288 help
289 This enables support for ARM Ltd RealView boards.
290
291config ARCH_VERSATILE
292 bool "ARM Ltd. Versatile family"
293 select ARM_AMBA
294 select ARM_VIC
6d803ba7 295 select CLKDEV_LOOKUP
aa3831cf 296 select HAVE_MACH_CLKDEV
c5a0adb5 297 select ICST
89df1272 298 select GENERIC_CLOCKEVENTS
bbeddc43 299 select ARCH_WANT_OPTIONAL_GPIOLIB
f4b8b319 300 select PLAT_VERSATILE
3414ba8c 301 select PLAT_VERSATILE_CLCD
c41b16f8 302 select PLAT_VERSATILE_FPGA_IRQ
e3887714 303 select ARM_TIMER_SP804
4af6fee1
DS
304 help
305 This enables support for ARM Ltd Versatile board.
306
ceade897
RK
307config ARCH_VEXPRESS
308 bool "ARM Ltd. Versatile Express family"
309 select ARCH_WANT_OPTIONAL_GPIOLIB
310 select ARM_AMBA
311 select ARM_TIMER_SP804
6d803ba7 312 select CLKDEV_LOOKUP
aa3831cf 313 select HAVE_MACH_CLKDEV
ceade897 314 select GENERIC_CLOCKEVENTS
ceade897 315 select HAVE_CLK
95c34f83 316 select HAVE_PATA_PLATFORM
ceade897
RK
317 select ICST
318 select PLAT_VERSATILE
0fb44b91 319 select PLAT_VERSATILE_CLCD
ceade897
RK
320 help
321 This enables support for the ARM Ltd Versatile Express boards.
322
8fc5ffa0
AV
323config ARCH_AT91
324 bool "Atmel AT91"
f373e8c0 325 select ARCH_REQUIRE_GPIOLIB
93686ae8 326 select HAVE_CLK
bd602995 327 select CLKDEV_LOOKUP
4af6fee1 328 help
2b3b3516 329 This enables support for systems based on the Atmel AT91RM9200,
9918ceaf 330 AT91SAM9 processors.
4af6fee1 331
ccf50e23
RK
332config ARCH_BCMRING
333 bool "Broadcom BCMRING"
334 depends on MMU
335 select CPU_V6
336 select ARM_AMBA
82d63734 337 select ARM_TIMER_SP804
6d803ba7 338 select CLKDEV_LOOKUP
ccf50e23
RK
339 select GENERIC_CLOCKEVENTS
340 select ARCH_WANT_OPTIONAL_GPIOLIB
341 help
342 Support for Broadcom's BCMRing platform.
343
220e6cf7
RH
344config ARCH_HIGHBANK
345 bool "Calxeda Highbank-based"
346 select ARCH_WANT_OPTIONAL_GPIOLIB
347 select ARM_AMBA
348 select ARM_GIC
349 select ARM_TIMER_SP804
22d80379 350 select CACHE_L2X0
220e6cf7
RH
351 select CLKDEV_LOOKUP
352 select CPU_V7
353 select GENERIC_CLOCKEVENTS
354 select HAVE_ARM_SCU
3b55658a 355 select HAVE_SMP
220e6cf7
RH
356 select USE_OF
357 help
358 Support for the Calxeda Highbank SoC based boards.
359
1da177e4 360config ARCH_CLPS711X
4af6fee1 361 bool "Cirrus Logic CLPS711x/EP721x-based"
c750815e 362 select CPU_ARM720T
5cfc8ee0 363 select ARCH_USES_GETTIMEOFFSET
0cdc8b92 364 select NEED_MACH_MEMORY_H
f999b8bd
MM
365 help
366 Support for Cirrus Logic 711x/721x based boards.
1da177e4 367
d94f944e
AV
368config ARCH_CNS3XXX
369 bool "Cavium Networks CNS3XXX family"
00d2711d 370 select CPU_V6K
d94f944e
AV
371 select GENERIC_CLOCKEVENTS
372 select ARM_GIC
ce5ea9f3 373 select MIGHT_HAVE_CACHE_L2X0
0b05da72 374 select MIGHT_HAVE_PCI
5f32f7a0 375 select PCI_DOMAINS if PCI
d94f944e
AV
376 help
377 Support for Cavium Networks CNS3XXX platform.
378
788c9700
RK
379config ARCH_GEMINI
380 bool "Cortina Systems Gemini"
381 select CPU_FA526
788c9700 382 select ARCH_REQUIRE_GPIOLIB
5cfc8ee0 383 select ARCH_USES_GETTIMEOFFSET
788c9700
RK
384 help
385 Support for the Cortina Systems Gemini family SoCs
386
3a6cb8ce
AB
387config ARCH_PRIMA2
388 bool "CSR SiRFSoC PRIMA2 ARM Cortex A9 Platform"
389 select CPU_V7
3a6cb8ce
AB
390 select NO_IOPORT
391 select GENERIC_CLOCKEVENTS
392 select CLKDEV_LOOKUP
393 select GENERIC_IRQ_CHIP
ce5ea9f3 394 select MIGHT_HAVE_CACHE_L2X0
3a6cb8ce
AB
395 select USE_OF
396 select ZONE_DMA
397 help
398 Support for CSR SiRFSoC ARM Cortex A9 Platform
399
1da177e4
LT
400config ARCH_EBSA110
401 bool "EBSA-110"
c750815e 402 select CPU_SA110
f7e68bbf 403 select ISA
c5eb2a2b 404 select NO_IOPORT
5cfc8ee0 405 select ARCH_USES_GETTIMEOFFSET
0cdc8b92 406 select NEED_MACH_MEMORY_H
1da177e4
LT
407 help
408 This is an evaluation board for the StrongARM processor available
f6c8965a 409 from Digital. It has limited hardware on-board, including an
1da177e4
LT
410 Ethernet interface, two PCMCIA sockets, two serial ports and a
411 parallel port.
412
e7736d47
LB
413config ARCH_EP93XX
414 bool "EP93xx-based"
c750815e 415 select CPU_ARM920T
e7736d47
LB
416 select ARM_AMBA
417 select ARM_VIC
6d803ba7 418 select CLKDEV_LOOKUP
7444a72e 419 select ARCH_REQUIRE_GPIOLIB
eb33575c 420 select ARCH_HAS_HOLES_MEMORYMODEL
5cfc8ee0 421 select ARCH_USES_GETTIMEOFFSET
5725aeae 422 select NEED_MACH_MEMORY_H
e7736d47
LB
423 help
424 This enables support for the Cirrus EP93xx series of CPUs.
425
1da177e4
LT
426config ARCH_FOOTBRIDGE
427 bool "FootBridge"
c750815e 428 select CPU_SA110
1da177e4 429 select FOOTBRIDGE
4e8d7637 430 select GENERIC_CLOCKEVENTS
d0ee9f40 431 select HAVE_IDE
0cdc8b92 432 select NEED_MACH_MEMORY_H
f999b8bd
MM
433 help
434 Support for systems based on the DC21285 companion chip
435 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
1da177e4 436
788c9700
RK
437config ARCH_MXC
438 bool "Freescale MXC/iMX-based"
788c9700 439 select GENERIC_CLOCKEVENTS
788c9700 440 select ARCH_REQUIRE_GPIOLIB
6d803ba7 441 select CLKDEV_LOOKUP
234b6ced 442 select CLKSRC_MMIO
8b6c44f1 443 select GENERIC_IRQ_CHIP
c124befc 444 select HAVE_SCHED_CLOCK
ffa2ea3f 445 select MULTI_IRQ_HANDLER
788c9700
RK
446 help
447 Support for Freescale MXC/iMX-based family of processors
448
1d3f33d5
SG
449config ARCH_MXS
450 bool "Freescale MXS-based"
451 select GENERIC_CLOCKEVENTS
452 select ARCH_REQUIRE_GPIOLIB
b9214b97 453 select CLKDEV_LOOKUP
5c61ddcf 454 select CLKSRC_MMIO
6abda3e1 455 select HAVE_CLK_PREPARE
1d3f33d5
SG
456 help
457 Support for Freescale MXS-based family of processors
458
4af6fee1
DS
459config ARCH_NETX
460 bool "Hilscher NetX based"
234b6ced 461 select CLKSRC_MMIO
c750815e 462 select CPU_ARM926T
4af6fee1 463 select ARM_VIC
2fcfe6b8 464 select GENERIC_CLOCKEVENTS
f999b8bd 465 help
4af6fee1
DS
466 This enables support for systems based on the Hilscher NetX Soc
467
468config ARCH_H720X
469 bool "Hynix HMS720x-based"
c750815e 470 select CPU_ARM720T
4af6fee1 471 select ISA_DMA_API
5cfc8ee0 472 select ARCH_USES_GETTIMEOFFSET
4af6fee1
DS
473 help
474 This enables support for systems based on the Hynix HMS720x
475
3b938be6
RK
476config ARCH_IOP13XX
477 bool "IOP13xx-based"
478 depends on MMU
c750815e 479 select CPU_XSC3
3b938be6
RK
480 select PLAT_IOP
481 select PCI
482 select ARCH_SUPPORTS_MSI
8d5796d2 483 select VMSPLIT_1G
0cdc8b92 484 select NEED_MACH_MEMORY_H
13a5045d 485 select NEED_RET_TO_USER
3b938be6
RK
486 help
487 Support for Intel's IOP13XX (XScale) family of processors.
488
3f7e5815
LB
489config ARCH_IOP32X
490 bool "IOP32x-based"
a4f7e763 491 depends on MMU
c750815e 492 select CPU_XSCALE
13a5045d 493 select NEED_RET_TO_USER
7ae1f7ec 494 select PLAT_IOP
f7e68bbf 495 select PCI
bb2b180c 496 select ARCH_REQUIRE_GPIOLIB
f999b8bd 497 help
3f7e5815
LB
498 Support for Intel's 80219 and IOP32X (XScale) family of
499 processors.
500
501config ARCH_IOP33X
502 bool "IOP33x-based"
503 depends on MMU
c750815e 504 select CPU_XSCALE
13a5045d 505 select NEED_RET_TO_USER
7ae1f7ec 506 select PLAT_IOP
3f7e5815 507 select PCI
bb2b180c 508 select ARCH_REQUIRE_GPIOLIB
3f7e5815
LB
509 help
510 Support for Intel's IOP33X (XScale) family of processors.
1da177e4 511
3b938be6
RK
512config ARCH_IXP23XX
513 bool "IXP23XX-based"
a4f7e763 514 depends on MMU
c750815e 515 select CPU_XSC3
3b938be6 516 select PCI
5cfc8ee0 517 select ARCH_USES_GETTIMEOFFSET
0cdc8b92 518 select NEED_MACH_MEMORY_H
f999b8bd 519 help
3b938be6 520 Support for Intel's IXP23xx (XScale) family of processors.
1da177e4
LT
521
522config ARCH_IXP2000
523 bool "IXP2400/2800-based"
a4f7e763 524 depends on MMU
c750815e 525 select CPU_XSCALE
f7e68bbf 526 select PCI
5cfc8ee0 527 select ARCH_USES_GETTIMEOFFSET
0cdc8b92 528 select NEED_MACH_MEMORY_H
f999b8bd
MM
529 help
530 Support for Intel's IXP2400/2800 (XScale) family of processors.
1da177e4 531
3b938be6
RK
532config ARCH_IXP4XX
533 bool "IXP4xx-based"
a4f7e763 534 depends on MMU
234b6ced 535 select CLKSRC_MMIO
c750815e 536 select CPU_XSCALE
8858e9af 537 select GENERIC_GPIO
3b938be6 538 select GENERIC_CLOCKEVENTS
5b0d495c 539 select HAVE_SCHED_CLOCK
0b05da72 540 select MIGHT_HAVE_PCI
485bdde7 541 select DMABOUNCE if PCI
c4713074 542 help
3b938be6 543 Support for Intel's IXP4XX (XScale) family of processors.
c4713074 544
edabd38e
SB
545config ARCH_DOVE
546 bool "Marvell Dove"
7b769bb3 547 select CPU_V7
edabd38e 548 select PCI
edabd38e 549 select ARCH_REQUIRE_GPIOLIB
edabd38e
SB
550 select GENERIC_CLOCKEVENTS
551 select PLAT_ORION
552 help
553 Support for the Marvell Dove SoC 88AP510
554
651c74c7
SB
555config ARCH_KIRKWOOD
556 bool "Marvell Kirkwood"
c750815e 557 select CPU_FEROCEON
651c74c7 558 select PCI
a8865655 559 select ARCH_REQUIRE_GPIOLIB
651c74c7
SB
560 select GENERIC_CLOCKEVENTS
561 select PLAT_ORION
562 help
563 Support for the following Marvell Kirkwood series SoCs:
564 88F6180, 88F6192 and 88F6281.
565
40805949
KW
566config ARCH_LPC32XX
567 bool "NXP LPC32XX"
234b6ced 568 select CLKSRC_MMIO
40805949
KW
569 select CPU_ARM926T
570 select ARCH_REQUIRE_GPIOLIB
571 select HAVE_IDE
572 select ARM_AMBA
573 select USB_ARCH_HAS_OHCI
6d803ba7 574 select CLKDEV_LOOKUP
40805949
KW
575 select GENERIC_CLOCKEVENTS
576 help
577 Support for the NXP LPC32XX family of processors
578
794d15b2
SS
579config ARCH_MV78XX0
580 bool "Marvell MV78xx0"
c750815e 581 select CPU_FEROCEON
794d15b2 582 select PCI
a8865655 583 select ARCH_REQUIRE_GPIOLIB
794d15b2
SS
584 select GENERIC_CLOCKEVENTS
585 select PLAT_ORION
586 help
587 Support for the following Marvell MV78xx0 series SoCs:
588 MV781x0, MV782x0.
589
9dd0b194 590config ARCH_ORION5X
585cf175
TP
591 bool "Marvell Orion"
592 depends on MMU
c750815e 593 select CPU_FEROCEON
038ee083 594 select PCI
a8865655 595 select ARCH_REQUIRE_GPIOLIB
51cbff1d 596 select GENERIC_CLOCKEVENTS
69b02f6a 597 select PLAT_ORION
585cf175 598 help
9dd0b194 599 Support for the following Marvell Orion 5x series SoCs:
d2b2a6bb 600 Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
d323ade1 601 Orion-2 (5281), Orion-1-90 (6183).
585cf175 602
788c9700 603config ARCH_MMP
2f7e8fae 604 bool "Marvell PXA168/910/MMP2"
788c9700 605 depends on MMU
788c9700 606 select ARCH_REQUIRE_GPIOLIB
6d803ba7 607 select CLKDEV_LOOKUP
788c9700 608 select GENERIC_CLOCKEVENTS
157d2644 609 select GPIO_PXA
28bb7bc6 610 select HAVE_SCHED_CLOCK
788c9700
RK
611 select TICK_ONESHOT
612 select PLAT_PXA
0bd86961 613 select SPARSE_IRQ
3c7241bd 614 select GENERIC_ALLOCATOR
788c9700 615 help
2f7e8fae 616 Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
788c9700
RK
617
618config ARCH_KS8695
619 bool "Micrel/Kendin KS8695"
620 select CPU_ARM922T
98830bc9 621 select ARCH_REQUIRE_GPIOLIB
5cfc8ee0 622 select ARCH_USES_GETTIMEOFFSET
0cdc8b92 623 select NEED_MACH_MEMORY_H
788c9700
RK
624 help
625 Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
626 System-on-Chip devices.
627
788c9700
RK
628config ARCH_W90X900
629 bool "Nuvoton W90X900 CPU"
630 select CPU_ARM926T
c52d3d68 631 select ARCH_REQUIRE_GPIOLIB
6d803ba7 632 select CLKDEV_LOOKUP
6fa5d5f7 633 select CLKSRC_MMIO
58b5369e 634 select GENERIC_CLOCKEVENTS
788c9700 635 help
a8bc4ead 636 Support for Nuvoton (Winbond logic dept.) ARM9 processor,
637 At present, the w90x900 has been renamed nuc900, regarding
638 the ARM series product line, you can login the following
639 link address to know more.
640
641 <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
642 ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
788c9700 643
c5f80065
EG
644config ARCH_TEGRA
645 bool "NVIDIA Tegra"
4073723a 646 select CLKDEV_LOOKUP
234b6ced 647 select CLKSRC_MMIO
c5f80065
EG
648 select GENERIC_CLOCKEVENTS
649 select GENERIC_GPIO
650 select HAVE_CLK
e3f4c0ab 651 select HAVE_SCHED_CLOCK
3b55658a 652 select HAVE_SMP
ce5ea9f3 653 select MIGHT_HAVE_CACHE_L2X0
7056d423 654 select ARCH_HAS_CPUFREQ
c5f80065
EG
655 help
656 This enables support for NVIDIA Tegra based systems (Tegra APX,
657 Tegra 6xx and Tegra 2 series).
658
af75655c
JI
659config ARCH_PICOXCELL
660 bool "Picochip picoXcell"
661 select ARCH_REQUIRE_GPIOLIB
662 select ARM_PATCH_PHYS_VIRT
663 select ARM_VIC
664 select CPU_V6K
665 select DW_APB_TIMER
666 select GENERIC_CLOCKEVENTS
667 select GENERIC_GPIO
668 select HAVE_SCHED_CLOCK
669 select HAVE_TCM
670 select NO_IOPORT
98e27a5c 671 select SPARSE_IRQ
af75655c
JI
672 select USE_OF
673 help
674 This enables support for systems based on the Picochip picoXcell
675 family of Femtocell devices. The picoxcell support requires device tree
676 for all boards.
677
4af6fee1
DS
678config ARCH_PNX4008
679 bool "Philips Nexperia PNX4008 Mobile"
c750815e 680 select CPU_ARM926T
6d803ba7 681 select CLKDEV_LOOKUP
5cfc8ee0 682 select ARCH_USES_GETTIMEOFFSET
4af6fee1
DS
683 help
684 This enables support for Philips PNX4008 mobile platform.
685
1da177e4 686config ARCH_PXA
2c8086a5 687 bool "PXA2xx/PXA3xx-based"
a4f7e763 688 depends on MMU
034d2f5a 689 select ARCH_MTD_XIP
89c52ed4 690 select ARCH_HAS_CPUFREQ
6d803ba7 691 select CLKDEV_LOOKUP
234b6ced 692 select CLKSRC_MMIO
7444a72e 693 select ARCH_REQUIRE_GPIOLIB
981d0f39 694 select GENERIC_CLOCKEVENTS
157d2644 695 select GPIO_PXA
7ce83018 696 select HAVE_SCHED_CLOCK
a88264c2 697 select TICK_ONESHOT
bd5ce433 698 select PLAT_PXA
6ac6b817 699 select SPARSE_IRQ
4e234cc0 700 select AUTO_ZRELADDR
8a97ae2f 701 select MULTI_IRQ_HANDLER
15e0d9e3 702 select ARM_CPU_SUSPEND if PM
d0ee9f40 703 select HAVE_IDE
f999b8bd 704 help
2c8086a5 705 Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
1da177e4 706
788c9700
RK
707config ARCH_MSM
708 bool "Qualcomm MSM"
4b536b8d 709 select HAVE_CLK
49cbe786 710 select GENERIC_CLOCKEVENTS
923a081c 711 select ARCH_REQUIRE_GPIOLIB
bd32344a 712 select CLKDEV_LOOKUP
49cbe786 713 help
4b53eb4f
DW
714 Support for Qualcomm MSM/QSD based systems. This runs on the
715 apps processor of the MSM/QSD and depends on a shared memory
716 interface to the modem processor which runs the baseband
717 stack and controls some vital subsystems
718 (clock and power control, etc).
49cbe786 719
c793c1b0 720config ARCH_SHMOBILE
6d72ad35
PM
721 bool "Renesas SH-Mobile / R-Mobile"
722 select HAVE_CLK
5e93c6b4 723 select CLKDEV_LOOKUP
aa3831cf 724 select HAVE_MACH_CLKDEV
3b55658a 725 select HAVE_SMP
6d72ad35 726 select GENERIC_CLOCKEVENTS
ce5ea9f3 727 select MIGHT_HAVE_CACHE_L2X0
6d72ad35
PM
728 select NO_IOPORT
729 select SPARSE_IRQ
60f1435c 730 select MULTI_IRQ_HANDLER
e3e01091 731 select PM_GENERIC_DOMAINS if PM
0cdc8b92 732 select NEED_MACH_MEMORY_H
c793c1b0 733 help
6d72ad35 734 Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
c793c1b0 735
1da177e4
LT
736config ARCH_RPC
737 bool "RiscPC"
738 select ARCH_ACORN
739 select FIQ
740 select TIMER_ACORN
a08b6b79 741 select ARCH_MAY_HAVE_PC_FDC
341eb781 742 select HAVE_PATA_PLATFORM
065909b9 743 select ISA_DMA_API
5ea81769 744 select NO_IOPORT
07f841b7 745 select ARCH_SPARSEMEM_ENABLE
5cfc8ee0 746 select ARCH_USES_GETTIMEOFFSET
d0ee9f40 747 select HAVE_IDE
0cdc8b92 748 select NEED_MACH_MEMORY_H
1da177e4
LT
749 help
750 On the Acorn Risc-PC, Linux can support the internal IDE disk and
751 CD-ROM interface, serial and parallel port, and the floppy drive.
752
753config ARCH_SA1100
754 bool "SA1100-based"
234b6ced 755 select CLKSRC_MMIO
c750815e 756 select CPU_SA1100
f7e68bbf 757 select ISA
05944d74 758 select ARCH_SPARSEMEM_ENABLE
034d2f5a 759 select ARCH_MTD_XIP
89c52ed4 760 select ARCH_HAS_CPUFREQ
1937f5b9 761 select CPU_FREQ
3e238be2 762 select GENERIC_CLOCKEVENTS
8bd92669 763 select HAVE_CLK
5094b92f 764 select HAVE_SCHED_CLOCK
3e238be2 765 select TICK_ONESHOT
7444a72e 766 select ARCH_REQUIRE_GPIOLIB
d0ee9f40 767 select HAVE_IDE
0cdc8b92 768 select NEED_MACH_MEMORY_H
f999b8bd
MM
769 help
770 Support for StrongARM 11x0 based boards.
1da177e4
LT
771
772config ARCH_S3C2410
63b1f51b 773 bool "Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443, S3C2450"
0a938b97 774 select GENERIC_GPIO
9d56c02a 775 select ARCH_HAS_CPUFREQ
9483a578 776 select HAVE_CLK
e83626f2 777 select CLKDEV_LOOKUP
5cfc8ee0 778 select ARCH_USES_GETTIMEOFFSET
20676c15 779 select HAVE_S3C2410_I2C if I2C
1da177e4
LT
780 help
781 Samsung S3C2410X CPU based systems, such as the Simtec Electronics
782 BAST (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or
f6c8965a 783 the Samsung SMDK2410 development board (and derivatives).
1da177e4 784
63b1f51b 785 Note, the S3C2416 and the S3C2450 are so close that they even share
25985edc 786 the same SoC ID code. This means that there is no separate machine
63b1f51b
BD
787 directory (no arch/arm/mach-s3c2450) as the S3C2416 was first.
788
a08ab637
BD
789config ARCH_S3C64XX
790 bool "Samsung S3C64XX"
89f1fa08 791 select PLAT_SAMSUNG
89f0ce72 792 select CPU_V6
89f0ce72 793 select ARM_VIC
a08ab637 794 select HAVE_CLK
6700397a 795 select HAVE_TCM
226e85f4 796 select CLKDEV_LOOKUP
89f0ce72 797 select NO_IOPORT
5cfc8ee0 798 select ARCH_USES_GETTIMEOFFSET
89c52ed4 799 select ARCH_HAS_CPUFREQ
89f0ce72
BD
800 select ARCH_REQUIRE_GPIOLIB
801 select SAMSUNG_CLKSRC
802 select SAMSUNG_IRQ_VIC_TIMER
89f0ce72 803 select S3C_GPIO_TRACK
89f0ce72
BD
804 select S3C_DEV_NAND
805 select USB_ARCH_HAS_OHCI
806 select SAMSUNG_GPIOLIB_4BIT
20676c15 807 select HAVE_S3C2410_I2C if I2C
c39d8d55 808 select HAVE_S3C2410_WATCHDOG if WATCHDOG
a08ab637
BD
809 help
810 Samsung S3C64XX series based systems
811
49b7a491
KK
812config ARCH_S5P64X0
813 bool "Samsung S5P6440 S5P6450"
c4ffccdd
KK
814 select CPU_V6
815 select GENERIC_GPIO
816 select HAVE_CLK
d8b22d25 817 select CLKDEV_LOOKUP
0665ccc4 818 select CLKSRC_MMIO
c39d8d55 819 select HAVE_S3C2410_WATCHDOG if WATCHDOG
9e65bbf2
SK
820 select GENERIC_CLOCKEVENTS
821 select HAVE_SCHED_CLOCK
20676c15 822 select HAVE_S3C2410_I2C if I2C
754961a8 823 select HAVE_S3C_RTC if RTC_CLASS
c4ffccdd 824 help
49b7a491
KK
825 Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
826 SMDK6450.
c4ffccdd 827
acc84707
MS
828config ARCH_S5PC100
829 bool "Samsung S5PC100"
5a7652f2
BM
830 select GENERIC_GPIO
831 select HAVE_CLK
29e8eb0f 832 select CLKDEV_LOOKUP
5a7652f2 833 select CPU_V7
925c68cd 834 select ARCH_USES_GETTIMEOFFSET
20676c15 835 select HAVE_S3C2410_I2C if I2C
754961a8 836 select HAVE_S3C_RTC if RTC_CLASS
c39d8d55 837 select HAVE_S3C2410_WATCHDOG if WATCHDOG
5a7652f2 838 help
acc84707 839 Samsung S5PC100 series based systems
5a7652f2 840
170f4e42
KK
841config ARCH_S5PV210
842 bool "Samsung S5PV210/S5PC110"
843 select CPU_V7
eecb6a84 844 select ARCH_SPARSEMEM_ENABLE
0f75a96b 845 select ARCH_HAS_HOLES_MEMORYMODEL
170f4e42
KK
846 select GENERIC_GPIO
847 select HAVE_CLK
b2a9dd46 848 select CLKDEV_LOOKUP
0665ccc4 849 select CLKSRC_MMIO
d8144aea 850 select ARCH_HAS_CPUFREQ
9e65bbf2
SK
851 select GENERIC_CLOCKEVENTS
852 select HAVE_SCHED_CLOCK
20676c15 853 select HAVE_S3C2410_I2C if I2C
754961a8 854 select HAVE_S3C_RTC if RTC_CLASS
c39d8d55 855 select HAVE_S3C2410_WATCHDOG if WATCHDOG
0cdc8b92 856 select NEED_MACH_MEMORY_H
170f4e42
KK
857 help
858 Samsung S5PV210/S5PC110 series based systems
859
83014579
KK
860config ARCH_EXYNOS
861 bool "SAMSUNG EXYNOS"
cc0e72b8 862 select CPU_V7
f567fa6f 863 select ARCH_SPARSEMEM_ENABLE
0f75a96b 864 select ARCH_HAS_HOLES_MEMORYMODEL
cc0e72b8
CY
865 select GENERIC_GPIO
866 select HAVE_CLK
badc4f2d 867 select CLKDEV_LOOKUP
b333fb16 868 select ARCH_HAS_CPUFREQ
cc0e72b8 869 select GENERIC_CLOCKEVENTS
754961a8 870 select HAVE_S3C_RTC if RTC_CLASS
20676c15 871 select HAVE_S3C2410_I2C if I2C
c39d8d55 872 select HAVE_S3C2410_WATCHDOG if WATCHDOG
0cdc8b92 873 select NEED_MACH_MEMORY_H
cc0e72b8 874 help
83014579 875 Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
cc0e72b8 876
1da177e4
LT
877config ARCH_SHARK
878 bool "Shark"
c750815e 879 select CPU_SA110
f7e68bbf
RK
880 select ISA
881 select ISA_DMA
3bca103a 882 select ZONE_DMA
f7e68bbf 883 select PCI
5cfc8ee0 884 select ARCH_USES_GETTIMEOFFSET
0cdc8b92 885 select NEED_MACH_MEMORY_H
f999b8bd
MM
886 help
887 Support for the StrongARM based Digital DNARD machine, also known
888 as "Shark" (<http://www.shark-linux.de/shark.html>).
1da177e4 889
d98aac75
LW
890config ARCH_U300
891 bool "ST-Ericsson U300 Series"
892 depends on MMU
234b6ced 893 select CLKSRC_MMIO
d98aac75 894 select CPU_ARM926T
5c21b7ca 895 select HAVE_SCHED_CLOCK
bc581770 896 select HAVE_TCM
d98aac75 897 select ARM_AMBA
5485c1e0 898 select ARM_PATCH_PHYS_VIRT
d98aac75 899 select ARM_VIC
d98aac75 900 select GENERIC_CLOCKEVENTS
6d803ba7 901 select CLKDEV_LOOKUP
aa3831cf 902 select HAVE_MACH_CLKDEV
d98aac75 903 select GENERIC_GPIO
cc890cd7 904 select ARCH_REQUIRE_GPIOLIB
d98aac75
LW
905 help
906 Support for ST-Ericsson U300 series mobile platforms.
907
ccf50e23
RK
908config ARCH_U8500
909 bool "ST-Ericsson U8500 Series"
910 select CPU_V7
911 select ARM_AMBA
ccf50e23 912 select GENERIC_CLOCKEVENTS
6d803ba7 913 select CLKDEV_LOOKUP
94bdc0e2 914 select ARCH_REQUIRE_GPIOLIB
7c1a70e9 915 select ARCH_HAS_CPUFREQ
3b55658a 916 select HAVE_SMP
ce5ea9f3 917 select MIGHT_HAVE_CACHE_L2X0
ccf50e23
RK
918 help
919 Support for ST-Ericsson's Ux500 architecture
920
921config ARCH_NOMADIK
922 bool "STMicroelectronics Nomadik"
923 select ARM_AMBA
924 select ARM_VIC
925 select CPU_ARM926T
6d803ba7 926 select CLKDEV_LOOKUP
ccf50e23 927 select GENERIC_CLOCKEVENTS
ce5ea9f3 928 select MIGHT_HAVE_CACHE_L2X0
ccf50e23
RK
929 select ARCH_REQUIRE_GPIOLIB
930 help
931 Support for the Nomadik platform by ST-Ericsson
932
7c6337e2
KH
933config ARCH_DAVINCI
934 bool "TI DaVinci"
7c6337e2 935 select GENERIC_CLOCKEVENTS
dce1115b 936 select ARCH_REQUIRE_GPIOLIB
3bca103a 937 select ZONE_DMA
9232fcc9 938 select HAVE_IDE
6d803ba7 939 select CLKDEV_LOOKUP
20e9969b 940 select GENERIC_ALLOCATOR
dc7ad3b3 941 select GENERIC_IRQ_CHIP
ae88e05a 942 select ARCH_HAS_HOLES_MEMORYMODEL
7c6337e2
KH
943 help
944 Support for TI's DaVinci platform.
945
3b938be6
RK
946config ARCH_OMAP
947 bool "TI OMAP"
9483a578 948 select HAVE_CLK
7444a72e 949 select ARCH_REQUIRE_GPIOLIB
89c52ed4 950 select ARCH_HAS_CPUFREQ
354a183f 951 select CLKSRC_MMIO
06cad098 952 select GENERIC_CLOCKEVENTS
dc548fbb 953 select HAVE_SCHED_CLOCK
9af915da 954 select ARCH_HAS_HOLES_MEMORYMODEL
3b938be6 955 help
6e457bb0 956 Support for TI's OMAP platform (OMAP1/2/3/4).
3b938be6 957
cee37e50 958config PLAT_SPEAR
959 bool "ST SPEAr"
960 select ARM_AMBA
961 select ARCH_REQUIRE_GPIOLIB
6d803ba7 962 select CLKDEV_LOOKUP
d6e15d78 963 select CLKSRC_MMIO
cee37e50 964 select GENERIC_CLOCKEVENTS
cee37e50 965 select HAVE_CLK
966 help
967 Support for ST's SPEAr platform (SPEAr3xx, SPEAr6xx and SPEAr13xx).
968
21f47fbc
AC
969config ARCH_VT8500
970 bool "VIA/WonderMedia 85xx"
971 select CPU_ARM926T
972 select GENERIC_GPIO
973 select ARCH_HAS_CPUFREQ
974 select GENERIC_CLOCKEVENTS
975 select ARCH_REQUIRE_GPIOLIB
976 select HAVE_PWM
977 help
978 Support for VIA/WonderMedia VT8500/WM85xx System-on-Chip.
02c981c0 979
b85a3ef4
JL
980config ARCH_ZYNQ
981 bool "Xilinx Zynq ARM Cortex A9 Platform"
02c981c0 982 select CPU_V7
02c981c0
BD
983 select GENERIC_CLOCKEVENTS
984 select CLKDEV_LOOKUP
b85a3ef4
JL
985 select ARM_GIC
986 select ARM_AMBA
987 select ICST
ce5ea9f3 988 select MIGHT_HAVE_CACHE_L2X0
02c981c0 989 select USE_OF
02c981c0 990 help
b85a3ef4 991 Support for Xilinx Zynq ARM Cortex A9 Platform
1da177e4
LT
992endchoice
993
ccf50e23
RK
994#
995# This is sorted alphabetically by mach-* pathname. However, plat-*
996# Kconfigs may be included either alphabetically (according to the
997# plat- suffix) or along side the corresponding mach-* source.
998#
95b8f20f
RK
999source "arch/arm/mach-at91/Kconfig"
1000
1001source "arch/arm/mach-bcmring/Kconfig"
1002
1da177e4
LT
1003source "arch/arm/mach-clps711x/Kconfig"
1004
d94f944e
AV
1005source "arch/arm/mach-cns3xxx/Kconfig"
1006
95b8f20f
RK
1007source "arch/arm/mach-davinci/Kconfig"
1008
1009source "arch/arm/mach-dove/Kconfig"
1010
e7736d47
LB
1011source "arch/arm/mach-ep93xx/Kconfig"
1012
1da177e4
LT
1013source "arch/arm/mach-footbridge/Kconfig"
1014
59d3a193
PZ
1015source "arch/arm/mach-gemini/Kconfig"
1016
95b8f20f
RK
1017source "arch/arm/mach-h720x/Kconfig"
1018
1da177e4
LT
1019source "arch/arm/mach-integrator/Kconfig"
1020
3f7e5815
LB
1021source "arch/arm/mach-iop32x/Kconfig"
1022
1023source "arch/arm/mach-iop33x/Kconfig"
1da177e4 1024
285f5fa7
DW
1025source "arch/arm/mach-iop13xx/Kconfig"
1026
1da177e4
LT
1027source "arch/arm/mach-ixp4xx/Kconfig"
1028
1029source "arch/arm/mach-ixp2000/Kconfig"
1030
c4713074
LB
1031source "arch/arm/mach-ixp23xx/Kconfig"
1032
95b8f20f
RK
1033source "arch/arm/mach-kirkwood/Kconfig"
1034
1035source "arch/arm/mach-ks8695/Kconfig"
1036
40805949
KW
1037source "arch/arm/mach-lpc32xx/Kconfig"
1038
95b8f20f
RK
1039source "arch/arm/mach-msm/Kconfig"
1040
794d15b2
SS
1041source "arch/arm/mach-mv78xx0/Kconfig"
1042
95b8f20f 1043source "arch/arm/plat-mxc/Kconfig"
1da177e4 1044
1d3f33d5
SG
1045source "arch/arm/mach-mxs/Kconfig"
1046
95b8f20f 1047source "arch/arm/mach-netx/Kconfig"
49cbe786 1048
95b8f20f
RK
1049source "arch/arm/mach-nomadik/Kconfig"
1050source "arch/arm/plat-nomadik/Kconfig"
1051
d48af15e
TL
1052source "arch/arm/plat-omap/Kconfig"
1053
1054source "arch/arm/mach-omap1/Kconfig"
1da177e4 1055
1dbae815
TL
1056source "arch/arm/mach-omap2/Kconfig"
1057
9dd0b194 1058source "arch/arm/mach-orion5x/Kconfig"
585cf175 1059
95b8f20f
RK
1060source "arch/arm/mach-pxa/Kconfig"
1061source "arch/arm/plat-pxa/Kconfig"
585cf175 1062
95b8f20f
RK
1063source "arch/arm/mach-mmp/Kconfig"
1064
1065source "arch/arm/mach-realview/Kconfig"
1066
1067source "arch/arm/mach-sa1100/Kconfig"
edabd38e 1068
cf383678 1069source "arch/arm/plat-samsung/Kconfig"
a21765a7 1070source "arch/arm/plat-s3c24xx/Kconfig"
c4ffccdd 1071source "arch/arm/plat-s5p/Kconfig"
a21765a7 1072
cee37e50 1073source "arch/arm/plat-spear/Kconfig"
a21765a7
BD
1074
1075if ARCH_S3C2410
1da177e4 1076source "arch/arm/mach-s3c2410/Kconfig"
a21765a7 1077source "arch/arm/mach-s3c2412/Kconfig"
f1290a49 1078source "arch/arm/mach-s3c2416/Kconfig"
a21765a7 1079source "arch/arm/mach-s3c2440/Kconfig"
e4d06e39 1080source "arch/arm/mach-s3c2443/Kconfig"
a21765a7 1081endif
1da177e4 1082
a08ab637 1083if ARCH_S3C64XX
431107ea 1084source "arch/arm/mach-s3c64xx/Kconfig"
a08ab637
BD
1085endif
1086
49b7a491 1087source "arch/arm/mach-s5p64x0/Kconfig"
c4ffccdd 1088
5a7652f2 1089source "arch/arm/mach-s5pc100/Kconfig"
5a7652f2 1090
170f4e42
KK
1091source "arch/arm/mach-s5pv210/Kconfig"
1092
83014579 1093source "arch/arm/mach-exynos/Kconfig"
cc0e72b8 1094
882d01f9 1095source "arch/arm/mach-shmobile/Kconfig"
52c543f9 1096
c5f80065
EG
1097source "arch/arm/mach-tegra/Kconfig"
1098
95b8f20f 1099source "arch/arm/mach-u300/Kconfig"
1da177e4 1100
95b8f20f 1101source "arch/arm/mach-ux500/Kconfig"
1da177e4
LT
1102
1103source "arch/arm/mach-versatile/Kconfig"
1104
ceade897 1105source "arch/arm/mach-vexpress/Kconfig"
420c34e4 1106source "arch/arm/plat-versatile/Kconfig"
ceade897 1107
21f47fbc
AC
1108source "arch/arm/mach-vt8500/Kconfig"
1109
7ec80ddf 1110source "arch/arm/mach-w90x900/Kconfig"
1111
1da177e4
LT
1112# Definitions to make life easier
1113config ARCH_ACORN
1114 bool
1115
7ae1f7ec
LB
1116config PLAT_IOP
1117 bool
469d3044 1118 select GENERIC_CLOCKEVENTS
08f26b1e 1119 select HAVE_SCHED_CLOCK
7ae1f7ec 1120
69b02f6a
LB
1121config PLAT_ORION
1122 bool
bfe45e0b 1123 select CLKSRC_MMIO
dc7ad3b3 1124 select GENERIC_IRQ_CHIP
f06a1624 1125 select HAVE_SCHED_CLOCK
69b02f6a 1126
bd5ce433
EM
1127config PLAT_PXA
1128 bool
1129
f4b8b319
RK
1130config PLAT_VERSATILE
1131 bool
1132
e3887714
RK
1133config ARM_TIMER_SP804
1134 bool
bfe45e0b 1135 select CLKSRC_MMIO
e3887714 1136
1da177e4
LT
1137source arch/arm/mm/Kconfig
1138
958cab0f
RK
1139config ARM_NR_BANKS
1140 int
1141 default 16 if ARCH_EP93XX
1142 default 8
1143
afe4b25e
LB
1144config IWMMXT
1145 bool "Enable iWMMXt support"
ef6c8445
HZ
1146 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
1147 default y if PXA27x || PXA3xx || PXA95x || ARCH_MMP
afe4b25e
LB
1148 help
1149 Enable support for iWMMXt context switching at run time if
1150 running on a CPU that supports it.
1151
1da177e4
LT
1152config XSCALE_PMU
1153 bool
bfc994b5 1154 depends on CPU_XSCALE
1da177e4
LT
1155 default y
1156
0f4f0672 1157config CPU_HAS_PMU
e399b1a4 1158 depends on (CPU_V6 || CPU_V6K || CPU_V7 || XSCALE_PMU) && \
8954bb0d 1159 (!ARCH_OMAP3 || OMAP3_EMU)
0f4f0672
JI
1160 default y
1161 bool
1162
52108641 1163config MULTI_IRQ_HANDLER
1164 bool
1165 help
1166 Allow each machine to specify it's own IRQ handler at run time.
1167
3b93e7b0
HC
1168if !MMU
1169source "arch/arm/Kconfig-nommu"
1170endif
1171
9cba3ccc
CM
1172config ARM_ERRATA_411920
1173 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
e399b1a4 1174 depends on CPU_V6 || CPU_V6K
9cba3ccc
CM
1175 help
1176 Invalidation of the Instruction Cache operation can
1177 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
1178 It does not affect the MPCore. This option enables the ARM Ltd.
1179 recommended workaround.
1180
7ce236fc
CM
1181config ARM_ERRATA_430973
1182 bool "ARM errata: Stale prediction on replaced interworking branch"
1183 depends on CPU_V7
1184 help
1185 This option enables the workaround for the 430973 Cortex-A8
1186 (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
1187 interworking branch is replaced with another code sequence at the
1188 same virtual address, whether due to self-modifying code or virtual
1189 to physical address re-mapping, Cortex-A8 does not recover from the
1190 stale interworking branch prediction. This results in Cortex-A8
1191 executing the new code sequence in the incorrect ARM or Thumb state.
1192 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
1193 and also flushes the branch target cache at every context switch.
1194 Note that setting specific bits in the ACTLR register may not be
1195 available in non-secure mode.
1196
855c551f
CM
1197config ARM_ERRATA_458693
1198 bool "ARM errata: Processor deadlock when a false hazard is created"
1199 depends on CPU_V7
1200 help
1201 This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1202 erratum. For very specific sequences of memory operations, it is
1203 possible for a hazard condition intended for a cache line to instead
1204 be incorrectly associated with a different cache line. This false
1205 hazard might then cause a processor deadlock. The workaround enables
1206 the L1 caching of the NEON accesses and disables the PLD instruction
1207 in the ACTLR register. Note that setting specific bits in the ACTLR
1208 register may not be available in non-secure mode.
1209
0516e464
CM
1210config ARM_ERRATA_460075
1211 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
1212 depends on CPU_V7
1213 help
1214 This option enables the workaround for the 460075 Cortex-A8 (r2p0)
1215 erratum. Any asynchronous access to the L2 cache may encounter a
1216 situation in which recent store transactions to the L2 cache are lost
1217 and overwritten with stale memory contents from external memory. The
1218 workaround disables the write-allocate mode for the L2 cache via the
1219 ACTLR register. Note that setting specific bits in the ACTLR register
1220 may not be available in non-secure mode.
1221
9f05027c
WD
1222config ARM_ERRATA_742230
1223 bool "ARM errata: DMB operation may be faulty"
1224 depends on CPU_V7 && SMP
1225 help
1226 This option enables the workaround for the 742230 Cortex-A9
1227 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
1228 between two write operations may not ensure the correct visibility
1229 ordering of the two writes. This workaround sets a specific bit in
1230 the diagnostic register of the Cortex-A9 which causes the DMB
1231 instruction to behave as a DSB, ensuring the correct behaviour of
1232 the two writes.
1233
a672e99b
WD
1234config ARM_ERRATA_742231
1235 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1236 depends on CPU_V7 && SMP
1237 help
1238 This option enables the workaround for the 742231 Cortex-A9
1239 (r2p0..r2p2) erratum. Under certain conditions, specific to the
1240 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1241 accessing some data located in the same cache line, may get corrupted
1242 data due to bad handling of the address hazard when the line gets
1243 replaced from one of the CPUs at the same time as another CPU is
1244 accessing it. This workaround sets specific bits in the diagnostic
1245 register of the Cortex-A9 which reduces the linefill issuing
1246 capabilities of the processor.
1247
9e65582a 1248config PL310_ERRATA_588369
fa0ce403 1249 bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
2839e06c 1250 depends on CACHE_L2X0
9e65582a
SS
1251 help
1252 The PL310 L2 cache controller implements three types of Clean &
1253 Invalidate maintenance operations: by Physical Address
1254 (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
1255 They are architecturally defined to behave as the execution of a
1256 clean operation followed immediately by an invalidate operation,
1257 both performing to the same memory location. This functionality
1258 is not correctly implemented in PL310 as clean lines are not
2839e06c 1259 invalidated as a result of these operations.
cdf357f1
WD
1260
1261config ARM_ERRATA_720789
1262 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
e66dc745 1263 depends on CPU_V7
cdf357f1
WD
1264 help
1265 This option enables the workaround for the 720789 Cortex-A9 (prior to
1266 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1267 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1268 As a consequence of this erratum, some TLB entries which should be
1269 invalidated are not, resulting in an incoherency in the system page
1270 tables. The workaround changes the TLB flushing routines to invalidate
1271 entries regardless of the ASID.
475d92fc 1272
1f0090a1 1273config PL310_ERRATA_727915
fa0ce403 1274 bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
1f0090a1
RK
1275 depends on CACHE_L2X0
1276 help
1277 PL310 implements the Clean & Invalidate by Way L2 cache maintenance
1278 operation (offset 0x7FC). This operation runs in background so that
1279 PL310 can handle normal accesses while it is in progress. Under very
1280 rare circumstances, due to this erratum, write data can be lost when
1281 PL310 treats a cacheable write transaction during a Clean &
1282 Invalidate by Way operation.
1283
475d92fc
WD
1284config ARM_ERRATA_743622
1285 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1286 depends on CPU_V7
1287 help
1288 This option enables the workaround for the 743622 Cortex-A9
1289 (r2p0..r2p2) erratum. Under very rare conditions, a faulty
1290 optimisation in the Cortex-A9 Store Buffer may lead to data
1291 corruption. This workaround sets a specific bit in the diagnostic
1292 register of the Cortex-A9 which disables the Store Buffer
1293 optimisation, preventing the defect from occurring. This has no
1294 visible impact on the overall performance or power consumption of the
1295 processor.
1296
9a27c27c
WD
1297config ARM_ERRATA_751472
1298 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
ba90c516 1299 depends on CPU_V7
9a27c27c
WD
1300 help
1301 This option enables the workaround for the 751472 Cortex-A9 (prior
1302 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
1303 completion of a following broadcasted operation if the second
1304 operation is received by a CPU before the ICIALLUIS has completed,
1305 potentially leading to corrupted entries in the cache or TLB.
1306
fa0ce403
WD
1307config PL310_ERRATA_753970
1308 bool "PL310 errata: cache sync operation may be faulty"
885028e4
SK
1309 depends on CACHE_PL310
1310 help
1311 This option enables the workaround for the 753970 PL310 (r3p0) erratum.
1312
1313 Under some condition the effect of cache sync operation on
1314 the store buffer still remains when the operation completes.
1315 This means that the store buffer is always asked to drain and
1316 this prevents it from merging any further writes. The workaround
1317 is to replace the normal offset of cache sync operation (0x730)
1318 by another offset targeting an unmapped PL310 register 0x740.
1319 This has the same effect as the cache sync operation: store buffer
1320 drain and waiting for all buffers empty.
1321
fcbdc5fe
WD
1322config ARM_ERRATA_754322
1323 bool "ARM errata: possible faulty MMU translations following an ASID switch"
1324 depends on CPU_V7
1325 help
1326 This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1327 r3p*) erratum. A speculative memory access may cause a page table walk
1328 which starts prior to an ASID switch but completes afterwards. This
1329 can populate the micro-TLB with a stale entry which may be hit with
1330 the new ASID. This workaround places two dsb instructions in the mm
1331 switching code so that no page table walks can cross the ASID switch.
1332
5dab26af
WD
1333config ARM_ERRATA_754327
1334 bool "ARM errata: no automatic Store Buffer drain"
1335 depends on CPU_V7 && SMP
1336 help
1337 This option enables the workaround for the 754327 Cortex-A9 (prior to
1338 r2p0) erratum. The Store Buffer does not have any automatic draining
1339 mechanism and therefore a livelock may occur if an external agent
1340 continuously polls a memory location waiting to observe an update.
1341 This workaround defines cpu_relax() as smp_mb(), preventing correctly
1342 written polling loops from denying visibility of updates to memory.
1343
145e10e1
CM
1344config ARM_ERRATA_364296
1345 bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
1346 depends on CPU_V6 && !SMP
1347 help
1348 This options enables the workaround for the 364296 ARM1136
1349 r0p2 erratum (possible cache data corruption with
1350 hit-under-miss enabled). It sets the undocumented bit 31 in
1351 the auxiliary control register and the FI bit in the control
1352 register, thus disabling hit-under-miss without putting the
1353 processor into full low interrupt latency mode. ARM11MPCore
1354 is not affected.
1355
f630c1bd
WD
1356config ARM_ERRATA_764369
1357 bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1358 depends on CPU_V7 && SMP
1359 help
1360 This option enables the workaround for erratum 764369
1361 affecting Cortex-A9 MPCore with two or more processors (all
1362 current revisions). Under certain timing circumstances, a data
1363 cache line maintenance operation by MVA targeting an Inner
1364 Shareable memory region may fail to proceed up to either the
1365 Point of Coherency or to the Point of Unification of the
1366 system. This workaround adds a DSB instruction before the
1367 relevant cache maintenance functions and sets a specific bit
1368 in the diagnostic control register of the SCU.
1369
11ed0ba1
WD
1370config PL310_ERRATA_769419
1371 bool "PL310 errata: no automatic Store Buffer drain"
1372 depends on CACHE_L2X0
1373 help
1374 On revisions of the PL310 prior to r3p2, the Store Buffer does
1375 not automatically drain. This can cause normal, non-cacheable
1376 writes to be retained when the memory system is idle, leading
1377 to suboptimal I/O performance for drivers using coherent DMA.
1378 This option adds a write barrier to the cpu_idle loop so that,
1379 on systems with an outer cache, the store buffer is drained
1380 explicitly.
1381
1da177e4
LT
1382endmenu
1383
1384source "arch/arm/common/Kconfig"
1385
1da177e4
LT
1386menu "Bus support"
1387
1388config ARM_AMBA
1389 bool
1390
1391config ISA
1392 bool
1da177e4
LT
1393 help
1394 Find out whether you have ISA slots on your motherboard. ISA is the
1395 name of a bus system, i.e. the way the CPU talks to the other stuff
1396 inside your box. Other bus systems are PCI, EISA, MicroChannel
1397 (MCA) or VESA. ISA is an older system, now being displaced by PCI;
1398 newer boards don't support it. If you have ISA, say Y, otherwise N.
1399
065909b9 1400# Select ISA DMA controller support
1da177e4
LT
1401config ISA_DMA
1402 bool
065909b9 1403 select ISA_DMA_API
1da177e4 1404
065909b9 1405# Select ISA DMA interface
5cae841b
AV
1406config ISA_DMA_API
1407 bool
5cae841b 1408
1da177e4 1409config PCI
0b05da72 1410 bool "PCI support" if MIGHT_HAVE_PCI
1da177e4
LT
1411 help
1412 Find out whether you have a PCI motherboard. PCI is the name of a
1413 bus system, i.e. the way the CPU talks to the other stuff inside
1414 your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
1415 VESA. If you have PCI, say Y, otherwise N.
1416
52882173
AV
1417config PCI_DOMAINS
1418 bool
1419 depends on PCI
1420
b080ac8a
MRJ
1421config PCI_NANOENGINE
1422 bool "BSE nanoEngine PCI support"
1423 depends on SA1100_NANOENGINE
1424 help
1425 Enable PCI on the BSE nanoEngine board.
1426
36e23590
MW
1427config PCI_SYSCALL
1428 def_bool PCI
1429
1da177e4
LT
1430# Select the host bridge type
1431config PCI_HOST_VIA82C505
1432 bool
1433 depends on PCI && ARCH_SHARK
1434 default y
1435
a0113a99
MR
1436config PCI_HOST_ITE8152
1437 bool
1438 depends on PCI && MACH_ARMCORE
1439 default y
1440 select DMABOUNCE
1441
1da177e4
LT
1442source "drivers/pci/Kconfig"
1443
1444source "drivers/pcmcia/Kconfig"
1445
1446endmenu
1447
1448menu "Kernel Features"
1449
0567a0c0
KH
1450source "kernel/time/Kconfig"
1451
3b55658a
DM
1452config HAVE_SMP
1453 bool
1454 help
1455 This option should be selected by machines which have an SMP-
1456 capable CPU.
1457
1458 The only effect of this option is to make the SMP-related
1459 options available to the user for configuration.
1460
1da177e4 1461config SMP
bb2d8130 1462 bool "Symmetric Multi-Processing"
fbb4ddac 1463 depends on CPU_V6K || CPU_V7
bc28248e 1464 depends on GENERIC_CLOCKEVENTS
3b55658a 1465 depends on HAVE_SMP
9934ebb8 1466 depends on MMU
f6dd9fa5 1467 select USE_GENERIC_SMP_HELPERS
89c3dedf 1468 select HAVE_ARM_SCU if !ARCH_MSM_SCORPIONMP
1da177e4
LT
1469 help
1470 This enables support for systems with more than one CPU. If you have
1471 a system with only one CPU, like most personal computers, say N. If
1472 you have a system with more than one CPU, say Y.
1473
1474 If you say N here, the kernel will run on single and multiprocessor
1475 machines, but will use only one CPU of a multiprocessor machine. If
1476 you say Y here, the kernel will run on many, but not all, single
1477 processor machines. On a single processor machine, the kernel will
1478 run faster if you say N here.
1479
395cf969 1480 See also <file:Documentation/x86/i386/IO-APIC.txt>,
1da177e4 1481 <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
50a23e6e 1482 <http://tldp.org/HOWTO/SMP-HOWTO.html>.
1da177e4
LT
1483
1484 If you don't know what to do here, say N.
1485
f00ec48f
RK
1486config SMP_ON_UP
1487 bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
1488 depends on EXPERIMENTAL
4d2692a7 1489 depends on SMP && !XIP_KERNEL
f00ec48f
RK
1490 default y
1491 help
1492 SMP kernels contain instructions which fail on non-SMP processors.
1493 Enabling this option allows the kernel to modify itself to make
1494 these instructions safe. Disabling it allows about 1K of space
1495 savings.
1496
1497 If you don't know what to do here, say Y.
1498
c9018aab
VG
1499config ARM_CPU_TOPOLOGY
1500 bool "Support cpu topology definition"
1501 depends on SMP && CPU_V7
1502 default y
1503 help
1504 Support ARM cpu topology definition. The MPIDR register defines
1505 affinity between processors which is then used to describe the cpu
1506 topology of an ARM System.
1507
1508config SCHED_MC
1509 bool "Multi-core scheduler support"
1510 depends on ARM_CPU_TOPOLOGY
1511 help
1512 Multi-core scheduler support improves the CPU scheduler's decision
1513 making when dealing with multi-core CPU chips at a cost of slightly
1514 increased overhead in some places. If unsure say N here.
1515
1516config SCHED_SMT
1517 bool "SMT scheduler support"
1518 depends on ARM_CPU_TOPOLOGY
1519 help
1520 Improves the CPU scheduler's decision making when dealing with
1521 MultiThreading at a cost of slightly increased overhead in some
1522 places. If unsure say N here.
1523
a8cbcd92
RK
1524config HAVE_ARM_SCU
1525 bool
a8cbcd92
RK
1526 help
1527 This option enables support for the ARM system coherency unit
1528
f32f4ce2
RK
1529config HAVE_ARM_TWD
1530 bool
1531 depends on SMP
15095bb0 1532 select TICK_ONESHOT
f32f4ce2
RK
1533 help
1534 This options enables support for the ARM timer and watchdog unit
1535
8d5796d2
LB
1536choice
1537 prompt "Memory split"
1538 default VMSPLIT_3G
1539 help
1540 Select the desired split between kernel and user memory.
1541
1542 If you are not absolutely sure what you are doing, leave this
1543 option alone!
1544
1545 config VMSPLIT_3G
1546 bool "3G/1G user/kernel split"
1547 config VMSPLIT_2G
1548 bool "2G/2G user/kernel split"
1549 config VMSPLIT_1G
1550 bool "1G/3G user/kernel split"
1551endchoice
1552
1553config PAGE_OFFSET
1554 hex
1555 default 0x40000000 if VMSPLIT_1G
1556 default 0x80000000 if VMSPLIT_2G
1557 default 0xC0000000
1558
1da177e4
LT
1559config NR_CPUS
1560 int "Maximum number of CPUs (2-32)"
1561 range 2 32
1562 depends on SMP
1563 default "4"
1564
a054a811
RK
1565config HOTPLUG_CPU
1566 bool "Support for hot-pluggable CPUs (EXPERIMENTAL)"
1567 depends on SMP && HOTPLUG && EXPERIMENTAL
1568 help
1569 Say Y here to experiment with turning CPUs off and on. CPUs
1570 can be controlled through /sys/devices/system/cpu.
1571
37ee16ae
RK
1572config LOCAL_TIMERS
1573 bool "Use local timer interrupts"
971acb9b 1574 depends on SMP
37ee16ae 1575 default y
30d8bead 1576 select HAVE_ARM_TWD if (!ARCH_MSM_SCORPIONMP && !EXYNOS4_MCT)
37ee16ae
RK
1577 help
1578 Enable support for local timers on SMP platforms, rather then the
1579 legacy IPI broadcast method. Local timers allows the system
1580 accounting to be spread across the timer interval, preventing a
1581 "thundering herd" at every timer tick.
1582
44986ab0
PDSN
1583config ARCH_NR_GPIO
1584 int
3dea19e8 1585 default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
4f3f2582 1586 default 350 if ARCH_U8500
44986ab0
PDSN
1587 default 0
1588 help
1589 Maximum number of GPIOs in the system.
1590
1591 If unsure, leave the default value.
1592
d45a398f 1593source kernel/Kconfig.preempt
1da177e4 1594
f8065813
RK
1595config HZ
1596 int
49b7a491 1597 default 200 if ARCH_EBSA110 || ARCH_S3C2410 || ARCH_S5P64X0 || \
a73ddc61 1598 ARCH_S5PV210 || ARCH_EXYNOS4
bfe65704 1599 default OMAP_32K_TIMER_HZ if ARCH_OMAP && OMAP_32K_TIMER
5248c657 1600 default AT91_TIMER_HZ if ARCH_AT91
5da3e714 1601 default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
f8065813
RK
1602 default 100
1603
16c79651 1604config THUMB2_KERNEL
4a50bfe3 1605 bool "Compile the kernel in Thumb-2 mode (EXPERIMENTAL)"
e399b1a4 1606 depends on CPU_V7 && !CPU_V6 && !CPU_V6K && EXPERIMENTAL
16c79651
CM
1607 select AEABI
1608 select ARM_ASM_UNIFIED
89bace65 1609 select ARM_UNWIND
16c79651
CM
1610 help
1611 By enabling this option, the kernel will be compiled in
1612 Thumb-2 mode. A compiler/assembler that understand the unified
1613 ARM-Thumb syntax is needed.
1614
1615 If unsure, say N.
1616
6f685c5c
DM
1617config THUMB2_AVOID_R_ARM_THM_JUMP11
1618 bool "Work around buggy Thumb-2 short branch relocations in gas"
1619 depends on THUMB2_KERNEL && MODULES
1620 default y
1621 help
1622 Various binutils versions can resolve Thumb-2 branches to
1623 locally-defined, preemptible global symbols as short-range "b.n"
1624 branch instructions.
1625
1626 This is a problem, because there's no guarantee the final
1627 destination of the symbol, or any candidate locations for a
1628 trampoline, are within range of the branch. For this reason, the
1629 kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
1630 relocation in modules at all, and it makes little sense to add
1631 support.
1632
1633 The symptom is that the kernel fails with an "unsupported
1634 relocation" error when loading some modules.
1635
1636 Until fixed tools are available, passing
1637 -fno-optimize-sibling-calls to gcc should prevent gcc generating
1638 code which hits this problem, at the cost of a bit of extra runtime
1639 stack usage in some cases.
1640
1641 The problem is described in more detail at:
1642 https://bugs.launchpad.net/binutils-linaro/+bug/725126
1643
1644 Only Thumb-2 kernels are affected.
1645
1646 Unless you are sure your tools don't have this problem, say Y.
1647
0becb088
CM
1648config ARM_ASM_UNIFIED
1649 bool
1650
704bdda0
NP
1651config AEABI
1652 bool "Use the ARM EABI to compile the kernel"
1653 help
1654 This option allows for the kernel to be compiled using the latest
1655 ARM ABI (aka EABI). This is only useful if you are using a user
1656 space environment that is also compiled with EABI.
1657
1658 Since there are major incompatibilities between the legacy ABI and
1659 EABI, especially with regard to structure member alignment, this
1660 option also changes the kernel syscall calling convention to
1661 disambiguate both ABIs and allow for backward compatibility support
1662 (selected with CONFIG_OABI_COMPAT).
1663
1664 To use this you need GCC version 4.0.0 or later.
1665
6c90c872 1666config OABI_COMPAT
a73a3ff1 1667 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
9bc433a1 1668 depends on AEABI && EXPERIMENTAL && !THUMB2_KERNEL
6c90c872
NP
1669 default y
1670 help
1671 This option preserves the old syscall interface along with the
1672 new (ARM EABI) one. It also provides a compatibility layer to
1673 intercept syscalls that have structure arguments which layout
1674 in memory differs between the legacy ABI and the new ARM EABI
1675 (only for non "thumb" binaries). This option adds a tiny
1676 overhead to all syscalls and produces a slightly larger kernel.
1677 If you know you'll be using only pure EABI user space then you
1678 can say N here. If this option is not selected and you attempt
1679 to execute a legacy ABI binary then the result will be
1680 UNPREDICTABLE (in fact it can be predicted that it won't work
1681 at all). If in doubt say Y.
1682
eb33575c 1683config ARCH_HAS_HOLES_MEMORYMODEL
e80d6a24 1684 bool
e80d6a24 1685
05944d74
RK
1686config ARCH_SPARSEMEM_ENABLE
1687 bool
1688
07a2f737
RK
1689config ARCH_SPARSEMEM_DEFAULT
1690 def_bool ARCH_SPARSEMEM_ENABLE
1691
05944d74 1692config ARCH_SELECT_MEMORY_MODEL
be370302 1693 def_bool ARCH_SPARSEMEM_ENABLE
c80d79d7 1694
7b7bf499
WD
1695config HAVE_ARCH_PFN_VALID
1696 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
1697
053a96ca 1698config HIGHMEM
e8db89a2
RK
1699 bool "High Memory Support"
1700 depends on MMU
053a96ca
NP
1701 help
1702 The address space of ARM processors is only 4 Gigabytes large
1703 and it has to accommodate user address space, kernel address
1704 space as well as some memory mapped IO. That means that, if you
1705 have a large amount of physical memory and/or IO, not all of the
1706 memory can be "permanently mapped" by the kernel. The physical
1707 memory that is not permanently mapped is called "high memory".
1708
1709 Depending on the selected kernel/user memory split, minimum
1710 vmalloc space and actual amount of RAM, you may not need this
1711 option which should result in a slightly faster kernel.
1712
1713 If unsure, say n.
1714
65cec8e3
RK
1715config HIGHPTE
1716 bool "Allocate 2nd-level pagetables from highmem"
1717 depends on HIGHMEM
65cec8e3 1718
1b8873a0
JI
1719config HW_PERF_EVENTS
1720 bool "Enable hardware performance counter support for perf events"
fe166148 1721 depends on PERF_EVENTS && CPU_HAS_PMU
1b8873a0
JI
1722 default y
1723 help
1724 Enable hardware performance counter support for perf events. If
1725 disabled, perf events will use software events only.
1726
3f22ab27
DH
1727source "mm/Kconfig"
1728
c1b2d970
MD
1729config FORCE_MAX_ZONEORDER
1730 int "Maximum zone order" if ARCH_SHMOBILE
1731 range 11 64 if ARCH_SHMOBILE
1732 default "9" if SA1111
1733 default "11"
1734 help
1735 The kernel memory allocator divides physically contiguous memory
1736 blocks into "zones", where each zone is a power of two number of
1737 pages. This option selects the largest power of two that the kernel
1738 keeps in the memory allocator. If you need to allocate very large
1739 blocks of physically contiguous memory, then you may need to
1740 increase this value.
1741
1742 This config option is actually maximum order plus one. For example,
1743 a value of 11 means that the largest free memory block is 2^10 pages.
1744
1da177e4
LT
1745config LEDS
1746 bool "Timer and CPU usage LEDs"
e055d5bf 1747 depends on ARCH_CDB89712 || ARCH_EBSA110 || \
8c8fdbc9 1748 ARCH_EBSA285 || ARCH_INTEGRATOR || \
1da177e4
LT
1749 ARCH_LUBBOCK || MACH_MAINSTONE || ARCH_NETWINDER || \
1750 ARCH_OMAP || ARCH_P720T || ARCH_PXA_IDP || \
73a59c1c 1751 ARCH_SA1100 || ARCH_SHARK || ARCH_VERSATILE || \
25329671 1752 ARCH_AT91 || ARCH_DAVINCI || \
ff3042fb 1753 ARCH_KS8695 || MACH_RD88F5182 || ARCH_REALVIEW
1da177e4
LT
1754 help
1755 If you say Y here, the LEDs on your machine will be used
1756 to provide useful information about your current system status.
1757
1758 If you are compiling a kernel for a NetWinder or EBSA-285, you will
1759 be able to select which LEDs are active using the options below. If
1760 you are compiling a kernel for the EBSA-110 or the LART however, the
1761 red LED will simply flash regularly to indicate that the system is
1762 still functional. It is safe to say Y here if you have a CATS
1763 system, but the driver will do nothing.
1764
1765config LEDS_TIMER
1766 bool "Timer LED" if (!ARCH_CDB89712 && !ARCH_OMAP) || \
eebdf7d7
DB
1767 OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
1768 || MACH_OMAP_PERSEUS2
1da177e4 1769 depends on LEDS
0567a0c0 1770 depends on !GENERIC_CLOCKEVENTS
1da177e4
LT
1771 default y if ARCH_EBSA110
1772 help
1773 If you say Y here, one of the system LEDs (the green one on the
1774 NetWinder, the amber one on the EBSA285, or the red one on the LART)
1775 will flash regularly to indicate that the system is still
1776 operational. This is mainly useful to kernel hackers who are
1777 debugging unstable kernels.
1778
1779 The LART uses the same LED for both Timer LED and CPU usage LED
1780 functions. You may choose to use both, but the Timer LED function
1781 will overrule the CPU usage LED.
1782
1783config LEDS_CPU
1784 bool "CPU usage LED" if (!ARCH_CDB89712 && !ARCH_EBSA110 && \
eebdf7d7
DB
1785 !ARCH_OMAP) \
1786 || OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
1787 || MACH_OMAP_PERSEUS2
1da177e4
LT
1788 depends on LEDS
1789 help
1790 If you say Y here, the red LED will be used to give a good real
1791 time indication of CPU usage, by lighting whenever the idle task
1792 is not currently executing.
1793
1794 The LART uses the same LED for both Timer LED and CPU usage LED
1795 functions. You may choose to use both, but the Timer LED function
1796 will overrule the CPU usage LED.
1797
1798config ALIGNMENT_TRAP
1799 bool
f12d0d7c 1800 depends on CPU_CP15_MMU
1da177e4 1801 default y if !ARCH_EBSA110
e119bfff 1802 select HAVE_PROC_CPU if PROC_FS
1da177e4 1803 help
84eb8d06 1804 ARM processors cannot fetch/store information which is not
1da177e4
LT
1805 naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1806 address divisible by 4. On 32-bit ARM processors, these non-aligned
1807 fetch/store instructions will be emulated in software if you say
1808 here, which has a severe performance impact. This is necessary for
1809 correct operation of some network protocols. With an IP-only
1810 configuration it is safe to say N, otherwise say Y.
1811
39ec58f3
LB
1812config UACCESS_WITH_MEMCPY
1813 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user() (EXPERIMENTAL)"
1814 depends on MMU && EXPERIMENTAL
1815 default y if CPU_FEROCEON
1816 help
1817 Implement faster copy_to_user and clear_user methods for CPU
1818 cores where a 8-word STM instruction give significantly higher
1819 memory write throughput than a sequence of individual 32bit stores.
1820
1821 A possible side effect is a slight increase in scheduling latency
1822 between threads sharing the same address space if they invoke
1823 such copy operations with large buffers.
1824
1825 However, if the CPU data cache is using a write-allocate mode,
1826 this option is unlikely to provide any performance gain.
1827
70c70d97
NP
1828config SECCOMP
1829 bool
1830 prompt "Enable seccomp to safely compute untrusted bytecode"
1831 ---help---
1832 This kernel feature is useful for number crunching applications
1833 that may need to compute untrusted bytecode during their
1834 execution. By using pipes or other transports made available to
1835 the process as file descriptors supporting the read/write
1836 syscalls, it's possible to isolate those applications in
1837 their own address space using seccomp. Once seccomp is
1838 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1839 and the task is only allowed to execute a few safe syscalls
1840 defined by each seccomp mode.
1841
c743f380
NP
1842config CC_STACKPROTECTOR
1843 bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
4a50bfe3 1844 depends on EXPERIMENTAL
c743f380
NP
1845 help
1846 This option turns on the -fstack-protector GCC feature. This
1847 feature puts, at the beginning of functions, a canary value on
1848 the stack just before the return address, and validates
1849 the value just before actually returning. Stack based buffer
1850 overflows (that need to overwrite this return address) now also
1851 overwrite the canary, which gets detected and the attack is then
1852 neutralized via a kernel panic.
1853 This feature requires gcc version 4.2 or above.
1854
73a65b3f
UKK
1855config DEPRECATED_PARAM_STRUCT
1856 bool "Provide old way to pass kernel parameters"
1857 help
1858 This was deprecated in 2001 and announced to live on for 5 years.
1859 Some old boot loaders still use this way.
1860
1da177e4
LT
1861endmenu
1862
1863menu "Boot options"
1864
9eb8f674
GL
1865config USE_OF
1866 bool "Flattened Device Tree support"
1867 select OF
1868 select OF_EARLY_FLATTREE
08a543ad 1869 select IRQ_DOMAIN
9eb8f674
GL
1870 help
1871 Include support for flattened device tree machine descriptions.
1872
1da177e4
LT
1873# Compressed boot loader in ROM. Yes, we really want to ask about
1874# TEXT and BSS so we preserve their values in the config files.
1875config ZBOOT_ROM_TEXT
1876 hex "Compressed ROM boot loader base address"
1877 default "0"
1878 help
1879 The physical address at which the ROM-able zImage is to be
1880 placed in the target. Platforms which normally make use of
1881 ROM-able zImage formats normally set this to a suitable
1882 value in their defconfig file.
1883
1884 If ZBOOT_ROM is not enabled, this has no effect.
1885
1886config ZBOOT_ROM_BSS
1887 hex "Compressed ROM boot loader BSS address"
1888 default "0"
1889 help
f8c440b2
DF
1890 The base address of an area of read/write memory in the target
1891 for the ROM-able zImage which must be available while the
1892 decompressor is running. It must be large enough to hold the
1893 entire decompressed kernel plus an additional 128 KiB.
1894 Platforms which normally make use of ROM-able zImage formats
1895 normally set this to a suitable value in their defconfig file.
1da177e4
LT
1896
1897 If ZBOOT_ROM is not enabled, this has no effect.
1898
1899config ZBOOT_ROM
1900 bool "Compressed boot loader in ROM/flash"
1901 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
1902 help
1903 Say Y here if you intend to execute your compressed kernel image
1904 (zImage) directly from ROM or flash. If unsure, say N.
1905
090ab3ff
SH
1906choice
1907 prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
1908 depends on ZBOOT_ROM && ARCH_SH7372 && EXPERIMENTAL
1909 default ZBOOT_ROM_NONE
1910 help
1911 Include experimental SD/MMC loading code in the ROM-able zImage.
1912 With this enabled it is possible to write the the ROM-able zImage
1913 kernel image to an MMC or SD card and boot the kernel straight
1914 from the reset vector. At reset the processor Mask ROM will load
1915 the first part of the the ROM-able zImage which in turn loads the
1916 rest the kernel image to RAM.
1917
1918config ZBOOT_ROM_NONE
1919 bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
1920 help
1921 Do not load image from SD or MMC
1922
f45b1149
SH
1923config ZBOOT_ROM_MMCIF
1924 bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
f45b1149 1925 help
090ab3ff
SH
1926 Load image from MMCIF hardware block.
1927
1928config ZBOOT_ROM_SH_MOBILE_SDHI
1929 bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
1930 help
1931 Load image from SDHI hardware block
1932
1933endchoice
f45b1149 1934
e2a6a3aa
JB
1935config ARM_APPENDED_DTB
1936 bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
1937 depends on OF && !ZBOOT_ROM && EXPERIMENTAL
1938 help
1939 With this option, the boot code will look for a device tree binary
1940 (DTB) appended to zImage
1941 (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1942
1943 This is meant as a backward compatibility convenience for those
1944 systems with a bootloader that can't be upgraded to accommodate
1945 the documented boot protocol using a device tree.
1946
1947 Beware that there is very little in terms of protection against
1948 this option being confused by leftover garbage in memory that might
1949 look like a DTB header after a reboot if no actual DTB is appended
1950 to zImage. Do not leave this option active in a production kernel
1951 if you don't intend to always append a DTB. Proper passing of the
1952 location into r2 of a bootloader provided DTB is always preferable
1953 to this option.
1954
b90b9a38
NP
1955config ARM_ATAG_DTB_COMPAT
1956 bool "Supplement the appended DTB with traditional ATAG information"
1957 depends on ARM_APPENDED_DTB
1958 help
1959 Some old bootloaders can't be updated to a DTB capable one, yet
1960 they provide ATAGs with memory configuration, the ramdisk address,
1961 the kernel cmdline string, etc. Such information is dynamically
1962 provided by the bootloader and can't always be stored in a static
1963 DTB. To allow a device tree enabled kernel to be used with such
1964 bootloaders, this option allows zImage to extract the information
1965 from the ATAG list and store it at run time into the appended DTB.
1966
1da177e4
LT
1967config CMDLINE
1968 string "Default kernel command string"
1969 default ""
1970 help
1971 On some architectures (EBSA110 and CATS), there is currently no way
1972 for the boot loader to pass arguments to the kernel. For these
1973 architectures, you should supply some command-line options at build
1974 time by entering them here. As a minimum, you should specify the
1975 memory size and the root device (e.g., mem=64M root=/dev/nfs).
1976
4394c124
VB
1977choice
1978 prompt "Kernel command line type" if CMDLINE != ""
1979 default CMDLINE_FROM_BOOTLOADER
1980
1981config CMDLINE_FROM_BOOTLOADER
1982 bool "Use bootloader kernel arguments if available"
1983 help
1984 Uses the command-line options passed by the boot loader. If
1985 the boot loader doesn't provide any, the default kernel command
1986 string provided in CMDLINE will be used.
1987
1988config CMDLINE_EXTEND
1989 bool "Extend bootloader kernel arguments"
1990 help
1991 The command-line arguments provided by the boot loader will be
1992 appended to the default kernel command string.
1993
92d2040d
AH
1994config CMDLINE_FORCE
1995 bool "Always use the default kernel command string"
92d2040d
AH
1996 help
1997 Always use the default kernel command string, even if the boot
1998 loader passes other arguments to the kernel.
1999 This is useful if you cannot or don't want to change the
2000 command-line options your boot loader passes to the kernel.
4394c124 2001endchoice
92d2040d 2002
1da177e4
LT
2003config XIP_KERNEL
2004 bool "Kernel Execute-In-Place from ROM"
497b7e94 2005 depends on !ZBOOT_ROM && !ARM_LPAE
1da177e4
LT
2006 help
2007 Execute-In-Place allows the kernel to run from non-volatile storage
2008 directly addressable by the CPU, such as NOR flash. This saves RAM
2009 space since the text section of the kernel is not loaded from flash
2010 to RAM. Read-write sections, such as the data section and stack,
2011 are still copied to RAM. The XIP kernel is not compressed since
2012 it has to run directly from flash, so it will take more space to
2013 store it. The flash address used to link the kernel object files,
2014 and for storing it, is configuration dependent. Therefore, if you
2015 say Y here, you must know the proper physical address where to
2016 store the kernel image depending on your own flash memory usage.
2017
2018 Also note that the make target becomes "make xipImage" rather than
2019 "make zImage" or "make Image". The final kernel binary to put in
2020 ROM memory will be arch/arm/boot/xipImage.
2021
2022 If unsure, say N.
2023
2024config XIP_PHYS_ADDR
2025 hex "XIP Kernel Physical Location"
2026 depends on XIP_KERNEL
2027 default "0x00080000"
2028 help
2029 This is the physical address in your flash memory the kernel will
2030 be linked for and stored to. This address is dependent on your
2031 own flash usage.
2032
c587e4a6
RP
2033config KEXEC
2034 bool "Kexec system call (EXPERIMENTAL)"
02b73e2e 2035 depends on EXPERIMENTAL && (!SMP || HOTPLUG_CPU)
c587e4a6
RP
2036 help
2037 kexec is a system call that implements the ability to shutdown your
2038 current kernel, and to start another kernel. It is like a reboot
01dd2fbf 2039 but it is independent of the system firmware. And like a reboot
c587e4a6
RP
2040 you can start any kernel with it, not just Linux.
2041
2042 It is an ongoing process to be certain the hardware in a machine
2043 is properly shutdown, so do not be surprised if this code does not
2044 initially work for you. It may help to enable device hotplugging
2045 support.
2046
4cd9d6f7
RP
2047config ATAGS_PROC
2048 bool "Export atags in procfs"
b98d7291
UL
2049 depends on KEXEC
2050 default y
4cd9d6f7
RP
2051 help
2052 Should the atags used to boot the kernel be exported in an "atags"
2053 file in procfs. Useful with kexec.
2054
cb5d39b3
MW
2055config CRASH_DUMP
2056 bool "Build kdump crash kernel (EXPERIMENTAL)"
2057 depends on EXPERIMENTAL
2058 help
2059 Generate crash dump after being started by kexec. This should
2060 be normally only set in special crash dump kernels which are
2061 loaded in the main kernel with kexec-tools into a specially
2062 reserved region and then later executed after a crash by
2063 kdump/kexec. The crash dump kernel must be compiled to a
2064 memory address not used by the main kernel
2065
2066 For more details see Documentation/kdump/kdump.txt
2067
e69edc79
EM
2068config AUTO_ZRELADDR
2069 bool "Auto calculation of the decompressed kernel image address"
2070 depends on !ZBOOT_ROM && !ARCH_U300
2071 help
2072 ZRELADDR is the physical address where the decompressed kernel
2073 image will be placed. If AUTO_ZRELADDR is selected, the address
2074 will be determined at run-time by masking the current IP with
2075 0xf8000000. This assumes the zImage being placed in the first 128MB
2076 from start of memory.
2077
1da177e4
LT
2078endmenu
2079
ac9d7efc 2080menu "CPU Power Management"
1da177e4 2081
89c52ed4 2082if ARCH_HAS_CPUFREQ
1da177e4
LT
2083
2084source "drivers/cpufreq/Kconfig"
2085
64f102b6
YS
2086config CPU_FREQ_IMX
2087 tristate "CPUfreq driver for i.MX CPUs"
2088 depends on ARCH_MXC && CPU_FREQ
2089 help
2090 This enables the CPUfreq driver for i.MX CPUs.
2091
1da177e4
LT
2092config CPU_FREQ_SA1100
2093 bool
1da177e4
LT
2094
2095config CPU_FREQ_SA1110
2096 bool
1da177e4
LT
2097
2098config CPU_FREQ_INTEGRATOR
2099 tristate "CPUfreq driver for ARM Integrator CPUs"
2100 depends on ARCH_INTEGRATOR && CPU_FREQ
2101 default y
2102 help
2103 This enables the CPUfreq driver for ARM Integrator CPUs.
2104
2105 For details, take a look at <file:Documentation/cpu-freq>.
2106
2107 If in doubt, say Y.
2108
9e2697ff
RK
2109config CPU_FREQ_PXA
2110 bool
2111 depends on CPU_FREQ && ARCH_PXA && PXA25x
2112 default y
ca7d156e 2113 select CPU_FREQ_TABLE
9e2697ff
RK
2114 select CPU_FREQ_DEFAULT_GOV_USERSPACE
2115
9d56c02a
BD
2116config CPU_FREQ_S3C
2117 bool
2118 help
2119 Internal configuration node for common cpufreq on Samsung SoC
2120
2121config CPU_FREQ_S3C24XX
4a50bfe3 2122 bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)"
9d56c02a
BD
2123 depends on ARCH_S3C2410 && CPU_FREQ && EXPERIMENTAL
2124 select CPU_FREQ_S3C
2125 help
2126 This enables the CPUfreq driver for the Samsung S3C24XX family
2127 of CPUs.
2128
2129 For details, take a look at <file:Documentation/cpu-freq>.
2130
2131 If in doubt, say N.
2132
2133config CPU_FREQ_S3C24XX_PLL
4a50bfe3 2134 bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)"
9d56c02a
BD
2135 depends on CPU_FREQ_S3C24XX && EXPERIMENTAL
2136 help
2137 Compile in support for changing the PLL frequency from the
2138 S3C24XX series CPUfreq driver. The PLL takes time to settle
2139 after a frequency change, so by default it is not enabled.
2140
2141 This also means that the PLL tables for the selected CPU(s) will
2142 be built which may increase the size of the kernel image.
2143
2144config CPU_FREQ_S3C24XX_DEBUG
2145 bool "Debug CPUfreq Samsung driver core"
2146 depends on CPU_FREQ_S3C24XX
2147 help
2148 Enable s3c_freq_dbg for the Samsung S3C CPUfreq core
2149
2150config CPU_FREQ_S3C24XX_IODEBUG
2151 bool "Debug CPUfreq Samsung driver IO timing"
2152 depends on CPU_FREQ_S3C24XX
2153 help
2154 Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core
2155
e6d197a6
BD
2156config CPU_FREQ_S3C24XX_DEBUGFS
2157 bool "Export debugfs for CPUFreq"
2158 depends on CPU_FREQ_S3C24XX && DEBUG_FS
2159 help
2160 Export status information via debugfs.
2161
1da177e4
LT
2162endif
2163
ac9d7efc
RK
2164source "drivers/cpuidle/Kconfig"
2165
2166endmenu
2167
1da177e4
LT
2168menu "Floating point emulation"
2169
2170comment "At least one emulation must be selected"
2171
2172config FPE_NWFPE
2173 bool "NWFPE math emulation"
593c252a 2174 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
1da177e4
LT
2175 ---help---
2176 Say Y to include the NWFPE floating point emulator in the kernel.
2177 This is necessary to run most binaries. Linux does not currently
2178 support floating point hardware so you need to say Y here even if
2179 your machine has an FPA or floating point co-processor podule.
2180
2181 You may say N here if you are going to load the Acorn FPEmulator
2182 early in the bootup.
2183
2184config FPE_NWFPE_XP
2185 bool "Support extended precision"
bedf142b 2186 depends on FPE_NWFPE
1da177e4
LT
2187 help
2188 Say Y to include 80-bit support in the kernel floating-point
2189 emulator. Otherwise, only 32 and 64-bit support is compiled in.
2190 Note that gcc does not generate 80-bit operations by default,
2191 so in most cases this option only enlarges the size of the
2192 floating point emulator without any good reason.
2193
2194 You almost surely want to say N here.
2195
2196config FPE_FASTFPE
2197 bool "FastFPE math emulation (EXPERIMENTAL)"
8993a44c 2198 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 && EXPERIMENTAL
1da177e4
LT
2199 ---help---
2200 Say Y here to include the FAST floating point emulator in the kernel.
2201 This is an experimental much faster emulator which now also has full
2202 precision for the mantissa. It does not support any exceptions.
2203 It is very simple, and approximately 3-6 times faster than NWFPE.
2204
2205 It should be sufficient for most programs. It may be not suitable
2206 for scientific calculations, but you have to check this for yourself.
2207 If you do not feel you need a faster FP emulation you should better
2208 choose NWFPE.
2209
2210config VFP
2211 bool "VFP-format floating point maths"
e399b1a4 2212 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
1da177e4
LT
2213 help
2214 Say Y to include VFP support code in the kernel. This is needed
2215 if your hardware includes a VFP unit.
2216
2217 Please see <file:Documentation/arm/VFP/release-notes.txt> for
2218 release notes and additional status information.
2219
2220 Say N if your target does not have VFP hardware.
2221
25ebee02
CM
2222config VFPv3
2223 bool
2224 depends on VFP
2225 default y if CPU_V7
2226
b5872db4
CM
2227config NEON
2228 bool "Advanced SIMD (NEON) Extension support"
2229 depends on VFPv3 && CPU_V7
2230 help
2231 Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2232 Extension.
2233
1da177e4
LT
2234endmenu
2235
2236menu "Userspace binary formats"
2237
2238source "fs/Kconfig.binfmt"
2239
2240config ARTHUR
2241 tristate "RISC OS personality"
704bdda0 2242 depends on !AEABI
1da177e4
LT
2243 help
2244 Say Y here to include the kernel code necessary if you want to run
2245 Acorn RISC OS/Arthur binaries under Linux. This code is still very
2246 experimental; if this sounds frightening, say N and sleep in peace.
2247 You can also say M here to compile this support as a module (which
2248 will be called arthur).
2249
2250endmenu
2251
2252menu "Power management options"
2253
eceab4ac 2254source "kernel/power/Kconfig"
1da177e4 2255
f4cb5700 2256config ARCH_SUSPEND_POSSIBLE
6b6844dd 2257 depends on !ARCH_S5PC100
6a786182
RK
2258 depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \
2259 CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE
f4cb5700
JB
2260 def_bool y
2261
15e0d9e3
AB
2262config ARM_CPU_SUSPEND
2263 def_bool PM_SLEEP
2264
1da177e4
LT
2265endmenu
2266
d5950b43
SR
2267source "net/Kconfig"
2268
ac25150f 2269source "drivers/Kconfig"
1da177e4
LT
2270
2271source "fs/Kconfig"
2272
1da177e4
LT
2273source "arch/arm/Kconfig.debug"
2274
2275source "security/Kconfig"
2276
2277source "crypto/Kconfig"
2278
2279source "lib/Kconfig"
This page took 0.923907 seconds and 5 git commands to generate.