ARM: fix forced-HZ values
[deliverable/linux.git] / arch / arm / Kconfig
CommitLineData
1da177e4
LT
1config ARM
2 bool
3 default y
b1b3f49c
RK
4 select ARCH_BINFMT_ELF_RANDOMIZE_PIE
5 select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
7563bbf8 6 select ARCH_HAVE_CUSTOM_GPIO_H
3d06770e 7 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
b1b3f49c 8 select ARCH_WANT_IPC_PARSE_VERSION
ee951c63 9 select BUILDTIME_EXTABLE_SORT if MMU
b1b3f49c 10 select CPU_PM if (SUSPEND || CPU_IDLE)
39b175a0 11 select DCACHE_WORD_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && !CPU_BIG_ENDIAN && MMU
4477ca45 12 select GENERIC_ATOMIC64 if (CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI)
b1b3f49c
RK
13 select GENERIC_CLOCKEVENTS_BROADCAST if SMP
14 select GENERIC_IRQ_PROBE
15 select GENERIC_IRQ_SHOW
b1b3f49c 16 select GENERIC_PCI_IOMAP
38ff87f7 17 select GENERIC_SCHED_CLOCK
b1b3f49c 18 select GENERIC_SMP_IDLE_THREAD
f7b861b7 19 select GENERIC_IDLE_POLL_SETUP
b1b3f49c
RK
20 select GENERIC_STRNCPY_FROM_USER
21 select GENERIC_STRNLEN_USER
22 select HARDIRQS_SW_RESEND
09f05d85 23 select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
5cbad0eb 24 select HAVE_ARCH_KGDB
4095ccc3 25 select HAVE_ARCH_SECCOMP_FILTER
0693bf68 26 select HAVE_ARCH_TRACEHOOK
b1b3f49c
RK
27 select HAVE_BPF_JIT
28 select HAVE_C_RECORDMCOUNT
29 select HAVE_DEBUG_KMEMLEAK
30 select HAVE_DMA_API_DEBUG
31 select HAVE_DMA_ATTRS
32 select HAVE_DMA_CONTIGUOUS if MMU
80be7a7f 33 select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
b1b3f49c 34 select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
0e341af8 35 select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
b1b3f49c 36 select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
1fe53268 37 select HAVE_GENERIC_DMA_COHERENT
b1b3f49c
RK
38 select HAVE_GENERIC_HARDIRQS
39 select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
40 select HAVE_IDE if PCI || ISA || PCMCIA
87c46b6c 41 select HAVE_IRQ_TIME_ACCOUNTING
e7db7b42 42 select HAVE_KERNEL_GZIP
f9b493ac 43 select HAVE_KERNEL_LZ4
6e8699f7 44 select HAVE_KERNEL_LZMA
b1b3f49c 45 select HAVE_KERNEL_LZO
a7f464f3 46 select HAVE_KERNEL_XZ
b1b3f49c
RK
47 select HAVE_KPROBES if !XIP_KERNEL
48 select HAVE_KRETPROBES if (HAVE_KPROBES)
49 select HAVE_MEMBLOCK
50 select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
7ada189f 51 select HAVE_PERF_EVENTS
e513f8bf 52 select HAVE_REGS_AND_STACK_ACCESS_API
b1b3f49c 53 select HAVE_SYSCALL_TRACEPOINTS
af1839eb 54 select HAVE_UID16
da0ec6f7 55 select IRQ_FORCED_THREADING
3d92a71a 56 select KTIME_SCALAR
b1b3f49c
RK
57 select PERF_USE_VMALLOC
58 select RTC_LIB
59 select SYS_SUPPORTS_APM_EMULATION
786d35d4
DH
60 select HAVE_MOD_ARCH_SPECIFIC if ARM_UNWIND
61 select MODULES_USE_ELF_REL
38a61b6b 62 select CLONE_BACKWARDS
b68fec24 63 select OLD_SIGSUSPEND3
50bcb7e4 64 select OLD_SIGACTION
b0088480 65 select HAVE_CONTEXT_TRACKING
1da177e4
LT
66 help
67 The ARM series is a line of low-power-consumption RISC chip designs
f6c8965a 68 licensed by ARM Ltd and targeted at embedded applications and
1da177e4 69 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
f6c8965a 70 manufactured, but legacy ARM-based PC hardware remains popular in
1da177e4
LT
71 Europe. There is an ARM Linux project with a web page at
72 <http://www.arm.linux.org.uk/>.
73
74facffe
RK
74config ARM_HAS_SG_CHAIN
75 bool
76
4ce63fcd
MS
77config NEED_SG_DMA_LENGTH
78 bool
79
80config ARM_DMA_USE_IOMMU
4ce63fcd 81 bool
b1b3f49c
RK
82 select ARM_HAS_SG_CHAIN
83 select NEED_SG_DMA_LENGTH
4ce63fcd 84
60460abf
SWK
85if ARM_DMA_USE_IOMMU
86
87config ARM_DMA_IOMMU_ALIGNMENT
88 int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
89 range 4 9
90 default 8
91 help
92 DMA mapping framework by default aligns all buffers to the smallest
93 PAGE_SIZE order which is greater than or equal to the requested buffer
94 size. This works well for buffers up to a few hundreds kilobytes, but
95 for larger buffers it just a waste of address space. Drivers which has
96 relatively small addressing window (like 64Mib) might run out of
97 virtual space with just a few allocations.
98
99 With this parameter you can specify the maximum PAGE_SIZE order for
100 DMA IOMMU buffers. Larger buffers will be aligned only to this
101 specified order. The order is expressed as a power of two multiplied
102 by the PAGE_SIZE.
103
104endif
105
1a189b97
RK
106config HAVE_PWM
107 bool
108
0b05da72
HUK
109config MIGHT_HAVE_PCI
110 bool
111
75e7153a
RB
112config SYS_SUPPORTS_APM_EMULATION
113 bool
114
bc581770
LW
115config HAVE_TCM
116 bool
117 select GENERIC_ALLOCATOR
118
e119bfff
RK
119config HAVE_PROC_CPU
120 bool
121
5ea81769
AV
122config NO_IOPORT
123 bool
5ea81769 124
1da177e4
LT
125config EISA
126 bool
127 ---help---
128 The Extended Industry Standard Architecture (EISA) bus was
129 developed as an open alternative to the IBM MicroChannel bus.
130
131 The EISA bus provided some of the features of the IBM MicroChannel
132 bus while maintaining backward compatibility with cards made for
133 the older ISA bus. The EISA bus saw limited use between 1988 and
134 1995 when it was made obsolete by the PCI bus.
135
136 Say Y here if you are building a kernel for an EISA-based machine.
137
138 Otherwise, say N.
139
140config SBUS
141 bool
142
f16fb1ec
RK
143config STACKTRACE_SUPPORT
144 bool
145 default y
146
f76e9154
NP
147config HAVE_LATENCYTOP_SUPPORT
148 bool
149 depends on !SMP
150 default y
151
f16fb1ec
RK
152config LOCKDEP_SUPPORT
153 bool
154 default y
155
7ad1bcb2
RK
156config TRACE_IRQFLAGS_SUPPORT
157 bool
158 default y
159
1da177e4
LT
160config RWSEM_GENERIC_SPINLOCK
161 bool
162 default y
163
164config RWSEM_XCHGADD_ALGORITHM
165 bool
166
f0d1b0b3
DH
167config ARCH_HAS_ILOG2_U32
168 bool
f0d1b0b3
DH
169
170config ARCH_HAS_ILOG2_U64
171 bool
f0d1b0b3 172
89c52ed4
BD
173config ARCH_HAS_CPUFREQ
174 bool
175 help
176 Internal node to signify that the ARCH has CPUFREQ support
177 and that the relevant menu configurations are displayed for
178 it.
179
4a1b5733
EV
180config ARCH_HAS_BANDGAP
181 bool
182
b89c3b16
AM
183config GENERIC_HWEIGHT
184 bool
185 default y
186
1da177e4
LT
187config GENERIC_CALIBRATE_DELAY
188 bool
189 default y
190
a08b6b79
Z
191config ARCH_MAY_HAVE_PC_FDC
192 bool
193
5ac6da66
CL
194config ZONE_DMA
195 bool
5ac6da66 196
ccd7ab7f
FT
197config NEED_DMA_MAP_STATE
198 def_bool y
199
58af4a24
RH
200config ARCH_HAS_DMA_SET_COHERENT_MASK
201 bool
202
1da177e4
LT
203config GENERIC_ISA_DMA
204 bool
205
1da177e4
LT
206config FIQ
207 bool
208
13a5045d
RH
209config NEED_RET_TO_USER
210 bool
211
034d2f5a
AV
212config ARCH_MTD_XIP
213 bool
214
c760fc19
HC
215config VECTORS_BASE
216 hex
6afd6fae 217 default 0xffff0000 if MMU || CPU_HIGH_VECTOR
c760fc19
HC
218 default DRAM_BASE if REMAP_VECTORS_TO_RAM
219 default 0x00000000
220 help
19accfd3
RK
221 The base address of exception vectors. This must be two pages
222 in size.
c760fc19 223
dc21af99 224config ARM_PATCH_PHYS_VIRT
c1becedc
RK
225 bool "Patch physical to virtual translations at runtime" if EMBEDDED
226 default y
b511d75d 227 depends on !XIP_KERNEL && MMU
dc21af99
RK
228 depends on !ARCH_REALVIEW || !SPARSEMEM
229 help
111e9a5c
RK
230 Patch phys-to-virt and virt-to-phys translation functions at
231 boot and module load time according to the position of the
232 kernel in system memory.
dc21af99 233
111e9a5c 234 This can only be used with non-XIP MMU kernels where the base
daece596 235 of physical memory is at a 16MB boundary.
dc21af99 236
c1becedc
RK
237 Only disable this option if you know that you do not require
238 this feature (eg, building a kernel for a single machine) and
239 you need to shrink the kernel to the minimal size.
dc21af99 240
01464226
RH
241config NEED_MACH_GPIO_H
242 bool
243 help
244 Select this when mach/gpio.h is required to provide special
245 definitions for this platform. The need for mach/gpio.h should
246 be avoided when possible.
247
c334bc15
RH
248config NEED_MACH_IO_H
249 bool
250 help
251 Select this when mach/io.h is required to provide special
252 definitions for this platform. The need for mach/io.h should
253 be avoided when possible.
254
0cdc8b92 255config NEED_MACH_MEMORY_H
1b9f95f8
NP
256 bool
257 help
0cdc8b92
NP
258 Select this when mach/memory.h is required to provide special
259 definitions for this platform. The need for mach/memory.h should
260 be avoided when possible.
dc21af99 261
1b9f95f8 262config PHYS_OFFSET
974c0724 263 hex "Physical address of main memory" if MMU
0cdc8b92 264 depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
974c0724 265 default DRAM_BASE if !MMU
111e9a5c 266 help
1b9f95f8
NP
267 Please provide the physical address corresponding to the
268 location of main memory in your system.
cada3c08 269
87e040b6
SG
270config GENERIC_BUG
271 def_bool y
272 depends on BUG
273
1da177e4
LT
274source "init/Kconfig"
275
dc52ddc0
MH
276source "kernel/Kconfig.freezer"
277
1da177e4
LT
278menu "System Type"
279
3c427975
HC
280config MMU
281 bool "MMU-based Paged Memory Management Support"
282 default y
283 help
284 Select if you want MMU-based virtualised addressing space
285 support by paged memory management. If unsure, say 'Y'.
286
ccf50e23
RK
287#
288# The "ARM system type" choice list is ordered alphabetically by option
289# text. Please add new entries in the option alphabetic order.
290#
1da177e4
LT
291choice
292 prompt "ARM system type"
1420b22b
AB
293 default ARCH_VERSATILE if !MMU
294 default ARCH_MULTIPLATFORM if MMU
1da177e4 295
387798b3
RH
296config ARCH_MULTIPLATFORM
297 bool "Allow multiple platforms to be selected"
b1b3f49c 298 depends on MMU
387798b3
RH
299 select ARM_PATCH_PHYS_VIRT
300 select AUTO_ZRELADDR
66314223 301 select COMMON_CLK
387798b3 302 select MULTI_IRQ_HANDLER
66314223
DN
303 select SPARSE_IRQ
304 select USE_OF
66314223 305
4af6fee1
DS
306config ARCH_INTEGRATOR
307 bool "ARM Ltd. Integrator family"
89c52ed4 308 select ARCH_HAS_CPUFREQ
b1b3f49c 309 select ARM_AMBA
a613163d 310 select COMMON_CLK
f9a6aa43 311 select COMMON_CLK_VERSATILE
b1b3f49c 312 select GENERIC_CLOCKEVENTS
9904f793 313 select HAVE_TCM
c5a0adb5 314 select ICST
b1b3f49c
RK
315 select MULTI_IRQ_HANDLER
316 select NEED_MACH_MEMORY_H
f4b8b319 317 select PLAT_VERSATILE
695436e3 318 select SPARSE_IRQ
2389d501 319 select VERSATILE_FPGA_IRQ
4af6fee1
DS
320 help
321 Support for ARM's Integrator platform.
322
323config ARCH_REALVIEW
324 bool "ARM Ltd. RealView family"
b1b3f49c 325 select ARCH_WANT_OPTIONAL_GPIOLIB
4af6fee1 326 select ARM_AMBA
b1b3f49c 327 select ARM_TIMER_SP804
f9a6aa43
LW
328 select COMMON_CLK
329 select COMMON_CLK_VERSATILE
ae30ceac 330 select GENERIC_CLOCKEVENTS
b56ba8aa 331 select GPIO_PL061 if GPIOLIB
b1b3f49c 332 select ICST
0cdc8b92 333 select NEED_MACH_MEMORY_H
b1b3f49c
RK
334 select PLAT_VERSATILE
335 select PLAT_VERSATILE_CLCD
4af6fee1
DS
336 help
337 This enables support for ARM Ltd RealView boards.
338
339config ARCH_VERSATILE
340 bool "ARM Ltd. Versatile family"
b1b3f49c 341 select ARCH_WANT_OPTIONAL_GPIOLIB
4af6fee1 342 select ARM_AMBA
b1b3f49c 343 select ARM_TIMER_SP804
4af6fee1 344 select ARM_VIC
6d803ba7 345 select CLKDEV_LOOKUP
b1b3f49c 346 select GENERIC_CLOCKEVENTS
aa3831cf 347 select HAVE_MACH_CLKDEV
c5a0adb5 348 select ICST
f4b8b319 349 select PLAT_VERSATILE
3414ba8c 350 select PLAT_VERSATILE_CLCD
b1b3f49c 351 select PLAT_VERSATILE_CLOCK
2389d501 352 select VERSATILE_FPGA_IRQ
4af6fee1
DS
353 help
354 This enables support for ARM Ltd Versatile board.
355
8fc5ffa0
AV
356config ARCH_AT91
357 bool "Atmel AT91"
f373e8c0 358 select ARCH_REQUIRE_GPIOLIB
bd602995 359 select CLKDEV_LOOKUP
b1b3f49c 360 select HAVE_CLK
e261501d 361 select IRQ_DOMAIN
01464226 362 select NEED_MACH_GPIO_H
1ac02d79 363 select NEED_MACH_IO_H if PCCARD
6732ae5c
JCPV
364 select PINCTRL
365 select PINCTRL_AT91 if USE_OF
4af6fee1 366 help
929e994f
NF
367 This enables support for systems based on Atmel
368 AT91RM9200 and AT91SAM9* processors.
4af6fee1 369
93e22567
RK
370config ARCH_CLPS711X
371 bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
a3b8d4a5 372 select ARCH_REQUIRE_GPIOLIB
ea7d1bc9 373 select AUTO_ZRELADDR
93e22567 374 select CLKDEV_LOOKUP
c99f72ad 375 select CLKSRC_MMIO
93e22567
RK
376 select COMMON_CLK
377 select CPU_ARM720T
4a8355c4 378 select GENERIC_CLOCKEVENTS
6597619f 379 select MFD_SYSCON
99f04c8f 380 select MULTI_IRQ_HANDLER
0d8be81c 381 select SPARSE_IRQ
93e22567
RK
382 help
383 Support for Cirrus Logic 711x/721x/731x based boards.
384
788c9700
RK
385config ARCH_GEMINI
386 bool "Cortina Systems Gemini"
788c9700 387 select ARCH_REQUIRE_GPIOLIB
5cfc8ee0 388 select ARCH_USES_GETTIMEOFFSET
662146b1 389 select NEED_MACH_GPIO_H
b1b3f49c 390 select CPU_FA526
788c9700
RK
391 help
392 Support for the Cortina Systems Gemini family SoCs
393
1da177e4
LT
394config ARCH_EBSA110
395 bool "EBSA-110"
b1b3f49c 396 select ARCH_USES_GETTIMEOFFSET
c750815e 397 select CPU_SA110
f7e68bbf 398 select ISA
c334bc15 399 select NEED_MACH_IO_H
0cdc8b92 400 select NEED_MACH_MEMORY_H
b1b3f49c 401 select NO_IOPORT
1da177e4
LT
402 help
403 This is an evaluation board for the StrongARM processor available
f6c8965a 404 from Digital. It has limited hardware on-board, including an
1da177e4
LT
405 Ethernet interface, two PCMCIA sockets, two serial ports and a
406 parallel port.
407
e7736d47
LB
408config ARCH_EP93XX
409 bool "EP93xx-based"
b1b3f49c
RK
410 select ARCH_HAS_HOLES_MEMORYMODEL
411 select ARCH_REQUIRE_GPIOLIB
412 select ARCH_USES_GETTIMEOFFSET
e7736d47
LB
413 select ARM_AMBA
414 select ARM_VIC
6d803ba7 415 select CLKDEV_LOOKUP
b1b3f49c 416 select CPU_ARM920T
5725aeae 417 select NEED_MACH_MEMORY_H
e7736d47
LB
418 help
419 This enables support for the Cirrus EP93xx series of CPUs.
420
1da177e4
LT
421config ARCH_FOOTBRIDGE
422 bool "FootBridge"
c750815e 423 select CPU_SA110
1da177e4 424 select FOOTBRIDGE
4e8d7637 425 select GENERIC_CLOCKEVENTS
d0ee9f40 426 select HAVE_IDE
8ef6e620 427 select NEED_MACH_IO_H if !MMU
0cdc8b92 428 select NEED_MACH_MEMORY_H
f999b8bd
MM
429 help
430 Support for systems based on the DC21285 companion chip
431 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
1da177e4 432
4af6fee1
DS
433config ARCH_NETX
434 bool "Hilscher NetX based"
b1b3f49c 435 select ARM_VIC
234b6ced 436 select CLKSRC_MMIO
c750815e 437 select CPU_ARM926T
2fcfe6b8 438 select GENERIC_CLOCKEVENTS
f999b8bd 439 help
4af6fee1
DS
440 This enables support for systems based on the Hilscher NetX Soc
441
3b938be6
RK
442config ARCH_IOP13XX
443 bool "IOP13xx-based"
444 depends on MMU
b1b3f49c 445 select CPU_XSC3
0cdc8b92 446 select NEED_MACH_MEMORY_H
13a5045d 447 select NEED_RET_TO_USER
b1b3f49c
RK
448 select PCI
449 select PLAT_IOP
450 select VMSPLIT_1G
3b938be6
RK
451 help
452 Support for Intel's IOP13XX (XScale) family of processors.
453
3f7e5815
LB
454config ARCH_IOP32X
455 bool "IOP32x-based"
a4f7e763 456 depends on MMU
b1b3f49c 457 select ARCH_REQUIRE_GPIOLIB
c750815e 458 select CPU_XSCALE
01464226 459 select NEED_MACH_GPIO_H
13a5045d 460 select NEED_RET_TO_USER
f7e68bbf 461 select PCI
b1b3f49c 462 select PLAT_IOP
f999b8bd 463 help
3f7e5815
LB
464 Support for Intel's 80219 and IOP32X (XScale) family of
465 processors.
466
467config ARCH_IOP33X
468 bool "IOP33x-based"
469 depends on MMU
b1b3f49c 470 select ARCH_REQUIRE_GPIOLIB
c750815e 471 select CPU_XSCALE
01464226 472 select NEED_MACH_GPIO_H
13a5045d 473 select NEED_RET_TO_USER
3f7e5815 474 select PCI
b1b3f49c 475 select PLAT_IOP
3f7e5815
LB
476 help
477 Support for Intel's IOP33X (XScale) family of processors.
1da177e4 478
3b938be6
RK
479config ARCH_IXP4XX
480 bool "IXP4xx-based"
a4f7e763 481 depends on MMU
58af4a24 482 select ARCH_HAS_DMA_SET_COHERENT_MASK
b1b3f49c 483 select ARCH_REQUIRE_GPIOLIB
234b6ced 484 select CLKSRC_MMIO
c750815e 485 select CPU_XSCALE
b1b3f49c 486 select DMABOUNCE if PCI
3b938be6 487 select GENERIC_CLOCKEVENTS
0b05da72 488 select MIGHT_HAVE_PCI
c334bc15 489 select NEED_MACH_IO_H
9296d94d
FF
490 select USB_EHCI_BIG_ENDIAN_MMIO
491 select USB_EHCI_BIG_ENDIAN_DESC
c4713074 492 help
3b938be6 493 Support for Intel's IXP4XX (XScale) family of processors.
c4713074 494
edabd38e
SB
495config ARCH_DOVE
496 bool "Marvell Dove"
edabd38e 497 select ARCH_REQUIRE_GPIOLIB
756b2531 498 select CPU_PJ4
edabd38e 499 select GENERIC_CLOCKEVENTS
0f81bd43 500 select MIGHT_HAVE_PCI
9139acd1
SH
501 select PINCTRL
502 select PINCTRL_DOVE
abcda1dc 503 select PLAT_ORION_LEGACY
0f81bd43 504 select USB_ARCH_HAS_EHCI
7d554902 505 select MVEBU_MBUS
edabd38e
SB
506 help
507 Support for the Marvell Dove SoC 88AP510
508
651c74c7
SB
509config ARCH_KIRKWOOD
510 bool "Marvell Kirkwood"
0e2ee0c0 511 select ARCH_HAS_CPUFREQ
a8865655 512 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 513 select CPU_FEROCEON
651c74c7 514 select GENERIC_CLOCKEVENTS
b1b3f49c 515 select PCI
1dc831bf 516 select PCI_QUIRKS
f9e75922
AL
517 select PINCTRL
518 select PINCTRL_KIRKWOOD
abcda1dc 519 select PLAT_ORION_LEGACY
5cc0673a 520 select MVEBU_MBUS
651c74c7
SB
521 help
522 Support for the following Marvell Kirkwood series SoCs:
523 88F6180, 88F6192 and 88F6281.
524
794d15b2
SS
525config ARCH_MV78XX0
526 bool "Marvell MV78xx0"
a8865655 527 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 528 select CPU_FEROCEON
794d15b2 529 select GENERIC_CLOCKEVENTS
b1b3f49c 530 select PCI
abcda1dc 531 select PLAT_ORION_LEGACY
95b80e0a 532 select MVEBU_MBUS
794d15b2
SS
533 help
534 Support for the following Marvell MV78xx0 series SoCs:
535 MV781x0, MV782x0.
536
9dd0b194 537config ARCH_ORION5X
585cf175
TP
538 bool "Marvell Orion"
539 depends on MMU
a8865655 540 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 541 select CPU_FEROCEON
51cbff1d 542 select GENERIC_CLOCKEVENTS
b1b3f49c 543 select PCI
abcda1dc 544 select PLAT_ORION_LEGACY
5d1190ea 545 select MVEBU_MBUS
585cf175 546 help
9dd0b194 547 Support for the following Marvell Orion 5x series SoCs:
d2b2a6bb 548 Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
d323ade1 549 Orion-2 (5281), Orion-1-90 (6183).
585cf175 550
788c9700 551config ARCH_MMP
2f7e8fae 552 bool "Marvell PXA168/910/MMP2"
788c9700 553 depends on MMU
788c9700 554 select ARCH_REQUIRE_GPIOLIB
6d803ba7 555 select CLKDEV_LOOKUP
b1b3f49c 556 select GENERIC_ALLOCATOR
788c9700 557 select GENERIC_CLOCKEVENTS
157d2644 558 select GPIO_PXA
c24b3114 559 select IRQ_DOMAIN
b1b3f49c 560 select NEED_MACH_GPIO_H
7c8f86a4 561 select PINCTRL
788c9700 562 select PLAT_PXA
0bd86961 563 select SPARSE_IRQ
788c9700 564 help
2f7e8fae 565 Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
788c9700
RK
566
567config ARCH_KS8695
568 bool "Micrel/Kendin KS8695"
98830bc9 569 select ARCH_REQUIRE_GPIOLIB
c7e783d6 570 select CLKSRC_MMIO
b1b3f49c 571 select CPU_ARM922T
c7e783d6 572 select GENERIC_CLOCKEVENTS
b1b3f49c 573 select NEED_MACH_MEMORY_H
788c9700
RK
574 help
575 Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
576 System-on-Chip devices.
577
788c9700
RK
578config ARCH_W90X900
579 bool "Nuvoton W90X900 CPU"
c52d3d68 580 select ARCH_REQUIRE_GPIOLIB
6d803ba7 581 select CLKDEV_LOOKUP
6fa5d5f7 582 select CLKSRC_MMIO
b1b3f49c 583 select CPU_ARM926T
58b5369e 584 select GENERIC_CLOCKEVENTS
788c9700 585 help
a8bc4ead 586 Support for Nuvoton (Winbond logic dept.) ARM9 processor,
587 At present, the w90x900 has been renamed nuc900, regarding
588 the ARM series product line, you can login the following
589 link address to know more.
590
591 <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
592 ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
788c9700 593
93e22567
RK
594config ARCH_LPC32XX
595 bool "NXP LPC32XX"
596 select ARCH_REQUIRE_GPIOLIB
597 select ARM_AMBA
598 select CLKDEV_LOOKUP
599 select CLKSRC_MMIO
600 select CPU_ARM926T
601 select GENERIC_CLOCKEVENTS
602 select HAVE_IDE
603 select HAVE_PWM
604 select USB_ARCH_HAS_OHCI
605 select USE_OF
606 help
607 Support for the NXP LPC32XX family of processors
608
1da177e4 609config ARCH_PXA
2c8086a5 610 bool "PXA2xx/PXA3xx-based"
a4f7e763 611 depends on MMU
89c52ed4 612 select ARCH_HAS_CPUFREQ
b1b3f49c
RK
613 select ARCH_MTD_XIP
614 select ARCH_REQUIRE_GPIOLIB
615 select ARM_CPU_SUSPEND if PM
616 select AUTO_ZRELADDR
6d803ba7 617 select CLKDEV_LOOKUP
234b6ced 618 select CLKSRC_MMIO
981d0f39 619 select GENERIC_CLOCKEVENTS
157d2644 620 select GPIO_PXA
d0ee9f40 621 select HAVE_IDE
b1b3f49c 622 select MULTI_IRQ_HANDLER
01464226 623 select NEED_MACH_GPIO_H
b1b3f49c
RK
624 select PLAT_PXA
625 select SPARSE_IRQ
f999b8bd 626 help
2c8086a5 627 Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
1da177e4 628
788c9700
RK
629config ARCH_MSM
630 bool "Qualcomm MSM"
923a081c 631 select ARCH_REQUIRE_GPIOLIB
bd32344a 632 select CLKDEV_LOOKUP
c602520f 633 select CLKSRC_OF if OF
8cc7f533 634 select COMMON_CLK
b1b3f49c 635 select GENERIC_CLOCKEVENTS
49cbe786 636 help
4b53eb4f
DW
637 Support for Qualcomm MSM/QSD based systems. This runs on the
638 apps processor of the MSM/QSD and depends on a shared memory
639 interface to the modem processor which runs the baseband
640 stack and controls some vital subsystems
641 (clock and power control, etc).
49cbe786 642
c793c1b0 643config ARCH_SHMOBILE
6d72ad35 644 bool "Renesas SH-Mobile / R-Mobile"
69469995 645 select ARM_PATCH_PHYS_VIRT
5e93c6b4 646 select CLKDEV_LOOKUP
b1b3f49c 647 select GENERIC_CLOCKEVENTS
4c3ffffd 648 select HAVE_ARM_SCU if SMP
a894fcc2 649 select HAVE_ARM_TWD if SMP
b1b3f49c 650 select HAVE_CLK
aa3831cf 651 select HAVE_MACH_CLKDEV
3b55658a 652 select HAVE_SMP
ce5ea9f3 653 select MIGHT_HAVE_CACHE_L2X0
60f1435c 654 select MULTI_IRQ_HANDLER
b1b3f49c 655 select NO_IOPORT
2cd3c927 656 select PINCTRL
b1b3f49c
RK
657 select PM_GENERIC_DOMAINS if PM
658 select SPARSE_IRQ
c793c1b0 659 help
6d72ad35 660 Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
c793c1b0 661
1da177e4
LT
662config ARCH_RPC
663 bool "RiscPC"
664 select ARCH_ACORN
a08b6b79 665 select ARCH_MAY_HAVE_PC_FDC
07f841b7 666 select ARCH_SPARSEMEM_ENABLE
5cfc8ee0 667 select ARCH_USES_GETTIMEOFFSET
b1b3f49c 668 select FIQ
d0ee9f40 669 select HAVE_IDE
b1b3f49c
RK
670 select HAVE_PATA_PLATFORM
671 select ISA_DMA_API
c334bc15 672 select NEED_MACH_IO_H
0cdc8b92 673 select NEED_MACH_MEMORY_H
b1b3f49c 674 select NO_IOPORT
b4811bac 675 select VIRT_TO_BUS
1da177e4
LT
676 help
677 On the Acorn Risc-PC, Linux can support the internal IDE disk and
678 CD-ROM interface, serial and parallel port, and the floppy drive.
679
680config ARCH_SA1100
681 bool "SA1100-based"
89c52ed4 682 select ARCH_HAS_CPUFREQ
b1b3f49c
RK
683 select ARCH_MTD_XIP
684 select ARCH_REQUIRE_GPIOLIB
685 select ARCH_SPARSEMEM_ENABLE
686 select CLKDEV_LOOKUP
687 select CLKSRC_MMIO
1937f5b9 688 select CPU_FREQ
b1b3f49c 689 select CPU_SA1100
3e238be2 690 select GENERIC_CLOCKEVENTS
d0ee9f40 691 select HAVE_IDE
b1b3f49c 692 select ISA
01464226 693 select NEED_MACH_GPIO_H
0cdc8b92 694 select NEED_MACH_MEMORY_H
375dec92 695 select SPARSE_IRQ
f999b8bd
MM
696 help
697 Support for StrongARM 11x0 based boards.
1da177e4 698
b130d5c2
KK
699config ARCH_S3C24XX
700 bool "Samsung S3C24XX SoCs"
9d56c02a 701 select ARCH_HAS_CPUFREQ
53650430 702 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 703 select CLKDEV_LOOKUP
4280506a 704 select CLKSRC_SAMSUNG_PWM
7f78b6eb 705 select GENERIC_CLOCKEVENTS
880cf071 706 select GPIO_SAMSUNG
b1b3f49c 707 select HAVE_CLK
20676c15 708 select HAVE_S3C2410_I2C if I2C
b130d5c2 709 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 710 select HAVE_S3C_RTC if RTC_CLASS
17453dd2 711 select MULTI_IRQ_HANDLER
01464226 712 select NEED_MACH_GPIO_H
c334bc15 713 select NEED_MACH_IO_H
cd8dc7ae 714 select SAMSUNG_ATAGS
1da177e4 715 help
b130d5c2
KK
716 Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
717 and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
718 (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
719 Samsung SMDK2410 development board (and derivatives).
63b1f51b 720
a08ab637
BD
721config ARCH_S3C64XX
722 bool "Samsung S3C64XX"
b1b3f49c
RK
723 select ARCH_HAS_CPUFREQ
724 select ARCH_REQUIRE_GPIOLIB
89f0ce72 725 select ARM_VIC
b1b3f49c 726 select CLKDEV_LOOKUP
4280506a 727 select CLKSRC_SAMSUNG_PWM
b1b3f49c 728 select CPU_V6
04a49b71 729 select GENERIC_CLOCKEVENTS
880cf071 730 select GPIO_SAMSUNG
a08ab637 731 select HAVE_CLK
b1b3f49c
RK
732 select HAVE_S3C2410_I2C if I2C
733 select HAVE_S3C2410_WATCHDOG if WATCHDOG
6700397a 734 select HAVE_TCM
b1b3f49c 735 select NEED_MACH_GPIO_H
89f0ce72 736 select NO_IOPORT
b1b3f49c
RK
737 select PLAT_SAMSUNG
738 select S3C_DEV_NAND
739 select S3C_GPIO_TRACK
cd8dc7ae 740 select SAMSUNG_ATAGS
89f0ce72 741 select SAMSUNG_CLKSRC
b1b3f49c 742 select SAMSUNG_GPIOLIB_4BIT
88f59738 743 select SAMSUNG_WDT_RESET
89f0ce72 744 select USB_ARCH_HAS_OHCI
a08ab637
BD
745 help
746 Samsung S3C64XX series based systems
747
49b7a491
KK
748config ARCH_S5P64X0
749 bool "Samsung S5P6440 S5P6450"
d8b22d25 750 select CLKDEV_LOOKUP
4280506a 751 select CLKSRC_SAMSUNG_PWM
b1b3f49c 752 select CPU_V6
9e65bbf2 753 select GENERIC_CLOCKEVENTS
880cf071 754 select GPIO_SAMSUNG
b1b3f49c 755 select HAVE_CLK
20676c15 756 select HAVE_S3C2410_I2C if I2C
b1b3f49c 757 select HAVE_S3C2410_WATCHDOG if WATCHDOG
754961a8 758 select HAVE_S3C_RTC if RTC_CLASS
01464226 759 select NEED_MACH_GPIO_H
88f59738 760 select SAMSUNG_WDT_RESET
cd8dc7ae 761 select SAMSUNG_ATAGS
c4ffccdd 762 help
49b7a491
KK
763 Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
764 SMDK6450.
c4ffccdd 765
acc84707
MS
766config ARCH_S5PC100
767 bool "Samsung S5PC100"
53650430 768 select ARCH_REQUIRE_GPIOLIB
29e8eb0f 769 select CLKDEV_LOOKUP
4280506a 770 select CLKSRC_SAMSUNG_PWM
5a7652f2 771 select CPU_V7
6a5a2e3b 772 select GENERIC_CLOCKEVENTS
880cf071 773 select GPIO_SAMSUNG
b1b3f49c 774 select HAVE_CLK
20676c15 775 select HAVE_S3C2410_I2C if I2C
c39d8d55 776 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 777 select HAVE_S3C_RTC if RTC_CLASS
01464226 778 select NEED_MACH_GPIO_H
88f59738 779 select SAMSUNG_WDT_RESET
cd8dc7ae 780 select SAMSUNG_ATAGS
5a7652f2 781 help
acc84707 782 Samsung S5PC100 series based systems
5a7652f2 783
170f4e42
KK
784config ARCH_S5PV210
785 bool "Samsung S5PV210/S5PC110"
b1b3f49c 786 select ARCH_HAS_CPUFREQ
0f75a96b 787 select ARCH_HAS_HOLES_MEMORYMODEL
b1b3f49c 788 select ARCH_SPARSEMEM_ENABLE
b2a9dd46 789 select CLKDEV_LOOKUP
4280506a 790 select CLKSRC_SAMSUNG_PWM
b1b3f49c 791 select CPU_V7
9e65bbf2 792 select GENERIC_CLOCKEVENTS
880cf071 793 select GPIO_SAMSUNG
b1b3f49c 794 select HAVE_CLK
20676c15 795 select HAVE_S3C2410_I2C if I2C
c39d8d55 796 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 797 select HAVE_S3C_RTC if RTC_CLASS
01464226 798 select NEED_MACH_GPIO_H
0cdc8b92 799 select NEED_MACH_MEMORY_H
cd8dc7ae 800 select SAMSUNG_ATAGS
170f4e42
KK
801 help
802 Samsung S5PV210/S5PC110 series based systems
803
83014579 804config ARCH_EXYNOS
93e22567 805 bool "Samsung EXYNOS"
b1b3f49c 806 select ARCH_HAS_CPUFREQ
0f75a96b 807 select ARCH_HAS_HOLES_MEMORYMODEL
e245f969 808 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 809 select ARCH_SPARSEMEM_ENABLE
e245f969 810 select ARM_GIC
badc4f2d 811 select CLKDEV_LOOKUP
340fcb5c 812 select COMMON_CLK
b1b3f49c 813 select CPU_V7
cc0e72b8 814 select GENERIC_CLOCKEVENTS
b1b3f49c 815 select HAVE_CLK
20676c15 816 select HAVE_S3C2410_I2C if I2C
c39d8d55 817 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 818 select HAVE_S3C_RTC if RTC_CLASS
0cdc8b92 819 select NEED_MACH_MEMORY_H
6e726ea4 820 select SPARSE_IRQ
f8b1ac01 821 select USE_OF
cc0e72b8 822 help
83014579 823 Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
cc0e72b8 824
1da177e4
LT
825config ARCH_SHARK
826 bool "Shark"
b1b3f49c 827 select ARCH_USES_GETTIMEOFFSET
c750815e 828 select CPU_SA110
f7e68bbf
RK
829 select ISA
830 select ISA_DMA
0cdc8b92 831 select NEED_MACH_MEMORY_H
b1b3f49c 832 select PCI
b4811bac 833 select VIRT_TO_BUS
b1b3f49c 834 select ZONE_DMA
f999b8bd
MM
835 help
836 Support for the StrongARM based Digital DNARD machine, also known
837 as "Shark" (<http://www.shark-linux.de/shark.html>).
1da177e4 838
7c6337e2
KH
839config ARCH_DAVINCI
840 bool "TI DaVinci"
b1b3f49c 841 select ARCH_HAS_HOLES_MEMORYMODEL
dce1115b 842 select ARCH_REQUIRE_GPIOLIB
6d803ba7 843 select CLKDEV_LOOKUP
20e9969b 844 select GENERIC_ALLOCATOR
b1b3f49c 845 select GENERIC_CLOCKEVENTS
dc7ad3b3 846 select GENERIC_IRQ_CHIP
b1b3f49c 847 select HAVE_IDE
01464226 848 select NEED_MACH_GPIO_H
3ad7a42d 849 select TI_PRIV_EDMA
689e331f 850 select USE_OF
b1b3f49c 851 select ZONE_DMA
7c6337e2
KH
852 help
853 Support for TI's DaVinci platform.
854
a0694861
TL
855config ARCH_OMAP1
856 bool "TI OMAP1"
00a36698 857 depends on MMU
89c52ed4 858 select ARCH_HAS_CPUFREQ
9af915da 859 select ARCH_HAS_HOLES_MEMORYMODEL
a0694861 860 select ARCH_OMAP
21f47fbc 861 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 862 select CLKDEV_LOOKUP
d6e15d78 863 select CLKSRC_MMIO
b1b3f49c 864 select GENERIC_CLOCKEVENTS
a0694861 865 select GENERIC_IRQ_CHIP
e9a91de7 866 select HAVE_CLK
a0694861
TL
867 select HAVE_IDE
868 select IRQ_DOMAIN
869 select NEED_MACH_IO_H if PCCARD
870 select NEED_MACH_MEMORY_H
21f47fbc 871 help
a0694861 872 Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
02c981c0 873
1da177e4
LT
874endchoice
875
387798b3
RH
876menu "Multiple platform selection"
877 depends on ARCH_MULTIPLATFORM
878
879comment "CPU Core family selection"
880
387798b3
RH
881config ARCH_MULTI_V4T
882 bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
387798b3 883 depends on !ARCH_MULTI_V6_V7
b1b3f49c 884 select ARCH_MULTI_V4_V5
24e860fb
AB
885 select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \
886 CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \
887 CPU_ARM925T || CPU_ARM940T)
387798b3
RH
888
889config ARCH_MULTI_V5
890 bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
387798b3 891 depends on !ARCH_MULTI_V6_V7
b1b3f49c 892 select ARCH_MULTI_V4_V5
24e860fb
AB
893 select CPU_ARM926T if (!CPU_ARM946E || CPU_ARM1020 || \
894 CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \
895 CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON)
387798b3
RH
896
897config ARCH_MULTI_V4_V5
898 bool
899
900config ARCH_MULTI_V6
8dda05cc 901 bool "ARMv6 based platforms (ARM11)"
387798b3 902 select ARCH_MULTI_V6_V7
b1b3f49c 903 select CPU_V6
387798b3
RH
904
905config ARCH_MULTI_V7
8dda05cc 906 bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
387798b3
RH
907 default y
908 select ARCH_MULTI_V6_V7
b1b3f49c 909 select CPU_V7
387798b3
RH
910
911config ARCH_MULTI_V6_V7
912 bool
913
914config ARCH_MULTI_CPU_AUTO
915 def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
916 select ARCH_MULTI_V5
917
918endmenu
919
ccf50e23
RK
920#
921# This is sorted alphabetically by mach-* pathname. However, plat-*
922# Kconfigs may be included either alphabetically (according to the
923# plat- suffix) or along side the corresponding mach-* source.
924#
3e93a22b
GC
925source "arch/arm/mach-mvebu/Kconfig"
926
95b8f20f
RK
927source "arch/arm/mach-at91/Kconfig"
928
8ac49e04
CD
929source "arch/arm/mach-bcm/Kconfig"
930
f1ac922d
SW
931source "arch/arm/mach-bcm2835/Kconfig"
932
1da177e4
LT
933source "arch/arm/mach-clps711x/Kconfig"
934
d94f944e
AV
935source "arch/arm/mach-cns3xxx/Kconfig"
936
95b8f20f
RK
937source "arch/arm/mach-davinci/Kconfig"
938
939source "arch/arm/mach-dove/Kconfig"
940
e7736d47
LB
941source "arch/arm/mach-ep93xx/Kconfig"
942
1da177e4
LT
943source "arch/arm/mach-footbridge/Kconfig"
944
59d3a193
PZ
945source "arch/arm/mach-gemini/Kconfig"
946
387798b3
RH
947source "arch/arm/mach-highbank/Kconfig"
948
1da177e4
LT
949source "arch/arm/mach-integrator/Kconfig"
950
3f7e5815
LB
951source "arch/arm/mach-iop32x/Kconfig"
952
953source "arch/arm/mach-iop33x/Kconfig"
1da177e4 954
285f5fa7
DW
955source "arch/arm/mach-iop13xx/Kconfig"
956
1da177e4
LT
957source "arch/arm/mach-ixp4xx/Kconfig"
958
828989ad
SS
959source "arch/arm/mach-keystone/Kconfig"
960
95b8f20f
RK
961source "arch/arm/mach-kirkwood/Kconfig"
962
963source "arch/arm/mach-ks8695/Kconfig"
964
95b8f20f
RK
965source "arch/arm/mach-msm/Kconfig"
966
794d15b2
SS
967source "arch/arm/mach-mv78xx0/Kconfig"
968
3995eb82 969source "arch/arm/mach-imx/Kconfig"
1da177e4 970
1d3f33d5
SG
971source "arch/arm/mach-mxs/Kconfig"
972
95b8f20f 973source "arch/arm/mach-netx/Kconfig"
49cbe786 974
95b8f20f 975source "arch/arm/mach-nomadik/Kconfig"
95b8f20f 976
9851ca57
DT
977source "arch/arm/mach-nspire/Kconfig"
978
d48af15e
TL
979source "arch/arm/plat-omap/Kconfig"
980
981source "arch/arm/mach-omap1/Kconfig"
1da177e4 982
1dbae815
TL
983source "arch/arm/mach-omap2/Kconfig"
984
9dd0b194 985source "arch/arm/mach-orion5x/Kconfig"
585cf175 986
387798b3
RH
987source "arch/arm/mach-picoxcell/Kconfig"
988
95b8f20f
RK
989source "arch/arm/mach-pxa/Kconfig"
990source "arch/arm/plat-pxa/Kconfig"
585cf175 991
95b8f20f
RK
992source "arch/arm/mach-mmp/Kconfig"
993
994source "arch/arm/mach-realview/Kconfig"
995
d63dc051
HS
996source "arch/arm/mach-rockchip/Kconfig"
997
95b8f20f 998source "arch/arm/mach-sa1100/Kconfig"
edabd38e 999
cf383678 1000source "arch/arm/plat-samsung/Kconfig"
a21765a7 1001
387798b3
RH
1002source "arch/arm/mach-socfpga/Kconfig"
1003
a7ed099f 1004source "arch/arm/mach-spear/Kconfig"
a21765a7 1005
65ebcc11
SK
1006source "arch/arm/mach-sti/Kconfig"
1007
85fd6d63 1008source "arch/arm/mach-s3c24xx/Kconfig"
1da177e4 1009
a08ab637 1010if ARCH_S3C64XX
431107ea 1011source "arch/arm/mach-s3c64xx/Kconfig"
a08ab637
BD
1012endif
1013
49b7a491 1014source "arch/arm/mach-s5p64x0/Kconfig"
c4ffccdd 1015
5a7652f2 1016source "arch/arm/mach-s5pc100/Kconfig"
5a7652f2 1017
170f4e42
KK
1018source "arch/arm/mach-s5pv210/Kconfig"
1019
83014579 1020source "arch/arm/mach-exynos/Kconfig"
cc0e72b8 1021
882d01f9 1022source "arch/arm/mach-shmobile/Kconfig"
52c543f9 1023
3b52634f
MR
1024source "arch/arm/mach-sunxi/Kconfig"
1025
156a0997
BS
1026source "arch/arm/mach-prima2/Kconfig"
1027
c5f80065
EG
1028source "arch/arm/mach-tegra/Kconfig"
1029
95b8f20f 1030source "arch/arm/mach-u300/Kconfig"
1da177e4 1031
95b8f20f 1032source "arch/arm/mach-ux500/Kconfig"
1da177e4
LT
1033
1034source "arch/arm/mach-versatile/Kconfig"
1035
ceade897 1036source "arch/arm/mach-vexpress/Kconfig"
420c34e4 1037source "arch/arm/plat-versatile/Kconfig"
ceade897 1038
2a0ba738
MZ
1039source "arch/arm/mach-virt/Kconfig"
1040
6f35f9a9
TP
1041source "arch/arm/mach-vt8500/Kconfig"
1042
7ec80ddf 1043source "arch/arm/mach-w90x900/Kconfig"
1044
9a45eb69
JC
1045source "arch/arm/mach-zynq/Kconfig"
1046
1da177e4
LT
1047# Definitions to make life easier
1048config ARCH_ACORN
1049 bool
1050
7ae1f7ec
LB
1051config PLAT_IOP
1052 bool
469d3044 1053 select GENERIC_CLOCKEVENTS
7ae1f7ec 1054
69b02f6a
LB
1055config PLAT_ORION
1056 bool
bfe45e0b 1057 select CLKSRC_MMIO
b1b3f49c 1058 select COMMON_CLK
dc7ad3b3 1059 select GENERIC_IRQ_CHIP
278b45b0 1060 select IRQ_DOMAIN
69b02f6a 1061
abcda1dc
TP
1062config PLAT_ORION_LEGACY
1063 bool
1064 select PLAT_ORION
1065
bd5ce433
EM
1066config PLAT_PXA
1067 bool
1068
f4b8b319
RK
1069config PLAT_VERSATILE
1070 bool
1071
e3887714
RK
1072config ARM_TIMER_SP804
1073 bool
bfe45e0b 1074 select CLKSRC_MMIO
7a0eca71 1075 select CLKSRC_OF if OF
e3887714 1076
1da177e4
LT
1077source arch/arm/mm/Kconfig
1078
958cab0f
RK
1079config ARM_NR_BANKS
1080 int
1081 default 16 if ARCH_EP93XX
1082 default 8
1083
afe4b25e 1084config IWMMXT
698613b6 1085 bool "Enable iWMMXt support" if !CPU_PJ4
ef6c8445 1086 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
698613b6 1087 default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4
afe4b25e
LB
1088 help
1089 Enable support for iWMMXt context switching at run time if
1090 running on a CPU that supports it.
1091
1da177e4
LT
1092config XSCALE_PMU
1093 bool
bfc994b5 1094 depends on CPU_XSCALE
1da177e4
LT
1095 default y
1096
52108641 1097config MULTI_IRQ_HANDLER
1098 bool
1099 help
1100 Allow each machine to specify it's own IRQ handler at run time.
1101
3b93e7b0
HC
1102if !MMU
1103source "arch/arm/Kconfig-nommu"
1104endif
1105
3e0a07f8
GC
1106config PJ4B_ERRATA_4742
1107 bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation"
1108 depends on CPU_PJ4B && MACH_ARMADA_370
1109 default y
1110 help
1111 When coming out of either a Wait for Interrupt (WFI) or a Wait for
1112 Event (WFE) IDLE states, a specific timing sensitivity exists between
1113 the retiring WFI/WFE instructions and the newly issued subsequent
1114 instructions. This sensitivity can result in a CPU hang scenario.
1115 Workaround:
1116 The software must insert either a Data Synchronization Barrier (DSB)
1117 or Data Memory Barrier (DMB) command immediately after the WFI/WFE
1118 instruction
1119
f0c4b8d6
WD
1120config ARM_ERRATA_326103
1121 bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
1122 depends on CPU_V6
1123 help
1124 Executing a SWP instruction to read-only memory does not set bit 11
1125 of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
1126 treat the access as a read, preventing a COW from occurring and
1127 causing the faulting task to livelock.
1128
9cba3ccc
CM
1129config ARM_ERRATA_411920
1130 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
e399b1a4 1131 depends on CPU_V6 || CPU_V6K
9cba3ccc
CM
1132 help
1133 Invalidation of the Instruction Cache operation can
1134 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
1135 It does not affect the MPCore. This option enables the ARM Ltd.
1136 recommended workaround.
1137
7ce236fc
CM
1138config ARM_ERRATA_430973
1139 bool "ARM errata: Stale prediction on replaced interworking branch"
1140 depends on CPU_V7
1141 help
1142 This option enables the workaround for the 430973 Cortex-A8
1143 (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
1144 interworking branch is replaced with another code sequence at the
1145 same virtual address, whether due to self-modifying code or virtual
1146 to physical address re-mapping, Cortex-A8 does not recover from the
1147 stale interworking branch prediction. This results in Cortex-A8
1148 executing the new code sequence in the incorrect ARM or Thumb state.
1149 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
1150 and also flushes the branch target cache at every context switch.
1151 Note that setting specific bits in the ACTLR register may not be
1152 available in non-secure mode.
1153
855c551f
CM
1154config ARM_ERRATA_458693
1155 bool "ARM errata: Processor deadlock when a false hazard is created"
1156 depends on CPU_V7
62e4d357 1157 depends on !ARCH_MULTIPLATFORM
855c551f
CM
1158 help
1159 This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1160 erratum. For very specific sequences of memory operations, it is
1161 possible for a hazard condition intended for a cache line to instead
1162 be incorrectly associated with a different cache line. This false
1163 hazard might then cause a processor deadlock. The workaround enables
1164 the L1 caching of the NEON accesses and disables the PLD instruction
1165 in the ACTLR register. Note that setting specific bits in the ACTLR
1166 register may not be available in non-secure mode.
1167
0516e464
CM
1168config ARM_ERRATA_460075
1169 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
1170 depends on CPU_V7
62e4d357 1171 depends on !ARCH_MULTIPLATFORM
0516e464
CM
1172 help
1173 This option enables the workaround for the 460075 Cortex-A8 (r2p0)
1174 erratum. Any asynchronous access to the L2 cache may encounter a
1175 situation in which recent store transactions to the L2 cache are lost
1176 and overwritten with stale memory contents from external memory. The
1177 workaround disables the write-allocate mode for the L2 cache via the
1178 ACTLR register. Note that setting specific bits in the ACTLR register
1179 may not be available in non-secure mode.
1180
9f05027c
WD
1181config ARM_ERRATA_742230
1182 bool "ARM errata: DMB operation may be faulty"
1183 depends on CPU_V7 && SMP
62e4d357 1184 depends on !ARCH_MULTIPLATFORM
9f05027c
WD
1185 help
1186 This option enables the workaround for the 742230 Cortex-A9
1187 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
1188 between two write operations may not ensure the correct visibility
1189 ordering of the two writes. This workaround sets a specific bit in
1190 the diagnostic register of the Cortex-A9 which causes the DMB
1191 instruction to behave as a DSB, ensuring the correct behaviour of
1192 the two writes.
1193
a672e99b
WD
1194config ARM_ERRATA_742231
1195 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1196 depends on CPU_V7 && SMP
62e4d357 1197 depends on !ARCH_MULTIPLATFORM
a672e99b
WD
1198 help
1199 This option enables the workaround for the 742231 Cortex-A9
1200 (r2p0..r2p2) erratum. Under certain conditions, specific to the
1201 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1202 accessing some data located in the same cache line, may get corrupted
1203 data due to bad handling of the address hazard when the line gets
1204 replaced from one of the CPUs at the same time as another CPU is
1205 accessing it. This workaround sets specific bits in the diagnostic
1206 register of the Cortex-A9 which reduces the linefill issuing
1207 capabilities of the processor.
1208
9e65582a 1209config PL310_ERRATA_588369
fa0ce403 1210 bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
2839e06c 1211 depends on CACHE_L2X0
9e65582a
SS
1212 help
1213 The PL310 L2 cache controller implements three types of Clean &
1214 Invalidate maintenance operations: by Physical Address
1215 (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
1216 They are architecturally defined to behave as the execution of a
1217 clean operation followed immediately by an invalidate operation,
1218 both performing to the same memory location. This functionality
1219 is not correctly implemented in PL310 as clean lines are not
2839e06c 1220 invalidated as a result of these operations.
cdf357f1 1221
69155794
JM
1222config ARM_ERRATA_643719
1223 bool "ARM errata: LoUIS bit field in CLIDR register is incorrect"
1224 depends on CPU_V7 && SMP
1225 help
1226 This option enables the workaround for the 643719 Cortex-A9 (prior to
1227 r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR
1228 register returns zero when it should return one. The workaround
1229 corrects this value, ensuring cache maintenance operations which use
1230 it behave as intended and avoiding data corruption.
1231
cdf357f1
WD
1232config ARM_ERRATA_720789
1233 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
e66dc745 1234 depends on CPU_V7
cdf357f1
WD
1235 help
1236 This option enables the workaround for the 720789 Cortex-A9 (prior to
1237 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1238 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1239 As a consequence of this erratum, some TLB entries which should be
1240 invalidated are not, resulting in an incoherency in the system page
1241 tables. The workaround changes the TLB flushing routines to invalidate
1242 entries regardless of the ASID.
475d92fc 1243
1f0090a1 1244config PL310_ERRATA_727915
fa0ce403 1245 bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
1f0090a1
RK
1246 depends on CACHE_L2X0
1247 help
1248 PL310 implements the Clean & Invalidate by Way L2 cache maintenance
1249 operation (offset 0x7FC). This operation runs in background so that
1250 PL310 can handle normal accesses while it is in progress. Under very
1251 rare circumstances, due to this erratum, write data can be lost when
1252 PL310 treats a cacheable write transaction during a Clean &
1253 Invalidate by Way operation.
1254
475d92fc
WD
1255config ARM_ERRATA_743622
1256 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1257 depends on CPU_V7
62e4d357 1258 depends on !ARCH_MULTIPLATFORM
475d92fc
WD
1259 help
1260 This option enables the workaround for the 743622 Cortex-A9
efbc74ac 1261 (r2p*) erratum. Under very rare conditions, a faulty
475d92fc
WD
1262 optimisation in the Cortex-A9 Store Buffer may lead to data
1263 corruption. This workaround sets a specific bit in the diagnostic
1264 register of the Cortex-A9 which disables the Store Buffer
1265 optimisation, preventing the defect from occurring. This has no
1266 visible impact on the overall performance or power consumption of the
1267 processor.
1268
9a27c27c
WD
1269config ARM_ERRATA_751472
1270 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
ba90c516 1271 depends on CPU_V7
62e4d357 1272 depends on !ARCH_MULTIPLATFORM
9a27c27c
WD
1273 help
1274 This option enables the workaround for the 751472 Cortex-A9 (prior
1275 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
1276 completion of a following broadcasted operation if the second
1277 operation is received by a CPU before the ICIALLUIS has completed,
1278 potentially leading to corrupted entries in the cache or TLB.
1279
fa0ce403
WD
1280config PL310_ERRATA_753970
1281 bool "PL310 errata: cache sync operation may be faulty"
885028e4
SK
1282 depends on CACHE_PL310
1283 help
1284 This option enables the workaround for the 753970 PL310 (r3p0) erratum.
1285
1286 Under some condition the effect of cache sync operation on
1287 the store buffer still remains when the operation completes.
1288 This means that the store buffer is always asked to drain and
1289 this prevents it from merging any further writes. The workaround
1290 is to replace the normal offset of cache sync operation (0x730)
1291 by another offset targeting an unmapped PL310 register 0x740.
1292 This has the same effect as the cache sync operation: store buffer
1293 drain and waiting for all buffers empty.
1294
fcbdc5fe
WD
1295config ARM_ERRATA_754322
1296 bool "ARM errata: possible faulty MMU translations following an ASID switch"
1297 depends on CPU_V7
1298 help
1299 This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1300 r3p*) erratum. A speculative memory access may cause a page table walk
1301 which starts prior to an ASID switch but completes afterwards. This
1302 can populate the micro-TLB with a stale entry which may be hit with
1303 the new ASID. This workaround places two dsb instructions in the mm
1304 switching code so that no page table walks can cross the ASID switch.
1305
5dab26af
WD
1306config ARM_ERRATA_754327
1307 bool "ARM errata: no automatic Store Buffer drain"
1308 depends on CPU_V7 && SMP
1309 help
1310 This option enables the workaround for the 754327 Cortex-A9 (prior to
1311 r2p0) erratum. The Store Buffer does not have any automatic draining
1312 mechanism and therefore a livelock may occur if an external agent
1313 continuously polls a memory location waiting to observe an update.
1314 This workaround defines cpu_relax() as smp_mb(), preventing correctly
1315 written polling loops from denying visibility of updates to memory.
1316
145e10e1
CM
1317config ARM_ERRATA_364296
1318 bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
fd832478 1319 depends on CPU_V6
145e10e1
CM
1320 help
1321 This options enables the workaround for the 364296 ARM1136
1322 r0p2 erratum (possible cache data corruption with
1323 hit-under-miss enabled). It sets the undocumented bit 31 in
1324 the auxiliary control register and the FI bit in the control
1325 register, thus disabling hit-under-miss without putting the
1326 processor into full low interrupt latency mode. ARM11MPCore
1327 is not affected.
1328
f630c1bd
WD
1329config ARM_ERRATA_764369
1330 bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1331 depends on CPU_V7 && SMP
1332 help
1333 This option enables the workaround for erratum 764369
1334 affecting Cortex-A9 MPCore with two or more processors (all
1335 current revisions). Under certain timing circumstances, a data
1336 cache line maintenance operation by MVA targeting an Inner
1337 Shareable memory region may fail to proceed up to either the
1338 Point of Coherency or to the Point of Unification of the
1339 system. This workaround adds a DSB instruction before the
1340 relevant cache maintenance functions and sets a specific bit
1341 in the diagnostic control register of the SCU.
1342
11ed0ba1
WD
1343config PL310_ERRATA_769419
1344 bool "PL310 errata: no automatic Store Buffer drain"
1345 depends on CACHE_L2X0
1346 help
1347 On revisions of the PL310 prior to r3p2, the Store Buffer does
1348 not automatically drain. This can cause normal, non-cacheable
1349 writes to be retained when the memory system is idle, leading
1350 to suboptimal I/O performance for drivers using coherent DMA.
1351 This option adds a write barrier to the cpu_idle loop so that,
1352 on systems with an outer cache, the store buffer is drained
1353 explicitly.
1354
7253b85c
SH
1355config ARM_ERRATA_775420
1356 bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
1357 depends on CPU_V7
1358 help
1359 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
1360 r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
1361 operation aborts with MMU exception, it might cause the processor
1362 to deadlock. This workaround puts DSB before executing ISB if
1363 an abort may occur on cache maintenance.
1364
93dc6887
CM
1365config ARM_ERRATA_798181
1366 bool "ARM errata: TLBI/DSB failure on Cortex-A15"
1367 depends on CPU_V7 && SMP
1368 help
1369 On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
1370 adequately shooting down all use of the old entries. This
1371 option enables the Linux kernel workaround for this erratum
1372 which sends an IPI to the CPUs that are running the same ASID
1373 as the one being invalidated.
1374
84b6504f
WD
1375config ARM_ERRATA_773022
1376 bool "ARM errata: incorrect instructions may be executed from loop buffer"
1377 depends on CPU_V7
1378 help
1379 This option enables the workaround for the 773022 Cortex-A15
1380 (up to r0p4) erratum. In certain rare sequences of code, the
1381 loop buffer may deliver incorrect instructions. This
1382 workaround disables the loop buffer to avoid the erratum.
1383
1da177e4
LT
1384endmenu
1385
1386source "arch/arm/common/Kconfig"
1387
1da177e4
LT
1388menu "Bus support"
1389
1390config ARM_AMBA
1391 bool
1392
1393config ISA
1394 bool
1da177e4
LT
1395 help
1396 Find out whether you have ISA slots on your motherboard. ISA is the
1397 name of a bus system, i.e. the way the CPU talks to the other stuff
1398 inside your box. Other bus systems are PCI, EISA, MicroChannel
1399 (MCA) or VESA. ISA is an older system, now being displaced by PCI;
1400 newer boards don't support it. If you have ISA, say Y, otherwise N.
1401
065909b9 1402# Select ISA DMA controller support
1da177e4
LT
1403config ISA_DMA
1404 bool
065909b9 1405 select ISA_DMA_API
1da177e4 1406
065909b9 1407# Select ISA DMA interface
5cae841b
AV
1408config ISA_DMA_API
1409 bool
5cae841b 1410
1da177e4 1411config PCI
0b05da72 1412 bool "PCI support" if MIGHT_HAVE_PCI
1da177e4
LT
1413 help
1414 Find out whether you have a PCI motherboard. PCI is the name of a
1415 bus system, i.e. the way the CPU talks to the other stuff inside
1416 your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
1417 VESA. If you have PCI, say Y, otherwise N.
1418
52882173
AV
1419config PCI_DOMAINS
1420 bool
1421 depends on PCI
1422
b080ac8a
MRJ
1423config PCI_NANOENGINE
1424 bool "BSE nanoEngine PCI support"
1425 depends on SA1100_NANOENGINE
1426 help
1427 Enable PCI on the BSE nanoEngine board.
1428
36e23590
MW
1429config PCI_SYSCALL
1430 def_bool PCI
1431
1da177e4
LT
1432# Select the host bridge type
1433config PCI_HOST_VIA82C505
1434 bool
1435 depends on PCI && ARCH_SHARK
1436 default y
1437
a0113a99
MR
1438config PCI_HOST_ITE8152
1439 bool
1440 depends on PCI && MACH_ARMCORE
1441 default y
1442 select DMABOUNCE
1443
1da177e4 1444source "drivers/pci/Kconfig"
3f06d157 1445source "drivers/pci/pcie/Kconfig"
1da177e4
LT
1446
1447source "drivers/pcmcia/Kconfig"
1448
1449endmenu
1450
1451menu "Kernel Features"
1452
3b55658a
DM
1453config HAVE_SMP
1454 bool
1455 help
1456 This option should be selected by machines which have an SMP-
1457 capable CPU.
1458
1459 The only effect of this option is to make the SMP-related
1460 options available to the user for configuration.
1461
1da177e4 1462config SMP
bb2d8130 1463 bool "Symmetric Multi-Processing"
fbb4ddac 1464 depends on CPU_V6K || CPU_V7
bc28248e 1465 depends on GENERIC_CLOCKEVENTS
3b55658a 1466 depends on HAVE_SMP
801bb21c 1467 depends on MMU || ARM_MPU
b1b3f49c 1468 select USE_GENERIC_SMP_HELPERS
1da177e4
LT
1469 help
1470 This enables support for systems with more than one CPU. If you have
1471 a system with only one CPU, like most personal computers, say N. If
1472 you have a system with more than one CPU, say Y.
1473
1474 If you say N here, the kernel will run on single and multiprocessor
1475 machines, but will use only one CPU of a multiprocessor machine. If
1476 you say Y here, the kernel will run on many, but not all, single
1477 processor machines. On a single processor machine, the kernel will
1478 run faster if you say N here.
1479
395cf969 1480 See also <file:Documentation/x86/i386/IO-APIC.txt>,
1da177e4 1481 <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
50a23e6e 1482 <http://tldp.org/HOWTO/SMP-HOWTO.html>.
1da177e4
LT
1483
1484 If you don't know what to do here, say N.
1485
f00ec48f
RK
1486config SMP_ON_UP
1487 bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
801bb21c 1488 depends on SMP && !XIP_KERNEL && MMU
f00ec48f
RK
1489 default y
1490 help
1491 SMP kernels contain instructions which fail on non-SMP processors.
1492 Enabling this option allows the kernel to modify itself to make
1493 these instructions safe. Disabling it allows about 1K of space
1494 savings.
1495
1496 If you don't know what to do here, say Y.
1497
c9018aab
VG
1498config ARM_CPU_TOPOLOGY
1499 bool "Support cpu topology definition"
1500 depends on SMP && CPU_V7
1501 default y
1502 help
1503 Support ARM cpu topology definition. The MPIDR register defines
1504 affinity between processors which is then used to describe the cpu
1505 topology of an ARM System.
1506
1507config SCHED_MC
1508 bool "Multi-core scheduler support"
1509 depends on ARM_CPU_TOPOLOGY
1510 help
1511 Multi-core scheduler support improves the CPU scheduler's decision
1512 making when dealing with multi-core CPU chips at a cost of slightly
1513 increased overhead in some places. If unsure say N here.
1514
1515config SCHED_SMT
1516 bool "SMT scheduler support"
1517 depends on ARM_CPU_TOPOLOGY
1518 help
1519 Improves the CPU scheduler's decision making when dealing with
1520 MultiThreading at a cost of slightly increased overhead in some
1521 places. If unsure say N here.
1522
a8cbcd92
RK
1523config HAVE_ARM_SCU
1524 bool
a8cbcd92
RK
1525 help
1526 This option enables support for the ARM system coherency unit
1527
8a4da6e3 1528config HAVE_ARM_ARCH_TIMER
022c03a2
MZ
1529 bool "Architected timer support"
1530 depends on CPU_V7
8a4da6e3 1531 select ARM_ARCH_TIMER
022c03a2
MZ
1532 help
1533 This option enables support for the ARM architected timer
1534
f32f4ce2
RK
1535config HAVE_ARM_TWD
1536 bool
1537 depends on SMP
da4a686a 1538 select CLKSRC_OF if OF
f32f4ce2
RK
1539 help
1540 This options enables support for the ARM timer and watchdog unit
1541
e8db288e
NP
1542config MCPM
1543 bool "Multi-Cluster Power Management"
1544 depends on CPU_V7 && SMP
1545 help
1546 This option provides the common power management infrastructure
1547 for (multi-)cluster based systems, such as big.LITTLE based
1548 systems.
1549
8d5796d2
LB
1550choice
1551 prompt "Memory split"
1552 default VMSPLIT_3G
1553 help
1554 Select the desired split between kernel and user memory.
1555
1556 If you are not absolutely sure what you are doing, leave this
1557 option alone!
1558
1559 config VMSPLIT_3G
1560 bool "3G/1G user/kernel split"
1561 config VMSPLIT_2G
1562 bool "2G/2G user/kernel split"
1563 config VMSPLIT_1G
1564 bool "1G/3G user/kernel split"
1565endchoice
1566
1567config PAGE_OFFSET
1568 hex
1569 default 0x40000000 if VMSPLIT_1G
1570 default 0x80000000 if VMSPLIT_2G
1571 default 0xC0000000
1572
1da177e4
LT
1573config NR_CPUS
1574 int "Maximum number of CPUs (2-32)"
1575 range 2 32
1576 depends on SMP
1577 default "4"
1578
a054a811 1579config HOTPLUG_CPU
00b7dede 1580 bool "Support for hot-pluggable CPUs"
40b31360 1581 depends on SMP
a054a811
RK
1582 help
1583 Say Y here to experiment with turning CPUs off and on. CPUs
1584 can be controlled through /sys/devices/system/cpu.
1585
2bdd424f
WD
1586config ARM_PSCI
1587 bool "Support for the ARM Power State Coordination Interface (PSCI)"
1588 depends on CPU_V7
1589 help
1590 Say Y here if you want Linux to communicate with system firmware
1591 implementing the PSCI specification for CPU-centric power
1592 management operations described in ARM document number ARM DEN
1593 0022A ("Power State Coordination Interface System Software on
1594 ARM processors").
1595
2a6ad871
MR
1596# The GPIO number here must be sorted by descending number. In case of
1597# a multiplatform kernel, we just want the highest value required by the
1598# selected platforms.
44986ab0
PDSN
1599config ARCH_NR_GPIO
1600 int
3dea19e8 1601 default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
6d0fc190 1602 default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || SOC_DRA7XX
06b851e5 1603 default 392 if ARCH_U8500
01bb914c
TP
1604 default 352 if ARCH_VT8500
1605 default 288 if ARCH_SUNXI
2a6ad871 1606 default 264 if MACH_H4700
44986ab0
PDSN
1607 default 0
1608 help
1609 Maximum number of GPIOs in the system.
1610
1611 If unsure, leave the default value.
1612
d45a398f 1613source kernel/Kconfig.preempt
1da177e4 1614
c9218b16 1615config HZ_FIXED
f8065813 1616 int
b130d5c2 1617 default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \
a73ddc61 1618 ARCH_S5PV210 || ARCH_EXYNOS4
5248c657 1619 default AT91_TIMER_HZ if ARCH_AT91
5da3e714 1620 default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
47d84682 1621 default 0
c9218b16
RK
1622
1623choice
47d84682 1624 depends on HZ_FIXED = 0
c9218b16
RK
1625 prompt "Timer frequency"
1626
1627config HZ_100
1628 bool "100 Hz"
1629
1630config HZ_200
1631 bool "200 Hz"
1632
1633config HZ_250
1634 bool "250 Hz"
1635
1636config HZ_300
1637 bool "300 Hz"
1638
1639config HZ_500
1640 bool "500 Hz"
1641
1642config HZ_1000
1643 bool "1000 Hz"
1644
1645endchoice
1646
1647config HZ
1648 int
47d84682 1649 default HZ_FIXED if HZ_FIXED != 0
c9218b16
RK
1650 default 100 if HZ_100
1651 default 200 if HZ_200
1652 default 250 if HZ_250
1653 default 300 if HZ_300
1654 default 500 if HZ_500
1655 default 1000
1656
1657config SCHED_HRTICK
1658 def_bool HIGH_RES_TIMERS
f8065813 1659
b28748fb
RK
1660config SCHED_HRTICK
1661 def_bool HIGH_RES_TIMERS
1662
16c79651 1663config THUMB2_KERNEL
bc7dea00 1664 bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
4477ca45 1665 depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K
bc7dea00 1666 default y if CPU_THUMBONLY
16c79651
CM
1667 select AEABI
1668 select ARM_ASM_UNIFIED
89bace65 1669 select ARM_UNWIND
16c79651
CM
1670 help
1671 By enabling this option, the kernel will be compiled in
1672 Thumb-2 mode. A compiler/assembler that understand the unified
1673 ARM-Thumb syntax is needed.
1674
1675 If unsure, say N.
1676
6f685c5c
DM
1677config THUMB2_AVOID_R_ARM_THM_JUMP11
1678 bool "Work around buggy Thumb-2 short branch relocations in gas"
1679 depends on THUMB2_KERNEL && MODULES
1680 default y
1681 help
1682 Various binutils versions can resolve Thumb-2 branches to
1683 locally-defined, preemptible global symbols as short-range "b.n"
1684 branch instructions.
1685
1686 This is a problem, because there's no guarantee the final
1687 destination of the symbol, or any candidate locations for a
1688 trampoline, are within range of the branch. For this reason, the
1689 kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
1690 relocation in modules at all, and it makes little sense to add
1691 support.
1692
1693 The symptom is that the kernel fails with an "unsupported
1694 relocation" error when loading some modules.
1695
1696 Until fixed tools are available, passing
1697 -fno-optimize-sibling-calls to gcc should prevent gcc generating
1698 code which hits this problem, at the cost of a bit of extra runtime
1699 stack usage in some cases.
1700
1701 The problem is described in more detail at:
1702 https://bugs.launchpad.net/binutils-linaro/+bug/725126
1703
1704 Only Thumb-2 kernels are affected.
1705
1706 Unless you are sure your tools don't have this problem, say Y.
1707
0becb088
CM
1708config ARM_ASM_UNIFIED
1709 bool
1710
704bdda0
NP
1711config AEABI
1712 bool "Use the ARM EABI to compile the kernel"
1713 help
1714 This option allows for the kernel to be compiled using the latest
1715 ARM ABI (aka EABI). This is only useful if you are using a user
1716 space environment that is also compiled with EABI.
1717
1718 Since there are major incompatibilities between the legacy ABI and
1719 EABI, especially with regard to structure member alignment, this
1720 option also changes the kernel syscall calling convention to
1721 disambiguate both ABIs and allow for backward compatibility support
1722 (selected with CONFIG_OABI_COMPAT).
1723
1724 To use this you need GCC version 4.0.0 or later.
1725
6c90c872 1726config OABI_COMPAT
a73a3ff1 1727 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
d6f94fa0 1728 depends on AEABI && !THUMB2_KERNEL
6c90c872
NP
1729 default y
1730 help
1731 This option preserves the old syscall interface along with the
1732 new (ARM EABI) one. It also provides a compatibility layer to
1733 intercept syscalls that have structure arguments which layout
1734 in memory differs between the legacy ABI and the new ARM EABI
1735 (only for non "thumb" binaries). This option adds a tiny
1736 overhead to all syscalls and produces a slightly larger kernel.
1737 If you know you'll be using only pure EABI user space then you
1738 can say N here. If this option is not selected and you attempt
1739 to execute a legacy ABI binary then the result will be
1740 UNPREDICTABLE (in fact it can be predicted that it won't work
1741 at all). If in doubt say Y.
1742
eb33575c 1743config ARCH_HAS_HOLES_MEMORYMODEL
e80d6a24 1744 bool
e80d6a24 1745
05944d74
RK
1746config ARCH_SPARSEMEM_ENABLE
1747 bool
1748
07a2f737
RK
1749config ARCH_SPARSEMEM_DEFAULT
1750 def_bool ARCH_SPARSEMEM_ENABLE
1751
05944d74 1752config ARCH_SELECT_MEMORY_MODEL
be370302 1753 def_bool ARCH_SPARSEMEM_ENABLE
c80d79d7 1754
7b7bf499
WD
1755config HAVE_ARCH_PFN_VALID
1756 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
1757
053a96ca 1758config HIGHMEM
e8db89a2
RK
1759 bool "High Memory Support"
1760 depends on MMU
053a96ca
NP
1761 help
1762 The address space of ARM processors is only 4 Gigabytes large
1763 and it has to accommodate user address space, kernel address
1764 space as well as some memory mapped IO. That means that, if you
1765 have a large amount of physical memory and/or IO, not all of the
1766 memory can be "permanently mapped" by the kernel. The physical
1767 memory that is not permanently mapped is called "high memory".
1768
1769 Depending on the selected kernel/user memory split, minimum
1770 vmalloc space and actual amount of RAM, you may not need this
1771 option which should result in a slightly faster kernel.
1772
1773 If unsure, say n.
1774
65cec8e3
RK
1775config HIGHPTE
1776 bool "Allocate 2nd-level pagetables from highmem"
1777 depends on HIGHMEM
65cec8e3 1778
1b8873a0
JI
1779config HW_PERF_EVENTS
1780 bool "Enable hardware performance counter support for perf events"
f0d1bc47 1781 depends on PERF_EVENTS
1b8873a0
JI
1782 default y
1783 help
1784 Enable hardware performance counter support for perf events. If
1785 disabled, perf events will use software events only.
1786
1355e2a6
CM
1787config SYS_SUPPORTS_HUGETLBFS
1788 def_bool y
1789 depends on ARM_LPAE
1790
8d962507
CM
1791config HAVE_ARCH_TRANSPARENT_HUGEPAGE
1792 def_bool y
1793 depends on ARM_LPAE
1794
4bfab203
SC
1795config ARCH_WANT_GENERAL_HUGETLB
1796 def_bool y
1797
3f22ab27
DH
1798source "mm/Kconfig"
1799
c1b2d970
MD
1800config FORCE_MAX_ZONEORDER
1801 int "Maximum zone order" if ARCH_SHMOBILE
1802 range 11 64 if ARCH_SHMOBILE
898f08e1 1803 default "12" if SOC_AM33XX
c1b2d970
MD
1804 default "9" if SA1111
1805 default "11"
1806 help
1807 The kernel memory allocator divides physically contiguous memory
1808 blocks into "zones", where each zone is a power of two number of
1809 pages. This option selects the largest power of two that the kernel
1810 keeps in the memory allocator. If you need to allocate very large
1811 blocks of physically contiguous memory, then you may need to
1812 increase this value.
1813
1814 This config option is actually maximum order plus one. For example,
1815 a value of 11 means that the largest free memory block is 2^10 pages.
1816
1da177e4
LT
1817config ALIGNMENT_TRAP
1818 bool
f12d0d7c 1819 depends on CPU_CP15_MMU
1da177e4 1820 default y if !ARCH_EBSA110
e119bfff 1821 select HAVE_PROC_CPU if PROC_FS
1da177e4 1822 help
84eb8d06 1823 ARM processors cannot fetch/store information which is not
1da177e4
LT
1824 naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1825 address divisible by 4. On 32-bit ARM processors, these non-aligned
1826 fetch/store instructions will be emulated in software if you say
1827 here, which has a severe performance impact. This is necessary for
1828 correct operation of some network protocols. With an IP-only
1829 configuration it is safe to say N, otherwise say Y.
1830
39ec58f3 1831config UACCESS_WITH_MEMCPY
38ef2ad5
LW
1832 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
1833 depends on MMU
39ec58f3
LB
1834 default y if CPU_FEROCEON
1835 help
1836 Implement faster copy_to_user and clear_user methods for CPU
1837 cores where a 8-word STM instruction give significantly higher
1838 memory write throughput than a sequence of individual 32bit stores.
1839
1840 A possible side effect is a slight increase in scheduling latency
1841 between threads sharing the same address space if they invoke
1842 such copy operations with large buffers.
1843
1844 However, if the CPU data cache is using a write-allocate mode,
1845 this option is unlikely to provide any performance gain.
1846
70c70d97
NP
1847config SECCOMP
1848 bool
1849 prompt "Enable seccomp to safely compute untrusted bytecode"
1850 ---help---
1851 This kernel feature is useful for number crunching applications
1852 that may need to compute untrusted bytecode during their
1853 execution. By using pipes or other transports made available to
1854 the process as file descriptors supporting the read/write
1855 syscalls, it's possible to isolate those applications in
1856 their own address space using seccomp. Once seccomp is
1857 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1858 and the task is only allowed to execute a few safe syscalls
1859 defined by each seccomp mode.
1860
c743f380
NP
1861config CC_STACKPROTECTOR
1862 bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
1863 help
1864 This option turns on the -fstack-protector GCC feature. This
1865 feature puts, at the beginning of functions, a canary value on
1866 the stack just before the return address, and validates
1867 the value just before actually returning. Stack based buffer
1868 overflows (that need to overwrite this return address) now also
1869 overwrite the canary, which gets detected and the attack is then
1870 neutralized via a kernel panic.
1871 This feature requires gcc version 4.2 or above.
1872
eff8d644
SS
1873config XEN_DOM0
1874 def_bool y
1875 depends on XEN
1876
1877config XEN
1878 bool "Xen guest support on ARM (EXPERIMENTAL)"
85323a99 1879 depends on ARM && AEABI && OF
f880b67d 1880 depends on CPU_V7 && !CPU_V6
85323a99 1881 depends on !GENERIC_ATOMIC64
17b7ab80 1882 select ARM_PSCI
eff8d644
SS
1883 help
1884 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1885
1da177e4
LT
1886endmenu
1887
1888menu "Boot options"
1889
9eb8f674
GL
1890config USE_OF
1891 bool "Flattened Device Tree support"
b1b3f49c 1892 select IRQ_DOMAIN
9eb8f674
GL
1893 select OF
1894 select OF_EARLY_FLATTREE
1895 help
1896 Include support for flattened device tree machine descriptions.
1897
bd51e2f5
NP
1898config ATAGS
1899 bool "Support for the traditional ATAGS boot data passing" if USE_OF
1900 default y
1901 help
1902 This is the traditional way of passing data to the kernel at boot
1903 time. If you are solely relying on the flattened device tree (or
1904 the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1905 to remove ATAGS support from your kernel binary. If unsure,
1906 leave this to y.
1907
1908config DEPRECATED_PARAM_STRUCT
1909 bool "Provide old way to pass kernel parameters"
1910 depends on ATAGS
1911 help
1912 This was deprecated in 2001 and announced to live on for 5 years.
1913 Some old boot loaders still use this way.
1914
1da177e4
LT
1915# Compressed boot loader in ROM. Yes, we really want to ask about
1916# TEXT and BSS so we preserve their values in the config files.
1917config ZBOOT_ROM_TEXT
1918 hex "Compressed ROM boot loader base address"
1919 default "0"
1920 help
1921 The physical address at which the ROM-able zImage is to be
1922 placed in the target. Platforms which normally make use of
1923 ROM-able zImage formats normally set this to a suitable
1924 value in their defconfig file.
1925
1926 If ZBOOT_ROM is not enabled, this has no effect.
1927
1928config ZBOOT_ROM_BSS
1929 hex "Compressed ROM boot loader BSS address"
1930 default "0"
1931 help
f8c440b2
DF
1932 The base address of an area of read/write memory in the target
1933 for the ROM-able zImage which must be available while the
1934 decompressor is running. It must be large enough to hold the
1935 entire decompressed kernel plus an additional 128 KiB.
1936 Platforms which normally make use of ROM-able zImage formats
1937 normally set this to a suitable value in their defconfig file.
1da177e4
LT
1938
1939 If ZBOOT_ROM is not enabled, this has no effect.
1940
1941config ZBOOT_ROM
1942 bool "Compressed boot loader in ROM/flash"
1943 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
1944 help
1945 Say Y here if you intend to execute your compressed kernel image
1946 (zImage) directly from ROM or flash. If unsure, say N.
1947
090ab3ff
SH
1948choice
1949 prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
d6f94fa0 1950 depends on ZBOOT_ROM && ARCH_SH7372
090ab3ff
SH
1951 default ZBOOT_ROM_NONE
1952 help
1953 Include experimental SD/MMC loading code in the ROM-able zImage.
59bf8964 1954 With this enabled it is possible to write the ROM-able zImage
090ab3ff
SH
1955 kernel image to an MMC or SD card and boot the kernel straight
1956 from the reset vector. At reset the processor Mask ROM will load
59bf8964 1957 the first part of the ROM-able zImage which in turn loads the
090ab3ff
SH
1958 rest the kernel image to RAM.
1959
1960config ZBOOT_ROM_NONE
1961 bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
1962 help
1963 Do not load image from SD or MMC
1964
f45b1149
SH
1965config ZBOOT_ROM_MMCIF
1966 bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
f45b1149 1967 help
090ab3ff
SH
1968 Load image from MMCIF hardware block.
1969
1970config ZBOOT_ROM_SH_MOBILE_SDHI
1971 bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
1972 help
1973 Load image from SDHI hardware block
1974
1975endchoice
f45b1149 1976
e2a6a3aa
JB
1977config ARM_APPENDED_DTB
1978 bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
d6f94fa0 1979 depends on OF && !ZBOOT_ROM
e2a6a3aa
JB
1980 help
1981 With this option, the boot code will look for a device tree binary
1982 (DTB) appended to zImage
1983 (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1984
1985 This is meant as a backward compatibility convenience for those
1986 systems with a bootloader that can't be upgraded to accommodate
1987 the documented boot protocol using a device tree.
1988
1989 Beware that there is very little in terms of protection against
1990 this option being confused by leftover garbage in memory that might
1991 look like a DTB header after a reboot if no actual DTB is appended
1992 to zImage. Do not leave this option active in a production kernel
1993 if you don't intend to always append a DTB. Proper passing of the
1994 location into r2 of a bootloader provided DTB is always preferable
1995 to this option.
1996
b90b9a38
NP
1997config ARM_ATAG_DTB_COMPAT
1998 bool "Supplement the appended DTB with traditional ATAG information"
1999 depends on ARM_APPENDED_DTB
2000 help
2001 Some old bootloaders can't be updated to a DTB capable one, yet
2002 they provide ATAGs with memory configuration, the ramdisk address,
2003 the kernel cmdline string, etc. Such information is dynamically
2004 provided by the bootloader and can't always be stored in a static
2005 DTB. To allow a device tree enabled kernel to be used with such
2006 bootloaders, this option allows zImage to extract the information
2007 from the ATAG list and store it at run time into the appended DTB.
2008
d0f34a11
GR
2009choice
2010 prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
2011 default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
2012
2013config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
2014 bool "Use bootloader kernel arguments if available"
2015 help
2016 Uses the command-line options passed by the boot loader instead of
2017 the device tree bootargs property. If the boot loader doesn't provide
2018 any, the device tree bootargs property will be used.
2019
2020config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
2021 bool "Extend with bootloader kernel arguments"
2022 help
2023 The command-line arguments provided by the boot loader will be
2024 appended to the the device tree bootargs property.
2025
2026endchoice
2027
1da177e4
LT
2028config CMDLINE
2029 string "Default kernel command string"
2030 default ""
2031 help
2032 On some architectures (EBSA110 and CATS), there is currently no way
2033 for the boot loader to pass arguments to the kernel. For these
2034 architectures, you should supply some command-line options at build
2035 time by entering them here. As a minimum, you should specify the
2036 memory size and the root device (e.g., mem=64M root=/dev/nfs).
2037
4394c124
VB
2038choice
2039 prompt "Kernel command line type" if CMDLINE != ""
2040 default CMDLINE_FROM_BOOTLOADER
bd51e2f5 2041 depends on ATAGS
4394c124
VB
2042
2043config CMDLINE_FROM_BOOTLOADER
2044 bool "Use bootloader kernel arguments if available"
2045 help
2046 Uses the command-line options passed by the boot loader. If
2047 the boot loader doesn't provide any, the default kernel command
2048 string provided in CMDLINE will be used.
2049
2050config CMDLINE_EXTEND
2051 bool "Extend bootloader kernel arguments"
2052 help
2053 The command-line arguments provided by the boot loader will be
2054 appended to the default kernel command string.
2055
92d2040d
AH
2056config CMDLINE_FORCE
2057 bool "Always use the default kernel command string"
92d2040d
AH
2058 help
2059 Always use the default kernel command string, even if the boot
2060 loader passes other arguments to the kernel.
2061 This is useful if you cannot or don't want to change the
2062 command-line options your boot loader passes to the kernel.
4394c124 2063endchoice
92d2040d 2064
1da177e4
LT
2065config XIP_KERNEL
2066 bool "Kernel Execute-In-Place from ROM"
387798b3 2067 depends on !ZBOOT_ROM && !ARM_LPAE && !ARCH_MULTIPLATFORM
1da177e4
LT
2068 help
2069 Execute-In-Place allows the kernel to run from non-volatile storage
2070 directly addressable by the CPU, such as NOR flash. This saves RAM
2071 space since the text section of the kernel is not loaded from flash
2072 to RAM. Read-write sections, such as the data section and stack,
2073 are still copied to RAM. The XIP kernel is not compressed since
2074 it has to run directly from flash, so it will take more space to
2075 store it. The flash address used to link the kernel object files,
2076 and for storing it, is configuration dependent. Therefore, if you
2077 say Y here, you must know the proper physical address where to
2078 store the kernel image depending on your own flash memory usage.
2079
2080 Also note that the make target becomes "make xipImage" rather than
2081 "make zImage" or "make Image". The final kernel binary to put in
2082 ROM memory will be arch/arm/boot/xipImage.
2083
2084 If unsure, say N.
2085
2086config XIP_PHYS_ADDR
2087 hex "XIP Kernel Physical Location"
2088 depends on XIP_KERNEL
2089 default "0x00080000"
2090 help
2091 This is the physical address in your flash memory the kernel will
2092 be linked for and stored to. This address is dependent on your
2093 own flash usage.
2094
c587e4a6
RP
2095config KEXEC
2096 bool "Kexec system call (EXPERIMENTAL)"
19ab428f 2097 depends on (!SMP || PM_SLEEP_SMP)
c587e4a6
RP
2098 help
2099 kexec is a system call that implements the ability to shutdown your
2100 current kernel, and to start another kernel. It is like a reboot
01dd2fbf 2101 but it is independent of the system firmware. And like a reboot
c587e4a6
RP
2102 you can start any kernel with it, not just Linux.
2103
2104 It is an ongoing process to be certain the hardware in a machine
2105 is properly shutdown, so do not be surprised if this code does not
bf220695 2106 initially work for you.
c587e4a6 2107
4cd9d6f7
RP
2108config ATAGS_PROC
2109 bool "Export atags in procfs"
bd51e2f5 2110 depends on ATAGS && KEXEC
b98d7291 2111 default y
4cd9d6f7
RP
2112 help
2113 Should the atags used to boot the kernel be exported in an "atags"
2114 file in procfs. Useful with kexec.
2115
cb5d39b3
MW
2116config CRASH_DUMP
2117 bool "Build kdump crash kernel (EXPERIMENTAL)"
cb5d39b3
MW
2118 help
2119 Generate crash dump after being started by kexec. This should
2120 be normally only set in special crash dump kernels which are
2121 loaded in the main kernel with kexec-tools into a specially
2122 reserved region and then later executed after a crash by
2123 kdump/kexec. The crash dump kernel must be compiled to a
2124 memory address not used by the main kernel
2125
2126 For more details see Documentation/kdump/kdump.txt
2127
e69edc79
EM
2128config AUTO_ZRELADDR
2129 bool "Auto calculation of the decompressed kernel image address"
e1b31445 2130 depends on !ZBOOT_ROM
e69edc79
EM
2131 help
2132 ZRELADDR is the physical address where the decompressed kernel
2133 image will be placed. If AUTO_ZRELADDR is selected, the address
2134 will be determined at run-time by masking the current IP with
2135 0xf8000000. This assumes the zImage being placed in the first 128MB
2136 from start of memory.
2137
1da177e4
LT
2138endmenu
2139
ac9d7efc 2140menu "CPU Power Management"
1da177e4 2141
89c52ed4 2142if ARCH_HAS_CPUFREQ
1da177e4 2143source "drivers/cpufreq/Kconfig"
1da177e4
LT
2144endif
2145
ac9d7efc
RK
2146source "drivers/cpuidle/Kconfig"
2147
2148endmenu
2149
1da177e4
LT
2150menu "Floating point emulation"
2151
2152comment "At least one emulation must be selected"
2153
2154config FPE_NWFPE
2155 bool "NWFPE math emulation"
593c252a 2156 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
1da177e4
LT
2157 ---help---
2158 Say Y to include the NWFPE floating point emulator in the kernel.
2159 This is necessary to run most binaries. Linux does not currently
2160 support floating point hardware so you need to say Y here even if
2161 your machine has an FPA or floating point co-processor podule.
2162
2163 You may say N here if you are going to load the Acorn FPEmulator
2164 early in the bootup.
2165
2166config FPE_NWFPE_XP
2167 bool "Support extended precision"
bedf142b 2168 depends on FPE_NWFPE
1da177e4
LT
2169 help
2170 Say Y to include 80-bit support in the kernel floating-point
2171 emulator. Otherwise, only 32 and 64-bit support is compiled in.
2172 Note that gcc does not generate 80-bit operations by default,
2173 so in most cases this option only enlarges the size of the
2174 floating point emulator without any good reason.
2175
2176 You almost surely want to say N here.
2177
2178config FPE_FASTFPE
2179 bool "FastFPE math emulation (EXPERIMENTAL)"
d6f94fa0 2180 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
1da177e4
LT
2181 ---help---
2182 Say Y here to include the FAST floating point emulator in the kernel.
2183 This is an experimental much faster emulator which now also has full
2184 precision for the mantissa. It does not support any exceptions.
2185 It is very simple, and approximately 3-6 times faster than NWFPE.
2186
2187 It should be sufficient for most programs. It may be not suitable
2188 for scientific calculations, but you have to check this for yourself.
2189 If you do not feel you need a faster FP emulation you should better
2190 choose NWFPE.
2191
2192config VFP
2193 bool "VFP-format floating point maths"
e399b1a4 2194 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
1da177e4
LT
2195 help
2196 Say Y to include VFP support code in the kernel. This is needed
2197 if your hardware includes a VFP unit.
2198
2199 Please see <file:Documentation/arm/VFP/release-notes.txt> for
2200 release notes and additional status information.
2201
2202 Say N if your target does not have VFP hardware.
2203
25ebee02
CM
2204config VFPv3
2205 bool
2206 depends on VFP
2207 default y if CPU_V7
2208
b5872db4
CM
2209config NEON
2210 bool "Advanced SIMD (NEON) Extension support"
2211 depends on VFPv3 && CPU_V7
2212 help
2213 Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2214 Extension.
2215
73c132c1
AB
2216config KERNEL_MODE_NEON
2217 bool "Support for NEON in kernel mode"
2218 default n
2219 depends on NEON
2220 help
2221 Say Y to include support for NEON in kernel mode.
2222
1da177e4
LT
2223endmenu
2224
2225menu "Userspace binary formats"
2226
2227source "fs/Kconfig.binfmt"
2228
2229config ARTHUR
2230 tristate "RISC OS personality"
704bdda0 2231 depends on !AEABI
1da177e4
LT
2232 help
2233 Say Y here to include the kernel code necessary if you want to run
2234 Acorn RISC OS/Arthur binaries under Linux. This code is still very
2235 experimental; if this sounds frightening, say N and sleep in peace.
2236 You can also say M here to compile this support as a module (which
2237 will be called arthur).
2238
2239endmenu
2240
2241menu "Power management options"
2242
eceab4ac 2243source "kernel/power/Kconfig"
1da177e4 2244
f4cb5700 2245config ARCH_SUSPEND_POSSIBLE
4b1082ca 2246 depends on !ARCH_S5PC100
19a0519d 2247 depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \
3f5d0819 2248 CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
f4cb5700
JB
2249 def_bool y
2250
15e0d9e3
AB
2251config ARM_CPU_SUSPEND
2252 def_bool PM_SLEEP
2253
1da177e4
LT
2254endmenu
2255
d5950b43
SR
2256source "net/Kconfig"
2257
ac25150f 2258source "drivers/Kconfig"
1da177e4
LT
2259
2260source "fs/Kconfig"
2261
1da177e4
LT
2262source "arch/arm/Kconfig.debug"
2263
2264source "security/Kconfig"
2265
2266source "crypto/Kconfig"
2267
2268source "lib/Kconfig"
749cf76c
CD
2269
2270source "arch/arm/kvm/Kconfig"
This page took 1.174311 seconds and 5 git commands to generate.