ARM: 7758/1: introduce config HAS_BANDGAP
[deliverable/linux.git] / arch / arm / Kconfig
CommitLineData
1da177e4
LT
1config ARM
2 bool
3 default y
b1b3f49c
RK
4 select ARCH_BINFMT_ELF_RANDOMIZE_PIE
5 select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
7563bbf8 6 select ARCH_HAVE_CUSTOM_GPIO_H
3d06770e 7 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
b1b3f49c 8 select ARCH_WANT_IPC_PARSE_VERSION
ee951c63 9 select BUILDTIME_EXTABLE_SORT if MMU
b1b3f49c 10 select CPU_PM if (SUSPEND || CPU_IDLE)
39b175a0 11 select DCACHE_WORD_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && !CPU_BIG_ENDIAN && MMU
a41297a0 12 select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI)
b1b3f49c
RK
13 select GENERIC_CLOCKEVENTS_BROADCAST if SMP
14 select GENERIC_IRQ_PROBE
15 select GENERIC_IRQ_SHOW
b1b3f49c
RK
16 select GENERIC_PCI_IOMAP
17 select GENERIC_SMP_IDLE_THREAD
f7b861b7 18 select GENERIC_IDLE_POLL_SETUP
b1b3f49c
RK
19 select GENERIC_STRNCPY_FROM_USER
20 select GENERIC_STRNLEN_USER
21 select HARDIRQS_SW_RESEND
22 select HAVE_AOUT
09f05d85 23 select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
5cbad0eb 24 select HAVE_ARCH_KGDB
4095ccc3 25 select HAVE_ARCH_SECCOMP_FILTER
0693bf68 26 select HAVE_ARCH_TRACEHOOK
b1b3f49c
RK
27 select HAVE_BPF_JIT
28 select HAVE_C_RECORDMCOUNT
29 select HAVE_DEBUG_KMEMLEAK
30 select HAVE_DMA_API_DEBUG
31 select HAVE_DMA_ATTRS
32 select HAVE_DMA_CONTIGUOUS if MMU
80be7a7f 33 select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
b1b3f49c 34 select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
0e341af8 35 select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
b1b3f49c 36 select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
1fe53268 37 select HAVE_GENERIC_DMA_COHERENT
b1b3f49c
RK
38 select HAVE_GENERIC_HARDIRQS
39 select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
40 select HAVE_IDE if PCI || ISA || PCMCIA
e7db7b42 41 select HAVE_KERNEL_GZIP
6e8699f7 42 select HAVE_KERNEL_LZMA
b1b3f49c 43 select HAVE_KERNEL_LZO
a7f464f3 44 select HAVE_KERNEL_XZ
b1b3f49c
RK
45 select HAVE_KPROBES if !XIP_KERNEL
46 select HAVE_KRETPROBES if (HAVE_KPROBES)
47 select HAVE_MEMBLOCK
48 select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
7ada189f 49 select HAVE_PERF_EVENTS
e513f8bf 50 select HAVE_REGS_AND_STACK_ACCESS_API
b1b3f49c 51 select HAVE_SYSCALL_TRACEPOINTS
af1839eb 52 select HAVE_UID16
3d92a71a 53 select KTIME_SCALAR
b1b3f49c
RK
54 select PERF_USE_VMALLOC
55 select RTC_LIB
56 select SYS_SUPPORTS_APM_EMULATION
786d35d4
DH
57 select HAVE_MOD_ARCH_SPECIFIC if ARM_UNWIND
58 select MODULES_USE_ELF_REL
38a61b6b 59 select CLONE_BACKWARDS
b68fec24 60 select OLD_SIGSUSPEND3
50bcb7e4 61 select OLD_SIGACTION
b0088480 62 select HAVE_CONTEXT_TRACKING
1da177e4
LT
63 help
64 The ARM series is a line of low-power-consumption RISC chip designs
f6c8965a 65 licensed by ARM Ltd and targeted at embedded applications and
1da177e4 66 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
f6c8965a 67 manufactured, but legacy ARM-based PC hardware remains popular in
1da177e4
LT
68 Europe. There is an ARM Linux project with a web page at
69 <http://www.arm.linux.org.uk/>.
70
74facffe
RK
71config ARM_HAS_SG_CHAIN
72 bool
73
4ce63fcd
MS
74config NEED_SG_DMA_LENGTH
75 bool
76
77config ARM_DMA_USE_IOMMU
4ce63fcd 78 bool
b1b3f49c
RK
79 select ARM_HAS_SG_CHAIN
80 select NEED_SG_DMA_LENGTH
4ce63fcd 81
60460abf
SWK
82if ARM_DMA_USE_IOMMU
83
84config ARM_DMA_IOMMU_ALIGNMENT
85 int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
86 range 4 9
87 default 8
88 help
89 DMA mapping framework by default aligns all buffers to the smallest
90 PAGE_SIZE order which is greater than or equal to the requested buffer
91 size. This works well for buffers up to a few hundreds kilobytes, but
92 for larger buffers it just a waste of address space. Drivers which has
93 relatively small addressing window (like 64Mib) might run out of
94 virtual space with just a few allocations.
95
96 With this parameter you can specify the maximum PAGE_SIZE order for
97 DMA IOMMU buffers. Larger buffers will be aligned only to this
98 specified order. The order is expressed as a power of two multiplied
99 by the PAGE_SIZE.
100
101endif
102
1a189b97
RK
103config HAVE_PWM
104 bool
105
0b05da72
HUK
106config MIGHT_HAVE_PCI
107 bool
108
75e7153a
RB
109config SYS_SUPPORTS_APM_EMULATION
110 bool
111
bc581770
LW
112config HAVE_TCM
113 bool
114 select GENERIC_ALLOCATOR
115
e119bfff
RK
116config HAVE_PROC_CPU
117 bool
118
5ea81769
AV
119config NO_IOPORT
120 bool
5ea81769 121
1da177e4
LT
122config EISA
123 bool
124 ---help---
125 The Extended Industry Standard Architecture (EISA) bus was
126 developed as an open alternative to the IBM MicroChannel bus.
127
128 The EISA bus provided some of the features of the IBM MicroChannel
129 bus while maintaining backward compatibility with cards made for
130 the older ISA bus. The EISA bus saw limited use between 1988 and
131 1995 when it was made obsolete by the PCI bus.
132
133 Say Y here if you are building a kernel for an EISA-based machine.
134
135 Otherwise, say N.
136
137config SBUS
138 bool
139
f16fb1ec
RK
140config STACKTRACE_SUPPORT
141 bool
142 default y
143
f76e9154
NP
144config HAVE_LATENCYTOP_SUPPORT
145 bool
146 depends on !SMP
147 default y
148
f16fb1ec
RK
149config LOCKDEP_SUPPORT
150 bool
151 default y
152
7ad1bcb2
RK
153config TRACE_IRQFLAGS_SUPPORT
154 bool
155 default y
156
1da177e4
LT
157config RWSEM_GENERIC_SPINLOCK
158 bool
159 default y
160
161config RWSEM_XCHGADD_ALGORITHM
162 bool
163
f0d1b0b3
DH
164config ARCH_HAS_ILOG2_U32
165 bool
f0d1b0b3
DH
166
167config ARCH_HAS_ILOG2_U64
168 bool
f0d1b0b3 169
89c52ed4
BD
170config ARCH_HAS_CPUFREQ
171 bool
172 help
173 Internal node to signify that the ARCH has CPUFREQ support
174 and that the relevant menu configurations are displayed for
175 it.
176
4a1b5733
EV
177config ARCH_HAS_BANDGAP
178 bool
179
b89c3b16
AM
180config GENERIC_HWEIGHT
181 bool
182 default y
183
1da177e4
LT
184config GENERIC_CALIBRATE_DELAY
185 bool
186 default y
187
a08b6b79
Z
188config ARCH_MAY_HAVE_PC_FDC
189 bool
190
5ac6da66
CL
191config ZONE_DMA
192 bool
5ac6da66 193
ccd7ab7f
FT
194config NEED_DMA_MAP_STATE
195 def_bool y
196
58af4a24
RH
197config ARCH_HAS_DMA_SET_COHERENT_MASK
198 bool
199
1da177e4
LT
200config GENERIC_ISA_DMA
201 bool
202
1da177e4
LT
203config FIQ
204 bool
205
13a5045d
RH
206config NEED_RET_TO_USER
207 bool
208
034d2f5a
AV
209config ARCH_MTD_XIP
210 bool
211
c760fc19
HC
212config VECTORS_BASE
213 hex
6afd6fae 214 default 0xffff0000 if MMU || CPU_HIGH_VECTOR
c760fc19
HC
215 default DRAM_BASE if REMAP_VECTORS_TO_RAM
216 default 0x00000000
217 help
218 The base address of exception vectors.
219
dc21af99 220config ARM_PATCH_PHYS_VIRT
c1becedc
RK
221 bool "Patch physical to virtual translations at runtime" if EMBEDDED
222 default y
b511d75d 223 depends on !XIP_KERNEL && MMU
dc21af99
RK
224 depends on !ARCH_REALVIEW || !SPARSEMEM
225 help
111e9a5c
RK
226 Patch phys-to-virt and virt-to-phys translation functions at
227 boot and module load time according to the position of the
228 kernel in system memory.
dc21af99 229
111e9a5c 230 This can only be used with non-XIP MMU kernels where the base
daece596 231 of physical memory is at a 16MB boundary.
dc21af99 232
c1becedc
RK
233 Only disable this option if you know that you do not require
234 this feature (eg, building a kernel for a single machine) and
235 you need to shrink the kernel to the minimal size.
dc21af99 236
01464226
RH
237config NEED_MACH_GPIO_H
238 bool
239 help
240 Select this when mach/gpio.h is required to provide special
241 definitions for this platform. The need for mach/gpio.h should
242 be avoided when possible.
243
c334bc15
RH
244config NEED_MACH_IO_H
245 bool
246 help
247 Select this when mach/io.h is required to provide special
248 definitions for this platform. The need for mach/io.h should
249 be avoided when possible.
250
0cdc8b92 251config NEED_MACH_MEMORY_H
1b9f95f8
NP
252 bool
253 help
0cdc8b92
NP
254 Select this when mach/memory.h is required to provide special
255 definitions for this platform. The need for mach/memory.h should
256 be avoided when possible.
dc21af99 257
1b9f95f8 258config PHYS_OFFSET
974c0724 259 hex "Physical address of main memory" if MMU
0cdc8b92 260 depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
974c0724 261 default DRAM_BASE if !MMU
111e9a5c 262 help
1b9f95f8
NP
263 Please provide the physical address corresponding to the
264 location of main memory in your system.
cada3c08 265
87e040b6
SG
266config GENERIC_BUG
267 def_bool y
268 depends on BUG
269
1da177e4
LT
270source "init/Kconfig"
271
dc52ddc0
MH
272source "kernel/Kconfig.freezer"
273
1da177e4
LT
274menu "System Type"
275
3c427975
HC
276config MMU
277 bool "MMU-based Paged Memory Management Support"
278 default y
279 help
280 Select if you want MMU-based virtualised addressing space
281 support by paged memory management. If unsure, say 'Y'.
282
ccf50e23
RK
283#
284# The "ARM system type" choice list is ordered alphabetically by option
285# text. Please add new entries in the option alphabetic order.
286#
1da177e4
LT
287choice
288 prompt "ARM system type"
1420b22b
AB
289 default ARCH_VERSATILE if !MMU
290 default ARCH_MULTIPLATFORM if MMU
1da177e4 291
387798b3
RH
292config ARCH_MULTIPLATFORM
293 bool "Allow multiple platforms to be selected"
b1b3f49c 294 depends on MMU
387798b3
RH
295 select ARM_PATCH_PHYS_VIRT
296 select AUTO_ZRELADDR
66314223 297 select COMMON_CLK
387798b3 298 select MULTI_IRQ_HANDLER
66314223
DN
299 select SPARSE_IRQ
300 select USE_OF
66314223 301
4af6fee1
DS
302config ARCH_INTEGRATOR
303 bool "ARM Ltd. Integrator family"
89c52ed4 304 select ARCH_HAS_CPUFREQ
b1b3f49c 305 select ARM_AMBA
a613163d 306 select COMMON_CLK
f9a6aa43 307 select COMMON_CLK_VERSATILE
b1b3f49c 308 select GENERIC_CLOCKEVENTS
9904f793 309 select HAVE_TCM
c5a0adb5 310 select ICST
b1b3f49c
RK
311 select MULTI_IRQ_HANDLER
312 select NEED_MACH_MEMORY_H
f4b8b319 313 select PLAT_VERSATILE
695436e3 314 select SPARSE_IRQ
2389d501 315 select VERSATILE_FPGA_IRQ
4af6fee1
DS
316 help
317 Support for ARM's Integrator platform.
318
319config ARCH_REALVIEW
320 bool "ARM Ltd. RealView family"
b1b3f49c 321 select ARCH_WANT_OPTIONAL_GPIOLIB
4af6fee1 322 select ARM_AMBA
b1b3f49c 323 select ARM_TIMER_SP804
f9a6aa43
LW
324 select COMMON_CLK
325 select COMMON_CLK_VERSATILE
ae30ceac 326 select GENERIC_CLOCKEVENTS
b56ba8aa 327 select GPIO_PL061 if GPIOLIB
b1b3f49c 328 select ICST
0cdc8b92 329 select NEED_MACH_MEMORY_H
b1b3f49c
RK
330 select PLAT_VERSATILE
331 select PLAT_VERSATILE_CLCD
4af6fee1
DS
332 help
333 This enables support for ARM Ltd RealView boards.
334
335config ARCH_VERSATILE
336 bool "ARM Ltd. Versatile family"
b1b3f49c 337 select ARCH_WANT_OPTIONAL_GPIOLIB
4af6fee1 338 select ARM_AMBA
b1b3f49c 339 select ARM_TIMER_SP804
4af6fee1 340 select ARM_VIC
6d803ba7 341 select CLKDEV_LOOKUP
b1b3f49c 342 select GENERIC_CLOCKEVENTS
aa3831cf 343 select HAVE_MACH_CLKDEV
c5a0adb5 344 select ICST
f4b8b319 345 select PLAT_VERSATILE
3414ba8c 346 select PLAT_VERSATILE_CLCD
b1b3f49c 347 select PLAT_VERSATILE_CLOCK
2389d501 348 select VERSATILE_FPGA_IRQ
4af6fee1
DS
349 help
350 This enables support for ARM Ltd Versatile board.
351
8fc5ffa0
AV
352config ARCH_AT91
353 bool "Atmel AT91"
f373e8c0 354 select ARCH_REQUIRE_GPIOLIB
bd602995 355 select CLKDEV_LOOKUP
b1b3f49c 356 select HAVE_CLK
e261501d 357 select IRQ_DOMAIN
01464226 358 select NEED_MACH_GPIO_H
1ac02d79 359 select NEED_MACH_IO_H if PCCARD
6732ae5c
JCPV
360 select PINCTRL
361 select PINCTRL_AT91 if USE_OF
4af6fee1 362 help
929e994f
NF
363 This enables support for systems based on Atmel
364 AT91RM9200 and AT91SAM9* processors.
4af6fee1 365
93e22567
RK
366config ARCH_CLPS711X
367 bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
a3b8d4a5 368 select ARCH_REQUIRE_GPIOLIB
ea7d1bc9 369 select AUTO_ZRELADDR
93e22567
RK
370 select CLKDEV_LOOKUP
371 select COMMON_CLK
372 select CPU_ARM720T
4a8355c4 373 select GENERIC_CLOCKEVENTS
99f04c8f 374 select MULTI_IRQ_HANDLER
93e22567 375 select NEED_MACH_MEMORY_H
0d8be81c 376 select SPARSE_IRQ
93e22567
RK
377 help
378 Support for Cirrus Logic 711x/721x/731x based boards.
379
788c9700
RK
380config ARCH_GEMINI
381 bool "Cortina Systems Gemini"
788c9700 382 select ARCH_REQUIRE_GPIOLIB
5cfc8ee0 383 select ARCH_USES_GETTIMEOFFSET
662146b1 384 select NEED_MACH_GPIO_H
b1b3f49c 385 select CPU_FA526
788c9700
RK
386 help
387 Support for the Cortina Systems Gemini family SoCs
388
1da177e4
LT
389config ARCH_EBSA110
390 bool "EBSA-110"
b1b3f49c 391 select ARCH_USES_GETTIMEOFFSET
c750815e 392 select CPU_SA110
f7e68bbf 393 select ISA
c334bc15 394 select NEED_MACH_IO_H
0cdc8b92 395 select NEED_MACH_MEMORY_H
b1b3f49c 396 select NO_IOPORT
1da177e4
LT
397 help
398 This is an evaluation board for the StrongARM processor available
f6c8965a 399 from Digital. It has limited hardware on-board, including an
1da177e4
LT
400 Ethernet interface, two PCMCIA sockets, two serial ports and a
401 parallel port.
402
e7736d47
LB
403config ARCH_EP93XX
404 bool "EP93xx-based"
b1b3f49c
RK
405 select ARCH_HAS_HOLES_MEMORYMODEL
406 select ARCH_REQUIRE_GPIOLIB
407 select ARCH_USES_GETTIMEOFFSET
e7736d47
LB
408 select ARM_AMBA
409 select ARM_VIC
6d803ba7 410 select CLKDEV_LOOKUP
b1b3f49c 411 select CPU_ARM920T
5725aeae 412 select NEED_MACH_MEMORY_H
e7736d47
LB
413 help
414 This enables support for the Cirrus EP93xx series of CPUs.
415
1da177e4
LT
416config ARCH_FOOTBRIDGE
417 bool "FootBridge"
c750815e 418 select CPU_SA110
1da177e4 419 select FOOTBRIDGE
4e8d7637 420 select GENERIC_CLOCKEVENTS
d0ee9f40 421 select HAVE_IDE
8ef6e620 422 select NEED_MACH_IO_H if !MMU
0cdc8b92 423 select NEED_MACH_MEMORY_H
f999b8bd
MM
424 help
425 Support for systems based on the DC21285 companion chip
426 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
1da177e4 427
4af6fee1
DS
428config ARCH_NETX
429 bool "Hilscher NetX based"
b1b3f49c 430 select ARM_VIC
234b6ced 431 select CLKSRC_MMIO
c750815e 432 select CPU_ARM926T
2fcfe6b8 433 select GENERIC_CLOCKEVENTS
f999b8bd 434 help
4af6fee1
DS
435 This enables support for systems based on the Hilscher NetX Soc
436
3b938be6
RK
437config ARCH_IOP13XX
438 bool "IOP13xx-based"
439 depends on MMU
3b938be6 440 select ARCH_SUPPORTS_MSI
b1b3f49c 441 select CPU_XSC3
0cdc8b92 442 select NEED_MACH_MEMORY_H
13a5045d 443 select NEED_RET_TO_USER
b1b3f49c
RK
444 select PCI
445 select PLAT_IOP
446 select VMSPLIT_1G
3b938be6
RK
447 help
448 Support for Intel's IOP13XX (XScale) family of processors.
449
3f7e5815
LB
450config ARCH_IOP32X
451 bool "IOP32x-based"
a4f7e763 452 depends on MMU
b1b3f49c 453 select ARCH_REQUIRE_GPIOLIB
c750815e 454 select CPU_XSCALE
01464226 455 select NEED_MACH_GPIO_H
13a5045d 456 select NEED_RET_TO_USER
f7e68bbf 457 select PCI
b1b3f49c 458 select PLAT_IOP
f999b8bd 459 help
3f7e5815
LB
460 Support for Intel's 80219 and IOP32X (XScale) family of
461 processors.
462
463config ARCH_IOP33X
464 bool "IOP33x-based"
465 depends on MMU
b1b3f49c 466 select ARCH_REQUIRE_GPIOLIB
c750815e 467 select CPU_XSCALE
01464226 468 select NEED_MACH_GPIO_H
13a5045d 469 select NEED_RET_TO_USER
3f7e5815 470 select PCI
b1b3f49c 471 select PLAT_IOP
3f7e5815
LB
472 help
473 Support for Intel's IOP33X (XScale) family of processors.
1da177e4 474
3b938be6
RK
475config ARCH_IXP4XX
476 bool "IXP4xx-based"
a4f7e763 477 depends on MMU
58af4a24 478 select ARCH_HAS_DMA_SET_COHERENT_MASK
b1b3f49c 479 select ARCH_REQUIRE_GPIOLIB
234b6ced 480 select CLKSRC_MMIO
c750815e 481 select CPU_XSCALE
b1b3f49c 482 select DMABOUNCE if PCI
3b938be6 483 select GENERIC_CLOCKEVENTS
0b05da72 484 select MIGHT_HAVE_PCI
c334bc15 485 select NEED_MACH_IO_H
9296d94d
FF
486 select USB_EHCI_BIG_ENDIAN_MMIO
487 select USB_EHCI_BIG_ENDIAN_DESC
c4713074 488 help
3b938be6 489 Support for Intel's IXP4XX (XScale) family of processors.
c4713074 490
edabd38e
SB
491config ARCH_DOVE
492 bool "Marvell Dove"
edabd38e 493 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 494 select CPU_V7
edabd38e 495 select GENERIC_CLOCKEVENTS
0f81bd43 496 select MIGHT_HAVE_PCI
9139acd1
SH
497 select PINCTRL
498 select PINCTRL_DOVE
abcda1dc 499 select PLAT_ORION_LEGACY
0f81bd43 500 select USB_ARCH_HAS_EHCI
7d554902 501 select MVEBU_MBUS
edabd38e
SB
502 help
503 Support for the Marvell Dove SoC 88AP510
504
651c74c7
SB
505config ARCH_KIRKWOOD
506 bool "Marvell Kirkwood"
a8865655 507 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 508 select CPU_FEROCEON
651c74c7 509 select GENERIC_CLOCKEVENTS
b1b3f49c 510 select PCI
1dc831bf 511 select PCI_QUIRKS
f9e75922
AL
512 select PINCTRL
513 select PINCTRL_KIRKWOOD
abcda1dc 514 select PLAT_ORION_LEGACY
5cc0673a 515 select MVEBU_MBUS
651c74c7
SB
516 help
517 Support for the following Marvell Kirkwood series SoCs:
518 88F6180, 88F6192 and 88F6281.
519
794d15b2
SS
520config ARCH_MV78XX0
521 bool "Marvell MV78xx0"
a8865655 522 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 523 select CPU_FEROCEON
794d15b2 524 select GENERIC_CLOCKEVENTS
b1b3f49c 525 select PCI
abcda1dc 526 select PLAT_ORION_LEGACY
95b80e0a 527 select MVEBU_MBUS
794d15b2
SS
528 help
529 Support for the following Marvell MV78xx0 series SoCs:
530 MV781x0, MV782x0.
531
9dd0b194 532config ARCH_ORION5X
585cf175
TP
533 bool "Marvell Orion"
534 depends on MMU
a8865655 535 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 536 select CPU_FEROCEON
51cbff1d 537 select GENERIC_CLOCKEVENTS
b1b3f49c 538 select PCI
abcda1dc 539 select PLAT_ORION_LEGACY
5d1190ea 540 select MVEBU_MBUS
585cf175 541 help
9dd0b194 542 Support for the following Marvell Orion 5x series SoCs:
d2b2a6bb 543 Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
d323ade1 544 Orion-2 (5281), Orion-1-90 (6183).
585cf175 545
788c9700 546config ARCH_MMP
2f7e8fae 547 bool "Marvell PXA168/910/MMP2"
788c9700 548 depends on MMU
788c9700 549 select ARCH_REQUIRE_GPIOLIB
6d803ba7 550 select CLKDEV_LOOKUP
b1b3f49c 551 select GENERIC_ALLOCATOR
788c9700 552 select GENERIC_CLOCKEVENTS
157d2644 553 select GPIO_PXA
c24b3114 554 select IRQ_DOMAIN
b1b3f49c 555 select NEED_MACH_GPIO_H
7c8f86a4 556 select PINCTRL
788c9700 557 select PLAT_PXA
0bd86961 558 select SPARSE_IRQ
788c9700 559 help
2f7e8fae 560 Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
788c9700
RK
561
562config ARCH_KS8695
563 bool "Micrel/Kendin KS8695"
98830bc9 564 select ARCH_REQUIRE_GPIOLIB
c7e783d6 565 select CLKSRC_MMIO
b1b3f49c 566 select CPU_ARM922T
c7e783d6 567 select GENERIC_CLOCKEVENTS
b1b3f49c 568 select NEED_MACH_MEMORY_H
788c9700
RK
569 help
570 Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
571 System-on-Chip devices.
572
788c9700
RK
573config ARCH_W90X900
574 bool "Nuvoton W90X900 CPU"
c52d3d68 575 select ARCH_REQUIRE_GPIOLIB
6d803ba7 576 select CLKDEV_LOOKUP
6fa5d5f7 577 select CLKSRC_MMIO
b1b3f49c 578 select CPU_ARM926T
58b5369e 579 select GENERIC_CLOCKEVENTS
788c9700 580 help
a8bc4ead 581 Support for Nuvoton (Winbond logic dept.) ARM9 processor,
582 At present, the w90x900 has been renamed nuc900, regarding
583 the ARM series product line, you can login the following
584 link address to know more.
585
586 <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
587 ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
788c9700 588
93e22567
RK
589config ARCH_LPC32XX
590 bool "NXP LPC32XX"
591 select ARCH_REQUIRE_GPIOLIB
592 select ARM_AMBA
593 select CLKDEV_LOOKUP
594 select CLKSRC_MMIO
595 select CPU_ARM926T
596 select GENERIC_CLOCKEVENTS
597 select HAVE_IDE
598 select HAVE_PWM
599 select USB_ARCH_HAS_OHCI
600 select USE_OF
601 help
602 Support for the NXP LPC32XX family of processors
603
1da177e4 604config ARCH_PXA
2c8086a5 605 bool "PXA2xx/PXA3xx-based"
a4f7e763 606 depends on MMU
89c52ed4 607 select ARCH_HAS_CPUFREQ
b1b3f49c
RK
608 select ARCH_MTD_XIP
609 select ARCH_REQUIRE_GPIOLIB
610 select ARM_CPU_SUSPEND if PM
611 select AUTO_ZRELADDR
6d803ba7 612 select CLKDEV_LOOKUP
234b6ced 613 select CLKSRC_MMIO
981d0f39 614 select GENERIC_CLOCKEVENTS
157d2644 615 select GPIO_PXA
d0ee9f40 616 select HAVE_IDE
b1b3f49c 617 select MULTI_IRQ_HANDLER
01464226 618 select NEED_MACH_GPIO_H
b1b3f49c
RK
619 select PLAT_PXA
620 select SPARSE_IRQ
f999b8bd 621 help
2c8086a5 622 Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
1da177e4 623
788c9700
RK
624config ARCH_MSM
625 bool "Qualcomm MSM"
923a081c 626 select ARCH_REQUIRE_GPIOLIB
bd32344a 627 select CLKDEV_LOOKUP
b1b3f49c
RK
628 select GENERIC_CLOCKEVENTS
629 select HAVE_CLK
49cbe786 630 help
4b53eb4f
DW
631 Support for Qualcomm MSM/QSD based systems. This runs on the
632 apps processor of the MSM/QSD and depends on a shared memory
633 interface to the modem processor which runs the baseband
634 stack and controls some vital subsystems
635 (clock and power control, etc).
49cbe786 636
c793c1b0 637config ARCH_SHMOBILE
6d72ad35 638 bool "Renesas SH-Mobile / R-Mobile"
5e93c6b4 639 select CLKDEV_LOOKUP
b1b3f49c 640 select GENERIC_CLOCKEVENTS
4c3ffffd
SB
641 select HAVE_ARM_SCU if SMP
642 select HAVE_ARM_TWD if LOCAL_TIMERS
b1b3f49c 643 select HAVE_CLK
aa3831cf 644 select HAVE_MACH_CLKDEV
3b55658a 645 select HAVE_SMP
ce5ea9f3 646 select MIGHT_HAVE_CACHE_L2X0
60f1435c 647 select MULTI_IRQ_HANDLER
0cdc8b92 648 select NEED_MACH_MEMORY_H
b1b3f49c 649 select NO_IOPORT
6722f6cb 650 select PINCTRL if ARCH_WANT_OPTIONAL_GPIOLIB
b1b3f49c
RK
651 select PM_GENERIC_DOMAINS if PM
652 select SPARSE_IRQ
c793c1b0 653 help
6d72ad35 654 Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
c793c1b0 655
1da177e4
LT
656config ARCH_RPC
657 bool "RiscPC"
658 select ARCH_ACORN
a08b6b79 659 select ARCH_MAY_HAVE_PC_FDC
07f841b7 660 select ARCH_SPARSEMEM_ENABLE
5cfc8ee0 661 select ARCH_USES_GETTIMEOFFSET
b1b3f49c 662 select FIQ
d0ee9f40 663 select HAVE_IDE
b1b3f49c
RK
664 select HAVE_PATA_PLATFORM
665 select ISA_DMA_API
c334bc15 666 select NEED_MACH_IO_H
0cdc8b92 667 select NEED_MACH_MEMORY_H
b1b3f49c 668 select NO_IOPORT
b4811bac 669 select VIRT_TO_BUS
1da177e4
LT
670 help
671 On the Acorn Risc-PC, Linux can support the internal IDE disk and
672 CD-ROM interface, serial and parallel port, and the floppy drive.
673
674config ARCH_SA1100
675 bool "SA1100-based"
89c52ed4 676 select ARCH_HAS_CPUFREQ
b1b3f49c
RK
677 select ARCH_MTD_XIP
678 select ARCH_REQUIRE_GPIOLIB
679 select ARCH_SPARSEMEM_ENABLE
680 select CLKDEV_LOOKUP
681 select CLKSRC_MMIO
1937f5b9 682 select CPU_FREQ
b1b3f49c 683 select CPU_SA1100
3e238be2 684 select GENERIC_CLOCKEVENTS
d0ee9f40 685 select HAVE_IDE
b1b3f49c 686 select ISA
01464226 687 select NEED_MACH_GPIO_H
0cdc8b92 688 select NEED_MACH_MEMORY_H
375dec92 689 select SPARSE_IRQ
f999b8bd
MM
690 help
691 Support for StrongARM 11x0 based boards.
1da177e4 692
b130d5c2
KK
693config ARCH_S3C24XX
694 bool "Samsung S3C24XX SoCs"
9d56c02a 695 select ARCH_HAS_CPUFREQ
53650430 696 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 697 select CLKDEV_LOOKUP
7f78b6eb
RN
698 select CLKSRC_MMIO
699 select GENERIC_CLOCKEVENTS
b1b3f49c 700 select HAVE_CLK
20676c15 701 select HAVE_S3C2410_I2C if I2C
b130d5c2 702 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 703 select HAVE_S3C_RTC if RTC_CLASS
17453dd2 704 select MULTI_IRQ_HANDLER
01464226 705 select NEED_MACH_GPIO_H
c334bc15 706 select NEED_MACH_IO_H
1da177e4 707 help
b130d5c2
KK
708 Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
709 and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
710 (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
711 Samsung SMDK2410 development board (and derivatives).
63b1f51b 712
a08ab637
BD
713config ARCH_S3C64XX
714 bool "Samsung S3C64XX"
b1b3f49c
RK
715 select ARCH_HAS_CPUFREQ
716 select ARCH_REQUIRE_GPIOLIB
89f0ce72 717 select ARM_VIC
b1b3f49c 718 select CLKDEV_LOOKUP
04a49b71 719 select CLKSRC_MMIO
b1b3f49c 720 select CPU_V6
04a49b71 721 select GENERIC_CLOCKEVENTS
a08ab637 722 select HAVE_CLK
b1b3f49c
RK
723 select HAVE_S3C2410_I2C if I2C
724 select HAVE_S3C2410_WATCHDOG if WATCHDOG
6700397a 725 select HAVE_TCM
b1b3f49c 726 select NEED_MACH_GPIO_H
89f0ce72 727 select NO_IOPORT
b1b3f49c
RK
728 select PLAT_SAMSUNG
729 select S3C_DEV_NAND
730 select S3C_GPIO_TRACK
89f0ce72 731 select SAMSUNG_CLKSRC
b1b3f49c 732 select SAMSUNG_GPIOLIB_4BIT
89f0ce72 733 select SAMSUNG_IRQ_VIC_TIMER
89f0ce72 734 select USB_ARCH_HAS_OHCI
a08ab637
BD
735 help
736 Samsung S3C64XX series based systems
737
49b7a491
KK
738config ARCH_S5P64X0
739 bool "Samsung S5P6440 S5P6450"
d8b22d25 740 select CLKDEV_LOOKUP
0665ccc4 741 select CLKSRC_MMIO
b1b3f49c 742 select CPU_V6
9e65bbf2 743 select GENERIC_CLOCKEVENTS
b1b3f49c 744 select HAVE_CLK
20676c15 745 select HAVE_S3C2410_I2C if I2C
b1b3f49c 746 select HAVE_S3C2410_WATCHDOG if WATCHDOG
754961a8 747 select HAVE_S3C_RTC if RTC_CLASS
01464226 748 select NEED_MACH_GPIO_H
c4ffccdd 749 help
49b7a491
KK
750 Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
751 SMDK6450.
c4ffccdd 752
acc84707
MS
753config ARCH_S5PC100
754 bool "Samsung S5PC100"
53650430 755 select ARCH_REQUIRE_GPIOLIB
29e8eb0f 756 select CLKDEV_LOOKUP
6a5a2e3b 757 select CLKSRC_MMIO
5a7652f2 758 select CPU_V7
6a5a2e3b 759 select GENERIC_CLOCKEVENTS
b1b3f49c 760 select HAVE_CLK
20676c15 761 select HAVE_S3C2410_I2C if I2C
c39d8d55 762 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 763 select HAVE_S3C_RTC if RTC_CLASS
01464226 764 select NEED_MACH_GPIO_H
5a7652f2 765 help
acc84707 766 Samsung S5PC100 series based systems
5a7652f2 767
170f4e42
KK
768config ARCH_S5PV210
769 bool "Samsung S5PV210/S5PC110"
b1b3f49c 770 select ARCH_HAS_CPUFREQ
0f75a96b 771 select ARCH_HAS_HOLES_MEMORYMODEL
b1b3f49c 772 select ARCH_SPARSEMEM_ENABLE
b2a9dd46 773 select CLKDEV_LOOKUP
0665ccc4 774 select CLKSRC_MMIO
b1b3f49c 775 select CPU_V7
9e65bbf2 776 select GENERIC_CLOCKEVENTS
b1b3f49c 777 select HAVE_CLK
20676c15 778 select HAVE_S3C2410_I2C if I2C
c39d8d55 779 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 780 select HAVE_S3C_RTC if RTC_CLASS
01464226 781 select NEED_MACH_GPIO_H
0cdc8b92 782 select NEED_MACH_MEMORY_H
170f4e42
KK
783 help
784 Samsung S5PV210/S5PC110 series based systems
785
83014579 786config ARCH_EXYNOS
93e22567 787 bool "Samsung EXYNOS"
b1b3f49c 788 select ARCH_HAS_CPUFREQ
0f75a96b 789 select ARCH_HAS_HOLES_MEMORYMODEL
b1b3f49c 790 select ARCH_SPARSEMEM_ENABLE
badc4f2d 791 select CLKDEV_LOOKUP
340fcb5c 792 select COMMON_CLK
b1b3f49c 793 select CPU_V7
cc0e72b8 794 select GENERIC_CLOCKEVENTS
b1b3f49c 795 select HAVE_CLK
20676c15 796 select HAVE_S3C2410_I2C if I2C
c39d8d55 797 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 798 select HAVE_S3C_RTC if RTC_CLASS
01464226 799 select NEED_MACH_GPIO_H
0cdc8b92 800 select NEED_MACH_MEMORY_H
cc0e72b8 801 help
83014579 802 Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
cc0e72b8 803
1da177e4
LT
804config ARCH_SHARK
805 bool "Shark"
b1b3f49c 806 select ARCH_USES_GETTIMEOFFSET
c750815e 807 select CPU_SA110
f7e68bbf
RK
808 select ISA
809 select ISA_DMA
0cdc8b92 810 select NEED_MACH_MEMORY_H
b1b3f49c 811 select PCI
b4811bac 812 select VIRT_TO_BUS
b1b3f49c 813 select ZONE_DMA
f999b8bd
MM
814 help
815 Support for the StrongARM based Digital DNARD machine, also known
816 as "Shark" (<http://www.shark-linux.de/shark.html>).
1da177e4 817
d98aac75
LW
818config ARCH_U300
819 bool "ST-Ericsson U300 Series"
820 depends on MMU
b1b3f49c 821 select ARCH_REQUIRE_GPIOLIB
d98aac75 822 select ARM_AMBA
5485c1e0 823 select ARM_PATCH_PHYS_VIRT
d98aac75 824 select ARM_VIC
6d803ba7 825 select CLKDEV_LOOKUP
b1b3f49c 826 select CLKSRC_MMIO
50667d63 827 select COMMON_CLK
b1b3f49c
RK
828 select CPU_ARM926T
829 select GENERIC_CLOCKEVENTS
b1b3f49c 830 select HAVE_TCM
a4fe292f 831 select SPARSE_IRQ
d98aac75
LW
832 help
833 Support for ST-Ericsson U300 series mobile platforms.
834
7c6337e2
KH
835config ARCH_DAVINCI
836 bool "TI DaVinci"
b1b3f49c 837 select ARCH_HAS_HOLES_MEMORYMODEL
dce1115b 838 select ARCH_REQUIRE_GPIOLIB
6d803ba7 839 select CLKDEV_LOOKUP
20e9969b 840 select GENERIC_ALLOCATOR
b1b3f49c 841 select GENERIC_CLOCKEVENTS
dc7ad3b3 842 select GENERIC_IRQ_CHIP
b1b3f49c 843 select HAVE_IDE
01464226 844 select NEED_MACH_GPIO_H
689e331f 845 select USE_OF
b1b3f49c 846 select ZONE_DMA
7c6337e2
KH
847 help
848 Support for TI's DaVinci platform.
849
a0694861
TL
850config ARCH_OMAP1
851 bool "TI OMAP1"
00a36698 852 depends on MMU
89c52ed4 853 select ARCH_HAS_CPUFREQ
9af915da 854 select ARCH_HAS_HOLES_MEMORYMODEL
a0694861 855 select ARCH_OMAP
21f47fbc 856 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 857 select CLKDEV_LOOKUP
d6e15d78 858 select CLKSRC_MMIO
b1b3f49c 859 select GENERIC_CLOCKEVENTS
a0694861 860 select GENERIC_IRQ_CHIP
e9a91de7 861 select HAVE_CLK
a0694861
TL
862 select HAVE_IDE
863 select IRQ_DOMAIN
864 select NEED_MACH_IO_H if PCCARD
865 select NEED_MACH_MEMORY_H
21f47fbc 866 help
a0694861 867 Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
02c981c0 868
1da177e4
LT
869endchoice
870
387798b3
RH
871menu "Multiple platform selection"
872 depends on ARCH_MULTIPLATFORM
873
874comment "CPU Core family selection"
875
876config ARCH_MULTI_V4
877 bool "ARMv4 based platforms (FA526, StrongARM)"
387798b3 878 depends on !ARCH_MULTI_V6_V7
b1b3f49c 879 select ARCH_MULTI_V4_V5
387798b3
RH
880
881config ARCH_MULTI_V4T
882 bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
387798b3 883 depends on !ARCH_MULTI_V6_V7
b1b3f49c 884 select ARCH_MULTI_V4_V5
387798b3
RH
885
886config ARCH_MULTI_V5
887 bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
387798b3 888 depends on !ARCH_MULTI_V6_V7
b1b3f49c 889 select ARCH_MULTI_V4_V5
387798b3
RH
890
891config ARCH_MULTI_V4_V5
892 bool
893
894config ARCH_MULTI_V6
8dda05cc 895 bool "ARMv6 based platforms (ARM11)"
387798b3 896 select ARCH_MULTI_V6_V7
b1b3f49c 897 select CPU_V6
387798b3
RH
898
899config ARCH_MULTI_V7
8dda05cc 900 bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
387798b3
RH
901 default y
902 select ARCH_MULTI_V6_V7
b1b3f49c 903 select CPU_V7
387798b3
RH
904
905config ARCH_MULTI_V6_V7
906 bool
907
908config ARCH_MULTI_CPU_AUTO
909 def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
910 select ARCH_MULTI_V5
911
912endmenu
913
ccf50e23
RK
914#
915# This is sorted alphabetically by mach-* pathname. However, plat-*
916# Kconfigs may be included either alphabetically (according to the
917# plat- suffix) or along side the corresponding mach-* source.
918#
3e93a22b
GC
919source "arch/arm/mach-mvebu/Kconfig"
920
95b8f20f
RK
921source "arch/arm/mach-at91/Kconfig"
922
8ac49e04
CD
923source "arch/arm/mach-bcm/Kconfig"
924
f1ac922d
SW
925source "arch/arm/mach-bcm2835/Kconfig"
926
1da177e4
LT
927source "arch/arm/mach-clps711x/Kconfig"
928
d94f944e
AV
929source "arch/arm/mach-cns3xxx/Kconfig"
930
95b8f20f
RK
931source "arch/arm/mach-davinci/Kconfig"
932
933source "arch/arm/mach-dove/Kconfig"
934
e7736d47
LB
935source "arch/arm/mach-ep93xx/Kconfig"
936
1da177e4
LT
937source "arch/arm/mach-footbridge/Kconfig"
938
59d3a193
PZ
939source "arch/arm/mach-gemini/Kconfig"
940
387798b3
RH
941source "arch/arm/mach-highbank/Kconfig"
942
1da177e4
LT
943source "arch/arm/mach-integrator/Kconfig"
944
3f7e5815
LB
945source "arch/arm/mach-iop32x/Kconfig"
946
947source "arch/arm/mach-iop33x/Kconfig"
1da177e4 948
285f5fa7
DW
949source "arch/arm/mach-iop13xx/Kconfig"
950
1da177e4
LT
951source "arch/arm/mach-ixp4xx/Kconfig"
952
95b8f20f
RK
953source "arch/arm/mach-kirkwood/Kconfig"
954
955source "arch/arm/mach-ks8695/Kconfig"
956
95b8f20f
RK
957source "arch/arm/mach-msm/Kconfig"
958
794d15b2
SS
959source "arch/arm/mach-mv78xx0/Kconfig"
960
3995eb82 961source "arch/arm/mach-imx/Kconfig"
1da177e4 962
1d3f33d5
SG
963source "arch/arm/mach-mxs/Kconfig"
964
95b8f20f 965source "arch/arm/mach-netx/Kconfig"
49cbe786 966
95b8f20f 967source "arch/arm/mach-nomadik/Kconfig"
95b8f20f 968
d48af15e
TL
969source "arch/arm/plat-omap/Kconfig"
970
971source "arch/arm/mach-omap1/Kconfig"
1da177e4 972
1dbae815
TL
973source "arch/arm/mach-omap2/Kconfig"
974
9dd0b194 975source "arch/arm/mach-orion5x/Kconfig"
585cf175 976
387798b3
RH
977source "arch/arm/mach-picoxcell/Kconfig"
978
95b8f20f
RK
979source "arch/arm/mach-pxa/Kconfig"
980source "arch/arm/plat-pxa/Kconfig"
585cf175 981
95b8f20f
RK
982source "arch/arm/mach-mmp/Kconfig"
983
984source "arch/arm/mach-realview/Kconfig"
985
986source "arch/arm/mach-sa1100/Kconfig"
edabd38e 987
cf383678 988source "arch/arm/plat-samsung/Kconfig"
a21765a7 989
387798b3
RH
990source "arch/arm/mach-socfpga/Kconfig"
991
a7ed099f 992source "arch/arm/mach-spear/Kconfig"
a21765a7 993
85fd6d63 994source "arch/arm/mach-s3c24xx/Kconfig"
1da177e4 995
a08ab637 996if ARCH_S3C64XX
431107ea 997source "arch/arm/mach-s3c64xx/Kconfig"
a08ab637
BD
998endif
999
49b7a491 1000source "arch/arm/mach-s5p64x0/Kconfig"
c4ffccdd 1001
5a7652f2 1002source "arch/arm/mach-s5pc100/Kconfig"
5a7652f2 1003
170f4e42
KK
1004source "arch/arm/mach-s5pv210/Kconfig"
1005
83014579 1006source "arch/arm/mach-exynos/Kconfig"
cc0e72b8 1007
882d01f9 1008source "arch/arm/mach-shmobile/Kconfig"
52c543f9 1009
3b52634f
MR
1010source "arch/arm/mach-sunxi/Kconfig"
1011
156a0997
BS
1012source "arch/arm/mach-prima2/Kconfig"
1013
c5f80065
EG
1014source "arch/arm/mach-tegra/Kconfig"
1015
95b8f20f 1016source "arch/arm/mach-u300/Kconfig"
1da177e4 1017
95b8f20f 1018source "arch/arm/mach-ux500/Kconfig"
1da177e4
LT
1019
1020source "arch/arm/mach-versatile/Kconfig"
1021
ceade897 1022source "arch/arm/mach-vexpress/Kconfig"
420c34e4 1023source "arch/arm/plat-versatile/Kconfig"
ceade897 1024
2a0ba738
MZ
1025source "arch/arm/mach-virt/Kconfig"
1026
6f35f9a9
TP
1027source "arch/arm/mach-vt8500/Kconfig"
1028
7ec80ddf 1029source "arch/arm/mach-w90x900/Kconfig"
1030
9a45eb69
JC
1031source "arch/arm/mach-zynq/Kconfig"
1032
1da177e4
LT
1033# Definitions to make life easier
1034config ARCH_ACORN
1035 bool
1036
7ae1f7ec
LB
1037config PLAT_IOP
1038 bool
469d3044 1039 select GENERIC_CLOCKEVENTS
7ae1f7ec 1040
69b02f6a
LB
1041config PLAT_ORION
1042 bool
bfe45e0b 1043 select CLKSRC_MMIO
b1b3f49c 1044 select COMMON_CLK
dc7ad3b3 1045 select GENERIC_IRQ_CHIP
278b45b0 1046 select IRQ_DOMAIN
69b02f6a 1047
abcda1dc
TP
1048config PLAT_ORION_LEGACY
1049 bool
1050 select PLAT_ORION
1051
bd5ce433
EM
1052config PLAT_PXA
1053 bool
1054
f4b8b319
RK
1055config PLAT_VERSATILE
1056 bool
1057
e3887714
RK
1058config ARM_TIMER_SP804
1059 bool
bfe45e0b 1060 select CLKSRC_MMIO
7a0eca71 1061 select CLKSRC_OF if OF
e3887714 1062
1da177e4
LT
1063source arch/arm/mm/Kconfig
1064
958cab0f
RK
1065config ARM_NR_BANKS
1066 int
1067 default 16 if ARCH_EP93XX
1068 default 8
1069
afe4b25e 1070config IWMMXT
698613b6 1071 bool "Enable iWMMXt support" if !CPU_PJ4
ef6c8445 1072 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
698613b6 1073 default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4
afe4b25e
LB
1074 help
1075 Enable support for iWMMXt context switching at run time if
1076 running on a CPU that supports it.
1077
1da177e4
LT
1078config XSCALE_PMU
1079 bool
bfc994b5 1080 depends on CPU_XSCALE
1da177e4
LT
1081 default y
1082
52108641 1083config MULTI_IRQ_HANDLER
1084 bool
1085 help
1086 Allow each machine to specify it's own IRQ handler at run time.
1087
3b93e7b0
HC
1088if !MMU
1089source "arch/arm/Kconfig-nommu"
1090endif
1091
f0c4b8d6
WD
1092config ARM_ERRATA_326103
1093 bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
1094 depends on CPU_V6
1095 help
1096 Executing a SWP instruction to read-only memory does not set bit 11
1097 of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
1098 treat the access as a read, preventing a COW from occurring and
1099 causing the faulting task to livelock.
1100
9cba3ccc
CM
1101config ARM_ERRATA_411920
1102 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
e399b1a4 1103 depends on CPU_V6 || CPU_V6K
9cba3ccc
CM
1104 help
1105 Invalidation of the Instruction Cache operation can
1106 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
1107 It does not affect the MPCore. This option enables the ARM Ltd.
1108 recommended workaround.
1109
7ce236fc
CM
1110config ARM_ERRATA_430973
1111 bool "ARM errata: Stale prediction on replaced interworking branch"
1112 depends on CPU_V7
1113 help
1114 This option enables the workaround for the 430973 Cortex-A8
1115 (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
1116 interworking branch is replaced with another code sequence at the
1117 same virtual address, whether due to self-modifying code or virtual
1118 to physical address re-mapping, Cortex-A8 does not recover from the
1119 stale interworking branch prediction. This results in Cortex-A8
1120 executing the new code sequence in the incorrect ARM or Thumb state.
1121 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
1122 and also flushes the branch target cache at every context switch.
1123 Note that setting specific bits in the ACTLR register may not be
1124 available in non-secure mode.
1125
855c551f
CM
1126config ARM_ERRATA_458693
1127 bool "ARM errata: Processor deadlock when a false hazard is created"
1128 depends on CPU_V7
62e4d357 1129 depends on !ARCH_MULTIPLATFORM
855c551f
CM
1130 help
1131 This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1132 erratum. For very specific sequences of memory operations, it is
1133 possible for a hazard condition intended for a cache line to instead
1134 be incorrectly associated with a different cache line. This false
1135 hazard might then cause a processor deadlock. The workaround enables
1136 the L1 caching of the NEON accesses and disables the PLD instruction
1137 in the ACTLR register. Note that setting specific bits in the ACTLR
1138 register may not be available in non-secure mode.
1139
0516e464
CM
1140config ARM_ERRATA_460075
1141 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
1142 depends on CPU_V7
62e4d357 1143 depends on !ARCH_MULTIPLATFORM
0516e464
CM
1144 help
1145 This option enables the workaround for the 460075 Cortex-A8 (r2p0)
1146 erratum. Any asynchronous access to the L2 cache may encounter a
1147 situation in which recent store transactions to the L2 cache are lost
1148 and overwritten with stale memory contents from external memory. The
1149 workaround disables the write-allocate mode for the L2 cache via the
1150 ACTLR register. Note that setting specific bits in the ACTLR register
1151 may not be available in non-secure mode.
1152
9f05027c
WD
1153config ARM_ERRATA_742230
1154 bool "ARM errata: DMB operation may be faulty"
1155 depends on CPU_V7 && SMP
62e4d357 1156 depends on !ARCH_MULTIPLATFORM
9f05027c
WD
1157 help
1158 This option enables the workaround for the 742230 Cortex-A9
1159 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
1160 between two write operations may not ensure the correct visibility
1161 ordering of the two writes. This workaround sets a specific bit in
1162 the diagnostic register of the Cortex-A9 which causes the DMB
1163 instruction to behave as a DSB, ensuring the correct behaviour of
1164 the two writes.
1165
a672e99b
WD
1166config ARM_ERRATA_742231
1167 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1168 depends on CPU_V7 && SMP
62e4d357 1169 depends on !ARCH_MULTIPLATFORM
a672e99b
WD
1170 help
1171 This option enables the workaround for the 742231 Cortex-A9
1172 (r2p0..r2p2) erratum. Under certain conditions, specific to the
1173 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1174 accessing some data located in the same cache line, may get corrupted
1175 data due to bad handling of the address hazard when the line gets
1176 replaced from one of the CPUs at the same time as another CPU is
1177 accessing it. This workaround sets specific bits in the diagnostic
1178 register of the Cortex-A9 which reduces the linefill issuing
1179 capabilities of the processor.
1180
9e65582a 1181config PL310_ERRATA_588369
fa0ce403 1182 bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
2839e06c 1183 depends on CACHE_L2X0
9e65582a
SS
1184 help
1185 The PL310 L2 cache controller implements three types of Clean &
1186 Invalidate maintenance operations: by Physical Address
1187 (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
1188 They are architecturally defined to behave as the execution of a
1189 clean operation followed immediately by an invalidate operation,
1190 both performing to the same memory location. This functionality
1191 is not correctly implemented in PL310 as clean lines are not
2839e06c 1192 invalidated as a result of these operations.
cdf357f1
WD
1193
1194config ARM_ERRATA_720789
1195 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
e66dc745 1196 depends on CPU_V7
cdf357f1
WD
1197 help
1198 This option enables the workaround for the 720789 Cortex-A9 (prior to
1199 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1200 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1201 As a consequence of this erratum, some TLB entries which should be
1202 invalidated are not, resulting in an incoherency in the system page
1203 tables. The workaround changes the TLB flushing routines to invalidate
1204 entries regardless of the ASID.
475d92fc 1205
1f0090a1 1206config PL310_ERRATA_727915
fa0ce403 1207 bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
1f0090a1
RK
1208 depends on CACHE_L2X0
1209 help
1210 PL310 implements the Clean & Invalidate by Way L2 cache maintenance
1211 operation (offset 0x7FC). This operation runs in background so that
1212 PL310 can handle normal accesses while it is in progress. Under very
1213 rare circumstances, due to this erratum, write data can be lost when
1214 PL310 treats a cacheable write transaction during a Clean &
1215 Invalidate by Way operation.
1216
475d92fc
WD
1217config ARM_ERRATA_743622
1218 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1219 depends on CPU_V7
62e4d357 1220 depends on !ARCH_MULTIPLATFORM
475d92fc
WD
1221 help
1222 This option enables the workaround for the 743622 Cortex-A9
efbc74ac 1223 (r2p*) erratum. Under very rare conditions, a faulty
475d92fc
WD
1224 optimisation in the Cortex-A9 Store Buffer may lead to data
1225 corruption. This workaround sets a specific bit in the diagnostic
1226 register of the Cortex-A9 which disables the Store Buffer
1227 optimisation, preventing the defect from occurring. This has no
1228 visible impact on the overall performance or power consumption of the
1229 processor.
1230
9a27c27c
WD
1231config ARM_ERRATA_751472
1232 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
ba90c516 1233 depends on CPU_V7
62e4d357 1234 depends on !ARCH_MULTIPLATFORM
9a27c27c
WD
1235 help
1236 This option enables the workaround for the 751472 Cortex-A9 (prior
1237 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
1238 completion of a following broadcasted operation if the second
1239 operation is received by a CPU before the ICIALLUIS has completed,
1240 potentially leading to corrupted entries in the cache or TLB.
1241
fa0ce403
WD
1242config PL310_ERRATA_753970
1243 bool "PL310 errata: cache sync operation may be faulty"
885028e4
SK
1244 depends on CACHE_PL310
1245 help
1246 This option enables the workaround for the 753970 PL310 (r3p0) erratum.
1247
1248 Under some condition the effect of cache sync operation on
1249 the store buffer still remains when the operation completes.
1250 This means that the store buffer is always asked to drain and
1251 this prevents it from merging any further writes. The workaround
1252 is to replace the normal offset of cache sync operation (0x730)
1253 by another offset targeting an unmapped PL310 register 0x740.
1254 This has the same effect as the cache sync operation: store buffer
1255 drain and waiting for all buffers empty.
1256
fcbdc5fe
WD
1257config ARM_ERRATA_754322
1258 bool "ARM errata: possible faulty MMU translations following an ASID switch"
1259 depends on CPU_V7
1260 help
1261 This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1262 r3p*) erratum. A speculative memory access may cause a page table walk
1263 which starts prior to an ASID switch but completes afterwards. This
1264 can populate the micro-TLB with a stale entry which may be hit with
1265 the new ASID. This workaround places two dsb instructions in the mm
1266 switching code so that no page table walks can cross the ASID switch.
1267
5dab26af
WD
1268config ARM_ERRATA_754327
1269 bool "ARM errata: no automatic Store Buffer drain"
1270 depends on CPU_V7 && SMP
1271 help
1272 This option enables the workaround for the 754327 Cortex-A9 (prior to
1273 r2p0) erratum. The Store Buffer does not have any automatic draining
1274 mechanism and therefore a livelock may occur if an external agent
1275 continuously polls a memory location waiting to observe an update.
1276 This workaround defines cpu_relax() as smp_mb(), preventing correctly
1277 written polling loops from denying visibility of updates to memory.
1278
145e10e1
CM
1279config ARM_ERRATA_364296
1280 bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
1281 depends on CPU_V6 && !SMP
1282 help
1283 This options enables the workaround for the 364296 ARM1136
1284 r0p2 erratum (possible cache data corruption with
1285 hit-under-miss enabled). It sets the undocumented bit 31 in
1286 the auxiliary control register and the FI bit in the control
1287 register, thus disabling hit-under-miss without putting the
1288 processor into full low interrupt latency mode. ARM11MPCore
1289 is not affected.
1290
f630c1bd
WD
1291config ARM_ERRATA_764369
1292 bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1293 depends on CPU_V7 && SMP
1294 help
1295 This option enables the workaround for erratum 764369
1296 affecting Cortex-A9 MPCore with two or more processors (all
1297 current revisions). Under certain timing circumstances, a data
1298 cache line maintenance operation by MVA targeting an Inner
1299 Shareable memory region may fail to proceed up to either the
1300 Point of Coherency or to the Point of Unification of the
1301 system. This workaround adds a DSB instruction before the
1302 relevant cache maintenance functions and sets a specific bit
1303 in the diagnostic control register of the SCU.
1304
11ed0ba1
WD
1305config PL310_ERRATA_769419
1306 bool "PL310 errata: no automatic Store Buffer drain"
1307 depends on CACHE_L2X0
1308 help
1309 On revisions of the PL310 prior to r3p2, the Store Buffer does
1310 not automatically drain. This can cause normal, non-cacheable
1311 writes to be retained when the memory system is idle, leading
1312 to suboptimal I/O performance for drivers using coherent DMA.
1313 This option adds a write barrier to the cpu_idle loop so that,
1314 on systems with an outer cache, the store buffer is drained
1315 explicitly.
1316
7253b85c
SH
1317config ARM_ERRATA_775420
1318 bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
1319 depends on CPU_V7
1320 help
1321 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
1322 r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
1323 operation aborts with MMU exception, it might cause the processor
1324 to deadlock. This workaround puts DSB before executing ISB if
1325 an abort may occur on cache maintenance.
1326
93dc6887
CM
1327config ARM_ERRATA_798181
1328 bool "ARM errata: TLBI/DSB failure on Cortex-A15"
1329 depends on CPU_V7 && SMP
1330 help
1331 On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
1332 adequately shooting down all use of the old entries. This
1333 option enables the Linux kernel workaround for this erratum
1334 which sends an IPI to the CPUs that are running the same ASID
1335 as the one being invalidated.
1336
1da177e4
LT
1337endmenu
1338
1339source "arch/arm/common/Kconfig"
1340
1da177e4
LT
1341menu "Bus support"
1342
1343config ARM_AMBA
1344 bool
1345
1346config ISA
1347 bool
1da177e4
LT
1348 help
1349 Find out whether you have ISA slots on your motherboard. ISA is the
1350 name of a bus system, i.e. the way the CPU talks to the other stuff
1351 inside your box. Other bus systems are PCI, EISA, MicroChannel
1352 (MCA) or VESA. ISA is an older system, now being displaced by PCI;
1353 newer boards don't support it. If you have ISA, say Y, otherwise N.
1354
065909b9 1355# Select ISA DMA controller support
1da177e4
LT
1356config ISA_DMA
1357 bool
065909b9 1358 select ISA_DMA_API
1da177e4 1359
065909b9 1360# Select ISA DMA interface
5cae841b
AV
1361config ISA_DMA_API
1362 bool
5cae841b 1363
1da177e4 1364config PCI
0b05da72 1365 bool "PCI support" if MIGHT_HAVE_PCI
1da177e4
LT
1366 help
1367 Find out whether you have a PCI motherboard. PCI is the name of a
1368 bus system, i.e. the way the CPU talks to the other stuff inside
1369 your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
1370 VESA. If you have PCI, say Y, otherwise N.
1371
52882173
AV
1372config PCI_DOMAINS
1373 bool
1374 depends on PCI
1375
b080ac8a
MRJ
1376config PCI_NANOENGINE
1377 bool "BSE nanoEngine PCI support"
1378 depends on SA1100_NANOENGINE
1379 help
1380 Enable PCI on the BSE nanoEngine board.
1381
36e23590
MW
1382config PCI_SYSCALL
1383 def_bool PCI
1384
1da177e4
LT
1385# Select the host bridge type
1386config PCI_HOST_VIA82C505
1387 bool
1388 depends on PCI && ARCH_SHARK
1389 default y
1390
a0113a99
MR
1391config PCI_HOST_ITE8152
1392 bool
1393 depends on PCI && MACH_ARMCORE
1394 default y
1395 select DMABOUNCE
1396
1da177e4
LT
1397source "drivers/pci/Kconfig"
1398
1399source "drivers/pcmcia/Kconfig"
1400
1401endmenu
1402
1403menu "Kernel Features"
1404
3b55658a
DM
1405config HAVE_SMP
1406 bool
1407 help
1408 This option should be selected by machines which have an SMP-
1409 capable CPU.
1410
1411 The only effect of this option is to make the SMP-related
1412 options available to the user for configuration.
1413
1da177e4 1414config SMP
bb2d8130 1415 bool "Symmetric Multi-Processing"
fbb4ddac 1416 depends on CPU_V6K || CPU_V7
bc28248e 1417 depends on GENERIC_CLOCKEVENTS
3b55658a 1418 depends on HAVE_SMP
9934ebb8 1419 depends on MMU
b1b3f49c 1420 select USE_GENERIC_SMP_HELPERS
1da177e4
LT
1421 help
1422 This enables support for systems with more than one CPU. If you have
1423 a system with only one CPU, like most personal computers, say N. If
1424 you have a system with more than one CPU, say Y.
1425
1426 If you say N here, the kernel will run on single and multiprocessor
1427 machines, but will use only one CPU of a multiprocessor machine. If
1428 you say Y here, the kernel will run on many, but not all, single
1429 processor machines. On a single processor machine, the kernel will
1430 run faster if you say N here.
1431
395cf969 1432 See also <file:Documentation/x86/i386/IO-APIC.txt>,
1da177e4 1433 <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
50a23e6e 1434 <http://tldp.org/HOWTO/SMP-HOWTO.html>.
1da177e4
LT
1435
1436 If you don't know what to do here, say N.
1437
f00ec48f
RK
1438config SMP_ON_UP
1439 bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
4d2692a7 1440 depends on SMP && !XIP_KERNEL
f00ec48f
RK
1441 default y
1442 help
1443 SMP kernels contain instructions which fail on non-SMP processors.
1444 Enabling this option allows the kernel to modify itself to make
1445 these instructions safe. Disabling it allows about 1K of space
1446 savings.
1447
1448 If you don't know what to do here, say Y.
1449
c9018aab
VG
1450config ARM_CPU_TOPOLOGY
1451 bool "Support cpu topology definition"
1452 depends on SMP && CPU_V7
1453 default y
1454 help
1455 Support ARM cpu topology definition. The MPIDR register defines
1456 affinity between processors which is then used to describe the cpu
1457 topology of an ARM System.
1458
1459config SCHED_MC
1460 bool "Multi-core scheduler support"
1461 depends on ARM_CPU_TOPOLOGY
1462 help
1463 Multi-core scheduler support improves the CPU scheduler's decision
1464 making when dealing with multi-core CPU chips at a cost of slightly
1465 increased overhead in some places. If unsure say N here.
1466
1467config SCHED_SMT
1468 bool "SMT scheduler support"
1469 depends on ARM_CPU_TOPOLOGY
1470 help
1471 Improves the CPU scheduler's decision making when dealing with
1472 MultiThreading at a cost of slightly increased overhead in some
1473 places. If unsure say N here.
1474
a8cbcd92
RK
1475config HAVE_ARM_SCU
1476 bool
a8cbcd92
RK
1477 help
1478 This option enables support for the ARM system coherency unit
1479
8a4da6e3 1480config HAVE_ARM_ARCH_TIMER
022c03a2
MZ
1481 bool "Architected timer support"
1482 depends on CPU_V7
8a4da6e3 1483 select ARM_ARCH_TIMER
022c03a2
MZ
1484 help
1485 This option enables support for the ARM architected timer
1486
f32f4ce2
RK
1487config HAVE_ARM_TWD
1488 bool
1489 depends on SMP
da4a686a 1490 select CLKSRC_OF if OF
f32f4ce2
RK
1491 help
1492 This options enables support for the ARM timer and watchdog unit
1493
e8db288e
NP
1494config MCPM
1495 bool "Multi-Cluster Power Management"
1496 depends on CPU_V7 && SMP
1497 help
1498 This option provides the common power management infrastructure
1499 for (multi-)cluster based systems, such as big.LITTLE based
1500 systems.
1501
8d5796d2
LB
1502choice
1503 prompt "Memory split"
1504 default VMSPLIT_3G
1505 help
1506 Select the desired split between kernel and user memory.
1507
1508 If you are not absolutely sure what you are doing, leave this
1509 option alone!
1510
1511 config VMSPLIT_3G
1512 bool "3G/1G user/kernel split"
1513 config VMSPLIT_2G
1514 bool "2G/2G user/kernel split"
1515 config VMSPLIT_1G
1516 bool "1G/3G user/kernel split"
1517endchoice
1518
1519config PAGE_OFFSET
1520 hex
1521 default 0x40000000 if VMSPLIT_1G
1522 default 0x80000000 if VMSPLIT_2G
1523 default 0xC0000000
1524
1da177e4
LT
1525config NR_CPUS
1526 int "Maximum number of CPUs (2-32)"
1527 range 2 32
1528 depends on SMP
1529 default "4"
1530
a054a811 1531config HOTPLUG_CPU
00b7dede
RK
1532 bool "Support for hot-pluggable CPUs"
1533 depends on SMP && HOTPLUG
a054a811
RK
1534 help
1535 Say Y here to experiment with turning CPUs off and on. CPUs
1536 can be controlled through /sys/devices/system/cpu.
1537
2bdd424f
WD
1538config ARM_PSCI
1539 bool "Support for the ARM Power State Coordination Interface (PSCI)"
1540 depends on CPU_V7
1541 help
1542 Say Y here if you want Linux to communicate with system firmware
1543 implementing the PSCI specification for CPU-centric power
1544 management operations described in ARM document number ARM DEN
1545 0022A ("Power State Coordination Interface System Software on
1546 ARM processors").
1547
37ee16ae
RK
1548config LOCAL_TIMERS
1549 bool "Use local timer interrupts"
971acb9b 1550 depends on SMP
37ee16ae
RK
1551 default y
1552 help
1553 Enable support for local timers on SMP platforms, rather then the
1554 legacy IPI broadcast method. Local timers allows the system
1555 accounting to be spread across the timer interval, preventing a
1556 "thundering herd" at every timer tick.
1557
2a6ad871
MR
1558# The GPIO number here must be sorted by descending number. In case of
1559# a multiplatform kernel, we just want the highest value required by the
1560# selected platforms.
44986ab0
PDSN
1561config ARCH_NR_GPIO
1562 int
3dea19e8 1563 default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
39f47d9f 1564 default 512 if SOC_OMAP5
06b851e5 1565 default 392 if ARCH_U8500
01bb914c
TP
1566 default 352 if ARCH_VT8500
1567 default 288 if ARCH_SUNXI
2a6ad871 1568 default 264 if MACH_H4700
44986ab0
PDSN
1569 default 0
1570 help
1571 Maximum number of GPIOs in the system.
1572
1573 If unsure, leave the default value.
1574
d45a398f 1575source kernel/Kconfig.preempt
1da177e4 1576
f8065813
RK
1577config HZ
1578 int
b130d5c2 1579 default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \
a73ddc61 1580 ARCH_S5PV210 || ARCH_EXYNOS4
5248c657 1581 default AT91_TIMER_HZ if ARCH_AT91
5da3e714 1582 default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
f8065813
RK
1583 default 100
1584
b28748fb
RK
1585config SCHED_HRTICK
1586 def_bool HIGH_RES_TIMERS
1587
16c79651 1588config THUMB2_KERNEL
bc7dea00 1589 bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
00b7dede 1590 depends on CPU_V7 && !CPU_V6 && !CPU_V6K
bc7dea00 1591 default y if CPU_THUMBONLY
16c79651
CM
1592 select AEABI
1593 select ARM_ASM_UNIFIED
89bace65 1594 select ARM_UNWIND
16c79651
CM
1595 help
1596 By enabling this option, the kernel will be compiled in
1597 Thumb-2 mode. A compiler/assembler that understand the unified
1598 ARM-Thumb syntax is needed.
1599
1600 If unsure, say N.
1601
6f685c5c
DM
1602config THUMB2_AVOID_R_ARM_THM_JUMP11
1603 bool "Work around buggy Thumb-2 short branch relocations in gas"
1604 depends on THUMB2_KERNEL && MODULES
1605 default y
1606 help
1607 Various binutils versions can resolve Thumb-2 branches to
1608 locally-defined, preemptible global symbols as short-range "b.n"
1609 branch instructions.
1610
1611 This is a problem, because there's no guarantee the final
1612 destination of the symbol, or any candidate locations for a
1613 trampoline, are within range of the branch. For this reason, the
1614 kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
1615 relocation in modules at all, and it makes little sense to add
1616 support.
1617
1618 The symptom is that the kernel fails with an "unsupported
1619 relocation" error when loading some modules.
1620
1621 Until fixed tools are available, passing
1622 -fno-optimize-sibling-calls to gcc should prevent gcc generating
1623 code which hits this problem, at the cost of a bit of extra runtime
1624 stack usage in some cases.
1625
1626 The problem is described in more detail at:
1627 https://bugs.launchpad.net/binutils-linaro/+bug/725126
1628
1629 Only Thumb-2 kernels are affected.
1630
1631 Unless you are sure your tools don't have this problem, say Y.
1632
0becb088
CM
1633config ARM_ASM_UNIFIED
1634 bool
1635
704bdda0
NP
1636config AEABI
1637 bool "Use the ARM EABI to compile the kernel"
1638 help
1639 This option allows for the kernel to be compiled using the latest
1640 ARM ABI (aka EABI). This is only useful if you are using a user
1641 space environment that is also compiled with EABI.
1642
1643 Since there are major incompatibilities between the legacy ABI and
1644 EABI, especially with regard to structure member alignment, this
1645 option also changes the kernel syscall calling convention to
1646 disambiguate both ABIs and allow for backward compatibility support
1647 (selected with CONFIG_OABI_COMPAT).
1648
1649 To use this you need GCC version 4.0.0 or later.
1650
6c90c872 1651config OABI_COMPAT
a73a3ff1 1652 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
d6f94fa0 1653 depends on AEABI && !THUMB2_KERNEL
6c90c872
NP
1654 default y
1655 help
1656 This option preserves the old syscall interface along with the
1657 new (ARM EABI) one. It also provides a compatibility layer to
1658 intercept syscalls that have structure arguments which layout
1659 in memory differs between the legacy ABI and the new ARM EABI
1660 (only for non "thumb" binaries). This option adds a tiny
1661 overhead to all syscalls and produces a slightly larger kernel.
1662 If you know you'll be using only pure EABI user space then you
1663 can say N here. If this option is not selected and you attempt
1664 to execute a legacy ABI binary then the result will be
1665 UNPREDICTABLE (in fact it can be predicted that it won't work
1666 at all). If in doubt say Y.
1667
eb33575c 1668config ARCH_HAS_HOLES_MEMORYMODEL
e80d6a24 1669 bool
e80d6a24 1670
05944d74
RK
1671config ARCH_SPARSEMEM_ENABLE
1672 bool
1673
07a2f737
RK
1674config ARCH_SPARSEMEM_DEFAULT
1675 def_bool ARCH_SPARSEMEM_ENABLE
1676
05944d74 1677config ARCH_SELECT_MEMORY_MODEL
be370302 1678 def_bool ARCH_SPARSEMEM_ENABLE
c80d79d7 1679
7b7bf499
WD
1680config HAVE_ARCH_PFN_VALID
1681 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
1682
053a96ca 1683config HIGHMEM
e8db89a2
RK
1684 bool "High Memory Support"
1685 depends on MMU
053a96ca
NP
1686 help
1687 The address space of ARM processors is only 4 Gigabytes large
1688 and it has to accommodate user address space, kernel address
1689 space as well as some memory mapped IO. That means that, if you
1690 have a large amount of physical memory and/or IO, not all of the
1691 memory can be "permanently mapped" by the kernel. The physical
1692 memory that is not permanently mapped is called "high memory".
1693
1694 Depending on the selected kernel/user memory split, minimum
1695 vmalloc space and actual amount of RAM, you may not need this
1696 option which should result in a slightly faster kernel.
1697
1698 If unsure, say n.
1699
65cec8e3
RK
1700config HIGHPTE
1701 bool "Allocate 2nd-level pagetables from highmem"
1702 depends on HIGHMEM
65cec8e3 1703
1b8873a0
JI
1704config HW_PERF_EVENTS
1705 bool "Enable hardware performance counter support for perf events"
f0d1bc47 1706 depends on PERF_EVENTS
1b8873a0
JI
1707 default y
1708 help
1709 Enable hardware performance counter support for perf events. If
1710 disabled, perf events will use software events only.
1711
3f22ab27
DH
1712source "mm/Kconfig"
1713
c1b2d970
MD
1714config FORCE_MAX_ZONEORDER
1715 int "Maximum zone order" if ARCH_SHMOBILE
1716 range 11 64 if ARCH_SHMOBILE
898f08e1 1717 default "12" if SOC_AM33XX
c1b2d970
MD
1718 default "9" if SA1111
1719 default "11"
1720 help
1721 The kernel memory allocator divides physically contiguous memory
1722 blocks into "zones", where each zone is a power of two number of
1723 pages. This option selects the largest power of two that the kernel
1724 keeps in the memory allocator. If you need to allocate very large
1725 blocks of physically contiguous memory, then you may need to
1726 increase this value.
1727
1728 This config option is actually maximum order plus one. For example,
1729 a value of 11 means that the largest free memory block is 2^10 pages.
1730
1da177e4
LT
1731config ALIGNMENT_TRAP
1732 bool
f12d0d7c 1733 depends on CPU_CP15_MMU
1da177e4 1734 default y if !ARCH_EBSA110
e119bfff 1735 select HAVE_PROC_CPU if PROC_FS
1da177e4 1736 help
84eb8d06 1737 ARM processors cannot fetch/store information which is not
1da177e4
LT
1738 naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1739 address divisible by 4. On 32-bit ARM processors, these non-aligned
1740 fetch/store instructions will be emulated in software if you say
1741 here, which has a severe performance impact. This is necessary for
1742 correct operation of some network protocols. With an IP-only
1743 configuration it is safe to say N, otherwise say Y.
1744
39ec58f3 1745config UACCESS_WITH_MEMCPY
38ef2ad5
LW
1746 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
1747 depends on MMU
39ec58f3
LB
1748 default y if CPU_FEROCEON
1749 help
1750 Implement faster copy_to_user and clear_user methods for CPU
1751 cores where a 8-word STM instruction give significantly higher
1752 memory write throughput than a sequence of individual 32bit stores.
1753
1754 A possible side effect is a slight increase in scheduling latency
1755 between threads sharing the same address space if they invoke
1756 such copy operations with large buffers.
1757
1758 However, if the CPU data cache is using a write-allocate mode,
1759 this option is unlikely to provide any performance gain.
1760
70c70d97
NP
1761config SECCOMP
1762 bool
1763 prompt "Enable seccomp to safely compute untrusted bytecode"
1764 ---help---
1765 This kernel feature is useful for number crunching applications
1766 that may need to compute untrusted bytecode during their
1767 execution. By using pipes or other transports made available to
1768 the process as file descriptors supporting the read/write
1769 syscalls, it's possible to isolate those applications in
1770 their own address space using seccomp. Once seccomp is
1771 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1772 and the task is only allowed to execute a few safe syscalls
1773 defined by each seccomp mode.
1774
c743f380
NP
1775config CC_STACKPROTECTOR
1776 bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
1777 help
1778 This option turns on the -fstack-protector GCC feature. This
1779 feature puts, at the beginning of functions, a canary value on
1780 the stack just before the return address, and validates
1781 the value just before actually returning. Stack based buffer
1782 overflows (that need to overwrite this return address) now also
1783 overwrite the canary, which gets detected and the attack is then
1784 neutralized via a kernel panic.
1785 This feature requires gcc version 4.2 or above.
1786
eff8d644
SS
1787config XEN_DOM0
1788 def_bool y
1789 depends on XEN
1790
1791config XEN
1792 bool "Xen guest support on ARM (EXPERIMENTAL)"
85323a99 1793 depends on ARM && AEABI && OF
f880b67d 1794 depends on CPU_V7 && !CPU_V6
85323a99 1795 depends on !GENERIC_ATOMIC64
17b7ab80 1796 select ARM_PSCI
eff8d644
SS
1797 help
1798 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1799
1da177e4
LT
1800endmenu
1801
1802menu "Boot options"
1803
9eb8f674
GL
1804config USE_OF
1805 bool "Flattened Device Tree support"
b1b3f49c 1806 select IRQ_DOMAIN
9eb8f674
GL
1807 select OF
1808 select OF_EARLY_FLATTREE
1809 help
1810 Include support for flattened device tree machine descriptions.
1811
bd51e2f5
NP
1812config ATAGS
1813 bool "Support for the traditional ATAGS boot data passing" if USE_OF
1814 default y
1815 help
1816 This is the traditional way of passing data to the kernel at boot
1817 time. If you are solely relying on the flattened device tree (or
1818 the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1819 to remove ATAGS support from your kernel binary. If unsure,
1820 leave this to y.
1821
1822config DEPRECATED_PARAM_STRUCT
1823 bool "Provide old way to pass kernel parameters"
1824 depends on ATAGS
1825 help
1826 This was deprecated in 2001 and announced to live on for 5 years.
1827 Some old boot loaders still use this way.
1828
1da177e4
LT
1829# Compressed boot loader in ROM. Yes, we really want to ask about
1830# TEXT and BSS so we preserve their values in the config files.
1831config ZBOOT_ROM_TEXT
1832 hex "Compressed ROM boot loader base address"
1833 default "0"
1834 help
1835 The physical address at which the ROM-able zImage is to be
1836 placed in the target. Platforms which normally make use of
1837 ROM-able zImage formats normally set this to a suitable
1838 value in their defconfig file.
1839
1840 If ZBOOT_ROM is not enabled, this has no effect.
1841
1842config ZBOOT_ROM_BSS
1843 hex "Compressed ROM boot loader BSS address"
1844 default "0"
1845 help
f8c440b2
DF
1846 The base address of an area of read/write memory in the target
1847 for the ROM-able zImage which must be available while the
1848 decompressor is running. It must be large enough to hold the
1849 entire decompressed kernel plus an additional 128 KiB.
1850 Platforms which normally make use of ROM-able zImage formats
1851 normally set this to a suitable value in their defconfig file.
1da177e4
LT
1852
1853 If ZBOOT_ROM is not enabled, this has no effect.
1854
1855config ZBOOT_ROM
1856 bool "Compressed boot loader in ROM/flash"
1857 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
1858 help
1859 Say Y here if you intend to execute your compressed kernel image
1860 (zImage) directly from ROM or flash. If unsure, say N.
1861
090ab3ff
SH
1862choice
1863 prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
d6f94fa0 1864 depends on ZBOOT_ROM && ARCH_SH7372
090ab3ff
SH
1865 default ZBOOT_ROM_NONE
1866 help
1867 Include experimental SD/MMC loading code in the ROM-able zImage.
59bf8964 1868 With this enabled it is possible to write the ROM-able zImage
090ab3ff
SH
1869 kernel image to an MMC or SD card and boot the kernel straight
1870 from the reset vector. At reset the processor Mask ROM will load
59bf8964 1871 the first part of the ROM-able zImage which in turn loads the
090ab3ff
SH
1872 rest the kernel image to RAM.
1873
1874config ZBOOT_ROM_NONE
1875 bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
1876 help
1877 Do not load image from SD or MMC
1878
f45b1149
SH
1879config ZBOOT_ROM_MMCIF
1880 bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
f45b1149 1881 help
090ab3ff
SH
1882 Load image from MMCIF hardware block.
1883
1884config ZBOOT_ROM_SH_MOBILE_SDHI
1885 bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
1886 help
1887 Load image from SDHI hardware block
1888
1889endchoice
f45b1149 1890
e2a6a3aa
JB
1891config ARM_APPENDED_DTB
1892 bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
d6f94fa0 1893 depends on OF && !ZBOOT_ROM
e2a6a3aa
JB
1894 help
1895 With this option, the boot code will look for a device tree binary
1896 (DTB) appended to zImage
1897 (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1898
1899 This is meant as a backward compatibility convenience for those
1900 systems with a bootloader that can't be upgraded to accommodate
1901 the documented boot protocol using a device tree.
1902
1903 Beware that there is very little in terms of protection against
1904 this option being confused by leftover garbage in memory that might
1905 look like a DTB header after a reboot if no actual DTB is appended
1906 to zImage. Do not leave this option active in a production kernel
1907 if you don't intend to always append a DTB. Proper passing of the
1908 location into r2 of a bootloader provided DTB is always preferable
1909 to this option.
1910
b90b9a38
NP
1911config ARM_ATAG_DTB_COMPAT
1912 bool "Supplement the appended DTB with traditional ATAG information"
1913 depends on ARM_APPENDED_DTB
1914 help
1915 Some old bootloaders can't be updated to a DTB capable one, yet
1916 they provide ATAGs with memory configuration, the ramdisk address,
1917 the kernel cmdline string, etc. Such information is dynamically
1918 provided by the bootloader and can't always be stored in a static
1919 DTB. To allow a device tree enabled kernel to be used with such
1920 bootloaders, this option allows zImage to extract the information
1921 from the ATAG list and store it at run time into the appended DTB.
1922
d0f34a11
GR
1923choice
1924 prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
1925 default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1926
1927config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1928 bool "Use bootloader kernel arguments if available"
1929 help
1930 Uses the command-line options passed by the boot loader instead of
1931 the device tree bootargs property. If the boot loader doesn't provide
1932 any, the device tree bootargs property will be used.
1933
1934config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
1935 bool "Extend with bootloader kernel arguments"
1936 help
1937 The command-line arguments provided by the boot loader will be
1938 appended to the the device tree bootargs property.
1939
1940endchoice
1941
1da177e4
LT
1942config CMDLINE
1943 string "Default kernel command string"
1944 default ""
1945 help
1946 On some architectures (EBSA110 and CATS), there is currently no way
1947 for the boot loader to pass arguments to the kernel. For these
1948 architectures, you should supply some command-line options at build
1949 time by entering them here. As a minimum, you should specify the
1950 memory size and the root device (e.g., mem=64M root=/dev/nfs).
1951
4394c124
VB
1952choice
1953 prompt "Kernel command line type" if CMDLINE != ""
1954 default CMDLINE_FROM_BOOTLOADER
bd51e2f5 1955 depends on ATAGS
4394c124
VB
1956
1957config CMDLINE_FROM_BOOTLOADER
1958 bool "Use bootloader kernel arguments if available"
1959 help
1960 Uses the command-line options passed by the boot loader. If
1961 the boot loader doesn't provide any, the default kernel command
1962 string provided in CMDLINE will be used.
1963
1964config CMDLINE_EXTEND
1965 bool "Extend bootloader kernel arguments"
1966 help
1967 The command-line arguments provided by the boot loader will be
1968 appended to the default kernel command string.
1969
92d2040d
AH
1970config CMDLINE_FORCE
1971 bool "Always use the default kernel command string"
92d2040d
AH
1972 help
1973 Always use the default kernel command string, even if the boot
1974 loader passes other arguments to the kernel.
1975 This is useful if you cannot or don't want to change the
1976 command-line options your boot loader passes to the kernel.
4394c124 1977endchoice
92d2040d 1978
1da177e4
LT
1979config XIP_KERNEL
1980 bool "Kernel Execute-In-Place from ROM"
387798b3 1981 depends on !ZBOOT_ROM && !ARM_LPAE && !ARCH_MULTIPLATFORM
1da177e4
LT
1982 help
1983 Execute-In-Place allows the kernel to run from non-volatile storage
1984 directly addressable by the CPU, such as NOR flash. This saves RAM
1985 space since the text section of the kernel is not loaded from flash
1986 to RAM. Read-write sections, such as the data section and stack,
1987 are still copied to RAM. The XIP kernel is not compressed since
1988 it has to run directly from flash, so it will take more space to
1989 store it. The flash address used to link the kernel object files,
1990 and for storing it, is configuration dependent. Therefore, if you
1991 say Y here, you must know the proper physical address where to
1992 store the kernel image depending on your own flash memory usage.
1993
1994 Also note that the make target becomes "make xipImage" rather than
1995 "make zImage" or "make Image". The final kernel binary to put in
1996 ROM memory will be arch/arm/boot/xipImage.
1997
1998 If unsure, say N.
1999
2000config XIP_PHYS_ADDR
2001 hex "XIP Kernel Physical Location"
2002 depends on XIP_KERNEL
2003 default "0x00080000"
2004 help
2005 This is the physical address in your flash memory the kernel will
2006 be linked for and stored to. This address is dependent on your
2007 own flash usage.
2008
c587e4a6
RP
2009config KEXEC
2010 bool "Kexec system call (EXPERIMENTAL)"
d6f94fa0 2011 depends on (!SMP || HOTPLUG_CPU)
c587e4a6
RP
2012 help
2013 kexec is a system call that implements the ability to shutdown your
2014 current kernel, and to start another kernel. It is like a reboot
01dd2fbf 2015 but it is independent of the system firmware. And like a reboot
c587e4a6
RP
2016 you can start any kernel with it, not just Linux.
2017
2018 It is an ongoing process to be certain the hardware in a machine
2019 is properly shutdown, so do not be surprised if this code does not
2020 initially work for you. It may help to enable device hotplugging
2021 support.
2022
4cd9d6f7
RP
2023config ATAGS_PROC
2024 bool "Export atags in procfs"
bd51e2f5 2025 depends on ATAGS && KEXEC
b98d7291 2026 default y
4cd9d6f7
RP
2027 help
2028 Should the atags used to boot the kernel be exported in an "atags"
2029 file in procfs. Useful with kexec.
2030
cb5d39b3
MW
2031config CRASH_DUMP
2032 bool "Build kdump crash kernel (EXPERIMENTAL)"
cb5d39b3
MW
2033 help
2034 Generate crash dump after being started by kexec. This should
2035 be normally only set in special crash dump kernels which are
2036 loaded in the main kernel with kexec-tools into a specially
2037 reserved region and then later executed after a crash by
2038 kdump/kexec. The crash dump kernel must be compiled to a
2039 memory address not used by the main kernel
2040
2041 For more details see Documentation/kdump/kdump.txt
2042
e69edc79
EM
2043config AUTO_ZRELADDR
2044 bool "Auto calculation of the decompressed kernel image address"
2045 depends on !ZBOOT_ROM && !ARCH_U300
2046 help
2047 ZRELADDR is the physical address where the decompressed kernel
2048 image will be placed. If AUTO_ZRELADDR is selected, the address
2049 will be determined at run-time by masking the current IP with
2050 0xf8000000. This assumes the zImage being placed in the first 128MB
2051 from start of memory.
2052
1da177e4
LT
2053endmenu
2054
ac9d7efc 2055menu "CPU Power Management"
1da177e4 2056
89c52ed4 2057if ARCH_HAS_CPUFREQ
1da177e4
LT
2058source "drivers/cpufreq/Kconfig"
2059
9d56c02a
BD
2060config CPU_FREQ_S3C
2061 bool
2062 help
2063 Internal configuration node for common cpufreq on Samsung SoC
2064
2065config CPU_FREQ_S3C24XX
4a50bfe3 2066 bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)"
d6f94fa0 2067 depends on ARCH_S3C24XX && CPU_FREQ
9d56c02a
BD
2068 select CPU_FREQ_S3C
2069 help
2070 This enables the CPUfreq driver for the Samsung S3C24XX family
2071 of CPUs.
2072
2073 For details, take a look at <file:Documentation/cpu-freq>.
2074
2075 If in doubt, say N.
2076
2077config CPU_FREQ_S3C24XX_PLL
4a50bfe3 2078 bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)"
d6f94fa0 2079 depends on CPU_FREQ_S3C24XX
9d56c02a
BD
2080 help
2081 Compile in support for changing the PLL frequency from the
2082 S3C24XX series CPUfreq driver. The PLL takes time to settle
2083 after a frequency change, so by default it is not enabled.
2084
2085 This also means that the PLL tables for the selected CPU(s) will
2086 be built which may increase the size of the kernel image.
2087
2088config CPU_FREQ_S3C24XX_DEBUG
2089 bool "Debug CPUfreq Samsung driver core"
2090 depends on CPU_FREQ_S3C24XX
2091 help
2092 Enable s3c_freq_dbg for the Samsung S3C CPUfreq core
2093
2094config CPU_FREQ_S3C24XX_IODEBUG
2095 bool "Debug CPUfreq Samsung driver IO timing"
2096 depends on CPU_FREQ_S3C24XX
2097 help
2098 Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core
2099
e6d197a6
BD
2100config CPU_FREQ_S3C24XX_DEBUGFS
2101 bool "Export debugfs for CPUFreq"
2102 depends on CPU_FREQ_S3C24XX && DEBUG_FS
2103 help
2104 Export status information via debugfs.
2105
1da177e4
LT
2106endif
2107
ac9d7efc
RK
2108source "drivers/cpuidle/Kconfig"
2109
2110endmenu
2111
1da177e4
LT
2112menu "Floating point emulation"
2113
2114comment "At least one emulation must be selected"
2115
2116config FPE_NWFPE
2117 bool "NWFPE math emulation"
593c252a 2118 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
1da177e4
LT
2119 ---help---
2120 Say Y to include the NWFPE floating point emulator in the kernel.
2121 This is necessary to run most binaries. Linux does not currently
2122 support floating point hardware so you need to say Y here even if
2123 your machine has an FPA or floating point co-processor podule.
2124
2125 You may say N here if you are going to load the Acorn FPEmulator
2126 early in the bootup.
2127
2128config FPE_NWFPE_XP
2129 bool "Support extended precision"
bedf142b 2130 depends on FPE_NWFPE
1da177e4
LT
2131 help
2132 Say Y to include 80-bit support in the kernel floating-point
2133 emulator. Otherwise, only 32 and 64-bit support is compiled in.
2134 Note that gcc does not generate 80-bit operations by default,
2135 so in most cases this option only enlarges the size of the
2136 floating point emulator without any good reason.
2137
2138 You almost surely want to say N here.
2139
2140config FPE_FASTFPE
2141 bool "FastFPE math emulation (EXPERIMENTAL)"
d6f94fa0 2142 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
1da177e4
LT
2143 ---help---
2144 Say Y here to include the FAST floating point emulator in the kernel.
2145 This is an experimental much faster emulator which now also has full
2146 precision for the mantissa. It does not support any exceptions.
2147 It is very simple, and approximately 3-6 times faster than NWFPE.
2148
2149 It should be sufficient for most programs. It may be not suitable
2150 for scientific calculations, but you have to check this for yourself.
2151 If you do not feel you need a faster FP emulation you should better
2152 choose NWFPE.
2153
2154config VFP
2155 bool "VFP-format floating point maths"
e399b1a4 2156 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
1da177e4
LT
2157 help
2158 Say Y to include VFP support code in the kernel. This is needed
2159 if your hardware includes a VFP unit.
2160
2161 Please see <file:Documentation/arm/VFP/release-notes.txt> for
2162 release notes and additional status information.
2163
2164 Say N if your target does not have VFP hardware.
2165
25ebee02
CM
2166config VFPv3
2167 bool
2168 depends on VFP
2169 default y if CPU_V7
2170
b5872db4
CM
2171config NEON
2172 bool "Advanced SIMD (NEON) Extension support"
2173 depends on VFPv3 && CPU_V7
2174 help
2175 Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2176 Extension.
2177
1da177e4
LT
2178endmenu
2179
2180menu "Userspace binary formats"
2181
2182source "fs/Kconfig.binfmt"
2183
2184config ARTHUR
2185 tristate "RISC OS personality"
704bdda0 2186 depends on !AEABI
1da177e4
LT
2187 help
2188 Say Y here to include the kernel code necessary if you want to run
2189 Acorn RISC OS/Arthur binaries under Linux. This code is still very
2190 experimental; if this sounds frightening, say N and sleep in peace.
2191 You can also say M here to compile this support as a module (which
2192 will be called arthur).
2193
2194endmenu
2195
2196menu "Power management options"
2197
eceab4ac 2198source "kernel/power/Kconfig"
1da177e4 2199
f4cb5700 2200config ARCH_SUSPEND_POSSIBLE
4b1082ca 2201 depends on !ARCH_S5PC100
6a786182 2202 depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \
3f5d0819 2203 CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
f4cb5700
JB
2204 def_bool y
2205
15e0d9e3
AB
2206config ARM_CPU_SUSPEND
2207 def_bool PM_SLEEP
2208
1da177e4
LT
2209endmenu
2210
d5950b43
SR
2211source "net/Kconfig"
2212
ac25150f 2213source "drivers/Kconfig"
1da177e4
LT
2214
2215source "fs/Kconfig"
2216
1da177e4
LT
2217source "arch/arm/Kconfig.debug"
2218
2219source "security/Kconfig"
2220
2221source "crypto/Kconfig"
2222
2223source "lib/Kconfig"
749cf76c
CD
2224
2225source "arch/arm/kvm/Kconfig"
This page took 1.439599 seconds and 5 git commands to generate.