Merge branch 'v4l_for_linus' of git://git.kernel.org/pub/scm/linux/kernel/git/mchehab...
[deliverable/linux.git] / arch / arm / Kconfig
CommitLineData
1da177e4
LT
1config ARM
2 bool
3 default y
7563bbf8 4 select ARCH_HAVE_CUSTOM_GPIO_H
e17c6d56 5 select HAVE_AOUT
24056f52 6 select HAVE_DMA_API_DEBUG
d0ee9f40 7 select HAVE_IDE if PCI || ISA || PCMCIA
2dc6a016 8 select HAVE_DMA_ATTRS
e092705b 9 select HAVE_DMA_CONTIGUOUS if MMU
2778f620 10 select HAVE_MEMBLOCK
12b824fb 11 select RTC_LIB
75e7153a 12 select SYS_SUPPORTS_APM_EMULATION
a41297a0 13 select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI)
7463449b 14 select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
fe166148 15 select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
09f05d85 16 select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
5cbad0eb 17 select HAVE_ARCH_KGDB
0693bf68 18 select HAVE_ARCH_TRACEHOOK
1f66e06f 19 select HAVE_SYSCALL_TRACEPOINTS
856bc356 20 select HAVE_KPROBES if !XIP_KERNEL
9edddaa2 21 select HAVE_KRETPROBES if (HAVE_KPROBES)
606576ce 22 select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
80be7a7f
RV
23 select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
24 select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
0e341af8 25 select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
e39f5602 26 select ARCH_BINFMT_ELF_RANDOMIZE_PIE
1fe53268 27 select HAVE_GENERIC_DMA_COHERENT
b69ec42b 28 select HAVE_DEBUG_KMEMLEAK
e7db7b42
AT
29 select HAVE_KERNEL_GZIP
30 select HAVE_KERNEL_LZO
6e8699f7 31 select HAVE_KERNEL_LZMA
a7f464f3 32 select HAVE_KERNEL_XZ
e360adbe 33 select HAVE_IRQ_WORK
7ada189f
JI
34 select HAVE_PERF_EVENTS
35 select PERF_USE_VMALLOC
e513f8bf 36 select HAVE_REGS_AND_STACK_ACCESS_API
e399b1a4 37 select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
ed60453f 38 select HAVE_C_RECORDMCOUNT
e2a93ecc 39 select HAVE_GENERIC_HARDIRQS
37e74beb
SB
40 select HARDIRQS_SW_RESEND
41 select GENERIC_IRQ_PROBE
25a5662a 42 select GENERIC_IRQ_SHOW
af1839eb 43 select HAVE_UID16
c1d7e01d 44 select ARCH_WANT_IPC_PARSE_VERSION
d4aa8b15 45 select HARDIRQS_SW_RESEND
1fb90263 46 select CPU_PM if (SUSPEND || CPU_IDLE)
e5bfb72c 47 select GENERIC_PCI_IOMAP
e47b65b0 48 select HAVE_BPF_JIT
84ec6d57 49 select GENERIC_SMP_IDLE_THREAD
3d92a71a
AMG
50 select KTIME_SCALAR
51 select GENERIC_CLOCKEVENTS_BROADCAST if SMP
8c56cc8b
WD
52 select GENERIC_STRNCPY_FROM_USER
53 select GENERIC_STRNLEN_USER
b9a50f74 54 select DCACHE_WORD_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && !CPU_BIG_ENDIAN
9e14f828 55 select GENERIC_KERNEL_THREAD
1da177e4
LT
56 help
57 The ARM series is a line of low-power-consumption RISC chip designs
f6c8965a 58 licensed by ARM Ltd and targeted at embedded applications and
1da177e4 59 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
f6c8965a 60 manufactured, but legacy ARM-based PC hardware remains popular in
1da177e4
LT
61 Europe. There is an ARM Linux project with a web page at
62 <http://www.arm.linux.org.uk/>.
63
74facffe
RK
64config ARM_HAS_SG_CHAIN
65 bool
66
4ce63fcd
MS
67config NEED_SG_DMA_LENGTH
68 bool
69
70config ARM_DMA_USE_IOMMU
71 select NEED_SG_DMA_LENGTH
72 select ARM_HAS_SG_CHAIN
73 bool
74
1a189b97
RK
75config HAVE_PWM
76 bool
77
0b05da72
HUK
78config MIGHT_HAVE_PCI
79 bool
80
75e7153a
RB
81config SYS_SUPPORTS_APM_EMULATION
82 bool
83
0a938b97
DB
84config GENERIC_GPIO
85 bool
0a938b97 86
bc581770
LW
87config HAVE_TCM
88 bool
89 select GENERIC_ALLOCATOR
90
e119bfff
RK
91config HAVE_PROC_CPU
92 bool
93
5ea81769
AV
94config NO_IOPORT
95 bool
5ea81769 96
1da177e4
LT
97config EISA
98 bool
99 ---help---
100 The Extended Industry Standard Architecture (EISA) bus was
101 developed as an open alternative to the IBM MicroChannel bus.
102
103 The EISA bus provided some of the features of the IBM MicroChannel
104 bus while maintaining backward compatibility with cards made for
105 the older ISA bus. The EISA bus saw limited use between 1988 and
106 1995 when it was made obsolete by the PCI bus.
107
108 Say Y here if you are building a kernel for an EISA-based machine.
109
110 Otherwise, say N.
111
112config SBUS
113 bool
114
f16fb1ec
RK
115config STACKTRACE_SUPPORT
116 bool
117 default y
118
f76e9154
NP
119config HAVE_LATENCYTOP_SUPPORT
120 bool
121 depends on !SMP
122 default y
123
f16fb1ec
RK
124config LOCKDEP_SUPPORT
125 bool
126 default y
127
7ad1bcb2
RK
128config TRACE_IRQFLAGS_SUPPORT
129 bool
130 default y
131
1da177e4
LT
132config RWSEM_GENERIC_SPINLOCK
133 bool
134 default y
135
136config RWSEM_XCHGADD_ALGORITHM
137 bool
138
f0d1b0b3
DH
139config ARCH_HAS_ILOG2_U32
140 bool
f0d1b0b3
DH
141
142config ARCH_HAS_ILOG2_U64
143 bool
f0d1b0b3 144
89c52ed4
BD
145config ARCH_HAS_CPUFREQ
146 bool
147 help
148 Internal node to signify that the ARCH has CPUFREQ support
149 and that the relevant menu configurations are displayed for
150 it.
151
b89c3b16
AM
152config GENERIC_HWEIGHT
153 bool
154 default y
155
1da177e4
LT
156config GENERIC_CALIBRATE_DELAY
157 bool
158 default y
159
a08b6b79
Z
160config ARCH_MAY_HAVE_PC_FDC
161 bool
162
5ac6da66
CL
163config ZONE_DMA
164 bool
5ac6da66 165
ccd7ab7f
FT
166config NEED_DMA_MAP_STATE
167 def_bool y
168
58af4a24
RH
169config ARCH_HAS_DMA_SET_COHERENT_MASK
170 bool
171
1da177e4
LT
172config GENERIC_ISA_DMA
173 bool
174
1da177e4
LT
175config FIQ
176 bool
177
13a5045d
RH
178config NEED_RET_TO_USER
179 bool
180
034d2f5a
AV
181config ARCH_MTD_XIP
182 bool
183
c760fc19
HC
184config VECTORS_BASE
185 hex
6afd6fae 186 default 0xffff0000 if MMU || CPU_HIGH_VECTOR
c760fc19
HC
187 default DRAM_BASE if REMAP_VECTORS_TO_RAM
188 default 0x00000000
189 help
190 The base address of exception vectors.
191
dc21af99 192config ARM_PATCH_PHYS_VIRT
c1becedc
RK
193 bool "Patch physical to virtual translations at runtime" if EMBEDDED
194 default y
b511d75d 195 depends on !XIP_KERNEL && MMU
dc21af99
RK
196 depends on !ARCH_REALVIEW || !SPARSEMEM
197 help
111e9a5c
RK
198 Patch phys-to-virt and virt-to-phys translation functions at
199 boot and module load time according to the position of the
200 kernel in system memory.
dc21af99 201
111e9a5c 202 This can only be used with non-XIP MMU kernels where the base
daece596 203 of physical memory is at a 16MB boundary.
dc21af99 204
c1becedc
RK
205 Only disable this option if you know that you do not require
206 this feature (eg, building a kernel for a single machine) and
207 you need to shrink the kernel to the minimal size.
dc21af99 208
01464226
RH
209config NEED_MACH_GPIO_H
210 bool
211 help
212 Select this when mach/gpio.h is required to provide special
213 definitions for this platform. The need for mach/gpio.h should
214 be avoided when possible.
215
c334bc15
RH
216config NEED_MACH_IO_H
217 bool
218 help
219 Select this when mach/io.h is required to provide special
220 definitions for this platform. The need for mach/io.h should
221 be avoided when possible.
222
0cdc8b92 223config NEED_MACH_MEMORY_H
1b9f95f8
NP
224 bool
225 help
0cdc8b92
NP
226 Select this when mach/memory.h is required to provide special
227 definitions for this platform. The need for mach/memory.h should
228 be avoided when possible.
dc21af99 229
1b9f95f8 230config PHYS_OFFSET
974c0724 231 hex "Physical address of main memory" if MMU
0cdc8b92 232 depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
974c0724 233 default DRAM_BASE if !MMU
111e9a5c 234 help
1b9f95f8
NP
235 Please provide the physical address corresponding to the
236 location of main memory in your system.
cada3c08 237
87e040b6
SG
238config GENERIC_BUG
239 def_bool y
240 depends on BUG
241
1da177e4
LT
242source "init/Kconfig"
243
dc52ddc0
MH
244source "kernel/Kconfig.freezer"
245
1da177e4
LT
246menu "System Type"
247
3c427975
HC
248config MMU
249 bool "MMU-based Paged Memory Management Support"
250 default y
251 help
252 Select if you want MMU-based virtualised addressing space
253 support by paged memory management. If unsure, say 'Y'.
254
ccf50e23
RK
255#
256# The "ARM system type" choice list is ordered alphabetically by option
257# text. Please add new entries in the option alphabetic order.
258#
1da177e4
LT
259choice
260 prompt "ARM system type"
387798b3 261 default ARCH_MULTIPLATFORM
1da177e4 262
387798b3
RH
263config ARCH_MULTIPLATFORM
264 bool "Allow multiple platforms to be selected"
265 select ARM_PATCH_PHYS_VIRT
266 select AUTO_ZRELADDR
66314223 267 select COMMON_CLK
387798b3 268 select MULTI_IRQ_HANDLER
66314223
DN
269 select SPARSE_IRQ
270 select USE_OF
387798b3 271 depends on MMU
66314223 272
4af6fee1
DS
273config ARCH_INTEGRATOR
274 bool "ARM Ltd. Integrator family"
275 select ARM_AMBA
89c52ed4 276 select ARCH_HAS_CPUFREQ
a613163d 277 select COMMON_CLK
f9a6aa43 278 select COMMON_CLK_VERSATILE
9904f793 279 select HAVE_TCM
c5a0adb5 280 select ICST
13edd86d 281 select GENERIC_CLOCKEVENTS
f4b8b319 282 select PLAT_VERSATILE
c41b16f8 283 select PLAT_VERSATILE_FPGA_IRQ
0cdc8b92 284 select NEED_MACH_MEMORY_H
695436e3 285 select SPARSE_IRQ
3108e6ab 286 select MULTI_IRQ_HANDLER
4af6fee1
DS
287 help
288 Support for ARM's Integrator platform.
289
290config ARCH_REALVIEW
291 bool "ARM Ltd. RealView family"
292 select ARM_AMBA
f9a6aa43
LW
293 select COMMON_CLK
294 select COMMON_CLK_VERSATILE
c5a0adb5 295 select ICST
ae30ceac 296 select GENERIC_CLOCKEVENTS
eb7fffa3 297 select ARCH_WANT_OPTIONAL_GPIOLIB
f4b8b319 298 select PLAT_VERSATILE
3cb5ee49 299 select PLAT_VERSATILE_CLCD
e3887714 300 select ARM_TIMER_SP804
b56ba8aa 301 select GPIO_PL061 if GPIOLIB
0cdc8b92 302 select NEED_MACH_MEMORY_H
4af6fee1
DS
303 help
304 This enables support for ARM Ltd RealView boards.
305
306config ARCH_VERSATILE
307 bool "ARM Ltd. Versatile family"
308 select ARM_AMBA
309 select ARM_VIC
6d803ba7 310 select CLKDEV_LOOKUP
aa3831cf 311 select HAVE_MACH_CLKDEV
c5a0adb5 312 select ICST
89df1272 313 select GENERIC_CLOCKEVENTS
bbeddc43 314 select ARCH_WANT_OPTIONAL_GPIOLIB
f4b8b319 315 select PLAT_VERSATILE
56a34b03 316 select PLAT_VERSATILE_CLOCK
3414ba8c 317 select PLAT_VERSATILE_CLCD
c41b16f8 318 select PLAT_VERSATILE_FPGA_IRQ
e3887714 319 select ARM_TIMER_SP804
4af6fee1
DS
320 help
321 This enables support for ARM Ltd Versatile board.
322
8fc5ffa0
AV
323config ARCH_AT91
324 bool "Atmel AT91"
f373e8c0 325 select ARCH_REQUIRE_GPIOLIB
93686ae8 326 select HAVE_CLK
bd602995 327 select CLKDEV_LOOKUP
e261501d 328 select IRQ_DOMAIN
01464226 329 select NEED_MACH_GPIO_H
1ac02d79 330 select NEED_MACH_IO_H if PCCARD
4af6fee1 331 help
929e994f
NF
332 This enables support for systems based on Atmel
333 AT91RM9200 and AT91SAM9* processors.
4af6fee1 334
ec9653b8
SA
335config ARCH_BCM2835
336 bool "Broadcom BCM2835 family"
337 select ARCH_WANT_OPTIONAL_GPIOLIB
338 select ARM_AMBA
339 select ARM_ERRATA_411920
340 select ARM_TIMER_SP804
341 select CLKDEV_LOOKUP
342 select COMMON_CLK
343 select CPU_V6
344 select GENERIC_CLOCKEVENTS
345 select MULTI_IRQ_HANDLER
346 select SPARSE_IRQ
347 select USE_OF
348 help
349 This enables support for the Broadcom BCM2835 SoC. This SoC is
350 use in the Raspberry Pi, and Roku 2 devices.
351
1da177e4 352config ARCH_CLPS711X
0e2fce59 353 bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
c750815e 354 select CPU_ARM720T
5cfc8ee0 355 select ARCH_USES_GETTIMEOFFSET
61ae48c3
AS
356 select COMMON_CLK
357 select CLKDEV_LOOKUP
0cdc8b92 358 select NEED_MACH_MEMORY_H
f999b8bd 359 help
0e2fce59 360 Support for Cirrus Logic 711x/721x/731x based boards.
1da177e4 361
d94f944e
AV
362config ARCH_CNS3XXX
363 bool "Cavium Networks CNS3XXX family"
00d2711d 364 select CPU_V6K
d94f944e
AV
365 select GENERIC_CLOCKEVENTS
366 select ARM_GIC
ce5ea9f3 367 select MIGHT_HAVE_CACHE_L2X0
0b05da72 368 select MIGHT_HAVE_PCI
5f32f7a0 369 select PCI_DOMAINS if PCI
d94f944e
AV
370 help
371 Support for Cavium Networks CNS3XXX platform.
372
788c9700
RK
373config ARCH_GEMINI
374 bool "Cortina Systems Gemini"
375 select CPU_FA526
788c9700 376 select ARCH_REQUIRE_GPIOLIB
5cfc8ee0 377 select ARCH_USES_GETTIMEOFFSET
788c9700
RK
378 help
379 Support for the Cortina Systems Gemini family SoCs
380
156a0997
BS
381config ARCH_SIRF
382 bool "CSR SiRF"
3a6cb8ce 383 select NO_IOPORT
f6387092 384 select ARCH_REQUIRE_GPIOLIB
3a6cb8ce 385 select GENERIC_CLOCKEVENTS
198678b0 386 select COMMON_CLK
3a6cb8ce 387 select GENERIC_IRQ_CHIP
ce5ea9f3 388 select MIGHT_HAVE_CACHE_L2X0
cbd8d842
BS
389 select PINCTRL
390 select PINCTRL_SIRF
3a6cb8ce 391 select USE_OF
3a6cb8ce 392 help
156a0997 393 Support for CSR SiRFprimaII/Marco/Polo platforms
3a6cb8ce 394
1da177e4
LT
395config ARCH_EBSA110
396 bool "EBSA-110"
c750815e 397 select CPU_SA110
f7e68bbf 398 select ISA
c5eb2a2b 399 select NO_IOPORT
5cfc8ee0 400 select ARCH_USES_GETTIMEOFFSET
c334bc15 401 select NEED_MACH_IO_H
0cdc8b92 402 select NEED_MACH_MEMORY_H
1da177e4
LT
403 help
404 This is an evaluation board for the StrongARM processor available
f6c8965a 405 from Digital. It has limited hardware on-board, including an
1da177e4
LT
406 Ethernet interface, two PCMCIA sockets, two serial ports and a
407 parallel port.
408
e7736d47
LB
409config ARCH_EP93XX
410 bool "EP93xx-based"
c750815e 411 select CPU_ARM920T
e7736d47
LB
412 select ARM_AMBA
413 select ARM_VIC
6d803ba7 414 select CLKDEV_LOOKUP
7444a72e 415 select ARCH_REQUIRE_GPIOLIB
eb33575c 416 select ARCH_HAS_HOLES_MEMORYMODEL
5cfc8ee0 417 select ARCH_USES_GETTIMEOFFSET
5725aeae 418 select NEED_MACH_MEMORY_H
e7736d47
LB
419 help
420 This enables support for the Cirrus EP93xx series of CPUs.
421
1da177e4
LT
422config ARCH_FOOTBRIDGE
423 bool "FootBridge"
c750815e 424 select CPU_SA110
1da177e4 425 select FOOTBRIDGE
4e8d7637 426 select GENERIC_CLOCKEVENTS
d0ee9f40 427 select HAVE_IDE
8ef6e620 428 select NEED_MACH_IO_H if !MMU
0cdc8b92 429 select NEED_MACH_MEMORY_H
f999b8bd
MM
430 help
431 Support for systems based on the DC21285 companion chip
432 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
1da177e4 433
788c9700
RK
434config ARCH_MXC
435 bool "Freescale MXC/iMX-based"
788c9700 436 select GENERIC_CLOCKEVENTS
788c9700 437 select ARCH_REQUIRE_GPIOLIB
6d803ba7 438 select CLKDEV_LOOKUP
234b6ced 439 select CLKSRC_MMIO
8b6c44f1 440 select GENERIC_IRQ_CHIP
ffa2ea3f 441 select MULTI_IRQ_HANDLER
8842a9e2 442 select SPARSE_IRQ
3e62af82 443 select USE_OF
788c9700
RK
444 help
445 Support for Freescale MXC/iMX-based family of processors
446
1d3f33d5
SG
447config ARCH_MXS
448 bool "Freescale MXS-based"
449 select GENERIC_CLOCKEVENTS
450 select ARCH_REQUIRE_GPIOLIB
b9214b97 451 select CLKDEV_LOOKUP
5c61ddcf 452 select CLKSRC_MMIO
2664681f 453 select COMMON_CLK
6abda3e1 454 select HAVE_CLK_PREPARE
4e0a1b8c 455 select MULTI_IRQ_HANDLER
a0f5e363 456 select PINCTRL
c2668206 457 select SPARSE_IRQ
6c4d4efb 458 select USE_OF
1d3f33d5
SG
459 help
460 Support for Freescale MXS-based family of processors
461
4af6fee1
DS
462config ARCH_NETX
463 bool "Hilscher NetX based"
234b6ced 464 select CLKSRC_MMIO
c750815e 465 select CPU_ARM926T
4af6fee1 466 select ARM_VIC
2fcfe6b8 467 select GENERIC_CLOCKEVENTS
f999b8bd 468 help
4af6fee1
DS
469 This enables support for systems based on the Hilscher NetX Soc
470
471config ARCH_H720X
472 bool "Hynix HMS720x-based"
c750815e 473 select CPU_ARM720T
4af6fee1 474 select ISA_DMA_API
5cfc8ee0 475 select ARCH_USES_GETTIMEOFFSET
4af6fee1
DS
476 help
477 This enables support for systems based on the Hynix HMS720x
478
3b938be6
RK
479config ARCH_IOP13XX
480 bool "IOP13xx-based"
481 depends on MMU
c750815e 482 select CPU_XSC3
3b938be6
RK
483 select PLAT_IOP
484 select PCI
485 select ARCH_SUPPORTS_MSI
8d5796d2 486 select VMSPLIT_1G
0cdc8b92 487 select NEED_MACH_MEMORY_H
13a5045d 488 select NEED_RET_TO_USER
3b938be6
RK
489 help
490 Support for Intel's IOP13XX (XScale) family of processors.
491
3f7e5815
LB
492config ARCH_IOP32X
493 bool "IOP32x-based"
a4f7e763 494 depends on MMU
c750815e 495 select CPU_XSCALE
01464226 496 select NEED_MACH_GPIO_H
13a5045d 497 select NEED_RET_TO_USER
7ae1f7ec 498 select PLAT_IOP
f7e68bbf 499 select PCI
bb2b180c 500 select ARCH_REQUIRE_GPIOLIB
f999b8bd 501 help
3f7e5815
LB
502 Support for Intel's 80219 and IOP32X (XScale) family of
503 processors.
504
505config ARCH_IOP33X
506 bool "IOP33x-based"
507 depends on MMU
c750815e 508 select CPU_XSCALE
01464226 509 select NEED_MACH_GPIO_H
13a5045d 510 select NEED_RET_TO_USER
7ae1f7ec 511 select PLAT_IOP
3f7e5815 512 select PCI
bb2b180c 513 select ARCH_REQUIRE_GPIOLIB
3f7e5815
LB
514 help
515 Support for Intel's IOP33X (XScale) family of processors.
1da177e4 516
3b938be6
RK
517config ARCH_IXP4XX
518 bool "IXP4xx-based"
a4f7e763 519 depends on MMU
58af4a24 520 select ARCH_HAS_DMA_SET_COHERENT_MASK
234b6ced 521 select CLKSRC_MMIO
c750815e 522 select CPU_XSCALE
9dde0ae3 523 select ARCH_REQUIRE_GPIOLIB
3b938be6 524 select GENERIC_CLOCKEVENTS
0b05da72 525 select MIGHT_HAVE_PCI
c334bc15 526 select NEED_MACH_IO_H
485bdde7 527 select DMABOUNCE if PCI
c4713074 528 help
3b938be6 529 Support for Intel's IXP4XX (XScale) family of processors.
c4713074 530
edabd38e
SB
531config ARCH_DOVE
532 bool "Marvell Dove"
7b769bb3 533 select CPU_V7
edabd38e 534 select ARCH_REQUIRE_GPIOLIB
edabd38e 535 select GENERIC_CLOCKEVENTS
0f81bd43 536 select MIGHT_HAVE_PCI
abcda1dc 537 select PLAT_ORION_LEGACY
0f81bd43 538 select USB_ARCH_HAS_EHCI
edabd38e
SB
539 help
540 Support for the Marvell Dove SoC 88AP510
541
651c74c7
SB
542config ARCH_KIRKWOOD
543 bool "Marvell Kirkwood"
c750815e 544 select CPU_FEROCEON
651c74c7 545 select PCI
a8865655 546 select ARCH_REQUIRE_GPIOLIB
651c74c7 547 select GENERIC_CLOCKEVENTS
abcda1dc 548 select PLAT_ORION_LEGACY
651c74c7
SB
549 help
550 Support for the following Marvell Kirkwood series SoCs:
551 88F6180, 88F6192 and 88F6281.
552
40805949
KW
553config ARCH_LPC32XX
554 bool "NXP LPC32XX"
234b6ced 555 select CLKSRC_MMIO
40805949
KW
556 select CPU_ARM926T
557 select ARCH_REQUIRE_GPIOLIB
558 select HAVE_IDE
559 select ARM_AMBA
560 select USB_ARCH_HAS_OHCI
6d803ba7 561 select CLKDEV_LOOKUP
40805949 562 select GENERIC_CLOCKEVENTS
f5c42271 563 select USE_OF
c49a1830 564 select HAVE_PWM
40805949
KW
565 help
566 Support for the NXP LPC32XX family of processors
567
794d15b2
SS
568config ARCH_MV78XX0
569 bool "Marvell MV78xx0"
c750815e 570 select CPU_FEROCEON
794d15b2 571 select PCI
a8865655 572 select ARCH_REQUIRE_GPIOLIB
794d15b2 573 select GENERIC_CLOCKEVENTS
abcda1dc 574 select PLAT_ORION_LEGACY
794d15b2
SS
575 help
576 Support for the following Marvell MV78xx0 series SoCs:
577 MV781x0, MV782x0.
578
9dd0b194 579config ARCH_ORION5X
585cf175
TP
580 bool "Marvell Orion"
581 depends on MMU
c750815e 582 select CPU_FEROCEON
038ee083 583 select PCI
a8865655 584 select ARCH_REQUIRE_GPIOLIB
51cbff1d 585 select GENERIC_CLOCKEVENTS
abcda1dc 586 select PLAT_ORION_LEGACY
585cf175 587 help
9dd0b194 588 Support for the following Marvell Orion 5x series SoCs:
d2b2a6bb 589 Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
d323ade1 590 Orion-2 (5281), Orion-1-90 (6183).
585cf175 591
788c9700 592config ARCH_MMP
2f7e8fae 593 bool "Marvell PXA168/910/MMP2"
788c9700 594 depends on MMU
788c9700 595 select ARCH_REQUIRE_GPIOLIB
6d803ba7 596 select CLKDEV_LOOKUP
788c9700 597 select GENERIC_CLOCKEVENTS
157d2644 598 select GPIO_PXA
c24b3114 599 select IRQ_DOMAIN
788c9700 600 select PLAT_PXA
0bd86961 601 select SPARSE_IRQ
3c7241bd 602 select GENERIC_ALLOCATOR
01464226 603 select NEED_MACH_GPIO_H
788c9700 604 help
2f7e8fae 605 Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
788c9700
RK
606
607config ARCH_KS8695
608 bool "Micrel/Kendin KS8695"
609 select CPU_ARM922T
98830bc9 610 select ARCH_REQUIRE_GPIOLIB
0cdc8b92 611 select NEED_MACH_MEMORY_H
c7e783d6
LW
612 select CLKSRC_MMIO
613 select GENERIC_CLOCKEVENTS
788c9700
RK
614 help
615 Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
616 System-on-Chip devices.
617
788c9700
RK
618config ARCH_W90X900
619 bool "Nuvoton W90X900 CPU"
620 select CPU_ARM926T
c52d3d68 621 select ARCH_REQUIRE_GPIOLIB
6d803ba7 622 select CLKDEV_LOOKUP
6fa5d5f7 623 select CLKSRC_MMIO
58b5369e 624 select GENERIC_CLOCKEVENTS
788c9700 625 help
a8bc4ead 626 Support for Nuvoton (Winbond logic dept.) ARM9 processor,
627 At present, the w90x900 has been renamed nuc900, regarding
628 the ARM series product line, you can login the following
629 link address to know more.
630
631 <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
632 ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
788c9700 633
c5f80065
EG
634config ARCH_TEGRA
635 bool "NVIDIA Tegra"
4073723a 636 select CLKDEV_LOOKUP
234b6ced 637 select CLKSRC_MMIO
c5f80065
EG
638 select GENERIC_CLOCKEVENTS
639 select GENERIC_GPIO
640 select HAVE_CLK
3b55658a 641 select HAVE_SMP
ce5ea9f3 642 select MIGHT_HAVE_CACHE_L2X0
7056d423 643 select ARCH_HAS_CPUFREQ
2c95b7e0 644 select USE_OF
92fe58f0 645 select COMMON_CLK
c5f80065
EG
646 help
647 This enables support for NVIDIA Tegra based systems (Tegra APX,
648 Tegra 6xx and Tegra 2 series).
649
1da177e4 650config ARCH_PXA
2c8086a5 651 bool "PXA2xx/PXA3xx-based"
a4f7e763 652 depends on MMU
034d2f5a 653 select ARCH_MTD_XIP
89c52ed4 654 select ARCH_HAS_CPUFREQ
6d803ba7 655 select CLKDEV_LOOKUP
234b6ced 656 select CLKSRC_MMIO
7444a72e 657 select ARCH_REQUIRE_GPIOLIB
981d0f39 658 select GENERIC_CLOCKEVENTS
157d2644 659 select GPIO_PXA
bd5ce433 660 select PLAT_PXA
6ac6b817 661 select SPARSE_IRQ
4e234cc0 662 select AUTO_ZRELADDR
8a97ae2f 663 select MULTI_IRQ_HANDLER
15e0d9e3 664 select ARM_CPU_SUSPEND if PM
d0ee9f40 665 select HAVE_IDE
01464226 666 select NEED_MACH_GPIO_H
f999b8bd 667 help
2c8086a5 668 Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
1da177e4 669
788c9700
RK
670config ARCH_MSM
671 bool "Qualcomm MSM"
4b536b8d 672 select HAVE_CLK
49cbe786 673 select GENERIC_CLOCKEVENTS
923a081c 674 select ARCH_REQUIRE_GPIOLIB
bd32344a 675 select CLKDEV_LOOKUP
49cbe786 676 help
4b53eb4f
DW
677 Support for Qualcomm MSM/QSD based systems. This runs on the
678 apps processor of the MSM/QSD and depends on a shared memory
679 interface to the modem processor which runs the baseband
680 stack and controls some vital subsystems
681 (clock and power control, etc).
49cbe786 682
c793c1b0 683config ARCH_SHMOBILE
6d72ad35
PM
684 bool "Renesas SH-Mobile / R-Mobile"
685 select HAVE_CLK
5e93c6b4 686 select CLKDEV_LOOKUP
aa3831cf 687 select HAVE_MACH_CLKDEV
3b55658a 688 select HAVE_SMP
6d72ad35 689 select GENERIC_CLOCKEVENTS
ce5ea9f3 690 select MIGHT_HAVE_CACHE_L2X0
6d72ad35
PM
691 select NO_IOPORT
692 select SPARSE_IRQ
60f1435c 693 select MULTI_IRQ_HANDLER
e3e01091 694 select PM_GENERIC_DOMAINS if PM
0cdc8b92 695 select NEED_MACH_MEMORY_H
c793c1b0 696 help
6d72ad35 697 Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
c793c1b0 698
1da177e4
LT
699config ARCH_RPC
700 bool "RiscPC"
701 select ARCH_ACORN
702 select FIQ
a08b6b79 703 select ARCH_MAY_HAVE_PC_FDC
341eb781 704 select HAVE_PATA_PLATFORM
065909b9 705 select ISA_DMA_API
5ea81769 706 select NO_IOPORT
07f841b7 707 select ARCH_SPARSEMEM_ENABLE
5cfc8ee0 708 select ARCH_USES_GETTIMEOFFSET
d0ee9f40 709 select HAVE_IDE
c334bc15 710 select NEED_MACH_IO_H
0cdc8b92 711 select NEED_MACH_MEMORY_H
1da177e4
LT
712 help
713 On the Acorn Risc-PC, Linux can support the internal IDE disk and
714 CD-ROM interface, serial and parallel port, and the floppy drive.
715
716config ARCH_SA1100
717 bool "SA1100-based"
234b6ced 718 select CLKSRC_MMIO
c750815e 719 select CPU_SA1100
f7e68bbf 720 select ISA
05944d74 721 select ARCH_SPARSEMEM_ENABLE
034d2f5a 722 select ARCH_MTD_XIP
89c52ed4 723 select ARCH_HAS_CPUFREQ
1937f5b9 724 select CPU_FREQ
3e238be2 725 select GENERIC_CLOCKEVENTS
4a8f8340 726 select CLKDEV_LOOKUP
7444a72e 727 select ARCH_REQUIRE_GPIOLIB
d0ee9f40 728 select HAVE_IDE
01464226 729 select NEED_MACH_GPIO_H
0cdc8b92 730 select NEED_MACH_MEMORY_H
375dec92 731 select SPARSE_IRQ
f999b8bd
MM
732 help
733 Support for StrongARM 11x0 based boards.
1da177e4 734
b130d5c2
KK
735config ARCH_S3C24XX
736 bool "Samsung S3C24XX SoCs"
0a938b97 737 select GENERIC_GPIO
9d56c02a 738 select ARCH_HAS_CPUFREQ
9483a578 739 select HAVE_CLK
e83626f2 740 select CLKDEV_LOOKUP
5cfc8ee0 741 select ARCH_USES_GETTIMEOFFSET
20676c15 742 select HAVE_S3C2410_I2C if I2C
b130d5c2
KK
743 select HAVE_S3C_RTC if RTC_CLASS
744 select HAVE_S3C2410_WATCHDOG if WATCHDOG
01464226 745 select NEED_MACH_GPIO_H
c334bc15 746 select NEED_MACH_IO_H
1da177e4 747 help
b130d5c2
KK
748 Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
749 and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
750 (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
751 Samsung SMDK2410 development board (and derivatives).
63b1f51b 752
a08ab637
BD
753config ARCH_S3C64XX
754 bool "Samsung S3C64XX"
89f1fa08 755 select PLAT_SAMSUNG
89f0ce72 756 select CPU_V6
89f0ce72 757 select ARM_VIC
a08ab637 758 select HAVE_CLK
6700397a 759 select HAVE_TCM
226e85f4 760 select CLKDEV_LOOKUP
89f0ce72 761 select NO_IOPORT
5cfc8ee0 762 select ARCH_USES_GETTIMEOFFSET
89c52ed4 763 select ARCH_HAS_CPUFREQ
89f0ce72
BD
764 select ARCH_REQUIRE_GPIOLIB
765 select SAMSUNG_CLKSRC
766 select SAMSUNG_IRQ_VIC_TIMER
89f0ce72 767 select S3C_GPIO_TRACK
89f0ce72
BD
768 select S3C_DEV_NAND
769 select USB_ARCH_HAS_OHCI
770 select SAMSUNG_GPIOLIB_4BIT
20676c15 771 select HAVE_S3C2410_I2C if I2C
c39d8d55 772 select HAVE_S3C2410_WATCHDOG if WATCHDOG
01464226 773 select NEED_MACH_GPIO_H
a08ab637
BD
774 help
775 Samsung S3C64XX series based systems
776
49b7a491
KK
777config ARCH_S5P64X0
778 bool "Samsung S5P6440 S5P6450"
c4ffccdd
KK
779 select CPU_V6
780 select GENERIC_GPIO
781 select HAVE_CLK
d8b22d25 782 select CLKDEV_LOOKUP
0665ccc4 783 select CLKSRC_MMIO
c39d8d55 784 select HAVE_S3C2410_WATCHDOG if WATCHDOG
9e65bbf2 785 select GENERIC_CLOCKEVENTS
20676c15 786 select HAVE_S3C2410_I2C if I2C
754961a8 787 select HAVE_S3C_RTC if RTC_CLASS
01464226 788 select NEED_MACH_GPIO_H
c4ffccdd 789 help
49b7a491
KK
790 Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
791 SMDK6450.
c4ffccdd 792
acc84707
MS
793config ARCH_S5PC100
794 bool "Samsung S5PC100"
5a7652f2
BM
795 select GENERIC_GPIO
796 select HAVE_CLK
29e8eb0f 797 select CLKDEV_LOOKUP
5a7652f2 798 select CPU_V7
925c68cd 799 select ARCH_USES_GETTIMEOFFSET
20676c15 800 select HAVE_S3C2410_I2C if I2C
754961a8 801 select HAVE_S3C_RTC if RTC_CLASS
c39d8d55 802 select HAVE_S3C2410_WATCHDOG if WATCHDOG
01464226 803 select NEED_MACH_GPIO_H
5a7652f2 804 help
acc84707 805 Samsung S5PC100 series based systems
5a7652f2 806
170f4e42
KK
807config ARCH_S5PV210
808 bool "Samsung S5PV210/S5PC110"
809 select CPU_V7
eecb6a84 810 select ARCH_SPARSEMEM_ENABLE
0f75a96b 811 select ARCH_HAS_HOLES_MEMORYMODEL
170f4e42
KK
812 select GENERIC_GPIO
813 select HAVE_CLK
b2a9dd46 814 select CLKDEV_LOOKUP
0665ccc4 815 select CLKSRC_MMIO
d8144aea 816 select ARCH_HAS_CPUFREQ
9e65bbf2 817 select GENERIC_CLOCKEVENTS
20676c15 818 select HAVE_S3C2410_I2C if I2C
754961a8 819 select HAVE_S3C_RTC if RTC_CLASS
c39d8d55 820 select HAVE_S3C2410_WATCHDOG if WATCHDOG
01464226 821 select NEED_MACH_GPIO_H
0cdc8b92 822 select NEED_MACH_MEMORY_H
170f4e42
KK
823 help
824 Samsung S5PV210/S5PC110 series based systems
825
83014579
KK
826config ARCH_EXYNOS
827 bool "SAMSUNG EXYNOS"
cc0e72b8 828 select CPU_V7
f567fa6f 829 select ARCH_SPARSEMEM_ENABLE
0f75a96b 830 select ARCH_HAS_HOLES_MEMORYMODEL
cc0e72b8
CY
831 select GENERIC_GPIO
832 select HAVE_CLK
badc4f2d 833 select CLKDEV_LOOKUP
b333fb16 834 select ARCH_HAS_CPUFREQ
cc0e72b8 835 select GENERIC_CLOCKEVENTS
754961a8 836 select HAVE_S3C_RTC if RTC_CLASS
20676c15 837 select HAVE_S3C2410_I2C if I2C
c39d8d55 838 select HAVE_S3C2410_WATCHDOG if WATCHDOG
01464226 839 select NEED_MACH_GPIO_H
0cdc8b92 840 select NEED_MACH_MEMORY_H
cc0e72b8 841 help
83014579 842 Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
cc0e72b8 843
1da177e4
LT
844config ARCH_SHARK
845 bool "Shark"
c750815e 846 select CPU_SA110
f7e68bbf
RK
847 select ISA
848 select ISA_DMA
3bca103a 849 select ZONE_DMA
f7e68bbf 850 select PCI
5cfc8ee0 851 select ARCH_USES_GETTIMEOFFSET
0cdc8b92 852 select NEED_MACH_MEMORY_H
f999b8bd
MM
853 help
854 Support for the StrongARM based Digital DNARD machine, also known
855 as "Shark" (<http://www.shark-linux.de/shark.html>).
1da177e4 856
d98aac75
LW
857config ARCH_U300
858 bool "ST-Ericsson U300 Series"
859 depends on MMU
234b6ced 860 select CLKSRC_MMIO
d98aac75 861 select CPU_ARM926T
bc581770 862 select HAVE_TCM
d98aac75 863 select ARM_AMBA
5485c1e0 864 select ARM_PATCH_PHYS_VIRT
d98aac75 865 select ARM_VIC
d98aac75 866 select GENERIC_CLOCKEVENTS
6d803ba7 867 select CLKDEV_LOOKUP
50667d63 868 select COMMON_CLK
d98aac75 869 select GENERIC_GPIO
cc890cd7 870 select ARCH_REQUIRE_GPIOLIB
a4fe292f 871 select SPARSE_IRQ
d98aac75
LW
872 help
873 Support for ST-Ericsson U300 series mobile platforms.
874
ccf50e23
RK
875config ARCH_U8500
876 bool "ST-Ericsson U8500 Series"
67ae14fc 877 depends on MMU
ccf50e23
RK
878 select CPU_V7
879 select ARM_AMBA
ccf50e23 880 select GENERIC_CLOCKEVENTS
6d803ba7 881 select CLKDEV_LOOKUP
94bdc0e2 882 select ARCH_REQUIRE_GPIOLIB
7c1a70e9 883 select ARCH_HAS_CPUFREQ
3b55658a 884 select HAVE_SMP
ce5ea9f3 885 select MIGHT_HAVE_CACHE_L2X0
ccf50e23
RK
886 help
887 Support for ST-Ericsson's Ux500 architecture
888
889config ARCH_NOMADIK
890 bool "STMicroelectronics Nomadik"
891 select ARM_AMBA
892 select ARM_VIC
893 select CPU_ARM926T
4a31bd28 894 select COMMON_CLK
ccf50e23 895 select GENERIC_CLOCKEVENTS
0fa7be40 896 select PINCTRL
2601ccfe 897 select PINCTRL_STN8815
ce5ea9f3 898 select MIGHT_HAVE_CACHE_L2X0
ccf50e23
RK
899 select ARCH_REQUIRE_GPIOLIB
900 help
901 Support for the Nomadik platform by ST-Ericsson
902
7c6337e2
KH
903config ARCH_DAVINCI
904 bool "TI DaVinci"
7c6337e2 905 select GENERIC_CLOCKEVENTS
dce1115b 906 select ARCH_REQUIRE_GPIOLIB
3bca103a 907 select ZONE_DMA
9232fcc9 908 select HAVE_IDE
6d803ba7 909 select CLKDEV_LOOKUP
20e9969b 910 select GENERIC_ALLOCATOR
dc7ad3b3 911 select GENERIC_IRQ_CHIP
ae88e05a 912 select ARCH_HAS_HOLES_MEMORYMODEL
01464226 913 select NEED_MACH_GPIO_H
7c6337e2
KH
914 help
915 Support for TI's DaVinci platform.
916
3b938be6
RK
917config ARCH_OMAP
918 bool "TI OMAP"
00a36698 919 depends on MMU
9483a578 920 select HAVE_CLK
7444a72e 921 select ARCH_REQUIRE_GPIOLIB
89c52ed4 922 select ARCH_HAS_CPUFREQ
354a183f 923 select CLKSRC_MMIO
06cad098 924 select GENERIC_CLOCKEVENTS
9af915da 925 select ARCH_HAS_HOLES_MEMORYMODEL
01464226 926 select NEED_MACH_GPIO_H
3b938be6 927 help
6e457bb0 928 Support for TI's OMAP platform (OMAP1/2/3/4).
3b938be6 929
cee37e50 930config PLAT_SPEAR
931 bool "ST SPEAr"
932 select ARM_AMBA
933 select ARCH_REQUIRE_GPIOLIB
6d803ba7 934 select CLKDEV_LOOKUP
5df33a62 935 select COMMON_CLK
d6e15d78 936 select CLKSRC_MMIO
cee37e50 937 select GENERIC_CLOCKEVENTS
cee37e50 938 select HAVE_CLK
939 help
940 Support for ST's SPEAr platform (SPEAr3xx, SPEAr6xx and SPEAr13xx).
941
21f47fbc
AC
942config ARCH_VT8500
943 bool "VIA/WonderMedia 85xx"
944 select CPU_ARM926T
945 select GENERIC_GPIO
946 select ARCH_HAS_CPUFREQ
947 select GENERIC_CLOCKEVENTS
948 select ARCH_REQUIRE_GPIOLIB
e9a91de7
TP
949 select USE_OF
950 select COMMON_CLK
951 select HAVE_CLK
952 select CLKDEV_LOOKUP
21f47fbc
AC
953 help
954 Support for VIA/WonderMedia VT8500/WM85xx System-on-Chip.
02c981c0 955
b85a3ef4
JL
956config ARCH_ZYNQ
957 bool "Xilinx Zynq ARM Cortex A9 Platform"
02c981c0 958 select CPU_V7
02c981c0
BD
959 select GENERIC_CLOCKEVENTS
960 select CLKDEV_LOOKUP
b85a3ef4
JL
961 select ARM_GIC
962 select ARM_AMBA
963 select ICST
ce5ea9f3 964 select MIGHT_HAVE_CACHE_L2X0
02c981c0 965 select USE_OF
02c981c0 966 help
b85a3ef4 967 Support for Xilinx Zynq ARM Cortex A9 Platform
1da177e4
LT
968endchoice
969
387798b3
RH
970menu "Multiple platform selection"
971 depends on ARCH_MULTIPLATFORM
972
973comment "CPU Core family selection"
974
975config ARCH_MULTI_V4
976 bool "ARMv4 based platforms (FA526, StrongARM)"
977 select ARCH_MULTI_V4_V5
978 depends on !ARCH_MULTI_V6_V7
979
980config ARCH_MULTI_V4T
981 bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
982 select ARCH_MULTI_V4_V5
983 depends on !ARCH_MULTI_V6_V7
984
985config ARCH_MULTI_V5
986 bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
987 select ARCH_MULTI_V4_V5
988 depends on !ARCH_MULTI_V6_V7
989
990config ARCH_MULTI_V4_V5
991 bool
992
993config ARCH_MULTI_V6
994 bool "ARMv6 based platforms (ARM11, Scorpion, ...)"
995 select CPU_V6
996 select ARCH_MULTI_V6_V7
997
998config ARCH_MULTI_V7
999 bool "ARMv7 based platforms (Cortex-A, PJ4, Krait)"
1000 select CPU_V7
61727630 1001 select ARCH_VEXPRESS
387798b3
RH
1002 default y
1003 select ARCH_MULTI_V6_V7
1004
1005config ARCH_MULTI_V6_V7
1006 bool
1007
1008config ARCH_MULTI_CPU_AUTO
1009 def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
1010 select ARCH_MULTI_V5
1011
1012endmenu
1013
ccf50e23
RK
1014#
1015# This is sorted alphabetically by mach-* pathname. However, plat-*
1016# Kconfigs may be included either alphabetically (according to the
1017# plat- suffix) or along side the corresponding mach-* source.
1018#
3e93a22b
GC
1019source "arch/arm/mach-mvebu/Kconfig"
1020
95b8f20f
RK
1021source "arch/arm/mach-at91/Kconfig"
1022
1da177e4
LT
1023source "arch/arm/mach-clps711x/Kconfig"
1024
d94f944e
AV
1025source "arch/arm/mach-cns3xxx/Kconfig"
1026
95b8f20f
RK
1027source "arch/arm/mach-davinci/Kconfig"
1028
1029source "arch/arm/mach-dove/Kconfig"
1030
e7736d47
LB
1031source "arch/arm/mach-ep93xx/Kconfig"
1032
1da177e4
LT
1033source "arch/arm/mach-footbridge/Kconfig"
1034
59d3a193
PZ
1035source "arch/arm/mach-gemini/Kconfig"
1036
95b8f20f
RK
1037source "arch/arm/mach-h720x/Kconfig"
1038
387798b3
RH
1039source "arch/arm/mach-highbank/Kconfig"
1040
1da177e4
LT
1041source "arch/arm/mach-integrator/Kconfig"
1042
3f7e5815
LB
1043source "arch/arm/mach-iop32x/Kconfig"
1044
1045source "arch/arm/mach-iop33x/Kconfig"
1da177e4 1046
285f5fa7
DW
1047source "arch/arm/mach-iop13xx/Kconfig"
1048
1da177e4
LT
1049source "arch/arm/mach-ixp4xx/Kconfig"
1050
95b8f20f
RK
1051source "arch/arm/mach-kirkwood/Kconfig"
1052
1053source "arch/arm/mach-ks8695/Kconfig"
1054
95b8f20f
RK
1055source "arch/arm/mach-msm/Kconfig"
1056
794d15b2
SS
1057source "arch/arm/mach-mv78xx0/Kconfig"
1058
95b8f20f 1059source "arch/arm/plat-mxc/Kconfig"
1da177e4 1060
1d3f33d5
SG
1061source "arch/arm/mach-mxs/Kconfig"
1062
95b8f20f 1063source "arch/arm/mach-netx/Kconfig"
49cbe786 1064
95b8f20f
RK
1065source "arch/arm/mach-nomadik/Kconfig"
1066source "arch/arm/plat-nomadik/Kconfig"
1067
d48af15e
TL
1068source "arch/arm/plat-omap/Kconfig"
1069
1070source "arch/arm/mach-omap1/Kconfig"
1da177e4 1071
1dbae815
TL
1072source "arch/arm/mach-omap2/Kconfig"
1073
9dd0b194 1074source "arch/arm/mach-orion5x/Kconfig"
585cf175 1075
387798b3
RH
1076source "arch/arm/mach-picoxcell/Kconfig"
1077
95b8f20f
RK
1078source "arch/arm/mach-pxa/Kconfig"
1079source "arch/arm/plat-pxa/Kconfig"
585cf175 1080
95b8f20f
RK
1081source "arch/arm/mach-mmp/Kconfig"
1082
1083source "arch/arm/mach-realview/Kconfig"
1084
1085source "arch/arm/mach-sa1100/Kconfig"
edabd38e 1086
cf383678 1087source "arch/arm/plat-samsung/Kconfig"
a21765a7
BD
1088source "arch/arm/plat-s3c24xx/Kconfig"
1089
387798b3
RH
1090source "arch/arm/mach-socfpga/Kconfig"
1091
cee37e50 1092source "arch/arm/plat-spear/Kconfig"
a21765a7 1093
85fd6d63 1094source "arch/arm/mach-s3c24xx/Kconfig"
b130d5c2 1095if ARCH_S3C24XX
a21765a7
BD
1096source "arch/arm/mach-s3c2412/Kconfig"
1097source "arch/arm/mach-s3c2440/Kconfig"
a21765a7 1098endif
1da177e4 1099
a08ab637 1100if ARCH_S3C64XX
431107ea 1101source "arch/arm/mach-s3c64xx/Kconfig"
a08ab637
BD
1102endif
1103
49b7a491 1104source "arch/arm/mach-s5p64x0/Kconfig"
c4ffccdd 1105
5a7652f2 1106source "arch/arm/mach-s5pc100/Kconfig"
5a7652f2 1107
170f4e42
KK
1108source "arch/arm/mach-s5pv210/Kconfig"
1109
83014579 1110source "arch/arm/mach-exynos/Kconfig"
cc0e72b8 1111
882d01f9 1112source "arch/arm/mach-shmobile/Kconfig"
52c543f9 1113
156a0997
BS
1114source "arch/arm/mach-prima2/Kconfig"
1115
c5f80065
EG
1116source "arch/arm/mach-tegra/Kconfig"
1117
95b8f20f 1118source "arch/arm/mach-u300/Kconfig"
1da177e4 1119
95b8f20f 1120source "arch/arm/mach-ux500/Kconfig"
1da177e4
LT
1121
1122source "arch/arm/mach-versatile/Kconfig"
1123
ceade897 1124source "arch/arm/mach-vexpress/Kconfig"
420c34e4 1125source "arch/arm/plat-versatile/Kconfig"
ceade897 1126
7ec80ddf 1127source "arch/arm/mach-w90x900/Kconfig"
1128
1da177e4
LT
1129# Definitions to make life easier
1130config ARCH_ACORN
1131 bool
1132
7ae1f7ec
LB
1133config PLAT_IOP
1134 bool
469d3044 1135 select GENERIC_CLOCKEVENTS
7ae1f7ec 1136
69b02f6a
LB
1137config PLAT_ORION
1138 bool
bfe45e0b 1139 select CLKSRC_MMIO
dc7ad3b3 1140 select GENERIC_IRQ_CHIP
278b45b0 1141 select IRQ_DOMAIN
2f129bf4 1142 select COMMON_CLK
69b02f6a 1143
abcda1dc
TP
1144config PLAT_ORION_LEGACY
1145 bool
1146 select PLAT_ORION
1147
bd5ce433
EM
1148config PLAT_PXA
1149 bool
1150
f4b8b319
RK
1151config PLAT_VERSATILE
1152 bool
1153
e3887714
RK
1154config ARM_TIMER_SP804
1155 bool
bfe45e0b 1156 select CLKSRC_MMIO
a7bf6162 1157 select HAVE_SCHED_CLOCK
e3887714 1158
1da177e4
LT
1159source arch/arm/mm/Kconfig
1160
958cab0f
RK
1161config ARM_NR_BANKS
1162 int
1163 default 16 if ARCH_EP93XX
1164 default 8
1165
afe4b25e
LB
1166config IWMMXT
1167 bool "Enable iWMMXt support"
ef6c8445
HZ
1168 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
1169 default y if PXA27x || PXA3xx || PXA95x || ARCH_MMP
afe4b25e
LB
1170 help
1171 Enable support for iWMMXt context switching at run time if
1172 running on a CPU that supports it.
1173
1da177e4
LT
1174config XSCALE_PMU
1175 bool
bfc994b5 1176 depends on CPU_XSCALE
1da177e4
LT
1177 default y
1178
52108641 1179config MULTI_IRQ_HANDLER
1180 bool
1181 help
1182 Allow each machine to specify it's own IRQ handler at run time.
1183
3b93e7b0
HC
1184if !MMU
1185source "arch/arm/Kconfig-nommu"
1186endif
1187
f0c4b8d6
WD
1188config ARM_ERRATA_326103
1189 bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
1190 depends on CPU_V6
1191 help
1192 Executing a SWP instruction to read-only memory does not set bit 11
1193 of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
1194 treat the access as a read, preventing a COW from occurring and
1195 causing the faulting task to livelock.
1196
9cba3ccc
CM
1197config ARM_ERRATA_411920
1198 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
e399b1a4 1199 depends on CPU_V6 || CPU_V6K
9cba3ccc
CM
1200 help
1201 Invalidation of the Instruction Cache operation can
1202 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
1203 It does not affect the MPCore. This option enables the ARM Ltd.
1204 recommended workaround.
1205
7ce236fc
CM
1206config ARM_ERRATA_430973
1207 bool "ARM errata: Stale prediction on replaced interworking branch"
1208 depends on CPU_V7
1209 help
1210 This option enables the workaround for the 430973 Cortex-A8
1211 (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
1212 interworking branch is replaced with another code sequence at the
1213 same virtual address, whether due to self-modifying code or virtual
1214 to physical address re-mapping, Cortex-A8 does not recover from the
1215 stale interworking branch prediction. This results in Cortex-A8
1216 executing the new code sequence in the incorrect ARM or Thumb state.
1217 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
1218 and also flushes the branch target cache at every context switch.
1219 Note that setting specific bits in the ACTLR register may not be
1220 available in non-secure mode.
1221
855c551f
CM
1222config ARM_ERRATA_458693
1223 bool "ARM errata: Processor deadlock when a false hazard is created"
1224 depends on CPU_V7
1225 help
1226 This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1227 erratum. For very specific sequences of memory operations, it is
1228 possible for a hazard condition intended for a cache line to instead
1229 be incorrectly associated with a different cache line. This false
1230 hazard might then cause a processor deadlock. The workaround enables
1231 the L1 caching of the NEON accesses and disables the PLD instruction
1232 in the ACTLR register. Note that setting specific bits in the ACTLR
1233 register may not be available in non-secure mode.
1234
0516e464
CM
1235config ARM_ERRATA_460075
1236 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
1237 depends on CPU_V7
1238 help
1239 This option enables the workaround for the 460075 Cortex-A8 (r2p0)
1240 erratum. Any asynchronous access to the L2 cache may encounter a
1241 situation in which recent store transactions to the L2 cache are lost
1242 and overwritten with stale memory contents from external memory. The
1243 workaround disables the write-allocate mode for the L2 cache via the
1244 ACTLR register. Note that setting specific bits in the ACTLR register
1245 may not be available in non-secure mode.
1246
9f05027c
WD
1247config ARM_ERRATA_742230
1248 bool "ARM errata: DMB operation may be faulty"
1249 depends on CPU_V7 && SMP
1250 help
1251 This option enables the workaround for the 742230 Cortex-A9
1252 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
1253 between two write operations may not ensure the correct visibility
1254 ordering of the two writes. This workaround sets a specific bit in
1255 the diagnostic register of the Cortex-A9 which causes the DMB
1256 instruction to behave as a DSB, ensuring the correct behaviour of
1257 the two writes.
1258
a672e99b
WD
1259config ARM_ERRATA_742231
1260 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1261 depends on CPU_V7 && SMP
1262 help
1263 This option enables the workaround for the 742231 Cortex-A9
1264 (r2p0..r2p2) erratum. Under certain conditions, specific to the
1265 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1266 accessing some data located in the same cache line, may get corrupted
1267 data due to bad handling of the address hazard when the line gets
1268 replaced from one of the CPUs at the same time as another CPU is
1269 accessing it. This workaround sets specific bits in the diagnostic
1270 register of the Cortex-A9 which reduces the linefill issuing
1271 capabilities of the processor.
1272
9e65582a 1273config PL310_ERRATA_588369
fa0ce403 1274 bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
2839e06c 1275 depends on CACHE_L2X0
9e65582a
SS
1276 help
1277 The PL310 L2 cache controller implements three types of Clean &
1278 Invalidate maintenance operations: by Physical Address
1279 (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
1280 They are architecturally defined to behave as the execution of a
1281 clean operation followed immediately by an invalidate operation,
1282 both performing to the same memory location. This functionality
1283 is not correctly implemented in PL310 as clean lines are not
2839e06c 1284 invalidated as a result of these operations.
cdf357f1
WD
1285
1286config ARM_ERRATA_720789
1287 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
e66dc745 1288 depends on CPU_V7
cdf357f1
WD
1289 help
1290 This option enables the workaround for the 720789 Cortex-A9 (prior to
1291 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1292 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1293 As a consequence of this erratum, some TLB entries which should be
1294 invalidated are not, resulting in an incoherency in the system page
1295 tables. The workaround changes the TLB flushing routines to invalidate
1296 entries regardless of the ASID.
475d92fc 1297
1f0090a1 1298config PL310_ERRATA_727915
fa0ce403 1299 bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
1f0090a1
RK
1300 depends on CACHE_L2X0
1301 help
1302 PL310 implements the Clean & Invalidate by Way L2 cache maintenance
1303 operation (offset 0x7FC). This operation runs in background so that
1304 PL310 can handle normal accesses while it is in progress. Under very
1305 rare circumstances, due to this erratum, write data can be lost when
1306 PL310 treats a cacheable write transaction during a Clean &
1307 Invalidate by Way operation.
1308
475d92fc
WD
1309config ARM_ERRATA_743622
1310 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1311 depends on CPU_V7
1312 help
1313 This option enables the workaround for the 743622 Cortex-A9
efbc74ac 1314 (r2p*) erratum. Under very rare conditions, a faulty
475d92fc
WD
1315 optimisation in the Cortex-A9 Store Buffer may lead to data
1316 corruption. This workaround sets a specific bit in the diagnostic
1317 register of the Cortex-A9 which disables the Store Buffer
1318 optimisation, preventing the defect from occurring. This has no
1319 visible impact on the overall performance or power consumption of the
1320 processor.
1321
9a27c27c
WD
1322config ARM_ERRATA_751472
1323 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
ba90c516 1324 depends on CPU_V7
9a27c27c
WD
1325 help
1326 This option enables the workaround for the 751472 Cortex-A9 (prior
1327 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
1328 completion of a following broadcasted operation if the second
1329 operation is received by a CPU before the ICIALLUIS has completed,
1330 potentially leading to corrupted entries in the cache or TLB.
1331
fa0ce403
WD
1332config PL310_ERRATA_753970
1333 bool "PL310 errata: cache sync operation may be faulty"
885028e4
SK
1334 depends on CACHE_PL310
1335 help
1336 This option enables the workaround for the 753970 PL310 (r3p0) erratum.
1337
1338 Under some condition the effect of cache sync operation on
1339 the store buffer still remains when the operation completes.
1340 This means that the store buffer is always asked to drain and
1341 this prevents it from merging any further writes. The workaround
1342 is to replace the normal offset of cache sync operation (0x730)
1343 by another offset targeting an unmapped PL310 register 0x740.
1344 This has the same effect as the cache sync operation: store buffer
1345 drain and waiting for all buffers empty.
1346
fcbdc5fe
WD
1347config ARM_ERRATA_754322
1348 bool "ARM errata: possible faulty MMU translations following an ASID switch"
1349 depends on CPU_V7
1350 help
1351 This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1352 r3p*) erratum. A speculative memory access may cause a page table walk
1353 which starts prior to an ASID switch but completes afterwards. This
1354 can populate the micro-TLB with a stale entry which may be hit with
1355 the new ASID. This workaround places two dsb instructions in the mm
1356 switching code so that no page table walks can cross the ASID switch.
1357
5dab26af
WD
1358config ARM_ERRATA_754327
1359 bool "ARM errata: no automatic Store Buffer drain"
1360 depends on CPU_V7 && SMP
1361 help
1362 This option enables the workaround for the 754327 Cortex-A9 (prior to
1363 r2p0) erratum. The Store Buffer does not have any automatic draining
1364 mechanism and therefore a livelock may occur if an external agent
1365 continuously polls a memory location waiting to observe an update.
1366 This workaround defines cpu_relax() as smp_mb(), preventing correctly
1367 written polling loops from denying visibility of updates to memory.
1368
145e10e1
CM
1369config ARM_ERRATA_364296
1370 bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
1371 depends on CPU_V6 && !SMP
1372 help
1373 This options enables the workaround for the 364296 ARM1136
1374 r0p2 erratum (possible cache data corruption with
1375 hit-under-miss enabled). It sets the undocumented bit 31 in
1376 the auxiliary control register and the FI bit in the control
1377 register, thus disabling hit-under-miss without putting the
1378 processor into full low interrupt latency mode. ARM11MPCore
1379 is not affected.
1380
f630c1bd
WD
1381config ARM_ERRATA_764369
1382 bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1383 depends on CPU_V7 && SMP
1384 help
1385 This option enables the workaround for erratum 764369
1386 affecting Cortex-A9 MPCore with two or more processors (all
1387 current revisions). Under certain timing circumstances, a data
1388 cache line maintenance operation by MVA targeting an Inner
1389 Shareable memory region may fail to proceed up to either the
1390 Point of Coherency or to the Point of Unification of the
1391 system. This workaround adds a DSB instruction before the
1392 relevant cache maintenance functions and sets a specific bit
1393 in the diagnostic control register of the SCU.
1394
11ed0ba1
WD
1395config PL310_ERRATA_769419
1396 bool "PL310 errata: no automatic Store Buffer drain"
1397 depends on CACHE_L2X0
1398 help
1399 On revisions of the PL310 prior to r3p2, the Store Buffer does
1400 not automatically drain. This can cause normal, non-cacheable
1401 writes to be retained when the memory system is idle, leading
1402 to suboptimal I/O performance for drivers using coherent DMA.
1403 This option adds a write barrier to the cpu_idle loop so that,
1404 on systems with an outer cache, the store buffer is drained
1405 explicitly.
1406
7253b85c
SH
1407config ARM_ERRATA_775420
1408 bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
1409 depends on CPU_V7
1410 help
1411 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
1412 r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
1413 operation aborts with MMU exception, it might cause the processor
1414 to deadlock. This workaround puts DSB before executing ISB if
1415 an abort may occur on cache maintenance.
1416
1da177e4
LT
1417endmenu
1418
1419source "arch/arm/common/Kconfig"
1420
1da177e4
LT
1421menu "Bus support"
1422
1423config ARM_AMBA
1424 bool
1425
1426config ISA
1427 bool
1da177e4
LT
1428 help
1429 Find out whether you have ISA slots on your motherboard. ISA is the
1430 name of a bus system, i.e. the way the CPU talks to the other stuff
1431 inside your box. Other bus systems are PCI, EISA, MicroChannel
1432 (MCA) or VESA. ISA is an older system, now being displaced by PCI;
1433 newer boards don't support it. If you have ISA, say Y, otherwise N.
1434
065909b9 1435# Select ISA DMA controller support
1da177e4
LT
1436config ISA_DMA
1437 bool
065909b9 1438 select ISA_DMA_API
1da177e4 1439
065909b9 1440# Select ISA DMA interface
5cae841b
AV
1441config ISA_DMA_API
1442 bool
5cae841b 1443
1da177e4 1444config PCI
0b05da72 1445 bool "PCI support" if MIGHT_HAVE_PCI
1da177e4
LT
1446 help
1447 Find out whether you have a PCI motherboard. PCI is the name of a
1448 bus system, i.e. the way the CPU talks to the other stuff inside
1449 your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
1450 VESA. If you have PCI, say Y, otherwise N.
1451
52882173
AV
1452config PCI_DOMAINS
1453 bool
1454 depends on PCI
1455
b080ac8a
MRJ
1456config PCI_NANOENGINE
1457 bool "BSE nanoEngine PCI support"
1458 depends on SA1100_NANOENGINE
1459 help
1460 Enable PCI on the BSE nanoEngine board.
1461
36e23590
MW
1462config PCI_SYSCALL
1463 def_bool PCI
1464
1da177e4
LT
1465# Select the host bridge type
1466config PCI_HOST_VIA82C505
1467 bool
1468 depends on PCI && ARCH_SHARK
1469 default y
1470
a0113a99
MR
1471config PCI_HOST_ITE8152
1472 bool
1473 depends on PCI && MACH_ARMCORE
1474 default y
1475 select DMABOUNCE
1476
1da177e4
LT
1477source "drivers/pci/Kconfig"
1478
1479source "drivers/pcmcia/Kconfig"
1480
1481endmenu
1482
1483menu "Kernel Features"
1484
3b55658a
DM
1485config HAVE_SMP
1486 bool
1487 help
1488 This option should be selected by machines which have an SMP-
1489 capable CPU.
1490
1491 The only effect of this option is to make the SMP-related
1492 options available to the user for configuration.
1493
1da177e4 1494config SMP
bb2d8130 1495 bool "Symmetric Multi-Processing"
fbb4ddac 1496 depends on CPU_V6K || CPU_V7
bc28248e 1497 depends on GENERIC_CLOCKEVENTS
3b55658a 1498 depends on HAVE_SMP
9934ebb8 1499 depends on MMU
f6dd9fa5 1500 select USE_GENERIC_SMP_HELPERS
89c3dedf 1501 select HAVE_ARM_SCU if !ARCH_MSM_SCORPIONMP
1da177e4
LT
1502 help
1503 This enables support for systems with more than one CPU. If you have
1504 a system with only one CPU, like most personal computers, say N. If
1505 you have a system with more than one CPU, say Y.
1506
1507 If you say N here, the kernel will run on single and multiprocessor
1508 machines, but will use only one CPU of a multiprocessor machine. If
1509 you say Y here, the kernel will run on many, but not all, single
1510 processor machines. On a single processor machine, the kernel will
1511 run faster if you say N here.
1512
395cf969 1513 See also <file:Documentation/x86/i386/IO-APIC.txt>,
1da177e4 1514 <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
50a23e6e 1515 <http://tldp.org/HOWTO/SMP-HOWTO.html>.
1da177e4
LT
1516
1517 If you don't know what to do here, say N.
1518
f00ec48f
RK
1519config SMP_ON_UP
1520 bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
1521 depends on EXPERIMENTAL
4d2692a7 1522 depends on SMP && !XIP_KERNEL
f00ec48f
RK
1523 default y
1524 help
1525 SMP kernels contain instructions which fail on non-SMP processors.
1526 Enabling this option allows the kernel to modify itself to make
1527 these instructions safe. Disabling it allows about 1K of space
1528 savings.
1529
1530 If you don't know what to do here, say Y.
1531
c9018aab
VG
1532config ARM_CPU_TOPOLOGY
1533 bool "Support cpu topology definition"
1534 depends on SMP && CPU_V7
1535 default y
1536 help
1537 Support ARM cpu topology definition. The MPIDR register defines
1538 affinity between processors which is then used to describe the cpu
1539 topology of an ARM System.
1540
1541config SCHED_MC
1542 bool "Multi-core scheduler support"
1543 depends on ARM_CPU_TOPOLOGY
1544 help
1545 Multi-core scheduler support improves the CPU scheduler's decision
1546 making when dealing with multi-core CPU chips at a cost of slightly
1547 increased overhead in some places. If unsure say N here.
1548
1549config SCHED_SMT
1550 bool "SMT scheduler support"
1551 depends on ARM_CPU_TOPOLOGY
1552 help
1553 Improves the CPU scheduler's decision making when dealing with
1554 MultiThreading at a cost of slightly increased overhead in some
1555 places. If unsure say N here.
1556
a8cbcd92
RK
1557config HAVE_ARM_SCU
1558 bool
a8cbcd92
RK
1559 help
1560 This option enables support for the ARM system coherency unit
1561
022c03a2
MZ
1562config ARM_ARCH_TIMER
1563 bool "Architected timer support"
1564 depends on CPU_V7
1565 help
1566 This option enables support for the ARM architected timer
1567
f32f4ce2
RK
1568config HAVE_ARM_TWD
1569 bool
1570 depends on SMP
1571 help
1572 This options enables support for the ARM timer and watchdog unit
1573
8d5796d2
LB
1574choice
1575 prompt "Memory split"
1576 default VMSPLIT_3G
1577 help
1578 Select the desired split between kernel and user memory.
1579
1580 If you are not absolutely sure what you are doing, leave this
1581 option alone!
1582
1583 config VMSPLIT_3G
1584 bool "3G/1G user/kernel split"
1585 config VMSPLIT_2G
1586 bool "2G/2G user/kernel split"
1587 config VMSPLIT_1G
1588 bool "1G/3G user/kernel split"
1589endchoice
1590
1591config PAGE_OFFSET
1592 hex
1593 default 0x40000000 if VMSPLIT_1G
1594 default 0x80000000 if VMSPLIT_2G
1595 default 0xC0000000
1596
1da177e4
LT
1597config NR_CPUS
1598 int "Maximum number of CPUs (2-32)"
1599 range 2 32
1600 depends on SMP
1601 default "4"
1602
a054a811
RK
1603config HOTPLUG_CPU
1604 bool "Support for hot-pluggable CPUs (EXPERIMENTAL)"
1605 depends on SMP && HOTPLUG && EXPERIMENTAL
1606 help
1607 Say Y here to experiment with turning CPUs off and on. CPUs
1608 can be controlled through /sys/devices/system/cpu.
1609
37ee16ae
RK
1610config LOCAL_TIMERS
1611 bool "Use local timer interrupts"
971acb9b 1612 depends on SMP
37ee16ae 1613 default y
30d8bead 1614 select HAVE_ARM_TWD if (!ARCH_MSM_SCORPIONMP && !EXYNOS4_MCT)
37ee16ae
RK
1615 help
1616 Enable support for local timers on SMP platforms, rather then the
1617 legacy IPI broadcast method. Local timers allows the system
1618 accounting to be spread across the timer interval, preventing a
1619 "thundering herd" at every timer tick.
1620
44986ab0
PDSN
1621config ARCH_NR_GPIO
1622 int
3dea19e8 1623 default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
70227a45 1624 default 355 if ARCH_U8500
9a01ec30 1625 default 264 if MACH_H4700
39f47d9f 1626 default 512 if SOC_OMAP5
e9a91de7 1627 default 288 if ARCH_VT8500
44986ab0
PDSN
1628 default 0
1629 help
1630 Maximum number of GPIOs in the system.
1631
1632 If unsure, leave the default value.
1633
d45a398f 1634source kernel/Kconfig.preempt
1da177e4 1635
f8065813
RK
1636config HZ
1637 int
b130d5c2 1638 default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \
a73ddc61 1639 ARCH_S5PV210 || ARCH_EXYNOS4
bfe65704 1640 default OMAP_32K_TIMER_HZ if ARCH_OMAP && OMAP_32K_TIMER
5248c657 1641 default AT91_TIMER_HZ if ARCH_AT91
5da3e714 1642 default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
f8065813
RK
1643 default 100
1644
16c79651 1645config THUMB2_KERNEL
4a50bfe3 1646 bool "Compile the kernel in Thumb-2 mode (EXPERIMENTAL)"
e399b1a4 1647 depends on CPU_V7 && !CPU_V6 && !CPU_V6K && EXPERIMENTAL
16c79651
CM
1648 select AEABI
1649 select ARM_ASM_UNIFIED
89bace65 1650 select ARM_UNWIND
16c79651
CM
1651 help
1652 By enabling this option, the kernel will be compiled in
1653 Thumb-2 mode. A compiler/assembler that understand the unified
1654 ARM-Thumb syntax is needed.
1655
1656 If unsure, say N.
1657
6f685c5c
DM
1658config THUMB2_AVOID_R_ARM_THM_JUMP11
1659 bool "Work around buggy Thumb-2 short branch relocations in gas"
1660 depends on THUMB2_KERNEL && MODULES
1661 default y
1662 help
1663 Various binutils versions can resolve Thumb-2 branches to
1664 locally-defined, preemptible global symbols as short-range "b.n"
1665 branch instructions.
1666
1667 This is a problem, because there's no guarantee the final
1668 destination of the symbol, or any candidate locations for a
1669 trampoline, are within range of the branch. For this reason, the
1670 kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
1671 relocation in modules at all, and it makes little sense to add
1672 support.
1673
1674 The symptom is that the kernel fails with an "unsupported
1675 relocation" error when loading some modules.
1676
1677 Until fixed tools are available, passing
1678 -fno-optimize-sibling-calls to gcc should prevent gcc generating
1679 code which hits this problem, at the cost of a bit of extra runtime
1680 stack usage in some cases.
1681
1682 The problem is described in more detail at:
1683 https://bugs.launchpad.net/binutils-linaro/+bug/725126
1684
1685 Only Thumb-2 kernels are affected.
1686
1687 Unless you are sure your tools don't have this problem, say Y.
1688
0becb088
CM
1689config ARM_ASM_UNIFIED
1690 bool
1691
704bdda0
NP
1692config AEABI
1693 bool "Use the ARM EABI to compile the kernel"
1694 help
1695 This option allows for the kernel to be compiled using the latest
1696 ARM ABI (aka EABI). This is only useful if you are using a user
1697 space environment that is also compiled with EABI.
1698
1699 Since there are major incompatibilities between the legacy ABI and
1700 EABI, especially with regard to structure member alignment, this
1701 option also changes the kernel syscall calling convention to
1702 disambiguate both ABIs and allow for backward compatibility support
1703 (selected with CONFIG_OABI_COMPAT).
1704
1705 To use this you need GCC version 4.0.0 or later.
1706
6c90c872 1707config OABI_COMPAT
a73a3ff1 1708 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
9bc433a1 1709 depends on AEABI && EXPERIMENTAL && !THUMB2_KERNEL
6c90c872
NP
1710 default y
1711 help
1712 This option preserves the old syscall interface along with the
1713 new (ARM EABI) one. It also provides a compatibility layer to
1714 intercept syscalls that have structure arguments which layout
1715 in memory differs between the legacy ABI and the new ARM EABI
1716 (only for non "thumb" binaries). This option adds a tiny
1717 overhead to all syscalls and produces a slightly larger kernel.
1718 If you know you'll be using only pure EABI user space then you
1719 can say N here. If this option is not selected and you attempt
1720 to execute a legacy ABI binary then the result will be
1721 UNPREDICTABLE (in fact it can be predicted that it won't work
1722 at all). If in doubt say Y.
1723
eb33575c 1724config ARCH_HAS_HOLES_MEMORYMODEL
e80d6a24 1725 bool
e80d6a24 1726
05944d74
RK
1727config ARCH_SPARSEMEM_ENABLE
1728 bool
1729
07a2f737
RK
1730config ARCH_SPARSEMEM_DEFAULT
1731 def_bool ARCH_SPARSEMEM_ENABLE
1732
05944d74 1733config ARCH_SELECT_MEMORY_MODEL
be370302 1734 def_bool ARCH_SPARSEMEM_ENABLE
c80d79d7 1735
7b7bf499
WD
1736config HAVE_ARCH_PFN_VALID
1737 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
1738
053a96ca 1739config HIGHMEM
e8db89a2
RK
1740 bool "High Memory Support"
1741 depends on MMU
053a96ca
NP
1742 help
1743 The address space of ARM processors is only 4 Gigabytes large
1744 and it has to accommodate user address space, kernel address
1745 space as well as some memory mapped IO. That means that, if you
1746 have a large amount of physical memory and/or IO, not all of the
1747 memory can be "permanently mapped" by the kernel. The physical
1748 memory that is not permanently mapped is called "high memory".
1749
1750 Depending on the selected kernel/user memory split, minimum
1751 vmalloc space and actual amount of RAM, you may not need this
1752 option which should result in a slightly faster kernel.
1753
1754 If unsure, say n.
1755
65cec8e3
RK
1756config HIGHPTE
1757 bool "Allocate 2nd-level pagetables from highmem"
1758 depends on HIGHMEM
65cec8e3 1759
1b8873a0
JI
1760config HW_PERF_EVENTS
1761 bool "Enable hardware performance counter support for perf events"
f0d1bc47 1762 depends on PERF_EVENTS
1b8873a0
JI
1763 default y
1764 help
1765 Enable hardware performance counter support for perf events. If
1766 disabled, perf events will use software events only.
1767
3f22ab27
DH
1768source "mm/Kconfig"
1769
c1b2d970
MD
1770config FORCE_MAX_ZONEORDER
1771 int "Maximum zone order" if ARCH_SHMOBILE
1772 range 11 64 if ARCH_SHMOBILE
898f08e1 1773 default "12" if SOC_AM33XX
c1b2d970
MD
1774 default "9" if SA1111
1775 default "11"
1776 help
1777 The kernel memory allocator divides physically contiguous memory
1778 blocks into "zones", where each zone is a power of two number of
1779 pages. This option selects the largest power of two that the kernel
1780 keeps in the memory allocator. If you need to allocate very large
1781 blocks of physically contiguous memory, then you may need to
1782 increase this value.
1783
1784 This config option is actually maximum order plus one. For example,
1785 a value of 11 means that the largest free memory block is 2^10 pages.
1786
1da177e4
LT
1787config ALIGNMENT_TRAP
1788 bool
f12d0d7c 1789 depends on CPU_CP15_MMU
1da177e4 1790 default y if !ARCH_EBSA110
e119bfff 1791 select HAVE_PROC_CPU if PROC_FS
1da177e4 1792 help
84eb8d06 1793 ARM processors cannot fetch/store information which is not
1da177e4
LT
1794 naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1795 address divisible by 4. On 32-bit ARM processors, these non-aligned
1796 fetch/store instructions will be emulated in software if you say
1797 here, which has a severe performance impact. This is necessary for
1798 correct operation of some network protocols. With an IP-only
1799 configuration it is safe to say N, otherwise say Y.
1800
39ec58f3 1801config UACCESS_WITH_MEMCPY
38ef2ad5
LW
1802 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
1803 depends on MMU
39ec58f3
LB
1804 default y if CPU_FEROCEON
1805 help
1806 Implement faster copy_to_user and clear_user methods for CPU
1807 cores where a 8-word STM instruction give significantly higher
1808 memory write throughput than a sequence of individual 32bit stores.
1809
1810 A possible side effect is a slight increase in scheduling latency
1811 between threads sharing the same address space if they invoke
1812 such copy operations with large buffers.
1813
1814 However, if the CPU data cache is using a write-allocate mode,
1815 this option is unlikely to provide any performance gain.
1816
70c70d97
NP
1817config SECCOMP
1818 bool
1819 prompt "Enable seccomp to safely compute untrusted bytecode"
1820 ---help---
1821 This kernel feature is useful for number crunching applications
1822 that may need to compute untrusted bytecode during their
1823 execution. By using pipes or other transports made available to
1824 the process as file descriptors supporting the read/write
1825 syscalls, it's possible to isolate those applications in
1826 their own address space using seccomp. Once seccomp is
1827 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1828 and the task is only allowed to execute a few safe syscalls
1829 defined by each seccomp mode.
1830
c743f380
NP
1831config CC_STACKPROTECTOR
1832 bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
4a50bfe3 1833 depends on EXPERIMENTAL
c743f380
NP
1834 help
1835 This option turns on the -fstack-protector GCC feature. This
1836 feature puts, at the beginning of functions, a canary value on
1837 the stack just before the return address, and validates
1838 the value just before actually returning. Stack based buffer
1839 overflows (that need to overwrite this return address) now also
1840 overwrite the canary, which gets detected and the attack is then
1841 neutralized via a kernel panic.
1842 This feature requires gcc version 4.2 or above.
1843
eff8d644
SS
1844config XEN_DOM0
1845 def_bool y
1846 depends on XEN
1847
1848config XEN
1849 bool "Xen guest support on ARM (EXPERIMENTAL)"
1850 depends on EXPERIMENTAL && ARM && OF
1851 help
1852 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1853
1da177e4
LT
1854endmenu
1855
1856menu "Boot options"
1857
9eb8f674
GL
1858config USE_OF
1859 bool "Flattened Device Tree support"
1860 select OF
1861 select OF_EARLY_FLATTREE
08a543ad 1862 select IRQ_DOMAIN
9eb8f674
GL
1863 help
1864 Include support for flattened device tree machine descriptions.
1865
bd51e2f5
NP
1866config ATAGS
1867 bool "Support for the traditional ATAGS boot data passing" if USE_OF
1868 default y
1869 help
1870 This is the traditional way of passing data to the kernel at boot
1871 time. If you are solely relying on the flattened device tree (or
1872 the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1873 to remove ATAGS support from your kernel binary. If unsure,
1874 leave this to y.
1875
1876config DEPRECATED_PARAM_STRUCT
1877 bool "Provide old way to pass kernel parameters"
1878 depends on ATAGS
1879 help
1880 This was deprecated in 2001 and announced to live on for 5 years.
1881 Some old boot loaders still use this way.
1882
1da177e4
LT
1883# Compressed boot loader in ROM. Yes, we really want to ask about
1884# TEXT and BSS so we preserve their values in the config files.
1885config ZBOOT_ROM_TEXT
1886 hex "Compressed ROM boot loader base address"
1887 default "0"
1888 help
1889 The physical address at which the ROM-able zImage is to be
1890 placed in the target. Platforms which normally make use of
1891 ROM-able zImage formats normally set this to a suitable
1892 value in their defconfig file.
1893
1894 If ZBOOT_ROM is not enabled, this has no effect.
1895
1896config ZBOOT_ROM_BSS
1897 hex "Compressed ROM boot loader BSS address"
1898 default "0"
1899 help
f8c440b2
DF
1900 The base address of an area of read/write memory in the target
1901 for the ROM-able zImage which must be available while the
1902 decompressor is running. It must be large enough to hold the
1903 entire decompressed kernel plus an additional 128 KiB.
1904 Platforms which normally make use of ROM-able zImage formats
1905 normally set this to a suitable value in their defconfig file.
1da177e4
LT
1906
1907 If ZBOOT_ROM is not enabled, this has no effect.
1908
1909config ZBOOT_ROM
1910 bool "Compressed boot loader in ROM/flash"
1911 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
1912 help
1913 Say Y here if you intend to execute your compressed kernel image
1914 (zImage) directly from ROM or flash. If unsure, say N.
1915
090ab3ff
SH
1916choice
1917 prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
1918 depends on ZBOOT_ROM && ARCH_SH7372 && EXPERIMENTAL
1919 default ZBOOT_ROM_NONE
1920 help
1921 Include experimental SD/MMC loading code in the ROM-able zImage.
59bf8964 1922 With this enabled it is possible to write the ROM-able zImage
090ab3ff
SH
1923 kernel image to an MMC or SD card and boot the kernel straight
1924 from the reset vector. At reset the processor Mask ROM will load
59bf8964 1925 the first part of the ROM-able zImage which in turn loads the
090ab3ff
SH
1926 rest the kernel image to RAM.
1927
1928config ZBOOT_ROM_NONE
1929 bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
1930 help
1931 Do not load image from SD or MMC
1932
f45b1149
SH
1933config ZBOOT_ROM_MMCIF
1934 bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
f45b1149 1935 help
090ab3ff
SH
1936 Load image from MMCIF hardware block.
1937
1938config ZBOOT_ROM_SH_MOBILE_SDHI
1939 bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
1940 help
1941 Load image from SDHI hardware block
1942
1943endchoice
f45b1149 1944
e2a6a3aa
JB
1945config ARM_APPENDED_DTB
1946 bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
1947 depends on OF && !ZBOOT_ROM && EXPERIMENTAL
1948 help
1949 With this option, the boot code will look for a device tree binary
1950 (DTB) appended to zImage
1951 (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1952
1953 This is meant as a backward compatibility convenience for those
1954 systems with a bootloader that can't be upgraded to accommodate
1955 the documented boot protocol using a device tree.
1956
1957 Beware that there is very little in terms of protection against
1958 this option being confused by leftover garbage in memory that might
1959 look like a DTB header after a reboot if no actual DTB is appended
1960 to zImage. Do not leave this option active in a production kernel
1961 if you don't intend to always append a DTB. Proper passing of the
1962 location into r2 of a bootloader provided DTB is always preferable
1963 to this option.
1964
b90b9a38
NP
1965config ARM_ATAG_DTB_COMPAT
1966 bool "Supplement the appended DTB with traditional ATAG information"
1967 depends on ARM_APPENDED_DTB
1968 help
1969 Some old bootloaders can't be updated to a DTB capable one, yet
1970 they provide ATAGs with memory configuration, the ramdisk address,
1971 the kernel cmdline string, etc. Such information is dynamically
1972 provided by the bootloader and can't always be stored in a static
1973 DTB. To allow a device tree enabled kernel to be used with such
1974 bootloaders, this option allows zImage to extract the information
1975 from the ATAG list and store it at run time into the appended DTB.
1976
d0f34a11
GR
1977choice
1978 prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
1979 default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1980
1981config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1982 bool "Use bootloader kernel arguments if available"
1983 help
1984 Uses the command-line options passed by the boot loader instead of
1985 the device tree bootargs property. If the boot loader doesn't provide
1986 any, the device tree bootargs property will be used.
1987
1988config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
1989 bool "Extend with bootloader kernel arguments"
1990 help
1991 The command-line arguments provided by the boot loader will be
1992 appended to the the device tree bootargs property.
1993
1994endchoice
1995
1da177e4
LT
1996config CMDLINE
1997 string "Default kernel command string"
1998 default ""
1999 help
2000 On some architectures (EBSA110 and CATS), there is currently no way
2001 for the boot loader to pass arguments to the kernel. For these
2002 architectures, you should supply some command-line options at build
2003 time by entering them here. As a minimum, you should specify the
2004 memory size and the root device (e.g., mem=64M root=/dev/nfs).
2005
4394c124
VB
2006choice
2007 prompt "Kernel command line type" if CMDLINE != ""
2008 default CMDLINE_FROM_BOOTLOADER
bd51e2f5 2009 depends on ATAGS
4394c124
VB
2010
2011config CMDLINE_FROM_BOOTLOADER
2012 bool "Use bootloader kernel arguments if available"
2013 help
2014 Uses the command-line options passed by the boot loader. If
2015 the boot loader doesn't provide any, the default kernel command
2016 string provided in CMDLINE will be used.
2017
2018config CMDLINE_EXTEND
2019 bool "Extend bootloader kernel arguments"
2020 help
2021 The command-line arguments provided by the boot loader will be
2022 appended to the default kernel command string.
2023
92d2040d
AH
2024config CMDLINE_FORCE
2025 bool "Always use the default kernel command string"
92d2040d
AH
2026 help
2027 Always use the default kernel command string, even if the boot
2028 loader passes other arguments to the kernel.
2029 This is useful if you cannot or don't want to change the
2030 command-line options your boot loader passes to the kernel.
4394c124 2031endchoice
92d2040d 2032
1da177e4
LT
2033config XIP_KERNEL
2034 bool "Kernel Execute-In-Place from ROM"
387798b3 2035 depends on !ZBOOT_ROM && !ARM_LPAE && !ARCH_MULTIPLATFORM
1da177e4
LT
2036 help
2037 Execute-In-Place allows the kernel to run from non-volatile storage
2038 directly addressable by the CPU, such as NOR flash. This saves RAM
2039 space since the text section of the kernel is not loaded from flash
2040 to RAM. Read-write sections, such as the data section and stack,
2041 are still copied to RAM. The XIP kernel is not compressed since
2042 it has to run directly from flash, so it will take more space to
2043 store it. The flash address used to link the kernel object files,
2044 and for storing it, is configuration dependent. Therefore, if you
2045 say Y here, you must know the proper physical address where to
2046 store the kernel image depending on your own flash memory usage.
2047
2048 Also note that the make target becomes "make xipImage" rather than
2049 "make zImage" or "make Image". The final kernel binary to put in
2050 ROM memory will be arch/arm/boot/xipImage.
2051
2052 If unsure, say N.
2053
2054config XIP_PHYS_ADDR
2055 hex "XIP Kernel Physical Location"
2056 depends on XIP_KERNEL
2057 default "0x00080000"
2058 help
2059 This is the physical address in your flash memory the kernel will
2060 be linked for and stored to. This address is dependent on your
2061 own flash usage.
2062
c587e4a6
RP
2063config KEXEC
2064 bool "Kexec system call (EXPERIMENTAL)"
02b73e2e 2065 depends on EXPERIMENTAL && (!SMP || HOTPLUG_CPU)
c587e4a6
RP
2066 help
2067 kexec is a system call that implements the ability to shutdown your
2068 current kernel, and to start another kernel. It is like a reboot
01dd2fbf 2069 but it is independent of the system firmware. And like a reboot
c587e4a6
RP
2070 you can start any kernel with it, not just Linux.
2071
2072 It is an ongoing process to be certain the hardware in a machine
2073 is properly shutdown, so do not be surprised if this code does not
2074 initially work for you. It may help to enable device hotplugging
2075 support.
2076
4cd9d6f7
RP
2077config ATAGS_PROC
2078 bool "Export atags in procfs"
bd51e2f5 2079 depends on ATAGS && KEXEC
b98d7291 2080 default y
4cd9d6f7
RP
2081 help
2082 Should the atags used to boot the kernel be exported in an "atags"
2083 file in procfs. Useful with kexec.
2084
cb5d39b3
MW
2085config CRASH_DUMP
2086 bool "Build kdump crash kernel (EXPERIMENTAL)"
2087 depends on EXPERIMENTAL
2088 help
2089 Generate crash dump after being started by kexec. This should
2090 be normally only set in special crash dump kernels which are
2091 loaded in the main kernel with kexec-tools into a specially
2092 reserved region and then later executed after a crash by
2093 kdump/kexec. The crash dump kernel must be compiled to a
2094 memory address not used by the main kernel
2095
2096 For more details see Documentation/kdump/kdump.txt
2097
e69edc79
EM
2098config AUTO_ZRELADDR
2099 bool "Auto calculation of the decompressed kernel image address"
2100 depends on !ZBOOT_ROM && !ARCH_U300
2101 help
2102 ZRELADDR is the physical address where the decompressed kernel
2103 image will be placed. If AUTO_ZRELADDR is selected, the address
2104 will be determined at run-time by masking the current IP with
2105 0xf8000000. This assumes the zImage being placed in the first 128MB
2106 from start of memory.
2107
1da177e4
LT
2108endmenu
2109
ac9d7efc 2110menu "CPU Power Management"
1da177e4 2111
89c52ed4 2112if ARCH_HAS_CPUFREQ
1da177e4
LT
2113
2114source "drivers/cpufreq/Kconfig"
2115
64f102b6
YS
2116config CPU_FREQ_IMX
2117 tristate "CPUfreq driver for i.MX CPUs"
2118 depends on ARCH_MXC && CPU_FREQ
f637c4c9 2119 select CPU_FREQ_TABLE
64f102b6
YS
2120 help
2121 This enables the CPUfreq driver for i.MX CPUs.
2122
1da177e4
LT
2123config CPU_FREQ_SA1100
2124 bool
1da177e4
LT
2125
2126config CPU_FREQ_SA1110
2127 bool
1da177e4
LT
2128
2129config CPU_FREQ_INTEGRATOR
2130 tristate "CPUfreq driver for ARM Integrator CPUs"
2131 depends on ARCH_INTEGRATOR && CPU_FREQ
2132 default y
2133 help
2134 This enables the CPUfreq driver for ARM Integrator CPUs.
2135
2136 For details, take a look at <file:Documentation/cpu-freq>.
2137
2138 If in doubt, say Y.
2139
9e2697ff
RK
2140config CPU_FREQ_PXA
2141 bool
2142 depends on CPU_FREQ && ARCH_PXA && PXA25x
2143 default y
ca7d156e 2144 select CPU_FREQ_TABLE
9e2697ff
RK
2145 select CPU_FREQ_DEFAULT_GOV_USERSPACE
2146
9d56c02a
BD
2147config CPU_FREQ_S3C
2148 bool
2149 help
2150 Internal configuration node for common cpufreq on Samsung SoC
2151
2152config CPU_FREQ_S3C24XX
4a50bfe3 2153 bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)"
b130d5c2 2154 depends on ARCH_S3C24XX && CPU_FREQ && EXPERIMENTAL
9d56c02a
BD
2155 select CPU_FREQ_S3C
2156 help
2157 This enables the CPUfreq driver for the Samsung S3C24XX family
2158 of CPUs.
2159
2160 For details, take a look at <file:Documentation/cpu-freq>.
2161
2162 If in doubt, say N.
2163
2164config CPU_FREQ_S3C24XX_PLL
4a50bfe3 2165 bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)"
9d56c02a
BD
2166 depends on CPU_FREQ_S3C24XX && EXPERIMENTAL
2167 help
2168 Compile in support for changing the PLL frequency from the
2169 S3C24XX series CPUfreq driver. The PLL takes time to settle
2170 after a frequency change, so by default it is not enabled.
2171
2172 This also means that the PLL tables for the selected CPU(s) will
2173 be built which may increase the size of the kernel image.
2174
2175config CPU_FREQ_S3C24XX_DEBUG
2176 bool "Debug CPUfreq Samsung driver core"
2177 depends on CPU_FREQ_S3C24XX
2178 help
2179 Enable s3c_freq_dbg for the Samsung S3C CPUfreq core
2180
2181config CPU_FREQ_S3C24XX_IODEBUG
2182 bool "Debug CPUfreq Samsung driver IO timing"
2183 depends on CPU_FREQ_S3C24XX
2184 help
2185 Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core
2186
e6d197a6
BD
2187config CPU_FREQ_S3C24XX_DEBUGFS
2188 bool "Export debugfs for CPUFreq"
2189 depends on CPU_FREQ_S3C24XX && DEBUG_FS
2190 help
2191 Export status information via debugfs.
2192
1da177e4
LT
2193endif
2194
ac9d7efc
RK
2195source "drivers/cpuidle/Kconfig"
2196
2197endmenu
2198
1da177e4
LT
2199menu "Floating point emulation"
2200
2201comment "At least one emulation must be selected"
2202
2203config FPE_NWFPE
2204 bool "NWFPE math emulation"
593c252a 2205 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
1da177e4
LT
2206 ---help---
2207 Say Y to include the NWFPE floating point emulator in the kernel.
2208 This is necessary to run most binaries. Linux does not currently
2209 support floating point hardware so you need to say Y here even if
2210 your machine has an FPA or floating point co-processor podule.
2211
2212 You may say N here if you are going to load the Acorn FPEmulator
2213 early in the bootup.
2214
2215config FPE_NWFPE_XP
2216 bool "Support extended precision"
bedf142b 2217 depends on FPE_NWFPE
1da177e4
LT
2218 help
2219 Say Y to include 80-bit support in the kernel floating-point
2220 emulator. Otherwise, only 32 and 64-bit support is compiled in.
2221 Note that gcc does not generate 80-bit operations by default,
2222 so in most cases this option only enlarges the size of the
2223 floating point emulator without any good reason.
2224
2225 You almost surely want to say N here.
2226
2227config FPE_FASTFPE
2228 bool "FastFPE math emulation (EXPERIMENTAL)"
8993a44c 2229 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 && EXPERIMENTAL
1da177e4
LT
2230 ---help---
2231 Say Y here to include the FAST floating point emulator in the kernel.
2232 This is an experimental much faster emulator which now also has full
2233 precision for the mantissa. It does not support any exceptions.
2234 It is very simple, and approximately 3-6 times faster than NWFPE.
2235
2236 It should be sufficient for most programs. It may be not suitable
2237 for scientific calculations, but you have to check this for yourself.
2238 If you do not feel you need a faster FP emulation you should better
2239 choose NWFPE.
2240
2241config VFP
2242 bool "VFP-format floating point maths"
e399b1a4 2243 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
1da177e4
LT
2244 help
2245 Say Y to include VFP support code in the kernel. This is needed
2246 if your hardware includes a VFP unit.
2247
2248 Please see <file:Documentation/arm/VFP/release-notes.txt> for
2249 release notes and additional status information.
2250
2251 Say N if your target does not have VFP hardware.
2252
25ebee02
CM
2253config VFPv3
2254 bool
2255 depends on VFP
2256 default y if CPU_V7
2257
b5872db4
CM
2258config NEON
2259 bool "Advanced SIMD (NEON) Extension support"
2260 depends on VFPv3 && CPU_V7
2261 help
2262 Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2263 Extension.
2264
1da177e4
LT
2265endmenu
2266
2267menu "Userspace binary formats"
2268
2269source "fs/Kconfig.binfmt"
2270
2271config ARTHUR
2272 tristate "RISC OS personality"
704bdda0 2273 depends on !AEABI
1da177e4
LT
2274 help
2275 Say Y here to include the kernel code necessary if you want to run
2276 Acorn RISC OS/Arthur binaries under Linux. This code is still very
2277 experimental; if this sounds frightening, say N and sleep in peace.
2278 You can also say M here to compile this support as a module (which
2279 will be called arthur).
2280
2281endmenu
2282
2283menu "Power management options"
2284
eceab4ac 2285source "kernel/power/Kconfig"
1da177e4 2286
f4cb5700 2287config ARCH_SUSPEND_POSSIBLE
4b1082ca 2288 depends on !ARCH_S5PC100
6a786182 2289 depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \
3f5d0819 2290 CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
f4cb5700
JB
2291 def_bool y
2292
15e0d9e3
AB
2293config ARM_CPU_SUSPEND
2294 def_bool PM_SLEEP
2295
1da177e4
LT
2296endmenu
2297
d5950b43
SR
2298source "net/Kconfig"
2299
ac25150f 2300source "drivers/Kconfig"
1da177e4
LT
2301
2302source "fs/Kconfig"
2303
1da177e4
LT
2304source "arch/arm/Kconfig.debug"
2305
2306source "security/Kconfig"
2307
2308source "crypto/Kconfig"
2309
2310source "lib/Kconfig"
This page took 1.052555 seconds and 5 git commands to generate.