ARM: OMAP: OMAP_DEBUG_LEDS needs to select LEDS_CLASS
[deliverable/linux.git] / arch / arm / Kconfig
CommitLineData
1da177e4
LT
1config ARM
2 bool
3 default y
7563bbf8 4 select ARCH_HAVE_CUSTOM_GPIO_H
e17c6d56 5 select HAVE_AOUT
24056f52 6 select HAVE_DMA_API_DEBUG
d0ee9f40 7 select HAVE_IDE if PCI || ISA || PCMCIA
2dc6a016 8 select HAVE_DMA_ATTRS
e092705b 9 select HAVE_DMA_CONTIGUOUS if MMU
2778f620 10 select HAVE_MEMBLOCK
12b824fb 11 select RTC_LIB
75e7153a 12 select SYS_SUPPORTS_APM_EMULATION
a41297a0 13 select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI)
7463449b 14 select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
fe166148 15 select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
09f05d85 16 select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
5cbad0eb 17 select HAVE_ARCH_KGDB
0693bf68 18 select HAVE_ARCH_TRACEHOOK
856bc356 19 select HAVE_KPROBES if !XIP_KERNEL
9edddaa2 20 select HAVE_KRETPROBES if (HAVE_KPROBES)
606576ce 21 select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
80be7a7f
RV
22 select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
23 select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
0e341af8 24 select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
e39f5602 25 select ARCH_BINFMT_ELF_RANDOMIZE_PIE
1fe53268 26 select HAVE_GENERIC_DMA_COHERENT
e7db7b42
AT
27 select HAVE_KERNEL_GZIP
28 select HAVE_KERNEL_LZO
6e8699f7 29 select HAVE_KERNEL_LZMA
a7f464f3 30 select HAVE_KERNEL_XZ
e360adbe 31 select HAVE_IRQ_WORK
7ada189f
JI
32 select HAVE_PERF_EVENTS
33 select PERF_USE_VMALLOC
e513f8bf 34 select HAVE_REGS_AND_STACK_ACCESS_API
e399b1a4 35 select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
ed60453f 36 select HAVE_C_RECORDMCOUNT
e2a93ecc 37 select HAVE_GENERIC_HARDIRQS
37e74beb
SB
38 select HARDIRQS_SW_RESEND
39 select GENERIC_IRQ_PROBE
25a5662a 40 select GENERIC_IRQ_SHOW
c1d7e01d 41 select ARCH_WANT_IPC_PARSE_VERSION
d4aa8b15 42 select HARDIRQS_SW_RESEND
1fb90263 43 select CPU_PM if (SUSPEND || CPU_IDLE)
e5bfb72c 44 select GENERIC_PCI_IOMAP
e47b65b0 45 select HAVE_BPF_JIT
84ec6d57 46 select GENERIC_SMP_IDLE_THREAD
3d92a71a
AMG
47 select KTIME_SCALAR
48 select GENERIC_CLOCKEVENTS_BROADCAST if SMP
8c56cc8b
WD
49 select GENERIC_STRNCPY_FROM_USER
50 select GENERIC_STRNLEN_USER
b9a50f74 51 select DCACHE_WORD_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && !CPU_BIG_ENDIAN
1da177e4
LT
52 help
53 The ARM series is a line of low-power-consumption RISC chip designs
f6c8965a 54 licensed by ARM Ltd and targeted at embedded applications and
1da177e4 55 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
f6c8965a 56 manufactured, but legacy ARM-based PC hardware remains popular in
1da177e4
LT
57 Europe. There is an ARM Linux project with a web page at
58 <http://www.arm.linux.org.uk/>.
59
74facffe
RK
60config ARM_HAS_SG_CHAIN
61 bool
62
4ce63fcd
MS
63config NEED_SG_DMA_LENGTH
64 bool
65
66config ARM_DMA_USE_IOMMU
67 select NEED_SG_DMA_LENGTH
68 select ARM_HAS_SG_CHAIN
69 bool
70
1a189b97
RK
71config HAVE_PWM
72 bool
73
0b05da72
HUK
74config MIGHT_HAVE_PCI
75 bool
76
75e7153a
RB
77config SYS_SUPPORTS_APM_EMULATION
78 bool
79
0a938b97
DB
80config GENERIC_GPIO
81 bool
0a938b97 82
bc581770
LW
83config HAVE_TCM
84 bool
85 select GENERIC_ALLOCATOR
86
e119bfff
RK
87config HAVE_PROC_CPU
88 bool
89
5ea81769
AV
90config NO_IOPORT
91 bool
5ea81769 92
1da177e4
LT
93config EISA
94 bool
95 ---help---
96 The Extended Industry Standard Architecture (EISA) bus was
97 developed as an open alternative to the IBM MicroChannel bus.
98
99 The EISA bus provided some of the features of the IBM MicroChannel
100 bus while maintaining backward compatibility with cards made for
101 the older ISA bus. The EISA bus saw limited use between 1988 and
102 1995 when it was made obsolete by the PCI bus.
103
104 Say Y here if you are building a kernel for an EISA-based machine.
105
106 Otherwise, say N.
107
108config SBUS
109 bool
110
f16fb1ec
RK
111config STACKTRACE_SUPPORT
112 bool
113 default y
114
f76e9154
NP
115config HAVE_LATENCYTOP_SUPPORT
116 bool
117 depends on !SMP
118 default y
119
f16fb1ec
RK
120config LOCKDEP_SUPPORT
121 bool
122 default y
123
7ad1bcb2
RK
124config TRACE_IRQFLAGS_SUPPORT
125 bool
126 default y
127
1da177e4
LT
128config RWSEM_GENERIC_SPINLOCK
129 bool
130 default y
131
132config RWSEM_XCHGADD_ALGORITHM
133 bool
134
f0d1b0b3
DH
135config ARCH_HAS_ILOG2_U32
136 bool
f0d1b0b3
DH
137
138config ARCH_HAS_ILOG2_U64
139 bool
f0d1b0b3 140
89c52ed4
BD
141config ARCH_HAS_CPUFREQ
142 bool
143 help
144 Internal node to signify that the ARCH has CPUFREQ support
145 and that the relevant menu configurations are displayed for
146 it.
147
b89c3b16
AM
148config GENERIC_HWEIGHT
149 bool
150 default y
151
1da177e4
LT
152config GENERIC_CALIBRATE_DELAY
153 bool
154 default y
155
a08b6b79
Z
156config ARCH_MAY_HAVE_PC_FDC
157 bool
158
5ac6da66
CL
159config ZONE_DMA
160 bool
5ac6da66 161
ccd7ab7f
FT
162config NEED_DMA_MAP_STATE
163 def_bool y
164
58af4a24
RH
165config ARCH_HAS_DMA_SET_COHERENT_MASK
166 bool
167
1da177e4
LT
168config GENERIC_ISA_DMA
169 bool
170
1da177e4
LT
171config FIQ
172 bool
173
13a5045d
RH
174config NEED_RET_TO_USER
175 bool
176
034d2f5a
AV
177config ARCH_MTD_XIP
178 bool
179
c760fc19
HC
180config VECTORS_BASE
181 hex
6afd6fae 182 default 0xffff0000 if MMU || CPU_HIGH_VECTOR
c760fc19
HC
183 default DRAM_BASE if REMAP_VECTORS_TO_RAM
184 default 0x00000000
185 help
186 The base address of exception vectors.
187
dc21af99 188config ARM_PATCH_PHYS_VIRT
c1becedc
RK
189 bool "Patch physical to virtual translations at runtime" if EMBEDDED
190 default y
b511d75d 191 depends on !XIP_KERNEL && MMU
dc21af99
RK
192 depends on !ARCH_REALVIEW || !SPARSEMEM
193 help
111e9a5c
RK
194 Patch phys-to-virt and virt-to-phys translation functions at
195 boot and module load time according to the position of the
196 kernel in system memory.
dc21af99 197
111e9a5c 198 This can only be used with non-XIP MMU kernels where the base
daece596 199 of physical memory is at a 16MB boundary.
dc21af99 200
c1becedc
RK
201 Only disable this option if you know that you do not require
202 this feature (eg, building a kernel for a single machine) and
203 you need to shrink the kernel to the minimal size.
dc21af99 204
01464226
RH
205config NEED_MACH_GPIO_H
206 bool
207 help
208 Select this when mach/gpio.h is required to provide special
209 definitions for this platform. The need for mach/gpio.h should
210 be avoided when possible.
211
c334bc15
RH
212config NEED_MACH_IO_H
213 bool
214 help
215 Select this when mach/io.h is required to provide special
216 definitions for this platform. The need for mach/io.h should
217 be avoided when possible.
218
0cdc8b92 219config NEED_MACH_MEMORY_H
1b9f95f8
NP
220 bool
221 help
0cdc8b92
NP
222 Select this when mach/memory.h is required to provide special
223 definitions for this platform. The need for mach/memory.h should
224 be avoided when possible.
dc21af99 225
1b9f95f8 226config PHYS_OFFSET
974c0724 227 hex "Physical address of main memory" if MMU
0cdc8b92 228 depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
974c0724 229 default DRAM_BASE if !MMU
111e9a5c 230 help
1b9f95f8
NP
231 Please provide the physical address corresponding to the
232 location of main memory in your system.
cada3c08 233
87e040b6
SG
234config GENERIC_BUG
235 def_bool y
236 depends on BUG
237
1da177e4
LT
238source "init/Kconfig"
239
dc52ddc0
MH
240source "kernel/Kconfig.freezer"
241
1da177e4
LT
242menu "System Type"
243
3c427975
HC
244config MMU
245 bool "MMU-based Paged Memory Management Support"
246 default y
247 help
248 Select if you want MMU-based virtualised addressing space
249 support by paged memory management. If unsure, say 'Y'.
250
ccf50e23
RK
251#
252# The "ARM system type" choice list is ordered alphabetically by option
253# text. Please add new entries in the option alphabetic order.
254#
1da177e4
LT
255choice
256 prompt "ARM system type"
387798b3 257 default ARCH_MULTIPLATFORM
1da177e4 258
387798b3
RH
259config ARCH_MULTIPLATFORM
260 bool "Allow multiple platforms to be selected"
261 select ARM_PATCH_PHYS_VIRT
262 select AUTO_ZRELADDR
66314223 263 select COMMON_CLK
387798b3 264 select MULTI_IRQ_HANDLER
66314223
DN
265 select SPARSE_IRQ
266 select USE_OF
387798b3 267 depends on MMU
66314223 268
4af6fee1
DS
269config ARCH_INTEGRATOR
270 bool "ARM Ltd. Integrator family"
271 select ARM_AMBA
89c52ed4 272 select ARCH_HAS_CPUFREQ
a613163d 273 select COMMON_CLK
f9a6aa43 274 select COMMON_CLK_VERSATILE
9904f793 275 select HAVE_TCM
c5a0adb5 276 select ICST
13edd86d 277 select GENERIC_CLOCKEVENTS
f4b8b319 278 select PLAT_VERSATILE
c41b16f8 279 select PLAT_VERSATILE_FPGA_IRQ
0cdc8b92 280 select NEED_MACH_MEMORY_H
695436e3 281 select SPARSE_IRQ
3108e6ab 282 select MULTI_IRQ_HANDLER
4af6fee1
DS
283 help
284 Support for ARM's Integrator platform.
285
286config ARCH_REALVIEW
287 bool "ARM Ltd. RealView family"
288 select ARM_AMBA
f9a6aa43
LW
289 select COMMON_CLK
290 select COMMON_CLK_VERSATILE
c5a0adb5 291 select ICST
ae30ceac 292 select GENERIC_CLOCKEVENTS
eb7fffa3 293 select ARCH_WANT_OPTIONAL_GPIOLIB
f4b8b319 294 select PLAT_VERSATILE
3cb5ee49 295 select PLAT_VERSATILE_CLCD
e3887714 296 select ARM_TIMER_SP804
b56ba8aa 297 select GPIO_PL061 if GPIOLIB
0cdc8b92 298 select NEED_MACH_MEMORY_H
4af6fee1
DS
299 help
300 This enables support for ARM Ltd RealView boards.
301
302config ARCH_VERSATILE
303 bool "ARM Ltd. Versatile family"
304 select ARM_AMBA
305 select ARM_VIC
6d803ba7 306 select CLKDEV_LOOKUP
aa3831cf 307 select HAVE_MACH_CLKDEV
c5a0adb5 308 select ICST
89df1272 309 select GENERIC_CLOCKEVENTS
bbeddc43 310 select ARCH_WANT_OPTIONAL_GPIOLIB
f4b8b319 311 select PLAT_VERSATILE
56a34b03 312 select PLAT_VERSATILE_CLOCK
3414ba8c 313 select PLAT_VERSATILE_CLCD
c41b16f8 314 select PLAT_VERSATILE_FPGA_IRQ
e3887714 315 select ARM_TIMER_SP804
4af6fee1
DS
316 help
317 This enables support for ARM Ltd Versatile board.
318
8fc5ffa0
AV
319config ARCH_AT91
320 bool "Atmel AT91"
f373e8c0 321 select ARCH_REQUIRE_GPIOLIB
93686ae8 322 select HAVE_CLK
bd602995 323 select CLKDEV_LOOKUP
e261501d 324 select IRQ_DOMAIN
01464226 325 select NEED_MACH_GPIO_H
1ac02d79 326 select NEED_MACH_IO_H if PCCARD
4af6fee1 327 help
929e994f
NF
328 This enables support for systems based on Atmel
329 AT91RM9200 and AT91SAM9* processors.
4af6fee1 330
ec9653b8
SA
331config ARCH_BCM2835
332 bool "Broadcom BCM2835 family"
333 select ARCH_WANT_OPTIONAL_GPIOLIB
334 select ARM_AMBA
335 select ARM_ERRATA_411920
336 select ARM_TIMER_SP804
337 select CLKDEV_LOOKUP
338 select COMMON_CLK
339 select CPU_V6
340 select GENERIC_CLOCKEVENTS
341 select MULTI_IRQ_HANDLER
342 select SPARSE_IRQ
343 select USE_OF
344 help
345 This enables support for the Broadcom BCM2835 SoC. This SoC is
346 use in the Raspberry Pi, and Roku 2 devices.
347
1da177e4 348config ARCH_CLPS711X
0e2fce59 349 bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
c750815e 350 select CPU_ARM720T
5cfc8ee0 351 select ARCH_USES_GETTIMEOFFSET
61ae48c3
AS
352 select COMMON_CLK
353 select CLKDEV_LOOKUP
0cdc8b92 354 select NEED_MACH_MEMORY_H
f999b8bd 355 help
0e2fce59 356 Support for Cirrus Logic 711x/721x/731x based boards.
1da177e4 357
d94f944e
AV
358config ARCH_CNS3XXX
359 bool "Cavium Networks CNS3XXX family"
00d2711d 360 select CPU_V6K
d94f944e
AV
361 select GENERIC_CLOCKEVENTS
362 select ARM_GIC
ce5ea9f3 363 select MIGHT_HAVE_CACHE_L2X0
0b05da72 364 select MIGHT_HAVE_PCI
5f32f7a0 365 select PCI_DOMAINS if PCI
d94f944e
AV
366 help
367 Support for Cavium Networks CNS3XXX platform.
368
788c9700
RK
369config ARCH_GEMINI
370 bool "Cortina Systems Gemini"
371 select CPU_FA526
788c9700 372 select ARCH_REQUIRE_GPIOLIB
5cfc8ee0 373 select ARCH_USES_GETTIMEOFFSET
788c9700
RK
374 help
375 Support for the Cortina Systems Gemini family SoCs
376
156a0997
BS
377config ARCH_SIRF
378 bool "CSR SiRF"
3a6cb8ce 379 select NO_IOPORT
f6387092 380 select ARCH_REQUIRE_GPIOLIB
3a6cb8ce 381 select GENERIC_CLOCKEVENTS
198678b0 382 select COMMON_CLK
3a6cb8ce 383 select GENERIC_IRQ_CHIP
ce5ea9f3 384 select MIGHT_HAVE_CACHE_L2X0
cbd8d842
BS
385 select PINCTRL
386 select PINCTRL_SIRF
3a6cb8ce 387 select USE_OF
3a6cb8ce 388 help
156a0997 389 Support for CSR SiRFprimaII/Marco/Polo platforms
3a6cb8ce 390
1da177e4
LT
391config ARCH_EBSA110
392 bool "EBSA-110"
c750815e 393 select CPU_SA110
f7e68bbf 394 select ISA
c5eb2a2b 395 select NO_IOPORT
5cfc8ee0 396 select ARCH_USES_GETTIMEOFFSET
c334bc15 397 select NEED_MACH_IO_H
0cdc8b92 398 select NEED_MACH_MEMORY_H
1da177e4
LT
399 help
400 This is an evaluation board for the StrongARM processor available
f6c8965a 401 from Digital. It has limited hardware on-board, including an
1da177e4
LT
402 Ethernet interface, two PCMCIA sockets, two serial ports and a
403 parallel port.
404
e7736d47
LB
405config ARCH_EP93XX
406 bool "EP93xx-based"
c750815e 407 select CPU_ARM920T
e7736d47
LB
408 select ARM_AMBA
409 select ARM_VIC
6d803ba7 410 select CLKDEV_LOOKUP
7444a72e 411 select ARCH_REQUIRE_GPIOLIB
eb33575c 412 select ARCH_HAS_HOLES_MEMORYMODEL
5cfc8ee0 413 select ARCH_USES_GETTIMEOFFSET
5725aeae 414 select NEED_MACH_MEMORY_H
e7736d47
LB
415 help
416 This enables support for the Cirrus EP93xx series of CPUs.
417
1da177e4
LT
418config ARCH_FOOTBRIDGE
419 bool "FootBridge"
c750815e 420 select CPU_SA110
1da177e4 421 select FOOTBRIDGE
4e8d7637 422 select GENERIC_CLOCKEVENTS
d0ee9f40 423 select HAVE_IDE
8ef6e620 424 select NEED_MACH_IO_H if !MMU
0cdc8b92 425 select NEED_MACH_MEMORY_H
f999b8bd
MM
426 help
427 Support for systems based on the DC21285 companion chip
428 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
1da177e4 429
788c9700
RK
430config ARCH_MXC
431 bool "Freescale MXC/iMX-based"
788c9700 432 select GENERIC_CLOCKEVENTS
788c9700 433 select ARCH_REQUIRE_GPIOLIB
6d803ba7 434 select CLKDEV_LOOKUP
234b6ced 435 select CLKSRC_MMIO
8b6c44f1 436 select GENERIC_IRQ_CHIP
ffa2ea3f 437 select MULTI_IRQ_HANDLER
8842a9e2 438 select SPARSE_IRQ
3e62af82 439 select USE_OF
788c9700
RK
440 help
441 Support for Freescale MXC/iMX-based family of processors
442
1d3f33d5
SG
443config ARCH_MXS
444 bool "Freescale MXS-based"
445 select GENERIC_CLOCKEVENTS
446 select ARCH_REQUIRE_GPIOLIB
b9214b97 447 select CLKDEV_LOOKUP
5c61ddcf 448 select CLKSRC_MMIO
2664681f 449 select COMMON_CLK
6abda3e1 450 select HAVE_CLK_PREPARE
4e0a1b8c 451 select MULTI_IRQ_HANDLER
a0f5e363 452 select PINCTRL
c2668206 453 select SPARSE_IRQ
6c4d4efb 454 select USE_OF
1d3f33d5
SG
455 help
456 Support for Freescale MXS-based family of processors
457
4af6fee1
DS
458config ARCH_NETX
459 bool "Hilscher NetX based"
234b6ced 460 select CLKSRC_MMIO
c750815e 461 select CPU_ARM926T
4af6fee1 462 select ARM_VIC
2fcfe6b8 463 select GENERIC_CLOCKEVENTS
f999b8bd 464 help
4af6fee1
DS
465 This enables support for systems based on the Hilscher NetX Soc
466
467config ARCH_H720X
468 bool "Hynix HMS720x-based"
c750815e 469 select CPU_ARM720T
4af6fee1 470 select ISA_DMA_API
5cfc8ee0 471 select ARCH_USES_GETTIMEOFFSET
4af6fee1
DS
472 help
473 This enables support for systems based on the Hynix HMS720x
474
3b938be6
RK
475config ARCH_IOP13XX
476 bool "IOP13xx-based"
477 depends on MMU
c750815e 478 select CPU_XSC3
3b938be6
RK
479 select PLAT_IOP
480 select PCI
481 select ARCH_SUPPORTS_MSI
8d5796d2 482 select VMSPLIT_1G
0cdc8b92 483 select NEED_MACH_MEMORY_H
13a5045d 484 select NEED_RET_TO_USER
3b938be6
RK
485 help
486 Support for Intel's IOP13XX (XScale) family of processors.
487
3f7e5815
LB
488config ARCH_IOP32X
489 bool "IOP32x-based"
a4f7e763 490 depends on MMU
c750815e 491 select CPU_XSCALE
01464226 492 select NEED_MACH_GPIO_H
c334bc15 493 select NEED_MACH_IO_H
13a5045d 494 select NEED_RET_TO_USER
7ae1f7ec 495 select PLAT_IOP
f7e68bbf 496 select PCI
bb2b180c 497 select ARCH_REQUIRE_GPIOLIB
f999b8bd 498 help
3f7e5815
LB
499 Support for Intel's 80219 and IOP32X (XScale) family of
500 processors.
501
502config ARCH_IOP33X
503 bool "IOP33x-based"
504 depends on MMU
c750815e 505 select CPU_XSCALE
01464226 506 select NEED_MACH_GPIO_H
c334bc15 507 select NEED_MACH_IO_H
13a5045d 508 select NEED_RET_TO_USER
7ae1f7ec 509 select PLAT_IOP
3f7e5815 510 select PCI
bb2b180c 511 select ARCH_REQUIRE_GPIOLIB
3f7e5815
LB
512 help
513 Support for Intel's IOP33X (XScale) family of processors.
1da177e4 514
3b938be6
RK
515config ARCH_IXP4XX
516 bool "IXP4xx-based"
a4f7e763 517 depends on MMU
58af4a24 518 select ARCH_HAS_DMA_SET_COHERENT_MASK
234b6ced 519 select CLKSRC_MMIO
c750815e 520 select CPU_XSCALE
9dde0ae3 521 select ARCH_REQUIRE_GPIOLIB
3b938be6 522 select GENERIC_CLOCKEVENTS
0b05da72 523 select MIGHT_HAVE_PCI
c334bc15 524 select NEED_MACH_IO_H
485bdde7 525 select DMABOUNCE if PCI
c4713074 526 help
3b938be6 527 Support for Intel's IXP4XX (XScale) family of processors.
c4713074 528
edabd38e
SB
529config ARCH_DOVE
530 bool "Marvell Dove"
7b769bb3 531 select CPU_V7
edabd38e 532 select ARCH_REQUIRE_GPIOLIB
edabd38e 533 select GENERIC_CLOCKEVENTS
0f81bd43 534 select MIGHT_HAVE_PCI
abcda1dc 535 select PLAT_ORION_LEGACY
0f81bd43 536 select USB_ARCH_HAS_EHCI
edabd38e
SB
537 help
538 Support for the Marvell Dove SoC 88AP510
539
651c74c7
SB
540config ARCH_KIRKWOOD
541 bool "Marvell Kirkwood"
c750815e 542 select CPU_FEROCEON
651c74c7 543 select PCI
a8865655 544 select ARCH_REQUIRE_GPIOLIB
651c74c7 545 select GENERIC_CLOCKEVENTS
abcda1dc 546 select PLAT_ORION_LEGACY
651c74c7
SB
547 help
548 Support for the following Marvell Kirkwood series SoCs:
549 88F6180, 88F6192 and 88F6281.
550
40805949
KW
551config ARCH_LPC32XX
552 bool "NXP LPC32XX"
234b6ced 553 select CLKSRC_MMIO
40805949
KW
554 select CPU_ARM926T
555 select ARCH_REQUIRE_GPIOLIB
556 select HAVE_IDE
557 select ARM_AMBA
558 select USB_ARCH_HAS_OHCI
6d803ba7 559 select CLKDEV_LOOKUP
40805949 560 select GENERIC_CLOCKEVENTS
f5c42271 561 select USE_OF
c49a1830 562 select HAVE_PWM
40805949
KW
563 help
564 Support for the NXP LPC32XX family of processors
565
794d15b2
SS
566config ARCH_MV78XX0
567 bool "Marvell MV78xx0"
c750815e 568 select CPU_FEROCEON
794d15b2 569 select PCI
a8865655 570 select ARCH_REQUIRE_GPIOLIB
794d15b2 571 select GENERIC_CLOCKEVENTS
abcda1dc 572 select PLAT_ORION_LEGACY
794d15b2
SS
573 help
574 Support for the following Marvell MV78xx0 series SoCs:
575 MV781x0, MV782x0.
576
9dd0b194 577config ARCH_ORION5X
585cf175
TP
578 bool "Marvell Orion"
579 depends on MMU
c750815e 580 select CPU_FEROCEON
038ee083 581 select PCI
a8865655 582 select ARCH_REQUIRE_GPIOLIB
51cbff1d 583 select GENERIC_CLOCKEVENTS
abcda1dc 584 select PLAT_ORION_LEGACY
585cf175 585 help
9dd0b194 586 Support for the following Marvell Orion 5x series SoCs:
d2b2a6bb 587 Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
d323ade1 588 Orion-2 (5281), Orion-1-90 (6183).
585cf175 589
788c9700 590config ARCH_MMP
2f7e8fae 591 bool "Marvell PXA168/910/MMP2"
788c9700 592 depends on MMU
788c9700 593 select ARCH_REQUIRE_GPIOLIB
6d803ba7 594 select CLKDEV_LOOKUP
788c9700 595 select GENERIC_CLOCKEVENTS
157d2644 596 select GPIO_PXA
c24b3114 597 select IRQ_DOMAIN
788c9700 598 select PLAT_PXA
0bd86961 599 select SPARSE_IRQ
3c7241bd 600 select GENERIC_ALLOCATOR
01464226 601 select NEED_MACH_GPIO_H
788c9700 602 help
2f7e8fae 603 Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
788c9700
RK
604
605config ARCH_KS8695
606 bool "Micrel/Kendin KS8695"
607 select CPU_ARM922T
98830bc9 608 select ARCH_REQUIRE_GPIOLIB
0cdc8b92 609 select NEED_MACH_MEMORY_H
c7e783d6
LW
610 select CLKSRC_MMIO
611 select GENERIC_CLOCKEVENTS
788c9700
RK
612 help
613 Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
614 System-on-Chip devices.
615
788c9700
RK
616config ARCH_W90X900
617 bool "Nuvoton W90X900 CPU"
618 select CPU_ARM926T
c52d3d68 619 select ARCH_REQUIRE_GPIOLIB
6d803ba7 620 select CLKDEV_LOOKUP
6fa5d5f7 621 select CLKSRC_MMIO
58b5369e 622 select GENERIC_CLOCKEVENTS
788c9700 623 help
a8bc4ead 624 Support for Nuvoton (Winbond logic dept.) ARM9 processor,
625 At present, the w90x900 has been renamed nuc900, regarding
626 the ARM series product line, you can login the following
627 link address to know more.
628
629 <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
630 ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
788c9700 631
c5f80065
EG
632config ARCH_TEGRA
633 bool "NVIDIA Tegra"
4073723a 634 select CLKDEV_LOOKUP
234b6ced 635 select CLKSRC_MMIO
c5f80065
EG
636 select GENERIC_CLOCKEVENTS
637 select GENERIC_GPIO
638 select HAVE_CLK
3b55658a 639 select HAVE_SMP
ce5ea9f3 640 select MIGHT_HAVE_CACHE_L2X0
7056d423 641 select ARCH_HAS_CPUFREQ
2c95b7e0 642 select USE_OF
92fe58f0 643 select COMMON_CLK
c5f80065
EG
644 help
645 This enables support for NVIDIA Tegra based systems (Tegra APX,
646 Tegra 6xx and Tegra 2 series).
647
1da177e4 648config ARCH_PXA
2c8086a5 649 bool "PXA2xx/PXA3xx-based"
a4f7e763 650 depends on MMU
034d2f5a 651 select ARCH_MTD_XIP
89c52ed4 652 select ARCH_HAS_CPUFREQ
6d803ba7 653 select CLKDEV_LOOKUP
234b6ced 654 select CLKSRC_MMIO
7444a72e 655 select ARCH_REQUIRE_GPIOLIB
981d0f39 656 select GENERIC_CLOCKEVENTS
157d2644 657 select GPIO_PXA
bd5ce433 658 select PLAT_PXA
6ac6b817 659 select SPARSE_IRQ
4e234cc0 660 select AUTO_ZRELADDR
8a97ae2f 661 select MULTI_IRQ_HANDLER
15e0d9e3 662 select ARM_CPU_SUSPEND if PM
d0ee9f40 663 select HAVE_IDE
01464226 664 select NEED_MACH_GPIO_H
f999b8bd 665 help
2c8086a5 666 Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
1da177e4 667
788c9700
RK
668config ARCH_MSM
669 bool "Qualcomm MSM"
4b536b8d 670 select HAVE_CLK
49cbe786 671 select GENERIC_CLOCKEVENTS
923a081c 672 select ARCH_REQUIRE_GPIOLIB
bd32344a 673 select CLKDEV_LOOKUP
49cbe786 674 help
4b53eb4f
DW
675 Support for Qualcomm MSM/QSD based systems. This runs on the
676 apps processor of the MSM/QSD and depends on a shared memory
677 interface to the modem processor which runs the baseband
678 stack and controls some vital subsystems
679 (clock and power control, etc).
49cbe786 680
c793c1b0 681config ARCH_SHMOBILE
6d72ad35
PM
682 bool "Renesas SH-Mobile / R-Mobile"
683 select HAVE_CLK
5e93c6b4 684 select CLKDEV_LOOKUP
aa3831cf 685 select HAVE_MACH_CLKDEV
3b55658a 686 select HAVE_SMP
6d72ad35 687 select GENERIC_CLOCKEVENTS
ce5ea9f3 688 select MIGHT_HAVE_CACHE_L2X0
6d72ad35
PM
689 select NO_IOPORT
690 select SPARSE_IRQ
60f1435c 691 select MULTI_IRQ_HANDLER
e3e01091 692 select PM_GENERIC_DOMAINS if PM
0cdc8b92 693 select NEED_MACH_MEMORY_H
c793c1b0 694 help
6d72ad35 695 Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
c793c1b0 696
1da177e4
LT
697config ARCH_RPC
698 bool "RiscPC"
699 select ARCH_ACORN
700 select FIQ
a08b6b79 701 select ARCH_MAY_HAVE_PC_FDC
341eb781 702 select HAVE_PATA_PLATFORM
065909b9 703 select ISA_DMA_API
5ea81769 704 select NO_IOPORT
07f841b7 705 select ARCH_SPARSEMEM_ENABLE
5cfc8ee0 706 select ARCH_USES_GETTIMEOFFSET
d0ee9f40 707 select HAVE_IDE
c334bc15 708 select NEED_MACH_IO_H
0cdc8b92 709 select NEED_MACH_MEMORY_H
1da177e4
LT
710 help
711 On the Acorn Risc-PC, Linux can support the internal IDE disk and
712 CD-ROM interface, serial and parallel port, and the floppy drive.
713
714config ARCH_SA1100
715 bool "SA1100-based"
234b6ced 716 select CLKSRC_MMIO
c750815e 717 select CPU_SA1100
f7e68bbf 718 select ISA
05944d74 719 select ARCH_SPARSEMEM_ENABLE
034d2f5a 720 select ARCH_MTD_XIP
89c52ed4 721 select ARCH_HAS_CPUFREQ
1937f5b9 722 select CPU_FREQ
3e238be2 723 select GENERIC_CLOCKEVENTS
4a8f8340 724 select CLKDEV_LOOKUP
7444a72e 725 select ARCH_REQUIRE_GPIOLIB
d0ee9f40 726 select HAVE_IDE
01464226 727 select NEED_MACH_GPIO_H
0cdc8b92 728 select NEED_MACH_MEMORY_H
375dec92 729 select SPARSE_IRQ
f999b8bd
MM
730 help
731 Support for StrongARM 11x0 based boards.
1da177e4 732
b130d5c2
KK
733config ARCH_S3C24XX
734 bool "Samsung S3C24XX SoCs"
0a938b97 735 select GENERIC_GPIO
9d56c02a 736 select ARCH_HAS_CPUFREQ
9483a578 737 select HAVE_CLK
e83626f2 738 select CLKDEV_LOOKUP
5cfc8ee0 739 select ARCH_USES_GETTIMEOFFSET
20676c15 740 select HAVE_S3C2410_I2C if I2C
b130d5c2
KK
741 select HAVE_S3C_RTC if RTC_CLASS
742 select HAVE_S3C2410_WATCHDOG if WATCHDOG
01464226 743 select NEED_MACH_GPIO_H
c334bc15 744 select NEED_MACH_IO_H
1da177e4 745 help
b130d5c2
KK
746 Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
747 and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
748 (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
749 Samsung SMDK2410 development board (and derivatives).
63b1f51b 750
a08ab637
BD
751config ARCH_S3C64XX
752 bool "Samsung S3C64XX"
89f1fa08 753 select PLAT_SAMSUNG
89f0ce72 754 select CPU_V6
89f0ce72 755 select ARM_VIC
a08ab637 756 select HAVE_CLK
6700397a 757 select HAVE_TCM
226e85f4 758 select CLKDEV_LOOKUP
89f0ce72 759 select NO_IOPORT
5cfc8ee0 760 select ARCH_USES_GETTIMEOFFSET
89c52ed4 761 select ARCH_HAS_CPUFREQ
89f0ce72
BD
762 select ARCH_REQUIRE_GPIOLIB
763 select SAMSUNG_CLKSRC
764 select SAMSUNG_IRQ_VIC_TIMER
89f0ce72 765 select S3C_GPIO_TRACK
89f0ce72
BD
766 select S3C_DEV_NAND
767 select USB_ARCH_HAS_OHCI
768 select SAMSUNG_GPIOLIB_4BIT
20676c15 769 select HAVE_S3C2410_I2C if I2C
c39d8d55 770 select HAVE_S3C2410_WATCHDOG if WATCHDOG
01464226 771 select NEED_MACH_GPIO_H
a08ab637
BD
772 help
773 Samsung S3C64XX series based systems
774
49b7a491
KK
775config ARCH_S5P64X0
776 bool "Samsung S5P6440 S5P6450"
c4ffccdd
KK
777 select CPU_V6
778 select GENERIC_GPIO
779 select HAVE_CLK
d8b22d25 780 select CLKDEV_LOOKUP
0665ccc4 781 select CLKSRC_MMIO
c39d8d55 782 select HAVE_S3C2410_WATCHDOG if WATCHDOG
9e65bbf2 783 select GENERIC_CLOCKEVENTS
20676c15 784 select HAVE_S3C2410_I2C if I2C
754961a8 785 select HAVE_S3C_RTC if RTC_CLASS
01464226 786 select NEED_MACH_GPIO_H
c4ffccdd 787 help
49b7a491
KK
788 Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
789 SMDK6450.
c4ffccdd 790
acc84707
MS
791config ARCH_S5PC100
792 bool "Samsung S5PC100"
5a7652f2
BM
793 select GENERIC_GPIO
794 select HAVE_CLK
29e8eb0f 795 select CLKDEV_LOOKUP
5a7652f2 796 select CPU_V7
925c68cd 797 select ARCH_USES_GETTIMEOFFSET
20676c15 798 select HAVE_S3C2410_I2C if I2C
754961a8 799 select HAVE_S3C_RTC if RTC_CLASS
c39d8d55 800 select HAVE_S3C2410_WATCHDOG if WATCHDOG
01464226 801 select NEED_MACH_GPIO_H
5a7652f2 802 help
acc84707 803 Samsung S5PC100 series based systems
5a7652f2 804
170f4e42
KK
805config ARCH_S5PV210
806 bool "Samsung S5PV210/S5PC110"
807 select CPU_V7
eecb6a84 808 select ARCH_SPARSEMEM_ENABLE
0f75a96b 809 select ARCH_HAS_HOLES_MEMORYMODEL
170f4e42
KK
810 select GENERIC_GPIO
811 select HAVE_CLK
b2a9dd46 812 select CLKDEV_LOOKUP
0665ccc4 813 select CLKSRC_MMIO
d8144aea 814 select ARCH_HAS_CPUFREQ
9e65bbf2 815 select GENERIC_CLOCKEVENTS
20676c15 816 select HAVE_S3C2410_I2C if I2C
754961a8 817 select HAVE_S3C_RTC if RTC_CLASS
c39d8d55 818 select HAVE_S3C2410_WATCHDOG if WATCHDOG
01464226 819 select NEED_MACH_GPIO_H
0cdc8b92 820 select NEED_MACH_MEMORY_H
170f4e42
KK
821 help
822 Samsung S5PV210/S5PC110 series based systems
823
83014579
KK
824config ARCH_EXYNOS
825 bool "SAMSUNG EXYNOS"
cc0e72b8 826 select CPU_V7
f567fa6f 827 select ARCH_SPARSEMEM_ENABLE
0f75a96b 828 select ARCH_HAS_HOLES_MEMORYMODEL
cc0e72b8
CY
829 select GENERIC_GPIO
830 select HAVE_CLK
badc4f2d 831 select CLKDEV_LOOKUP
b333fb16 832 select ARCH_HAS_CPUFREQ
cc0e72b8 833 select GENERIC_CLOCKEVENTS
754961a8 834 select HAVE_S3C_RTC if RTC_CLASS
20676c15 835 select HAVE_S3C2410_I2C if I2C
c39d8d55 836 select HAVE_S3C2410_WATCHDOG if WATCHDOG
01464226 837 select NEED_MACH_GPIO_H
0cdc8b92 838 select NEED_MACH_MEMORY_H
cc0e72b8 839 help
83014579 840 Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
cc0e72b8 841
1da177e4
LT
842config ARCH_SHARK
843 bool "Shark"
c750815e 844 select CPU_SA110
f7e68bbf
RK
845 select ISA
846 select ISA_DMA
3bca103a 847 select ZONE_DMA
f7e68bbf 848 select PCI
5cfc8ee0 849 select ARCH_USES_GETTIMEOFFSET
0cdc8b92 850 select NEED_MACH_MEMORY_H
f999b8bd
MM
851 help
852 Support for the StrongARM based Digital DNARD machine, also known
853 as "Shark" (<http://www.shark-linux.de/shark.html>).
1da177e4 854
d98aac75
LW
855config ARCH_U300
856 bool "ST-Ericsson U300 Series"
857 depends on MMU
234b6ced 858 select CLKSRC_MMIO
d98aac75 859 select CPU_ARM926T
bc581770 860 select HAVE_TCM
d98aac75 861 select ARM_AMBA
5485c1e0 862 select ARM_PATCH_PHYS_VIRT
d98aac75 863 select ARM_VIC
d98aac75 864 select GENERIC_CLOCKEVENTS
6d803ba7 865 select CLKDEV_LOOKUP
50667d63 866 select COMMON_CLK
d98aac75 867 select GENERIC_GPIO
cc890cd7 868 select ARCH_REQUIRE_GPIOLIB
a4fe292f 869 select SPARSE_IRQ
d98aac75
LW
870 help
871 Support for ST-Ericsson U300 series mobile platforms.
872
ccf50e23
RK
873config ARCH_U8500
874 bool "ST-Ericsson U8500 Series"
67ae14fc 875 depends on MMU
ccf50e23
RK
876 select CPU_V7
877 select ARM_AMBA
ccf50e23 878 select GENERIC_CLOCKEVENTS
6d803ba7 879 select CLKDEV_LOOKUP
94bdc0e2 880 select ARCH_REQUIRE_GPIOLIB
7c1a70e9 881 select ARCH_HAS_CPUFREQ
3b55658a 882 select HAVE_SMP
ce5ea9f3 883 select MIGHT_HAVE_CACHE_L2X0
ccf50e23
RK
884 help
885 Support for ST-Ericsson's Ux500 architecture
886
887config ARCH_NOMADIK
888 bool "STMicroelectronics Nomadik"
889 select ARM_AMBA
890 select ARM_VIC
891 select CPU_ARM926T
4a31bd28 892 select COMMON_CLK
ccf50e23 893 select GENERIC_CLOCKEVENTS
0fa7be40 894 select PINCTRL
2601ccfe 895 select PINCTRL_STN8815
ce5ea9f3 896 select MIGHT_HAVE_CACHE_L2X0
ccf50e23
RK
897 select ARCH_REQUIRE_GPIOLIB
898 help
899 Support for the Nomadik platform by ST-Ericsson
900
7c6337e2
KH
901config ARCH_DAVINCI
902 bool "TI DaVinci"
7c6337e2 903 select GENERIC_CLOCKEVENTS
dce1115b 904 select ARCH_REQUIRE_GPIOLIB
3bca103a 905 select ZONE_DMA
9232fcc9 906 select HAVE_IDE
6d803ba7 907 select CLKDEV_LOOKUP
20e9969b 908 select GENERIC_ALLOCATOR
dc7ad3b3 909 select GENERIC_IRQ_CHIP
ae88e05a 910 select ARCH_HAS_HOLES_MEMORYMODEL
01464226 911 select NEED_MACH_GPIO_H
7c6337e2
KH
912 help
913 Support for TI's DaVinci platform.
914
3b938be6
RK
915config ARCH_OMAP
916 bool "TI OMAP"
00a36698 917 depends on MMU
9483a578 918 select HAVE_CLK
7444a72e 919 select ARCH_REQUIRE_GPIOLIB
89c52ed4 920 select ARCH_HAS_CPUFREQ
354a183f 921 select CLKSRC_MMIO
06cad098 922 select GENERIC_CLOCKEVENTS
9af915da 923 select ARCH_HAS_HOLES_MEMORYMODEL
01464226 924 select NEED_MACH_GPIO_H
3b938be6 925 help
6e457bb0 926 Support for TI's OMAP platform (OMAP1/2/3/4).
3b938be6 927
cee37e50 928config PLAT_SPEAR
929 bool "ST SPEAr"
930 select ARM_AMBA
931 select ARCH_REQUIRE_GPIOLIB
6d803ba7 932 select CLKDEV_LOOKUP
5df33a62 933 select COMMON_CLK
d6e15d78 934 select CLKSRC_MMIO
cee37e50 935 select GENERIC_CLOCKEVENTS
cee37e50 936 select HAVE_CLK
937 help
938 Support for ST's SPEAr platform (SPEAr3xx, SPEAr6xx and SPEAr13xx).
939
21f47fbc
AC
940config ARCH_VT8500
941 bool "VIA/WonderMedia 85xx"
942 select CPU_ARM926T
943 select GENERIC_GPIO
944 select ARCH_HAS_CPUFREQ
945 select GENERIC_CLOCKEVENTS
946 select ARCH_REQUIRE_GPIOLIB
e9a91de7
TP
947 select USE_OF
948 select COMMON_CLK
949 select HAVE_CLK
950 select CLKDEV_LOOKUP
21f47fbc
AC
951 help
952 Support for VIA/WonderMedia VT8500/WM85xx System-on-Chip.
02c981c0 953
b85a3ef4
JL
954config ARCH_ZYNQ
955 bool "Xilinx Zynq ARM Cortex A9 Platform"
02c981c0 956 select CPU_V7
02c981c0
BD
957 select GENERIC_CLOCKEVENTS
958 select CLKDEV_LOOKUP
b85a3ef4
JL
959 select ARM_GIC
960 select ARM_AMBA
961 select ICST
ce5ea9f3 962 select MIGHT_HAVE_CACHE_L2X0
02c981c0 963 select USE_OF
02c981c0 964 help
b85a3ef4 965 Support for Xilinx Zynq ARM Cortex A9 Platform
1da177e4
LT
966endchoice
967
387798b3
RH
968menu "Multiple platform selection"
969 depends on ARCH_MULTIPLATFORM
970
971comment "CPU Core family selection"
972
973config ARCH_MULTI_V4
974 bool "ARMv4 based platforms (FA526, StrongARM)"
975 select ARCH_MULTI_V4_V5
976 depends on !ARCH_MULTI_V6_V7
977
978config ARCH_MULTI_V4T
979 bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
980 select ARCH_MULTI_V4_V5
981 depends on !ARCH_MULTI_V6_V7
982
983config ARCH_MULTI_V5
984 bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
985 select ARCH_MULTI_V4_V5
986 depends on !ARCH_MULTI_V6_V7
987
988config ARCH_MULTI_V4_V5
989 bool
990
991config ARCH_MULTI_V6
992 bool "ARMv6 based platforms (ARM11, Scorpion, ...)"
993 select CPU_V6
994 select ARCH_MULTI_V6_V7
995
996config ARCH_MULTI_V7
997 bool "ARMv7 based platforms (Cortex-A, PJ4, Krait)"
998 select CPU_V7
61727630 999 select ARCH_VEXPRESS
387798b3
RH
1000 default y
1001 select ARCH_MULTI_V6_V7
1002
1003config ARCH_MULTI_V6_V7
1004 bool
1005
1006config ARCH_MULTI_CPU_AUTO
1007 def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
1008 select ARCH_MULTI_V5
1009
1010endmenu
1011
ccf50e23
RK
1012#
1013# This is sorted alphabetically by mach-* pathname. However, plat-*
1014# Kconfigs may be included either alphabetically (according to the
1015# plat- suffix) or along side the corresponding mach-* source.
1016#
3e93a22b
GC
1017source "arch/arm/mach-mvebu/Kconfig"
1018
95b8f20f
RK
1019source "arch/arm/mach-at91/Kconfig"
1020
1da177e4
LT
1021source "arch/arm/mach-clps711x/Kconfig"
1022
d94f944e
AV
1023source "arch/arm/mach-cns3xxx/Kconfig"
1024
95b8f20f
RK
1025source "arch/arm/mach-davinci/Kconfig"
1026
1027source "arch/arm/mach-dove/Kconfig"
1028
e7736d47
LB
1029source "arch/arm/mach-ep93xx/Kconfig"
1030
1da177e4
LT
1031source "arch/arm/mach-footbridge/Kconfig"
1032
59d3a193
PZ
1033source "arch/arm/mach-gemini/Kconfig"
1034
95b8f20f
RK
1035source "arch/arm/mach-h720x/Kconfig"
1036
387798b3
RH
1037source "arch/arm/mach-highbank/Kconfig"
1038
1da177e4
LT
1039source "arch/arm/mach-integrator/Kconfig"
1040
3f7e5815
LB
1041source "arch/arm/mach-iop32x/Kconfig"
1042
1043source "arch/arm/mach-iop33x/Kconfig"
1da177e4 1044
285f5fa7
DW
1045source "arch/arm/mach-iop13xx/Kconfig"
1046
1da177e4
LT
1047source "arch/arm/mach-ixp4xx/Kconfig"
1048
95b8f20f
RK
1049source "arch/arm/mach-kirkwood/Kconfig"
1050
1051source "arch/arm/mach-ks8695/Kconfig"
1052
95b8f20f
RK
1053source "arch/arm/mach-msm/Kconfig"
1054
794d15b2
SS
1055source "arch/arm/mach-mv78xx0/Kconfig"
1056
95b8f20f 1057source "arch/arm/plat-mxc/Kconfig"
1da177e4 1058
1d3f33d5
SG
1059source "arch/arm/mach-mxs/Kconfig"
1060
95b8f20f 1061source "arch/arm/mach-netx/Kconfig"
49cbe786 1062
95b8f20f
RK
1063source "arch/arm/mach-nomadik/Kconfig"
1064source "arch/arm/plat-nomadik/Kconfig"
1065
d48af15e
TL
1066source "arch/arm/plat-omap/Kconfig"
1067
1068source "arch/arm/mach-omap1/Kconfig"
1da177e4 1069
1dbae815
TL
1070source "arch/arm/mach-omap2/Kconfig"
1071
9dd0b194 1072source "arch/arm/mach-orion5x/Kconfig"
585cf175 1073
387798b3
RH
1074source "arch/arm/mach-picoxcell/Kconfig"
1075
95b8f20f
RK
1076source "arch/arm/mach-pxa/Kconfig"
1077source "arch/arm/plat-pxa/Kconfig"
585cf175 1078
95b8f20f
RK
1079source "arch/arm/mach-mmp/Kconfig"
1080
1081source "arch/arm/mach-realview/Kconfig"
1082
1083source "arch/arm/mach-sa1100/Kconfig"
edabd38e 1084
cf383678 1085source "arch/arm/plat-samsung/Kconfig"
a21765a7
BD
1086source "arch/arm/plat-s3c24xx/Kconfig"
1087
387798b3
RH
1088source "arch/arm/mach-socfpga/Kconfig"
1089
cee37e50 1090source "arch/arm/plat-spear/Kconfig"
a21765a7 1091
85fd6d63 1092source "arch/arm/mach-s3c24xx/Kconfig"
b130d5c2 1093if ARCH_S3C24XX
a21765a7
BD
1094source "arch/arm/mach-s3c2412/Kconfig"
1095source "arch/arm/mach-s3c2440/Kconfig"
a21765a7 1096endif
1da177e4 1097
a08ab637 1098if ARCH_S3C64XX
431107ea 1099source "arch/arm/mach-s3c64xx/Kconfig"
a08ab637
BD
1100endif
1101
49b7a491 1102source "arch/arm/mach-s5p64x0/Kconfig"
c4ffccdd 1103
5a7652f2 1104source "arch/arm/mach-s5pc100/Kconfig"
5a7652f2 1105
170f4e42
KK
1106source "arch/arm/mach-s5pv210/Kconfig"
1107
83014579 1108source "arch/arm/mach-exynos/Kconfig"
cc0e72b8 1109
882d01f9 1110source "arch/arm/mach-shmobile/Kconfig"
52c543f9 1111
156a0997
BS
1112source "arch/arm/mach-prima2/Kconfig"
1113
c5f80065
EG
1114source "arch/arm/mach-tegra/Kconfig"
1115
95b8f20f 1116source "arch/arm/mach-u300/Kconfig"
1da177e4 1117
95b8f20f 1118source "arch/arm/mach-ux500/Kconfig"
1da177e4
LT
1119
1120source "arch/arm/mach-versatile/Kconfig"
1121
ceade897 1122source "arch/arm/mach-vexpress/Kconfig"
420c34e4 1123source "arch/arm/plat-versatile/Kconfig"
ceade897 1124
7ec80ddf 1125source "arch/arm/mach-w90x900/Kconfig"
1126
1da177e4
LT
1127# Definitions to make life easier
1128config ARCH_ACORN
1129 bool
1130
7ae1f7ec
LB
1131config PLAT_IOP
1132 bool
469d3044 1133 select GENERIC_CLOCKEVENTS
7ae1f7ec 1134
69b02f6a
LB
1135config PLAT_ORION
1136 bool
bfe45e0b 1137 select CLKSRC_MMIO
dc7ad3b3 1138 select GENERIC_IRQ_CHIP
278b45b0 1139 select IRQ_DOMAIN
2f129bf4 1140 select COMMON_CLK
69b02f6a 1141
abcda1dc
TP
1142config PLAT_ORION_LEGACY
1143 bool
1144 select PLAT_ORION
1145
bd5ce433
EM
1146config PLAT_PXA
1147 bool
1148
f4b8b319
RK
1149config PLAT_VERSATILE
1150 bool
1151
e3887714
RK
1152config ARM_TIMER_SP804
1153 bool
bfe45e0b 1154 select CLKSRC_MMIO
a7bf6162 1155 select HAVE_SCHED_CLOCK
e3887714 1156
1da177e4
LT
1157source arch/arm/mm/Kconfig
1158
958cab0f
RK
1159config ARM_NR_BANKS
1160 int
1161 default 16 if ARCH_EP93XX
1162 default 8
1163
afe4b25e
LB
1164config IWMMXT
1165 bool "Enable iWMMXt support"
ef6c8445
HZ
1166 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
1167 default y if PXA27x || PXA3xx || PXA95x || ARCH_MMP
afe4b25e
LB
1168 help
1169 Enable support for iWMMXt context switching at run time if
1170 running on a CPU that supports it.
1171
1da177e4
LT
1172config XSCALE_PMU
1173 bool
bfc994b5 1174 depends on CPU_XSCALE
1da177e4
LT
1175 default y
1176
52108641 1177config MULTI_IRQ_HANDLER
1178 bool
1179 help
1180 Allow each machine to specify it's own IRQ handler at run time.
1181
3b93e7b0
HC
1182if !MMU
1183source "arch/arm/Kconfig-nommu"
1184endif
1185
f0c4b8d6
WD
1186config ARM_ERRATA_326103
1187 bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
1188 depends on CPU_V6
1189 help
1190 Executing a SWP instruction to read-only memory does not set bit 11
1191 of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
1192 treat the access as a read, preventing a COW from occurring and
1193 causing the faulting task to livelock.
1194
9cba3ccc
CM
1195config ARM_ERRATA_411920
1196 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
e399b1a4 1197 depends on CPU_V6 || CPU_V6K
9cba3ccc
CM
1198 help
1199 Invalidation of the Instruction Cache operation can
1200 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
1201 It does not affect the MPCore. This option enables the ARM Ltd.
1202 recommended workaround.
1203
7ce236fc
CM
1204config ARM_ERRATA_430973
1205 bool "ARM errata: Stale prediction on replaced interworking branch"
1206 depends on CPU_V7
1207 help
1208 This option enables the workaround for the 430973 Cortex-A8
1209 (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
1210 interworking branch is replaced with another code sequence at the
1211 same virtual address, whether due to self-modifying code or virtual
1212 to physical address re-mapping, Cortex-A8 does not recover from the
1213 stale interworking branch prediction. This results in Cortex-A8
1214 executing the new code sequence in the incorrect ARM or Thumb state.
1215 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
1216 and also flushes the branch target cache at every context switch.
1217 Note that setting specific bits in the ACTLR register may not be
1218 available in non-secure mode.
1219
855c551f
CM
1220config ARM_ERRATA_458693
1221 bool "ARM errata: Processor deadlock when a false hazard is created"
1222 depends on CPU_V7
1223 help
1224 This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1225 erratum. For very specific sequences of memory operations, it is
1226 possible for a hazard condition intended for a cache line to instead
1227 be incorrectly associated with a different cache line. This false
1228 hazard might then cause a processor deadlock. The workaround enables
1229 the L1 caching of the NEON accesses and disables the PLD instruction
1230 in the ACTLR register. Note that setting specific bits in the ACTLR
1231 register may not be available in non-secure mode.
1232
0516e464
CM
1233config ARM_ERRATA_460075
1234 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
1235 depends on CPU_V7
1236 help
1237 This option enables the workaround for the 460075 Cortex-A8 (r2p0)
1238 erratum. Any asynchronous access to the L2 cache may encounter a
1239 situation in which recent store transactions to the L2 cache are lost
1240 and overwritten with stale memory contents from external memory. The
1241 workaround disables the write-allocate mode for the L2 cache via the
1242 ACTLR register. Note that setting specific bits in the ACTLR register
1243 may not be available in non-secure mode.
1244
9f05027c
WD
1245config ARM_ERRATA_742230
1246 bool "ARM errata: DMB operation may be faulty"
1247 depends on CPU_V7 && SMP
1248 help
1249 This option enables the workaround for the 742230 Cortex-A9
1250 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
1251 between two write operations may not ensure the correct visibility
1252 ordering of the two writes. This workaround sets a specific bit in
1253 the diagnostic register of the Cortex-A9 which causes the DMB
1254 instruction to behave as a DSB, ensuring the correct behaviour of
1255 the two writes.
1256
a672e99b
WD
1257config ARM_ERRATA_742231
1258 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1259 depends on CPU_V7 && SMP
1260 help
1261 This option enables the workaround for the 742231 Cortex-A9
1262 (r2p0..r2p2) erratum. Under certain conditions, specific to the
1263 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1264 accessing some data located in the same cache line, may get corrupted
1265 data due to bad handling of the address hazard when the line gets
1266 replaced from one of the CPUs at the same time as another CPU is
1267 accessing it. This workaround sets specific bits in the diagnostic
1268 register of the Cortex-A9 which reduces the linefill issuing
1269 capabilities of the processor.
1270
9e65582a 1271config PL310_ERRATA_588369
fa0ce403 1272 bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
2839e06c 1273 depends on CACHE_L2X0
9e65582a
SS
1274 help
1275 The PL310 L2 cache controller implements three types of Clean &
1276 Invalidate maintenance operations: by Physical Address
1277 (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
1278 They are architecturally defined to behave as the execution of a
1279 clean operation followed immediately by an invalidate operation,
1280 both performing to the same memory location. This functionality
1281 is not correctly implemented in PL310 as clean lines are not
2839e06c 1282 invalidated as a result of these operations.
cdf357f1
WD
1283
1284config ARM_ERRATA_720789
1285 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
e66dc745 1286 depends on CPU_V7
cdf357f1
WD
1287 help
1288 This option enables the workaround for the 720789 Cortex-A9 (prior to
1289 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1290 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1291 As a consequence of this erratum, some TLB entries which should be
1292 invalidated are not, resulting in an incoherency in the system page
1293 tables. The workaround changes the TLB flushing routines to invalidate
1294 entries regardless of the ASID.
475d92fc 1295
1f0090a1 1296config PL310_ERRATA_727915
fa0ce403 1297 bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
1f0090a1
RK
1298 depends on CACHE_L2X0
1299 help
1300 PL310 implements the Clean & Invalidate by Way L2 cache maintenance
1301 operation (offset 0x7FC). This operation runs in background so that
1302 PL310 can handle normal accesses while it is in progress. Under very
1303 rare circumstances, due to this erratum, write data can be lost when
1304 PL310 treats a cacheable write transaction during a Clean &
1305 Invalidate by Way operation.
1306
475d92fc
WD
1307config ARM_ERRATA_743622
1308 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1309 depends on CPU_V7
1310 help
1311 This option enables the workaround for the 743622 Cortex-A9
efbc74ac 1312 (r2p*) erratum. Under very rare conditions, a faulty
475d92fc
WD
1313 optimisation in the Cortex-A9 Store Buffer may lead to data
1314 corruption. This workaround sets a specific bit in the diagnostic
1315 register of the Cortex-A9 which disables the Store Buffer
1316 optimisation, preventing the defect from occurring. This has no
1317 visible impact on the overall performance or power consumption of the
1318 processor.
1319
9a27c27c
WD
1320config ARM_ERRATA_751472
1321 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
ba90c516 1322 depends on CPU_V7
9a27c27c
WD
1323 help
1324 This option enables the workaround for the 751472 Cortex-A9 (prior
1325 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
1326 completion of a following broadcasted operation if the second
1327 operation is received by a CPU before the ICIALLUIS has completed,
1328 potentially leading to corrupted entries in the cache or TLB.
1329
fa0ce403
WD
1330config PL310_ERRATA_753970
1331 bool "PL310 errata: cache sync operation may be faulty"
885028e4
SK
1332 depends on CACHE_PL310
1333 help
1334 This option enables the workaround for the 753970 PL310 (r3p0) erratum.
1335
1336 Under some condition the effect of cache sync operation on
1337 the store buffer still remains when the operation completes.
1338 This means that the store buffer is always asked to drain and
1339 this prevents it from merging any further writes. The workaround
1340 is to replace the normal offset of cache sync operation (0x730)
1341 by another offset targeting an unmapped PL310 register 0x740.
1342 This has the same effect as the cache sync operation: store buffer
1343 drain and waiting for all buffers empty.
1344
fcbdc5fe
WD
1345config ARM_ERRATA_754322
1346 bool "ARM errata: possible faulty MMU translations following an ASID switch"
1347 depends on CPU_V7
1348 help
1349 This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1350 r3p*) erratum. A speculative memory access may cause a page table walk
1351 which starts prior to an ASID switch but completes afterwards. This
1352 can populate the micro-TLB with a stale entry which may be hit with
1353 the new ASID. This workaround places two dsb instructions in the mm
1354 switching code so that no page table walks can cross the ASID switch.
1355
5dab26af
WD
1356config ARM_ERRATA_754327
1357 bool "ARM errata: no automatic Store Buffer drain"
1358 depends on CPU_V7 && SMP
1359 help
1360 This option enables the workaround for the 754327 Cortex-A9 (prior to
1361 r2p0) erratum. The Store Buffer does not have any automatic draining
1362 mechanism and therefore a livelock may occur if an external agent
1363 continuously polls a memory location waiting to observe an update.
1364 This workaround defines cpu_relax() as smp_mb(), preventing correctly
1365 written polling loops from denying visibility of updates to memory.
1366
145e10e1
CM
1367config ARM_ERRATA_364296
1368 bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
1369 depends on CPU_V6 && !SMP
1370 help
1371 This options enables the workaround for the 364296 ARM1136
1372 r0p2 erratum (possible cache data corruption with
1373 hit-under-miss enabled). It sets the undocumented bit 31 in
1374 the auxiliary control register and the FI bit in the control
1375 register, thus disabling hit-under-miss without putting the
1376 processor into full low interrupt latency mode. ARM11MPCore
1377 is not affected.
1378
f630c1bd
WD
1379config ARM_ERRATA_764369
1380 bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1381 depends on CPU_V7 && SMP
1382 help
1383 This option enables the workaround for erratum 764369
1384 affecting Cortex-A9 MPCore with two or more processors (all
1385 current revisions). Under certain timing circumstances, a data
1386 cache line maintenance operation by MVA targeting an Inner
1387 Shareable memory region may fail to proceed up to either the
1388 Point of Coherency or to the Point of Unification of the
1389 system. This workaround adds a DSB instruction before the
1390 relevant cache maintenance functions and sets a specific bit
1391 in the diagnostic control register of the SCU.
1392
11ed0ba1
WD
1393config PL310_ERRATA_769419
1394 bool "PL310 errata: no automatic Store Buffer drain"
1395 depends on CACHE_L2X0
1396 help
1397 On revisions of the PL310 prior to r3p2, the Store Buffer does
1398 not automatically drain. This can cause normal, non-cacheable
1399 writes to be retained when the memory system is idle, leading
1400 to suboptimal I/O performance for drivers using coherent DMA.
1401 This option adds a write barrier to the cpu_idle loop so that,
1402 on systems with an outer cache, the store buffer is drained
1403 explicitly.
1404
1da177e4
LT
1405endmenu
1406
1407source "arch/arm/common/Kconfig"
1408
1da177e4
LT
1409menu "Bus support"
1410
1411config ARM_AMBA
1412 bool
1413
1414config ISA
1415 bool
1da177e4
LT
1416 help
1417 Find out whether you have ISA slots on your motherboard. ISA is the
1418 name of a bus system, i.e. the way the CPU talks to the other stuff
1419 inside your box. Other bus systems are PCI, EISA, MicroChannel
1420 (MCA) or VESA. ISA is an older system, now being displaced by PCI;
1421 newer boards don't support it. If you have ISA, say Y, otherwise N.
1422
065909b9 1423# Select ISA DMA controller support
1da177e4
LT
1424config ISA_DMA
1425 bool
065909b9 1426 select ISA_DMA_API
1da177e4 1427
065909b9 1428# Select ISA DMA interface
5cae841b
AV
1429config ISA_DMA_API
1430 bool
5cae841b 1431
1da177e4 1432config PCI
0b05da72 1433 bool "PCI support" if MIGHT_HAVE_PCI
1da177e4
LT
1434 help
1435 Find out whether you have a PCI motherboard. PCI is the name of a
1436 bus system, i.e. the way the CPU talks to the other stuff inside
1437 your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
1438 VESA. If you have PCI, say Y, otherwise N.
1439
52882173
AV
1440config PCI_DOMAINS
1441 bool
1442 depends on PCI
1443
b080ac8a
MRJ
1444config PCI_NANOENGINE
1445 bool "BSE nanoEngine PCI support"
1446 depends on SA1100_NANOENGINE
1447 help
1448 Enable PCI on the BSE nanoEngine board.
1449
36e23590
MW
1450config PCI_SYSCALL
1451 def_bool PCI
1452
1da177e4
LT
1453# Select the host bridge type
1454config PCI_HOST_VIA82C505
1455 bool
1456 depends on PCI && ARCH_SHARK
1457 default y
1458
a0113a99
MR
1459config PCI_HOST_ITE8152
1460 bool
1461 depends on PCI && MACH_ARMCORE
1462 default y
1463 select DMABOUNCE
1464
1da177e4
LT
1465source "drivers/pci/Kconfig"
1466
1467source "drivers/pcmcia/Kconfig"
1468
1469endmenu
1470
1471menu "Kernel Features"
1472
3b55658a
DM
1473config HAVE_SMP
1474 bool
1475 help
1476 This option should be selected by machines which have an SMP-
1477 capable CPU.
1478
1479 The only effect of this option is to make the SMP-related
1480 options available to the user for configuration.
1481
1da177e4 1482config SMP
bb2d8130 1483 bool "Symmetric Multi-Processing"
fbb4ddac 1484 depends on CPU_V6K || CPU_V7
bc28248e 1485 depends on GENERIC_CLOCKEVENTS
3b55658a 1486 depends on HAVE_SMP
9934ebb8 1487 depends on MMU
f6dd9fa5 1488 select USE_GENERIC_SMP_HELPERS
89c3dedf 1489 select HAVE_ARM_SCU if !ARCH_MSM_SCORPIONMP
1da177e4
LT
1490 help
1491 This enables support for systems with more than one CPU. If you have
1492 a system with only one CPU, like most personal computers, say N. If
1493 you have a system with more than one CPU, say Y.
1494
1495 If you say N here, the kernel will run on single and multiprocessor
1496 machines, but will use only one CPU of a multiprocessor machine. If
1497 you say Y here, the kernel will run on many, but not all, single
1498 processor machines. On a single processor machine, the kernel will
1499 run faster if you say N here.
1500
395cf969 1501 See also <file:Documentation/x86/i386/IO-APIC.txt>,
1da177e4 1502 <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
50a23e6e 1503 <http://tldp.org/HOWTO/SMP-HOWTO.html>.
1da177e4
LT
1504
1505 If you don't know what to do here, say N.
1506
f00ec48f
RK
1507config SMP_ON_UP
1508 bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
1509 depends on EXPERIMENTAL
4d2692a7 1510 depends on SMP && !XIP_KERNEL
f00ec48f
RK
1511 default y
1512 help
1513 SMP kernels contain instructions which fail on non-SMP processors.
1514 Enabling this option allows the kernel to modify itself to make
1515 these instructions safe. Disabling it allows about 1K of space
1516 savings.
1517
1518 If you don't know what to do here, say Y.
1519
c9018aab
VG
1520config ARM_CPU_TOPOLOGY
1521 bool "Support cpu topology definition"
1522 depends on SMP && CPU_V7
1523 default y
1524 help
1525 Support ARM cpu topology definition. The MPIDR register defines
1526 affinity between processors which is then used to describe the cpu
1527 topology of an ARM System.
1528
1529config SCHED_MC
1530 bool "Multi-core scheduler support"
1531 depends on ARM_CPU_TOPOLOGY
1532 help
1533 Multi-core scheduler support improves the CPU scheduler's decision
1534 making when dealing with multi-core CPU chips at a cost of slightly
1535 increased overhead in some places. If unsure say N here.
1536
1537config SCHED_SMT
1538 bool "SMT scheduler support"
1539 depends on ARM_CPU_TOPOLOGY
1540 help
1541 Improves the CPU scheduler's decision making when dealing with
1542 MultiThreading at a cost of slightly increased overhead in some
1543 places. If unsure say N here.
1544
a8cbcd92
RK
1545config HAVE_ARM_SCU
1546 bool
a8cbcd92
RK
1547 help
1548 This option enables support for the ARM system coherency unit
1549
022c03a2
MZ
1550config ARM_ARCH_TIMER
1551 bool "Architected timer support"
1552 depends on CPU_V7
1553 help
1554 This option enables support for the ARM architected timer
1555
f32f4ce2
RK
1556config HAVE_ARM_TWD
1557 bool
1558 depends on SMP
1559 help
1560 This options enables support for the ARM timer and watchdog unit
1561
8d5796d2
LB
1562choice
1563 prompt "Memory split"
1564 default VMSPLIT_3G
1565 help
1566 Select the desired split between kernel and user memory.
1567
1568 If you are not absolutely sure what you are doing, leave this
1569 option alone!
1570
1571 config VMSPLIT_3G
1572 bool "3G/1G user/kernel split"
1573 config VMSPLIT_2G
1574 bool "2G/2G user/kernel split"
1575 config VMSPLIT_1G
1576 bool "1G/3G user/kernel split"
1577endchoice
1578
1579config PAGE_OFFSET
1580 hex
1581 default 0x40000000 if VMSPLIT_1G
1582 default 0x80000000 if VMSPLIT_2G
1583 default 0xC0000000
1584
1da177e4
LT
1585config NR_CPUS
1586 int "Maximum number of CPUs (2-32)"
1587 range 2 32
1588 depends on SMP
1589 default "4"
1590
a054a811
RK
1591config HOTPLUG_CPU
1592 bool "Support for hot-pluggable CPUs (EXPERIMENTAL)"
1593 depends on SMP && HOTPLUG && EXPERIMENTAL
1594 help
1595 Say Y here to experiment with turning CPUs off and on. CPUs
1596 can be controlled through /sys/devices/system/cpu.
1597
37ee16ae
RK
1598config LOCAL_TIMERS
1599 bool "Use local timer interrupts"
971acb9b 1600 depends on SMP
37ee16ae 1601 default y
30d8bead 1602 select HAVE_ARM_TWD if (!ARCH_MSM_SCORPIONMP && !EXYNOS4_MCT)
37ee16ae
RK
1603 help
1604 Enable support for local timers on SMP platforms, rather then the
1605 legacy IPI broadcast method. Local timers allows the system
1606 accounting to be spread across the timer interval, preventing a
1607 "thundering herd" at every timer tick.
1608
44986ab0
PDSN
1609config ARCH_NR_GPIO
1610 int
3dea19e8 1611 default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
70227a45 1612 default 355 if ARCH_U8500
9a01ec30 1613 default 264 if MACH_H4700
39f47d9f 1614 default 512 if SOC_OMAP5
e9a91de7 1615 default 288 if ARCH_VT8500
44986ab0
PDSN
1616 default 0
1617 help
1618 Maximum number of GPIOs in the system.
1619
1620 If unsure, leave the default value.
1621
d45a398f 1622source kernel/Kconfig.preempt
1da177e4 1623
f8065813
RK
1624config HZ
1625 int
b130d5c2 1626 default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \
a73ddc61 1627 ARCH_S5PV210 || ARCH_EXYNOS4
bfe65704 1628 default OMAP_32K_TIMER_HZ if ARCH_OMAP && OMAP_32K_TIMER
5248c657 1629 default AT91_TIMER_HZ if ARCH_AT91
5da3e714 1630 default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
f8065813
RK
1631 default 100
1632
16c79651 1633config THUMB2_KERNEL
4a50bfe3 1634 bool "Compile the kernel in Thumb-2 mode (EXPERIMENTAL)"
e399b1a4 1635 depends on CPU_V7 && !CPU_V6 && !CPU_V6K && EXPERIMENTAL
16c79651
CM
1636 select AEABI
1637 select ARM_ASM_UNIFIED
89bace65 1638 select ARM_UNWIND
16c79651
CM
1639 help
1640 By enabling this option, the kernel will be compiled in
1641 Thumb-2 mode. A compiler/assembler that understand the unified
1642 ARM-Thumb syntax is needed.
1643
1644 If unsure, say N.
1645
6f685c5c
DM
1646config THUMB2_AVOID_R_ARM_THM_JUMP11
1647 bool "Work around buggy Thumb-2 short branch relocations in gas"
1648 depends on THUMB2_KERNEL && MODULES
1649 default y
1650 help
1651 Various binutils versions can resolve Thumb-2 branches to
1652 locally-defined, preemptible global symbols as short-range "b.n"
1653 branch instructions.
1654
1655 This is a problem, because there's no guarantee the final
1656 destination of the symbol, or any candidate locations for a
1657 trampoline, are within range of the branch. For this reason, the
1658 kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
1659 relocation in modules at all, and it makes little sense to add
1660 support.
1661
1662 The symptom is that the kernel fails with an "unsupported
1663 relocation" error when loading some modules.
1664
1665 Until fixed tools are available, passing
1666 -fno-optimize-sibling-calls to gcc should prevent gcc generating
1667 code which hits this problem, at the cost of a bit of extra runtime
1668 stack usage in some cases.
1669
1670 The problem is described in more detail at:
1671 https://bugs.launchpad.net/binutils-linaro/+bug/725126
1672
1673 Only Thumb-2 kernels are affected.
1674
1675 Unless you are sure your tools don't have this problem, say Y.
1676
0becb088
CM
1677config ARM_ASM_UNIFIED
1678 bool
1679
704bdda0
NP
1680config AEABI
1681 bool "Use the ARM EABI to compile the kernel"
1682 help
1683 This option allows for the kernel to be compiled using the latest
1684 ARM ABI (aka EABI). This is only useful if you are using a user
1685 space environment that is also compiled with EABI.
1686
1687 Since there are major incompatibilities between the legacy ABI and
1688 EABI, especially with regard to structure member alignment, this
1689 option also changes the kernel syscall calling convention to
1690 disambiguate both ABIs and allow for backward compatibility support
1691 (selected with CONFIG_OABI_COMPAT).
1692
1693 To use this you need GCC version 4.0.0 or later.
1694
6c90c872 1695config OABI_COMPAT
a73a3ff1 1696 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
9bc433a1 1697 depends on AEABI && EXPERIMENTAL && !THUMB2_KERNEL
6c90c872
NP
1698 default y
1699 help
1700 This option preserves the old syscall interface along with the
1701 new (ARM EABI) one. It also provides a compatibility layer to
1702 intercept syscalls that have structure arguments which layout
1703 in memory differs between the legacy ABI and the new ARM EABI
1704 (only for non "thumb" binaries). This option adds a tiny
1705 overhead to all syscalls and produces a slightly larger kernel.
1706 If you know you'll be using only pure EABI user space then you
1707 can say N here. If this option is not selected and you attempt
1708 to execute a legacy ABI binary then the result will be
1709 UNPREDICTABLE (in fact it can be predicted that it won't work
1710 at all). If in doubt say Y.
1711
eb33575c 1712config ARCH_HAS_HOLES_MEMORYMODEL
e80d6a24 1713 bool
e80d6a24 1714
05944d74
RK
1715config ARCH_SPARSEMEM_ENABLE
1716 bool
1717
07a2f737
RK
1718config ARCH_SPARSEMEM_DEFAULT
1719 def_bool ARCH_SPARSEMEM_ENABLE
1720
05944d74 1721config ARCH_SELECT_MEMORY_MODEL
be370302 1722 def_bool ARCH_SPARSEMEM_ENABLE
c80d79d7 1723
7b7bf499
WD
1724config HAVE_ARCH_PFN_VALID
1725 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
1726
053a96ca 1727config HIGHMEM
e8db89a2
RK
1728 bool "High Memory Support"
1729 depends on MMU
053a96ca
NP
1730 help
1731 The address space of ARM processors is only 4 Gigabytes large
1732 and it has to accommodate user address space, kernel address
1733 space as well as some memory mapped IO. That means that, if you
1734 have a large amount of physical memory and/or IO, not all of the
1735 memory can be "permanently mapped" by the kernel. The physical
1736 memory that is not permanently mapped is called "high memory".
1737
1738 Depending on the selected kernel/user memory split, minimum
1739 vmalloc space and actual amount of RAM, you may not need this
1740 option which should result in a slightly faster kernel.
1741
1742 If unsure, say n.
1743
65cec8e3
RK
1744config HIGHPTE
1745 bool "Allocate 2nd-level pagetables from highmem"
1746 depends on HIGHMEM
65cec8e3 1747
1b8873a0
JI
1748config HW_PERF_EVENTS
1749 bool "Enable hardware performance counter support for perf events"
f0d1bc47 1750 depends on PERF_EVENTS
1b8873a0
JI
1751 default y
1752 help
1753 Enable hardware performance counter support for perf events. If
1754 disabled, perf events will use software events only.
1755
3f22ab27
DH
1756source "mm/Kconfig"
1757
c1b2d970
MD
1758config FORCE_MAX_ZONEORDER
1759 int "Maximum zone order" if ARCH_SHMOBILE
1760 range 11 64 if ARCH_SHMOBILE
1761 default "9" if SA1111
1762 default "11"
1763 help
1764 The kernel memory allocator divides physically contiguous memory
1765 blocks into "zones", where each zone is a power of two number of
1766 pages. This option selects the largest power of two that the kernel
1767 keeps in the memory allocator. If you need to allocate very large
1768 blocks of physically contiguous memory, then you may need to
1769 increase this value.
1770
1771 This config option is actually maximum order plus one. For example,
1772 a value of 11 means that the largest free memory block is 2^10 pages.
1773
1da177e4
LT
1774config ALIGNMENT_TRAP
1775 bool
f12d0d7c 1776 depends on CPU_CP15_MMU
1da177e4 1777 default y if !ARCH_EBSA110
e119bfff 1778 select HAVE_PROC_CPU if PROC_FS
1da177e4 1779 help
84eb8d06 1780 ARM processors cannot fetch/store information which is not
1da177e4
LT
1781 naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1782 address divisible by 4. On 32-bit ARM processors, these non-aligned
1783 fetch/store instructions will be emulated in software if you say
1784 here, which has a severe performance impact. This is necessary for
1785 correct operation of some network protocols. With an IP-only
1786 configuration it is safe to say N, otherwise say Y.
1787
39ec58f3
LB
1788config UACCESS_WITH_MEMCPY
1789 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user() (EXPERIMENTAL)"
1790 depends on MMU && EXPERIMENTAL
1791 default y if CPU_FEROCEON
1792 help
1793 Implement faster copy_to_user and clear_user methods for CPU
1794 cores where a 8-word STM instruction give significantly higher
1795 memory write throughput than a sequence of individual 32bit stores.
1796
1797 A possible side effect is a slight increase in scheduling latency
1798 between threads sharing the same address space if they invoke
1799 such copy operations with large buffers.
1800
1801 However, if the CPU data cache is using a write-allocate mode,
1802 this option is unlikely to provide any performance gain.
1803
70c70d97
NP
1804config SECCOMP
1805 bool
1806 prompt "Enable seccomp to safely compute untrusted bytecode"
1807 ---help---
1808 This kernel feature is useful for number crunching applications
1809 that may need to compute untrusted bytecode during their
1810 execution. By using pipes or other transports made available to
1811 the process as file descriptors supporting the read/write
1812 syscalls, it's possible to isolate those applications in
1813 their own address space using seccomp. Once seccomp is
1814 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1815 and the task is only allowed to execute a few safe syscalls
1816 defined by each seccomp mode.
1817
c743f380
NP
1818config CC_STACKPROTECTOR
1819 bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
4a50bfe3 1820 depends on EXPERIMENTAL
c743f380
NP
1821 help
1822 This option turns on the -fstack-protector GCC feature. This
1823 feature puts, at the beginning of functions, a canary value on
1824 the stack just before the return address, and validates
1825 the value just before actually returning. Stack based buffer
1826 overflows (that need to overwrite this return address) now also
1827 overwrite the canary, which gets detected and the attack is then
1828 neutralized via a kernel panic.
1829 This feature requires gcc version 4.2 or above.
1830
73a65b3f
UKK
1831config DEPRECATED_PARAM_STRUCT
1832 bool "Provide old way to pass kernel parameters"
1833 help
1834 This was deprecated in 2001 and announced to live on for 5 years.
1835 Some old boot loaders still use this way.
1836
eff8d644
SS
1837config XEN_DOM0
1838 def_bool y
1839 depends on XEN
1840
1841config XEN
1842 bool "Xen guest support on ARM (EXPERIMENTAL)"
1843 depends on EXPERIMENTAL && ARM && OF
1844 help
1845 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1846
1da177e4
LT
1847endmenu
1848
1849menu "Boot options"
1850
9eb8f674
GL
1851config USE_OF
1852 bool "Flattened Device Tree support"
1853 select OF
1854 select OF_EARLY_FLATTREE
08a543ad 1855 select IRQ_DOMAIN
9eb8f674
GL
1856 help
1857 Include support for flattened device tree machine descriptions.
1858
1da177e4
LT
1859# Compressed boot loader in ROM. Yes, we really want to ask about
1860# TEXT and BSS so we preserve their values in the config files.
1861config ZBOOT_ROM_TEXT
1862 hex "Compressed ROM boot loader base address"
1863 default "0"
1864 help
1865 The physical address at which the ROM-able zImage is to be
1866 placed in the target. Platforms which normally make use of
1867 ROM-able zImage formats normally set this to a suitable
1868 value in their defconfig file.
1869
1870 If ZBOOT_ROM is not enabled, this has no effect.
1871
1872config ZBOOT_ROM_BSS
1873 hex "Compressed ROM boot loader BSS address"
1874 default "0"
1875 help
f8c440b2
DF
1876 The base address of an area of read/write memory in the target
1877 for the ROM-able zImage which must be available while the
1878 decompressor is running. It must be large enough to hold the
1879 entire decompressed kernel plus an additional 128 KiB.
1880 Platforms which normally make use of ROM-able zImage formats
1881 normally set this to a suitable value in their defconfig file.
1da177e4
LT
1882
1883 If ZBOOT_ROM is not enabled, this has no effect.
1884
1885config ZBOOT_ROM
1886 bool "Compressed boot loader in ROM/flash"
1887 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
1888 help
1889 Say Y here if you intend to execute your compressed kernel image
1890 (zImage) directly from ROM or flash. If unsure, say N.
1891
090ab3ff
SH
1892choice
1893 prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
1894 depends on ZBOOT_ROM && ARCH_SH7372 && EXPERIMENTAL
1895 default ZBOOT_ROM_NONE
1896 help
1897 Include experimental SD/MMC loading code in the ROM-able zImage.
59bf8964 1898 With this enabled it is possible to write the ROM-able zImage
090ab3ff
SH
1899 kernel image to an MMC or SD card and boot the kernel straight
1900 from the reset vector. At reset the processor Mask ROM will load
59bf8964 1901 the first part of the ROM-able zImage which in turn loads the
090ab3ff
SH
1902 rest the kernel image to RAM.
1903
1904config ZBOOT_ROM_NONE
1905 bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
1906 help
1907 Do not load image from SD or MMC
1908
f45b1149
SH
1909config ZBOOT_ROM_MMCIF
1910 bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
f45b1149 1911 help
090ab3ff
SH
1912 Load image from MMCIF hardware block.
1913
1914config ZBOOT_ROM_SH_MOBILE_SDHI
1915 bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
1916 help
1917 Load image from SDHI hardware block
1918
1919endchoice
f45b1149 1920
e2a6a3aa
JB
1921config ARM_APPENDED_DTB
1922 bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
1923 depends on OF && !ZBOOT_ROM && EXPERIMENTAL
1924 help
1925 With this option, the boot code will look for a device tree binary
1926 (DTB) appended to zImage
1927 (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1928
1929 This is meant as a backward compatibility convenience for those
1930 systems with a bootloader that can't be upgraded to accommodate
1931 the documented boot protocol using a device tree.
1932
1933 Beware that there is very little in terms of protection against
1934 this option being confused by leftover garbage in memory that might
1935 look like a DTB header after a reboot if no actual DTB is appended
1936 to zImage. Do not leave this option active in a production kernel
1937 if you don't intend to always append a DTB. Proper passing of the
1938 location into r2 of a bootloader provided DTB is always preferable
1939 to this option.
1940
b90b9a38
NP
1941config ARM_ATAG_DTB_COMPAT
1942 bool "Supplement the appended DTB with traditional ATAG information"
1943 depends on ARM_APPENDED_DTB
1944 help
1945 Some old bootloaders can't be updated to a DTB capable one, yet
1946 they provide ATAGs with memory configuration, the ramdisk address,
1947 the kernel cmdline string, etc. Such information is dynamically
1948 provided by the bootloader and can't always be stored in a static
1949 DTB. To allow a device tree enabled kernel to be used with such
1950 bootloaders, this option allows zImage to extract the information
1951 from the ATAG list and store it at run time into the appended DTB.
1952
d0f34a11
GR
1953choice
1954 prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
1955 default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1956
1957config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1958 bool "Use bootloader kernel arguments if available"
1959 help
1960 Uses the command-line options passed by the boot loader instead of
1961 the device tree bootargs property. If the boot loader doesn't provide
1962 any, the device tree bootargs property will be used.
1963
1964config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
1965 bool "Extend with bootloader kernel arguments"
1966 help
1967 The command-line arguments provided by the boot loader will be
1968 appended to the the device tree bootargs property.
1969
1970endchoice
1971
1da177e4
LT
1972config CMDLINE
1973 string "Default kernel command string"
1974 default ""
1975 help
1976 On some architectures (EBSA110 and CATS), there is currently no way
1977 for the boot loader to pass arguments to the kernel. For these
1978 architectures, you should supply some command-line options at build
1979 time by entering them here. As a minimum, you should specify the
1980 memory size and the root device (e.g., mem=64M root=/dev/nfs).
1981
4394c124
VB
1982choice
1983 prompt "Kernel command line type" if CMDLINE != ""
1984 default CMDLINE_FROM_BOOTLOADER
1985
1986config CMDLINE_FROM_BOOTLOADER
1987 bool "Use bootloader kernel arguments if available"
1988 help
1989 Uses the command-line options passed by the boot loader. If
1990 the boot loader doesn't provide any, the default kernel command
1991 string provided in CMDLINE will be used.
1992
1993config CMDLINE_EXTEND
1994 bool "Extend bootloader kernel arguments"
1995 help
1996 The command-line arguments provided by the boot loader will be
1997 appended to the default kernel command string.
1998
92d2040d
AH
1999config CMDLINE_FORCE
2000 bool "Always use the default kernel command string"
92d2040d
AH
2001 help
2002 Always use the default kernel command string, even if the boot
2003 loader passes other arguments to the kernel.
2004 This is useful if you cannot or don't want to change the
2005 command-line options your boot loader passes to the kernel.
4394c124 2006endchoice
92d2040d 2007
1da177e4
LT
2008config XIP_KERNEL
2009 bool "Kernel Execute-In-Place from ROM"
387798b3 2010 depends on !ZBOOT_ROM && !ARM_LPAE && !ARCH_MULTIPLATFORM
1da177e4
LT
2011 help
2012 Execute-In-Place allows the kernel to run from non-volatile storage
2013 directly addressable by the CPU, such as NOR flash. This saves RAM
2014 space since the text section of the kernel is not loaded from flash
2015 to RAM. Read-write sections, such as the data section and stack,
2016 are still copied to RAM. The XIP kernel is not compressed since
2017 it has to run directly from flash, so it will take more space to
2018 store it. The flash address used to link the kernel object files,
2019 and for storing it, is configuration dependent. Therefore, if you
2020 say Y here, you must know the proper physical address where to
2021 store the kernel image depending on your own flash memory usage.
2022
2023 Also note that the make target becomes "make xipImage" rather than
2024 "make zImage" or "make Image". The final kernel binary to put in
2025 ROM memory will be arch/arm/boot/xipImage.
2026
2027 If unsure, say N.
2028
2029config XIP_PHYS_ADDR
2030 hex "XIP Kernel Physical Location"
2031 depends on XIP_KERNEL
2032 default "0x00080000"
2033 help
2034 This is the physical address in your flash memory the kernel will
2035 be linked for and stored to. This address is dependent on your
2036 own flash usage.
2037
c587e4a6
RP
2038config KEXEC
2039 bool "Kexec system call (EXPERIMENTAL)"
02b73e2e 2040 depends on EXPERIMENTAL && (!SMP || HOTPLUG_CPU)
c587e4a6
RP
2041 help
2042 kexec is a system call that implements the ability to shutdown your
2043 current kernel, and to start another kernel. It is like a reboot
01dd2fbf 2044 but it is independent of the system firmware. And like a reboot
c587e4a6
RP
2045 you can start any kernel with it, not just Linux.
2046
2047 It is an ongoing process to be certain the hardware in a machine
2048 is properly shutdown, so do not be surprised if this code does not
2049 initially work for you. It may help to enable device hotplugging
2050 support.
2051
4cd9d6f7
RP
2052config ATAGS_PROC
2053 bool "Export atags in procfs"
b98d7291
UL
2054 depends on KEXEC
2055 default y
4cd9d6f7
RP
2056 help
2057 Should the atags used to boot the kernel be exported in an "atags"
2058 file in procfs. Useful with kexec.
2059
cb5d39b3
MW
2060config CRASH_DUMP
2061 bool "Build kdump crash kernel (EXPERIMENTAL)"
2062 depends on EXPERIMENTAL
2063 help
2064 Generate crash dump after being started by kexec. This should
2065 be normally only set in special crash dump kernels which are
2066 loaded in the main kernel with kexec-tools into a specially
2067 reserved region and then later executed after a crash by
2068 kdump/kexec. The crash dump kernel must be compiled to a
2069 memory address not used by the main kernel
2070
2071 For more details see Documentation/kdump/kdump.txt
2072
e69edc79
EM
2073config AUTO_ZRELADDR
2074 bool "Auto calculation of the decompressed kernel image address"
2075 depends on !ZBOOT_ROM && !ARCH_U300
2076 help
2077 ZRELADDR is the physical address where the decompressed kernel
2078 image will be placed. If AUTO_ZRELADDR is selected, the address
2079 will be determined at run-time by masking the current IP with
2080 0xf8000000. This assumes the zImage being placed in the first 128MB
2081 from start of memory.
2082
1da177e4
LT
2083endmenu
2084
ac9d7efc 2085menu "CPU Power Management"
1da177e4 2086
89c52ed4 2087if ARCH_HAS_CPUFREQ
1da177e4
LT
2088
2089source "drivers/cpufreq/Kconfig"
2090
64f102b6
YS
2091config CPU_FREQ_IMX
2092 tristate "CPUfreq driver for i.MX CPUs"
2093 depends on ARCH_MXC && CPU_FREQ
f637c4c9 2094 select CPU_FREQ_TABLE
64f102b6
YS
2095 help
2096 This enables the CPUfreq driver for i.MX CPUs.
2097
1da177e4
LT
2098config CPU_FREQ_SA1100
2099 bool
1da177e4
LT
2100
2101config CPU_FREQ_SA1110
2102 bool
1da177e4
LT
2103
2104config CPU_FREQ_INTEGRATOR
2105 tristate "CPUfreq driver for ARM Integrator CPUs"
2106 depends on ARCH_INTEGRATOR && CPU_FREQ
2107 default y
2108 help
2109 This enables the CPUfreq driver for ARM Integrator CPUs.
2110
2111 For details, take a look at <file:Documentation/cpu-freq>.
2112
2113 If in doubt, say Y.
2114
9e2697ff
RK
2115config CPU_FREQ_PXA
2116 bool
2117 depends on CPU_FREQ && ARCH_PXA && PXA25x
2118 default y
ca7d156e 2119 select CPU_FREQ_TABLE
9e2697ff
RK
2120 select CPU_FREQ_DEFAULT_GOV_USERSPACE
2121
9d56c02a
BD
2122config CPU_FREQ_S3C
2123 bool
2124 help
2125 Internal configuration node for common cpufreq on Samsung SoC
2126
2127config CPU_FREQ_S3C24XX
4a50bfe3 2128 bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)"
b130d5c2 2129 depends on ARCH_S3C24XX && CPU_FREQ && EXPERIMENTAL
9d56c02a
BD
2130 select CPU_FREQ_S3C
2131 help
2132 This enables the CPUfreq driver for the Samsung S3C24XX family
2133 of CPUs.
2134
2135 For details, take a look at <file:Documentation/cpu-freq>.
2136
2137 If in doubt, say N.
2138
2139config CPU_FREQ_S3C24XX_PLL
4a50bfe3 2140 bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)"
9d56c02a
BD
2141 depends on CPU_FREQ_S3C24XX && EXPERIMENTAL
2142 help
2143 Compile in support for changing the PLL frequency from the
2144 S3C24XX series CPUfreq driver. The PLL takes time to settle
2145 after a frequency change, so by default it is not enabled.
2146
2147 This also means that the PLL tables for the selected CPU(s) will
2148 be built which may increase the size of the kernel image.
2149
2150config CPU_FREQ_S3C24XX_DEBUG
2151 bool "Debug CPUfreq Samsung driver core"
2152 depends on CPU_FREQ_S3C24XX
2153 help
2154 Enable s3c_freq_dbg for the Samsung S3C CPUfreq core
2155
2156config CPU_FREQ_S3C24XX_IODEBUG
2157 bool "Debug CPUfreq Samsung driver IO timing"
2158 depends on CPU_FREQ_S3C24XX
2159 help
2160 Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core
2161
e6d197a6
BD
2162config CPU_FREQ_S3C24XX_DEBUGFS
2163 bool "Export debugfs for CPUFreq"
2164 depends on CPU_FREQ_S3C24XX && DEBUG_FS
2165 help
2166 Export status information via debugfs.
2167
1da177e4
LT
2168endif
2169
ac9d7efc
RK
2170source "drivers/cpuidle/Kconfig"
2171
2172endmenu
2173
1da177e4
LT
2174menu "Floating point emulation"
2175
2176comment "At least one emulation must be selected"
2177
2178config FPE_NWFPE
2179 bool "NWFPE math emulation"
593c252a 2180 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
1da177e4
LT
2181 ---help---
2182 Say Y to include the NWFPE floating point emulator in the kernel.
2183 This is necessary to run most binaries. Linux does not currently
2184 support floating point hardware so you need to say Y here even if
2185 your machine has an FPA or floating point co-processor podule.
2186
2187 You may say N here if you are going to load the Acorn FPEmulator
2188 early in the bootup.
2189
2190config FPE_NWFPE_XP
2191 bool "Support extended precision"
bedf142b 2192 depends on FPE_NWFPE
1da177e4
LT
2193 help
2194 Say Y to include 80-bit support in the kernel floating-point
2195 emulator. Otherwise, only 32 and 64-bit support is compiled in.
2196 Note that gcc does not generate 80-bit operations by default,
2197 so in most cases this option only enlarges the size of the
2198 floating point emulator without any good reason.
2199
2200 You almost surely want to say N here.
2201
2202config FPE_FASTFPE
2203 bool "FastFPE math emulation (EXPERIMENTAL)"
8993a44c 2204 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 && EXPERIMENTAL
1da177e4
LT
2205 ---help---
2206 Say Y here to include the FAST floating point emulator in the kernel.
2207 This is an experimental much faster emulator which now also has full
2208 precision for the mantissa. It does not support any exceptions.
2209 It is very simple, and approximately 3-6 times faster than NWFPE.
2210
2211 It should be sufficient for most programs. It may be not suitable
2212 for scientific calculations, but you have to check this for yourself.
2213 If you do not feel you need a faster FP emulation you should better
2214 choose NWFPE.
2215
2216config VFP
2217 bool "VFP-format floating point maths"
e399b1a4 2218 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
1da177e4
LT
2219 help
2220 Say Y to include VFP support code in the kernel. This is needed
2221 if your hardware includes a VFP unit.
2222
2223 Please see <file:Documentation/arm/VFP/release-notes.txt> for
2224 release notes and additional status information.
2225
2226 Say N if your target does not have VFP hardware.
2227
25ebee02
CM
2228config VFPv3
2229 bool
2230 depends on VFP
2231 default y if CPU_V7
2232
b5872db4
CM
2233config NEON
2234 bool "Advanced SIMD (NEON) Extension support"
2235 depends on VFPv3 && CPU_V7
2236 help
2237 Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2238 Extension.
2239
1da177e4
LT
2240endmenu
2241
2242menu "Userspace binary formats"
2243
2244source "fs/Kconfig.binfmt"
2245
2246config ARTHUR
2247 tristate "RISC OS personality"
704bdda0 2248 depends on !AEABI
1da177e4
LT
2249 help
2250 Say Y here to include the kernel code necessary if you want to run
2251 Acorn RISC OS/Arthur binaries under Linux. This code is still very
2252 experimental; if this sounds frightening, say N and sleep in peace.
2253 You can also say M here to compile this support as a module (which
2254 will be called arthur).
2255
2256endmenu
2257
2258menu "Power management options"
2259
eceab4ac 2260source "kernel/power/Kconfig"
1da177e4 2261
f4cb5700 2262config ARCH_SUSPEND_POSSIBLE
4b1082ca 2263 depends on !ARCH_S5PC100
6a786182 2264 depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \
3f5d0819 2265 CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
f4cb5700
JB
2266 def_bool y
2267
15e0d9e3
AB
2268config ARM_CPU_SUSPEND
2269 def_bool PM_SLEEP
2270
1da177e4
LT
2271endmenu
2272
d5950b43
SR
2273source "net/Kconfig"
2274
ac25150f 2275source "drivers/Kconfig"
1da177e4
LT
2276
2277source "fs/Kconfig"
2278
1da177e4
LT
2279source "arch/arm/Kconfig.debug"
2280
2281source "security/Kconfig"
2282
2283source "crypto/Kconfig"
2284
2285source "lib/Kconfig"
This page took 1.035673 seconds and 5 git commands to generate.