ARM: ensure delay timer has sufficient accuracy for delays
[deliverable/linux.git] / arch / arm / Kconfig
CommitLineData
1da177e4
LT
1config ARM
2 bool
3 default y
b1b3f49c
RK
4 select ARCH_BINFMT_ELF_RANDOMIZE_PIE
5 select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
3d06770e 6 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
171b3f0d 7 select ARCH_HAVE_CUSTOM_GPIO_H
957e3fac 8 select ARCH_HAS_GCOV_PROFILE_ALL
d7018848 9 select ARCH_MIGHT_HAVE_PC_PARPORT
4badad35 10 select ARCH_SUPPORTS_ATOMIC_RMW
017f161a 11 select ARCH_USE_BUILTIN_BSWAP
0cbad9c9 12 select ARCH_USE_CMPXCHG_LOCKREF
b1b3f49c 13 select ARCH_WANT_IPC_PARSE_VERSION
ee951c63 14 select BUILDTIME_EXTABLE_SORT if MMU
171b3f0d 15 select CLONE_BACKWARDS
b1b3f49c 16 select CPU_PM if (SUSPEND || CPU_IDLE)
dce5c9e3 17 select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS
36d0fd21 18 select GENERIC_ALLOCATOR
4477ca45 19 select GENERIC_ATOMIC64 if (CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI)
b1b3f49c 20 select GENERIC_CLOCKEVENTS_BROADCAST if SMP
171b3f0d 21 select GENERIC_IDLE_POLL_SETUP
b1b3f49c
RK
22 select GENERIC_IRQ_PROBE
23 select GENERIC_IRQ_SHOW
7c07005e 24 select GENERIC_IRQ_SHOW_LEVEL
b1b3f49c 25 select GENERIC_PCI_IOMAP
38ff87f7 26 select GENERIC_SCHED_CLOCK
b1b3f49c
RK
27 select GENERIC_SMP_IDLE_THREAD
28 select GENERIC_STRNCPY_FROM_USER
29 select GENERIC_STRNLEN_USER
a71b092a 30 select HANDLE_DOMAIN_IRQ
b1b3f49c 31 select HARDIRQS_SW_RESEND
7a017721 32 select HAVE_ARCH_AUDITSYSCALL if (AEABI && !OABI_COMPAT)
0b7857db 33 select HAVE_ARCH_BITREVERSE if (CPU_32v7M || CPU_32v7) && !CPU_32v6
09f05d85 34 select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
5cbad0eb 35 select HAVE_ARCH_KGDB
91702175 36 select HAVE_ARCH_SECCOMP_FILTER if (AEABI && !OABI_COMPAT)
0693bf68 37 select HAVE_ARCH_TRACEHOOK
b1b3f49c 38 select HAVE_BPF_JIT
51aaf81f 39 select HAVE_CC_STACKPROTECTOR
171b3f0d 40 select HAVE_CONTEXT_TRACKING
b1b3f49c
RK
41 select HAVE_C_RECORDMCOUNT
42 select HAVE_DEBUG_KMEMLEAK
43 select HAVE_DMA_API_DEBUG
44 select HAVE_DMA_ATTRS
45 select HAVE_DMA_CONTIGUOUS if MMU
80be7a7f 46 select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
dce5c9e3 47 select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU
b1b3f49c 48 select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
0e341af8 49 select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
b1b3f49c 50 select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
1fe53268 51 select HAVE_GENERIC_DMA_COHERENT
b1b3f49c
RK
52 select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
53 select HAVE_IDE if PCI || ISA || PCMCIA
87c46b6c 54 select HAVE_IRQ_TIME_ACCOUNTING
e7db7b42 55 select HAVE_KERNEL_GZIP
f9b493ac 56 select HAVE_KERNEL_LZ4
6e8699f7 57 select HAVE_KERNEL_LZMA
b1b3f49c 58 select HAVE_KERNEL_LZO
a7f464f3 59 select HAVE_KERNEL_XZ
b1b3f49c
RK
60 select HAVE_KPROBES if !XIP_KERNEL
61 select HAVE_KRETPROBES if (HAVE_KPROBES)
62 select HAVE_MEMBLOCK
171b3f0d 63 select HAVE_MOD_ARCH_SPECIFIC if ARM_UNWIND
b1b3f49c 64 select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
0dc016db 65 select HAVE_OPTPROBES if !THUMB2_KERNEL
7ada189f 66 select HAVE_PERF_EVENTS
49863894
WD
67 select HAVE_PERF_REGS
68 select HAVE_PERF_USER_STACK_DUMP
a0ad5496 69 select HAVE_RCU_TABLE_FREE if (SMP && ARM_LPAE)
e513f8bf 70 select HAVE_REGS_AND_STACK_ACCESS_API
b1b3f49c 71 select HAVE_SYSCALL_TRACEPOINTS
af1839eb 72 select HAVE_UID16
31c1fc81 73 select HAVE_VIRT_CPU_ACCOUNTING_GEN
da0ec6f7 74 select IRQ_FORCED_THREADING
171b3f0d 75 select MODULES_USE_ELF_REL
84f452b1 76 select NO_BOOTMEM
171b3f0d
RK
77 select OLD_SIGACTION
78 select OLD_SIGSUSPEND3
b1b3f49c
RK
79 select PERF_USE_VMALLOC
80 select RTC_LIB
81 select SYS_SUPPORTS_APM_EMULATION
171b3f0d
RK
82 # Above selects are sorted alphabetically; please add new ones
83 # according to that. Thanks.
1da177e4
LT
84 help
85 The ARM series is a line of low-power-consumption RISC chip designs
f6c8965a 86 licensed by ARM Ltd and targeted at embedded applications and
1da177e4 87 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
f6c8965a 88 manufactured, but legacy ARM-based PC hardware remains popular in
1da177e4
LT
89 Europe. There is an ARM Linux project with a web page at
90 <http://www.arm.linux.org.uk/>.
91
74facffe 92config ARM_HAS_SG_CHAIN
308c09f1 93 select ARCH_HAS_SG_CHAIN
74facffe
RK
94 bool
95
4ce63fcd
MS
96config NEED_SG_DMA_LENGTH
97 bool
98
99config ARM_DMA_USE_IOMMU
4ce63fcd 100 bool
b1b3f49c
RK
101 select ARM_HAS_SG_CHAIN
102 select NEED_SG_DMA_LENGTH
4ce63fcd 103
60460abf
SWK
104if ARM_DMA_USE_IOMMU
105
106config ARM_DMA_IOMMU_ALIGNMENT
107 int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
108 range 4 9
109 default 8
110 help
111 DMA mapping framework by default aligns all buffers to the smallest
112 PAGE_SIZE order which is greater than or equal to the requested buffer
113 size. This works well for buffers up to a few hundreds kilobytes, but
114 for larger buffers it just a waste of address space. Drivers which has
115 relatively small addressing window (like 64Mib) might run out of
116 virtual space with just a few allocations.
117
118 With this parameter you can specify the maximum PAGE_SIZE order for
119 DMA IOMMU buffers. Larger buffers will be aligned only to this
120 specified order. The order is expressed as a power of two multiplied
121 by the PAGE_SIZE.
122
123endif
124
0b05da72
HUK
125config MIGHT_HAVE_PCI
126 bool
127
75e7153a
RB
128config SYS_SUPPORTS_APM_EMULATION
129 bool
130
bc581770
LW
131config HAVE_TCM
132 bool
133 select GENERIC_ALLOCATOR
134
e119bfff
RK
135config HAVE_PROC_CPU
136 bool
137
ce816fa8 138config NO_IOPORT_MAP
5ea81769 139 bool
5ea81769 140
1da177e4
LT
141config EISA
142 bool
143 ---help---
144 The Extended Industry Standard Architecture (EISA) bus was
145 developed as an open alternative to the IBM MicroChannel bus.
146
147 The EISA bus provided some of the features of the IBM MicroChannel
148 bus while maintaining backward compatibility with cards made for
149 the older ISA bus. The EISA bus saw limited use between 1988 and
150 1995 when it was made obsolete by the PCI bus.
151
152 Say Y here if you are building a kernel for an EISA-based machine.
153
154 Otherwise, say N.
155
156config SBUS
157 bool
158
f16fb1ec
RK
159config STACKTRACE_SUPPORT
160 bool
161 default y
162
f76e9154
NP
163config HAVE_LATENCYTOP_SUPPORT
164 bool
165 depends on !SMP
166 default y
167
f16fb1ec
RK
168config LOCKDEP_SUPPORT
169 bool
170 default y
171
7ad1bcb2
RK
172config TRACE_IRQFLAGS_SUPPORT
173 bool
174 default y
175
1da177e4
LT
176config RWSEM_XCHGADD_ALGORITHM
177 bool
8a87411b 178 default y
1da177e4 179
f0d1b0b3
DH
180config ARCH_HAS_ILOG2_U32
181 bool
f0d1b0b3
DH
182
183config ARCH_HAS_ILOG2_U64
184 bool
f0d1b0b3 185
4a1b5733
EV
186config ARCH_HAS_BANDGAP
187 bool
188
b89c3b16
AM
189config GENERIC_HWEIGHT
190 bool
191 default y
192
1da177e4
LT
193config GENERIC_CALIBRATE_DELAY
194 bool
195 default y
196
a08b6b79
Z
197config ARCH_MAY_HAVE_PC_FDC
198 bool
199
5ac6da66
CL
200config ZONE_DMA
201 bool
5ac6da66 202
ccd7ab7f
FT
203config NEED_DMA_MAP_STATE
204 def_bool y
205
c7edc9e3
DL
206config ARCH_SUPPORTS_UPROBES
207 def_bool y
208
58af4a24
RH
209config ARCH_HAS_DMA_SET_COHERENT_MASK
210 bool
211
1da177e4
LT
212config GENERIC_ISA_DMA
213 bool
214
1da177e4
LT
215config FIQ
216 bool
217
13a5045d
RH
218config NEED_RET_TO_USER
219 bool
220
034d2f5a
AV
221config ARCH_MTD_XIP
222 bool
223
c760fc19
HC
224config VECTORS_BASE
225 hex
6afd6fae 226 default 0xffff0000 if MMU || CPU_HIGH_VECTOR
c760fc19
HC
227 default DRAM_BASE if REMAP_VECTORS_TO_RAM
228 default 0x00000000
229 help
19accfd3
RK
230 The base address of exception vectors. This must be two pages
231 in size.
c760fc19 232
dc21af99 233config ARM_PATCH_PHYS_VIRT
c1becedc
RK
234 bool "Patch physical to virtual translations at runtime" if EMBEDDED
235 default y
b511d75d 236 depends on !XIP_KERNEL && MMU
dc21af99
RK
237 depends on !ARCH_REALVIEW || !SPARSEMEM
238 help
111e9a5c
RK
239 Patch phys-to-virt and virt-to-phys translation functions at
240 boot and module load time according to the position of the
241 kernel in system memory.
dc21af99 242
111e9a5c 243 This can only be used with non-XIP MMU kernels where the base
daece596 244 of physical memory is at a 16MB boundary.
dc21af99 245
c1becedc
RK
246 Only disable this option if you know that you do not require
247 this feature (eg, building a kernel for a single machine) and
248 you need to shrink the kernel to the minimal size.
dc21af99 249
c334bc15
RH
250config NEED_MACH_IO_H
251 bool
252 help
253 Select this when mach/io.h is required to provide special
254 definitions for this platform. The need for mach/io.h should
255 be avoided when possible.
256
0cdc8b92 257config NEED_MACH_MEMORY_H
1b9f95f8
NP
258 bool
259 help
0cdc8b92
NP
260 Select this when mach/memory.h is required to provide special
261 definitions for this platform. The need for mach/memory.h should
262 be avoided when possible.
dc21af99 263
1b9f95f8 264config PHYS_OFFSET
974c0724 265 hex "Physical address of main memory" if MMU
c6f54a9b 266 depends on !ARM_PATCH_PHYS_VIRT
974c0724 267 default DRAM_BASE if !MMU
c6f54a9b
UKK
268 default 0x00000000 if ARCH_EBSA110 || \
269 EP93XX_SDCE3_SYNC_PHYS_OFFSET || \
270 ARCH_FOOTBRIDGE || \
271 ARCH_INTEGRATOR || \
272 ARCH_IOP13XX || \
273 ARCH_KS8695 || \
274 (ARCH_REALVIEW && !REALVIEW_HIGH_PHYS_OFFSET)
275 default 0x10000000 if ARCH_OMAP1 || ARCH_RPC
276 default 0x20000000 if ARCH_S5PV210
277 default 0x70000000 if REALVIEW_HIGH_PHYS_OFFSET
278 default 0xc0000000 if EP93XX_SDCE0_PHYS_OFFSET || ARCH_SA1100
279 default 0xd0000000 if EP93XX_SDCE1_PHYS_OFFSET
280 default 0xe0000000 if EP93XX_SDCE2_PHYS_OFFSET
281 default 0xf0000000 if EP93XX_SDCE3_ASYNC_PHYS_OFFSET
111e9a5c 282 help
1b9f95f8
NP
283 Please provide the physical address corresponding to the
284 location of main memory in your system.
cada3c08 285
87e040b6
SG
286config GENERIC_BUG
287 def_bool y
288 depends on BUG
289
1da177e4
LT
290source "init/Kconfig"
291
dc52ddc0
MH
292source "kernel/Kconfig.freezer"
293
1da177e4
LT
294menu "System Type"
295
3c427975
HC
296config MMU
297 bool "MMU-based Paged Memory Management Support"
298 default y
299 help
300 Select if you want MMU-based virtualised addressing space
301 support by paged memory management. If unsure, say 'Y'.
302
ccf50e23
RK
303#
304# The "ARM system type" choice list is ordered alphabetically by option
305# text. Please add new entries in the option alphabetic order.
306#
1da177e4
LT
307choice
308 prompt "ARM system type"
1420b22b
AB
309 default ARCH_VERSATILE if !MMU
310 default ARCH_MULTIPLATFORM if MMU
1da177e4 311
387798b3
RH
312config ARCH_MULTIPLATFORM
313 bool "Allow multiple platforms to be selected"
b1b3f49c 314 depends on MMU
ddb902cc 315 select ARCH_WANT_OPTIONAL_GPIOLIB
42dc836d 316 select ARM_HAS_SG_CHAIN
387798b3
RH
317 select ARM_PATCH_PHYS_VIRT
318 select AUTO_ZRELADDR
6d0add40 319 select CLKSRC_OF
66314223 320 select COMMON_CLK
ddb902cc 321 select GENERIC_CLOCKEVENTS
08d38beb 322 select MIGHT_HAVE_PCI
387798b3 323 select MULTI_IRQ_HANDLER
66314223
DN
324 select SPARSE_IRQ
325 select USE_OF
66314223 326
4af6fee1
DS
327config ARCH_REALVIEW
328 bool "ARM Ltd. RealView family"
b1b3f49c 329 select ARCH_WANT_OPTIONAL_GPIOLIB
4af6fee1 330 select ARM_AMBA
b1b3f49c 331 select ARM_TIMER_SP804
f9a6aa43
LW
332 select COMMON_CLK
333 select COMMON_CLK_VERSATILE
ae30ceac 334 select GENERIC_CLOCKEVENTS
b56ba8aa 335 select GPIO_PL061 if GPIOLIB
b1b3f49c 336 select ICST
0cdc8b92 337 select NEED_MACH_MEMORY_H
b1b3f49c 338 select PLAT_VERSATILE
81cc3f86 339 select PLAT_VERSATILE_SCHED_CLOCK
4af6fee1
DS
340 help
341 This enables support for ARM Ltd RealView boards.
342
343config ARCH_VERSATILE
344 bool "ARM Ltd. Versatile family"
b1b3f49c 345 select ARCH_WANT_OPTIONAL_GPIOLIB
4af6fee1 346 select ARM_AMBA
b1b3f49c 347 select ARM_TIMER_SP804
4af6fee1 348 select ARM_VIC
6d803ba7 349 select CLKDEV_LOOKUP
b1b3f49c 350 select GENERIC_CLOCKEVENTS
aa3831cf 351 select HAVE_MACH_CLKDEV
c5a0adb5 352 select ICST
f4b8b319 353 select PLAT_VERSATILE
b1b3f49c 354 select PLAT_VERSATILE_CLOCK
81cc3f86 355 select PLAT_VERSATILE_SCHED_CLOCK
2389d501 356 select VERSATILE_FPGA_IRQ
4af6fee1
DS
357 help
358 This enables support for ARM Ltd Versatile board.
359
8fc5ffa0
AV
360config ARCH_AT91
361 bool "Atmel AT91"
f373e8c0 362 select ARCH_REQUIRE_GPIOLIB
bd602995 363 select CLKDEV_LOOKUP
e261501d 364 select IRQ_DOMAIN
1ac02d79 365 select NEED_MACH_IO_H if PCCARD
6732ae5c 366 select PINCTRL
d48346c1
NF
367 select PINCTRL_AT91
368 select USE_OF
4af6fee1 369 help
929e994f 370 This enables support for systems based on Atmel
32963a8e 371 AT91RM9200, AT91SAM9 and SAMA5 processors.
4af6fee1 372
93e22567
RK
373config ARCH_CLPS711X
374 bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
a3b8d4a5 375 select ARCH_REQUIRE_GPIOLIB
ea7d1bc9 376 select AUTO_ZRELADDR
c99f72ad 377 select CLKSRC_MMIO
93e22567
RK
378 select COMMON_CLK
379 select CPU_ARM720T
4a8355c4 380 select GENERIC_CLOCKEVENTS
6597619f 381 select MFD_SYSCON
e4e3a37d 382 select SOC_BUS
93e22567
RK
383 help
384 Support for Cirrus Logic 711x/721x/731x based boards.
385
788c9700
RK
386config ARCH_GEMINI
387 bool "Cortina Systems Gemini"
788c9700 388 select ARCH_REQUIRE_GPIOLIB
f3372c01 389 select CLKSRC_MMIO
b1b3f49c 390 select CPU_FA526
f3372c01 391 select GENERIC_CLOCKEVENTS
788c9700
RK
392 help
393 Support for the Cortina Systems Gemini family SoCs
394
1da177e4
LT
395config ARCH_EBSA110
396 bool "EBSA-110"
b1b3f49c 397 select ARCH_USES_GETTIMEOFFSET
c750815e 398 select CPU_SA110
f7e68bbf 399 select ISA
c334bc15 400 select NEED_MACH_IO_H
0cdc8b92 401 select NEED_MACH_MEMORY_H
ce816fa8 402 select NO_IOPORT_MAP
1da177e4
LT
403 help
404 This is an evaluation board for the StrongARM processor available
f6c8965a 405 from Digital. It has limited hardware on-board, including an
1da177e4
LT
406 Ethernet interface, two PCMCIA sockets, two serial ports and a
407 parallel port.
408
6d85e2b0
UKK
409config ARCH_EFM32
410 bool "Energy Micro efm32"
411 depends on !MMU
412 select ARCH_REQUIRE_GPIOLIB
413 select ARM_NVIC
51aaf81f 414 select AUTO_ZRELADDR
6d85e2b0
UKK
415 select CLKSRC_OF
416 select COMMON_CLK
417 select CPU_V7M
418 select GENERIC_CLOCKEVENTS
419 select NO_DMA
ce816fa8 420 select NO_IOPORT_MAP
6d85e2b0
UKK
421 select SPARSE_IRQ
422 select USE_OF
423 help
424 Support for Energy Micro's (now Silicon Labs) efm32 Giant Gecko
425 processors.
426
e7736d47
LB
427config ARCH_EP93XX
428 bool "EP93xx-based"
b1b3f49c
RK
429 select ARCH_HAS_HOLES_MEMORYMODEL
430 select ARCH_REQUIRE_GPIOLIB
431 select ARCH_USES_GETTIMEOFFSET
e7736d47
LB
432 select ARM_AMBA
433 select ARM_VIC
6d803ba7 434 select CLKDEV_LOOKUP
b1b3f49c 435 select CPU_ARM920T
e7736d47
LB
436 help
437 This enables support for the Cirrus EP93xx series of CPUs.
438
1da177e4
LT
439config ARCH_FOOTBRIDGE
440 bool "FootBridge"
c750815e 441 select CPU_SA110
1da177e4 442 select FOOTBRIDGE
4e8d7637 443 select GENERIC_CLOCKEVENTS
d0ee9f40 444 select HAVE_IDE
8ef6e620 445 select NEED_MACH_IO_H if !MMU
0cdc8b92 446 select NEED_MACH_MEMORY_H
f999b8bd
MM
447 help
448 Support for systems based on the DC21285 companion chip
449 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
1da177e4 450
4af6fee1
DS
451config ARCH_NETX
452 bool "Hilscher NetX based"
b1b3f49c 453 select ARM_VIC
234b6ced 454 select CLKSRC_MMIO
c750815e 455 select CPU_ARM926T
2fcfe6b8 456 select GENERIC_CLOCKEVENTS
f999b8bd 457 help
4af6fee1
DS
458 This enables support for systems based on the Hilscher NetX Soc
459
3b938be6
RK
460config ARCH_IOP13XX
461 bool "IOP13xx-based"
462 depends on MMU
b1b3f49c 463 select CPU_XSC3
0cdc8b92 464 select NEED_MACH_MEMORY_H
13a5045d 465 select NEED_RET_TO_USER
b1b3f49c
RK
466 select PCI
467 select PLAT_IOP
468 select VMSPLIT_1G
37ebbcff 469 select SPARSE_IRQ
3b938be6
RK
470 help
471 Support for Intel's IOP13XX (XScale) family of processors.
472
3f7e5815
LB
473config ARCH_IOP32X
474 bool "IOP32x-based"
a4f7e763 475 depends on MMU
b1b3f49c 476 select ARCH_REQUIRE_GPIOLIB
c750815e 477 select CPU_XSCALE
e9004f50 478 select GPIO_IOP
13a5045d 479 select NEED_RET_TO_USER
f7e68bbf 480 select PCI
b1b3f49c 481 select PLAT_IOP
f999b8bd 482 help
3f7e5815
LB
483 Support for Intel's 80219 and IOP32X (XScale) family of
484 processors.
485
486config ARCH_IOP33X
487 bool "IOP33x-based"
488 depends on MMU
b1b3f49c 489 select ARCH_REQUIRE_GPIOLIB
c750815e 490 select CPU_XSCALE
e9004f50 491 select GPIO_IOP
13a5045d 492 select NEED_RET_TO_USER
3f7e5815 493 select PCI
b1b3f49c 494 select PLAT_IOP
3f7e5815
LB
495 help
496 Support for Intel's IOP33X (XScale) family of processors.
1da177e4 497
3b938be6
RK
498config ARCH_IXP4XX
499 bool "IXP4xx-based"
a4f7e763 500 depends on MMU
58af4a24 501 select ARCH_HAS_DMA_SET_COHERENT_MASK
b1b3f49c 502 select ARCH_REQUIRE_GPIOLIB
51aaf81f 503 select ARCH_SUPPORTS_BIG_ENDIAN
234b6ced 504 select CLKSRC_MMIO
c750815e 505 select CPU_XSCALE
b1b3f49c 506 select DMABOUNCE if PCI
3b938be6 507 select GENERIC_CLOCKEVENTS
0b05da72 508 select MIGHT_HAVE_PCI
c334bc15 509 select NEED_MACH_IO_H
9296d94d 510 select USB_EHCI_BIG_ENDIAN_DESC
171b3f0d 511 select USB_EHCI_BIG_ENDIAN_MMIO
c4713074 512 help
3b938be6 513 Support for Intel's IXP4XX (XScale) family of processors.
c4713074 514
edabd38e
SB
515config ARCH_DOVE
516 bool "Marvell Dove"
edabd38e 517 select ARCH_REQUIRE_GPIOLIB
756b2531 518 select CPU_PJ4
edabd38e 519 select GENERIC_CLOCKEVENTS
0f81bd43 520 select MIGHT_HAVE_PCI
171b3f0d 521 select MVEBU_MBUS
9139acd1
SH
522 select PINCTRL
523 select PINCTRL_DOVE
abcda1dc 524 select PLAT_ORION_LEGACY
edabd38e
SB
525 help
526 Support for the Marvell Dove SoC 88AP510
527
794d15b2
SS
528config ARCH_MV78XX0
529 bool "Marvell MV78xx0"
a8865655 530 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 531 select CPU_FEROCEON
794d15b2 532 select GENERIC_CLOCKEVENTS
171b3f0d 533 select MVEBU_MBUS
b1b3f49c 534 select PCI
abcda1dc 535 select PLAT_ORION_LEGACY
794d15b2
SS
536 help
537 Support for the following Marvell MV78xx0 series SoCs:
538 MV781x0, MV782x0.
539
9dd0b194 540config ARCH_ORION5X
585cf175
TP
541 bool "Marvell Orion"
542 depends on MMU
a8865655 543 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 544 select CPU_FEROCEON
51cbff1d 545 select GENERIC_CLOCKEVENTS
171b3f0d 546 select MVEBU_MBUS
b1b3f49c 547 select PCI
abcda1dc 548 select PLAT_ORION_LEGACY
585cf175 549 help
9dd0b194 550 Support for the following Marvell Orion 5x series SoCs:
d2b2a6bb 551 Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
d323ade1 552 Orion-2 (5281), Orion-1-90 (6183).
585cf175 553
788c9700 554config ARCH_MMP
2f7e8fae 555 bool "Marvell PXA168/910/MMP2"
788c9700 556 depends on MMU
788c9700 557 select ARCH_REQUIRE_GPIOLIB
6d803ba7 558 select CLKDEV_LOOKUP
b1b3f49c 559 select GENERIC_ALLOCATOR
788c9700 560 select GENERIC_CLOCKEVENTS
157d2644 561 select GPIO_PXA
c24b3114 562 select IRQ_DOMAIN
0f374561 563 select MULTI_IRQ_HANDLER
7c8f86a4 564 select PINCTRL
788c9700 565 select PLAT_PXA
0bd86961 566 select SPARSE_IRQ
788c9700 567 help
2f7e8fae 568 Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
788c9700
RK
569
570config ARCH_KS8695
571 bool "Micrel/Kendin KS8695"
98830bc9 572 select ARCH_REQUIRE_GPIOLIB
c7e783d6 573 select CLKSRC_MMIO
b1b3f49c 574 select CPU_ARM922T
c7e783d6 575 select GENERIC_CLOCKEVENTS
b1b3f49c 576 select NEED_MACH_MEMORY_H
788c9700
RK
577 help
578 Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
579 System-on-Chip devices.
580
788c9700
RK
581config ARCH_W90X900
582 bool "Nuvoton W90X900 CPU"
c52d3d68 583 select ARCH_REQUIRE_GPIOLIB
6d803ba7 584 select CLKDEV_LOOKUP
6fa5d5f7 585 select CLKSRC_MMIO
b1b3f49c 586 select CPU_ARM926T
58b5369e 587 select GENERIC_CLOCKEVENTS
788c9700 588 help
a8bc4ead 589 Support for Nuvoton (Winbond logic dept.) ARM9 processor,
590 At present, the w90x900 has been renamed nuc900, regarding
591 the ARM series product line, you can login the following
592 link address to know more.
593
594 <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
595 ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
788c9700 596
93e22567
RK
597config ARCH_LPC32XX
598 bool "NXP LPC32XX"
599 select ARCH_REQUIRE_GPIOLIB
600 select ARM_AMBA
601 select CLKDEV_LOOKUP
602 select CLKSRC_MMIO
603 select CPU_ARM926T
604 select GENERIC_CLOCKEVENTS
605 select HAVE_IDE
93e22567
RK
606 select USE_OF
607 help
608 Support for the NXP LPC32XX family of processors
609
1da177e4 610config ARCH_PXA
2c8086a5 611 bool "PXA2xx/PXA3xx-based"
a4f7e763 612 depends on MMU
b1b3f49c
RK
613 select ARCH_MTD_XIP
614 select ARCH_REQUIRE_GPIOLIB
615 select ARM_CPU_SUSPEND if PM
616 select AUTO_ZRELADDR
6d803ba7 617 select CLKDEV_LOOKUP
234b6ced 618 select CLKSRC_MMIO
6f6caeaa 619 select CLKSRC_OF
981d0f39 620 select GENERIC_CLOCKEVENTS
157d2644 621 select GPIO_PXA
d0ee9f40 622 select HAVE_IDE
b1b3f49c 623 select MULTI_IRQ_HANDLER
b1b3f49c
RK
624 select PLAT_PXA
625 select SPARSE_IRQ
f999b8bd 626 help
2c8086a5 627 Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
1da177e4 628
8fc1b0f8
KG
629config ARCH_MSM
630 bool "Qualcomm MSM (non-multiplatform)"
923a081c 631 select ARCH_REQUIRE_GPIOLIB
8cc7f533 632 select COMMON_CLK
b1b3f49c 633 select GENERIC_CLOCKEVENTS
49cbe786 634 help
4b53eb4f
DW
635 Support for Qualcomm MSM/QSD based systems. This runs on the
636 apps processor of the MSM/QSD and depends on a shared memory
637 interface to the modem processor which runs the baseband
638 stack and controls some vital subsystems
639 (clock and power control, etc).
49cbe786 640
bf98c1ea 641config ARCH_SHMOBILE_LEGACY
0d9fd616 642 bool "Renesas ARM SoCs (non-multiplatform)"
bf98c1ea 643 select ARCH_SHMOBILE
91942d17 644 select ARM_PATCH_PHYS_VIRT if MMU
5e93c6b4 645 select CLKDEV_LOOKUP
0ed82bc9 646 select CPU_V7
b1b3f49c 647 select GENERIC_CLOCKEVENTS
4c3ffffd 648 select HAVE_ARM_SCU if SMP
a894fcc2 649 select HAVE_ARM_TWD if SMP
aa3831cf 650 select HAVE_MACH_CLKDEV
3b55658a 651 select HAVE_SMP
ce5ea9f3 652 select MIGHT_HAVE_CACHE_L2X0
60f1435c 653 select MULTI_IRQ_HANDLER
ce816fa8 654 select NO_IOPORT_MAP
2cd3c927 655 select PINCTRL
b1b3f49c 656 select PM_GENERIC_DOMAINS if PM
0cdc23df 657 select SH_CLK_CPG
b1b3f49c 658 select SPARSE_IRQ
c793c1b0 659 help
0d9fd616
LP
660 Support for Renesas ARM SoC platforms using a non-multiplatform
661 kernel. This includes the SH-Mobile, R-Mobile, EMMA-Mobile, R-Car
662 and RZ families.
c793c1b0 663
1da177e4
LT
664config ARCH_RPC
665 bool "RiscPC"
666 select ARCH_ACORN
a08b6b79 667 select ARCH_MAY_HAVE_PC_FDC
07f841b7 668 select ARCH_SPARSEMEM_ENABLE
5cfc8ee0 669 select ARCH_USES_GETTIMEOFFSET
fa04e209 670 select CPU_SA110
b1b3f49c 671 select FIQ
d0ee9f40 672 select HAVE_IDE
b1b3f49c
RK
673 select HAVE_PATA_PLATFORM
674 select ISA_DMA_API
c334bc15 675 select NEED_MACH_IO_H
0cdc8b92 676 select NEED_MACH_MEMORY_H
ce816fa8 677 select NO_IOPORT_MAP
b4811bac 678 select VIRT_TO_BUS
1da177e4
LT
679 help
680 On the Acorn Risc-PC, Linux can support the internal IDE disk and
681 CD-ROM interface, serial and parallel port, and the floppy drive.
682
683config ARCH_SA1100
684 bool "SA1100-based"
b1b3f49c
RK
685 select ARCH_MTD_XIP
686 select ARCH_REQUIRE_GPIOLIB
687 select ARCH_SPARSEMEM_ENABLE
688 select CLKDEV_LOOKUP
689 select CLKSRC_MMIO
1937f5b9 690 select CPU_FREQ
b1b3f49c 691 select CPU_SA1100
3e238be2 692 select GENERIC_CLOCKEVENTS
d0ee9f40 693 select HAVE_IDE
1eca42b4 694 select IRQ_DOMAIN
b1b3f49c 695 select ISA
affcab32 696 select MULTI_IRQ_HANDLER
0cdc8b92 697 select NEED_MACH_MEMORY_H
375dec92 698 select SPARSE_IRQ
f999b8bd
MM
699 help
700 Support for StrongARM 11x0 based boards.
1da177e4 701
b130d5c2
KK
702config ARCH_S3C24XX
703 bool "Samsung S3C24XX SoCs"
53650430 704 select ARCH_REQUIRE_GPIOLIB
335cce74 705 select ATAGS
b1b3f49c 706 select CLKDEV_LOOKUP
4280506a 707 select CLKSRC_SAMSUNG_PWM
7f78b6eb 708 select GENERIC_CLOCKEVENTS
880cf071 709 select GPIO_SAMSUNG
20676c15 710 select HAVE_S3C2410_I2C if I2C
b130d5c2 711 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 712 select HAVE_S3C_RTC if RTC_CLASS
17453dd2 713 select MULTI_IRQ_HANDLER
c334bc15 714 select NEED_MACH_IO_H
cd8dc7ae 715 select SAMSUNG_ATAGS
1da177e4 716 help
b130d5c2
KK
717 Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
718 and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
719 (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
720 Samsung SMDK2410 development board (and derivatives).
63b1f51b 721
a08ab637
BD
722config ARCH_S3C64XX
723 bool "Samsung S3C64XX"
b1b3f49c 724 select ARCH_REQUIRE_GPIOLIB
1db0287a 725 select ARM_AMBA
89f0ce72 726 select ARM_VIC
335cce74 727 select ATAGS
b1b3f49c 728 select CLKDEV_LOOKUP
4280506a 729 select CLKSRC_SAMSUNG_PWM
ccecba3c 730 select COMMON_CLK_SAMSUNG
70bacadb 731 select CPU_V6K
04a49b71 732 select GENERIC_CLOCKEVENTS
880cf071 733 select GPIO_SAMSUNG
b1b3f49c
RK
734 select HAVE_S3C2410_I2C if I2C
735 select HAVE_S3C2410_WATCHDOG if WATCHDOG
6700397a 736 select HAVE_TCM
ce816fa8 737 select NO_IOPORT_MAP
b1b3f49c 738 select PLAT_SAMSUNG
4ab75a3f 739 select PM_GENERIC_DOMAINS if PM
b1b3f49c
RK
740 select S3C_DEV_NAND
741 select S3C_GPIO_TRACK
cd8dc7ae 742 select SAMSUNG_ATAGS
6e2d9e93 743 select SAMSUNG_WAKEMASK
88f59738 744 select SAMSUNG_WDT_RESET
a08ab637
BD
745 help
746 Samsung S3C64XX series based systems
747
7c6337e2
KH
748config ARCH_DAVINCI
749 bool "TI DaVinci"
b1b3f49c 750 select ARCH_HAS_HOLES_MEMORYMODEL
dce1115b 751 select ARCH_REQUIRE_GPIOLIB
6d803ba7 752 select CLKDEV_LOOKUP
20e9969b 753 select GENERIC_ALLOCATOR
b1b3f49c 754 select GENERIC_CLOCKEVENTS
dc7ad3b3 755 select GENERIC_IRQ_CHIP
b1b3f49c 756 select HAVE_IDE
3ad7a42d 757 select TI_PRIV_EDMA
689e331f 758 select USE_OF
b1b3f49c 759 select ZONE_DMA
7c6337e2
KH
760 help
761 Support for TI's DaVinci platform.
762
a0694861
TL
763config ARCH_OMAP1
764 bool "TI OMAP1"
00a36698 765 depends on MMU
9af915da 766 select ARCH_HAS_HOLES_MEMORYMODEL
a0694861 767 select ARCH_OMAP
21f47fbc 768 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 769 select CLKDEV_LOOKUP
d6e15d78 770 select CLKSRC_MMIO
b1b3f49c 771 select GENERIC_CLOCKEVENTS
a0694861 772 select GENERIC_IRQ_CHIP
a0694861
TL
773 select HAVE_IDE
774 select IRQ_DOMAIN
775 select NEED_MACH_IO_H if PCCARD
776 select NEED_MACH_MEMORY_H
21f47fbc 777 help
a0694861 778 Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
02c981c0 779
1da177e4
LT
780endchoice
781
387798b3
RH
782menu "Multiple platform selection"
783 depends on ARCH_MULTIPLATFORM
784
785comment "CPU Core family selection"
786
f8afae40
AB
787config ARCH_MULTI_V4
788 bool "ARMv4 based platforms (FA526)"
789 depends on !ARCH_MULTI_V6_V7
790 select ARCH_MULTI_V4_V5
791 select CPU_FA526
792
387798b3
RH
793config ARCH_MULTI_V4T
794 bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
387798b3 795 depends on !ARCH_MULTI_V6_V7
b1b3f49c 796 select ARCH_MULTI_V4_V5
24e860fb
AB
797 select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \
798 CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \
799 CPU_ARM925T || CPU_ARM940T)
387798b3
RH
800
801config ARCH_MULTI_V5
802 bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
387798b3 803 depends on !ARCH_MULTI_V6_V7
b1b3f49c 804 select ARCH_MULTI_V4_V5
12567bbd 805 select CPU_ARM926T if !(CPU_ARM946E || CPU_ARM1020 || \
24e860fb
AB
806 CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \
807 CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON)
387798b3
RH
808
809config ARCH_MULTI_V4_V5
810 bool
811
812config ARCH_MULTI_V6
8dda05cc 813 bool "ARMv6 based platforms (ARM11)"
387798b3 814 select ARCH_MULTI_V6_V7
42f4754a 815 select CPU_V6K
387798b3
RH
816
817config ARCH_MULTI_V7
8dda05cc 818 bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
387798b3
RH
819 default y
820 select ARCH_MULTI_V6_V7
b1b3f49c 821 select CPU_V7
90bc8ac7 822 select HAVE_SMP
387798b3
RH
823
824config ARCH_MULTI_V6_V7
825 bool
9352b05b 826 select MIGHT_HAVE_CACHE_L2X0
387798b3
RH
827
828config ARCH_MULTI_CPU_AUTO
829 def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
830 select ARCH_MULTI_V5
831
832endmenu
833
05e2a3de
RH
834config ARCH_VIRT
835 bool "Dummy Virtual Machine" if ARCH_MULTI_V7
4b8b5f25 836 select ARM_AMBA
05e2a3de 837 select ARM_GIC
05e2a3de 838 select ARM_PSCI
4b8b5f25 839 select HAVE_ARM_ARCH_TIMER
05e2a3de 840
ccf50e23
RK
841#
842# This is sorted alphabetically by mach-* pathname. However, plat-*
843# Kconfigs may be included either alphabetically (according to the
844# plat- suffix) or along side the corresponding mach-* source.
845#
3e93a22b
GC
846source "arch/arm/mach-mvebu/Kconfig"
847
d9bfc86d
OR
848source "arch/arm/mach-asm9260/Kconfig"
849
95b8f20f
RK
850source "arch/arm/mach-at91/Kconfig"
851
1d22924e
AB
852source "arch/arm/mach-axxia/Kconfig"
853
8ac49e04
CD
854source "arch/arm/mach-bcm/Kconfig"
855
1c37fa10
SH
856source "arch/arm/mach-berlin/Kconfig"
857
1da177e4
LT
858source "arch/arm/mach-clps711x/Kconfig"
859
d94f944e
AV
860source "arch/arm/mach-cns3xxx/Kconfig"
861
95b8f20f
RK
862source "arch/arm/mach-davinci/Kconfig"
863
df8d742e
BS
864source "arch/arm/mach-digicolor/Kconfig"
865
95b8f20f
RK
866source "arch/arm/mach-dove/Kconfig"
867
e7736d47
LB
868source "arch/arm/mach-ep93xx/Kconfig"
869
1da177e4
LT
870source "arch/arm/mach-footbridge/Kconfig"
871
59d3a193
PZ
872source "arch/arm/mach-gemini/Kconfig"
873
387798b3
RH
874source "arch/arm/mach-highbank/Kconfig"
875
389ee0c2
HZ
876source "arch/arm/mach-hisi/Kconfig"
877
1da177e4
LT
878source "arch/arm/mach-integrator/Kconfig"
879
3f7e5815
LB
880source "arch/arm/mach-iop32x/Kconfig"
881
882source "arch/arm/mach-iop33x/Kconfig"
1da177e4 883
285f5fa7
DW
884source "arch/arm/mach-iop13xx/Kconfig"
885
1da177e4
LT
886source "arch/arm/mach-ixp4xx/Kconfig"
887
828989ad
SS
888source "arch/arm/mach-keystone/Kconfig"
889
95b8f20f
RK
890source "arch/arm/mach-ks8695/Kconfig"
891
3b8f5030
CC
892source "arch/arm/mach-meson/Kconfig"
893
95b8f20f
RK
894source "arch/arm/mach-msm/Kconfig"
895
17723fd3
JJ
896source "arch/arm/mach-moxart/Kconfig"
897
794d15b2
SS
898source "arch/arm/mach-mv78xx0/Kconfig"
899
3995eb82 900source "arch/arm/mach-imx/Kconfig"
1da177e4 901
f682a218
MB
902source "arch/arm/mach-mediatek/Kconfig"
903
1d3f33d5
SG
904source "arch/arm/mach-mxs/Kconfig"
905
95b8f20f 906source "arch/arm/mach-netx/Kconfig"
49cbe786 907
95b8f20f 908source "arch/arm/mach-nomadik/Kconfig"
95b8f20f 909
9851ca57
DT
910source "arch/arm/mach-nspire/Kconfig"
911
d48af15e
TL
912source "arch/arm/plat-omap/Kconfig"
913
914source "arch/arm/mach-omap1/Kconfig"
1da177e4 915
1dbae815
TL
916source "arch/arm/mach-omap2/Kconfig"
917
9dd0b194 918source "arch/arm/mach-orion5x/Kconfig"
585cf175 919
387798b3
RH
920source "arch/arm/mach-picoxcell/Kconfig"
921
95b8f20f
RK
922source "arch/arm/mach-pxa/Kconfig"
923source "arch/arm/plat-pxa/Kconfig"
585cf175 924
95b8f20f
RK
925source "arch/arm/mach-mmp/Kconfig"
926
8fc1b0f8
KG
927source "arch/arm/mach-qcom/Kconfig"
928
95b8f20f
RK
929source "arch/arm/mach-realview/Kconfig"
930
d63dc051
HS
931source "arch/arm/mach-rockchip/Kconfig"
932
95b8f20f 933source "arch/arm/mach-sa1100/Kconfig"
edabd38e 934
387798b3
RH
935source "arch/arm/mach-socfpga/Kconfig"
936
a7ed099f 937source "arch/arm/mach-spear/Kconfig"
a21765a7 938
65ebcc11
SK
939source "arch/arm/mach-sti/Kconfig"
940
85fd6d63 941source "arch/arm/mach-s3c24xx/Kconfig"
1da177e4 942
431107ea 943source "arch/arm/mach-s3c64xx/Kconfig"
a08ab637 944
170f4e42
KK
945source "arch/arm/mach-s5pv210/Kconfig"
946
83014579 947source "arch/arm/mach-exynos/Kconfig"
e509b289 948source "arch/arm/plat-samsung/Kconfig"
cc0e72b8 949
882d01f9 950source "arch/arm/mach-shmobile/Kconfig"
52c543f9 951
3b52634f
MR
952source "arch/arm/mach-sunxi/Kconfig"
953
156a0997
BS
954source "arch/arm/mach-prima2/Kconfig"
955
c5f80065
EG
956source "arch/arm/mach-tegra/Kconfig"
957
95b8f20f 958source "arch/arm/mach-u300/Kconfig"
1da177e4 959
95b8f20f 960source "arch/arm/mach-ux500/Kconfig"
1da177e4
LT
961
962source "arch/arm/mach-versatile/Kconfig"
963
ceade897 964source "arch/arm/mach-vexpress/Kconfig"
420c34e4 965source "arch/arm/plat-versatile/Kconfig"
ceade897 966
6f35f9a9
TP
967source "arch/arm/mach-vt8500/Kconfig"
968
7ec80ddf 969source "arch/arm/mach-w90x900/Kconfig"
970
9a45eb69
JC
971source "arch/arm/mach-zynq/Kconfig"
972
1da177e4
LT
973# Definitions to make life easier
974config ARCH_ACORN
975 bool
976
7ae1f7ec
LB
977config PLAT_IOP
978 bool
469d3044 979 select GENERIC_CLOCKEVENTS
7ae1f7ec 980
69b02f6a
LB
981config PLAT_ORION
982 bool
bfe45e0b 983 select CLKSRC_MMIO
b1b3f49c 984 select COMMON_CLK
dc7ad3b3 985 select GENERIC_IRQ_CHIP
278b45b0 986 select IRQ_DOMAIN
69b02f6a 987
abcda1dc
TP
988config PLAT_ORION_LEGACY
989 bool
990 select PLAT_ORION
991
bd5ce433
EM
992config PLAT_PXA
993 bool
994
f4b8b319
RK
995config PLAT_VERSATILE
996 bool
997
e3887714
RK
998config ARM_TIMER_SP804
999 bool
bfe45e0b 1000 select CLKSRC_MMIO
7a0eca71 1001 select CLKSRC_OF if OF
e3887714 1002
d9a1beaa
AC
1003source "arch/arm/firmware/Kconfig"
1004
1da177e4
LT
1005source arch/arm/mm/Kconfig
1006
afe4b25e 1007config IWMMXT
d93003e8
SH
1008 bool "Enable iWMMXt support"
1009 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 || CPU_PJ4B
1010 default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 || CPU_PJ4B
afe4b25e
LB
1011 help
1012 Enable support for iWMMXt context switching at run time if
1013 running on a CPU that supports it.
1014
52108641 1015config MULTI_IRQ_HANDLER
1016 bool
1017 help
1018 Allow each machine to specify it's own IRQ handler at run time.
1019
3b93e7b0
HC
1020if !MMU
1021source "arch/arm/Kconfig-nommu"
1022endif
1023
3e0a07f8
GC
1024config PJ4B_ERRATA_4742
1025 bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation"
1026 depends on CPU_PJ4B && MACH_ARMADA_370
1027 default y
1028 help
1029 When coming out of either a Wait for Interrupt (WFI) or a Wait for
1030 Event (WFE) IDLE states, a specific timing sensitivity exists between
1031 the retiring WFI/WFE instructions and the newly issued subsequent
1032 instructions. This sensitivity can result in a CPU hang scenario.
1033 Workaround:
1034 The software must insert either a Data Synchronization Barrier (DSB)
1035 or Data Memory Barrier (DMB) command immediately after the WFI/WFE
1036 instruction
1037
f0c4b8d6
WD
1038config ARM_ERRATA_326103
1039 bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
1040 depends on CPU_V6
1041 help
1042 Executing a SWP instruction to read-only memory does not set bit 11
1043 of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
1044 treat the access as a read, preventing a COW from occurring and
1045 causing the faulting task to livelock.
1046
9cba3ccc
CM
1047config ARM_ERRATA_411920
1048 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
e399b1a4 1049 depends on CPU_V6 || CPU_V6K
9cba3ccc
CM
1050 help
1051 Invalidation of the Instruction Cache operation can
1052 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
1053 It does not affect the MPCore. This option enables the ARM Ltd.
1054 recommended workaround.
1055
7ce236fc
CM
1056config ARM_ERRATA_430973
1057 bool "ARM errata: Stale prediction on replaced interworking branch"
1058 depends on CPU_V7
1059 help
1060 This option enables the workaround for the 430973 Cortex-A8
1061 (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
1062 interworking branch is replaced with another code sequence at the
1063 same virtual address, whether due to self-modifying code or virtual
1064 to physical address re-mapping, Cortex-A8 does not recover from the
1065 stale interworking branch prediction. This results in Cortex-A8
1066 executing the new code sequence in the incorrect ARM or Thumb state.
1067 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
1068 and also flushes the branch target cache at every context switch.
1069 Note that setting specific bits in the ACTLR register may not be
1070 available in non-secure mode.
1071
855c551f
CM
1072config ARM_ERRATA_458693
1073 bool "ARM errata: Processor deadlock when a false hazard is created"
1074 depends on CPU_V7
62e4d357 1075 depends on !ARCH_MULTIPLATFORM
855c551f
CM
1076 help
1077 This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1078 erratum. For very specific sequences of memory operations, it is
1079 possible for a hazard condition intended for a cache line to instead
1080 be incorrectly associated with a different cache line. This false
1081 hazard might then cause a processor deadlock. The workaround enables
1082 the L1 caching of the NEON accesses and disables the PLD instruction
1083 in the ACTLR register. Note that setting specific bits in the ACTLR
1084 register may not be available in non-secure mode.
1085
0516e464
CM
1086config ARM_ERRATA_460075
1087 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
1088 depends on CPU_V7
62e4d357 1089 depends on !ARCH_MULTIPLATFORM
0516e464
CM
1090 help
1091 This option enables the workaround for the 460075 Cortex-A8 (r2p0)
1092 erratum. Any asynchronous access to the L2 cache may encounter a
1093 situation in which recent store transactions to the L2 cache are lost
1094 and overwritten with stale memory contents from external memory. The
1095 workaround disables the write-allocate mode for the L2 cache via the
1096 ACTLR register. Note that setting specific bits in the ACTLR register
1097 may not be available in non-secure mode.
1098
9f05027c
WD
1099config ARM_ERRATA_742230
1100 bool "ARM errata: DMB operation may be faulty"
1101 depends on CPU_V7 && SMP
62e4d357 1102 depends on !ARCH_MULTIPLATFORM
9f05027c
WD
1103 help
1104 This option enables the workaround for the 742230 Cortex-A9
1105 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
1106 between two write operations may not ensure the correct visibility
1107 ordering of the two writes. This workaround sets a specific bit in
1108 the diagnostic register of the Cortex-A9 which causes the DMB
1109 instruction to behave as a DSB, ensuring the correct behaviour of
1110 the two writes.
1111
a672e99b
WD
1112config ARM_ERRATA_742231
1113 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1114 depends on CPU_V7 && SMP
62e4d357 1115 depends on !ARCH_MULTIPLATFORM
a672e99b
WD
1116 help
1117 This option enables the workaround for the 742231 Cortex-A9
1118 (r2p0..r2p2) erratum. Under certain conditions, specific to the
1119 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1120 accessing some data located in the same cache line, may get corrupted
1121 data due to bad handling of the address hazard when the line gets
1122 replaced from one of the CPUs at the same time as another CPU is
1123 accessing it. This workaround sets specific bits in the diagnostic
1124 register of the Cortex-A9 which reduces the linefill issuing
1125 capabilities of the processor.
1126
69155794
JM
1127config ARM_ERRATA_643719
1128 bool "ARM errata: LoUIS bit field in CLIDR register is incorrect"
1129 depends on CPU_V7 && SMP
e5a5de44 1130 default y
69155794
JM
1131 help
1132 This option enables the workaround for the 643719 Cortex-A9 (prior to
1133 r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR
1134 register returns zero when it should return one. The workaround
1135 corrects this value, ensuring cache maintenance operations which use
1136 it behave as intended and avoiding data corruption.
1137
cdf357f1
WD
1138config ARM_ERRATA_720789
1139 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
e66dc745 1140 depends on CPU_V7
cdf357f1
WD
1141 help
1142 This option enables the workaround for the 720789 Cortex-A9 (prior to
1143 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1144 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1145 As a consequence of this erratum, some TLB entries which should be
1146 invalidated are not, resulting in an incoherency in the system page
1147 tables. The workaround changes the TLB flushing routines to invalidate
1148 entries regardless of the ASID.
475d92fc
WD
1149
1150config ARM_ERRATA_743622
1151 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1152 depends on CPU_V7
62e4d357 1153 depends on !ARCH_MULTIPLATFORM
475d92fc
WD
1154 help
1155 This option enables the workaround for the 743622 Cortex-A9
efbc74ac 1156 (r2p*) erratum. Under very rare conditions, a faulty
475d92fc
WD
1157 optimisation in the Cortex-A9 Store Buffer may lead to data
1158 corruption. This workaround sets a specific bit in the diagnostic
1159 register of the Cortex-A9 which disables the Store Buffer
1160 optimisation, preventing the defect from occurring. This has no
1161 visible impact on the overall performance or power consumption of the
1162 processor.
1163
9a27c27c
WD
1164config ARM_ERRATA_751472
1165 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
ba90c516 1166 depends on CPU_V7
62e4d357 1167 depends on !ARCH_MULTIPLATFORM
9a27c27c
WD
1168 help
1169 This option enables the workaround for the 751472 Cortex-A9 (prior
1170 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
1171 completion of a following broadcasted operation if the second
1172 operation is received by a CPU before the ICIALLUIS has completed,
1173 potentially leading to corrupted entries in the cache or TLB.
1174
fcbdc5fe
WD
1175config ARM_ERRATA_754322
1176 bool "ARM errata: possible faulty MMU translations following an ASID switch"
1177 depends on CPU_V7
1178 help
1179 This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1180 r3p*) erratum. A speculative memory access may cause a page table walk
1181 which starts prior to an ASID switch but completes afterwards. This
1182 can populate the micro-TLB with a stale entry which may be hit with
1183 the new ASID. This workaround places two dsb instructions in the mm
1184 switching code so that no page table walks can cross the ASID switch.
1185
5dab26af
WD
1186config ARM_ERRATA_754327
1187 bool "ARM errata: no automatic Store Buffer drain"
1188 depends on CPU_V7 && SMP
1189 help
1190 This option enables the workaround for the 754327 Cortex-A9 (prior to
1191 r2p0) erratum. The Store Buffer does not have any automatic draining
1192 mechanism and therefore a livelock may occur if an external agent
1193 continuously polls a memory location waiting to observe an update.
1194 This workaround defines cpu_relax() as smp_mb(), preventing correctly
1195 written polling loops from denying visibility of updates to memory.
1196
145e10e1
CM
1197config ARM_ERRATA_364296
1198 bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
fd832478 1199 depends on CPU_V6
145e10e1
CM
1200 help
1201 This options enables the workaround for the 364296 ARM1136
1202 r0p2 erratum (possible cache data corruption with
1203 hit-under-miss enabled). It sets the undocumented bit 31 in
1204 the auxiliary control register and the FI bit in the control
1205 register, thus disabling hit-under-miss without putting the
1206 processor into full low interrupt latency mode. ARM11MPCore
1207 is not affected.
1208
f630c1bd
WD
1209config ARM_ERRATA_764369
1210 bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1211 depends on CPU_V7 && SMP
1212 help
1213 This option enables the workaround for erratum 764369
1214 affecting Cortex-A9 MPCore with two or more processors (all
1215 current revisions). Under certain timing circumstances, a data
1216 cache line maintenance operation by MVA targeting an Inner
1217 Shareable memory region may fail to proceed up to either the
1218 Point of Coherency or to the Point of Unification of the
1219 system. This workaround adds a DSB instruction before the
1220 relevant cache maintenance functions and sets a specific bit
1221 in the diagnostic control register of the SCU.
1222
7253b85c
SH
1223config ARM_ERRATA_775420
1224 bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
1225 depends on CPU_V7
1226 help
1227 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
1228 r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
1229 operation aborts with MMU exception, it might cause the processor
1230 to deadlock. This workaround puts DSB before executing ISB if
1231 an abort may occur on cache maintenance.
1232
93dc6887
CM
1233config ARM_ERRATA_798181
1234 bool "ARM errata: TLBI/DSB failure on Cortex-A15"
1235 depends on CPU_V7 && SMP
1236 help
1237 On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
1238 adequately shooting down all use of the old entries. This
1239 option enables the Linux kernel workaround for this erratum
1240 which sends an IPI to the CPUs that are running the same ASID
1241 as the one being invalidated.
1242
84b6504f
WD
1243config ARM_ERRATA_773022
1244 bool "ARM errata: incorrect instructions may be executed from loop buffer"
1245 depends on CPU_V7
1246 help
1247 This option enables the workaround for the 773022 Cortex-A15
1248 (up to r0p4) erratum. In certain rare sequences of code, the
1249 loop buffer may deliver incorrect instructions. This
1250 workaround disables the loop buffer to avoid the erratum.
1251
1da177e4
LT
1252endmenu
1253
1254source "arch/arm/common/Kconfig"
1255
1da177e4
LT
1256menu "Bus support"
1257
1da177e4
LT
1258config ISA
1259 bool
1da177e4
LT
1260 help
1261 Find out whether you have ISA slots on your motherboard. ISA is the
1262 name of a bus system, i.e. the way the CPU talks to the other stuff
1263 inside your box. Other bus systems are PCI, EISA, MicroChannel
1264 (MCA) or VESA. ISA is an older system, now being displaced by PCI;
1265 newer boards don't support it. If you have ISA, say Y, otherwise N.
1266
065909b9 1267# Select ISA DMA controller support
1da177e4
LT
1268config ISA_DMA
1269 bool
065909b9 1270 select ISA_DMA_API
1da177e4 1271
065909b9 1272# Select ISA DMA interface
5cae841b
AV
1273config ISA_DMA_API
1274 bool
5cae841b 1275
1da177e4 1276config PCI
0b05da72 1277 bool "PCI support" if MIGHT_HAVE_PCI
1da177e4
LT
1278 help
1279 Find out whether you have a PCI motherboard. PCI is the name of a
1280 bus system, i.e. the way the CPU talks to the other stuff inside
1281 your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
1282 VESA. If you have PCI, say Y, otherwise N.
1283
52882173
AV
1284config PCI_DOMAINS
1285 bool
1286 depends on PCI
1287
8c7d1474
LP
1288config PCI_DOMAINS_GENERIC
1289 def_bool PCI_DOMAINS
1290
b080ac8a
MRJ
1291config PCI_NANOENGINE
1292 bool "BSE nanoEngine PCI support"
1293 depends on SA1100_NANOENGINE
1294 help
1295 Enable PCI on the BSE nanoEngine board.
1296
36e23590
MW
1297config PCI_SYSCALL
1298 def_bool PCI
1299
a0113a99
MR
1300config PCI_HOST_ITE8152
1301 bool
1302 depends on PCI && MACH_ARMCORE
1303 default y
1304 select DMABOUNCE
1305
1da177e4 1306source "drivers/pci/Kconfig"
3f06d157 1307source "drivers/pci/pcie/Kconfig"
1da177e4
LT
1308
1309source "drivers/pcmcia/Kconfig"
1310
1311endmenu
1312
1313menu "Kernel Features"
1314
3b55658a
DM
1315config HAVE_SMP
1316 bool
1317 help
1318 This option should be selected by machines which have an SMP-
1319 capable CPU.
1320
1321 The only effect of this option is to make the SMP-related
1322 options available to the user for configuration.
1323
1da177e4 1324config SMP
bb2d8130 1325 bool "Symmetric Multi-Processing"
fbb4ddac 1326 depends on CPU_V6K || CPU_V7
bc28248e 1327 depends on GENERIC_CLOCKEVENTS
3b55658a 1328 depends on HAVE_SMP
801bb21c 1329 depends on MMU || ARM_MPU
1da177e4
LT
1330 help
1331 This enables support for systems with more than one CPU. If you have
4a474157
RG
1332 a system with only one CPU, say N. If you have a system with more
1333 than one CPU, say Y.
1da177e4 1334
4a474157 1335 If you say N here, the kernel will run on uni- and multiprocessor
1da177e4 1336 machines, but will use only one CPU of a multiprocessor machine. If
4a474157
RG
1337 you say Y here, the kernel will run on many, but not all,
1338 uniprocessor machines. On a uniprocessor machine, the kernel
1339 will run faster if you say N here.
1da177e4 1340
395cf969 1341 See also <file:Documentation/x86/i386/IO-APIC.txt>,
1da177e4 1342 <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
50a23e6e 1343 <http://tldp.org/HOWTO/SMP-HOWTO.html>.
1da177e4
LT
1344
1345 If you don't know what to do here, say N.
1346
f00ec48f 1347config SMP_ON_UP
5744ff43 1348 bool "Allow booting SMP kernel on uniprocessor systems"
801bb21c 1349 depends on SMP && !XIP_KERNEL && MMU
f00ec48f
RK
1350 default y
1351 help
1352 SMP kernels contain instructions which fail on non-SMP processors.
1353 Enabling this option allows the kernel to modify itself to make
1354 these instructions safe. Disabling it allows about 1K of space
1355 savings.
1356
1357 If you don't know what to do here, say Y.
1358
c9018aab
VG
1359config ARM_CPU_TOPOLOGY
1360 bool "Support cpu topology definition"
1361 depends on SMP && CPU_V7
1362 default y
1363 help
1364 Support ARM cpu topology definition. The MPIDR register defines
1365 affinity between processors which is then used to describe the cpu
1366 topology of an ARM System.
1367
1368config SCHED_MC
1369 bool "Multi-core scheduler support"
1370 depends on ARM_CPU_TOPOLOGY
1371 help
1372 Multi-core scheduler support improves the CPU scheduler's decision
1373 making when dealing with multi-core CPU chips at a cost of slightly
1374 increased overhead in some places. If unsure say N here.
1375
1376config SCHED_SMT
1377 bool "SMT scheduler support"
1378 depends on ARM_CPU_TOPOLOGY
1379 help
1380 Improves the CPU scheduler's decision making when dealing with
1381 MultiThreading at a cost of slightly increased overhead in some
1382 places. If unsure say N here.
1383
a8cbcd92
RK
1384config HAVE_ARM_SCU
1385 bool
a8cbcd92
RK
1386 help
1387 This option enables support for the ARM system coherency unit
1388
8a4da6e3 1389config HAVE_ARM_ARCH_TIMER
022c03a2
MZ
1390 bool "Architected timer support"
1391 depends on CPU_V7
8a4da6e3 1392 select ARM_ARCH_TIMER
0c403462 1393 select GENERIC_CLOCKEVENTS
022c03a2
MZ
1394 help
1395 This option enables support for the ARM architected timer
1396
f32f4ce2
RK
1397config HAVE_ARM_TWD
1398 bool
1399 depends on SMP
da4a686a 1400 select CLKSRC_OF if OF
f32f4ce2
RK
1401 help
1402 This options enables support for the ARM timer and watchdog unit
1403
e8db288e
NP
1404config MCPM
1405 bool "Multi-Cluster Power Management"
1406 depends on CPU_V7 && SMP
1407 help
1408 This option provides the common power management infrastructure
1409 for (multi-)cluster based systems, such as big.LITTLE based
1410 systems.
1411
ebf4a5c5
HZ
1412config MCPM_QUAD_CLUSTER
1413 bool
1414 depends on MCPM
1415 help
1416 To avoid wasting resources unnecessarily, MCPM only supports up
1417 to 2 clusters by default.
1418 Platforms with 3 or 4 clusters that use MCPM must select this
1419 option to allow the additional clusters to be managed.
1420
1c33be57
NP
1421config BIG_LITTLE
1422 bool "big.LITTLE support (Experimental)"
1423 depends on CPU_V7 && SMP
1424 select MCPM
1425 help
1426 This option enables support selections for the big.LITTLE
1427 system architecture.
1428
1429config BL_SWITCHER
1430 bool "big.LITTLE switcher support"
1431 depends on BIG_LITTLE && MCPM && HOTPLUG_CPU
1c33be57 1432 select ARM_CPU_SUSPEND
51aaf81f 1433 select CPU_PM
1c33be57
NP
1434 help
1435 The big.LITTLE "switcher" provides the core functionality to
1436 transparently handle transition between a cluster of A15's
1437 and a cluster of A7's in a big.LITTLE system.
1438
b22537c6
NP
1439config BL_SWITCHER_DUMMY_IF
1440 tristate "Simple big.LITTLE switcher user interface"
1441 depends on BL_SWITCHER && DEBUG_KERNEL
1442 help
1443 This is a simple and dummy char dev interface to control
1444 the big.LITTLE switcher core code. It is meant for
1445 debugging purposes only.
1446
8d5796d2
LB
1447choice
1448 prompt "Memory split"
006fa259 1449 depends on MMU
8d5796d2
LB
1450 default VMSPLIT_3G
1451 help
1452 Select the desired split between kernel and user memory.
1453
1454 If you are not absolutely sure what you are doing, leave this
1455 option alone!
1456
1457 config VMSPLIT_3G
1458 bool "3G/1G user/kernel split"
1459 config VMSPLIT_2G
1460 bool "2G/2G user/kernel split"
1461 config VMSPLIT_1G
1462 bool "1G/3G user/kernel split"
1463endchoice
1464
1465config PAGE_OFFSET
1466 hex
006fa259 1467 default PHYS_OFFSET if !MMU
8d5796d2
LB
1468 default 0x40000000 if VMSPLIT_1G
1469 default 0x80000000 if VMSPLIT_2G
1470 default 0xC0000000
1471
1da177e4
LT
1472config NR_CPUS
1473 int "Maximum number of CPUs (2-32)"
1474 range 2 32
1475 depends on SMP
1476 default "4"
1477
a054a811 1478config HOTPLUG_CPU
00b7dede 1479 bool "Support for hot-pluggable CPUs"
40b31360 1480 depends on SMP
a054a811
RK
1481 help
1482 Say Y here to experiment with turning CPUs off and on. CPUs
1483 can be controlled through /sys/devices/system/cpu.
1484
2bdd424f
WD
1485config ARM_PSCI
1486 bool "Support for the ARM Power State Coordination Interface (PSCI)"
1487 depends on CPU_V7
1488 help
1489 Say Y here if you want Linux to communicate with system firmware
1490 implementing the PSCI specification for CPU-centric power
1491 management operations described in ARM document number ARM DEN
1492 0022A ("Power State Coordination Interface System Software on
1493 ARM processors").
1494
2a6ad871
MR
1495# The GPIO number here must be sorted by descending number. In case of
1496# a multiplatform kernel, we just want the highest value required by the
1497# selected platforms.
44986ab0
PDSN
1498config ARCH_NR_GPIO
1499 int
6a4d8f36 1500 default 1024 if ARCH_SHMOBILE || ARCH_TEGRA || ARCH_ZYNQ
aa42587a
TF
1501 default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || \
1502 SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX || ARCH_S5PV210
eb171a99 1503 default 416 if ARCH_SUNXI
06b851e5 1504 default 392 if ARCH_U8500
01bb914c 1505 default 352 if ARCH_VT8500
7b5da4c3 1506 default 288 if ARCH_ROCKCHIP
2a6ad871 1507 default 264 if MACH_H4700
44986ab0
PDSN
1508 default 0
1509 help
1510 Maximum number of GPIOs in the system.
1511
1512 If unsure, leave the default value.
1513
d45a398f 1514source kernel/Kconfig.preempt
1da177e4 1515
c9218b16 1516config HZ_FIXED
f8065813 1517 int
070b8b43 1518 default 200 if ARCH_EBSA110 || ARCH_S3C24XX || \
a73ddc61 1519 ARCH_S5PV210 || ARCH_EXYNOS4
5248c657 1520 default AT91_TIMER_HZ if ARCH_AT91
bf98c1ea 1521 default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE_LEGACY
47d84682 1522 default 0
c9218b16
RK
1523
1524choice
47d84682 1525 depends on HZ_FIXED = 0
c9218b16
RK
1526 prompt "Timer frequency"
1527
1528config HZ_100
1529 bool "100 Hz"
1530
1531config HZ_200
1532 bool "200 Hz"
1533
1534config HZ_250
1535 bool "250 Hz"
1536
1537config HZ_300
1538 bool "300 Hz"
1539
1540config HZ_500
1541 bool "500 Hz"
1542
1543config HZ_1000
1544 bool "1000 Hz"
1545
1546endchoice
1547
1548config HZ
1549 int
47d84682 1550 default HZ_FIXED if HZ_FIXED != 0
c9218b16
RK
1551 default 100 if HZ_100
1552 default 200 if HZ_200
1553 default 250 if HZ_250
1554 default 300 if HZ_300
1555 default 500 if HZ_500
1556 default 1000
1557
1558config SCHED_HRTICK
1559 def_bool HIGH_RES_TIMERS
f8065813 1560
16c79651 1561config THUMB2_KERNEL
bc7dea00 1562 bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
4477ca45 1563 depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K
bc7dea00 1564 default y if CPU_THUMBONLY
16c79651
CM
1565 select AEABI
1566 select ARM_ASM_UNIFIED
89bace65 1567 select ARM_UNWIND
16c79651
CM
1568 help
1569 By enabling this option, the kernel will be compiled in
1570 Thumb-2 mode. A compiler/assembler that understand the unified
1571 ARM-Thumb syntax is needed.
1572
1573 If unsure, say N.
1574
6f685c5c
DM
1575config THUMB2_AVOID_R_ARM_THM_JUMP11
1576 bool "Work around buggy Thumb-2 short branch relocations in gas"
1577 depends on THUMB2_KERNEL && MODULES
1578 default y
1579 help
1580 Various binutils versions can resolve Thumb-2 branches to
1581 locally-defined, preemptible global symbols as short-range "b.n"
1582 branch instructions.
1583
1584 This is a problem, because there's no guarantee the final
1585 destination of the symbol, or any candidate locations for a
1586 trampoline, are within range of the branch. For this reason, the
1587 kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
1588 relocation in modules at all, and it makes little sense to add
1589 support.
1590
1591 The symptom is that the kernel fails with an "unsupported
1592 relocation" error when loading some modules.
1593
1594 Until fixed tools are available, passing
1595 -fno-optimize-sibling-calls to gcc should prevent gcc generating
1596 code which hits this problem, at the cost of a bit of extra runtime
1597 stack usage in some cases.
1598
1599 The problem is described in more detail at:
1600 https://bugs.launchpad.net/binutils-linaro/+bug/725126
1601
1602 Only Thumb-2 kernels are affected.
1603
1604 Unless you are sure your tools don't have this problem, say Y.
1605
0becb088
CM
1606config ARM_ASM_UNIFIED
1607 bool
1608
704bdda0
NP
1609config AEABI
1610 bool "Use the ARM EABI to compile the kernel"
1611 help
1612 This option allows for the kernel to be compiled using the latest
1613 ARM ABI (aka EABI). This is only useful if you are using a user
1614 space environment that is also compiled with EABI.
1615
1616 Since there are major incompatibilities between the legacy ABI and
1617 EABI, especially with regard to structure member alignment, this
1618 option also changes the kernel syscall calling convention to
1619 disambiguate both ABIs and allow for backward compatibility support
1620 (selected with CONFIG_OABI_COMPAT).
1621
1622 To use this you need GCC version 4.0.0 or later.
1623
6c90c872 1624config OABI_COMPAT
a73a3ff1 1625 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
d6f94fa0 1626 depends on AEABI && !THUMB2_KERNEL
6c90c872
NP
1627 help
1628 This option preserves the old syscall interface along with the
1629 new (ARM EABI) one. It also provides a compatibility layer to
1630 intercept syscalls that have structure arguments which layout
1631 in memory differs between the legacy ABI and the new ARM EABI
1632 (only for non "thumb" binaries). This option adds a tiny
1633 overhead to all syscalls and produces a slightly larger kernel.
91702175
KC
1634
1635 The seccomp filter system will not be available when this is
1636 selected, since there is no way yet to sensibly distinguish
1637 between calling conventions during filtering.
1638
6c90c872
NP
1639 If you know you'll be using only pure EABI user space then you
1640 can say N here. If this option is not selected and you attempt
1641 to execute a legacy ABI binary then the result will be
1642 UNPREDICTABLE (in fact it can be predicted that it won't work
b02f8467 1643 at all). If in doubt say N.
6c90c872 1644
eb33575c 1645config ARCH_HAS_HOLES_MEMORYMODEL
e80d6a24 1646 bool
e80d6a24 1647
05944d74
RK
1648config ARCH_SPARSEMEM_ENABLE
1649 bool
1650
07a2f737
RK
1651config ARCH_SPARSEMEM_DEFAULT
1652 def_bool ARCH_SPARSEMEM_ENABLE
1653
05944d74 1654config ARCH_SELECT_MEMORY_MODEL
be370302 1655 def_bool ARCH_SPARSEMEM_ENABLE
c80d79d7 1656
7b7bf499
WD
1657config HAVE_ARCH_PFN_VALID
1658 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
1659
b8cd51af
SC
1660config HAVE_GENERIC_RCU_GUP
1661 def_bool y
1662 depends on ARM_LPAE
1663
053a96ca 1664config HIGHMEM
e8db89a2
RK
1665 bool "High Memory Support"
1666 depends on MMU
053a96ca
NP
1667 help
1668 The address space of ARM processors is only 4 Gigabytes large
1669 and it has to accommodate user address space, kernel address
1670 space as well as some memory mapped IO. That means that, if you
1671 have a large amount of physical memory and/or IO, not all of the
1672 memory can be "permanently mapped" by the kernel. The physical
1673 memory that is not permanently mapped is called "high memory".
1674
1675 Depending on the selected kernel/user memory split, minimum
1676 vmalloc space and actual amount of RAM, you may not need this
1677 option which should result in a slightly faster kernel.
1678
1679 If unsure, say n.
1680
65cec8e3
RK
1681config HIGHPTE
1682 bool "Allocate 2nd-level pagetables from highmem"
1683 depends on HIGHMEM
65cec8e3 1684
1b8873a0
JI
1685config HW_PERF_EVENTS
1686 bool "Enable hardware performance counter support for perf events"
f0d1bc47 1687 depends on PERF_EVENTS
1b8873a0
JI
1688 default y
1689 help
1690 Enable hardware performance counter support for perf events. If
1691 disabled, perf events will use software events only.
1692
1355e2a6
CM
1693config SYS_SUPPORTS_HUGETLBFS
1694 def_bool y
1695 depends on ARM_LPAE
1696
8d962507
CM
1697config HAVE_ARCH_TRANSPARENT_HUGEPAGE
1698 def_bool y
1699 depends on ARM_LPAE
1700
4bfab203
SC
1701config ARCH_WANT_GENERAL_HUGETLB
1702 def_bool y
1703
3f22ab27
DH
1704source "mm/Kconfig"
1705
c1b2d970 1706config FORCE_MAX_ZONEORDER
bf98c1ea
LP
1707 int "Maximum zone order" if ARCH_SHMOBILE_LEGACY
1708 range 11 64 if ARCH_SHMOBILE_LEGACY
898f08e1 1709 default "12" if SOC_AM33XX
6d85e2b0 1710 default "9" if SA1111 || ARCH_EFM32
c1b2d970
MD
1711 default "11"
1712 help
1713 The kernel memory allocator divides physically contiguous memory
1714 blocks into "zones", where each zone is a power of two number of
1715 pages. This option selects the largest power of two that the kernel
1716 keeps in the memory allocator. If you need to allocate very large
1717 blocks of physically contiguous memory, then you may need to
1718 increase this value.
1719
1720 This config option is actually maximum order plus one. For example,
1721 a value of 11 means that the largest free memory block is 2^10 pages.
1722
1da177e4
LT
1723config ALIGNMENT_TRAP
1724 bool
f12d0d7c 1725 depends on CPU_CP15_MMU
1da177e4 1726 default y if !ARCH_EBSA110
e119bfff 1727 select HAVE_PROC_CPU if PROC_FS
1da177e4 1728 help
84eb8d06 1729 ARM processors cannot fetch/store information which is not
1da177e4
LT
1730 naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1731 address divisible by 4. On 32-bit ARM processors, these non-aligned
1732 fetch/store instructions will be emulated in software if you say
1733 here, which has a severe performance impact. This is necessary for
1734 correct operation of some network protocols. With an IP-only
1735 configuration it is safe to say N, otherwise say Y.
1736
39ec58f3 1737config UACCESS_WITH_MEMCPY
38ef2ad5
LW
1738 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
1739 depends on MMU
39ec58f3
LB
1740 default y if CPU_FEROCEON
1741 help
1742 Implement faster copy_to_user and clear_user methods for CPU
1743 cores where a 8-word STM instruction give significantly higher
1744 memory write throughput than a sequence of individual 32bit stores.
1745
1746 A possible side effect is a slight increase in scheduling latency
1747 between threads sharing the same address space if they invoke
1748 such copy operations with large buffers.
1749
1750 However, if the CPU data cache is using a write-allocate mode,
1751 this option is unlikely to provide any performance gain.
1752
70c70d97
NP
1753config SECCOMP
1754 bool
1755 prompt "Enable seccomp to safely compute untrusted bytecode"
1756 ---help---
1757 This kernel feature is useful for number crunching applications
1758 that may need to compute untrusted bytecode during their
1759 execution. By using pipes or other transports made available to
1760 the process as file descriptors supporting the read/write
1761 syscalls, it's possible to isolate those applications in
1762 their own address space using seccomp. Once seccomp is
1763 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1764 and the task is only allowed to execute a few safe syscalls
1765 defined by each seccomp mode.
1766
06e6295b
SS
1767config SWIOTLB
1768 def_bool y
1769
1770config IOMMU_HELPER
1771 def_bool SWIOTLB
1772
eff8d644
SS
1773config XEN_DOM0
1774 def_bool y
1775 depends on XEN
1776
1777config XEN
c2ba1f7d 1778 bool "Xen guest support on ARM"
85323a99 1779 depends on ARM && AEABI && OF
f880b67d 1780 depends on CPU_V7 && !CPU_V6
85323a99 1781 depends on !GENERIC_ATOMIC64
7693decc 1782 depends on MMU
51aaf81f 1783 select ARCH_DMA_ADDR_T_64BIT
17b7ab80 1784 select ARM_PSCI
83862ccf 1785 select SWIOTLB_XEN
eff8d644
SS
1786 help
1787 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1788
1da177e4
LT
1789endmenu
1790
1791menu "Boot options"
1792
9eb8f674
GL
1793config USE_OF
1794 bool "Flattened Device Tree support"
b1b3f49c 1795 select IRQ_DOMAIN
9eb8f674
GL
1796 select OF
1797 select OF_EARLY_FLATTREE
bcedb5f9 1798 select OF_RESERVED_MEM
9eb8f674
GL
1799 help
1800 Include support for flattened device tree machine descriptions.
1801
bd51e2f5
NP
1802config ATAGS
1803 bool "Support for the traditional ATAGS boot data passing" if USE_OF
1804 default y
1805 help
1806 This is the traditional way of passing data to the kernel at boot
1807 time. If you are solely relying on the flattened device tree (or
1808 the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1809 to remove ATAGS support from your kernel binary. If unsure,
1810 leave this to y.
1811
1812config DEPRECATED_PARAM_STRUCT
1813 bool "Provide old way to pass kernel parameters"
1814 depends on ATAGS
1815 help
1816 This was deprecated in 2001 and announced to live on for 5 years.
1817 Some old boot loaders still use this way.
1818
1da177e4
LT
1819# Compressed boot loader in ROM. Yes, we really want to ask about
1820# TEXT and BSS so we preserve their values in the config files.
1821config ZBOOT_ROM_TEXT
1822 hex "Compressed ROM boot loader base address"
1823 default "0"
1824 help
1825 The physical address at which the ROM-able zImage is to be
1826 placed in the target. Platforms which normally make use of
1827 ROM-able zImage formats normally set this to a suitable
1828 value in their defconfig file.
1829
1830 If ZBOOT_ROM is not enabled, this has no effect.
1831
1832config ZBOOT_ROM_BSS
1833 hex "Compressed ROM boot loader BSS address"
1834 default "0"
1835 help
f8c440b2
DF
1836 The base address of an area of read/write memory in the target
1837 for the ROM-able zImage which must be available while the
1838 decompressor is running. It must be large enough to hold the
1839 entire decompressed kernel plus an additional 128 KiB.
1840 Platforms which normally make use of ROM-able zImage formats
1841 normally set this to a suitable value in their defconfig file.
1da177e4
LT
1842
1843 If ZBOOT_ROM is not enabled, this has no effect.
1844
1845config ZBOOT_ROM
1846 bool "Compressed boot loader in ROM/flash"
1847 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
10968131 1848 depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR
1da177e4
LT
1849 help
1850 Say Y here if you intend to execute your compressed kernel image
1851 (zImage) directly from ROM or flash. If unsure, say N.
1852
090ab3ff
SH
1853choice
1854 prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
d6f94fa0 1855 depends on ZBOOT_ROM && ARCH_SH7372
090ab3ff
SH
1856 default ZBOOT_ROM_NONE
1857 help
1858 Include experimental SD/MMC loading code in the ROM-able zImage.
59bf8964 1859 With this enabled it is possible to write the ROM-able zImage
090ab3ff
SH
1860 kernel image to an MMC or SD card and boot the kernel straight
1861 from the reset vector. At reset the processor Mask ROM will load
59bf8964 1862 the first part of the ROM-able zImage which in turn loads the
090ab3ff
SH
1863 rest the kernel image to RAM.
1864
1865config ZBOOT_ROM_NONE
1866 bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
1867 help
1868 Do not load image from SD or MMC
1869
f45b1149
SH
1870config ZBOOT_ROM_MMCIF
1871 bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
f45b1149 1872 help
090ab3ff
SH
1873 Load image from MMCIF hardware block.
1874
1875config ZBOOT_ROM_SH_MOBILE_SDHI
1876 bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
1877 help
1878 Load image from SDHI hardware block
1879
1880endchoice
f45b1149 1881
e2a6a3aa
JB
1882config ARM_APPENDED_DTB
1883 bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
10968131 1884 depends on OF
e2a6a3aa
JB
1885 help
1886 With this option, the boot code will look for a device tree binary
1887 (DTB) appended to zImage
1888 (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1889
1890 This is meant as a backward compatibility convenience for those
1891 systems with a bootloader that can't be upgraded to accommodate
1892 the documented boot protocol using a device tree.
1893
1894 Beware that there is very little in terms of protection against
1895 this option being confused by leftover garbage in memory that might
1896 look like a DTB header after a reboot if no actual DTB is appended
1897 to zImage. Do not leave this option active in a production kernel
1898 if you don't intend to always append a DTB. Proper passing of the
1899 location into r2 of a bootloader provided DTB is always preferable
1900 to this option.
1901
b90b9a38
NP
1902config ARM_ATAG_DTB_COMPAT
1903 bool "Supplement the appended DTB with traditional ATAG information"
1904 depends on ARM_APPENDED_DTB
1905 help
1906 Some old bootloaders can't be updated to a DTB capable one, yet
1907 they provide ATAGs with memory configuration, the ramdisk address,
1908 the kernel cmdline string, etc. Such information is dynamically
1909 provided by the bootloader and can't always be stored in a static
1910 DTB. To allow a device tree enabled kernel to be used with such
1911 bootloaders, this option allows zImage to extract the information
1912 from the ATAG list and store it at run time into the appended DTB.
1913
d0f34a11
GR
1914choice
1915 prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
1916 default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1917
1918config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1919 bool "Use bootloader kernel arguments if available"
1920 help
1921 Uses the command-line options passed by the boot loader instead of
1922 the device tree bootargs property. If the boot loader doesn't provide
1923 any, the device tree bootargs property will be used.
1924
1925config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
1926 bool "Extend with bootloader kernel arguments"
1927 help
1928 The command-line arguments provided by the boot loader will be
1929 appended to the the device tree bootargs property.
1930
1931endchoice
1932
1da177e4
LT
1933config CMDLINE
1934 string "Default kernel command string"
1935 default ""
1936 help
1937 On some architectures (EBSA110 and CATS), there is currently no way
1938 for the boot loader to pass arguments to the kernel. For these
1939 architectures, you should supply some command-line options at build
1940 time by entering them here. As a minimum, you should specify the
1941 memory size and the root device (e.g., mem=64M root=/dev/nfs).
1942
4394c124
VB
1943choice
1944 prompt "Kernel command line type" if CMDLINE != ""
1945 default CMDLINE_FROM_BOOTLOADER
bd51e2f5 1946 depends on ATAGS
4394c124
VB
1947
1948config CMDLINE_FROM_BOOTLOADER
1949 bool "Use bootloader kernel arguments if available"
1950 help
1951 Uses the command-line options passed by the boot loader. If
1952 the boot loader doesn't provide any, the default kernel command
1953 string provided in CMDLINE will be used.
1954
1955config CMDLINE_EXTEND
1956 bool "Extend bootloader kernel arguments"
1957 help
1958 The command-line arguments provided by the boot loader will be
1959 appended to the default kernel command string.
1960
92d2040d
AH
1961config CMDLINE_FORCE
1962 bool "Always use the default kernel command string"
92d2040d
AH
1963 help
1964 Always use the default kernel command string, even if the boot
1965 loader passes other arguments to the kernel.
1966 This is useful if you cannot or don't want to change the
1967 command-line options your boot loader passes to the kernel.
4394c124 1968endchoice
92d2040d 1969
1da177e4
LT
1970config XIP_KERNEL
1971 bool "Kernel Execute-In-Place from ROM"
10968131 1972 depends on !ARM_LPAE && !ARCH_MULTIPLATFORM
1da177e4
LT
1973 help
1974 Execute-In-Place allows the kernel to run from non-volatile storage
1975 directly addressable by the CPU, such as NOR flash. This saves RAM
1976 space since the text section of the kernel is not loaded from flash
1977 to RAM. Read-write sections, such as the data section and stack,
1978 are still copied to RAM. The XIP kernel is not compressed since
1979 it has to run directly from flash, so it will take more space to
1980 store it. The flash address used to link the kernel object files,
1981 and for storing it, is configuration dependent. Therefore, if you
1982 say Y here, you must know the proper physical address where to
1983 store the kernel image depending on your own flash memory usage.
1984
1985 Also note that the make target becomes "make xipImage" rather than
1986 "make zImage" or "make Image". The final kernel binary to put in
1987 ROM memory will be arch/arm/boot/xipImage.
1988
1989 If unsure, say N.
1990
1991config XIP_PHYS_ADDR
1992 hex "XIP Kernel Physical Location"
1993 depends on XIP_KERNEL
1994 default "0x00080000"
1995 help
1996 This is the physical address in your flash memory the kernel will
1997 be linked for and stored to. This address is dependent on your
1998 own flash usage.
1999
c587e4a6
RP
2000config KEXEC
2001 bool "Kexec system call (EXPERIMENTAL)"
19ab428f 2002 depends on (!SMP || PM_SLEEP_SMP)
c587e4a6
RP
2003 help
2004 kexec is a system call that implements the ability to shutdown your
2005 current kernel, and to start another kernel. It is like a reboot
01dd2fbf 2006 but it is independent of the system firmware. And like a reboot
c587e4a6
RP
2007 you can start any kernel with it, not just Linux.
2008
2009 It is an ongoing process to be certain the hardware in a machine
2010 is properly shutdown, so do not be surprised if this code does not
bf220695 2011 initially work for you.
c587e4a6 2012
4cd9d6f7
RP
2013config ATAGS_PROC
2014 bool "Export atags in procfs"
bd51e2f5 2015 depends on ATAGS && KEXEC
b98d7291 2016 default y
4cd9d6f7
RP
2017 help
2018 Should the atags used to boot the kernel be exported in an "atags"
2019 file in procfs. Useful with kexec.
2020
cb5d39b3
MW
2021config CRASH_DUMP
2022 bool "Build kdump crash kernel (EXPERIMENTAL)"
cb5d39b3
MW
2023 help
2024 Generate crash dump after being started by kexec. This should
2025 be normally only set in special crash dump kernels which are
2026 loaded in the main kernel with kexec-tools into a specially
2027 reserved region and then later executed after a crash by
2028 kdump/kexec. The crash dump kernel must be compiled to a
2029 memory address not used by the main kernel
2030
2031 For more details see Documentation/kdump/kdump.txt
2032
e69edc79
EM
2033config AUTO_ZRELADDR
2034 bool "Auto calculation of the decompressed kernel image address"
e69edc79
EM
2035 help
2036 ZRELADDR is the physical address where the decompressed kernel
2037 image will be placed. If AUTO_ZRELADDR is selected, the address
2038 will be determined at run-time by masking the current IP with
2039 0xf8000000. This assumes the zImage being placed in the first 128MB
2040 from start of memory.
2041
1da177e4
LT
2042endmenu
2043
ac9d7efc 2044menu "CPU Power Management"
1da177e4 2045
1da177e4 2046source "drivers/cpufreq/Kconfig"
1da177e4 2047
ac9d7efc
RK
2048source "drivers/cpuidle/Kconfig"
2049
2050endmenu
2051
1da177e4
LT
2052menu "Floating point emulation"
2053
2054comment "At least one emulation must be selected"
2055
2056config FPE_NWFPE
2057 bool "NWFPE math emulation"
593c252a 2058 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
1da177e4
LT
2059 ---help---
2060 Say Y to include the NWFPE floating point emulator in the kernel.
2061 This is necessary to run most binaries. Linux does not currently
2062 support floating point hardware so you need to say Y here even if
2063 your machine has an FPA or floating point co-processor podule.
2064
2065 You may say N here if you are going to load the Acorn FPEmulator
2066 early in the bootup.
2067
2068config FPE_NWFPE_XP
2069 bool "Support extended precision"
bedf142b 2070 depends on FPE_NWFPE
1da177e4
LT
2071 help
2072 Say Y to include 80-bit support in the kernel floating-point
2073 emulator. Otherwise, only 32 and 64-bit support is compiled in.
2074 Note that gcc does not generate 80-bit operations by default,
2075 so in most cases this option only enlarges the size of the
2076 floating point emulator without any good reason.
2077
2078 You almost surely want to say N here.
2079
2080config FPE_FASTFPE
2081 bool "FastFPE math emulation (EXPERIMENTAL)"
d6f94fa0 2082 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
1da177e4
LT
2083 ---help---
2084 Say Y here to include the FAST floating point emulator in the kernel.
2085 This is an experimental much faster emulator which now also has full
2086 precision for the mantissa. It does not support any exceptions.
2087 It is very simple, and approximately 3-6 times faster than NWFPE.
2088
2089 It should be sufficient for most programs. It may be not suitable
2090 for scientific calculations, but you have to check this for yourself.
2091 If you do not feel you need a faster FP emulation you should better
2092 choose NWFPE.
2093
2094config VFP
2095 bool "VFP-format floating point maths"
e399b1a4 2096 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
1da177e4
LT
2097 help
2098 Say Y to include VFP support code in the kernel. This is needed
2099 if your hardware includes a VFP unit.
2100
2101 Please see <file:Documentation/arm/VFP/release-notes.txt> for
2102 release notes and additional status information.
2103
2104 Say N if your target does not have VFP hardware.
2105
25ebee02
CM
2106config VFPv3
2107 bool
2108 depends on VFP
2109 default y if CPU_V7
2110
b5872db4
CM
2111config NEON
2112 bool "Advanced SIMD (NEON) Extension support"
2113 depends on VFPv3 && CPU_V7
2114 help
2115 Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2116 Extension.
2117
73c132c1
AB
2118config KERNEL_MODE_NEON
2119 bool "Support for NEON in kernel mode"
c4a30c3b 2120 depends on NEON && AEABI
73c132c1
AB
2121 help
2122 Say Y to include support for NEON in kernel mode.
2123
1da177e4
LT
2124endmenu
2125
2126menu "Userspace binary formats"
2127
2128source "fs/Kconfig.binfmt"
2129
2130config ARTHUR
2131 tristate "RISC OS personality"
704bdda0 2132 depends on !AEABI
1da177e4
LT
2133 help
2134 Say Y here to include the kernel code necessary if you want to run
2135 Acorn RISC OS/Arthur binaries under Linux. This code is still very
2136 experimental; if this sounds frightening, say N and sleep in peace.
2137 You can also say M here to compile this support as a module (which
2138 will be called arthur).
2139
2140endmenu
2141
2142menu "Power management options"
2143
eceab4ac 2144source "kernel/power/Kconfig"
1da177e4 2145
f4cb5700 2146config ARCH_SUSPEND_POSSIBLE
19a0519d 2147 depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \
f0d75153 2148 CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
f4cb5700
JB
2149 def_bool y
2150
15e0d9e3
AB
2151config ARM_CPU_SUSPEND
2152 def_bool PM_SLEEP
2153
603fb42a
SC
2154config ARCH_HIBERNATION_POSSIBLE
2155 bool
2156 depends on MMU
2157 default y if ARCH_SUSPEND_POSSIBLE
2158
1da177e4
LT
2159endmenu
2160
d5950b43
SR
2161source "net/Kconfig"
2162
ac25150f 2163source "drivers/Kconfig"
1da177e4
LT
2164
2165source "fs/Kconfig"
2166
1da177e4
LT
2167source "arch/arm/Kconfig.debug"
2168
2169source "security/Kconfig"
2170
2171source "crypto/Kconfig"
2172
2173source "lib/Kconfig"
749cf76c
CD
2174
2175source "arch/arm/kvm/Kconfig"
This page took 1.286587 seconds and 5 git commands to generate.