Merge branch 'fixes' into next/cleanup
[deliverable/linux.git] / arch / arm / Kconfig
CommitLineData
1da177e4
LT
1config ARM
2 bool
3 default y
b1b3f49c 4 select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
2b68f6ca 5 select ARCH_HAS_ELF_RANDOMIZE
3d06770e 6 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
171b3f0d 7 select ARCH_HAVE_CUSTOM_GPIO_H
957e3fac 8 select ARCH_HAS_GCOV_PROFILE_ALL
d7018848 9 select ARCH_MIGHT_HAVE_PC_PARPORT
4badad35 10 select ARCH_SUPPORTS_ATOMIC_RMW
017f161a 11 select ARCH_USE_BUILTIN_BSWAP
0cbad9c9 12 select ARCH_USE_CMPXCHG_LOCKREF
b1b3f49c 13 select ARCH_WANT_IPC_PARSE_VERSION
ee951c63 14 select BUILDTIME_EXTABLE_SORT if MMU
171b3f0d 15 select CLONE_BACKWARDS
b1b3f49c 16 select CPU_PM if (SUSPEND || CPU_IDLE)
dce5c9e3 17 select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS
b01aec9b
BP
18 select EDAC_SUPPORT
19 select EDAC_ATOMIC_SCRUB
36d0fd21 20 select GENERIC_ALLOCATOR
4477ca45 21 select GENERIC_ATOMIC64 if (CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI)
b1b3f49c 22 select GENERIC_CLOCKEVENTS_BROADCAST if SMP
171b3f0d 23 select GENERIC_IDLE_POLL_SETUP
b1b3f49c
RK
24 select GENERIC_IRQ_PROBE
25 select GENERIC_IRQ_SHOW
7c07005e 26 select GENERIC_IRQ_SHOW_LEVEL
b1b3f49c 27 select GENERIC_PCI_IOMAP
38ff87f7 28 select GENERIC_SCHED_CLOCK
b1b3f49c
RK
29 select GENERIC_SMP_IDLE_THREAD
30 select GENERIC_STRNCPY_FROM_USER
31 select GENERIC_STRNLEN_USER
a71b092a 32 select HANDLE_DOMAIN_IRQ
b1b3f49c 33 select HARDIRQS_SW_RESEND
7a017721 34 select HAVE_ARCH_AUDITSYSCALL if (AEABI && !OABI_COMPAT)
0b7857db 35 select HAVE_ARCH_BITREVERSE if (CPU_32v7M || CPU_32v7) && !CPU_32v6
cfeec79e
AB
36 select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL && !CPU_ENDIAN_BE32
37 select HAVE_ARCH_KGDB if !CPU_ENDIAN_BE32
91702175 38 select HAVE_ARCH_SECCOMP_FILTER if (AEABI && !OABI_COMPAT)
0693bf68 39 select HAVE_ARCH_TRACEHOOK
b1b3f49c 40 select HAVE_BPF_JIT
51aaf81f 41 select HAVE_CC_STACKPROTECTOR
171b3f0d 42 select HAVE_CONTEXT_TRACKING
b1b3f49c
RK
43 select HAVE_C_RECORDMCOUNT
44 select HAVE_DEBUG_KMEMLEAK
45 select HAVE_DMA_API_DEBUG
46 select HAVE_DMA_ATTRS
47 select HAVE_DMA_CONTIGUOUS if MMU
cfeec79e 48 select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL) && !CPU_ENDIAN_BE32
dce5c9e3 49 select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU
b1b3f49c 50 select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
0e341af8 51 select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
b1b3f49c 52 select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
1fe53268 53 select HAVE_GENERIC_DMA_COHERENT
b1b3f49c
RK
54 select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
55 select HAVE_IDE if PCI || ISA || PCMCIA
87c46b6c 56 select HAVE_IRQ_TIME_ACCOUNTING
e7db7b42 57 select HAVE_KERNEL_GZIP
f9b493ac 58 select HAVE_KERNEL_LZ4
6e8699f7 59 select HAVE_KERNEL_LZMA
b1b3f49c 60 select HAVE_KERNEL_LZO
a7f464f3 61 select HAVE_KERNEL_XZ
cb1293e2 62 select HAVE_KPROBES if !XIP_KERNEL && !CPU_ENDIAN_BE32 && !CPU_V7M
b1b3f49c
RK
63 select HAVE_KRETPROBES if (HAVE_KPROBES)
64 select HAVE_MEMBLOCK
7d485f64 65 select HAVE_MOD_ARCH_SPECIFIC
b1b3f49c 66 select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
0dc016db 67 select HAVE_OPTPROBES if !THUMB2_KERNEL
7ada189f 68 select HAVE_PERF_EVENTS
49863894
WD
69 select HAVE_PERF_REGS
70 select HAVE_PERF_USER_STACK_DUMP
a0ad5496 71 select HAVE_RCU_TABLE_FREE if (SMP && ARM_LPAE)
e513f8bf 72 select HAVE_REGS_AND_STACK_ACCESS_API
b1b3f49c 73 select HAVE_SYSCALL_TRACEPOINTS
af1839eb 74 select HAVE_UID16
31c1fc81 75 select HAVE_VIRT_CPU_ACCOUNTING_GEN
da0ec6f7 76 select IRQ_FORCED_THREADING
171b3f0d 77 select MODULES_USE_ELF_REL
84f452b1 78 select NO_BOOTMEM
171b3f0d
RK
79 select OLD_SIGACTION
80 select OLD_SIGSUSPEND3
b1b3f49c
RK
81 select PERF_USE_VMALLOC
82 select RTC_LIB
83 select SYS_SUPPORTS_APM_EMULATION
171b3f0d
RK
84 # Above selects are sorted alphabetically; please add new ones
85 # according to that. Thanks.
1da177e4
LT
86 help
87 The ARM series is a line of low-power-consumption RISC chip designs
f6c8965a 88 licensed by ARM Ltd and targeted at embedded applications and
1da177e4 89 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
f6c8965a 90 manufactured, but legacy ARM-based PC hardware remains popular in
1da177e4
LT
91 Europe. There is an ARM Linux project with a web page at
92 <http://www.arm.linux.org.uk/>.
93
74facffe 94config ARM_HAS_SG_CHAIN
308c09f1 95 select ARCH_HAS_SG_CHAIN
74facffe
RK
96 bool
97
4ce63fcd
MS
98config NEED_SG_DMA_LENGTH
99 bool
100
101config ARM_DMA_USE_IOMMU
4ce63fcd 102 bool
b1b3f49c
RK
103 select ARM_HAS_SG_CHAIN
104 select NEED_SG_DMA_LENGTH
4ce63fcd 105
60460abf
SWK
106if ARM_DMA_USE_IOMMU
107
108config ARM_DMA_IOMMU_ALIGNMENT
109 int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
110 range 4 9
111 default 8
112 help
113 DMA mapping framework by default aligns all buffers to the smallest
114 PAGE_SIZE order which is greater than or equal to the requested buffer
115 size. This works well for buffers up to a few hundreds kilobytes, but
116 for larger buffers it just a waste of address space. Drivers which has
117 relatively small addressing window (like 64Mib) might run out of
118 virtual space with just a few allocations.
119
120 With this parameter you can specify the maximum PAGE_SIZE order for
121 DMA IOMMU buffers. Larger buffers will be aligned only to this
122 specified order. The order is expressed as a power of two multiplied
123 by the PAGE_SIZE.
124
125endif
126
0b05da72
HUK
127config MIGHT_HAVE_PCI
128 bool
129
75e7153a
RB
130config SYS_SUPPORTS_APM_EMULATION
131 bool
132
bc581770
LW
133config HAVE_TCM
134 bool
135 select GENERIC_ALLOCATOR
136
e119bfff
RK
137config HAVE_PROC_CPU
138 bool
139
ce816fa8 140config NO_IOPORT_MAP
5ea81769 141 bool
5ea81769 142
1da177e4
LT
143config EISA
144 bool
145 ---help---
146 The Extended Industry Standard Architecture (EISA) bus was
147 developed as an open alternative to the IBM MicroChannel bus.
148
149 The EISA bus provided some of the features of the IBM MicroChannel
150 bus while maintaining backward compatibility with cards made for
151 the older ISA bus. The EISA bus saw limited use between 1988 and
152 1995 when it was made obsolete by the PCI bus.
153
154 Say Y here if you are building a kernel for an EISA-based machine.
155
156 Otherwise, say N.
157
158config SBUS
159 bool
160
f16fb1ec
RK
161config STACKTRACE_SUPPORT
162 bool
163 default y
164
f76e9154
NP
165config HAVE_LATENCYTOP_SUPPORT
166 bool
167 depends on !SMP
168 default y
169
f16fb1ec
RK
170config LOCKDEP_SUPPORT
171 bool
172 default y
173
7ad1bcb2
RK
174config TRACE_IRQFLAGS_SUPPORT
175 bool
cb1293e2 176 default !CPU_V7M
7ad1bcb2 177
1da177e4
LT
178config RWSEM_XCHGADD_ALGORITHM
179 bool
8a87411b 180 default y
1da177e4 181
f0d1b0b3
DH
182config ARCH_HAS_ILOG2_U32
183 bool
f0d1b0b3
DH
184
185config ARCH_HAS_ILOG2_U64
186 bool
f0d1b0b3 187
4a1b5733
EV
188config ARCH_HAS_BANDGAP
189 bool
190
b89c3b16
AM
191config GENERIC_HWEIGHT
192 bool
193 default y
194
1da177e4
LT
195config GENERIC_CALIBRATE_DELAY
196 bool
197 default y
198
a08b6b79
Z
199config ARCH_MAY_HAVE_PC_FDC
200 bool
201
5ac6da66
CL
202config ZONE_DMA
203 bool
5ac6da66 204
ccd7ab7f
FT
205config NEED_DMA_MAP_STATE
206 def_bool y
207
c7edc9e3
DL
208config ARCH_SUPPORTS_UPROBES
209 def_bool y
210
58af4a24
RH
211config ARCH_HAS_DMA_SET_COHERENT_MASK
212 bool
213
1da177e4
LT
214config GENERIC_ISA_DMA
215 bool
216
1da177e4
LT
217config FIQ
218 bool
219
13a5045d
RH
220config NEED_RET_TO_USER
221 bool
222
034d2f5a
AV
223config ARCH_MTD_XIP
224 bool
225
c760fc19
HC
226config VECTORS_BASE
227 hex
6afd6fae 228 default 0xffff0000 if MMU || CPU_HIGH_VECTOR
c760fc19
HC
229 default DRAM_BASE if REMAP_VECTORS_TO_RAM
230 default 0x00000000
231 help
19accfd3
RK
232 The base address of exception vectors. This must be two pages
233 in size.
c760fc19 234
dc21af99 235config ARM_PATCH_PHYS_VIRT
c1becedc
RK
236 bool "Patch physical to virtual translations at runtime" if EMBEDDED
237 default y
b511d75d 238 depends on !XIP_KERNEL && MMU
dc21af99
RK
239 depends on !ARCH_REALVIEW || !SPARSEMEM
240 help
111e9a5c
RK
241 Patch phys-to-virt and virt-to-phys translation functions at
242 boot and module load time according to the position of the
243 kernel in system memory.
dc21af99 244
111e9a5c 245 This can only be used with non-XIP MMU kernels where the base
daece596 246 of physical memory is at a 16MB boundary.
dc21af99 247
c1becedc
RK
248 Only disable this option if you know that you do not require
249 this feature (eg, building a kernel for a single machine) and
250 you need to shrink the kernel to the minimal size.
dc21af99 251
c334bc15
RH
252config NEED_MACH_IO_H
253 bool
254 help
255 Select this when mach/io.h is required to provide special
256 definitions for this platform. The need for mach/io.h should
257 be avoided when possible.
258
0cdc8b92 259config NEED_MACH_MEMORY_H
1b9f95f8
NP
260 bool
261 help
0cdc8b92
NP
262 Select this when mach/memory.h is required to provide special
263 definitions for this platform. The need for mach/memory.h should
264 be avoided when possible.
dc21af99 265
1b9f95f8 266config PHYS_OFFSET
974c0724 267 hex "Physical address of main memory" if MMU
c6f54a9b 268 depends on !ARM_PATCH_PHYS_VIRT
974c0724 269 default DRAM_BASE if !MMU
c6f54a9b 270 default 0x00000000 if ARCH_EBSA110 || \
c6f54a9b
UKK
271 ARCH_FOOTBRIDGE || \
272 ARCH_INTEGRATOR || \
273 ARCH_IOP13XX || \
274 ARCH_KS8695 || \
275 (ARCH_REALVIEW && !REALVIEW_HIGH_PHYS_OFFSET)
276 default 0x10000000 if ARCH_OMAP1 || ARCH_RPC
277 default 0x20000000 if ARCH_S5PV210
278 default 0x70000000 if REALVIEW_HIGH_PHYS_OFFSET
b8824c9a 279 default 0xc0000000 if ARCH_SA1100
111e9a5c 280 help
1b9f95f8
NP
281 Please provide the physical address corresponding to the
282 location of main memory in your system.
cada3c08 283
87e040b6
SG
284config GENERIC_BUG
285 def_bool y
286 depends on BUG
287
1bcad26e
KS
288config PGTABLE_LEVELS
289 int
290 default 3 if ARM_LPAE
291 default 2
292
1da177e4
LT
293source "init/Kconfig"
294
dc52ddc0
MH
295source "kernel/Kconfig.freezer"
296
1da177e4
LT
297menu "System Type"
298
3c427975
HC
299config MMU
300 bool "MMU-based Paged Memory Management Support"
301 default y
302 help
303 Select if you want MMU-based virtualised addressing space
304 support by paged memory management. If unsure, say 'Y'.
305
ccf50e23
RK
306#
307# The "ARM system type" choice list is ordered alphabetically by option
308# text. Please add new entries in the option alphabetic order.
309#
1da177e4
LT
310choice
311 prompt "ARM system type"
1420b22b
AB
312 default ARCH_VERSATILE if !MMU
313 default ARCH_MULTIPLATFORM if MMU
1da177e4 314
387798b3
RH
315config ARCH_MULTIPLATFORM
316 bool "Allow multiple platforms to be selected"
b1b3f49c 317 depends on MMU
ddb902cc 318 select ARCH_WANT_OPTIONAL_GPIOLIB
42dc836d 319 select ARM_HAS_SG_CHAIN
387798b3
RH
320 select ARM_PATCH_PHYS_VIRT
321 select AUTO_ZRELADDR
6d0add40 322 select CLKSRC_OF
66314223 323 select COMMON_CLK
ddb902cc 324 select GENERIC_CLOCKEVENTS
08d38beb 325 select MIGHT_HAVE_PCI
387798b3 326 select MULTI_IRQ_HANDLER
66314223
DN
327 select SPARSE_IRQ
328 select USE_OF
66314223 329
9c77bc43
SA
330config ARM_SINGLE_ARMV7M
331 bool "ARMv7-M based platforms (Cortex-M0/M3/M4)"
332 depends on !MMU
333 select ARCH_WANT_OPTIONAL_GPIOLIB
334 select ARM_NVIC
499f1640 335 select AUTO_ZRELADDR
9c77bc43
SA
336 select CLKSRC_OF
337 select COMMON_CLK
338 select CPU_V7M
339 select GENERIC_CLOCKEVENTS
340 select NO_IOPORT_MAP
341 select SPARSE_IRQ
342 select USE_OF
343
4af6fee1
DS
344config ARCH_REALVIEW
345 bool "ARM Ltd. RealView family"
b1b3f49c 346 select ARCH_WANT_OPTIONAL_GPIOLIB
4af6fee1 347 select ARM_AMBA
b1b3f49c 348 select ARM_TIMER_SP804
f9a6aa43
LW
349 select COMMON_CLK
350 select COMMON_CLK_VERSATILE
ae30ceac 351 select GENERIC_CLOCKEVENTS
b56ba8aa 352 select GPIO_PL061 if GPIOLIB
b1b3f49c 353 select ICST
0cdc8b92 354 select NEED_MACH_MEMORY_H
b1b3f49c 355 select PLAT_VERSATILE
81cc3f86 356 select PLAT_VERSATILE_SCHED_CLOCK
4af6fee1
DS
357 help
358 This enables support for ARM Ltd RealView boards.
359
360config ARCH_VERSATILE
361 bool "ARM Ltd. Versatile family"
b1b3f49c 362 select ARCH_WANT_OPTIONAL_GPIOLIB
4af6fee1 363 select ARM_AMBA
b1b3f49c 364 select ARM_TIMER_SP804
4af6fee1 365 select ARM_VIC
6d803ba7 366 select CLKDEV_LOOKUP
b1b3f49c 367 select GENERIC_CLOCKEVENTS
aa3831cf 368 select HAVE_MACH_CLKDEV
c5a0adb5 369 select ICST
f4b8b319 370 select PLAT_VERSATILE
b1b3f49c 371 select PLAT_VERSATILE_CLOCK
81cc3f86 372 select PLAT_VERSATILE_SCHED_CLOCK
2389d501 373 select VERSATILE_FPGA_IRQ
4af6fee1
DS
374 help
375 This enables support for ARM Ltd Versatile board.
376
93e22567
RK
377config ARCH_CLPS711X
378 bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
a3b8d4a5 379 select ARCH_REQUIRE_GPIOLIB
ea7d1bc9 380 select AUTO_ZRELADDR
c99f72ad 381 select CLKSRC_MMIO
93e22567
RK
382 select COMMON_CLK
383 select CPU_ARM720T
4a8355c4 384 select GENERIC_CLOCKEVENTS
6597619f 385 select MFD_SYSCON
e4e3a37d 386 select SOC_BUS
93e22567
RK
387 help
388 Support for Cirrus Logic 711x/721x/731x based boards.
389
788c9700
RK
390config ARCH_GEMINI
391 bool "Cortina Systems Gemini"
788c9700 392 select ARCH_REQUIRE_GPIOLIB
f3372c01 393 select CLKSRC_MMIO
b1b3f49c 394 select CPU_FA526
f3372c01 395 select GENERIC_CLOCKEVENTS
788c9700
RK
396 help
397 Support for the Cortina Systems Gemini family SoCs
398
1da177e4
LT
399config ARCH_EBSA110
400 bool "EBSA-110"
b1b3f49c 401 select ARCH_USES_GETTIMEOFFSET
c750815e 402 select CPU_SA110
f7e68bbf 403 select ISA
c334bc15 404 select NEED_MACH_IO_H
0cdc8b92 405 select NEED_MACH_MEMORY_H
ce816fa8 406 select NO_IOPORT_MAP
1da177e4
LT
407 help
408 This is an evaluation board for the StrongARM processor available
f6c8965a 409 from Digital. It has limited hardware on-board, including an
1da177e4
LT
410 Ethernet interface, two PCMCIA sockets, two serial ports and a
411 parallel port.
412
e7736d47
LB
413config ARCH_EP93XX
414 bool "EP93xx-based"
b1b3f49c
RK
415 select ARCH_HAS_HOLES_MEMORYMODEL
416 select ARCH_REQUIRE_GPIOLIB
e7736d47 417 select ARM_AMBA
b8824c9a 418 select ARM_PATCH_PHYS_VIRT
e7736d47 419 select ARM_VIC
b8824c9a 420 select AUTO_ZRELADDR
6d803ba7 421 select CLKDEV_LOOKUP
000bc178 422 select CLKSRC_MMIO
b1b3f49c 423 select CPU_ARM920T
000bc178 424 select GENERIC_CLOCKEVENTS
e7736d47
LB
425 help
426 This enables support for the Cirrus EP93xx series of CPUs.
427
1da177e4
LT
428config ARCH_FOOTBRIDGE
429 bool "FootBridge"
c750815e 430 select CPU_SA110
1da177e4 431 select FOOTBRIDGE
4e8d7637 432 select GENERIC_CLOCKEVENTS
d0ee9f40 433 select HAVE_IDE
8ef6e620 434 select NEED_MACH_IO_H if !MMU
0cdc8b92 435 select NEED_MACH_MEMORY_H
f999b8bd
MM
436 help
437 Support for systems based on the DC21285 companion chip
438 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
1da177e4 439
4af6fee1
DS
440config ARCH_NETX
441 bool "Hilscher NetX based"
b1b3f49c 442 select ARM_VIC
234b6ced 443 select CLKSRC_MMIO
c750815e 444 select CPU_ARM926T
2fcfe6b8 445 select GENERIC_CLOCKEVENTS
f999b8bd 446 help
4af6fee1
DS
447 This enables support for systems based on the Hilscher NetX Soc
448
3b938be6
RK
449config ARCH_IOP13XX
450 bool "IOP13xx-based"
451 depends on MMU
b1b3f49c 452 select CPU_XSC3
0cdc8b92 453 select NEED_MACH_MEMORY_H
13a5045d 454 select NEED_RET_TO_USER
b1b3f49c
RK
455 select PCI
456 select PLAT_IOP
457 select VMSPLIT_1G
37ebbcff 458 select SPARSE_IRQ
3b938be6
RK
459 help
460 Support for Intel's IOP13XX (XScale) family of processors.
461
3f7e5815
LB
462config ARCH_IOP32X
463 bool "IOP32x-based"
a4f7e763 464 depends on MMU
b1b3f49c 465 select ARCH_REQUIRE_GPIOLIB
c750815e 466 select CPU_XSCALE
e9004f50 467 select GPIO_IOP
13a5045d 468 select NEED_RET_TO_USER
f7e68bbf 469 select PCI
b1b3f49c 470 select PLAT_IOP
f999b8bd 471 help
3f7e5815
LB
472 Support for Intel's 80219 and IOP32X (XScale) family of
473 processors.
474
475config ARCH_IOP33X
476 bool "IOP33x-based"
477 depends on MMU
b1b3f49c 478 select ARCH_REQUIRE_GPIOLIB
c750815e 479 select CPU_XSCALE
e9004f50 480 select GPIO_IOP
13a5045d 481 select NEED_RET_TO_USER
3f7e5815 482 select PCI
b1b3f49c 483 select PLAT_IOP
3f7e5815
LB
484 help
485 Support for Intel's IOP33X (XScale) family of processors.
1da177e4 486
3b938be6
RK
487config ARCH_IXP4XX
488 bool "IXP4xx-based"
a4f7e763 489 depends on MMU
58af4a24 490 select ARCH_HAS_DMA_SET_COHERENT_MASK
b1b3f49c 491 select ARCH_REQUIRE_GPIOLIB
51aaf81f 492 select ARCH_SUPPORTS_BIG_ENDIAN
234b6ced 493 select CLKSRC_MMIO
c750815e 494 select CPU_XSCALE
b1b3f49c 495 select DMABOUNCE if PCI
3b938be6 496 select GENERIC_CLOCKEVENTS
0b05da72 497 select MIGHT_HAVE_PCI
c334bc15 498 select NEED_MACH_IO_H
9296d94d 499 select USB_EHCI_BIG_ENDIAN_DESC
171b3f0d 500 select USB_EHCI_BIG_ENDIAN_MMIO
c4713074 501 help
3b938be6 502 Support for Intel's IXP4XX (XScale) family of processors.
c4713074 503
edabd38e
SB
504config ARCH_DOVE
505 bool "Marvell Dove"
edabd38e 506 select ARCH_REQUIRE_GPIOLIB
756b2531 507 select CPU_PJ4
edabd38e 508 select GENERIC_CLOCKEVENTS
0f81bd43 509 select MIGHT_HAVE_PCI
171b3f0d 510 select MVEBU_MBUS
9139acd1
SH
511 select PINCTRL
512 select PINCTRL_DOVE
abcda1dc 513 select PLAT_ORION_LEGACY
edabd38e
SB
514 help
515 Support for the Marvell Dove SoC 88AP510
516
794d15b2
SS
517config ARCH_MV78XX0
518 bool "Marvell MV78xx0"
a8865655 519 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 520 select CPU_FEROCEON
794d15b2 521 select GENERIC_CLOCKEVENTS
171b3f0d 522 select MVEBU_MBUS
b1b3f49c 523 select PCI
abcda1dc 524 select PLAT_ORION_LEGACY
794d15b2
SS
525 help
526 Support for the following Marvell MV78xx0 series SoCs:
527 MV781x0, MV782x0.
528
9dd0b194 529config ARCH_ORION5X
585cf175
TP
530 bool "Marvell Orion"
531 depends on MMU
a8865655 532 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 533 select CPU_FEROCEON
51cbff1d 534 select GENERIC_CLOCKEVENTS
171b3f0d 535 select MVEBU_MBUS
b1b3f49c 536 select PCI
abcda1dc 537 select PLAT_ORION_LEGACY
585cf175 538 help
9dd0b194 539 Support for the following Marvell Orion 5x series SoCs:
d2b2a6bb 540 Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
d323ade1 541 Orion-2 (5281), Orion-1-90 (6183).
585cf175 542
788c9700 543config ARCH_MMP
2f7e8fae 544 bool "Marvell PXA168/910/MMP2"
788c9700 545 depends on MMU
788c9700 546 select ARCH_REQUIRE_GPIOLIB
6d803ba7 547 select CLKDEV_LOOKUP
b1b3f49c 548 select GENERIC_ALLOCATOR
788c9700 549 select GENERIC_CLOCKEVENTS
157d2644 550 select GPIO_PXA
c24b3114 551 select IRQ_DOMAIN
0f374561 552 select MULTI_IRQ_HANDLER
7c8f86a4 553 select PINCTRL
788c9700 554 select PLAT_PXA
0bd86961 555 select SPARSE_IRQ
788c9700 556 help
2f7e8fae 557 Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
788c9700
RK
558
559config ARCH_KS8695
560 bool "Micrel/Kendin KS8695"
98830bc9 561 select ARCH_REQUIRE_GPIOLIB
c7e783d6 562 select CLKSRC_MMIO
b1b3f49c 563 select CPU_ARM922T
c7e783d6 564 select GENERIC_CLOCKEVENTS
b1b3f49c 565 select NEED_MACH_MEMORY_H
788c9700
RK
566 help
567 Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
568 System-on-Chip devices.
569
788c9700
RK
570config ARCH_W90X900
571 bool "Nuvoton W90X900 CPU"
c52d3d68 572 select ARCH_REQUIRE_GPIOLIB
6d803ba7 573 select CLKDEV_LOOKUP
6fa5d5f7 574 select CLKSRC_MMIO
b1b3f49c 575 select CPU_ARM926T
58b5369e 576 select GENERIC_CLOCKEVENTS
788c9700 577 help
a8bc4ead 578 Support for Nuvoton (Winbond logic dept.) ARM9 processor,
579 At present, the w90x900 has been renamed nuc900, regarding
580 the ARM series product line, you can login the following
581 link address to know more.
582
583 <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
584 ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
788c9700 585
93e22567
RK
586config ARCH_LPC32XX
587 bool "NXP LPC32XX"
588 select ARCH_REQUIRE_GPIOLIB
589 select ARM_AMBA
590 select CLKDEV_LOOKUP
591 select CLKSRC_MMIO
592 select CPU_ARM926T
593 select GENERIC_CLOCKEVENTS
594 select HAVE_IDE
93e22567
RK
595 select USE_OF
596 help
597 Support for the NXP LPC32XX family of processors
598
1da177e4 599config ARCH_PXA
2c8086a5 600 bool "PXA2xx/PXA3xx-based"
a4f7e763 601 depends on MMU
b1b3f49c
RK
602 select ARCH_MTD_XIP
603 select ARCH_REQUIRE_GPIOLIB
604 select ARM_CPU_SUSPEND if PM
605 select AUTO_ZRELADDR
a1c0a6ad 606 select COMMON_CLK
6d803ba7 607 select CLKDEV_LOOKUP
234b6ced 608 select CLKSRC_MMIO
6f6caeaa 609 select CLKSRC_OF
981d0f39 610 select GENERIC_CLOCKEVENTS
157d2644 611 select GPIO_PXA
d0ee9f40 612 select HAVE_IDE
d6cf30ca 613 select IRQ_DOMAIN
b1b3f49c 614 select MULTI_IRQ_HANDLER
b1b3f49c
RK
615 select PLAT_PXA
616 select SPARSE_IRQ
f999b8bd 617 help
2c8086a5 618 Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
1da177e4 619
bf98c1ea 620config ARCH_SHMOBILE_LEGACY
0d9fd616 621 bool "Renesas ARM SoCs (non-multiplatform)"
bf98c1ea 622 select ARCH_SHMOBILE
91942d17 623 select ARM_PATCH_PHYS_VIRT if MMU
5e93c6b4 624 select CLKDEV_LOOKUP
0ed82bc9 625 select CPU_V7
b1b3f49c 626 select GENERIC_CLOCKEVENTS
4c3ffffd 627 select HAVE_ARM_SCU if SMP
a894fcc2 628 select HAVE_ARM_TWD if SMP
3b55658a 629 select HAVE_SMP
ce5ea9f3 630 select MIGHT_HAVE_CACHE_L2X0
60f1435c 631 select MULTI_IRQ_HANDLER
ce816fa8 632 select NO_IOPORT_MAP
2cd3c927 633 select PINCTRL
b1b3f49c 634 select PM_GENERIC_DOMAINS if PM
0cdc23df 635 select SH_CLK_CPG
b1b3f49c 636 select SPARSE_IRQ
c793c1b0 637 help
0d9fd616
LP
638 Support for Renesas ARM SoC platforms using a non-multiplatform
639 kernel. This includes the SH-Mobile, R-Mobile, EMMA-Mobile, R-Car
640 and RZ families.
c793c1b0 641
1da177e4
LT
642config ARCH_RPC
643 bool "RiscPC"
644 select ARCH_ACORN
a08b6b79 645 select ARCH_MAY_HAVE_PC_FDC
07f841b7 646 select ARCH_SPARSEMEM_ENABLE
5cfc8ee0 647 select ARCH_USES_GETTIMEOFFSET
fa04e209 648 select CPU_SA110
b1b3f49c 649 select FIQ
d0ee9f40 650 select HAVE_IDE
b1b3f49c
RK
651 select HAVE_PATA_PLATFORM
652 select ISA_DMA_API
c334bc15 653 select NEED_MACH_IO_H
0cdc8b92 654 select NEED_MACH_MEMORY_H
ce816fa8 655 select NO_IOPORT_MAP
b4811bac 656 select VIRT_TO_BUS
1da177e4
LT
657 help
658 On the Acorn Risc-PC, Linux can support the internal IDE disk and
659 CD-ROM interface, serial and parallel port, and the floppy drive.
660
661config ARCH_SA1100
662 bool "SA1100-based"
b1b3f49c
RK
663 select ARCH_MTD_XIP
664 select ARCH_REQUIRE_GPIOLIB
665 select ARCH_SPARSEMEM_ENABLE
666 select CLKDEV_LOOKUP
667 select CLKSRC_MMIO
1937f5b9 668 select CPU_FREQ
b1b3f49c 669 select CPU_SA1100
3e238be2 670 select GENERIC_CLOCKEVENTS
d0ee9f40 671 select HAVE_IDE
1eca42b4 672 select IRQ_DOMAIN
b1b3f49c 673 select ISA
affcab32 674 select MULTI_IRQ_HANDLER
0cdc8b92 675 select NEED_MACH_MEMORY_H
375dec92 676 select SPARSE_IRQ
f999b8bd
MM
677 help
678 Support for StrongARM 11x0 based boards.
1da177e4 679
b130d5c2
KK
680config ARCH_S3C24XX
681 bool "Samsung S3C24XX SoCs"
53650430 682 select ARCH_REQUIRE_GPIOLIB
335cce74 683 select ATAGS
b1b3f49c 684 select CLKDEV_LOOKUP
4280506a 685 select CLKSRC_SAMSUNG_PWM
7f78b6eb 686 select GENERIC_CLOCKEVENTS
880cf071 687 select GPIO_SAMSUNG
20676c15 688 select HAVE_S3C2410_I2C if I2C
b130d5c2 689 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 690 select HAVE_S3C_RTC if RTC_CLASS
17453dd2 691 select MULTI_IRQ_HANDLER
c334bc15 692 select NEED_MACH_IO_H
cd8dc7ae 693 select SAMSUNG_ATAGS
1da177e4 694 help
b130d5c2
KK
695 Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
696 and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
697 (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
698 Samsung SMDK2410 development board (and derivatives).
63b1f51b 699
a08ab637
BD
700config ARCH_S3C64XX
701 bool "Samsung S3C64XX"
b1b3f49c 702 select ARCH_REQUIRE_GPIOLIB
1db0287a 703 select ARM_AMBA
89f0ce72 704 select ARM_VIC
335cce74 705 select ATAGS
b1b3f49c 706 select CLKDEV_LOOKUP
4280506a 707 select CLKSRC_SAMSUNG_PWM
ccecba3c 708 select COMMON_CLK_SAMSUNG
70bacadb 709 select CPU_V6K
04a49b71 710 select GENERIC_CLOCKEVENTS
880cf071 711 select GPIO_SAMSUNG
b1b3f49c
RK
712 select HAVE_S3C2410_I2C if I2C
713 select HAVE_S3C2410_WATCHDOG if WATCHDOG
6700397a 714 select HAVE_TCM
ce816fa8 715 select NO_IOPORT_MAP
b1b3f49c 716 select PLAT_SAMSUNG
4ab75a3f 717 select PM_GENERIC_DOMAINS if PM
b1b3f49c
RK
718 select S3C_DEV_NAND
719 select S3C_GPIO_TRACK
cd8dc7ae 720 select SAMSUNG_ATAGS
6e2d9e93 721 select SAMSUNG_WAKEMASK
88f59738 722 select SAMSUNG_WDT_RESET
a08ab637
BD
723 help
724 Samsung S3C64XX series based systems
725
7c6337e2
KH
726config ARCH_DAVINCI
727 bool "TI DaVinci"
b1b3f49c 728 select ARCH_HAS_HOLES_MEMORYMODEL
dce1115b 729 select ARCH_REQUIRE_GPIOLIB
6d803ba7 730 select CLKDEV_LOOKUP
20e9969b 731 select GENERIC_ALLOCATOR
b1b3f49c 732 select GENERIC_CLOCKEVENTS
dc7ad3b3 733 select GENERIC_IRQ_CHIP
b1b3f49c 734 select HAVE_IDE
3ad7a42d 735 select TI_PRIV_EDMA
689e331f 736 select USE_OF
b1b3f49c 737 select ZONE_DMA
7c6337e2
KH
738 help
739 Support for TI's DaVinci platform.
740
a0694861
TL
741config ARCH_OMAP1
742 bool "TI OMAP1"
00a36698 743 depends on MMU
9af915da 744 select ARCH_HAS_HOLES_MEMORYMODEL
a0694861 745 select ARCH_OMAP
21f47fbc 746 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 747 select CLKDEV_LOOKUP
d6e15d78 748 select CLKSRC_MMIO
b1b3f49c 749 select GENERIC_CLOCKEVENTS
a0694861 750 select GENERIC_IRQ_CHIP
a0694861
TL
751 select HAVE_IDE
752 select IRQ_DOMAIN
b694331c 753 select MULTI_IRQ_HANDLER
a0694861
TL
754 select NEED_MACH_IO_H if PCCARD
755 select NEED_MACH_MEMORY_H
685e2d08 756 select SPARSE_IRQ
21f47fbc 757 help
a0694861 758 Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
02c981c0 759
1da177e4
LT
760endchoice
761
387798b3
RH
762menu "Multiple platform selection"
763 depends on ARCH_MULTIPLATFORM
764
765comment "CPU Core family selection"
766
f8afae40
AB
767config ARCH_MULTI_V4
768 bool "ARMv4 based platforms (FA526)"
769 depends on !ARCH_MULTI_V6_V7
770 select ARCH_MULTI_V4_V5
771 select CPU_FA526
772
387798b3
RH
773config ARCH_MULTI_V4T
774 bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
387798b3 775 depends on !ARCH_MULTI_V6_V7
b1b3f49c 776 select ARCH_MULTI_V4_V5
24e860fb
AB
777 select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \
778 CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \
779 CPU_ARM925T || CPU_ARM940T)
387798b3
RH
780
781config ARCH_MULTI_V5
782 bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
387798b3 783 depends on !ARCH_MULTI_V6_V7
b1b3f49c 784 select ARCH_MULTI_V4_V5
12567bbd 785 select CPU_ARM926T if !(CPU_ARM946E || CPU_ARM1020 || \
24e860fb
AB
786 CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \
787 CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON)
387798b3
RH
788
789config ARCH_MULTI_V4_V5
790 bool
791
792config ARCH_MULTI_V6
8dda05cc 793 bool "ARMv6 based platforms (ARM11)"
387798b3 794 select ARCH_MULTI_V6_V7
42f4754a 795 select CPU_V6K
387798b3
RH
796
797config ARCH_MULTI_V7
8dda05cc 798 bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
387798b3
RH
799 default y
800 select ARCH_MULTI_V6_V7
b1b3f49c 801 select CPU_V7
90bc8ac7 802 select HAVE_SMP
387798b3
RH
803
804config ARCH_MULTI_V6_V7
805 bool
9352b05b 806 select MIGHT_HAVE_CACHE_L2X0
387798b3
RH
807
808config ARCH_MULTI_CPU_AUTO
809 def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
810 select ARCH_MULTI_V5
811
812endmenu
813
05e2a3de
RH
814config ARCH_VIRT
815 bool "Dummy Virtual Machine" if ARCH_MULTI_V7
4b8b5f25 816 select ARM_AMBA
05e2a3de 817 select ARM_GIC
05e2a3de 818 select ARM_PSCI
4b8b5f25 819 select HAVE_ARM_ARCH_TIMER
05e2a3de 820
ccf50e23
RK
821#
822# This is sorted alphabetically by mach-* pathname. However, plat-*
823# Kconfigs may be included either alphabetically (according to the
824# plat- suffix) or along side the corresponding mach-* source.
825#
3e93a22b
GC
826source "arch/arm/mach-mvebu/Kconfig"
827
445d9b30
TZ
828source "arch/arm/mach-alpine/Kconfig"
829
d9bfc86d
OR
830source "arch/arm/mach-asm9260/Kconfig"
831
95b8f20f
RK
832source "arch/arm/mach-at91/Kconfig"
833
1d22924e
AB
834source "arch/arm/mach-axxia/Kconfig"
835
8ac49e04
CD
836source "arch/arm/mach-bcm/Kconfig"
837
1c37fa10
SH
838source "arch/arm/mach-berlin/Kconfig"
839
1da177e4
LT
840source "arch/arm/mach-clps711x/Kconfig"
841
d94f944e
AV
842source "arch/arm/mach-cns3xxx/Kconfig"
843
95b8f20f
RK
844source "arch/arm/mach-davinci/Kconfig"
845
df8d742e
BS
846source "arch/arm/mach-digicolor/Kconfig"
847
95b8f20f
RK
848source "arch/arm/mach-dove/Kconfig"
849
e7736d47
LB
850source "arch/arm/mach-ep93xx/Kconfig"
851
1da177e4
LT
852source "arch/arm/mach-footbridge/Kconfig"
853
59d3a193
PZ
854source "arch/arm/mach-gemini/Kconfig"
855
387798b3
RH
856source "arch/arm/mach-highbank/Kconfig"
857
389ee0c2
HZ
858source "arch/arm/mach-hisi/Kconfig"
859
1da177e4
LT
860source "arch/arm/mach-integrator/Kconfig"
861
3f7e5815
LB
862source "arch/arm/mach-iop32x/Kconfig"
863
864source "arch/arm/mach-iop33x/Kconfig"
1da177e4 865
285f5fa7
DW
866source "arch/arm/mach-iop13xx/Kconfig"
867
1da177e4
LT
868source "arch/arm/mach-ixp4xx/Kconfig"
869
828989ad
SS
870source "arch/arm/mach-keystone/Kconfig"
871
95b8f20f
RK
872source "arch/arm/mach-ks8695/Kconfig"
873
3b8f5030
CC
874source "arch/arm/mach-meson/Kconfig"
875
17723fd3
JJ
876source "arch/arm/mach-moxart/Kconfig"
877
794d15b2
SS
878source "arch/arm/mach-mv78xx0/Kconfig"
879
3995eb82 880source "arch/arm/mach-imx/Kconfig"
1da177e4 881
f682a218
MB
882source "arch/arm/mach-mediatek/Kconfig"
883
1d3f33d5
SG
884source "arch/arm/mach-mxs/Kconfig"
885
95b8f20f 886source "arch/arm/mach-netx/Kconfig"
49cbe786 887
95b8f20f 888source "arch/arm/mach-nomadik/Kconfig"
95b8f20f 889
9851ca57
DT
890source "arch/arm/mach-nspire/Kconfig"
891
d48af15e
TL
892source "arch/arm/plat-omap/Kconfig"
893
894source "arch/arm/mach-omap1/Kconfig"
1da177e4 895
1dbae815
TL
896source "arch/arm/mach-omap2/Kconfig"
897
9dd0b194 898source "arch/arm/mach-orion5x/Kconfig"
585cf175 899
387798b3
RH
900source "arch/arm/mach-picoxcell/Kconfig"
901
95b8f20f
RK
902source "arch/arm/mach-pxa/Kconfig"
903source "arch/arm/plat-pxa/Kconfig"
585cf175 904
95b8f20f
RK
905source "arch/arm/mach-mmp/Kconfig"
906
8fc1b0f8
KG
907source "arch/arm/mach-qcom/Kconfig"
908
95b8f20f
RK
909source "arch/arm/mach-realview/Kconfig"
910
d63dc051
HS
911source "arch/arm/mach-rockchip/Kconfig"
912
95b8f20f 913source "arch/arm/mach-sa1100/Kconfig"
edabd38e 914
387798b3
RH
915source "arch/arm/mach-socfpga/Kconfig"
916
a7ed099f 917source "arch/arm/mach-spear/Kconfig"
a21765a7 918
65ebcc11
SK
919source "arch/arm/mach-sti/Kconfig"
920
85fd6d63 921source "arch/arm/mach-s3c24xx/Kconfig"
1da177e4 922
431107ea 923source "arch/arm/mach-s3c64xx/Kconfig"
a08ab637 924
170f4e42
KK
925source "arch/arm/mach-s5pv210/Kconfig"
926
83014579 927source "arch/arm/mach-exynos/Kconfig"
e509b289 928source "arch/arm/plat-samsung/Kconfig"
cc0e72b8 929
882d01f9 930source "arch/arm/mach-shmobile/Kconfig"
52c543f9 931
3b52634f
MR
932source "arch/arm/mach-sunxi/Kconfig"
933
156a0997
BS
934source "arch/arm/mach-prima2/Kconfig"
935
c5f80065
EG
936source "arch/arm/mach-tegra/Kconfig"
937
95b8f20f 938source "arch/arm/mach-u300/Kconfig"
1da177e4 939
ba56a987
MY
940source "arch/arm/mach-uniphier/Kconfig"
941
95b8f20f 942source "arch/arm/mach-ux500/Kconfig"
1da177e4
LT
943
944source "arch/arm/mach-versatile/Kconfig"
945
ceade897 946source "arch/arm/mach-vexpress/Kconfig"
420c34e4 947source "arch/arm/plat-versatile/Kconfig"
ceade897 948
6f35f9a9
TP
949source "arch/arm/mach-vt8500/Kconfig"
950
7ec80ddf 951source "arch/arm/mach-w90x900/Kconfig"
952
acede515
JN
953source "arch/arm/mach-zx/Kconfig"
954
9a45eb69
JC
955source "arch/arm/mach-zynq/Kconfig"
956
499f1640
SA
957# ARMv7-M architecture
958config ARCH_EFM32
959 bool "Energy Micro efm32"
960 depends on ARM_SINGLE_ARMV7M
961 select ARCH_REQUIRE_GPIOLIB
962 help
963 Support for Energy Micro's (now Silicon Labs) efm32 Giant Gecko
964 processors.
965
966config ARCH_LPC18XX
967 bool "NXP LPC18xx/LPC43xx"
968 depends on ARM_SINGLE_ARMV7M
969 select ARCH_HAS_RESET_CONTROLLER
970 select ARM_AMBA
971 select CLKSRC_LPC32XX
972 select PINCTRL
973 help
974 Support for NXP's LPC18xx Cortex-M3 and LPC43xx Cortex-M4
975 high performance microcontrollers.
976
977config ARCH_STM32
978 bool "STMicrolectronics STM32"
979 depends on ARM_SINGLE_ARMV7M
980 select ARCH_HAS_RESET_CONTROLLER
981 select ARMV7M_SYSTICK
25263186 982 select CLKSRC_STM32
499f1640
SA
983 select RESET_CONTROLLER
984 help
985 Support for STMicroelectronics STM32 processors.
986
1da177e4
LT
987# Definitions to make life easier
988config ARCH_ACORN
989 bool
990
7ae1f7ec
LB
991config PLAT_IOP
992 bool
469d3044 993 select GENERIC_CLOCKEVENTS
7ae1f7ec 994
69b02f6a
LB
995config PLAT_ORION
996 bool
bfe45e0b 997 select CLKSRC_MMIO
b1b3f49c 998 select COMMON_CLK
dc7ad3b3 999 select GENERIC_IRQ_CHIP
278b45b0 1000 select IRQ_DOMAIN
69b02f6a 1001
abcda1dc
TP
1002config PLAT_ORION_LEGACY
1003 bool
1004 select PLAT_ORION
1005
bd5ce433
EM
1006config PLAT_PXA
1007 bool
1008
f4b8b319
RK
1009config PLAT_VERSATILE
1010 bool
1011
d9a1beaa
AC
1012source "arch/arm/firmware/Kconfig"
1013
1da177e4
LT
1014source arch/arm/mm/Kconfig
1015
afe4b25e 1016config IWMMXT
d93003e8
SH
1017 bool "Enable iWMMXt support"
1018 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 || CPU_PJ4B
1019 default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 || CPU_PJ4B
afe4b25e
LB
1020 help
1021 Enable support for iWMMXt context switching at run time if
1022 running on a CPU that supports it.
1023
52108641 1024config MULTI_IRQ_HANDLER
1025 bool
1026 help
1027 Allow each machine to specify it's own IRQ handler at run time.
1028
3b93e7b0
HC
1029if !MMU
1030source "arch/arm/Kconfig-nommu"
1031endif
1032
3e0a07f8
GC
1033config PJ4B_ERRATA_4742
1034 bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation"
1035 depends on CPU_PJ4B && MACH_ARMADA_370
1036 default y
1037 help
1038 When coming out of either a Wait for Interrupt (WFI) or a Wait for
1039 Event (WFE) IDLE states, a specific timing sensitivity exists between
1040 the retiring WFI/WFE instructions and the newly issued subsequent
1041 instructions. This sensitivity can result in a CPU hang scenario.
1042 Workaround:
1043 The software must insert either a Data Synchronization Barrier (DSB)
1044 or Data Memory Barrier (DMB) command immediately after the WFI/WFE
1045 instruction
1046
f0c4b8d6
WD
1047config ARM_ERRATA_326103
1048 bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
1049 depends on CPU_V6
1050 help
1051 Executing a SWP instruction to read-only memory does not set bit 11
1052 of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
1053 treat the access as a read, preventing a COW from occurring and
1054 causing the faulting task to livelock.
1055
9cba3ccc
CM
1056config ARM_ERRATA_411920
1057 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
e399b1a4 1058 depends on CPU_V6 || CPU_V6K
9cba3ccc
CM
1059 help
1060 Invalidation of the Instruction Cache operation can
1061 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
1062 It does not affect the MPCore. This option enables the ARM Ltd.
1063 recommended workaround.
1064
7ce236fc
CM
1065config ARM_ERRATA_430973
1066 bool "ARM errata: Stale prediction on replaced interworking branch"
1067 depends on CPU_V7
1068 help
1069 This option enables the workaround for the 430973 Cortex-A8
79403cda 1070 r1p* erratum. If a code sequence containing an ARM/Thumb
7ce236fc
CM
1071 interworking branch is replaced with another code sequence at the
1072 same virtual address, whether due to self-modifying code or virtual
1073 to physical address re-mapping, Cortex-A8 does not recover from the
1074 stale interworking branch prediction. This results in Cortex-A8
1075 executing the new code sequence in the incorrect ARM or Thumb state.
1076 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
1077 and also flushes the branch target cache at every context switch.
1078 Note that setting specific bits in the ACTLR register may not be
1079 available in non-secure mode.
1080
855c551f
CM
1081config ARM_ERRATA_458693
1082 bool "ARM errata: Processor deadlock when a false hazard is created"
1083 depends on CPU_V7
62e4d357 1084 depends on !ARCH_MULTIPLATFORM
855c551f
CM
1085 help
1086 This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1087 erratum. For very specific sequences of memory operations, it is
1088 possible for a hazard condition intended for a cache line to instead
1089 be incorrectly associated with a different cache line. This false
1090 hazard might then cause a processor deadlock. The workaround enables
1091 the L1 caching of the NEON accesses and disables the PLD instruction
1092 in the ACTLR register. Note that setting specific bits in the ACTLR
1093 register may not be available in non-secure mode.
1094
0516e464
CM
1095config ARM_ERRATA_460075
1096 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
1097 depends on CPU_V7
62e4d357 1098 depends on !ARCH_MULTIPLATFORM
0516e464
CM
1099 help
1100 This option enables the workaround for the 460075 Cortex-A8 (r2p0)
1101 erratum. Any asynchronous access to the L2 cache may encounter a
1102 situation in which recent store transactions to the L2 cache are lost
1103 and overwritten with stale memory contents from external memory. The
1104 workaround disables the write-allocate mode for the L2 cache via the
1105 ACTLR register. Note that setting specific bits in the ACTLR register
1106 may not be available in non-secure mode.
1107
9f05027c
WD
1108config ARM_ERRATA_742230
1109 bool "ARM errata: DMB operation may be faulty"
1110 depends on CPU_V7 && SMP
62e4d357 1111 depends on !ARCH_MULTIPLATFORM
9f05027c
WD
1112 help
1113 This option enables the workaround for the 742230 Cortex-A9
1114 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
1115 between two write operations may not ensure the correct visibility
1116 ordering of the two writes. This workaround sets a specific bit in
1117 the diagnostic register of the Cortex-A9 which causes the DMB
1118 instruction to behave as a DSB, ensuring the correct behaviour of
1119 the two writes.
1120
a672e99b
WD
1121config ARM_ERRATA_742231
1122 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1123 depends on CPU_V7 && SMP
62e4d357 1124 depends on !ARCH_MULTIPLATFORM
a672e99b
WD
1125 help
1126 This option enables the workaround for the 742231 Cortex-A9
1127 (r2p0..r2p2) erratum. Under certain conditions, specific to the
1128 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1129 accessing some data located in the same cache line, may get corrupted
1130 data due to bad handling of the address hazard when the line gets
1131 replaced from one of the CPUs at the same time as another CPU is
1132 accessing it. This workaround sets specific bits in the diagnostic
1133 register of the Cortex-A9 which reduces the linefill issuing
1134 capabilities of the processor.
1135
69155794
JM
1136config ARM_ERRATA_643719
1137 bool "ARM errata: LoUIS bit field in CLIDR register is incorrect"
1138 depends on CPU_V7 && SMP
e5a5de44 1139 default y
69155794
JM
1140 help
1141 This option enables the workaround for the 643719 Cortex-A9 (prior to
1142 r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR
1143 register returns zero when it should return one. The workaround
1144 corrects this value, ensuring cache maintenance operations which use
1145 it behave as intended and avoiding data corruption.
1146
cdf357f1
WD
1147config ARM_ERRATA_720789
1148 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
e66dc745 1149 depends on CPU_V7
cdf357f1
WD
1150 help
1151 This option enables the workaround for the 720789 Cortex-A9 (prior to
1152 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1153 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1154 As a consequence of this erratum, some TLB entries which should be
1155 invalidated are not, resulting in an incoherency in the system page
1156 tables. The workaround changes the TLB flushing routines to invalidate
1157 entries regardless of the ASID.
475d92fc
WD
1158
1159config ARM_ERRATA_743622
1160 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1161 depends on CPU_V7
62e4d357 1162 depends on !ARCH_MULTIPLATFORM
475d92fc
WD
1163 help
1164 This option enables the workaround for the 743622 Cortex-A9
efbc74ac 1165 (r2p*) erratum. Under very rare conditions, a faulty
475d92fc
WD
1166 optimisation in the Cortex-A9 Store Buffer may lead to data
1167 corruption. This workaround sets a specific bit in the diagnostic
1168 register of the Cortex-A9 which disables the Store Buffer
1169 optimisation, preventing the defect from occurring. This has no
1170 visible impact on the overall performance or power consumption of the
1171 processor.
1172
9a27c27c
WD
1173config ARM_ERRATA_751472
1174 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
ba90c516 1175 depends on CPU_V7
62e4d357 1176 depends on !ARCH_MULTIPLATFORM
9a27c27c
WD
1177 help
1178 This option enables the workaround for the 751472 Cortex-A9 (prior
1179 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
1180 completion of a following broadcasted operation if the second
1181 operation is received by a CPU before the ICIALLUIS has completed,
1182 potentially leading to corrupted entries in the cache or TLB.
1183
fcbdc5fe
WD
1184config ARM_ERRATA_754322
1185 bool "ARM errata: possible faulty MMU translations following an ASID switch"
1186 depends on CPU_V7
1187 help
1188 This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1189 r3p*) erratum. A speculative memory access may cause a page table walk
1190 which starts prior to an ASID switch but completes afterwards. This
1191 can populate the micro-TLB with a stale entry which may be hit with
1192 the new ASID. This workaround places two dsb instructions in the mm
1193 switching code so that no page table walks can cross the ASID switch.
1194
5dab26af
WD
1195config ARM_ERRATA_754327
1196 bool "ARM errata: no automatic Store Buffer drain"
1197 depends on CPU_V7 && SMP
1198 help
1199 This option enables the workaround for the 754327 Cortex-A9 (prior to
1200 r2p0) erratum. The Store Buffer does not have any automatic draining
1201 mechanism and therefore a livelock may occur if an external agent
1202 continuously polls a memory location waiting to observe an update.
1203 This workaround defines cpu_relax() as smp_mb(), preventing correctly
1204 written polling loops from denying visibility of updates to memory.
1205
145e10e1
CM
1206config ARM_ERRATA_364296
1207 bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
fd832478 1208 depends on CPU_V6
145e10e1
CM
1209 help
1210 This options enables the workaround for the 364296 ARM1136
1211 r0p2 erratum (possible cache data corruption with
1212 hit-under-miss enabled). It sets the undocumented bit 31 in
1213 the auxiliary control register and the FI bit in the control
1214 register, thus disabling hit-under-miss without putting the
1215 processor into full low interrupt latency mode. ARM11MPCore
1216 is not affected.
1217
f630c1bd
WD
1218config ARM_ERRATA_764369
1219 bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1220 depends on CPU_V7 && SMP
1221 help
1222 This option enables the workaround for erratum 764369
1223 affecting Cortex-A9 MPCore with two or more processors (all
1224 current revisions). Under certain timing circumstances, a data
1225 cache line maintenance operation by MVA targeting an Inner
1226 Shareable memory region may fail to proceed up to either the
1227 Point of Coherency or to the Point of Unification of the
1228 system. This workaround adds a DSB instruction before the
1229 relevant cache maintenance functions and sets a specific bit
1230 in the diagnostic control register of the SCU.
1231
7253b85c
SH
1232config ARM_ERRATA_775420
1233 bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
1234 depends on CPU_V7
1235 help
1236 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
1237 r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
1238 operation aborts with MMU exception, it might cause the processor
1239 to deadlock. This workaround puts DSB before executing ISB if
1240 an abort may occur on cache maintenance.
1241
93dc6887
CM
1242config ARM_ERRATA_798181
1243 bool "ARM errata: TLBI/DSB failure on Cortex-A15"
1244 depends on CPU_V7 && SMP
1245 help
1246 On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
1247 adequately shooting down all use of the old entries. This
1248 option enables the Linux kernel workaround for this erratum
1249 which sends an IPI to the CPUs that are running the same ASID
1250 as the one being invalidated.
1251
84b6504f
WD
1252config ARM_ERRATA_773022
1253 bool "ARM errata: incorrect instructions may be executed from loop buffer"
1254 depends on CPU_V7
1255 help
1256 This option enables the workaround for the 773022 Cortex-A15
1257 (up to r0p4) erratum. In certain rare sequences of code, the
1258 loop buffer may deliver incorrect instructions. This
1259 workaround disables the loop buffer to avoid the erratum.
1260
1da177e4
LT
1261endmenu
1262
1263source "arch/arm/common/Kconfig"
1264
1da177e4
LT
1265menu "Bus support"
1266
1da177e4
LT
1267config ISA
1268 bool
1da177e4
LT
1269 help
1270 Find out whether you have ISA slots on your motherboard. ISA is the
1271 name of a bus system, i.e. the way the CPU talks to the other stuff
1272 inside your box. Other bus systems are PCI, EISA, MicroChannel
1273 (MCA) or VESA. ISA is an older system, now being displaced by PCI;
1274 newer boards don't support it. If you have ISA, say Y, otherwise N.
1275
065909b9 1276# Select ISA DMA controller support
1da177e4
LT
1277config ISA_DMA
1278 bool
065909b9 1279 select ISA_DMA_API
1da177e4 1280
065909b9 1281# Select ISA DMA interface
5cae841b
AV
1282config ISA_DMA_API
1283 bool
5cae841b 1284
1da177e4 1285config PCI
0b05da72 1286 bool "PCI support" if MIGHT_HAVE_PCI
1da177e4
LT
1287 help
1288 Find out whether you have a PCI motherboard. PCI is the name of a
1289 bus system, i.e. the way the CPU talks to the other stuff inside
1290 your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
1291 VESA. If you have PCI, say Y, otherwise N.
1292
52882173
AV
1293config PCI_DOMAINS
1294 bool
1295 depends on PCI
1296
8c7d1474
LP
1297config PCI_DOMAINS_GENERIC
1298 def_bool PCI_DOMAINS
1299
b080ac8a
MRJ
1300config PCI_NANOENGINE
1301 bool "BSE nanoEngine PCI support"
1302 depends on SA1100_NANOENGINE
1303 help
1304 Enable PCI on the BSE nanoEngine board.
1305
36e23590
MW
1306config PCI_SYSCALL
1307 def_bool PCI
1308
a0113a99
MR
1309config PCI_HOST_ITE8152
1310 bool
1311 depends on PCI && MACH_ARMCORE
1312 default y
1313 select DMABOUNCE
1314
1da177e4 1315source "drivers/pci/Kconfig"
3f06d157 1316source "drivers/pci/pcie/Kconfig"
1da177e4
LT
1317
1318source "drivers/pcmcia/Kconfig"
1319
1320endmenu
1321
1322menu "Kernel Features"
1323
3b55658a
DM
1324config HAVE_SMP
1325 bool
1326 help
1327 This option should be selected by machines which have an SMP-
1328 capable CPU.
1329
1330 The only effect of this option is to make the SMP-related
1331 options available to the user for configuration.
1332
1da177e4 1333config SMP
bb2d8130 1334 bool "Symmetric Multi-Processing"
fbb4ddac 1335 depends on CPU_V6K || CPU_V7
bc28248e 1336 depends on GENERIC_CLOCKEVENTS
3b55658a 1337 depends on HAVE_SMP
801bb21c 1338 depends on MMU || ARM_MPU
0361748f 1339 select IRQ_WORK
1da177e4
LT
1340 help
1341 This enables support for systems with more than one CPU. If you have
4a474157
RG
1342 a system with only one CPU, say N. If you have a system with more
1343 than one CPU, say Y.
1da177e4 1344
4a474157 1345 If you say N here, the kernel will run on uni- and multiprocessor
1da177e4 1346 machines, but will use only one CPU of a multiprocessor machine. If
4a474157
RG
1347 you say Y here, the kernel will run on many, but not all,
1348 uniprocessor machines. On a uniprocessor machine, the kernel
1349 will run faster if you say N here.
1da177e4 1350
395cf969 1351 See also <file:Documentation/x86/i386/IO-APIC.txt>,
1da177e4 1352 <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
50a23e6e 1353 <http://tldp.org/HOWTO/SMP-HOWTO.html>.
1da177e4
LT
1354
1355 If you don't know what to do here, say N.
1356
f00ec48f 1357config SMP_ON_UP
5744ff43 1358 bool "Allow booting SMP kernel on uniprocessor systems"
801bb21c 1359 depends on SMP && !XIP_KERNEL && MMU
f00ec48f
RK
1360 default y
1361 help
1362 SMP kernels contain instructions which fail on non-SMP processors.
1363 Enabling this option allows the kernel to modify itself to make
1364 these instructions safe. Disabling it allows about 1K of space
1365 savings.
1366
1367 If you don't know what to do here, say Y.
1368
c9018aab
VG
1369config ARM_CPU_TOPOLOGY
1370 bool "Support cpu topology definition"
1371 depends on SMP && CPU_V7
1372 default y
1373 help
1374 Support ARM cpu topology definition. The MPIDR register defines
1375 affinity between processors which is then used to describe the cpu
1376 topology of an ARM System.
1377
1378config SCHED_MC
1379 bool "Multi-core scheduler support"
1380 depends on ARM_CPU_TOPOLOGY
1381 help
1382 Multi-core scheduler support improves the CPU scheduler's decision
1383 making when dealing with multi-core CPU chips at a cost of slightly
1384 increased overhead in some places. If unsure say N here.
1385
1386config SCHED_SMT
1387 bool "SMT scheduler support"
1388 depends on ARM_CPU_TOPOLOGY
1389 help
1390 Improves the CPU scheduler's decision making when dealing with
1391 MultiThreading at a cost of slightly increased overhead in some
1392 places. If unsure say N here.
1393
a8cbcd92
RK
1394config HAVE_ARM_SCU
1395 bool
a8cbcd92
RK
1396 help
1397 This option enables support for the ARM system coherency unit
1398
8a4da6e3 1399config HAVE_ARM_ARCH_TIMER
022c03a2
MZ
1400 bool "Architected timer support"
1401 depends on CPU_V7
8a4da6e3 1402 select ARM_ARCH_TIMER
0c403462 1403 select GENERIC_CLOCKEVENTS
022c03a2
MZ
1404 help
1405 This option enables support for the ARM architected timer
1406
f32f4ce2
RK
1407config HAVE_ARM_TWD
1408 bool
1409 depends on SMP
da4a686a 1410 select CLKSRC_OF if OF
f32f4ce2
RK
1411 help
1412 This options enables support for the ARM timer and watchdog unit
1413
e8db288e
NP
1414config MCPM
1415 bool "Multi-Cluster Power Management"
1416 depends on CPU_V7 && SMP
1417 help
1418 This option provides the common power management infrastructure
1419 for (multi-)cluster based systems, such as big.LITTLE based
1420 systems.
1421
ebf4a5c5
HZ
1422config MCPM_QUAD_CLUSTER
1423 bool
1424 depends on MCPM
1425 help
1426 To avoid wasting resources unnecessarily, MCPM only supports up
1427 to 2 clusters by default.
1428 Platforms with 3 or 4 clusters that use MCPM must select this
1429 option to allow the additional clusters to be managed.
1430
1c33be57
NP
1431config BIG_LITTLE
1432 bool "big.LITTLE support (Experimental)"
1433 depends on CPU_V7 && SMP
1434 select MCPM
1435 help
1436 This option enables support selections for the big.LITTLE
1437 system architecture.
1438
1439config BL_SWITCHER
1440 bool "big.LITTLE switcher support"
1441 depends on BIG_LITTLE && MCPM && HOTPLUG_CPU
1c33be57 1442 select ARM_CPU_SUSPEND
51aaf81f 1443 select CPU_PM
1c33be57
NP
1444 help
1445 The big.LITTLE "switcher" provides the core functionality to
1446 transparently handle transition between a cluster of A15's
1447 and a cluster of A7's in a big.LITTLE system.
1448
b22537c6
NP
1449config BL_SWITCHER_DUMMY_IF
1450 tristate "Simple big.LITTLE switcher user interface"
1451 depends on BL_SWITCHER && DEBUG_KERNEL
1452 help
1453 This is a simple and dummy char dev interface to control
1454 the big.LITTLE switcher core code. It is meant for
1455 debugging purposes only.
1456
8d5796d2
LB
1457choice
1458 prompt "Memory split"
006fa259 1459 depends on MMU
8d5796d2
LB
1460 default VMSPLIT_3G
1461 help
1462 Select the desired split between kernel and user memory.
1463
1464 If you are not absolutely sure what you are doing, leave this
1465 option alone!
1466
1467 config VMSPLIT_3G
1468 bool "3G/1G user/kernel split"
1469 config VMSPLIT_2G
1470 bool "2G/2G user/kernel split"
1471 config VMSPLIT_1G
1472 bool "1G/3G user/kernel split"
1473endchoice
1474
1475config PAGE_OFFSET
1476 hex
006fa259 1477 default PHYS_OFFSET if !MMU
8d5796d2
LB
1478 default 0x40000000 if VMSPLIT_1G
1479 default 0x80000000 if VMSPLIT_2G
1480 default 0xC0000000
1481
1da177e4
LT
1482config NR_CPUS
1483 int "Maximum number of CPUs (2-32)"
1484 range 2 32
1485 depends on SMP
1486 default "4"
1487
a054a811 1488config HOTPLUG_CPU
00b7dede 1489 bool "Support for hot-pluggable CPUs"
40b31360 1490 depends on SMP
a054a811
RK
1491 help
1492 Say Y here to experiment with turning CPUs off and on. CPUs
1493 can be controlled through /sys/devices/system/cpu.
1494
2bdd424f
WD
1495config ARM_PSCI
1496 bool "Support for the ARM Power State Coordination Interface (PSCI)"
1497 depends on CPU_V7
1498 help
1499 Say Y here if you want Linux to communicate with system firmware
1500 implementing the PSCI specification for CPU-centric power
1501 management operations described in ARM document number ARM DEN
1502 0022A ("Power State Coordination Interface System Software on
1503 ARM processors").
1504
2a6ad871
MR
1505# The GPIO number here must be sorted by descending number. In case of
1506# a multiplatform kernel, we just want the highest value required by the
1507# selected platforms.
44986ab0
PDSN
1508config ARCH_NR_GPIO
1509 int
b35d2e56
GF
1510 default 1024 if ARCH_BRCMSTB || ARCH_SHMOBILE || ARCH_TEGRA || \
1511 ARCH_ZYNQ
aa42587a
TF
1512 default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || \
1513 SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX || ARCH_S5PV210
eb171a99 1514 default 416 if ARCH_SUNXI
06b851e5 1515 default 392 if ARCH_U8500
01bb914c 1516 default 352 if ARCH_VT8500
7b5da4c3 1517 default 288 if ARCH_ROCKCHIP
2a6ad871 1518 default 264 if MACH_H4700
44986ab0
PDSN
1519 default 0
1520 help
1521 Maximum number of GPIOs in the system.
1522
1523 If unsure, leave the default value.
1524
d45a398f 1525source kernel/Kconfig.preempt
1da177e4 1526
c9218b16 1527config HZ_FIXED
f8065813 1528 int
070b8b43 1529 default 200 if ARCH_EBSA110 || ARCH_S3C24XX || \
a73ddc61 1530 ARCH_S5PV210 || ARCH_EXYNOS4
1164f672 1531 default 128 if SOC_AT91RM9200
bf98c1ea 1532 default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE_LEGACY
47d84682 1533 default 0
c9218b16
RK
1534
1535choice
47d84682 1536 depends on HZ_FIXED = 0
c9218b16
RK
1537 prompt "Timer frequency"
1538
1539config HZ_100
1540 bool "100 Hz"
1541
1542config HZ_200
1543 bool "200 Hz"
1544
1545config HZ_250
1546 bool "250 Hz"
1547
1548config HZ_300
1549 bool "300 Hz"
1550
1551config HZ_500
1552 bool "500 Hz"
1553
1554config HZ_1000
1555 bool "1000 Hz"
1556
1557endchoice
1558
1559config HZ
1560 int
47d84682 1561 default HZ_FIXED if HZ_FIXED != 0
c9218b16
RK
1562 default 100 if HZ_100
1563 default 200 if HZ_200
1564 default 250 if HZ_250
1565 default 300 if HZ_300
1566 default 500 if HZ_500
1567 default 1000
1568
1569config SCHED_HRTICK
1570 def_bool HIGH_RES_TIMERS
f8065813 1571
16c79651 1572config THUMB2_KERNEL
bc7dea00 1573 bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
4477ca45 1574 depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K
bc7dea00 1575 default y if CPU_THUMBONLY
16c79651
CM
1576 select AEABI
1577 select ARM_ASM_UNIFIED
89bace65 1578 select ARM_UNWIND
16c79651
CM
1579 help
1580 By enabling this option, the kernel will be compiled in
1581 Thumb-2 mode. A compiler/assembler that understand the unified
1582 ARM-Thumb syntax is needed.
1583
1584 If unsure, say N.
1585
6f685c5c
DM
1586config THUMB2_AVOID_R_ARM_THM_JUMP11
1587 bool "Work around buggy Thumb-2 short branch relocations in gas"
1588 depends on THUMB2_KERNEL && MODULES
1589 default y
1590 help
1591 Various binutils versions can resolve Thumb-2 branches to
1592 locally-defined, preemptible global symbols as short-range "b.n"
1593 branch instructions.
1594
1595 This is a problem, because there's no guarantee the final
1596 destination of the symbol, or any candidate locations for a
1597 trampoline, are within range of the branch. For this reason, the
1598 kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
1599 relocation in modules at all, and it makes little sense to add
1600 support.
1601
1602 The symptom is that the kernel fails with an "unsupported
1603 relocation" error when loading some modules.
1604
1605 Until fixed tools are available, passing
1606 -fno-optimize-sibling-calls to gcc should prevent gcc generating
1607 code which hits this problem, at the cost of a bit of extra runtime
1608 stack usage in some cases.
1609
1610 The problem is described in more detail at:
1611 https://bugs.launchpad.net/binutils-linaro/+bug/725126
1612
1613 Only Thumb-2 kernels are affected.
1614
1615 Unless you are sure your tools don't have this problem, say Y.
1616
0becb088
CM
1617config ARM_ASM_UNIFIED
1618 bool
1619
704bdda0
NP
1620config AEABI
1621 bool "Use the ARM EABI to compile the kernel"
1622 help
1623 This option allows for the kernel to be compiled using the latest
1624 ARM ABI (aka EABI). This is only useful if you are using a user
1625 space environment that is also compiled with EABI.
1626
1627 Since there are major incompatibilities between the legacy ABI and
1628 EABI, especially with regard to structure member alignment, this
1629 option also changes the kernel syscall calling convention to
1630 disambiguate both ABIs and allow for backward compatibility support
1631 (selected with CONFIG_OABI_COMPAT).
1632
1633 To use this you need GCC version 4.0.0 or later.
1634
6c90c872 1635config OABI_COMPAT
a73a3ff1 1636 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
d6f94fa0 1637 depends on AEABI && !THUMB2_KERNEL
6c90c872
NP
1638 help
1639 This option preserves the old syscall interface along with the
1640 new (ARM EABI) one. It also provides a compatibility layer to
1641 intercept syscalls that have structure arguments which layout
1642 in memory differs between the legacy ABI and the new ARM EABI
1643 (only for non "thumb" binaries). This option adds a tiny
1644 overhead to all syscalls and produces a slightly larger kernel.
91702175
KC
1645
1646 The seccomp filter system will not be available when this is
1647 selected, since there is no way yet to sensibly distinguish
1648 between calling conventions during filtering.
1649
6c90c872
NP
1650 If you know you'll be using only pure EABI user space then you
1651 can say N here. If this option is not selected and you attempt
1652 to execute a legacy ABI binary then the result will be
1653 UNPREDICTABLE (in fact it can be predicted that it won't work
b02f8467 1654 at all). If in doubt say N.
6c90c872 1655
eb33575c 1656config ARCH_HAS_HOLES_MEMORYMODEL
e80d6a24 1657 bool
e80d6a24 1658
05944d74
RK
1659config ARCH_SPARSEMEM_ENABLE
1660 bool
1661
07a2f737
RK
1662config ARCH_SPARSEMEM_DEFAULT
1663 def_bool ARCH_SPARSEMEM_ENABLE
1664
05944d74 1665config ARCH_SELECT_MEMORY_MODEL
be370302 1666 def_bool ARCH_SPARSEMEM_ENABLE
c80d79d7 1667
7b7bf499
WD
1668config HAVE_ARCH_PFN_VALID
1669 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
1670
b8cd51af
SC
1671config HAVE_GENERIC_RCU_GUP
1672 def_bool y
1673 depends on ARM_LPAE
1674
053a96ca 1675config HIGHMEM
e8db89a2
RK
1676 bool "High Memory Support"
1677 depends on MMU
053a96ca
NP
1678 help
1679 The address space of ARM processors is only 4 Gigabytes large
1680 and it has to accommodate user address space, kernel address
1681 space as well as some memory mapped IO. That means that, if you
1682 have a large amount of physical memory and/or IO, not all of the
1683 memory can be "permanently mapped" by the kernel. The physical
1684 memory that is not permanently mapped is called "high memory".
1685
1686 Depending on the selected kernel/user memory split, minimum
1687 vmalloc space and actual amount of RAM, you may not need this
1688 option which should result in a slightly faster kernel.
1689
1690 If unsure, say n.
1691
65cec8e3
RK
1692config HIGHPTE
1693 bool "Allocate 2nd-level pagetables from highmem"
1694 depends on HIGHMEM
b4d103d1
RK
1695 help
1696 The VM uses one page of physical memory for each page table.
1697 For systems with a lot of processes, this can use a lot of
1698 precious low memory, eventually leading to low memory being
1699 consumed by page tables. Setting this option will allow
1700 user-space 2nd level page tables to reside in high memory.
65cec8e3 1701
1b8873a0
JI
1702config HW_PERF_EVENTS
1703 bool "Enable hardware performance counter support for perf events"
f0d1bc47 1704 depends on PERF_EVENTS
1b8873a0
JI
1705 default y
1706 help
1707 Enable hardware performance counter support for perf events. If
1708 disabled, perf events will use software events only.
1709
1355e2a6
CM
1710config SYS_SUPPORTS_HUGETLBFS
1711 def_bool y
1712 depends on ARM_LPAE
1713
8d962507
CM
1714config HAVE_ARCH_TRANSPARENT_HUGEPAGE
1715 def_bool y
1716 depends on ARM_LPAE
1717
4bfab203
SC
1718config ARCH_WANT_GENERAL_HUGETLB
1719 def_bool y
1720
7d485f64
AB
1721config ARM_MODULE_PLTS
1722 bool "Use PLTs to allow module memory to spill over into vmalloc area"
1723 depends on MODULES
1724 help
1725 Allocate PLTs when loading modules so that jumps and calls whose
1726 targets are too far away for their relative offsets to be encoded
1727 in the instructions themselves can be bounced via veneers in the
1728 module's PLT. This allows modules to be allocated in the generic
1729 vmalloc area after the dedicated module memory area has been
1730 exhausted. The modules will use slightly more memory, but after
1731 rounding up to page size, the actual memory footprint is usually
1732 the same.
1733
1734 Say y if you are getting out of memory errors while loading modules
1735
3f22ab27
DH
1736source "mm/Kconfig"
1737
c1b2d970 1738config FORCE_MAX_ZONEORDER
bf98c1ea
LP
1739 int "Maximum zone order" if ARCH_SHMOBILE_LEGACY
1740 range 11 64 if ARCH_SHMOBILE_LEGACY
898f08e1 1741 default "12" if SOC_AM33XX
6d85e2b0 1742 default "9" if SA1111 || ARCH_EFM32
c1b2d970
MD
1743 default "11"
1744 help
1745 The kernel memory allocator divides physically contiguous memory
1746 blocks into "zones", where each zone is a power of two number of
1747 pages. This option selects the largest power of two that the kernel
1748 keeps in the memory allocator. If you need to allocate very large
1749 blocks of physically contiguous memory, then you may need to
1750 increase this value.
1751
1752 This config option is actually maximum order plus one. For example,
1753 a value of 11 means that the largest free memory block is 2^10 pages.
1754
1da177e4
LT
1755config ALIGNMENT_TRAP
1756 bool
f12d0d7c 1757 depends on CPU_CP15_MMU
1da177e4 1758 default y if !ARCH_EBSA110
e119bfff 1759 select HAVE_PROC_CPU if PROC_FS
1da177e4 1760 help
84eb8d06 1761 ARM processors cannot fetch/store information which is not
1da177e4
LT
1762 naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1763 address divisible by 4. On 32-bit ARM processors, these non-aligned
1764 fetch/store instructions will be emulated in software if you say
1765 here, which has a severe performance impact. This is necessary for
1766 correct operation of some network protocols. With an IP-only
1767 configuration it is safe to say N, otherwise say Y.
1768
39ec58f3 1769config UACCESS_WITH_MEMCPY
38ef2ad5
LW
1770 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
1771 depends on MMU
39ec58f3
LB
1772 default y if CPU_FEROCEON
1773 help
1774 Implement faster copy_to_user and clear_user methods for CPU
1775 cores where a 8-word STM instruction give significantly higher
1776 memory write throughput than a sequence of individual 32bit stores.
1777
1778 A possible side effect is a slight increase in scheduling latency
1779 between threads sharing the same address space if they invoke
1780 such copy operations with large buffers.
1781
1782 However, if the CPU data cache is using a write-allocate mode,
1783 this option is unlikely to provide any performance gain.
1784
70c70d97
NP
1785config SECCOMP
1786 bool
1787 prompt "Enable seccomp to safely compute untrusted bytecode"
1788 ---help---
1789 This kernel feature is useful for number crunching applications
1790 that may need to compute untrusted bytecode during their
1791 execution. By using pipes or other transports made available to
1792 the process as file descriptors supporting the read/write
1793 syscalls, it's possible to isolate those applications in
1794 their own address space using seccomp. Once seccomp is
1795 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1796 and the task is only allowed to execute a few safe syscalls
1797 defined by each seccomp mode.
1798
06e6295b
SS
1799config SWIOTLB
1800 def_bool y
1801
1802config IOMMU_HELPER
1803 def_bool SWIOTLB
1804
eff8d644
SS
1805config XEN_DOM0
1806 def_bool y
1807 depends on XEN
1808
1809config XEN
c2ba1f7d 1810 bool "Xen guest support on ARM"
85323a99 1811 depends on ARM && AEABI && OF
f880b67d 1812 depends on CPU_V7 && !CPU_V6
85323a99 1813 depends on !GENERIC_ATOMIC64
7693decc 1814 depends on MMU
51aaf81f 1815 select ARCH_DMA_ADDR_T_64BIT
17b7ab80 1816 select ARM_PSCI
83862ccf 1817 select SWIOTLB_XEN
eff8d644
SS
1818 help
1819 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1820
1da177e4
LT
1821endmenu
1822
1823menu "Boot options"
1824
9eb8f674
GL
1825config USE_OF
1826 bool "Flattened Device Tree support"
b1b3f49c 1827 select IRQ_DOMAIN
9eb8f674
GL
1828 select OF
1829 select OF_EARLY_FLATTREE
bcedb5f9 1830 select OF_RESERVED_MEM
9eb8f674
GL
1831 help
1832 Include support for flattened device tree machine descriptions.
1833
bd51e2f5
NP
1834config ATAGS
1835 bool "Support for the traditional ATAGS boot data passing" if USE_OF
1836 default y
1837 help
1838 This is the traditional way of passing data to the kernel at boot
1839 time. If you are solely relying on the flattened device tree (or
1840 the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1841 to remove ATAGS support from your kernel binary. If unsure,
1842 leave this to y.
1843
1844config DEPRECATED_PARAM_STRUCT
1845 bool "Provide old way to pass kernel parameters"
1846 depends on ATAGS
1847 help
1848 This was deprecated in 2001 and announced to live on for 5 years.
1849 Some old boot loaders still use this way.
1850
1da177e4
LT
1851# Compressed boot loader in ROM. Yes, we really want to ask about
1852# TEXT and BSS so we preserve their values in the config files.
1853config ZBOOT_ROM_TEXT
1854 hex "Compressed ROM boot loader base address"
1855 default "0"
1856 help
1857 The physical address at which the ROM-able zImage is to be
1858 placed in the target. Platforms which normally make use of
1859 ROM-able zImage formats normally set this to a suitable
1860 value in their defconfig file.
1861
1862 If ZBOOT_ROM is not enabled, this has no effect.
1863
1864config ZBOOT_ROM_BSS
1865 hex "Compressed ROM boot loader BSS address"
1866 default "0"
1867 help
f8c440b2
DF
1868 The base address of an area of read/write memory in the target
1869 for the ROM-able zImage which must be available while the
1870 decompressor is running. It must be large enough to hold the
1871 entire decompressed kernel plus an additional 128 KiB.
1872 Platforms which normally make use of ROM-able zImage formats
1873 normally set this to a suitable value in their defconfig file.
1da177e4
LT
1874
1875 If ZBOOT_ROM is not enabled, this has no effect.
1876
1877config ZBOOT_ROM
1878 bool "Compressed boot loader in ROM/flash"
1879 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
10968131 1880 depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR
1da177e4
LT
1881 help
1882 Say Y here if you intend to execute your compressed kernel image
1883 (zImage) directly from ROM or flash. If unsure, say N.
1884
e2a6a3aa
JB
1885config ARM_APPENDED_DTB
1886 bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
10968131 1887 depends on OF
e2a6a3aa
JB
1888 help
1889 With this option, the boot code will look for a device tree binary
1890 (DTB) appended to zImage
1891 (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1892
1893 This is meant as a backward compatibility convenience for those
1894 systems with a bootloader that can't be upgraded to accommodate
1895 the documented boot protocol using a device tree.
1896
1897 Beware that there is very little in terms of protection against
1898 this option being confused by leftover garbage in memory that might
1899 look like a DTB header after a reboot if no actual DTB is appended
1900 to zImage. Do not leave this option active in a production kernel
1901 if you don't intend to always append a DTB. Proper passing of the
1902 location into r2 of a bootloader provided DTB is always preferable
1903 to this option.
1904
b90b9a38
NP
1905config ARM_ATAG_DTB_COMPAT
1906 bool "Supplement the appended DTB with traditional ATAG information"
1907 depends on ARM_APPENDED_DTB
1908 help
1909 Some old bootloaders can't be updated to a DTB capable one, yet
1910 they provide ATAGs with memory configuration, the ramdisk address,
1911 the kernel cmdline string, etc. Such information is dynamically
1912 provided by the bootloader and can't always be stored in a static
1913 DTB. To allow a device tree enabled kernel to be used with such
1914 bootloaders, this option allows zImage to extract the information
1915 from the ATAG list and store it at run time into the appended DTB.
1916
d0f34a11
GR
1917choice
1918 prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
1919 default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1920
1921config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1922 bool "Use bootloader kernel arguments if available"
1923 help
1924 Uses the command-line options passed by the boot loader instead of
1925 the device tree bootargs property. If the boot loader doesn't provide
1926 any, the device tree bootargs property will be used.
1927
1928config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
1929 bool "Extend with bootloader kernel arguments"
1930 help
1931 The command-line arguments provided by the boot loader will be
1932 appended to the the device tree bootargs property.
1933
1934endchoice
1935
1da177e4
LT
1936config CMDLINE
1937 string "Default kernel command string"
1938 default ""
1939 help
1940 On some architectures (EBSA110 and CATS), there is currently no way
1941 for the boot loader to pass arguments to the kernel. For these
1942 architectures, you should supply some command-line options at build
1943 time by entering them here. As a minimum, you should specify the
1944 memory size and the root device (e.g., mem=64M root=/dev/nfs).
1945
4394c124
VB
1946choice
1947 prompt "Kernel command line type" if CMDLINE != ""
1948 default CMDLINE_FROM_BOOTLOADER
bd51e2f5 1949 depends on ATAGS
4394c124
VB
1950
1951config CMDLINE_FROM_BOOTLOADER
1952 bool "Use bootloader kernel arguments if available"
1953 help
1954 Uses the command-line options passed by the boot loader. If
1955 the boot loader doesn't provide any, the default kernel command
1956 string provided in CMDLINE will be used.
1957
1958config CMDLINE_EXTEND
1959 bool "Extend bootloader kernel arguments"
1960 help
1961 The command-line arguments provided by the boot loader will be
1962 appended to the default kernel command string.
1963
92d2040d
AH
1964config CMDLINE_FORCE
1965 bool "Always use the default kernel command string"
92d2040d
AH
1966 help
1967 Always use the default kernel command string, even if the boot
1968 loader passes other arguments to the kernel.
1969 This is useful if you cannot or don't want to change the
1970 command-line options your boot loader passes to the kernel.
4394c124 1971endchoice
92d2040d 1972
1da177e4
LT
1973config XIP_KERNEL
1974 bool "Kernel Execute-In-Place from ROM"
10968131 1975 depends on !ARM_LPAE && !ARCH_MULTIPLATFORM
1da177e4
LT
1976 help
1977 Execute-In-Place allows the kernel to run from non-volatile storage
1978 directly addressable by the CPU, such as NOR flash. This saves RAM
1979 space since the text section of the kernel is not loaded from flash
1980 to RAM. Read-write sections, such as the data section and stack,
1981 are still copied to RAM. The XIP kernel is not compressed since
1982 it has to run directly from flash, so it will take more space to
1983 store it. The flash address used to link the kernel object files,
1984 and for storing it, is configuration dependent. Therefore, if you
1985 say Y here, you must know the proper physical address where to
1986 store the kernel image depending on your own flash memory usage.
1987
1988 Also note that the make target becomes "make xipImage" rather than
1989 "make zImage" or "make Image". The final kernel binary to put in
1990 ROM memory will be arch/arm/boot/xipImage.
1991
1992 If unsure, say N.
1993
1994config XIP_PHYS_ADDR
1995 hex "XIP Kernel Physical Location"
1996 depends on XIP_KERNEL
1997 default "0x00080000"
1998 help
1999 This is the physical address in your flash memory the kernel will
2000 be linked for and stored to. This address is dependent on your
2001 own flash usage.
2002
c587e4a6
RP
2003config KEXEC
2004 bool "Kexec system call (EXPERIMENTAL)"
19ab428f 2005 depends on (!SMP || PM_SLEEP_SMP)
cb1293e2 2006 depends on !CPU_V7M
c587e4a6
RP
2007 help
2008 kexec is a system call that implements the ability to shutdown your
2009 current kernel, and to start another kernel. It is like a reboot
01dd2fbf 2010 but it is independent of the system firmware. And like a reboot
c587e4a6
RP
2011 you can start any kernel with it, not just Linux.
2012
2013 It is an ongoing process to be certain the hardware in a machine
2014 is properly shutdown, so do not be surprised if this code does not
bf220695 2015 initially work for you.
c587e4a6 2016
4cd9d6f7
RP
2017config ATAGS_PROC
2018 bool "Export atags in procfs"
bd51e2f5 2019 depends on ATAGS && KEXEC
b98d7291 2020 default y
4cd9d6f7
RP
2021 help
2022 Should the atags used to boot the kernel be exported in an "atags"
2023 file in procfs. Useful with kexec.
2024
cb5d39b3
MW
2025config CRASH_DUMP
2026 bool "Build kdump crash kernel (EXPERIMENTAL)"
cb5d39b3
MW
2027 help
2028 Generate crash dump after being started by kexec. This should
2029 be normally only set in special crash dump kernels which are
2030 loaded in the main kernel with kexec-tools into a specially
2031 reserved region and then later executed after a crash by
2032 kdump/kexec. The crash dump kernel must be compiled to a
2033 memory address not used by the main kernel
2034
2035 For more details see Documentation/kdump/kdump.txt
2036
e69edc79
EM
2037config AUTO_ZRELADDR
2038 bool "Auto calculation of the decompressed kernel image address"
e69edc79
EM
2039 help
2040 ZRELADDR is the physical address where the decompressed kernel
2041 image will be placed. If AUTO_ZRELADDR is selected, the address
2042 will be determined at run-time by masking the current IP with
2043 0xf8000000. This assumes the zImage being placed in the first 128MB
2044 from start of memory.
2045
1da177e4
LT
2046endmenu
2047
ac9d7efc 2048menu "CPU Power Management"
1da177e4 2049
1da177e4 2050source "drivers/cpufreq/Kconfig"
1da177e4 2051
ac9d7efc
RK
2052source "drivers/cpuidle/Kconfig"
2053
2054endmenu
2055
1da177e4
LT
2056menu "Floating point emulation"
2057
2058comment "At least one emulation must be selected"
2059
2060config FPE_NWFPE
2061 bool "NWFPE math emulation"
593c252a 2062 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
1da177e4
LT
2063 ---help---
2064 Say Y to include the NWFPE floating point emulator in the kernel.
2065 This is necessary to run most binaries. Linux does not currently
2066 support floating point hardware so you need to say Y here even if
2067 your machine has an FPA or floating point co-processor podule.
2068
2069 You may say N here if you are going to load the Acorn FPEmulator
2070 early in the bootup.
2071
2072config FPE_NWFPE_XP
2073 bool "Support extended precision"
bedf142b 2074 depends on FPE_NWFPE
1da177e4
LT
2075 help
2076 Say Y to include 80-bit support in the kernel floating-point
2077 emulator. Otherwise, only 32 and 64-bit support is compiled in.
2078 Note that gcc does not generate 80-bit operations by default,
2079 so in most cases this option only enlarges the size of the
2080 floating point emulator without any good reason.
2081
2082 You almost surely want to say N here.
2083
2084config FPE_FASTFPE
2085 bool "FastFPE math emulation (EXPERIMENTAL)"
d6f94fa0 2086 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
1da177e4
LT
2087 ---help---
2088 Say Y here to include the FAST floating point emulator in the kernel.
2089 This is an experimental much faster emulator which now also has full
2090 precision for the mantissa. It does not support any exceptions.
2091 It is very simple, and approximately 3-6 times faster than NWFPE.
2092
2093 It should be sufficient for most programs. It may be not suitable
2094 for scientific calculations, but you have to check this for yourself.
2095 If you do not feel you need a faster FP emulation you should better
2096 choose NWFPE.
2097
2098config VFP
2099 bool "VFP-format floating point maths"
e399b1a4 2100 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
1da177e4
LT
2101 help
2102 Say Y to include VFP support code in the kernel. This is needed
2103 if your hardware includes a VFP unit.
2104
2105 Please see <file:Documentation/arm/VFP/release-notes.txt> for
2106 release notes and additional status information.
2107
2108 Say N if your target does not have VFP hardware.
2109
25ebee02
CM
2110config VFPv3
2111 bool
2112 depends on VFP
2113 default y if CPU_V7
2114
b5872db4
CM
2115config NEON
2116 bool "Advanced SIMD (NEON) Extension support"
2117 depends on VFPv3 && CPU_V7
2118 help
2119 Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2120 Extension.
2121
73c132c1
AB
2122config KERNEL_MODE_NEON
2123 bool "Support for NEON in kernel mode"
c4a30c3b 2124 depends on NEON && AEABI
73c132c1
AB
2125 help
2126 Say Y to include support for NEON in kernel mode.
2127
1da177e4
LT
2128endmenu
2129
2130menu "Userspace binary formats"
2131
2132source "fs/Kconfig.binfmt"
2133
1da177e4
LT
2134endmenu
2135
2136menu "Power management options"
2137
eceab4ac 2138source "kernel/power/Kconfig"
1da177e4 2139
f4cb5700 2140config ARCH_SUSPEND_POSSIBLE
19a0519d 2141 depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \
f0d75153 2142 CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
f4cb5700
JB
2143 def_bool y
2144
15e0d9e3
AB
2145config ARM_CPU_SUSPEND
2146 def_bool PM_SLEEP
2147
603fb42a
SC
2148config ARCH_HIBERNATION_POSSIBLE
2149 bool
2150 depends on MMU
2151 default y if ARCH_SUSPEND_POSSIBLE
2152
1da177e4
LT
2153endmenu
2154
d5950b43
SR
2155source "net/Kconfig"
2156
ac25150f 2157source "drivers/Kconfig"
1da177e4 2158
916f743d
KG
2159source "drivers/firmware/Kconfig"
2160
1da177e4
LT
2161source "fs/Kconfig"
2162
1da177e4
LT
2163source "arch/arm/Kconfig.debug"
2164
2165source "security/Kconfig"
2166
2167source "crypto/Kconfig"
652ccae5
AB
2168if CRYPTO
2169source "arch/arm/crypto/Kconfig"
2170endif
1da177e4
LT
2171
2172source "lib/Kconfig"
749cf76c
CD
2173
2174source "arch/arm/kvm/Kconfig"
This page took 1.351109 seconds and 5 git commands to generate.