ARM: mvebu: move armada-370-xp.h in mach dir
[deliverable/linux.git] / arch / arm / Kconfig
CommitLineData
1da177e4
LT
1config ARM
2 bool
3 default y
7563bbf8 4 select ARCH_HAVE_CUSTOM_GPIO_H
e17c6d56 5 select HAVE_AOUT
24056f52 6 select HAVE_DMA_API_DEBUG
d0ee9f40 7 select HAVE_IDE if PCI || ISA || PCMCIA
2dc6a016 8 select HAVE_DMA_ATTRS
c7909509 9 select HAVE_DMA_CONTIGUOUS if (CPU_V6 || CPU_V6K || CPU_V7)
2778f620 10 select HAVE_MEMBLOCK
12b824fb 11 select RTC_LIB
75e7153a 12 select SYS_SUPPORTS_APM_EMULATION
a41297a0 13 select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI)
7463449b 14 select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
fe166148 15 select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
09f05d85 16 select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
5cbad0eb 17 select HAVE_ARCH_KGDB
0693bf68 18 select HAVE_ARCH_TRACEHOOK
856bc356 19 select HAVE_KPROBES if !XIP_KERNEL
9edddaa2 20 select HAVE_KRETPROBES if (HAVE_KPROBES)
606576ce 21 select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
80be7a7f
RV
22 select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
23 select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
0e341af8 24 select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
e39f5602 25 select ARCH_BINFMT_ELF_RANDOMIZE_PIE
1fe53268 26 select HAVE_GENERIC_DMA_COHERENT
e7db7b42
AT
27 select HAVE_KERNEL_GZIP
28 select HAVE_KERNEL_LZO
6e8699f7 29 select HAVE_KERNEL_LZMA
a7f464f3 30 select HAVE_KERNEL_XZ
e360adbe 31 select HAVE_IRQ_WORK
7ada189f
JI
32 select HAVE_PERF_EVENTS
33 select PERF_USE_VMALLOC
e513f8bf 34 select HAVE_REGS_AND_STACK_ACCESS_API
e399b1a4 35 select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
ed60453f 36 select HAVE_C_RECORDMCOUNT
e2a93ecc 37 select HAVE_GENERIC_HARDIRQS
37e74beb
SB
38 select HARDIRQS_SW_RESEND
39 select GENERIC_IRQ_PROBE
25a5662a 40 select GENERIC_IRQ_SHOW
c1d7e01d 41 select ARCH_WANT_IPC_PARSE_VERSION
d4aa8b15 42 select HARDIRQS_SW_RESEND
1fb90263 43 select CPU_PM if (SUSPEND || CPU_IDLE)
e5bfb72c 44 select GENERIC_PCI_IOMAP
e47b65b0 45 select HAVE_BPF_JIT
84ec6d57 46 select GENERIC_SMP_IDLE_THREAD
3d92a71a
AMG
47 select KTIME_SCALAR
48 select GENERIC_CLOCKEVENTS_BROADCAST if SMP
8c56cc8b
WD
49 select GENERIC_STRNCPY_FROM_USER
50 select GENERIC_STRNLEN_USER
b9a50f74 51 select DCACHE_WORD_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && !CPU_BIG_ENDIAN
1da177e4
LT
52 help
53 The ARM series is a line of low-power-consumption RISC chip designs
f6c8965a 54 licensed by ARM Ltd and targeted at embedded applications and
1da177e4 55 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
f6c8965a 56 manufactured, but legacy ARM-based PC hardware remains popular in
1da177e4
LT
57 Europe. There is an ARM Linux project with a web page at
58 <http://www.arm.linux.org.uk/>.
59
74facffe
RK
60config ARM_HAS_SG_CHAIN
61 bool
62
4ce63fcd
MS
63config NEED_SG_DMA_LENGTH
64 bool
65
66config ARM_DMA_USE_IOMMU
67 select NEED_SG_DMA_LENGTH
68 select ARM_HAS_SG_CHAIN
69 bool
70
1a189b97
RK
71config HAVE_PWM
72 bool
73
0b05da72
HUK
74config MIGHT_HAVE_PCI
75 bool
76
75e7153a
RB
77config SYS_SUPPORTS_APM_EMULATION
78 bool
79
0a938b97
DB
80config GENERIC_GPIO
81 bool
0a938b97 82
bc581770
LW
83config HAVE_TCM
84 bool
85 select GENERIC_ALLOCATOR
86
e119bfff
RK
87config HAVE_PROC_CPU
88 bool
89
5ea81769
AV
90config NO_IOPORT
91 bool
5ea81769 92
1da177e4
LT
93config EISA
94 bool
95 ---help---
96 The Extended Industry Standard Architecture (EISA) bus was
97 developed as an open alternative to the IBM MicroChannel bus.
98
99 The EISA bus provided some of the features of the IBM MicroChannel
100 bus while maintaining backward compatibility with cards made for
101 the older ISA bus. The EISA bus saw limited use between 1988 and
102 1995 when it was made obsolete by the PCI bus.
103
104 Say Y here if you are building a kernel for an EISA-based machine.
105
106 Otherwise, say N.
107
108config SBUS
109 bool
110
f16fb1ec
RK
111config STACKTRACE_SUPPORT
112 bool
113 default y
114
f76e9154
NP
115config HAVE_LATENCYTOP_SUPPORT
116 bool
117 depends on !SMP
118 default y
119
f16fb1ec
RK
120config LOCKDEP_SUPPORT
121 bool
122 default y
123
7ad1bcb2
RK
124config TRACE_IRQFLAGS_SUPPORT
125 bool
126 default y
127
1da177e4
LT
128config RWSEM_GENERIC_SPINLOCK
129 bool
130 default y
131
132config RWSEM_XCHGADD_ALGORITHM
133 bool
134
f0d1b0b3
DH
135config ARCH_HAS_ILOG2_U32
136 bool
f0d1b0b3
DH
137
138config ARCH_HAS_ILOG2_U64
139 bool
f0d1b0b3 140
89c52ed4
BD
141config ARCH_HAS_CPUFREQ
142 bool
143 help
144 Internal node to signify that the ARCH has CPUFREQ support
145 and that the relevant menu configurations are displayed for
146 it.
147
b89c3b16
AM
148config GENERIC_HWEIGHT
149 bool
150 default y
151
1da177e4
LT
152config GENERIC_CALIBRATE_DELAY
153 bool
154 default y
155
a08b6b79
Z
156config ARCH_MAY_HAVE_PC_FDC
157 bool
158
5ac6da66
CL
159config ZONE_DMA
160 bool
5ac6da66 161
ccd7ab7f
FT
162config NEED_DMA_MAP_STATE
163 def_bool y
164
58af4a24
RH
165config ARCH_HAS_DMA_SET_COHERENT_MASK
166 bool
167
1da177e4
LT
168config GENERIC_ISA_DMA
169 bool
170
1da177e4
LT
171config FIQ
172 bool
173
13a5045d
RH
174config NEED_RET_TO_USER
175 bool
176
034d2f5a
AV
177config ARCH_MTD_XIP
178 bool
179
c760fc19
HC
180config VECTORS_BASE
181 hex
6afd6fae 182 default 0xffff0000 if MMU || CPU_HIGH_VECTOR
c760fc19
HC
183 default DRAM_BASE if REMAP_VECTORS_TO_RAM
184 default 0x00000000
185 help
186 The base address of exception vectors.
187
dc21af99 188config ARM_PATCH_PHYS_VIRT
c1becedc
RK
189 bool "Patch physical to virtual translations at runtime" if EMBEDDED
190 default y
b511d75d 191 depends on !XIP_KERNEL && MMU
dc21af99
RK
192 depends on !ARCH_REALVIEW || !SPARSEMEM
193 help
111e9a5c
RK
194 Patch phys-to-virt and virt-to-phys translation functions at
195 boot and module load time according to the position of the
196 kernel in system memory.
dc21af99 197
111e9a5c 198 This can only be used with non-XIP MMU kernels where the base
daece596 199 of physical memory is at a 16MB boundary.
dc21af99 200
c1becedc
RK
201 Only disable this option if you know that you do not require
202 this feature (eg, building a kernel for a single machine) and
203 you need to shrink the kernel to the minimal size.
dc21af99 204
01464226
RH
205config NEED_MACH_GPIO_H
206 bool
207 help
208 Select this when mach/gpio.h is required to provide special
209 definitions for this platform. The need for mach/gpio.h should
210 be avoided when possible.
211
c334bc15
RH
212config NEED_MACH_IO_H
213 bool
214 help
215 Select this when mach/io.h is required to provide special
216 definitions for this platform. The need for mach/io.h should
217 be avoided when possible.
218
0cdc8b92 219config NEED_MACH_MEMORY_H
1b9f95f8
NP
220 bool
221 help
0cdc8b92
NP
222 Select this when mach/memory.h is required to provide special
223 definitions for this platform. The need for mach/memory.h should
224 be avoided when possible.
dc21af99 225
1b9f95f8 226config PHYS_OFFSET
974c0724 227 hex "Physical address of main memory" if MMU
0cdc8b92 228 depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
974c0724 229 default DRAM_BASE if !MMU
111e9a5c 230 help
1b9f95f8
NP
231 Please provide the physical address corresponding to the
232 location of main memory in your system.
cada3c08 233
87e040b6
SG
234config GENERIC_BUG
235 def_bool y
236 depends on BUG
237
1da177e4
LT
238source "init/Kconfig"
239
dc52ddc0
MH
240source "kernel/Kconfig.freezer"
241
1da177e4
LT
242menu "System Type"
243
3c427975
HC
244config MMU
245 bool "MMU-based Paged Memory Management Support"
246 default y
247 help
248 Select if you want MMU-based virtualised addressing space
249 support by paged memory management. If unsure, say 'Y'.
250
ccf50e23
RK
251#
252# The "ARM system type" choice list is ordered alphabetically by option
253# text. Please add new entries in the option alphabetic order.
254#
1da177e4
LT
255choice
256 prompt "ARM system type"
6a0e2430 257 default ARCH_VERSATILE
1da177e4 258
66314223
DN
259config ARCH_SOCFPGA
260 bool "Altera SOCFPGA family"
261 select ARCH_WANT_OPTIONAL_GPIOLIB
262 select ARM_AMBA
263 select ARM_GIC
264 select CACHE_L2X0
265 select CLKDEV_LOOKUP
266 select COMMON_CLK
267 select CPU_V7
268 select DW_APB_TIMER
269 select DW_APB_TIMER_OF
270 select GENERIC_CLOCKEVENTS
271 select GPIO_PL061 if GPIOLIB
272 select HAVE_ARM_SCU
273 select SPARSE_IRQ
274 select USE_OF
275 help
276 This enables support for Altera SOCFPGA Cyclone V platform
277
4af6fee1
DS
278config ARCH_INTEGRATOR
279 bool "ARM Ltd. Integrator family"
280 select ARM_AMBA
89c52ed4 281 select ARCH_HAS_CPUFREQ
a613163d
LW
282 select COMMON_CLK
283 select CLK_VERSATILE
9904f793 284 select HAVE_TCM
c5a0adb5 285 select ICST
13edd86d 286 select GENERIC_CLOCKEVENTS
f4b8b319 287 select PLAT_VERSATILE
c41b16f8 288 select PLAT_VERSATILE_FPGA_IRQ
c334bc15 289 select NEED_MACH_IO_H
0cdc8b92 290 select NEED_MACH_MEMORY_H
695436e3 291 select SPARSE_IRQ
3108e6ab 292 select MULTI_IRQ_HANDLER
4af6fee1
DS
293 help
294 Support for ARM's Integrator platform.
295
296config ARCH_REALVIEW
297 bool "ARM Ltd. RealView family"
298 select ARM_AMBA
6d803ba7 299 select CLKDEV_LOOKUP
aa3831cf 300 select HAVE_MACH_CLKDEV
c5a0adb5 301 select ICST
ae30ceac 302 select GENERIC_CLOCKEVENTS
eb7fffa3 303 select ARCH_WANT_OPTIONAL_GPIOLIB
f4b8b319 304 select PLAT_VERSATILE
56a34b03 305 select PLAT_VERSATILE_CLOCK
3cb5ee49 306 select PLAT_VERSATILE_CLCD
e3887714 307 select ARM_TIMER_SP804
b56ba8aa 308 select GPIO_PL061 if GPIOLIB
0cdc8b92 309 select NEED_MACH_MEMORY_H
4af6fee1
DS
310 help
311 This enables support for ARM Ltd RealView boards.
312
313config ARCH_VERSATILE
314 bool "ARM Ltd. Versatile family"
315 select ARM_AMBA
316 select ARM_VIC
6d803ba7 317 select CLKDEV_LOOKUP
aa3831cf 318 select HAVE_MACH_CLKDEV
c5a0adb5 319 select ICST
89df1272 320 select GENERIC_CLOCKEVENTS
bbeddc43 321 select ARCH_WANT_OPTIONAL_GPIOLIB
9b0f7e39 322 select NEED_MACH_IO_H if PCI
f4b8b319 323 select PLAT_VERSATILE
56a34b03 324 select PLAT_VERSATILE_CLOCK
3414ba8c 325 select PLAT_VERSATILE_CLCD
c41b16f8 326 select PLAT_VERSATILE_FPGA_IRQ
e3887714 327 select ARM_TIMER_SP804
4af6fee1
DS
328 help
329 This enables support for ARM Ltd Versatile board.
330
ceade897
RK
331config ARCH_VEXPRESS
332 bool "ARM Ltd. Versatile Express family"
333 select ARCH_WANT_OPTIONAL_GPIOLIB
334 select ARM_AMBA
335 select ARM_TIMER_SP804
6d803ba7 336 select CLKDEV_LOOKUP
d1b8a775 337 select COMMON_CLK
ceade897 338 select GENERIC_CLOCKEVENTS
ceade897 339 select HAVE_CLK
95c34f83 340 select HAVE_PATA_PLATFORM
ceade897 341 select ICST
ba81f502 342 select NO_IOPORT
ceade897 343 select PLAT_VERSATILE
0fb44b91 344 select PLAT_VERSATILE_CLCD
b2a54ff0 345 select REGULATOR_FIXED_VOLTAGE if REGULATOR
ceade897
RK
346 help
347 This enables support for the ARM Ltd Versatile Express boards.
348
8fc5ffa0
AV
349config ARCH_AT91
350 bool "Atmel AT91"
f373e8c0 351 select ARCH_REQUIRE_GPIOLIB
93686ae8 352 select HAVE_CLK
bd602995 353 select CLKDEV_LOOKUP
e261501d 354 select IRQ_DOMAIN
01464226 355 select NEED_MACH_GPIO_H
1ac02d79 356 select NEED_MACH_IO_H if PCCARD
4af6fee1 357 help
929e994f
NF
358 This enables support for systems based on Atmel
359 AT91RM9200 and AT91SAM9* processors.
4af6fee1 360
ccf50e23
RK
361config ARCH_BCMRING
362 bool "Broadcom BCMRING"
363 depends on MMU
364 select CPU_V6
365 select ARM_AMBA
82d63734 366 select ARM_TIMER_SP804
6d803ba7 367 select CLKDEV_LOOKUP
ccf50e23
RK
368 select GENERIC_CLOCKEVENTS
369 select ARCH_WANT_OPTIONAL_GPIOLIB
370 help
371 Support for Broadcom's BCMRing platform.
372
220e6cf7
RH
373config ARCH_HIGHBANK
374 bool "Calxeda Highbank-based"
375 select ARCH_WANT_OPTIONAL_GPIOLIB
376 select ARM_AMBA
377 select ARM_GIC
378 select ARM_TIMER_SP804
22d80379 379 select CACHE_L2X0
220e6cf7 380 select CLKDEV_LOOKUP
8d4d9f52 381 select COMMON_CLK
220e6cf7
RH
382 select CPU_V7
383 select GENERIC_CLOCKEVENTS
384 select HAVE_ARM_SCU
3b55658a 385 select HAVE_SMP
fdfa64a4 386 select SPARSE_IRQ
220e6cf7
RH
387 select USE_OF
388 help
389 Support for the Calxeda Highbank SoC based boards.
390
1da177e4 391config ARCH_CLPS711X
0e2fce59 392 bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
c750815e 393 select CPU_ARM720T
5cfc8ee0 394 select ARCH_USES_GETTIMEOFFSET
0cdc8b92 395 select NEED_MACH_MEMORY_H
f999b8bd 396 help
0e2fce59 397 Support for Cirrus Logic 711x/721x/731x based boards.
1da177e4 398
d94f944e
AV
399config ARCH_CNS3XXX
400 bool "Cavium Networks CNS3XXX family"
00d2711d 401 select CPU_V6K
d94f944e
AV
402 select GENERIC_CLOCKEVENTS
403 select ARM_GIC
ce5ea9f3 404 select MIGHT_HAVE_CACHE_L2X0
0b05da72 405 select MIGHT_HAVE_PCI
5f32f7a0 406 select PCI_DOMAINS if PCI
d94f944e
AV
407 help
408 Support for Cavium Networks CNS3XXX platform.
409
788c9700
RK
410config ARCH_GEMINI
411 bool "Cortina Systems Gemini"
412 select CPU_FA526
788c9700 413 select ARCH_REQUIRE_GPIOLIB
5cfc8ee0 414 select ARCH_USES_GETTIMEOFFSET
788c9700
RK
415 help
416 Support for the Cortina Systems Gemini family SoCs
417
3a6cb8ce
AB
418config ARCH_PRIMA2
419 bool "CSR SiRFSoC PRIMA2 ARM Cortex A9 Platform"
420 select CPU_V7
3a6cb8ce 421 select NO_IOPORT
f6387092 422 select ARCH_REQUIRE_GPIOLIB
3a6cb8ce
AB
423 select GENERIC_CLOCKEVENTS
424 select CLKDEV_LOOKUP
425 select GENERIC_IRQ_CHIP
ce5ea9f3 426 select MIGHT_HAVE_CACHE_L2X0
cbd8d842
BS
427 select PINCTRL
428 select PINCTRL_SIRF
3a6cb8ce
AB
429 select USE_OF
430 select ZONE_DMA
431 help
432 Support for CSR SiRFSoC ARM Cortex A9 Platform
433
1da177e4
LT
434config ARCH_EBSA110
435 bool "EBSA-110"
c750815e 436 select CPU_SA110
f7e68bbf 437 select ISA
c5eb2a2b 438 select NO_IOPORT
5cfc8ee0 439 select ARCH_USES_GETTIMEOFFSET
c334bc15 440 select NEED_MACH_IO_H
0cdc8b92 441 select NEED_MACH_MEMORY_H
1da177e4
LT
442 help
443 This is an evaluation board for the StrongARM processor available
f6c8965a 444 from Digital. It has limited hardware on-board, including an
1da177e4
LT
445 Ethernet interface, two PCMCIA sockets, two serial ports and a
446 parallel port.
447
e7736d47
LB
448config ARCH_EP93XX
449 bool "EP93xx-based"
c750815e 450 select CPU_ARM920T
e7736d47
LB
451 select ARM_AMBA
452 select ARM_VIC
6d803ba7 453 select CLKDEV_LOOKUP
7444a72e 454 select ARCH_REQUIRE_GPIOLIB
eb33575c 455 select ARCH_HAS_HOLES_MEMORYMODEL
5cfc8ee0 456 select ARCH_USES_GETTIMEOFFSET
5725aeae 457 select NEED_MACH_MEMORY_H
e7736d47
LB
458 help
459 This enables support for the Cirrus EP93xx series of CPUs.
460
1da177e4
LT
461config ARCH_FOOTBRIDGE
462 bool "FootBridge"
c750815e 463 select CPU_SA110
1da177e4 464 select FOOTBRIDGE
4e8d7637 465 select GENERIC_CLOCKEVENTS
d0ee9f40 466 select HAVE_IDE
c334bc15 467 select NEED_MACH_IO_H
0cdc8b92 468 select NEED_MACH_MEMORY_H
f999b8bd
MM
469 help
470 Support for systems based on the DC21285 companion chip
471 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
1da177e4 472
788c9700
RK
473config ARCH_MXC
474 bool "Freescale MXC/iMX-based"
788c9700 475 select GENERIC_CLOCKEVENTS
788c9700 476 select ARCH_REQUIRE_GPIOLIB
6d803ba7 477 select CLKDEV_LOOKUP
234b6ced 478 select CLKSRC_MMIO
8b6c44f1 479 select GENERIC_IRQ_CHIP
ffa2ea3f 480 select MULTI_IRQ_HANDLER
8842a9e2 481 select SPARSE_IRQ
3e62af82 482 select USE_OF
788c9700
RK
483 help
484 Support for Freescale MXC/iMX-based family of processors
485
1d3f33d5
SG
486config ARCH_MXS
487 bool "Freescale MXS-based"
488 select GENERIC_CLOCKEVENTS
489 select ARCH_REQUIRE_GPIOLIB
b9214b97 490 select CLKDEV_LOOKUP
5c61ddcf 491 select CLKSRC_MMIO
2664681f 492 select COMMON_CLK
6abda3e1 493 select HAVE_CLK_PREPARE
a0f5e363 494 select PINCTRL
6c4d4efb 495 select USE_OF
1d3f33d5
SG
496 help
497 Support for Freescale MXS-based family of processors
498
4af6fee1
DS
499config ARCH_NETX
500 bool "Hilscher NetX based"
234b6ced 501 select CLKSRC_MMIO
c750815e 502 select CPU_ARM926T
4af6fee1 503 select ARM_VIC
2fcfe6b8 504 select GENERIC_CLOCKEVENTS
f999b8bd 505 help
4af6fee1
DS
506 This enables support for systems based on the Hilscher NetX Soc
507
508config ARCH_H720X
509 bool "Hynix HMS720x-based"
c750815e 510 select CPU_ARM720T
4af6fee1 511 select ISA_DMA_API
5cfc8ee0 512 select ARCH_USES_GETTIMEOFFSET
4af6fee1
DS
513 help
514 This enables support for systems based on the Hynix HMS720x
515
3b938be6
RK
516config ARCH_IOP13XX
517 bool "IOP13xx-based"
518 depends on MMU
c750815e 519 select CPU_XSC3
3b938be6
RK
520 select PLAT_IOP
521 select PCI
522 select ARCH_SUPPORTS_MSI
8d5796d2 523 select VMSPLIT_1G
c334bc15 524 select NEED_MACH_IO_H
0cdc8b92 525 select NEED_MACH_MEMORY_H
13a5045d 526 select NEED_RET_TO_USER
3b938be6
RK
527 help
528 Support for Intel's IOP13XX (XScale) family of processors.
529
3f7e5815
LB
530config ARCH_IOP32X
531 bool "IOP32x-based"
a4f7e763 532 depends on MMU
c750815e 533 select CPU_XSCALE
01464226 534 select NEED_MACH_GPIO_H
c334bc15 535 select NEED_MACH_IO_H
13a5045d 536 select NEED_RET_TO_USER
7ae1f7ec 537 select PLAT_IOP
f7e68bbf 538 select PCI
bb2b180c 539 select ARCH_REQUIRE_GPIOLIB
f999b8bd 540 help
3f7e5815
LB
541 Support for Intel's 80219 and IOP32X (XScale) family of
542 processors.
543
544config ARCH_IOP33X
545 bool "IOP33x-based"
546 depends on MMU
c750815e 547 select CPU_XSCALE
01464226 548 select NEED_MACH_GPIO_H
c334bc15 549 select NEED_MACH_IO_H
13a5045d 550 select NEED_RET_TO_USER
7ae1f7ec 551 select PLAT_IOP
3f7e5815 552 select PCI
bb2b180c 553 select ARCH_REQUIRE_GPIOLIB
3f7e5815
LB
554 help
555 Support for Intel's IOP33X (XScale) family of processors.
1da177e4 556
3b938be6
RK
557config ARCH_IXP4XX
558 bool "IXP4xx-based"
a4f7e763 559 depends on MMU
58af4a24 560 select ARCH_HAS_DMA_SET_COHERENT_MASK
234b6ced 561 select CLKSRC_MMIO
c750815e 562 select CPU_XSCALE
9dde0ae3 563 select ARCH_REQUIRE_GPIOLIB
3b938be6 564 select GENERIC_CLOCKEVENTS
0b05da72 565 select MIGHT_HAVE_PCI
c334bc15 566 select NEED_MACH_IO_H
485bdde7 567 select DMABOUNCE if PCI
c4713074 568 help
3b938be6 569 Support for Intel's IXP4XX (XScale) family of processors.
c4713074 570
3e93a22b
GC
571config ARCH_MVEBU
572 bool "Marvell SOCs with Device Tree support"
573 select GENERIC_CLOCKEVENTS
574 select MULTI_IRQ_HANDLER
575 select SPARSE_IRQ
576 select CLKSRC_MMIO
577 select GENERIC_IRQ_CHIP
578 select IRQ_DOMAIN
579 select COMMON_CLK
580 help
581 Support for the Marvell SoC Family with device tree support
582
edabd38e
SB
583config ARCH_DOVE
584 bool "Marvell Dove"
7b769bb3 585 select CPU_V7
edabd38e 586 select PCI
edabd38e 587 select ARCH_REQUIRE_GPIOLIB
edabd38e 588 select GENERIC_CLOCKEVENTS
c334bc15 589 select NEED_MACH_IO_H
edabd38e
SB
590 select PLAT_ORION
591 help
592 Support for the Marvell Dove SoC 88AP510
593
651c74c7
SB
594config ARCH_KIRKWOOD
595 bool "Marvell Kirkwood"
c750815e 596 select CPU_FEROCEON
651c74c7 597 select PCI
a8865655 598 select ARCH_REQUIRE_GPIOLIB
651c74c7 599 select GENERIC_CLOCKEVENTS
c334bc15 600 select NEED_MACH_IO_H
651c74c7
SB
601 select PLAT_ORION
602 help
603 Support for the following Marvell Kirkwood series SoCs:
604 88F6180, 88F6192 and 88F6281.
605
40805949
KW
606config ARCH_LPC32XX
607 bool "NXP LPC32XX"
234b6ced 608 select CLKSRC_MMIO
40805949
KW
609 select CPU_ARM926T
610 select ARCH_REQUIRE_GPIOLIB
611 select HAVE_IDE
612 select ARM_AMBA
613 select USB_ARCH_HAS_OHCI
6d803ba7 614 select CLKDEV_LOOKUP
40805949 615 select GENERIC_CLOCKEVENTS
f5c42271 616 select USE_OF
c49a1830 617 select HAVE_PWM
40805949
KW
618 help
619 Support for the NXP LPC32XX family of processors
620
794d15b2
SS
621config ARCH_MV78XX0
622 bool "Marvell MV78xx0"
c750815e 623 select CPU_FEROCEON
794d15b2 624 select PCI
a8865655 625 select ARCH_REQUIRE_GPIOLIB
794d15b2 626 select GENERIC_CLOCKEVENTS
c334bc15 627 select NEED_MACH_IO_H
794d15b2
SS
628 select PLAT_ORION
629 help
630 Support for the following Marvell MV78xx0 series SoCs:
631 MV781x0, MV782x0.
632
9dd0b194 633config ARCH_ORION5X
585cf175
TP
634 bool "Marvell Orion"
635 depends on MMU
c750815e 636 select CPU_FEROCEON
038ee083 637 select PCI
a8865655 638 select ARCH_REQUIRE_GPIOLIB
51cbff1d 639 select GENERIC_CLOCKEVENTS
b5e12229 640 select NEED_MACH_IO_H
69b02f6a 641 select PLAT_ORION
585cf175 642 help
9dd0b194 643 Support for the following Marvell Orion 5x series SoCs:
d2b2a6bb 644 Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
d323ade1 645 Orion-2 (5281), Orion-1-90 (6183).
585cf175 646
788c9700 647config ARCH_MMP
2f7e8fae 648 bool "Marvell PXA168/910/MMP2"
788c9700 649 depends on MMU
788c9700 650 select ARCH_REQUIRE_GPIOLIB
6d803ba7 651 select CLKDEV_LOOKUP
788c9700 652 select GENERIC_CLOCKEVENTS
157d2644 653 select GPIO_PXA
c24b3114 654 select IRQ_DOMAIN
788c9700 655 select PLAT_PXA
0bd86961 656 select SPARSE_IRQ
3c7241bd 657 select GENERIC_ALLOCATOR
01464226 658 select NEED_MACH_GPIO_H
788c9700 659 help
2f7e8fae 660 Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
788c9700
RK
661
662config ARCH_KS8695
663 bool "Micrel/Kendin KS8695"
664 select CPU_ARM922T
98830bc9 665 select ARCH_REQUIRE_GPIOLIB
5cfc8ee0 666 select ARCH_USES_GETTIMEOFFSET
0cdc8b92 667 select NEED_MACH_MEMORY_H
788c9700
RK
668 help
669 Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
670 System-on-Chip devices.
671
788c9700
RK
672config ARCH_W90X900
673 bool "Nuvoton W90X900 CPU"
674 select CPU_ARM926T
c52d3d68 675 select ARCH_REQUIRE_GPIOLIB
6d803ba7 676 select CLKDEV_LOOKUP
6fa5d5f7 677 select CLKSRC_MMIO
58b5369e 678 select GENERIC_CLOCKEVENTS
788c9700 679 help
a8bc4ead 680 Support for Nuvoton (Winbond logic dept.) ARM9 processor,
681 At present, the w90x900 has been renamed nuc900, regarding
682 the ARM series product line, you can login the following
683 link address to know more.
684
685 <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
686 ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
788c9700 687
c5f80065
EG
688config ARCH_TEGRA
689 bool "NVIDIA Tegra"
4073723a 690 select CLKDEV_LOOKUP
234b6ced 691 select CLKSRC_MMIO
c5f80065
EG
692 select GENERIC_CLOCKEVENTS
693 select GENERIC_GPIO
694 select HAVE_CLK
3b55658a 695 select HAVE_SMP
ce5ea9f3 696 select MIGHT_HAVE_CACHE_L2X0
c334bc15 697 select NEED_MACH_IO_H if PCI
7056d423 698 select ARCH_HAS_CPUFREQ
2c95b7e0 699 select USE_OF
c5f80065
EG
700 help
701 This enables support for NVIDIA Tegra based systems (Tegra APX,
702 Tegra 6xx and Tegra 2 series).
703
af75655c
JI
704config ARCH_PICOXCELL
705 bool "Picochip picoXcell"
706 select ARCH_REQUIRE_GPIOLIB
707 select ARM_PATCH_PHYS_VIRT
708 select ARM_VIC
709 select CPU_V6K
710 select DW_APB_TIMER
cfda5901 711 select DW_APB_TIMER_OF
af75655c
JI
712 select GENERIC_CLOCKEVENTS
713 select GENERIC_GPIO
af75655c
JI
714 select HAVE_TCM
715 select NO_IOPORT
98e27a5c 716 select SPARSE_IRQ
af75655c
JI
717 select USE_OF
718 help
719 This enables support for systems based on the Picochip picoXcell
720 family of Femtocell devices. The picoxcell support requires device tree
721 for all boards.
722
4af6fee1
DS
723config ARCH_PNX4008
724 bool "Philips Nexperia PNX4008 Mobile"
c750815e 725 select CPU_ARM926T
6d803ba7 726 select CLKDEV_LOOKUP
5cfc8ee0 727 select ARCH_USES_GETTIMEOFFSET
4af6fee1
DS
728 help
729 This enables support for Philips PNX4008 mobile platform.
730
1da177e4 731config ARCH_PXA
2c8086a5 732 bool "PXA2xx/PXA3xx-based"
a4f7e763 733 depends on MMU
034d2f5a 734 select ARCH_MTD_XIP
89c52ed4 735 select ARCH_HAS_CPUFREQ
6d803ba7 736 select CLKDEV_LOOKUP
234b6ced 737 select CLKSRC_MMIO
7444a72e 738 select ARCH_REQUIRE_GPIOLIB
981d0f39 739 select GENERIC_CLOCKEVENTS
157d2644 740 select GPIO_PXA
bd5ce433 741 select PLAT_PXA
6ac6b817 742 select SPARSE_IRQ
4e234cc0 743 select AUTO_ZRELADDR
8a97ae2f 744 select MULTI_IRQ_HANDLER
15e0d9e3 745 select ARM_CPU_SUSPEND if PM
d0ee9f40 746 select HAVE_IDE
01464226 747 select NEED_MACH_GPIO_H
f999b8bd 748 help
2c8086a5 749 Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
1da177e4 750
788c9700
RK
751config ARCH_MSM
752 bool "Qualcomm MSM"
4b536b8d 753 select HAVE_CLK
49cbe786 754 select GENERIC_CLOCKEVENTS
923a081c 755 select ARCH_REQUIRE_GPIOLIB
bd32344a 756 select CLKDEV_LOOKUP
49cbe786 757 help
4b53eb4f
DW
758 Support for Qualcomm MSM/QSD based systems. This runs on the
759 apps processor of the MSM/QSD and depends on a shared memory
760 interface to the modem processor which runs the baseband
761 stack and controls some vital subsystems
762 (clock and power control, etc).
49cbe786 763
c793c1b0 764config ARCH_SHMOBILE
6d72ad35
PM
765 bool "Renesas SH-Mobile / R-Mobile"
766 select HAVE_CLK
5e93c6b4 767 select CLKDEV_LOOKUP
aa3831cf 768 select HAVE_MACH_CLKDEV
3b55658a 769 select HAVE_SMP
6d72ad35 770 select GENERIC_CLOCKEVENTS
ce5ea9f3 771 select MIGHT_HAVE_CACHE_L2X0
6d72ad35
PM
772 select NO_IOPORT
773 select SPARSE_IRQ
60f1435c 774 select MULTI_IRQ_HANDLER
e3e01091 775 select PM_GENERIC_DOMAINS if PM
0cdc8b92 776 select NEED_MACH_MEMORY_H
c793c1b0 777 help
6d72ad35 778 Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
c793c1b0 779
1da177e4
LT
780config ARCH_RPC
781 bool "RiscPC"
782 select ARCH_ACORN
783 select FIQ
a08b6b79 784 select ARCH_MAY_HAVE_PC_FDC
341eb781 785 select HAVE_PATA_PLATFORM
065909b9 786 select ISA_DMA_API
5ea81769 787 select NO_IOPORT
07f841b7 788 select ARCH_SPARSEMEM_ENABLE
5cfc8ee0 789 select ARCH_USES_GETTIMEOFFSET
d0ee9f40 790 select HAVE_IDE
c334bc15 791 select NEED_MACH_IO_H
0cdc8b92 792 select NEED_MACH_MEMORY_H
1da177e4
LT
793 help
794 On the Acorn Risc-PC, Linux can support the internal IDE disk and
795 CD-ROM interface, serial and parallel port, and the floppy drive.
796
797config ARCH_SA1100
798 bool "SA1100-based"
234b6ced 799 select CLKSRC_MMIO
c750815e 800 select CPU_SA1100
f7e68bbf 801 select ISA
05944d74 802 select ARCH_SPARSEMEM_ENABLE
034d2f5a 803 select ARCH_MTD_XIP
89c52ed4 804 select ARCH_HAS_CPUFREQ
1937f5b9 805 select CPU_FREQ
3e238be2 806 select GENERIC_CLOCKEVENTS
4a8f8340 807 select CLKDEV_LOOKUP
7444a72e 808 select ARCH_REQUIRE_GPIOLIB
d0ee9f40 809 select HAVE_IDE
01464226 810 select NEED_MACH_GPIO_H
0cdc8b92 811 select NEED_MACH_MEMORY_H
375dec92 812 select SPARSE_IRQ
f999b8bd
MM
813 help
814 Support for StrongARM 11x0 based boards.
1da177e4 815
b130d5c2
KK
816config ARCH_S3C24XX
817 bool "Samsung S3C24XX SoCs"
0a938b97 818 select GENERIC_GPIO
9d56c02a 819 select ARCH_HAS_CPUFREQ
9483a578 820 select HAVE_CLK
e83626f2 821 select CLKDEV_LOOKUP
5cfc8ee0 822 select ARCH_USES_GETTIMEOFFSET
20676c15 823 select HAVE_S3C2410_I2C if I2C
b130d5c2
KK
824 select HAVE_S3C_RTC if RTC_CLASS
825 select HAVE_S3C2410_WATCHDOG if WATCHDOG
01464226 826 select NEED_MACH_GPIO_H
c334bc15 827 select NEED_MACH_IO_H
1da177e4 828 help
b130d5c2
KK
829 Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
830 and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
831 (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
832 Samsung SMDK2410 development board (and derivatives).
63b1f51b 833
a08ab637
BD
834config ARCH_S3C64XX
835 bool "Samsung S3C64XX"
89f1fa08 836 select PLAT_SAMSUNG
89f0ce72 837 select CPU_V6
89f0ce72 838 select ARM_VIC
a08ab637 839 select HAVE_CLK
6700397a 840 select HAVE_TCM
226e85f4 841 select CLKDEV_LOOKUP
89f0ce72 842 select NO_IOPORT
5cfc8ee0 843 select ARCH_USES_GETTIMEOFFSET
89c52ed4 844 select ARCH_HAS_CPUFREQ
89f0ce72
BD
845 select ARCH_REQUIRE_GPIOLIB
846 select SAMSUNG_CLKSRC
847 select SAMSUNG_IRQ_VIC_TIMER
89f0ce72 848 select S3C_GPIO_TRACK
89f0ce72
BD
849 select S3C_DEV_NAND
850 select USB_ARCH_HAS_OHCI
851 select SAMSUNG_GPIOLIB_4BIT
20676c15 852 select HAVE_S3C2410_I2C if I2C
c39d8d55 853 select HAVE_S3C2410_WATCHDOG if WATCHDOG
01464226 854 select NEED_MACH_GPIO_H
a08ab637
BD
855 help
856 Samsung S3C64XX series based systems
857
49b7a491
KK
858config ARCH_S5P64X0
859 bool "Samsung S5P6440 S5P6450"
c4ffccdd
KK
860 select CPU_V6
861 select GENERIC_GPIO
862 select HAVE_CLK
d8b22d25 863 select CLKDEV_LOOKUP
0665ccc4 864 select CLKSRC_MMIO
c39d8d55 865 select HAVE_S3C2410_WATCHDOG if WATCHDOG
9e65bbf2 866 select GENERIC_CLOCKEVENTS
20676c15 867 select HAVE_S3C2410_I2C if I2C
754961a8 868 select HAVE_S3C_RTC if RTC_CLASS
01464226 869 select NEED_MACH_GPIO_H
c4ffccdd 870 help
49b7a491
KK
871 Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
872 SMDK6450.
c4ffccdd 873
acc84707
MS
874config ARCH_S5PC100
875 bool "Samsung S5PC100"
5a7652f2
BM
876 select GENERIC_GPIO
877 select HAVE_CLK
29e8eb0f 878 select CLKDEV_LOOKUP
5a7652f2 879 select CPU_V7
925c68cd 880 select ARCH_USES_GETTIMEOFFSET
20676c15 881 select HAVE_S3C2410_I2C if I2C
754961a8 882 select HAVE_S3C_RTC if RTC_CLASS
c39d8d55 883 select HAVE_S3C2410_WATCHDOG if WATCHDOG
01464226 884 select NEED_MACH_GPIO_H
5a7652f2 885 help
acc84707 886 Samsung S5PC100 series based systems
5a7652f2 887
170f4e42
KK
888config ARCH_S5PV210
889 bool "Samsung S5PV210/S5PC110"
890 select CPU_V7
eecb6a84 891 select ARCH_SPARSEMEM_ENABLE
0f75a96b 892 select ARCH_HAS_HOLES_MEMORYMODEL
170f4e42
KK
893 select GENERIC_GPIO
894 select HAVE_CLK
b2a9dd46 895 select CLKDEV_LOOKUP
0665ccc4 896 select CLKSRC_MMIO
d8144aea 897 select ARCH_HAS_CPUFREQ
9e65bbf2 898 select GENERIC_CLOCKEVENTS
20676c15 899 select HAVE_S3C2410_I2C if I2C
754961a8 900 select HAVE_S3C_RTC if RTC_CLASS
c39d8d55 901 select HAVE_S3C2410_WATCHDOG if WATCHDOG
01464226 902 select NEED_MACH_GPIO_H
0cdc8b92 903 select NEED_MACH_MEMORY_H
170f4e42
KK
904 help
905 Samsung S5PV210/S5PC110 series based systems
906
83014579
KK
907config ARCH_EXYNOS
908 bool "SAMSUNG EXYNOS"
cc0e72b8 909 select CPU_V7
f567fa6f 910 select ARCH_SPARSEMEM_ENABLE
0f75a96b 911 select ARCH_HAS_HOLES_MEMORYMODEL
cc0e72b8
CY
912 select GENERIC_GPIO
913 select HAVE_CLK
badc4f2d 914 select CLKDEV_LOOKUP
b333fb16 915 select ARCH_HAS_CPUFREQ
cc0e72b8 916 select GENERIC_CLOCKEVENTS
754961a8 917 select HAVE_S3C_RTC if RTC_CLASS
20676c15 918 select HAVE_S3C2410_I2C if I2C
c39d8d55 919 select HAVE_S3C2410_WATCHDOG if WATCHDOG
01464226 920 select NEED_MACH_GPIO_H
0cdc8b92 921 select NEED_MACH_MEMORY_H
cc0e72b8 922 help
83014579 923 Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
cc0e72b8 924
1da177e4
LT
925config ARCH_SHARK
926 bool "Shark"
c750815e 927 select CPU_SA110
f7e68bbf
RK
928 select ISA
929 select ISA_DMA
3bca103a 930 select ZONE_DMA
f7e68bbf 931 select PCI
5cfc8ee0 932 select ARCH_USES_GETTIMEOFFSET
0cdc8b92 933 select NEED_MACH_MEMORY_H
c334bc15 934 select NEED_MACH_IO_H
f999b8bd
MM
935 help
936 Support for the StrongARM based Digital DNARD machine, also known
937 as "Shark" (<http://www.shark-linux.de/shark.html>).
1da177e4 938
d98aac75
LW
939config ARCH_U300
940 bool "ST-Ericsson U300 Series"
941 depends on MMU
234b6ced 942 select CLKSRC_MMIO
d98aac75 943 select CPU_ARM926T
bc581770 944 select HAVE_TCM
d98aac75 945 select ARM_AMBA
5485c1e0 946 select ARM_PATCH_PHYS_VIRT
d98aac75 947 select ARM_VIC
d98aac75 948 select GENERIC_CLOCKEVENTS
6d803ba7 949 select CLKDEV_LOOKUP
50667d63 950 select COMMON_CLK
d98aac75 951 select GENERIC_GPIO
cc890cd7 952 select ARCH_REQUIRE_GPIOLIB
d98aac75
LW
953 help
954 Support for ST-Ericsson U300 series mobile platforms.
955
ccf50e23
RK
956config ARCH_U8500
957 bool "ST-Ericsson U8500 Series"
67ae14fc 958 depends on MMU
ccf50e23
RK
959 select CPU_V7
960 select ARM_AMBA
ccf50e23 961 select GENERIC_CLOCKEVENTS
6d803ba7 962 select CLKDEV_LOOKUP
94bdc0e2 963 select ARCH_REQUIRE_GPIOLIB
7c1a70e9 964 select ARCH_HAS_CPUFREQ
3b55658a 965 select HAVE_SMP
ce5ea9f3 966 select MIGHT_HAVE_CACHE_L2X0
ccf50e23
RK
967 help
968 Support for ST-Ericsson's Ux500 architecture
969
970config ARCH_NOMADIK
971 bool "STMicroelectronics Nomadik"
972 select ARM_AMBA
973 select ARM_VIC
974 select CPU_ARM926T
4a31bd28 975 select COMMON_CLK
ccf50e23 976 select GENERIC_CLOCKEVENTS
0fa7be40 977 select PINCTRL
ce5ea9f3 978 select MIGHT_HAVE_CACHE_L2X0
ccf50e23
RK
979 select ARCH_REQUIRE_GPIOLIB
980 help
981 Support for the Nomadik platform by ST-Ericsson
982
7c6337e2
KH
983config ARCH_DAVINCI
984 bool "TI DaVinci"
7c6337e2 985 select GENERIC_CLOCKEVENTS
dce1115b 986 select ARCH_REQUIRE_GPIOLIB
3bca103a 987 select ZONE_DMA
9232fcc9 988 select HAVE_IDE
6d803ba7 989 select CLKDEV_LOOKUP
20e9969b 990 select GENERIC_ALLOCATOR
dc7ad3b3 991 select GENERIC_IRQ_CHIP
ae88e05a 992 select ARCH_HAS_HOLES_MEMORYMODEL
01464226 993 select NEED_MACH_GPIO_H
7c6337e2
KH
994 help
995 Support for TI's DaVinci platform.
996
3b938be6
RK
997config ARCH_OMAP
998 bool "TI OMAP"
00a36698 999 depends on MMU
9483a578 1000 select HAVE_CLK
7444a72e 1001 select ARCH_REQUIRE_GPIOLIB
89c52ed4 1002 select ARCH_HAS_CPUFREQ
354a183f 1003 select CLKSRC_MMIO
06cad098 1004 select GENERIC_CLOCKEVENTS
9af915da 1005 select ARCH_HAS_HOLES_MEMORYMODEL
01464226 1006 select NEED_MACH_GPIO_H
3b938be6 1007 help
6e457bb0 1008 Support for TI's OMAP platform (OMAP1/2/3/4).
3b938be6 1009
cee37e50 1010config PLAT_SPEAR
1011 bool "ST SPEAr"
1012 select ARM_AMBA
1013 select ARCH_REQUIRE_GPIOLIB
6d803ba7 1014 select CLKDEV_LOOKUP
5df33a62 1015 select COMMON_CLK
d6e15d78 1016 select CLKSRC_MMIO
cee37e50 1017 select GENERIC_CLOCKEVENTS
cee37e50 1018 select HAVE_CLK
1019 help
1020 Support for ST's SPEAr platform (SPEAr3xx, SPEAr6xx and SPEAr13xx).
1021
21f47fbc
AC
1022config ARCH_VT8500
1023 bool "VIA/WonderMedia 85xx"
1024 select CPU_ARM926T
1025 select GENERIC_GPIO
1026 select ARCH_HAS_CPUFREQ
1027 select GENERIC_CLOCKEVENTS
1028 select ARCH_REQUIRE_GPIOLIB
21f47fbc
AC
1029 help
1030 Support for VIA/WonderMedia VT8500/WM85xx System-on-Chip.
02c981c0 1031
b85a3ef4
JL
1032config ARCH_ZYNQ
1033 bool "Xilinx Zynq ARM Cortex A9 Platform"
02c981c0 1034 select CPU_V7
02c981c0
BD
1035 select GENERIC_CLOCKEVENTS
1036 select CLKDEV_LOOKUP
b85a3ef4
JL
1037 select ARM_GIC
1038 select ARM_AMBA
1039 select ICST
ce5ea9f3 1040 select MIGHT_HAVE_CACHE_L2X0
02c981c0 1041 select USE_OF
02c981c0 1042 help
b85a3ef4 1043 Support for Xilinx Zynq ARM Cortex A9 Platform
1da177e4
LT
1044endchoice
1045
ccf50e23
RK
1046#
1047# This is sorted alphabetically by mach-* pathname. However, plat-*
1048# Kconfigs may be included either alphabetically (according to the
1049# plat- suffix) or along side the corresponding mach-* source.
1050#
3e93a22b
GC
1051source "arch/arm/mach-mvebu/Kconfig"
1052
95b8f20f
RK
1053source "arch/arm/mach-at91/Kconfig"
1054
1055source "arch/arm/mach-bcmring/Kconfig"
1056
1da177e4
LT
1057source "arch/arm/mach-clps711x/Kconfig"
1058
d94f944e
AV
1059source "arch/arm/mach-cns3xxx/Kconfig"
1060
95b8f20f
RK
1061source "arch/arm/mach-davinci/Kconfig"
1062
1063source "arch/arm/mach-dove/Kconfig"
1064
e7736d47
LB
1065source "arch/arm/mach-ep93xx/Kconfig"
1066
1da177e4
LT
1067source "arch/arm/mach-footbridge/Kconfig"
1068
59d3a193
PZ
1069source "arch/arm/mach-gemini/Kconfig"
1070
95b8f20f
RK
1071source "arch/arm/mach-h720x/Kconfig"
1072
1da177e4
LT
1073source "arch/arm/mach-integrator/Kconfig"
1074
3f7e5815
LB
1075source "arch/arm/mach-iop32x/Kconfig"
1076
1077source "arch/arm/mach-iop33x/Kconfig"
1da177e4 1078
285f5fa7
DW
1079source "arch/arm/mach-iop13xx/Kconfig"
1080
1da177e4
LT
1081source "arch/arm/mach-ixp4xx/Kconfig"
1082
95b8f20f
RK
1083source "arch/arm/mach-kirkwood/Kconfig"
1084
1085source "arch/arm/mach-ks8695/Kconfig"
1086
95b8f20f
RK
1087source "arch/arm/mach-msm/Kconfig"
1088
794d15b2
SS
1089source "arch/arm/mach-mv78xx0/Kconfig"
1090
95b8f20f 1091source "arch/arm/plat-mxc/Kconfig"
1da177e4 1092
1d3f33d5
SG
1093source "arch/arm/mach-mxs/Kconfig"
1094
95b8f20f 1095source "arch/arm/mach-netx/Kconfig"
49cbe786 1096
95b8f20f
RK
1097source "arch/arm/mach-nomadik/Kconfig"
1098source "arch/arm/plat-nomadik/Kconfig"
1099
d48af15e
TL
1100source "arch/arm/plat-omap/Kconfig"
1101
1102source "arch/arm/mach-omap1/Kconfig"
1da177e4 1103
1dbae815
TL
1104source "arch/arm/mach-omap2/Kconfig"
1105
9dd0b194 1106source "arch/arm/mach-orion5x/Kconfig"
585cf175 1107
95b8f20f
RK
1108source "arch/arm/mach-pxa/Kconfig"
1109source "arch/arm/plat-pxa/Kconfig"
585cf175 1110
95b8f20f
RK
1111source "arch/arm/mach-mmp/Kconfig"
1112
1113source "arch/arm/mach-realview/Kconfig"
1114
1115source "arch/arm/mach-sa1100/Kconfig"
edabd38e 1116
cf383678 1117source "arch/arm/plat-samsung/Kconfig"
a21765a7
BD
1118source "arch/arm/plat-s3c24xx/Kconfig"
1119
cee37e50 1120source "arch/arm/plat-spear/Kconfig"
a21765a7 1121
85fd6d63 1122source "arch/arm/mach-s3c24xx/Kconfig"
b130d5c2 1123if ARCH_S3C24XX
a21765a7
BD
1124source "arch/arm/mach-s3c2412/Kconfig"
1125source "arch/arm/mach-s3c2440/Kconfig"
a21765a7 1126endif
1da177e4 1127
a08ab637 1128if ARCH_S3C64XX
431107ea 1129source "arch/arm/mach-s3c64xx/Kconfig"
a08ab637
BD
1130endif
1131
49b7a491 1132source "arch/arm/mach-s5p64x0/Kconfig"
c4ffccdd 1133
5a7652f2 1134source "arch/arm/mach-s5pc100/Kconfig"
5a7652f2 1135
170f4e42
KK
1136source "arch/arm/mach-s5pv210/Kconfig"
1137
83014579 1138source "arch/arm/mach-exynos/Kconfig"
cc0e72b8 1139
882d01f9 1140source "arch/arm/mach-shmobile/Kconfig"
52c543f9 1141
c5f80065
EG
1142source "arch/arm/mach-tegra/Kconfig"
1143
95b8f20f 1144source "arch/arm/mach-u300/Kconfig"
1da177e4 1145
95b8f20f 1146source "arch/arm/mach-ux500/Kconfig"
1da177e4
LT
1147
1148source "arch/arm/mach-versatile/Kconfig"
1149
ceade897 1150source "arch/arm/mach-vexpress/Kconfig"
420c34e4 1151source "arch/arm/plat-versatile/Kconfig"
ceade897 1152
21f47fbc
AC
1153source "arch/arm/mach-vt8500/Kconfig"
1154
7ec80ddf 1155source "arch/arm/mach-w90x900/Kconfig"
1156
1da177e4
LT
1157# Definitions to make life easier
1158config ARCH_ACORN
1159 bool
1160
7ae1f7ec
LB
1161config PLAT_IOP
1162 bool
469d3044 1163 select GENERIC_CLOCKEVENTS
7ae1f7ec 1164
69b02f6a
LB
1165config PLAT_ORION
1166 bool
bfe45e0b 1167 select CLKSRC_MMIO
dc7ad3b3 1168 select GENERIC_IRQ_CHIP
278b45b0 1169 select IRQ_DOMAIN
2f129bf4 1170 select COMMON_CLK
69b02f6a 1171
bd5ce433
EM
1172config PLAT_PXA
1173 bool
1174
f4b8b319
RK
1175config PLAT_VERSATILE
1176 bool
1177
e3887714
RK
1178config ARM_TIMER_SP804
1179 bool
bfe45e0b 1180 select CLKSRC_MMIO
a7bf6162 1181 select HAVE_SCHED_CLOCK
e3887714 1182
1da177e4
LT
1183source arch/arm/mm/Kconfig
1184
958cab0f
RK
1185config ARM_NR_BANKS
1186 int
1187 default 16 if ARCH_EP93XX
1188 default 8
1189
afe4b25e
LB
1190config IWMMXT
1191 bool "Enable iWMMXt support"
ef6c8445
HZ
1192 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
1193 default y if PXA27x || PXA3xx || PXA95x || ARCH_MMP
afe4b25e
LB
1194 help
1195 Enable support for iWMMXt context switching at run time if
1196 running on a CPU that supports it.
1197
1da177e4
LT
1198config XSCALE_PMU
1199 bool
bfc994b5 1200 depends on CPU_XSCALE
1da177e4
LT
1201 default y
1202
0f4f0672 1203config CPU_HAS_PMU
e399b1a4 1204 depends on (CPU_V6 || CPU_V6K || CPU_V7 || XSCALE_PMU) && \
8954bb0d 1205 (!ARCH_OMAP3 || OMAP3_EMU)
0f4f0672
JI
1206 default y
1207 bool
1208
52108641 1209config MULTI_IRQ_HANDLER
1210 bool
1211 help
1212 Allow each machine to specify it's own IRQ handler at run time.
1213
3b93e7b0
HC
1214if !MMU
1215source "arch/arm/Kconfig-nommu"
1216endif
1217
f0c4b8d6
WD
1218config ARM_ERRATA_326103
1219 bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
1220 depends on CPU_V6
1221 help
1222 Executing a SWP instruction to read-only memory does not set bit 11
1223 of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
1224 treat the access as a read, preventing a COW from occurring and
1225 causing the faulting task to livelock.
1226
9cba3ccc
CM
1227config ARM_ERRATA_411920
1228 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
e399b1a4 1229 depends on CPU_V6 || CPU_V6K
9cba3ccc
CM
1230 help
1231 Invalidation of the Instruction Cache operation can
1232 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
1233 It does not affect the MPCore. This option enables the ARM Ltd.
1234 recommended workaround.
1235
7ce236fc
CM
1236config ARM_ERRATA_430973
1237 bool "ARM errata: Stale prediction on replaced interworking branch"
1238 depends on CPU_V7
1239 help
1240 This option enables the workaround for the 430973 Cortex-A8
1241 (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
1242 interworking branch is replaced with another code sequence at the
1243 same virtual address, whether due to self-modifying code or virtual
1244 to physical address re-mapping, Cortex-A8 does not recover from the
1245 stale interworking branch prediction. This results in Cortex-A8
1246 executing the new code sequence in the incorrect ARM or Thumb state.
1247 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
1248 and also flushes the branch target cache at every context switch.
1249 Note that setting specific bits in the ACTLR register may not be
1250 available in non-secure mode.
1251
855c551f
CM
1252config ARM_ERRATA_458693
1253 bool "ARM errata: Processor deadlock when a false hazard is created"
1254 depends on CPU_V7
1255 help
1256 This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1257 erratum. For very specific sequences of memory operations, it is
1258 possible for a hazard condition intended for a cache line to instead
1259 be incorrectly associated with a different cache line. This false
1260 hazard might then cause a processor deadlock. The workaround enables
1261 the L1 caching of the NEON accesses and disables the PLD instruction
1262 in the ACTLR register. Note that setting specific bits in the ACTLR
1263 register may not be available in non-secure mode.
1264
0516e464
CM
1265config ARM_ERRATA_460075
1266 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
1267 depends on CPU_V7
1268 help
1269 This option enables the workaround for the 460075 Cortex-A8 (r2p0)
1270 erratum. Any asynchronous access to the L2 cache may encounter a
1271 situation in which recent store transactions to the L2 cache are lost
1272 and overwritten with stale memory contents from external memory. The
1273 workaround disables the write-allocate mode for the L2 cache via the
1274 ACTLR register. Note that setting specific bits in the ACTLR register
1275 may not be available in non-secure mode.
1276
9f05027c
WD
1277config ARM_ERRATA_742230
1278 bool "ARM errata: DMB operation may be faulty"
1279 depends on CPU_V7 && SMP
1280 help
1281 This option enables the workaround for the 742230 Cortex-A9
1282 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
1283 between two write operations may not ensure the correct visibility
1284 ordering of the two writes. This workaround sets a specific bit in
1285 the diagnostic register of the Cortex-A9 which causes the DMB
1286 instruction to behave as a DSB, ensuring the correct behaviour of
1287 the two writes.
1288
a672e99b
WD
1289config ARM_ERRATA_742231
1290 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1291 depends on CPU_V7 && SMP
1292 help
1293 This option enables the workaround for the 742231 Cortex-A9
1294 (r2p0..r2p2) erratum. Under certain conditions, specific to the
1295 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1296 accessing some data located in the same cache line, may get corrupted
1297 data due to bad handling of the address hazard when the line gets
1298 replaced from one of the CPUs at the same time as another CPU is
1299 accessing it. This workaround sets specific bits in the diagnostic
1300 register of the Cortex-A9 which reduces the linefill issuing
1301 capabilities of the processor.
1302
9e65582a 1303config PL310_ERRATA_588369
fa0ce403 1304 bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
2839e06c 1305 depends on CACHE_L2X0
9e65582a
SS
1306 help
1307 The PL310 L2 cache controller implements three types of Clean &
1308 Invalidate maintenance operations: by Physical Address
1309 (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
1310 They are architecturally defined to behave as the execution of a
1311 clean operation followed immediately by an invalidate operation,
1312 both performing to the same memory location. This functionality
1313 is not correctly implemented in PL310 as clean lines are not
2839e06c 1314 invalidated as a result of these operations.
cdf357f1
WD
1315
1316config ARM_ERRATA_720789
1317 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
e66dc745 1318 depends on CPU_V7
cdf357f1
WD
1319 help
1320 This option enables the workaround for the 720789 Cortex-A9 (prior to
1321 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1322 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1323 As a consequence of this erratum, some TLB entries which should be
1324 invalidated are not, resulting in an incoherency in the system page
1325 tables. The workaround changes the TLB flushing routines to invalidate
1326 entries regardless of the ASID.
475d92fc 1327
1f0090a1 1328config PL310_ERRATA_727915
fa0ce403 1329 bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
1f0090a1
RK
1330 depends on CACHE_L2X0
1331 help
1332 PL310 implements the Clean & Invalidate by Way L2 cache maintenance
1333 operation (offset 0x7FC). This operation runs in background so that
1334 PL310 can handle normal accesses while it is in progress. Under very
1335 rare circumstances, due to this erratum, write data can be lost when
1336 PL310 treats a cacheable write transaction during a Clean &
1337 Invalidate by Way operation.
1338
475d92fc
WD
1339config ARM_ERRATA_743622
1340 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1341 depends on CPU_V7
1342 help
1343 This option enables the workaround for the 743622 Cortex-A9
efbc74ac 1344 (r2p*) erratum. Under very rare conditions, a faulty
475d92fc
WD
1345 optimisation in the Cortex-A9 Store Buffer may lead to data
1346 corruption. This workaround sets a specific bit in the diagnostic
1347 register of the Cortex-A9 which disables the Store Buffer
1348 optimisation, preventing the defect from occurring. This has no
1349 visible impact on the overall performance or power consumption of the
1350 processor.
1351
9a27c27c
WD
1352config ARM_ERRATA_751472
1353 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
ba90c516 1354 depends on CPU_V7
9a27c27c
WD
1355 help
1356 This option enables the workaround for the 751472 Cortex-A9 (prior
1357 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
1358 completion of a following broadcasted operation if the second
1359 operation is received by a CPU before the ICIALLUIS has completed,
1360 potentially leading to corrupted entries in the cache or TLB.
1361
fa0ce403
WD
1362config PL310_ERRATA_753970
1363 bool "PL310 errata: cache sync operation may be faulty"
885028e4
SK
1364 depends on CACHE_PL310
1365 help
1366 This option enables the workaround for the 753970 PL310 (r3p0) erratum.
1367
1368 Under some condition the effect of cache sync operation on
1369 the store buffer still remains when the operation completes.
1370 This means that the store buffer is always asked to drain and
1371 this prevents it from merging any further writes. The workaround
1372 is to replace the normal offset of cache sync operation (0x730)
1373 by another offset targeting an unmapped PL310 register 0x740.
1374 This has the same effect as the cache sync operation: store buffer
1375 drain and waiting for all buffers empty.
1376
fcbdc5fe
WD
1377config ARM_ERRATA_754322
1378 bool "ARM errata: possible faulty MMU translations following an ASID switch"
1379 depends on CPU_V7
1380 help
1381 This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1382 r3p*) erratum. A speculative memory access may cause a page table walk
1383 which starts prior to an ASID switch but completes afterwards. This
1384 can populate the micro-TLB with a stale entry which may be hit with
1385 the new ASID. This workaround places two dsb instructions in the mm
1386 switching code so that no page table walks can cross the ASID switch.
1387
5dab26af
WD
1388config ARM_ERRATA_754327
1389 bool "ARM errata: no automatic Store Buffer drain"
1390 depends on CPU_V7 && SMP
1391 help
1392 This option enables the workaround for the 754327 Cortex-A9 (prior to
1393 r2p0) erratum. The Store Buffer does not have any automatic draining
1394 mechanism and therefore a livelock may occur if an external agent
1395 continuously polls a memory location waiting to observe an update.
1396 This workaround defines cpu_relax() as smp_mb(), preventing correctly
1397 written polling loops from denying visibility of updates to memory.
1398
145e10e1
CM
1399config ARM_ERRATA_364296
1400 bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
1401 depends on CPU_V6 && !SMP
1402 help
1403 This options enables the workaround for the 364296 ARM1136
1404 r0p2 erratum (possible cache data corruption with
1405 hit-under-miss enabled). It sets the undocumented bit 31 in
1406 the auxiliary control register and the FI bit in the control
1407 register, thus disabling hit-under-miss without putting the
1408 processor into full low interrupt latency mode. ARM11MPCore
1409 is not affected.
1410
f630c1bd
WD
1411config ARM_ERRATA_764369
1412 bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1413 depends on CPU_V7 && SMP
1414 help
1415 This option enables the workaround for erratum 764369
1416 affecting Cortex-A9 MPCore with two or more processors (all
1417 current revisions). Under certain timing circumstances, a data
1418 cache line maintenance operation by MVA targeting an Inner
1419 Shareable memory region may fail to proceed up to either the
1420 Point of Coherency or to the Point of Unification of the
1421 system. This workaround adds a DSB instruction before the
1422 relevant cache maintenance functions and sets a specific bit
1423 in the diagnostic control register of the SCU.
1424
11ed0ba1
WD
1425config PL310_ERRATA_769419
1426 bool "PL310 errata: no automatic Store Buffer drain"
1427 depends on CACHE_L2X0
1428 help
1429 On revisions of the PL310 prior to r3p2, the Store Buffer does
1430 not automatically drain. This can cause normal, non-cacheable
1431 writes to be retained when the memory system is idle, leading
1432 to suboptimal I/O performance for drivers using coherent DMA.
1433 This option adds a write barrier to the cpu_idle loop so that,
1434 on systems with an outer cache, the store buffer is drained
1435 explicitly.
1436
1da177e4
LT
1437endmenu
1438
1439source "arch/arm/common/Kconfig"
1440
1da177e4
LT
1441menu "Bus support"
1442
1443config ARM_AMBA
1444 bool
1445
1446config ISA
1447 bool
1da177e4
LT
1448 help
1449 Find out whether you have ISA slots on your motherboard. ISA is the
1450 name of a bus system, i.e. the way the CPU talks to the other stuff
1451 inside your box. Other bus systems are PCI, EISA, MicroChannel
1452 (MCA) or VESA. ISA is an older system, now being displaced by PCI;
1453 newer boards don't support it. If you have ISA, say Y, otherwise N.
1454
065909b9 1455# Select ISA DMA controller support
1da177e4
LT
1456config ISA_DMA
1457 bool
065909b9 1458 select ISA_DMA_API
1da177e4 1459
065909b9 1460# Select ISA DMA interface
5cae841b
AV
1461config ISA_DMA_API
1462 bool
5cae841b 1463
1da177e4 1464config PCI
0b05da72 1465 bool "PCI support" if MIGHT_HAVE_PCI
1da177e4
LT
1466 help
1467 Find out whether you have a PCI motherboard. PCI is the name of a
1468 bus system, i.e. the way the CPU talks to the other stuff inside
1469 your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
1470 VESA. If you have PCI, say Y, otherwise N.
1471
52882173
AV
1472config PCI_DOMAINS
1473 bool
1474 depends on PCI
1475
b080ac8a
MRJ
1476config PCI_NANOENGINE
1477 bool "BSE nanoEngine PCI support"
1478 depends on SA1100_NANOENGINE
1479 help
1480 Enable PCI on the BSE nanoEngine board.
1481
36e23590
MW
1482config PCI_SYSCALL
1483 def_bool PCI
1484
1da177e4
LT
1485# Select the host bridge type
1486config PCI_HOST_VIA82C505
1487 bool
1488 depends on PCI && ARCH_SHARK
1489 default y
1490
a0113a99
MR
1491config PCI_HOST_ITE8152
1492 bool
1493 depends on PCI && MACH_ARMCORE
1494 default y
1495 select DMABOUNCE
1496
1da177e4
LT
1497source "drivers/pci/Kconfig"
1498
1499source "drivers/pcmcia/Kconfig"
1500
1501endmenu
1502
1503menu "Kernel Features"
1504
3b55658a
DM
1505config HAVE_SMP
1506 bool
1507 help
1508 This option should be selected by machines which have an SMP-
1509 capable CPU.
1510
1511 The only effect of this option is to make the SMP-related
1512 options available to the user for configuration.
1513
1da177e4 1514config SMP
bb2d8130 1515 bool "Symmetric Multi-Processing"
fbb4ddac 1516 depends on CPU_V6K || CPU_V7
bc28248e 1517 depends on GENERIC_CLOCKEVENTS
3b55658a 1518 depends on HAVE_SMP
9934ebb8 1519 depends on MMU
f6dd9fa5 1520 select USE_GENERIC_SMP_HELPERS
89c3dedf 1521 select HAVE_ARM_SCU if !ARCH_MSM_SCORPIONMP
1da177e4
LT
1522 help
1523 This enables support for systems with more than one CPU. If you have
1524 a system with only one CPU, like most personal computers, say N. If
1525 you have a system with more than one CPU, say Y.
1526
1527 If you say N here, the kernel will run on single and multiprocessor
1528 machines, but will use only one CPU of a multiprocessor machine. If
1529 you say Y here, the kernel will run on many, but not all, single
1530 processor machines. On a single processor machine, the kernel will
1531 run faster if you say N here.
1532
395cf969 1533 See also <file:Documentation/x86/i386/IO-APIC.txt>,
1da177e4 1534 <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
50a23e6e 1535 <http://tldp.org/HOWTO/SMP-HOWTO.html>.
1da177e4
LT
1536
1537 If you don't know what to do here, say N.
1538
f00ec48f
RK
1539config SMP_ON_UP
1540 bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
1541 depends on EXPERIMENTAL
4d2692a7 1542 depends on SMP && !XIP_KERNEL
f00ec48f
RK
1543 default y
1544 help
1545 SMP kernels contain instructions which fail on non-SMP processors.
1546 Enabling this option allows the kernel to modify itself to make
1547 these instructions safe. Disabling it allows about 1K of space
1548 savings.
1549
1550 If you don't know what to do here, say Y.
1551
c9018aab
VG
1552config ARM_CPU_TOPOLOGY
1553 bool "Support cpu topology definition"
1554 depends on SMP && CPU_V7
1555 default y
1556 help
1557 Support ARM cpu topology definition. The MPIDR register defines
1558 affinity between processors which is then used to describe the cpu
1559 topology of an ARM System.
1560
1561config SCHED_MC
1562 bool "Multi-core scheduler support"
1563 depends on ARM_CPU_TOPOLOGY
1564 help
1565 Multi-core scheduler support improves the CPU scheduler's decision
1566 making when dealing with multi-core CPU chips at a cost of slightly
1567 increased overhead in some places. If unsure say N here.
1568
1569config SCHED_SMT
1570 bool "SMT scheduler support"
1571 depends on ARM_CPU_TOPOLOGY
1572 help
1573 Improves the CPU scheduler's decision making when dealing with
1574 MultiThreading at a cost of slightly increased overhead in some
1575 places. If unsure say N here.
1576
a8cbcd92
RK
1577config HAVE_ARM_SCU
1578 bool
a8cbcd92
RK
1579 help
1580 This option enables support for the ARM system coherency unit
1581
022c03a2
MZ
1582config ARM_ARCH_TIMER
1583 bool "Architected timer support"
1584 depends on CPU_V7
1585 help
1586 This option enables support for the ARM architected timer
1587
f32f4ce2
RK
1588config HAVE_ARM_TWD
1589 bool
1590 depends on SMP
1591 help
1592 This options enables support for the ARM timer and watchdog unit
1593
8d5796d2
LB
1594choice
1595 prompt "Memory split"
1596 default VMSPLIT_3G
1597 help
1598 Select the desired split between kernel and user memory.
1599
1600 If you are not absolutely sure what you are doing, leave this
1601 option alone!
1602
1603 config VMSPLIT_3G
1604 bool "3G/1G user/kernel split"
1605 config VMSPLIT_2G
1606 bool "2G/2G user/kernel split"
1607 config VMSPLIT_1G
1608 bool "1G/3G user/kernel split"
1609endchoice
1610
1611config PAGE_OFFSET
1612 hex
1613 default 0x40000000 if VMSPLIT_1G
1614 default 0x80000000 if VMSPLIT_2G
1615 default 0xC0000000
1616
1da177e4
LT
1617config NR_CPUS
1618 int "Maximum number of CPUs (2-32)"
1619 range 2 32
1620 depends on SMP
1621 default "4"
1622
a054a811
RK
1623config HOTPLUG_CPU
1624 bool "Support for hot-pluggable CPUs (EXPERIMENTAL)"
1625 depends on SMP && HOTPLUG && EXPERIMENTAL
1626 help
1627 Say Y here to experiment with turning CPUs off and on. CPUs
1628 can be controlled through /sys/devices/system/cpu.
1629
37ee16ae
RK
1630config LOCAL_TIMERS
1631 bool "Use local timer interrupts"
971acb9b 1632 depends on SMP
37ee16ae 1633 default y
30d8bead 1634 select HAVE_ARM_TWD if (!ARCH_MSM_SCORPIONMP && !EXYNOS4_MCT)
37ee16ae
RK
1635 help
1636 Enable support for local timers on SMP platforms, rather then the
1637 legacy IPI broadcast method. Local timers allows the system
1638 accounting to be spread across the timer interval, preventing a
1639 "thundering herd" at every timer tick.
1640
44986ab0
PDSN
1641config ARCH_NR_GPIO
1642 int
3dea19e8 1643 default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
70227a45 1644 default 355 if ARCH_U8500
9a01ec30 1645 default 264 if MACH_H4700
39f47d9f 1646 default 512 if SOC_OMAP5
44986ab0
PDSN
1647 default 0
1648 help
1649 Maximum number of GPIOs in the system.
1650
1651 If unsure, leave the default value.
1652
d45a398f 1653source kernel/Kconfig.preempt
1da177e4 1654
f8065813
RK
1655config HZ
1656 int
b130d5c2 1657 default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \
a73ddc61 1658 ARCH_S5PV210 || ARCH_EXYNOS4
bfe65704 1659 default OMAP_32K_TIMER_HZ if ARCH_OMAP && OMAP_32K_TIMER
5248c657 1660 default AT91_TIMER_HZ if ARCH_AT91
5da3e714 1661 default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
f8065813
RK
1662 default 100
1663
16c79651 1664config THUMB2_KERNEL
4a50bfe3 1665 bool "Compile the kernel in Thumb-2 mode (EXPERIMENTAL)"
e399b1a4 1666 depends on CPU_V7 && !CPU_V6 && !CPU_V6K && EXPERIMENTAL
16c79651
CM
1667 select AEABI
1668 select ARM_ASM_UNIFIED
89bace65 1669 select ARM_UNWIND
16c79651
CM
1670 help
1671 By enabling this option, the kernel will be compiled in
1672 Thumb-2 mode. A compiler/assembler that understand the unified
1673 ARM-Thumb syntax is needed.
1674
1675 If unsure, say N.
1676
6f685c5c
DM
1677config THUMB2_AVOID_R_ARM_THM_JUMP11
1678 bool "Work around buggy Thumb-2 short branch relocations in gas"
1679 depends on THUMB2_KERNEL && MODULES
1680 default y
1681 help
1682 Various binutils versions can resolve Thumb-2 branches to
1683 locally-defined, preemptible global symbols as short-range "b.n"
1684 branch instructions.
1685
1686 This is a problem, because there's no guarantee the final
1687 destination of the symbol, or any candidate locations for a
1688 trampoline, are within range of the branch. For this reason, the
1689 kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
1690 relocation in modules at all, and it makes little sense to add
1691 support.
1692
1693 The symptom is that the kernel fails with an "unsupported
1694 relocation" error when loading some modules.
1695
1696 Until fixed tools are available, passing
1697 -fno-optimize-sibling-calls to gcc should prevent gcc generating
1698 code which hits this problem, at the cost of a bit of extra runtime
1699 stack usage in some cases.
1700
1701 The problem is described in more detail at:
1702 https://bugs.launchpad.net/binutils-linaro/+bug/725126
1703
1704 Only Thumb-2 kernels are affected.
1705
1706 Unless you are sure your tools don't have this problem, say Y.
1707
0becb088
CM
1708config ARM_ASM_UNIFIED
1709 bool
1710
704bdda0
NP
1711config AEABI
1712 bool "Use the ARM EABI to compile the kernel"
1713 help
1714 This option allows for the kernel to be compiled using the latest
1715 ARM ABI (aka EABI). This is only useful if you are using a user
1716 space environment that is also compiled with EABI.
1717
1718 Since there are major incompatibilities between the legacy ABI and
1719 EABI, especially with regard to structure member alignment, this
1720 option also changes the kernel syscall calling convention to
1721 disambiguate both ABIs and allow for backward compatibility support
1722 (selected with CONFIG_OABI_COMPAT).
1723
1724 To use this you need GCC version 4.0.0 or later.
1725
6c90c872 1726config OABI_COMPAT
a73a3ff1 1727 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
9bc433a1 1728 depends on AEABI && EXPERIMENTAL && !THUMB2_KERNEL
6c90c872
NP
1729 default y
1730 help
1731 This option preserves the old syscall interface along with the
1732 new (ARM EABI) one. It also provides a compatibility layer to
1733 intercept syscalls that have structure arguments which layout
1734 in memory differs between the legacy ABI and the new ARM EABI
1735 (only for non "thumb" binaries). This option adds a tiny
1736 overhead to all syscalls and produces a slightly larger kernel.
1737 If you know you'll be using only pure EABI user space then you
1738 can say N here. If this option is not selected and you attempt
1739 to execute a legacy ABI binary then the result will be
1740 UNPREDICTABLE (in fact it can be predicted that it won't work
1741 at all). If in doubt say Y.
1742
eb33575c 1743config ARCH_HAS_HOLES_MEMORYMODEL
e80d6a24 1744 bool
e80d6a24 1745
05944d74
RK
1746config ARCH_SPARSEMEM_ENABLE
1747 bool
1748
07a2f737
RK
1749config ARCH_SPARSEMEM_DEFAULT
1750 def_bool ARCH_SPARSEMEM_ENABLE
1751
05944d74 1752config ARCH_SELECT_MEMORY_MODEL
be370302 1753 def_bool ARCH_SPARSEMEM_ENABLE
c80d79d7 1754
7b7bf499
WD
1755config HAVE_ARCH_PFN_VALID
1756 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
1757
053a96ca 1758config HIGHMEM
e8db89a2
RK
1759 bool "High Memory Support"
1760 depends on MMU
053a96ca
NP
1761 help
1762 The address space of ARM processors is only 4 Gigabytes large
1763 and it has to accommodate user address space, kernel address
1764 space as well as some memory mapped IO. That means that, if you
1765 have a large amount of physical memory and/or IO, not all of the
1766 memory can be "permanently mapped" by the kernel. The physical
1767 memory that is not permanently mapped is called "high memory".
1768
1769 Depending on the selected kernel/user memory split, minimum
1770 vmalloc space and actual amount of RAM, you may not need this
1771 option which should result in a slightly faster kernel.
1772
1773 If unsure, say n.
1774
65cec8e3
RK
1775config HIGHPTE
1776 bool "Allocate 2nd-level pagetables from highmem"
1777 depends on HIGHMEM
65cec8e3 1778
1b8873a0
JI
1779config HW_PERF_EVENTS
1780 bool "Enable hardware performance counter support for perf events"
fe166148 1781 depends on PERF_EVENTS && CPU_HAS_PMU
1b8873a0
JI
1782 default y
1783 help
1784 Enable hardware performance counter support for perf events. If
1785 disabled, perf events will use software events only.
1786
3f22ab27
DH
1787source "mm/Kconfig"
1788
c1b2d970
MD
1789config FORCE_MAX_ZONEORDER
1790 int "Maximum zone order" if ARCH_SHMOBILE
1791 range 11 64 if ARCH_SHMOBILE
1792 default "9" if SA1111
1793 default "11"
1794 help
1795 The kernel memory allocator divides physically contiguous memory
1796 blocks into "zones", where each zone is a power of two number of
1797 pages. This option selects the largest power of two that the kernel
1798 keeps in the memory allocator. If you need to allocate very large
1799 blocks of physically contiguous memory, then you may need to
1800 increase this value.
1801
1802 This config option is actually maximum order plus one. For example,
1803 a value of 11 means that the largest free memory block is 2^10 pages.
1804
1da177e4
LT
1805config LEDS
1806 bool "Timer and CPU usage LEDs"
e055d5bf 1807 depends on ARCH_CDB89712 || ARCH_EBSA110 || \
8c8fdbc9 1808 ARCH_EBSA285 || ARCH_INTEGRATOR || \
1da177e4
LT
1809 ARCH_LUBBOCK || MACH_MAINSTONE || ARCH_NETWINDER || \
1810 ARCH_OMAP || ARCH_P720T || ARCH_PXA_IDP || \
73a59c1c 1811 ARCH_SA1100 || ARCH_SHARK || ARCH_VERSATILE || \
25329671 1812 ARCH_AT91 || ARCH_DAVINCI || \
ff3042fb 1813 ARCH_KS8695 || MACH_RD88F5182 || ARCH_REALVIEW
1da177e4
LT
1814 help
1815 If you say Y here, the LEDs on your machine will be used
1816 to provide useful information about your current system status.
1817
1818 If you are compiling a kernel for a NetWinder or EBSA-285, you will
1819 be able to select which LEDs are active using the options below. If
1820 you are compiling a kernel for the EBSA-110 or the LART however, the
1821 red LED will simply flash regularly to indicate that the system is
1822 still functional. It is safe to say Y here if you have a CATS
1823 system, but the driver will do nothing.
1824
1825config LEDS_TIMER
1826 bool "Timer LED" if (!ARCH_CDB89712 && !ARCH_OMAP) || \
eebdf7d7
DB
1827 OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
1828 || MACH_OMAP_PERSEUS2
1da177e4 1829 depends on LEDS
0567a0c0 1830 depends on !GENERIC_CLOCKEVENTS
1da177e4
LT
1831 default y if ARCH_EBSA110
1832 help
1833 If you say Y here, one of the system LEDs (the green one on the
1834 NetWinder, the amber one on the EBSA285, or the red one on the LART)
1835 will flash regularly to indicate that the system is still
1836 operational. This is mainly useful to kernel hackers who are
1837 debugging unstable kernels.
1838
1839 The LART uses the same LED for both Timer LED and CPU usage LED
1840 functions. You may choose to use both, but the Timer LED function
1841 will overrule the CPU usage LED.
1842
1843config LEDS_CPU
1844 bool "CPU usage LED" if (!ARCH_CDB89712 && !ARCH_EBSA110 && \
eebdf7d7
DB
1845 !ARCH_OMAP) \
1846 || OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
1847 || MACH_OMAP_PERSEUS2
1da177e4
LT
1848 depends on LEDS
1849 help
1850 If you say Y here, the red LED will be used to give a good real
1851 time indication of CPU usage, by lighting whenever the idle task
1852 is not currently executing.
1853
1854 The LART uses the same LED for both Timer LED and CPU usage LED
1855 functions. You may choose to use both, but the Timer LED function
1856 will overrule the CPU usage LED.
1857
1858config ALIGNMENT_TRAP
1859 bool
f12d0d7c 1860 depends on CPU_CP15_MMU
1da177e4 1861 default y if !ARCH_EBSA110
e119bfff 1862 select HAVE_PROC_CPU if PROC_FS
1da177e4 1863 help
84eb8d06 1864 ARM processors cannot fetch/store information which is not
1da177e4
LT
1865 naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1866 address divisible by 4. On 32-bit ARM processors, these non-aligned
1867 fetch/store instructions will be emulated in software if you say
1868 here, which has a severe performance impact. This is necessary for
1869 correct operation of some network protocols. With an IP-only
1870 configuration it is safe to say N, otherwise say Y.
1871
39ec58f3
LB
1872config UACCESS_WITH_MEMCPY
1873 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user() (EXPERIMENTAL)"
1874 depends on MMU && EXPERIMENTAL
1875 default y if CPU_FEROCEON
1876 help
1877 Implement faster copy_to_user and clear_user methods for CPU
1878 cores where a 8-word STM instruction give significantly higher
1879 memory write throughput than a sequence of individual 32bit stores.
1880
1881 A possible side effect is a slight increase in scheduling latency
1882 between threads sharing the same address space if they invoke
1883 such copy operations with large buffers.
1884
1885 However, if the CPU data cache is using a write-allocate mode,
1886 this option is unlikely to provide any performance gain.
1887
70c70d97
NP
1888config SECCOMP
1889 bool
1890 prompt "Enable seccomp to safely compute untrusted bytecode"
1891 ---help---
1892 This kernel feature is useful for number crunching applications
1893 that may need to compute untrusted bytecode during their
1894 execution. By using pipes or other transports made available to
1895 the process as file descriptors supporting the read/write
1896 syscalls, it's possible to isolate those applications in
1897 their own address space using seccomp. Once seccomp is
1898 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1899 and the task is only allowed to execute a few safe syscalls
1900 defined by each seccomp mode.
1901
c743f380
NP
1902config CC_STACKPROTECTOR
1903 bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
4a50bfe3 1904 depends on EXPERIMENTAL
c743f380
NP
1905 help
1906 This option turns on the -fstack-protector GCC feature. This
1907 feature puts, at the beginning of functions, a canary value on
1908 the stack just before the return address, and validates
1909 the value just before actually returning. Stack based buffer
1910 overflows (that need to overwrite this return address) now also
1911 overwrite the canary, which gets detected and the attack is then
1912 neutralized via a kernel panic.
1913 This feature requires gcc version 4.2 or above.
1914
73a65b3f
UKK
1915config DEPRECATED_PARAM_STRUCT
1916 bool "Provide old way to pass kernel parameters"
1917 help
1918 This was deprecated in 2001 and announced to live on for 5 years.
1919 Some old boot loaders still use this way.
1920
1da177e4
LT
1921endmenu
1922
1923menu "Boot options"
1924
9eb8f674
GL
1925config USE_OF
1926 bool "Flattened Device Tree support"
1927 select OF
1928 select OF_EARLY_FLATTREE
08a543ad 1929 select IRQ_DOMAIN
9eb8f674
GL
1930 help
1931 Include support for flattened device tree machine descriptions.
1932
1da177e4
LT
1933# Compressed boot loader in ROM. Yes, we really want to ask about
1934# TEXT and BSS so we preserve their values in the config files.
1935config ZBOOT_ROM_TEXT
1936 hex "Compressed ROM boot loader base address"
1937 default "0"
1938 help
1939 The physical address at which the ROM-able zImage is to be
1940 placed in the target. Platforms which normally make use of
1941 ROM-able zImage formats normally set this to a suitable
1942 value in their defconfig file.
1943
1944 If ZBOOT_ROM is not enabled, this has no effect.
1945
1946config ZBOOT_ROM_BSS
1947 hex "Compressed ROM boot loader BSS address"
1948 default "0"
1949 help
f8c440b2
DF
1950 The base address of an area of read/write memory in the target
1951 for the ROM-able zImage which must be available while the
1952 decompressor is running. It must be large enough to hold the
1953 entire decompressed kernel plus an additional 128 KiB.
1954 Platforms which normally make use of ROM-able zImage formats
1955 normally set this to a suitable value in their defconfig file.
1da177e4
LT
1956
1957 If ZBOOT_ROM is not enabled, this has no effect.
1958
1959config ZBOOT_ROM
1960 bool "Compressed boot loader in ROM/flash"
1961 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
1962 help
1963 Say Y here if you intend to execute your compressed kernel image
1964 (zImage) directly from ROM or flash. If unsure, say N.
1965
090ab3ff
SH
1966choice
1967 prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
1968 depends on ZBOOT_ROM && ARCH_SH7372 && EXPERIMENTAL
1969 default ZBOOT_ROM_NONE
1970 help
1971 Include experimental SD/MMC loading code in the ROM-able zImage.
59bf8964 1972 With this enabled it is possible to write the ROM-able zImage
090ab3ff
SH
1973 kernel image to an MMC or SD card and boot the kernel straight
1974 from the reset vector. At reset the processor Mask ROM will load
59bf8964 1975 the first part of the ROM-able zImage which in turn loads the
090ab3ff
SH
1976 rest the kernel image to RAM.
1977
1978config ZBOOT_ROM_NONE
1979 bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
1980 help
1981 Do not load image from SD or MMC
1982
f45b1149
SH
1983config ZBOOT_ROM_MMCIF
1984 bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
f45b1149 1985 help
090ab3ff
SH
1986 Load image from MMCIF hardware block.
1987
1988config ZBOOT_ROM_SH_MOBILE_SDHI
1989 bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
1990 help
1991 Load image from SDHI hardware block
1992
1993endchoice
f45b1149 1994
e2a6a3aa
JB
1995config ARM_APPENDED_DTB
1996 bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
1997 depends on OF && !ZBOOT_ROM && EXPERIMENTAL
1998 help
1999 With this option, the boot code will look for a device tree binary
2000 (DTB) appended to zImage
2001 (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
2002
2003 This is meant as a backward compatibility convenience for those
2004 systems with a bootloader that can't be upgraded to accommodate
2005 the documented boot protocol using a device tree.
2006
2007 Beware that there is very little in terms of protection against
2008 this option being confused by leftover garbage in memory that might
2009 look like a DTB header after a reboot if no actual DTB is appended
2010 to zImage. Do not leave this option active in a production kernel
2011 if you don't intend to always append a DTB. Proper passing of the
2012 location into r2 of a bootloader provided DTB is always preferable
2013 to this option.
2014
b90b9a38
NP
2015config ARM_ATAG_DTB_COMPAT
2016 bool "Supplement the appended DTB with traditional ATAG information"
2017 depends on ARM_APPENDED_DTB
2018 help
2019 Some old bootloaders can't be updated to a DTB capable one, yet
2020 they provide ATAGs with memory configuration, the ramdisk address,
2021 the kernel cmdline string, etc. Such information is dynamically
2022 provided by the bootloader and can't always be stored in a static
2023 DTB. To allow a device tree enabled kernel to be used with such
2024 bootloaders, this option allows zImage to extract the information
2025 from the ATAG list and store it at run time into the appended DTB.
2026
d0f34a11
GR
2027choice
2028 prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
2029 default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
2030
2031config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
2032 bool "Use bootloader kernel arguments if available"
2033 help
2034 Uses the command-line options passed by the boot loader instead of
2035 the device tree bootargs property. If the boot loader doesn't provide
2036 any, the device tree bootargs property will be used.
2037
2038config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
2039 bool "Extend with bootloader kernel arguments"
2040 help
2041 The command-line arguments provided by the boot loader will be
2042 appended to the the device tree bootargs property.
2043
2044endchoice
2045
1da177e4
LT
2046config CMDLINE
2047 string "Default kernel command string"
2048 default ""
2049 help
2050 On some architectures (EBSA110 and CATS), there is currently no way
2051 for the boot loader to pass arguments to the kernel. For these
2052 architectures, you should supply some command-line options at build
2053 time by entering them here. As a minimum, you should specify the
2054 memory size and the root device (e.g., mem=64M root=/dev/nfs).
2055
4394c124
VB
2056choice
2057 prompt "Kernel command line type" if CMDLINE != ""
2058 default CMDLINE_FROM_BOOTLOADER
2059
2060config CMDLINE_FROM_BOOTLOADER
2061 bool "Use bootloader kernel arguments if available"
2062 help
2063 Uses the command-line options passed by the boot loader. If
2064 the boot loader doesn't provide any, the default kernel command
2065 string provided in CMDLINE will be used.
2066
2067config CMDLINE_EXTEND
2068 bool "Extend bootloader kernel arguments"
2069 help
2070 The command-line arguments provided by the boot loader will be
2071 appended to the default kernel command string.
2072
92d2040d
AH
2073config CMDLINE_FORCE
2074 bool "Always use the default kernel command string"
92d2040d
AH
2075 help
2076 Always use the default kernel command string, even if the boot
2077 loader passes other arguments to the kernel.
2078 This is useful if you cannot or don't want to change the
2079 command-line options your boot loader passes to the kernel.
4394c124 2080endchoice
92d2040d 2081
1da177e4
LT
2082config XIP_KERNEL
2083 bool "Kernel Execute-In-Place from ROM"
497b7e94 2084 depends on !ZBOOT_ROM && !ARM_LPAE
1da177e4
LT
2085 help
2086 Execute-In-Place allows the kernel to run from non-volatile storage
2087 directly addressable by the CPU, such as NOR flash. This saves RAM
2088 space since the text section of the kernel is not loaded from flash
2089 to RAM. Read-write sections, such as the data section and stack,
2090 are still copied to RAM. The XIP kernel is not compressed since
2091 it has to run directly from flash, so it will take more space to
2092 store it. The flash address used to link the kernel object files,
2093 and for storing it, is configuration dependent. Therefore, if you
2094 say Y here, you must know the proper physical address where to
2095 store the kernel image depending on your own flash memory usage.
2096
2097 Also note that the make target becomes "make xipImage" rather than
2098 "make zImage" or "make Image". The final kernel binary to put in
2099 ROM memory will be arch/arm/boot/xipImage.
2100
2101 If unsure, say N.
2102
2103config XIP_PHYS_ADDR
2104 hex "XIP Kernel Physical Location"
2105 depends on XIP_KERNEL
2106 default "0x00080000"
2107 help
2108 This is the physical address in your flash memory the kernel will
2109 be linked for and stored to. This address is dependent on your
2110 own flash usage.
2111
c587e4a6
RP
2112config KEXEC
2113 bool "Kexec system call (EXPERIMENTAL)"
02b73e2e 2114 depends on EXPERIMENTAL && (!SMP || HOTPLUG_CPU)
c587e4a6
RP
2115 help
2116 kexec is a system call that implements the ability to shutdown your
2117 current kernel, and to start another kernel. It is like a reboot
01dd2fbf 2118 but it is independent of the system firmware. And like a reboot
c587e4a6
RP
2119 you can start any kernel with it, not just Linux.
2120
2121 It is an ongoing process to be certain the hardware in a machine
2122 is properly shutdown, so do not be surprised if this code does not
2123 initially work for you. It may help to enable device hotplugging
2124 support.
2125
4cd9d6f7
RP
2126config ATAGS_PROC
2127 bool "Export atags in procfs"
b98d7291
UL
2128 depends on KEXEC
2129 default y
4cd9d6f7
RP
2130 help
2131 Should the atags used to boot the kernel be exported in an "atags"
2132 file in procfs. Useful with kexec.
2133
cb5d39b3
MW
2134config CRASH_DUMP
2135 bool "Build kdump crash kernel (EXPERIMENTAL)"
2136 depends on EXPERIMENTAL
2137 help
2138 Generate crash dump after being started by kexec. This should
2139 be normally only set in special crash dump kernels which are
2140 loaded in the main kernel with kexec-tools into a specially
2141 reserved region and then later executed after a crash by
2142 kdump/kexec. The crash dump kernel must be compiled to a
2143 memory address not used by the main kernel
2144
2145 For more details see Documentation/kdump/kdump.txt
2146
e69edc79
EM
2147config AUTO_ZRELADDR
2148 bool "Auto calculation of the decompressed kernel image address"
2149 depends on !ZBOOT_ROM && !ARCH_U300
2150 help
2151 ZRELADDR is the physical address where the decompressed kernel
2152 image will be placed. If AUTO_ZRELADDR is selected, the address
2153 will be determined at run-time by masking the current IP with
2154 0xf8000000. This assumes the zImage being placed in the first 128MB
2155 from start of memory.
2156
1da177e4
LT
2157endmenu
2158
ac9d7efc 2159menu "CPU Power Management"
1da177e4 2160
89c52ed4 2161if ARCH_HAS_CPUFREQ
1da177e4
LT
2162
2163source "drivers/cpufreq/Kconfig"
2164
64f102b6
YS
2165config CPU_FREQ_IMX
2166 tristate "CPUfreq driver for i.MX CPUs"
2167 depends on ARCH_MXC && CPU_FREQ
f637c4c9 2168 select CPU_FREQ_TABLE
64f102b6
YS
2169 help
2170 This enables the CPUfreq driver for i.MX CPUs.
2171
1da177e4
LT
2172config CPU_FREQ_SA1100
2173 bool
1da177e4
LT
2174
2175config CPU_FREQ_SA1110
2176 bool
1da177e4
LT
2177
2178config CPU_FREQ_INTEGRATOR
2179 tristate "CPUfreq driver for ARM Integrator CPUs"
2180 depends on ARCH_INTEGRATOR && CPU_FREQ
2181 default y
2182 help
2183 This enables the CPUfreq driver for ARM Integrator CPUs.
2184
2185 For details, take a look at <file:Documentation/cpu-freq>.
2186
2187 If in doubt, say Y.
2188
9e2697ff
RK
2189config CPU_FREQ_PXA
2190 bool
2191 depends on CPU_FREQ && ARCH_PXA && PXA25x
2192 default y
ca7d156e 2193 select CPU_FREQ_TABLE
9e2697ff
RK
2194 select CPU_FREQ_DEFAULT_GOV_USERSPACE
2195
9d56c02a
BD
2196config CPU_FREQ_S3C
2197 bool
2198 help
2199 Internal configuration node for common cpufreq on Samsung SoC
2200
2201config CPU_FREQ_S3C24XX
4a50bfe3 2202 bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)"
b130d5c2 2203 depends on ARCH_S3C24XX && CPU_FREQ && EXPERIMENTAL
9d56c02a
BD
2204 select CPU_FREQ_S3C
2205 help
2206 This enables the CPUfreq driver for the Samsung S3C24XX family
2207 of CPUs.
2208
2209 For details, take a look at <file:Documentation/cpu-freq>.
2210
2211 If in doubt, say N.
2212
2213config CPU_FREQ_S3C24XX_PLL
4a50bfe3 2214 bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)"
9d56c02a
BD
2215 depends on CPU_FREQ_S3C24XX && EXPERIMENTAL
2216 help
2217 Compile in support for changing the PLL frequency from the
2218 S3C24XX series CPUfreq driver. The PLL takes time to settle
2219 after a frequency change, so by default it is not enabled.
2220
2221 This also means that the PLL tables for the selected CPU(s) will
2222 be built which may increase the size of the kernel image.
2223
2224config CPU_FREQ_S3C24XX_DEBUG
2225 bool "Debug CPUfreq Samsung driver core"
2226 depends on CPU_FREQ_S3C24XX
2227 help
2228 Enable s3c_freq_dbg for the Samsung S3C CPUfreq core
2229
2230config CPU_FREQ_S3C24XX_IODEBUG
2231 bool "Debug CPUfreq Samsung driver IO timing"
2232 depends on CPU_FREQ_S3C24XX
2233 help
2234 Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core
2235
e6d197a6
BD
2236config CPU_FREQ_S3C24XX_DEBUGFS
2237 bool "Export debugfs for CPUFreq"
2238 depends on CPU_FREQ_S3C24XX && DEBUG_FS
2239 help
2240 Export status information via debugfs.
2241
1da177e4
LT
2242endif
2243
ac9d7efc
RK
2244source "drivers/cpuidle/Kconfig"
2245
2246endmenu
2247
1da177e4
LT
2248menu "Floating point emulation"
2249
2250comment "At least one emulation must be selected"
2251
2252config FPE_NWFPE
2253 bool "NWFPE math emulation"
593c252a 2254 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
1da177e4
LT
2255 ---help---
2256 Say Y to include the NWFPE floating point emulator in the kernel.
2257 This is necessary to run most binaries. Linux does not currently
2258 support floating point hardware so you need to say Y here even if
2259 your machine has an FPA or floating point co-processor podule.
2260
2261 You may say N here if you are going to load the Acorn FPEmulator
2262 early in the bootup.
2263
2264config FPE_NWFPE_XP
2265 bool "Support extended precision"
bedf142b 2266 depends on FPE_NWFPE
1da177e4
LT
2267 help
2268 Say Y to include 80-bit support in the kernel floating-point
2269 emulator. Otherwise, only 32 and 64-bit support is compiled in.
2270 Note that gcc does not generate 80-bit operations by default,
2271 so in most cases this option only enlarges the size of the
2272 floating point emulator without any good reason.
2273
2274 You almost surely want to say N here.
2275
2276config FPE_FASTFPE
2277 bool "FastFPE math emulation (EXPERIMENTAL)"
8993a44c 2278 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 && EXPERIMENTAL
1da177e4
LT
2279 ---help---
2280 Say Y here to include the FAST floating point emulator in the kernel.
2281 This is an experimental much faster emulator which now also has full
2282 precision for the mantissa. It does not support any exceptions.
2283 It is very simple, and approximately 3-6 times faster than NWFPE.
2284
2285 It should be sufficient for most programs. It may be not suitable
2286 for scientific calculations, but you have to check this for yourself.
2287 If you do not feel you need a faster FP emulation you should better
2288 choose NWFPE.
2289
2290config VFP
2291 bool "VFP-format floating point maths"
e399b1a4 2292 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
1da177e4
LT
2293 help
2294 Say Y to include VFP support code in the kernel. This is needed
2295 if your hardware includes a VFP unit.
2296
2297 Please see <file:Documentation/arm/VFP/release-notes.txt> for
2298 release notes and additional status information.
2299
2300 Say N if your target does not have VFP hardware.
2301
25ebee02
CM
2302config VFPv3
2303 bool
2304 depends on VFP
2305 default y if CPU_V7
2306
b5872db4
CM
2307config NEON
2308 bool "Advanced SIMD (NEON) Extension support"
2309 depends on VFPv3 && CPU_V7
2310 help
2311 Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2312 Extension.
2313
1da177e4
LT
2314endmenu
2315
2316menu "Userspace binary formats"
2317
2318source "fs/Kconfig.binfmt"
2319
2320config ARTHUR
2321 tristate "RISC OS personality"
704bdda0 2322 depends on !AEABI
1da177e4
LT
2323 help
2324 Say Y here to include the kernel code necessary if you want to run
2325 Acorn RISC OS/Arthur binaries under Linux. This code is still very
2326 experimental; if this sounds frightening, say N and sleep in peace.
2327 You can also say M here to compile this support as a module (which
2328 will be called arthur).
2329
2330endmenu
2331
2332menu "Power management options"
2333
eceab4ac 2334source "kernel/power/Kconfig"
1da177e4 2335
f4cb5700 2336config ARCH_SUSPEND_POSSIBLE
3d5e8af4 2337 depends on !ARCH_S5PC100 && !ARCH_TEGRA
6a786182 2338 depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \
3f5d0819 2339 CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
f4cb5700
JB
2340 def_bool y
2341
15e0d9e3
AB
2342config ARM_CPU_SUSPEND
2343 def_bool PM_SLEEP
2344
1da177e4
LT
2345endmenu
2346
d5950b43
SR
2347source "net/Kconfig"
2348
ac25150f 2349source "drivers/Kconfig"
1da177e4
LT
2350
2351source "fs/Kconfig"
2352
1da177e4
LT
2353source "arch/arm/Kconfig.debug"
2354
2355source "security/Kconfig"
2356
2357source "crypto/Kconfig"
2358
2359source "lib/Kconfig"
This page took 1.164605 seconds and 5 git commands to generate.