Make most arch asm/module.h files use asm-generic/module.h
[deliverable/linux.git] / arch / arm / Kconfig
CommitLineData
1da177e4
LT
1config ARM
2 bool
3 default y
7563bbf8 4 select ARCH_HAVE_CUSTOM_GPIO_H
e17c6d56 5 select HAVE_AOUT
24056f52 6 select HAVE_DMA_API_DEBUG
d0ee9f40 7 select HAVE_IDE if PCI || ISA || PCMCIA
2dc6a016 8 select HAVE_DMA_ATTRS
e092705b 9 select HAVE_DMA_CONTIGUOUS if MMU
2778f620 10 select HAVE_MEMBLOCK
12b824fb 11 select RTC_LIB
75e7153a 12 select SYS_SUPPORTS_APM_EMULATION
a41297a0 13 select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI)
7463449b 14 select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
fe166148 15 select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
09f05d85 16 select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
5cbad0eb 17 select HAVE_ARCH_KGDB
0693bf68 18 select HAVE_ARCH_TRACEHOOK
856bc356 19 select HAVE_KPROBES if !XIP_KERNEL
9edddaa2 20 select HAVE_KRETPROBES if (HAVE_KPROBES)
606576ce 21 select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
80be7a7f
RV
22 select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
23 select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
0e341af8 24 select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
e39f5602 25 select ARCH_BINFMT_ELF_RANDOMIZE_PIE
1fe53268 26 select HAVE_GENERIC_DMA_COHERENT
e7db7b42
AT
27 select HAVE_KERNEL_GZIP
28 select HAVE_KERNEL_LZO
6e8699f7 29 select HAVE_KERNEL_LZMA
a7f464f3 30 select HAVE_KERNEL_XZ
e360adbe 31 select HAVE_IRQ_WORK
7ada189f
JI
32 select HAVE_PERF_EVENTS
33 select PERF_USE_VMALLOC
e513f8bf 34 select HAVE_REGS_AND_STACK_ACCESS_API
e399b1a4 35 select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
ed60453f 36 select HAVE_C_RECORDMCOUNT
e2a93ecc 37 select HAVE_GENERIC_HARDIRQS
37e74beb
SB
38 select HARDIRQS_SW_RESEND
39 select GENERIC_IRQ_PROBE
25a5662a 40 select GENERIC_IRQ_SHOW
c1d7e01d 41 select ARCH_WANT_IPC_PARSE_VERSION
d4aa8b15 42 select HARDIRQS_SW_RESEND
1fb90263 43 select CPU_PM if (SUSPEND || CPU_IDLE)
e5bfb72c 44 select GENERIC_PCI_IOMAP
e47b65b0 45 select HAVE_BPF_JIT
84ec6d57 46 select GENERIC_SMP_IDLE_THREAD
3d92a71a
AMG
47 select KTIME_SCALAR
48 select GENERIC_CLOCKEVENTS_BROADCAST if SMP
8c56cc8b
WD
49 select GENERIC_STRNCPY_FROM_USER
50 select GENERIC_STRNLEN_USER
b9a50f74 51 select DCACHE_WORD_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && !CPU_BIG_ENDIAN
786d35d4
DH
52 select HAVE_MOD_ARCH_SPECIFIC if ARM_UNWIND
53 select MODULES_USE_ELF_REL
1da177e4
LT
54 help
55 The ARM series is a line of low-power-consumption RISC chip designs
f6c8965a 56 licensed by ARM Ltd and targeted at embedded applications and
1da177e4 57 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
f6c8965a 58 manufactured, but legacy ARM-based PC hardware remains popular in
1da177e4
LT
59 Europe. There is an ARM Linux project with a web page at
60 <http://www.arm.linux.org.uk/>.
61
74facffe
RK
62config ARM_HAS_SG_CHAIN
63 bool
64
4ce63fcd
MS
65config NEED_SG_DMA_LENGTH
66 bool
67
68config ARM_DMA_USE_IOMMU
69 select NEED_SG_DMA_LENGTH
70 select ARM_HAS_SG_CHAIN
71 bool
72
1a189b97
RK
73config HAVE_PWM
74 bool
75
0b05da72
HUK
76config MIGHT_HAVE_PCI
77 bool
78
75e7153a
RB
79config SYS_SUPPORTS_APM_EMULATION
80 bool
81
0a938b97
DB
82config GENERIC_GPIO
83 bool
0a938b97 84
bc581770
LW
85config HAVE_TCM
86 bool
87 select GENERIC_ALLOCATOR
88
e119bfff
RK
89config HAVE_PROC_CPU
90 bool
91
5ea81769
AV
92config NO_IOPORT
93 bool
5ea81769 94
1da177e4
LT
95config EISA
96 bool
97 ---help---
98 The Extended Industry Standard Architecture (EISA) bus was
99 developed as an open alternative to the IBM MicroChannel bus.
100
101 The EISA bus provided some of the features of the IBM MicroChannel
102 bus while maintaining backward compatibility with cards made for
103 the older ISA bus. The EISA bus saw limited use between 1988 and
104 1995 when it was made obsolete by the PCI bus.
105
106 Say Y here if you are building a kernel for an EISA-based machine.
107
108 Otherwise, say N.
109
110config SBUS
111 bool
112
f16fb1ec
RK
113config STACKTRACE_SUPPORT
114 bool
115 default y
116
f76e9154
NP
117config HAVE_LATENCYTOP_SUPPORT
118 bool
119 depends on !SMP
120 default y
121
f16fb1ec
RK
122config LOCKDEP_SUPPORT
123 bool
124 default y
125
7ad1bcb2
RK
126config TRACE_IRQFLAGS_SUPPORT
127 bool
128 default y
129
1da177e4
LT
130config RWSEM_GENERIC_SPINLOCK
131 bool
132 default y
133
134config RWSEM_XCHGADD_ALGORITHM
135 bool
136
f0d1b0b3
DH
137config ARCH_HAS_ILOG2_U32
138 bool
f0d1b0b3
DH
139
140config ARCH_HAS_ILOG2_U64
141 bool
f0d1b0b3 142
89c52ed4
BD
143config ARCH_HAS_CPUFREQ
144 bool
145 help
146 Internal node to signify that the ARCH has CPUFREQ support
147 and that the relevant menu configurations are displayed for
148 it.
149
b89c3b16
AM
150config GENERIC_HWEIGHT
151 bool
152 default y
153
1da177e4
LT
154config GENERIC_CALIBRATE_DELAY
155 bool
156 default y
157
a08b6b79
Z
158config ARCH_MAY_HAVE_PC_FDC
159 bool
160
5ac6da66
CL
161config ZONE_DMA
162 bool
5ac6da66 163
ccd7ab7f
FT
164config NEED_DMA_MAP_STATE
165 def_bool y
166
58af4a24
RH
167config ARCH_HAS_DMA_SET_COHERENT_MASK
168 bool
169
1da177e4
LT
170config GENERIC_ISA_DMA
171 bool
172
1da177e4
LT
173config FIQ
174 bool
175
13a5045d
RH
176config NEED_RET_TO_USER
177 bool
178
034d2f5a
AV
179config ARCH_MTD_XIP
180 bool
181
c760fc19
HC
182config VECTORS_BASE
183 hex
6afd6fae 184 default 0xffff0000 if MMU || CPU_HIGH_VECTOR
c760fc19
HC
185 default DRAM_BASE if REMAP_VECTORS_TO_RAM
186 default 0x00000000
187 help
188 The base address of exception vectors.
189
dc21af99 190config ARM_PATCH_PHYS_VIRT
c1becedc
RK
191 bool "Patch physical to virtual translations at runtime" if EMBEDDED
192 default y
b511d75d 193 depends on !XIP_KERNEL && MMU
dc21af99
RK
194 depends on !ARCH_REALVIEW || !SPARSEMEM
195 help
111e9a5c
RK
196 Patch phys-to-virt and virt-to-phys translation functions at
197 boot and module load time according to the position of the
198 kernel in system memory.
dc21af99 199
111e9a5c 200 This can only be used with non-XIP MMU kernels where the base
daece596 201 of physical memory is at a 16MB boundary.
dc21af99 202
c1becedc
RK
203 Only disable this option if you know that you do not require
204 this feature (eg, building a kernel for a single machine) and
205 you need to shrink the kernel to the minimal size.
dc21af99 206
c334bc15
RH
207config NEED_MACH_IO_H
208 bool
209 help
210 Select this when mach/io.h is required to provide special
211 definitions for this platform. The need for mach/io.h should
212 be avoided when possible.
213
0cdc8b92 214config NEED_MACH_MEMORY_H
1b9f95f8
NP
215 bool
216 help
0cdc8b92
NP
217 Select this when mach/memory.h is required to provide special
218 definitions for this platform. The need for mach/memory.h should
219 be avoided when possible.
dc21af99 220
1b9f95f8 221config PHYS_OFFSET
974c0724 222 hex "Physical address of main memory" if MMU
0cdc8b92 223 depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
974c0724 224 default DRAM_BASE if !MMU
111e9a5c 225 help
1b9f95f8
NP
226 Please provide the physical address corresponding to the
227 location of main memory in your system.
cada3c08 228
87e040b6
SG
229config GENERIC_BUG
230 def_bool y
231 depends on BUG
232
1da177e4
LT
233source "init/Kconfig"
234
dc52ddc0
MH
235source "kernel/Kconfig.freezer"
236
1da177e4
LT
237menu "System Type"
238
3c427975
HC
239config MMU
240 bool "MMU-based Paged Memory Management Support"
241 default y
242 help
243 Select if you want MMU-based virtualised addressing space
244 support by paged memory management. If unsure, say 'Y'.
245
ccf50e23
RK
246#
247# The "ARM system type" choice list is ordered alphabetically by option
248# text. Please add new entries in the option alphabetic order.
249#
1da177e4
LT
250choice
251 prompt "ARM system type"
6a0e2430 252 default ARCH_VERSATILE
1da177e4 253
66314223
DN
254config ARCH_SOCFPGA
255 bool "Altera SOCFPGA family"
256 select ARCH_WANT_OPTIONAL_GPIOLIB
257 select ARM_AMBA
258 select ARM_GIC
259 select CACHE_L2X0
260 select CLKDEV_LOOKUP
261 select COMMON_CLK
262 select CPU_V7
263 select DW_APB_TIMER
264 select DW_APB_TIMER_OF
265 select GENERIC_CLOCKEVENTS
266 select GPIO_PL061 if GPIOLIB
267 select HAVE_ARM_SCU
268 select SPARSE_IRQ
269 select USE_OF
270 help
271 This enables support for Altera SOCFPGA Cyclone V platform
272
4af6fee1
DS
273config ARCH_INTEGRATOR
274 bool "ARM Ltd. Integrator family"
275 select ARM_AMBA
89c52ed4 276 select ARCH_HAS_CPUFREQ
a613163d
LW
277 select COMMON_CLK
278 select CLK_VERSATILE
9904f793 279 select HAVE_TCM
c5a0adb5 280 select ICST
13edd86d 281 select GENERIC_CLOCKEVENTS
f4b8b319 282 select PLAT_VERSATILE
c41b16f8 283 select PLAT_VERSATILE_FPGA_IRQ
c334bc15 284 select NEED_MACH_IO_H
0cdc8b92 285 select NEED_MACH_MEMORY_H
695436e3 286 select SPARSE_IRQ
3108e6ab 287 select MULTI_IRQ_HANDLER
4af6fee1
DS
288 help
289 Support for ARM's Integrator platform.
290
291config ARCH_REALVIEW
292 bool "ARM Ltd. RealView family"
293 select ARM_AMBA
6d803ba7 294 select CLKDEV_LOOKUP
aa3831cf 295 select HAVE_MACH_CLKDEV
c5a0adb5 296 select ICST
ae30ceac 297 select GENERIC_CLOCKEVENTS
eb7fffa3 298 select ARCH_WANT_OPTIONAL_GPIOLIB
f4b8b319 299 select PLAT_VERSATILE
56a34b03 300 select PLAT_VERSATILE_CLOCK
3cb5ee49 301 select PLAT_VERSATILE_CLCD
e3887714 302 select ARM_TIMER_SP804
b56ba8aa 303 select GPIO_PL061 if GPIOLIB
0cdc8b92 304 select NEED_MACH_MEMORY_H
4af6fee1
DS
305 help
306 This enables support for ARM Ltd RealView boards.
307
308config ARCH_VERSATILE
309 bool "ARM Ltd. Versatile family"
310 select ARM_AMBA
311 select ARM_VIC
6d803ba7 312 select CLKDEV_LOOKUP
aa3831cf 313 select HAVE_MACH_CLKDEV
c5a0adb5 314 select ICST
89df1272 315 select GENERIC_CLOCKEVENTS
bbeddc43 316 select ARCH_WANT_OPTIONAL_GPIOLIB
9b0f7e39 317 select NEED_MACH_IO_H if PCI
f4b8b319 318 select PLAT_VERSATILE
56a34b03 319 select PLAT_VERSATILE_CLOCK
3414ba8c 320 select PLAT_VERSATILE_CLCD
c41b16f8 321 select PLAT_VERSATILE_FPGA_IRQ
e3887714 322 select ARM_TIMER_SP804
4af6fee1
DS
323 help
324 This enables support for ARM Ltd Versatile board.
325
ceade897
RK
326config ARCH_VEXPRESS
327 bool "ARM Ltd. Versatile Express family"
328 select ARCH_WANT_OPTIONAL_GPIOLIB
329 select ARM_AMBA
330 select ARM_TIMER_SP804
6d803ba7 331 select CLKDEV_LOOKUP
d1b8a775 332 select COMMON_CLK
ceade897 333 select GENERIC_CLOCKEVENTS
ceade897 334 select HAVE_CLK
95c34f83 335 select HAVE_PATA_PLATFORM
ceade897 336 select ICST
ba81f502 337 select NO_IOPORT
ceade897 338 select PLAT_VERSATILE
0fb44b91 339 select PLAT_VERSATILE_CLCD
b2a54ff0 340 select REGULATOR_FIXED_VOLTAGE if REGULATOR
ceade897
RK
341 help
342 This enables support for the ARM Ltd Versatile Express boards.
343
8fc5ffa0
AV
344config ARCH_AT91
345 bool "Atmel AT91"
f373e8c0 346 select ARCH_REQUIRE_GPIOLIB
93686ae8 347 select HAVE_CLK
bd602995 348 select CLKDEV_LOOKUP
e261501d 349 select IRQ_DOMAIN
1ac02d79 350 select NEED_MACH_IO_H if PCCARD
4af6fee1 351 help
929e994f
NF
352 This enables support for systems based on Atmel
353 AT91RM9200 and AT91SAM9* processors.
4af6fee1 354
ccf50e23
RK
355config ARCH_BCMRING
356 bool "Broadcom BCMRING"
357 depends on MMU
358 select CPU_V6
359 select ARM_AMBA
82d63734 360 select ARM_TIMER_SP804
6d803ba7 361 select CLKDEV_LOOKUP
ccf50e23
RK
362 select GENERIC_CLOCKEVENTS
363 select ARCH_WANT_OPTIONAL_GPIOLIB
364 help
365 Support for Broadcom's BCMRing platform.
366
220e6cf7
RH
367config ARCH_HIGHBANK
368 bool "Calxeda Highbank-based"
369 select ARCH_WANT_OPTIONAL_GPIOLIB
370 select ARM_AMBA
371 select ARM_GIC
372 select ARM_TIMER_SP804
22d80379 373 select CACHE_L2X0
220e6cf7 374 select CLKDEV_LOOKUP
8d4d9f52 375 select COMMON_CLK
220e6cf7
RH
376 select CPU_V7
377 select GENERIC_CLOCKEVENTS
378 select HAVE_ARM_SCU
3b55658a 379 select HAVE_SMP
fdfa64a4 380 select SPARSE_IRQ
220e6cf7
RH
381 select USE_OF
382 help
383 Support for the Calxeda Highbank SoC based boards.
384
1da177e4 385config ARCH_CLPS711X
0e2fce59 386 bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
c750815e 387 select CPU_ARM720T
5cfc8ee0 388 select ARCH_USES_GETTIMEOFFSET
0cdc8b92 389 select NEED_MACH_MEMORY_H
f999b8bd 390 help
0e2fce59 391 Support for Cirrus Logic 711x/721x/731x based boards.
1da177e4 392
d94f944e
AV
393config ARCH_CNS3XXX
394 bool "Cavium Networks CNS3XXX family"
00d2711d 395 select CPU_V6K
d94f944e
AV
396 select GENERIC_CLOCKEVENTS
397 select ARM_GIC
ce5ea9f3 398 select MIGHT_HAVE_CACHE_L2X0
0b05da72 399 select MIGHT_HAVE_PCI
5f32f7a0 400 select PCI_DOMAINS if PCI
d94f944e
AV
401 help
402 Support for Cavium Networks CNS3XXX platform.
403
788c9700
RK
404config ARCH_GEMINI
405 bool "Cortina Systems Gemini"
406 select CPU_FA526
788c9700 407 select ARCH_REQUIRE_GPIOLIB
5cfc8ee0 408 select ARCH_USES_GETTIMEOFFSET
788c9700
RK
409 help
410 Support for the Cortina Systems Gemini family SoCs
411
3a6cb8ce
AB
412config ARCH_PRIMA2
413 bool "CSR SiRFSoC PRIMA2 ARM Cortex A9 Platform"
414 select CPU_V7
3a6cb8ce 415 select NO_IOPORT
f6387092 416 select ARCH_REQUIRE_GPIOLIB
3a6cb8ce
AB
417 select GENERIC_CLOCKEVENTS
418 select CLKDEV_LOOKUP
419 select GENERIC_IRQ_CHIP
ce5ea9f3 420 select MIGHT_HAVE_CACHE_L2X0
cbd8d842
BS
421 select PINCTRL
422 select PINCTRL_SIRF
3a6cb8ce
AB
423 select USE_OF
424 select ZONE_DMA
425 help
426 Support for CSR SiRFSoC ARM Cortex A9 Platform
427
1da177e4
LT
428config ARCH_EBSA110
429 bool "EBSA-110"
c750815e 430 select CPU_SA110
f7e68bbf 431 select ISA
c5eb2a2b 432 select NO_IOPORT
5cfc8ee0 433 select ARCH_USES_GETTIMEOFFSET
c334bc15 434 select NEED_MACH_IO_H
0cdc8b92 435 select NEED_MACH_MEMORY_H
1da177e4
LT
436 help
437 This is an evaluation board for the StrongARM processor available
f6c8965a 438 from Digital. It has limited hardware on-board, including an
1da177e4
LT
439 Ethernet interface, two PCMCIA sockets, two serial ports and a
440 parallel port.
441
e7736d47
LB
442config ARCH_EP93XX
443 bool "EP93xx-based"
c750815e 444 select CPU_ARM920T
e7736d47
LB
445 select ARM_AMBA
446 select ARM_VIC
6d803ba7 447 select CLKDEV_LOOKUP
7444a72e 448 select ARCH_REQUIRE_GPIOLIB
eb33575c 449 select ARCH_HAS_HOLES_MEMORYMODEL
5cfc8ee0 450 select ARCH_USES_GETTIMEOFFSET
5725aeae 451 select NEED_MACH_MEMORY_H
e7736d47
LB
452 help
453 This enables support for the Cirrus EP93xx series of CPUs.
454
1da177e4
LT
455config ARCH_FOOTBRIDGE
456 bool "FootBridge"
c750815e 457 select CPU_SA110
1da177e4 458 select FOOTBRIDGE
4e8d7637 459 select GENERIC_CLOCKEVENTS
d0ee9f40 460 select HAVE_IDE
c334bc15 461 select NEED_MACH_IO_H
0cdc8b92 462 select NEED_MACH_MEMORY_H
f999b8bd
MM
463 help
464 Support for systems based on the DC21285 companion chip
465 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
1da177e4 466
788c9700
RK
467config ARCH_MXC
468 bool "Freescale MXC/iMX-based"
788c9700 469 select GENERIC_CLOCKEVENTS
788c9700 470 select ARCH_REQUIRE_GPIOLIB
6d803ba7 471 select CLKDEV_LOOKUP
234b6ced 472 select CLKSRC_MMIO
8b6c44f1 473 select GENERIC_IRQ_CHIP
ffa2ea3f 474 select MULTI_IRQ_HANDLER
8842a9e2 475 select SPARSE_IRQ
3e62af82 476 select USE_OF
788c9700
RK
477 help
478 Support for Freescale MXC/iMX-based family of processors
479
1d3f33d5
SG
480config ARCH_MXS
481 bool "Freescale MXS-based"
482 select GENERIC_CLOCKEVENTS
483 select ARCH_REQUIRE_GPIOLIB
b9214b97 484 select CLKDEV_LOOKUP
5c61ddcf 485 select CLKSRC_MMIO
2664681f 486 select COMMON_CLK
6abda3e1 487 select HAVE_CLK_PREPARE
a0f5e363 488 select PINCTRL
6c4d4efb 489 select USE_OF
1d3f33d5
SG
490 help
491 Support for Freescale MXS-based family of processors
492
4af6fee1
DS
493config ARCH_NETX
494 bool "Hilscher NetX based"
234b6ced 495 select CLKSRC_MMIO
c750815e 496 select CPU_ARM926T
4af6fee1 497 select ARM_VIC
2fcfe6b8 498 select GENERIC_CLOCKEVENTS
f999b8bd 499 help
4af6fee1
DS
500 This enables support for systems based on the Hilscher NetX Soc
501
502config ARCH_H720X
503 bool "Hynix HMS720x-based"
c750815e 504 select CPU_ARM720T
4af6fee1 505 select ISA_DMA_API
5cfc8ee0 506 select ARCH_USES_GETTIMEOFFSET
4af6fee1
DS
507 help
508 This enables support for systems based on the Hynix HMS720x
509
3b938be6
RK
510config ARCH_IOP13XX
511 bool "IOP13xx-based"
512 depends on MMU
c750815e 513 select CPU_XSC3
3b938be6
RK
514 select PLAT_IOP
515 select PCI
516 select ARCH_SUPPORTS_MSI
8d5796d2 517 select VMSPLIT_1G
c334bc15 518 select NEED_MACH_IO_H
0cdc8b92 519 select NEED_MACH_MEMORY_H
13a5045d 520 select NEED_RET_TO_USER
3b938be6
RK
521 help
522 Support for Intel's IOP13XX (XScale) family of processors.
523
3f7e5815
LB
524config ARCH_IOP32X
525 bool "IOP32x-based"
a4f7e763 526 depends on MMU
c750815e 527 select CPU_XSCALE
c334bc15 528 select NEED_MACH_IO_H
13a5045d 529 select NEED_RET_TO_USER
7ae1f7ec 530 select PLAT_IOP
f7e68bbf 531 select PCI
bb2b180c 532 select ARCH_REQUIRE_GPIOLIB
f999b8bd 533 help
3f7e5815
LB
534 Support for Intel's 80219 and IOP32X (XScale) family of
535 processors.
536
537config ARCH_IOP33X
538 bool "IOP33x-based"
539 depends on MMU
c750815e 540 select CPU_XSCALE
c334bc15 541 select NEED_MACH_IO_H
13a5045d 542 select NEED_RET_TO_USER
7ae1f7ec 543 select PLAT_IOP
3f7e5815 544 select PCI
bb2b180c 545 select ARCH_REQUIRE_GPIOLIB
3f7e5815
LB
546 help
547 Support for Intel's IOP33X (XScale) family of processors.
1da177e4 548
3b938be6
RK
549config ARCH_IXP4XX
550 bool "IXP4xx-based"
a4f7e763 551 depends on MMU
58af4a24 552 select ARCH_HAS_DMA_SET_COHERENT_MASK
234b6ced 553 select CLKSRC_MMIO
c750815e 554 select CPU_XSCALE
9dde0ae3 555 select ARCH_REQUIRE_GPIOLIB
3b938be6 556 select GENERIC_CLOCKEVENTS
0b05da72 557 select MIGHT_HAVE_PCI
c334bc15 558 select NEED_MACH_IO_H
485bdde7 559 select DMABOUNCE if PCI
c4713074 560 help
3b938be6 561 Support for Intel's IXP4XX (XScale) family of processors.
c4713074 562
3e93a22b
GC
563config ARCH_MVEBU
564 bool "Marvell SOCs with Device Tree support"
565 select GENERIC_CLOCKEVENTS
566 select MULTI_IRQ_HANDLER
567 select SPARSE_IRQ
568 select CLKSRC_MMIO
569 select GENERIC_IRQ_CHIP
570 select IRQ_DOMAIN
571 select COMMON_CLK
572 help
573 Support for the Marvell SoC Family with device tree support
574
edabd38e
SB
575config ARCH_DOVE
576 bool "Marvell Dove"
7b769bb3 577 select CPU_V7
edabd38e 578 select PCI
edabd38e 579 select ARCH_REQUIRE_GPIOLIB
edabd38e 580 select GENERIC_CLOCKEVENTS
c334bc15 581 select NEED_MACH_IO_H
edabd38e
SB
582 select PLAT_ORION
583 help
584 Support for the Marvell Dove SoC 88AP510
585
651c74c7
SB
586config ARCH_KIRKWOOD
587 bool "Marvell Kirkwood"
c750815e 588 select CPU_FEROCEON
651c74c7 589 select PCI
a8865655 590 select ARCH_REQUIRE_GPIOLIB
651c74c7 591 select GENERIC_CLOCKEVENTS
c334bc15 592 select NEED_MACH_IO_H
651c74c7
SB
593 select PLAT_ORION
594 help
595 Support for the following Marvell Kirkwood series SoCs:
596 88F6180, 88F6192 and 88F6281.
597
40805949
KW
598config ARCH_LPC32XX
599 bool "NXP LPC32XX"
234b6ced 600 select CLKSRC_MMIO
40805949
KW
601 select CPU_ARM926T
602 select ARCH_REQUIRE_GPIOLIB
603 select HAVE_IDE
604 select ARM_AMBA
605 select USB_ARCH_HAS_OHCI
6d803ba7 606 select CLKDEV_LOOKUP
40805949 607 select GENERIC_CLOCKEVENTS
f5c42271 608 select USE_OF
c49a1830 609 select HAVE_PWM
40805949
KW
610 help
611 Support for the NXP LPC32XX family of processors
612
794d15b2
SS
613config ARCH_MV78XX0
614 bool "Marvell MV78xx0"
c750815e 615 select CPU_FEROCEON
794d15b2 616 select PCI
a8865655 617 select ARCH_REQUIRE_GPIOLIB
794d15b2 618 select GENERIC_CLOCKEVENTS
c334bc15 619 select NEED_MACH_IO_H
794d15b2
SS
620 select PLAT_ORION
621 help
622 Support for the following Marvell MV78xx0 series SoCs:
623 MV781x0, MV782x0.
624
9dd0b194 625config ARCH_ORION5X
585cf175
TP
626 bool "Marvell Orion"
627 depends on MMU
c750815e 628 select CPU_FEROCEON
038ee083 629 select PCI
a8865655 630 select ARCH_REQUIRE_GPIOLIB
51cbff1d 631 select GENERIC_CLOCKEVENTS
b5e12229 632 select NEED_MACH_IO_H
69b02f6a 633 select PLAT_ORION
585cf175 634 help
9dd0b194 635 Support for the following Marvell Orion 5x series SoCs:
d2b2a6bb 636 Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
d323ade1 637 Orion-2 (5281), Orion-1-90 (6183).
585cf175 638
788c9700 639config ARCH_MMP
2f7e8fae 640 bool "Marvell PXA168/910/MMP2"
788c9700 641 depends on MMU
788c9700 642 select ARCH_REQUIRE_GPIOLIB
6d803ba7 643 select CLKDEV_LOOKUP
788c9700 644 select GENERIC_CLOCKEVENTS
157d2644 645 select GPIO_PXA
c24b3114 646 select IRQ_DOMAIN
788c9700 647 select PLAT_PXA
0bd86961 648 select SPARSE_IRQ
3c7241bd 649 select GENERIC_ALLOCATOR
788c9700 650 help
2f7e8fae 651 Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
788c9700
RK
652
653config ARCH_KS8695
654 bool "Micrel/Kendin KS8695"
655 select CPU_ARM922T
98830bc9 656 select ARCH_REQUIRE_GPIOLIB
5cfc8ee0 657 select ARCH_USES_GETTIMEOFFSET
0cdc8b92 658 select NEED_MACH_MEMORY_H
788c9700
RK
659 help
660 Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
661 System-on-Chip devices.
662
788c9700
RK
663config ARCH_W90X900
664 bool "Nuvoton W90X900 CPU"
665 select CPU_ARM926T
c52d3d68 666 select ARCH_REQUIRE_GPIOLIB
6d803ba7 667 select CLKDEV_LOOKUP
6fa5d5f7 668 select CLKSRC_MMIO
58b5369e 669 select GENERIC_CLOCKEVENTS
788c9700 670 help
a8bc4ead 671 Support for Nuvoton (Winbond logic dept.) ARM9 processor,
672 At present, the w90x900 has been renamed nuc900, regarding
673 the ARM series product line, you can login the following
674 link address to know more.
675
676 <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
677 ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
788c9700 678
c5f80065
EG
679config ARCH_TEGRA
680 bool "NVIDIA Tegra"
4073723a 681 select CLKDEV_LOOKUP
234b6ced 682 select CLKSRC_MMIO
c5f80065
EG
683 select GENERIC_CLOCKEVENTS
684 select GENERIC_GPIO
685 select HAVE_CLK
3b55658a 686 select HAVE_SMP
ce5ea9f3 687 select MIGHT_HAVE_CACHE_L2X0
c334bc15 688 select NEED_MACH_IO_H if PCI
7056d423 689 select ARCH_HAS_CPUFREQ
2c95b7e0 690 select USE_OF
c5f80065
EG
691 help
692 This enables support for NVIDIA Tegra based systems (Tegra APX,
693 Tegra 6xx and Tegra 2 series).
694
af75655c
JI
695config ARCH_PICOXCELL
696 bool "Picochip picoXcell"
697 select ARCH_REQUIRE_GPIOLIB
698 select ARM_PATCH_PHYS_VIRT
699 select ARM_VIC
700 select CPU_V6K
701 select DW_APB_TIMER
cfda5901 702 select DW_APB_TIMER_OF
af75655c
JI
703 select GENERIC_CLOCKEVENTS
704 select GENERIC_GPIO
af75655c
JI
705 select HAVE_TCM
706 select NO_IOPORT
98e27a5c 707 select SPARSE_IRQ
af75655c
JI
708 select USE_OF
709 help
710 This enables support for systems based on the Picochip picoXcell
711 family of Femtocell devices. The picoxcell support requires device tree
712 for all boards.
713
4af6fee1
DS
714config ARCH_PNX4008
715 bool "Philips Nexperia PNX4008 Mobile"
c750815e 716 select CPU_ARM926T
6d803ba7 717 select CLKDEV_LOOKUP
5cfc8ee0 718 select ARCH_USES_GETTIMEOFFSET
4af6fee1
DS
719 help
720 This enables support for Philips PNX4008 mobile platform.
721
1da177e4 722config ARCH_PXA
2c8086a5 723 bool "PXA2xx/PXA3xx-based"
a4f7e763 724 depends on MMU
034d2f5a 725 select ARCH_MTD_XIP
89c52ed4 726 select ARCH_HAS_CPUFREQ
6d803ba7 727 select CLKDEV_LOOKUP
234b6ced 728 select CLKSRC_MMIO
7444a72e 729 select ARCH_REQUIRE_GPIOLIB
981d0f39 730 select GENERIC_CLOCKEVENTS
157d2644 731 select GPIO_PXA
bd5ce433 732 select PLAT_PXA
6ac6b817 733 select SPARSE_IRQ
4e234cc0 734 select AUTO_ZRELADDR
8a97ae2f 735 select MULTI_IRQ_HANDLER
15e0d9e3 736 select ARM_CPU_SUSPEND if PM
d0ee9f40 737 select HAVE_IDE
f999b8bd 738 help
2c8086a5 739 Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
1da177e4 740
788c9700
RK
741config ARCH_MSM
742 bool "Qualcomm MSM"
4b536b8d 743 select HAVE_CLK
49cbe786 744 select GENERIC_CLOCKEVENTS
923a081c 745 select ARCH_REQUIRE_GPIOLIB
bd32344a 746 select CLKDEV_LOOKUP
49cbe786 747 help
4b53eb4f
DW
748 Support for Qualcomm MSM/QSD based systems. This runs on the
749 apps processor of the MSM/QSD and depends on a shared memory
750 interface to the modem processor which runs the baseband
751 stack and controls some vital subsystems
752 (clock and power control, etc).
49cbe786 753
c793c1b0 754config ARCH_SHMOBILE
6d72ad35
PM
755 bool "Renesas SH-Mobile / R-Mobile"
756 select HAVE_CLK
5e93c6b4 757 select CLKDEV_LOOKUP
aa3831cf 758 select HAVE_MACH_CLKDEV
3b55658a 759 select HAVE_SMP
6d72ad35 760 select GENERIC_CLOCKEVENTS
ce5ea9f3 761 select MIGHT_HAVE_CACHE_L2X0
6d72ad35
PM
762 select NO_IOPORT
763 select SPARSE_IRQ
60f1435c 764 select MULTI_IRQ_HANDLER
e3e01091 765 select PM_GENERIC_DOMAINS if PM
0cdc8b92 766 select NEED_MACH_MEMORY_H
c793c1b0 767 help
6d72ad35 768 Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
c793c1b0 769
1da177e4
LT
770config ARCH_RPC
771 bool "RiscPC"
772 select ARCH_ACORN
773 select FIQ
a08b6b79 774 select ARCH_MAY_HAVE_PC_FDC
341eb781 775 select HAVE_PATA_PLATFORM
065909b9 776 select ISA_DMA_API
5ea81769 777 select NO_IOPORT
07f841b7 778 select ARCH_SPARSEMEM_ENABLE
5cfc8ee0 779 select ARCH_USES_GETTIMEOFFSET
d0ee9f40 780 select HAVE_IDE
c334bc15 781 select NEED_MACH_IO_H
0cdc8b92 782 select NEED_MACH_MEMORY_H
1da177e4
LT
783 help
784 On the Acorn Risc-PC, Linux can support the internal IDE disk and
785 CD-ROM interface, serial and parallel port, and the floppy drive.
786
787config ARCH_SA1100
788 bool "SA1100-based"
234b6ced 789 select CLKSRC_MMIO
c750815e 790 select CPU_SA1100
f7e68bbf 791 select ISA
05944d74 792 select ARCH_SPARSEMEM_ENABLE
034d2f5a 793 select ARCH_MTD_XIP
89c52ed4 794 select ARCH_HAS_CPUFREQ
1937f5b9 795 select CPU_FREQ
3e238be2 796 select GENERIC_CLOCKEVENTS
4a8f8340 797 select CLKDEV_LOOKUP
7444a72e 798 select ARCH_REQUIRE_GPIOLIB
d0ee9f40 799 select HAVE_IDE
0cdc8b92 800 select NEED_MACH_MEMORY_H
375dec92 801 select SPARSE_IRQ
f999b8bd
MM
802 help
803 Support for StrongARM 11x0 based boards.
1da177e4 804
b130d5c2
KK
805config ARCH_S3C24XX
806 bool "Samsung S3C24XX SoCs"
0a938b97 807 select GENERIC_GPIO
9d56c02a 808 select ARCH_HAS_CPUFREQ
9483a578 809 select HAVE_CLK
e83626f2 810 select CLKDEV_LOOKUP
5cfc8ee0 811 select ARCH_USES_GETTIMEOFFSET
20676c15 812 select HAVE_S3C2410_I2C if I2C
b130d5c2
KK
813 select HAVE_S3C_RTC if RTC_CLASS
814 select HAVE_S3C2410_WATCHDOG if WATCHDOG
c334bc15 815 select NEED_MACH_IO_H
1da177e4 816 help
b130d5c2
KK
817 Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
818 and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
819 (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
820 Samsung SMDK2410 development board (and derivatives).
63b1f51b 821
a08ab637
BD
822config ARCH_S3C64XX
823 bool "Samsung S3C64XX"
89f1fa08 824 select PLAT_SAMSUNG
89f0ce72 825 select CPU_V6
89f0ce72 826 select ARM_VIC
a08ab637 827 select HAVE_CLK
6700397a 828 select HAVE_TCM
226e85f4 829 select CLKDEV_LOOKUP
89f0ce72 830 select NO_IOPORT
5cfc8ee0 831 select ARCH_USES_GETTIMEOFFSET
89c52ed4 832 select ARCH_HAS_CPUFREQ
89f0ce72
BD
833 select ARCH_REQUIRE_GPIOLIB
834 select SAMSUNG_CLKSRC
835 select SAMSUNG_IRQ_VIC_TIMER
89f0ce72 836 select S3C_GPIO_TRACK
89f0ce72
BD
837 select S3C_DEV_NAND
838 select USB_ARCH_HAS_OHCI
839 select SAMSUNG_GPIOLIB_4BIT
20676c15 840 select HAVE_S3C2410_I2C if I2C
c39d8d55 841 select HAVE_S3C2410_WATCHDOG if WATCHDOG
a08ab637
BD
842 help
843 Samsung S3C64XX series based systems
844
49b7a491
KK
845config ARCH_S5P64X0
846 bool "Samsung S5P6440 S5P6450"
c4ffccdd
KK
847 select CPU_V6
848 select GENERIC_GPIO
849 select HAVE_CLK
d8b22d25 850 select CLKDEV_LOOKUP
0665ccc4 851 select CLKSRC_MMIO
c39d8d55 852 select HAVE_S3C2410_WATCHDOG if WATCHDOG
9e65bbf2 853 select GENERIC_CLOCKEVENTS
20676c15 854 select HAVE_S3C2410_I2C if I2C
754961a8 855 select HAVE_S3C_RTC if RTC_CLASS
c4ffccdd 856 help
49b7a491
KK
857 Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
858 SMDK6450.
c4ffccdd 859
acc84707
MS
860config ARCH_S5PC100
861 bool "Samsung S5PC100"
5a7652f2
BM
862 select GENERIC_GPIO
863 select HAVE_CLK
29e8eb0f 864 select CLKDEV_LOOKUP
5a7652f2 865 select CPU_V7
925c68cd 866 select ARCH_USES_GETTIMEOFFSET
20676c15 867 select HAVE_S3C2410_I2C if I2C
754961a8 868 select HAVE_S3C_RTC if RTC_CLASS
c39d8d55 869 select HAVE_S3C2410_WATCHDOG if WATCHDOG
5a7652f2 870 help
acc84707 871 Samsung S5PC100 series based systems
5a7652f2 872
170f4e42
KK
873config ARCH_S5PV210
874 bool "Samsung S5PV210/S5PC110"
875 select CPU_V7
eecb6a84 876 select ARCH_SPARSEMEM_ENABLE
0f75a96b 877 select ARCH_HAS_HOLES_MEMORYMODEL
170f4e42
KK
878 select GENERIC_GPIO
879 select HAVE_CLK
b2a9dd46 880 select CLKDEV_LOOKUP
0665ccc4 881 select CLKSRC_MMIO
d8144aea 882 select ARCH_HAS_CPUFREQ
9e65bbf2 883 select GENERIC_CLOCKEVENTS
20676c15 884 select HAVE_S3C2410_I2C if I2C
754961a8 885 select HAVE_S3C_RTC if RTC_CLASS
c39d8d55 886 select HAVE_S3C2410_WATCHDOG if WATCHDOG
0cdc8b92 887 select NEED_MACH_MEMORY_H
170f4e42
KK
888 help
889 Samsung S5PV210/S5PC110 series based systems
890
83014579
KK
891config ARCH_EXYNOS
892 bool "SAMSUNG EXYNOS"
cc0e72b8 893 select CPU_V7
f567fa6f 894 select ARCH_SPARSEMEM_ENABLE
0f75a96b 895 select ARCH_HAS_HOLES_MEMORYMODEL
cc0e72b8
CY
896 select GENERIC_GPIO
897 select HAVE_CLK
badc4f2d 898 select CLKDEV_LOOKUP
b333fb16 899 select ARCH_HAS_CPUFREQ
cc0e72b8 900 select GENERIC_CLOCKEVENTS
754961a8 901 select HAVE_S3C_RTC if RTC_CLASS
20676c15 902 select HAVE_S3C2410_I2C if I2C
c39d8d55 903 select HAVE_S3C2410_WATCHDOG if WATCHDOG
0cdc8b92 904 select NEED_MACH_MEMORY_H
cc0e72b8 905 help
83014579 906 Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
cc0e72b8 907
1da177e4
LT
908config ARCH_SHARK
909 bool "Shark"
c750815e 910 select CPU_SA110
f7e68bbf
RK
911 select ISA
912 select ISA_DMA
3bca103a 913 select ZONE_DMA
f7e68bbf 914 select PCI
5cfc8ee0 915 select ARCH_USES_GETTIMEOFFSET
0cdc8b92 916 select NEED_MACH_MEMORY_H
c334bc15 917 select NEED_MACH_IO_H
f999b8bd
MM
918 help
919 Support for the StrongARM based Digital DNARD machine, also known
920 as "Shark" (<http://www.shark-linux.de/shark.html>).
1da177e4 921
d98aac75
LW
922config ARCH_U300
923 bool "ST-Ericsson U300 Series"
924 depends on MMU
234b6ced 925 select CLKSRC_MMIO
d98aac75 926 select CPU_ARM926T
bc581770 927 select HAVE_TCM
d98aac75 928 select ARM_AMBA
5485c1e0 929 select ARM_PATCH_PHYS_VIRT
d98aac75 930 select ARM_VIC
d98aac75 931 select GENERIC_CLOCKEVENTS
6d803ba7 932 select CLKDEV_LOOKUP
50667d63 933 select COMMON_CLK
d98aac75 934 select GENERIC_GPIO
cc890cd7 935 select ARCH_REQUIRE_GPIOLIB
d98aac75
LW
936 help
937 Support for ST-Ericsson U300 series mobile platforms.
938
ccf50e23
RK
939config ARCH_U8500
940 bool "ST-Ericsson U8500 Series"
67ae14fc 941 depends on MMU
ccf50e23
RK
942 select CPU_V7
943 select ARM_AMBA
ccf50e23 944 select GENERIC_CLOCKEVENTS
6d803ba7 945 select CLKDEV_LOOKUP
94bdc0e2 946 select ARCH_REQUIRE_GPIOLIB
7c1a70e9 947 select ARCH_HAS_CPUFREQ
3b55658a 948 select HAVE_SMP
ce5ea9f3 949 select MIGHT_HAVE_CACHE_L2X0
ccf50e23
RK
950 help
951 Support for ST-Ericsson's Ux500 architecture
952
953config ARCH_NOMADIK
954 bool "STMicroelectronics Nomadik"
955 select ARM_AMBA
956 select ARM_VIC
957 select CPU_ARM926T
4a31bd28 958 select COMMON_CLK
ccf50e23 959 select GENERIC_CLOCKEVENTS
0fa7be40 960 select PINCTRL
ce5ea9f3 961 select MIGHT_HAVE_CACHE_L2X0
ccf50e23
RK
962 select ARCH_REQUIRE_GPIOLIB
963 help
964 Support for the Nomadik platform by ST-Ericsson
965
7c6337e2
KH
966config ARCH_DAVINCI
967 bool "TI DaVinci"
7c6337e2 968 select GENERIC_CLOCKEVENTS
dce1115b 969 select ARCH_REQUIRE_GPIOLIB
3bca103a 970 select ZONE_DMA
9232fcc9 971 select HAVE_IDE
6d803ba7 972 select CLKDEV_LOOKUP
20e9969b 973 select GENERIC_ALLOCATOR
dc7ad3b3 974 select GENERIC_IRQ_CHIP
ae88e05a 975 select ARCH_HAS_HOLES_MEMORYMODEL
7c6337e2
KH
976 help
977 Support for TI's DaVinci platform.
978
3b938be6
RK
979config ARCH_OMAP
980 bool "TI OMAP"
00a36698 981 depends on MMU
9483a578 982 select HAVE_CLK
7444a72e 983 select ARCH_REQUIRE_GPIOLIB
89c52ed4 984 select ARCH_HAS_CPUFREQ
354a183f 985 select CLKSRC_MMIO
06cad098 986 select GENERIC_CLOCKEVENTS
9af915da 987 select ARCH_HAS_HOLES_MEMORYMODEL
3b938be6 988 help
6e457bb0 989 Support for TI's OMAP platform (OMAP1/2/3/4).
3b938be6 990
cee37e50 991config PLAT_SPEAR
992 bool "ST SPEAr"
993 select ARM_AMBA
994 select ARCH_REQUIRE_GPIOLIB
6d803ba7 995 select CLKDEV_LOOKUP
5df33a62 996 select COMMON_CLK
d6e15d78 997 select CLKSRC_MMIO
cee37e50 998 select GENERIC_CLOCKEVENTS
cee37e50 999 select HAVE_CLK
1000 help
1001 Support for ST's SPEAr platform (SPEAr3xx, SPEAr6xx and SPEAr13xx).
1002
21f47fbc
AC
1003config ARCH_VT8500
1004 bool "VIA/WonderMedia 85xx"
1005 select CPU_ARM926T
1006 select GENERIC_GPIO
1007 select ARCH_HAS_CPUFREQ
1008 select GENERIC_CLOCKEVENTS
1009 select ARCH_REQUIRE_GPIOLIB
21f47fbc
AC
1010 help
1011 Support for VIA/WonderMedia VT8500/WM85xx System-on-Chip.
02c981c0 1012
b85a3ef4
JL
1013config ARCH_ZYNQ
1014 bool "Xilinx Zynq ARM Cortex A9 Platform"
02c981c0 1015 select CPU_V7
02c981c0
BD
1016 select GENERIC_CLOCKEVENTS
1017 select CLKDEV_LOOKUP
b85a3ef4
JL
1018 select ARM_GIC
1019 select ARM_AMBA
1020 select ICST
ce5ea9f3 1021 select MIGHT_HAVE_CACHE_L2X0
02c981c0 1022 select USE_OF
02c981c0 1023 help
b85a3ef4 1024 Support for Xilinx Zynq ARM Cortex A9 Platform
1da177e4
LT
1025endchoice
1026
ccf50e23
RK
1027#
1028# This is sorted alphabetically by mach-* pathname. However, plat-*
1029# Kconfigs may be included either alphabetically (according to the
1030# plat- suffix) or along side the corresponding mach-* source.
1031#
3e93a22b
GC
1032source "arch/arm/mach-mvebu/Kconfig"
1033
95b8f20f
RK
1034source "arch/arm/mach-at91/Kconfig"
1035
1036source "arch/arm/mach-bcmring/Kconfig"
1037
1da177e4
LT
1038source "arch/arm/mach-clps711x/Kconfig"
1039
d94f944e
AV
1040source "arch/arm/mach-cns3xxx/Kconfig"
1041
95b8f20f
RK
1042source "arch/arm/mach-davinci/Kconfig"
1043
1044source "arch/arm/mach-dove/Kconfig"
1045
e7736d47
LB
1046source "arch/arm/mach-ep93xx/Kconfig"
1047
1da177e4
LT
1048source "arch/arm/mach-footbridge/Kconfig"
1049
59d3a193
PZ
1050source "arch/arm/mach-gemini/Kconfig"
1051
95b8f20f
RK
1052source "arch/arm/mach-h720x/Kconfig"
1053
1da177e4
LT
1054source "arch/arm/mach-integrator/Kconfig"
1055
3f7e5815
LB
1056source "arch/arm/mach-iop32x/Kconfig"
1057
1058source "arch/arm/mach-iop33x/Kconfig"
1da177e4 1059
285f5fa7
DW
1060source "arch/arm/mach-iop13xx/Kconfig"
1061
1da177e4
LT
1062source "arch/arm/mach-ixp4xx/Kconfig"
1063
95b8f20f
RK
1064source "arch/arm/mach-kirkwood/Kconfig"
1065
1066source "arch/arm/mach-ks8695/Kconfig"
1067
95b8f20f
RK
1068source "arch/arm/mach-msm/Kconfig"
1069
794d15b2
SS
1070source "arch/arm/mach-mv78xx0/Kconfig"
1071
95b8f20f 1072source "arch/arm/plat-mxc/Kconfig"
1da177e4 1073
1d3f33d5
SG
1074source "arch/arm/mach-mxs/Kconfig"
1075
95b8f20f 1076source "arch/arm/mach-netx/Kconfig"
49cbe786 1077
95b8f20f
RK
1078source "arch/arm/mach-nomadik/Kconfig"
1079source "arch/arm/plat-nomadik/Kconfig"
1080
d48af15e
TL
1081source "arch/arm/plat-omap/Kconfig"
1082
1083source "arch/arm/mach-omap1/Kconfig"
1da177e4 1084
1dbae815
TL
1085source "arch/arm/mach-omap2/Kconfig"
1086
9dd0b194 1087source "arch/arm/mach-orion5x/Kconfig"
585cf175 1088
95b8f20f
RK
1089source "arch/arm/mach-pxa/Kconfig"
1090source "arch/arm/plat-pxa/Kconfig"
585cf175 1091
95b8f20f
RK
1092source "arch/arm/mach-mmp/Kconfig"
1093
1094source "arch/arm/mach-realview/Kconfig"
1095
1096source "arch/arm/mach-sa1100/Kconfig"
edabd38e 1097
cf383678 1098source "arch/arm/plat-samsung/Kconfig"
a21765a7
BD
1099source "arch/arm/plat-s3c24xx/Kconfig"
1100
cee37e50 1101source "arch/arm/plat-spear/Kconfig"
a21765a7 1102
85fd6d63 1103source "arch/arm/mach-s3c24xx/Kconfig"
b130d5c2 1104if ARCH_S3C24XX
a21765a7
BD
1105source "arch/arm/mach-s3c2412/Kconfig"
1106source "arch/arm/mach-s3c2440/Kconfig"
a21765a7 1107endif
1da177e4 1108
a08ab637 1109if ARCH_S3C64XX
431107ea 1110source "arch/arm/mach-s3c64xx/Kconfig"
a08ab637
BD
1111endif
1112
49b7a491 1113source "arch/arm/mach-s5p64x0/Kconfig"
c4ffccdd 1114
5a7652f2 1115source "arch/arm/mach-s5pc100/Kconfig"
5a7652f2 1116
170f4e42
KK
1117source "arch/arm/mach-s5pv210/Kconfig"
1118
83014579 1119source "arch/arm/mach-exynos/Kconfig"
cc0e72b8 1120
882d01f9 1121source "arch/arm/mach-shmobile/Kconfig"
52c543f9 1122
c5f80065
EG
1123source "arch/arm/mach-tegra/Kconfig"
1124
95b8f20f 1125source "arch/arm/mach-u300/Kconfig"
1da177e4 1126
95b8f20f 1127source "arch/arm/mach-ux500/Kconfig"
1da177e4
LT
1128
1129source "arch/arm/mach-versatile/Kconfig"
1130
ceade897 1131source "arch/arm/mach-vexpress/Kconfig"
420c34e4 1132source "arch/arm/plat-versatile/Kconfig"
ceade897 1133
21f47fbc
AC
1134source "arch/arm/mach-vt8500/Kconfig"
1135
7ec80ddf 1136source "arch/arm/mach-w90x900/Kconfig"
1137
1da177e4
LT
1138# Definitions to make life easier
1139config ARCH_ACORN
1140 bool
1141
7ae1f7ec
LB
1142config PLAT_IOP
1143 bool
469d3044 1144 select GENERIC_CLOCKEVENTS
7ae1f7ec 1145
69b02f6a
LB
1146config PLAT_ORION
1147 bool
bfe45e0b 1148 select CLKSRC_MMIO
dc7ad3b3 1149 select GENERIC_IRQ_CHIP
278b45b0 1150 select IRQ_DOMAIN
2f129bf4 1151 select COMMON_CLK
69b02f6a 1152
bd5ce433
EM
1153config PLAT_PXA
1154 bool
1155
f4b8b319
RK
1156config PLAT_VERSATILE
1157 bool
1158
e3887714
RK
1159config ARM_TIMER_SP804
1160 bool
bfe45e0b 1161 select CLKSRC_MMIO
a7bf6162 1162 select HAVE_SCHED_CLOCK
e3887714 1163
1da177e4
LT
1164source arch/arm/mm/Kconfig
1165
958cab0f
RK
1166config ARM_NR_BANKS
1167 int
1168 default 16 if ARCH_EP93XX
1169 default 8
1170
afe4b25e
LB
1171config IWMMXT
1172 bool "Enable iWMMXt support"
ef6c8445
HZ
1173 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
1174 default y if PXA27x || PXA3xx || PXA95x || ARCH_MMP
afe4b25e
LB
1175 help
1176 Enable support for iWMMXt context switching at run time if
1177 running on a CPU that supports it.
1178
1da177e4
LT
1179config XSCALE_PMU
1180 bool
bfc994b5 1181 depends on CPU_XSCALE
1da177e4
LT
1182 default y
1183
0f4f0672 1184config CPU_HAS_PMU
e399b1a4 1185 depends on (CPU_V6 || CPU_V6K || CPU_V7 || XSCALE_PMU) && \
8954bb0d 1186 (!ARCH_OMAP3 || OMAP3_EMU)
0f4f0672
JI
1187 default y
1188 bool
1189
52108641 1190config MULTI_IRQ_HANDLER
1191 bool
1192 help
1193 Allow each machine to specify it's own IRQ handler at run time.
1194
3b93e7b0
HC
1195if !MMU
1196source "arch/arm/Kconfig-nommu"
1197endif
1198
f0c4b8d6
WD
1199config ARM_ERRATA_326103
1200 bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
1201 depends on CPU_V6
1202 help
1203 Executing a SWP instruction to read-only memory does not set bit 11
1204 of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
1205 treat the access as a read, preventing a COW from occurring and
1206 causing the faulting task to livelock.
1207
9cba3ccc
CM
1208config ARM_ERRATA_411920
1209 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
e399b1a4 1210 depends on CPU_V6 || CPU_V6K
9cba3ccc
CM
1211 help
1212 Invalidation of the Instruction Cache operation can
1213 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
1214 It does not affect the MPCore. This option enables the ARM Ltd.
1215 recommended workaround.
1216
7ce236fc
CM
1217config ARM_ERRATA_430973
1218 bool "ARM errata: Stale prediction on replaced interworking branch"
1219 depends on CPU_V7
1220 help
1221 This option enables the workaround for the 430973 Cortex-A8
1222 (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
1223 interworking branch is replaced with another code sequence at the
1224 same virtual address, whether due to self-modifying code or virtual
1225 to physical address re-mapping, Cortex-A8 does not recover from the
1226 stale interworking branch prediction. This results in Cortex-A8
1227 executing the new code sequence in the incorrect ARM or Thumb state.
1228 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
1229 and also flushes the branch target cache at every context switch.
1230 Note that setting specific bits in the ACTLR register may not be
1231 available in non-secure mode.
1232
855c551f
CM
1233config ARM_ERRATA_458693
1234 bool "ARM errata: Processor deadlock when a false hazard is created"
1235 depends on CPU_V7
1236 help
1237 This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1238 erratum. For very specific sequences of memory operations, it is
1239 possible for a hazard condition intended for a cache line to instead
1240 be incorrectly associated with a different cache line. This false
1241 hazard might then cause a processor deadlock. The workaround enables
1242 the L1 caching of the NEON accesses and disables the PLD instruction
1243 in the ACTLR register. Note that setting specific bits in the ACTLR
1244 register may not be available in non-secure mode.
1245
0516e464
CM
1246config ARM_ERRATA_460075
1247 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
1248 depends on CPU_V7
1249 help
1250 This option enables the workaround for the 460075 Cortex-A8 (r2p0)
1251 erratum. Any asynchronous access to the L2 cache may encounter a
1252 situation in which recent store transactions to the L2 cache are lost
1253 and overwritten with stale memory contents from external memory. The
1254 workaround disables the write-allocate mode for the L2 cache via the
1255 ACTLR register. Note that setting specific bits in the ACTLR register
1256 may not be available in non-secure mode.
1257
9f05027c
WD
1258config ARM_ERRATA_742230
1259 bool "ARM errata: DMB operation may be faulty"
1260 depends on CPU_V7 && SMP
1261 help
1262 This option enables the workaround for the 742230 Cortex-A9
1263 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
1264 between two write operations may not ensure the correct visibility
1265 ordering of the two writes. This workaround sets a specific bit in
1266 the diagnostic register of the Cortex-A9 which causes the DMB
1267 instruction to behave as a DSB, ensuring the correct behaviour of
1268 the two writes.
1269
a672e99b
WD
1270config ARM_ERRATA_742231
1271 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1272 depends on CPU_V7 && SMP
1273 help
1274 This option enables the workaround for the 742231 Cortex-A9
1275 (r2p0..r2p2) erratum. Under certain conditions, specific to the
1276 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1277 accessing some data located in the same cache line, may get corrupted
1278 data due to bad handling of the address hazard when the line gets
1279 replaced from one of the CPUs at the same time as another CPU is
1280 accessing it. This workaround sets specific bits in the diagnostic
1281 register of the Cortex-A9 which reduces the linefill issuing
1282 capabilities of the processor.
1283
9e65582a 1284config PL310_ERRATA_588369
fa0ce403 1285 bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
2839e06c 1286 depends on CACHE_L2X0
9e65582a
SS
1287 help
1288 The PL310 L2 cache controller implements three types of Clean &
1289 Invalidate maintenance operations: by Physical Address
1290 (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
1291 They are architecturally defined to behave as the execution of a
1292 clean operation followed immediately by an invalidate operation,
1293 both performing to the same memory location. This functionality
1294 is not correctly implemented in PL310 as clean lines are not
2839e06c 1295 invalidated as a result of these operations.
cdf357f1
WD
1296
1297config ARM_ERRATA_720789
1298 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
e66dc745 1299 depends on CPU_V7
cdf357f1
WD
1300 help
1301 This option enables the workaround for the 720789 Cortex-A9 (prior to
1302 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1303 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1304 As a consequence of this erratum, some TLB entries which should be
1305 invalidated are not, resulting in an incoherency in the system page
1306 tables. The workaround changes the TLB flushing routines to invalidate
1307 entries regardless of the ASID.
475d92fc 1308
1f0090a1 1309config PL310_ERRATA_727915
fa0ce403 1310 bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
1f0090a1
RK
1311 depends on CACHE_L2X0
1312 help
1313 PL310 implements the Clean & Invalidate by Way L2 cache maintenance
1314 operation (offset 0x7FC). This operation runs in background so that
1315 PL310 can handle normal accesses while it is in progress. Under very
1316 rare circumstances, due to this erratum, write data can be lost when
1317 PL310 treats a cacheable write transaction during a Clean &
1318 Invalidate by Way operation.
1319
475d92fc
WD
1320config ARM_ERRATA_743622
1321 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1322 depends on CPU_V7
1323 help
1324 This option enables the workaround for the 743622 Cortex-A9
efbc74ac 1325 (r2p*) erratum. Under very rare conditions, a faulty
475d92fc
WD
1326 optimisation in the Cortex-A9 Store Buffer may lead to data
1327 corruption. This workaround sets a specific bit in the diagnostic
1328 register of the Cortex-A9 which disables the Store Buffer
1329 optimisation, preventing the defect from occurring. This has no
1330 visible impact on the overall performance or power consumption of the
1331 processor.
1332
9a27c27c
WD
1333config ARM_ERRATA_751472
1334 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
ba90c516 1335 depends on CPU_V7
9a27c27c
WD
1336 help
1337 This option enables the workaround for the 751472 Cortex-A9 (prior
1338 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
1339 completion of a following broadcasted operation if the second
1340 operation is received by a CPU before the ICIALLUIS has completed,
1341 potentially leading to corrupted entries in the cache or TLB.
1342
fa0ce403
WD
1343config PL310_ERRATA_753970
1344 bool "PL310 errata: cache sync operation may be faulty"
885028e4
SK
1345 depends on CACHE_PL310
1346 help
1347 This option enables the workaround for the 753970 PL310 (r3p0) erratum.
1348
1349 Under some condition the effect of cache sync operation on
1350 the store buffer still remains when the operation completes.
1351 This means that the store buffer is always asked to drain and
1352 this prevents it from merging any further writes. The workaround
1353 is to replace the normal offset of cache sync operation (0x730)
1354 by another offset targeting an unmapped PL310 register 0x740.
1355 This has the same effect as the cache sync operation: store buffer
1356 drain and waiting for all buffers empty.
1357
fcbdc5fe
WD
1358config ARM_ERRATA_754322
1359 bool "ARM errata: possible faulty MMU translations following an ASID switch"
1360 depends on CPU_V7
1361 help
1362 This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1363 r3p*) erratum. A speculative memory access may cause a page table walk
1364 which starts prior to an ASID switch but completes afterwards. This
1365 can populate the micro-TLB with a stale entry which may be hit with
1366 the new ASID. This workaround places two dsb instructions in the mm
1367 switching code so that no page table walks can cross the ASID switch.
1368
5dab26af
WD
1369config ARM_ERRATA_754327
1370 bool "ARM errata: no automatic Store Buffer drain"
1371 depends on CPU_V7 && SMP
1372 help
1373 This option enables the workaround for the 754327 Cortex-A9 (prior to
1374 r2p0) erratum. The Store Buffer does not have any automatic draining
1375 mechanism and therefore a livelock may occur if an external agent
1376 continuously polls a memory location waiting to observe an update.
1377 This workaround defines cpu_relax() as smp_mb(), preventing correctly
1378 written polling loops from denying visibility of updates to memory.
1379
145e10e1
CM
1380config ARM_ERRATA_364296
1381 bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
1382 depends on CPU_V6 && !SMP
1383 help
1384 This options enables the workaround for the 364296 ARM1136
1385 r0p2 erratum (possible cache data corruption with
1386 hit-under-miss enabled). It sets the undocumented bit 31 in
1387 the auxiliary control register and the FI bit in the control
1388 register, thus disabling hit-under-miss without putting the
1389 processor into full low interrupt latency mode. ARM11MPCore
1390 is not affected.
1391
f630c1bd
WD
1392config ARM_ERRATA_764369
1393 bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1394 depends on CPU_V7 && SMP
1395 help
1396 This option enables the workaround for erratum 764369
1397 affecting Cortex-A9 MPCore with two or more processors (all
1398 current revisions). Under certain timing circumstances, a data
1399 cache line maintenance operation by MVA targeting an Inner
1400 Shareable memory region may fail to proceed up to either the
1401 Point of Coherency or to the Point of Unification of the
1402 system. This workaround adds a DSB instruction before the
1403 relevant cache maintenance functions and sets a specific bit
1404 in the diagnostic control register of the SCU.
1405
11ed0ba1
WD
1406config PL310_ERRATA_769419
1407 bool "PL310 errata: no automatic Store Buffer drain"
1408 depends on CACHE_L2X0
1409 help
1410 On revisions of the PL310 prior to r3p2, the Store Buffer does
1411 not automatically drain. This can cause normal, non-cacheable
1412 writes to be retained when the memory system is idle, leading
1413 to suboptimal I/O performance for drivers using coherent DMA.
1414 This option adds a write barrier to the cpu_idle loop so that,
1415 on systems with an outer cache, the store buffer is drained
1416 explicitly.
1417
1da177e4
LT
1418endmenu
1419
1420source "arch/arm/common/Kconfig"
1421
1da177e4
LT
1422menu "Bus support"
1423
1424config ARM_AMBA
1425 bool
1426
1427config ISA
1428 bool
1da177e4
LT
1429 help
1430 Find out whether you have ISA slots on your motherboard. ISA is the
1431 name of a bus system, i.e. the way the CPU talks to the other stuff
1432 inside your box. Other bus systems are PCI, EISA, MicroChannel
1433 (MCA) or VESA. ISA is an older system, now being displaced by PCI;
1434 newer boards don't support it. If you have ISA, say Y, otherwise N.
1435
065909b9 1436# Select ISA DMA controller support
1da177e4
LT
1437config ISA_DMA
1438 bool
065909b9 1439 select ISA_DMA_API
1da177e4 1440
065909b9 1441# Select ISA DMA interface
5cae841b
AV
1442config ISA_DMA_API
1443 bool
5cae841b 1444
1da177e4 1445config PCI
0b05da72 1446 bool "PCI support" if MIGHT_HAVE_PCI
1da177e4
LT
1447 help
1448 Find out whether you have a PCI motherboard. PCI is the name of a
1449 bus system, i.e. the way the CPU talks to the other stuff inside
1450 your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
1451 VESA. If you have PCI, say Y, otherwise N.
1452
52882173
AV
1453config PCI_DOMAINS
1454 bool
1455 depends on PCI
1456
b080ac8a
MRJ
1457config PCI_NANOENGINE
1458 bool "BSE nanoEngine PCI support"
1459 depends on SA1100_NANOENGINE
1460 help
1461 Enable PCI on the BSE nanoEngine board.
1462
36e23590
MW
1463config PCI_SYSCALL
1464 def_bool PCI
1465
1da177e4
LT
1466# Select the host bridge type
1467config PCI_HOST_VIA82C505
1468 bool
1469 depends on PCI && ARCH_SHARK
1470 default y
1471
a0113a99
MR
1472config PCI_HOST_ITE8152
1473 bool
1474 depends on PCI && MACH_ARMCORE
1475 default y
1476 select DMABOUNCE
1477
1da177e4
LT
1478source "drivers/pci/Kconfig"
1479
1480source "drivers/pcmcia/Kconfig"
1481
1482endmenu
1483
1484menu "Kernel Features"
1485
3b55658a
DM
1486config HAVE_SMP
1487 bool
1488 help
1489 This option should be selected by machines which have an SMP-
1490 capable CPU.
1491
1492 The only effect of this option is to make the SMP-related
1493 options available to the user for configuration.
1494
1da177e4 1495config SMP
bb2d8130 1496 bool "Symmetric Multi-Processing"
fbb4ddac 1497 depends on CPU_V6K || CPU_V7
bc28248e 1498 depends on GENERIC_CLOCKEVENTS
3b55658a 1499 depends on HAVE_SMP
9934ebb8 1500 depends on MMU
f6dd9fa5 1501 select USE_GENERIC_SMP_HELPERS
89c3dedf 1502 select HAVE_ARM_SCU if !ARCH_MSM_SCORPIONMP
1da177e4
LT
1503 help
1504 This enables support for systems with more than one CPU. If you have
1505 a system with only one CPU, like most personal computers, say N. If
1506 you have a system with more than one CPU, say Y.
1507
1508 If you say N here, the kernel will run on single and multiprocessor
1509 machines, but will use only one CPU of a multiprocessor machine. If
1510 you say Y here, the kernel will run on many, but not all, single
1511 processor machines. On a single processor machine, the kernel will
1512 run faster if you say N here.
1513
395cf969 1514 See also <file:Documentation/x86/i386/IO-APIC.txt>,
1da177e4 1515 <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
50a23e6e 1516 <http://tldp.org/HOWTO/SMP-HOWTO.html>.
1da177e4
LT
1517
1518 If you don't know what to do here, say N.
1519
f00ec48f
RK
1520config SMP_ON_UP
1521 bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
1522 depends on EXPERIMENTAL
4d2692a7 1523 depends on SMP && !XIP_KERNEL
f00ec48f
RK
1524 default y
1525 help
1526 SMP kernels contain instructions which fail on non-SMP processors.
1527 Enabling this option allows the kernel to modify itself to make
1528 these instructions safe. Disabling it allows about 1K of space
1529 savings.
1530
1531 If you don't know what to do here, say Y.
1532
c9018aab
VG
1533config ARM_CPU_TOPOLOGY
1534 bool "Support cpu topology definition"
1535 depends on SMP && CPU_V7
1536 default y
1537 help
1538 Support ARM cpu topology definition. The MPIDR register defines
1539 affinity between processors which is then used to describe the cpu
1540 topology of an ARM System.
1541
1542config SCHED_MC
1543 bool "Multi-core scheduler support"
1544 depends on ARM_CPU_TOPOLOGY
1545 help
1546 Multi-core scheduler support improves the CPU scheduler's decision
1547 making when dealing with multi-core CPU chips at a cost of slightly
1548 increased overhead in some places. If unsure say N here.
1549
1550config SCHED_SMT
1551 bool "SMT scheduler support"
1552 depends on ARM_CPU_TOPOLOGY
1553 help
1554 Improves the CPU scheduler's decision making when dealing with
1555 MultiThreading at a cost of slightly increased overhead in some
1556 places. If unsure say N here.
1557
a8cbcd92
RK
1558config HAVE_ARM_SCU
1559 bool
a8cbcd92
RK
1560 help
1561 This option enables support for the ARM system coherency unit
1562
022c03a2
MZ
1563config ARM_ARCH_TIMER
1564 bool "Architected timer support"
1565 depends on CPU_V7
1566 help
1567 This option enables support for the ARM architected timer
1568
f32f4ce2
RK
1569config HAVE_ARM_TWD
1570 bool
1571 depends on SMP
1572 help
1573 This options enables support for the ARM timer and watchdog unit
1574
8d5796d2
LB
1575choice
1576 prompt "Memory split"
1577 default VMSPLIT_3G
1578 help
1579 Select the desired split between kernel and user memory.
1580
1581 If you are not absolutely sure what you are doing, leave this
1582 option alone!
1583
1584 config VMSPLIT_3G
1585 bool "3G/1G user/kernel split"
1586 config VMSPLIT_2G
1587 bool "2G/2G user/kernel split"
1588 config VMSPLIT_1G
1589 bool "1G/3G user/kernel split"
1590endchoice
1591
1592config PAGE_OFFSET
1593 hex
1594 default 0x40000000 if VMSPLIT_1G
1595 default 0x80000000 if VMSPLIT_2G
1596 default 0xC0000000
1597
1da177e4
LT
1598config NR_CPUS
1599 int "Maximum number of CPUs (2-32)"
1600 range 2 32
1601 depends on SMP
1602 default "4"
1603
a054a811
RK
1604config HOTPLUG_CPU
1605 bool "Support for hot-pluggable CPUs (EXPERIMENTAL)"
1606 depends on SMP && HOTPLUG && EXPERIMENTAL
1607 help
1608 Say Y here to experiment with turning CPUs off and on. CPUs
1609 can be controlled through /sys/devices/system/cpu.
1610
37ee16ae
RK
1611config LOCAL_TIMERS
1612 bool "Use local timer interrupts"
971acb9b 1613 depends on SMP
37ee16ae 1614 default y
30d8bead 1615 select HAVE_ARM_TWD if (!ARCH_MSM_SCORPIONMP && !EXYNOS4_MCT)
37ee16ae
RK
1616 help
1617 Enable support for local timers on SMP platforms, rather then the
1618 legacy IPI broadcast method. Local timers allows the system
1619 accounting to be spread across the timer interval, preventing a
1620 "thundering herd" at every timer tick.
1621
44986ab0
PDSN
1622config ARCH_NR_GPIO
1623 int
3dea19e8 1624 default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
70227a45 1625 default 355 if ARCH_U8500
9a01ec30 1626 default 264 if MACH_H4700
39f47d9f 1627 default 512 if SOC_OMAP5
44986ab0
PDSN
1628 default 0
1629 help
1630 Maximum number of GPIOs in the system.
1631
1632 If unsure, leave the default value.
1633
d45a398f 1634source kernel/Kconfig.preempt
1da177e4 1635
f8065813
RK
1636config HZ
1637 int
b130d5c2 1638 default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \
a73ddc61 1639 ARCH_S5PV210 || ARCH_EXYNOS4
bfe65704 1640 default OMAP_32K_TIMER_HZ if ARCH_OMAP && OMAP_32K_TIMER
5248c657 1641 default AT91_TIMER_HZ if ARCH_AT91
5da3e714 1642 default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
f8065813
RK
1643 default 100
1644
16c79651 1645config THUMB2_KERNEL
4a50bfe3 1646 bool "Compile the kernel in Thumb-2 mode (EXPERIMENTAL)"
e399b1a4 1647 depends on CPU_V7 && !CPU_V6 && !CPU_V6K && EXPERIMENTAL
16c79651
CM
1648 select AEABI
1649 select ARM_ASM_UNIFIED
89bace65 1650 select ARM_UNWIND
16c79651
CM
1651 help
1652 By enabling this option, the kernel will be compiled in
1653 Thumb-2 mode. A compiler/assembler that understand the unified
1654 ARM-Thumb syntax is needed.
1655
1656 If unsure, say N.
1657
6f685c5c
DM
1658config THUMB2_AVOID_R_ARM_THM_JUMP11
1659 bool "Work around buggy Thumb-2 short branch relocations in gas"
1660 depends on THUMB2_KERNEL && MODULES
1661 default y
1662 help
1663 Various binutils versions can resolve Thumb-2 branches to
1664 locally-defined, preemptible global symbols as short-range "b.n"
1665 branch instructions.
1666
1667 This is a problem, because there's no guarantee the final
1668 destination of the symbol, or any candidate locations for a
1669 trampoline, are within range of the branch. For this reason, the
1670 kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
1671 relocation in modules at all, and it makes little sense to add
1672 support.
1673
1674 The symptom is that the kernel fails with an "unsupported
1675 relocation" error when loading some modules.
1676
1677 Until fixed tools are available, passing
1678 -fno-optimize-sibling-calls to gcc should prevent gcc generating
1679 code which hits this problem, at the cost of a bit of extra runtime
1680 stack usage in some cases.
1681
1682 The problem is described in more detail at:
1683 https://bugs.launchpad.net/binutils-linaro/+bug/725126
1684
1685 Only Thumb-2 kernels are affected.
1686
1687 Unless you are sure your tools don't have this problem, say Y.
1688
0becb088
CM
1689config ARM_ASM_UNIFIED
1690 bool
1691
704bdda0
NP
1692config AEABI
1693 bool "Use the ARM EABI to compile the kernel"
1694 help
1695 This option allows for the kernel to be compiled using the latest
1696 ARM ABI (aka EABI). This is only useful if you are using a user
1697 space environment that is also compiled with EABI.
1698
1699 Since there are major incompatibilities between the legacy ABI and
1700 EABI, especially with regard to structure member alignment, this
1701 option also changes the kernel syscall calling convention to
1702 disambiguate both ABIs and allow for backward compatibility support
1703 (selected with CONFIG_OABI_COMPAT).
1704
1705 To use this you need GCC version 4.0.0 or later.
1706
6c90c872 1707config OABI_COMPAT
a73a3ff1 1708 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
9bc433a1 1709 depends on AEABI && EXPERIMENTAL && !THUMB2_KERNEL
6c90c872
NP
1710 default y
1711 help
1712 This option preserves the old syscall interface along with the
1713 new (ARM EABI) one. It also provides a compatibility layer to
1714 intercept syscalls that have structure arguments which layout
1715 in memory differs between the legacy ABI and the new ARM EABI
1716 (only for non "thumb" binaries). This option adds a tiny
1717 overhead to all syscalls and produces a slightly larger kernel.
1718 If you know you'll be using only pure EABI user space then you
1719 can say N here. If this option is not selected and you attempt
1720 to execute a legacy ABI binary then the result will be
1721 UNPREDICTABLE (in fact it can be predicted that it won't work
1722 at all). If in doubt say Y.
1723
eb33575c 1724config ARCH_HAS_HOLES_MEMORYMODEL
e80d6a24 1725 bool
e80d6a24 1726
05944d74
RK
1727config ARCH_SPARSEMEM_ENABLE
1728 bool
1729
07a2f737
RK
1730config ARCH_SPARSEMEM_DEFAULT
1731 def_bool ARCH_SPARSEMEM_ENABLE
1732
05944d74 1733config ARCH_SELECT_MEMORY_MODEL
be370302 1734 def_bool ARCH_SPARSEMEM_ENABLE
c80d79d7 1735
7b7bf499
WD
1736config HAVE_ARCH_PFN_VALID
1737 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
1738
053a96ca 1739config HIGHMEM
e8db89a2
RK
1740 bool "High Memory Support"
1741 depends on MMU
053a96ca
NP
1742 help
1743 The address space of ARM processors is only 4 Gigabytes large
1744 and it has to accommodate user address space, kernel address
1745 space as well as some memory mapped IO. That means that, if you
1746 have a large amount of physical memory and/or IO, not all of the
1747 memory can be "permanently mapped" by the kernel. The physical
1748 memory that is not permanently mapped is called "high memory".
1749
1750 Depending on the selected kernel/user memory split, minimum
1751 vmalloc space and actual amount of RAM, you may not need this
1752 option which should result in a slightly faster kernel.
1753
1754 If unsure, say n.
1755
65cec8e3
RK
1756config HIGHPTE
1757 bool "Allocate 2nd-level pagetables from highmem"
1758 depends on HIGHMEM
65cec8e3 1759
1b8873a0
JI
1760config HW_PERF_EVENTS
1761 bool "Enable hardware performance counter support for perf events"
fe166148 1762 depends on PERF_EVENTS && CPU_HAS_PMU
1b8873a0
JI
1763 default y
1764 help
1765 Enable hardware performance counter support for perf events. If
1766 disabled, perf events will use software events only.
1767
3f22ab27
DH
1768source "mm/Kconfig"
1769
c1b2d970
MD
1770config FORCE_MAX_ZONEORDER
1771 int "Maximum zone order" if ARCH_SHMOBILE
1772 range 11 64 if ARCH_SHMOBILE
1773 default "9" if SA1111
1774 default "11"
1775 help
1776 The kernel memory allocator divides physically contiguous memory
1777 blocks into "zones", where each zone is a power of two number of
1778 pages. This option selects the largest power of two that the kernel
1779 keeps in the memory allocator. If you need to allocate very large
1780 blocks of physically contiguous memory, then you may need to
1781 increase this value.
1782
1783 This config option is actually maximum order plus one. For example,
1784 a value of 11 means that the largest free memory block is 2^10 pages.
1785
1da177e4
LT
1786config LEDS
1787 bool "Timer and CPU usage LEDs"
e055d5bf 1788 depends on ARCH_CDB89712 || ARCH_EBSA110 || \
8c8fdbc9 1789 ARCH_EBSA285 || ARCH_INTEGRATOR || \
1da177e4
LT
1790 ARCH_LUBBOCK || MACH_MAINSTONE || ARCH_NETWINDER || \
1791 ARCH_OMAP || ARCH_P720T || ARCH_PXA_IDP || \
73a59c1c 1792 ARCH_SA1100 || ARCH_SHARK || ARCH_VERSATILE || \
25329671 1793 ARCH_AT91 || ARCH_DAVINCI || \
ff3042fb 1794 ARCH_KS8695 || MACH_RD88F5182 || ARCH_REALVIEW
1da177e4
LT
1795 help
1796 If you say Y here, the LEDs on your machine will be used
1797 to provide useful information about your current system status.
1798
1799 If you are compiling a kernel for a NetWinder or EBSA-285, you will
1800 be able to select which LEDs are active using the options below. If
1801 you are compiling a kernel for the EBSA-110 or the LART however, the
1802 red LED will simply flash regularly to indicate that the system is
1803 still functional. It is safe to say Y here if you have a CATS
1804 system, but the driver will do nothing.
1805
1806config LEDS_TIMER
1807 bool "Timer LED" if (!ARCH_CDB89712 && !ARCH_OMAP) || \
eebdf7d7
DB
1808 OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
1809 || MACH_OMAP_PERSEUS2
1da177e4 1810 depends on LEDS
0567a0c0 1811 depends on !GENERIC_CLOCKEVENTS
1da177e4
LT
1812 default y if ARCH_EBSA110
1813 help
1814 If you say Y here, one of the system LEDs (the green one on the
1815 NetWinder, the amber one on the EBSA285, or the red one on the LART)
1816 will flash regularly to indicate that the system is still
1817 operational. This is mainly useful to kernel hackers who are
1818 debugging unstable kernels.
1819
1820 The LART uses the same LED for both Timer LED and CPU usage LED
1821 functions. You may choose to use both, but the Timer LED function
1822 will overrule the CPU usage LED.
1823
1824config LEDS_CPU
1825 bool "CPU usage LED" if (!ARCH_CDB89712 && !ARCH_EBSA110 && \
eebdf7d7
DB
1826 !ARCH_OMAP) \
1827 || OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
1828 || MACH_OMAP_PERSEUS2
1da177e4
LT
1829 depends on LEDS
1830 help
1831 If you say Y here, the red LED will be used to give a good real
1832 time indication of CPU usage, by lighting whenever the idle task
1833 is not currently executing.
1834
1835 The LART uses the same LED for both Timer LED and CPU usage LED
1836 functions. You may choose to use both, but the Timer LED function
1837 will overrule the CPU usage LED.
1838
1839config ALIGNMENT_TRAP
1840 bool
f12d0d7c 1841 depends on CPU_CP15_MMU
1da177e4 1842 default y if !ARCH_EBSA110
e119bfff 1843 select HAVE_PROC_CPU if PROC_FS
1da177e4 1844 help
84eb8d06 1845 ARM processors cannot fetch/store information which is not
1da177e4
LT
1846 naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1847 address divisible by 4. On 32-bit ARM processors, these non-aligned
1848 fetch/store instructions will be emulated in software if you say
1849 here, which has a severe performance impact. This is necessary for
1850 correct operation of some network protocols. With an IP-only
1851 configuration it is safe to say N, otherwise say Y.
1852
39ec58f3
LB
1853config UACCESS_WITH_MEMCPY
1854 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user() (EXPERIMENTAL)"
1855 depends on MMU && EXPERIMENTAL
1856 default y if CPU_FEROCEON
1857 help
1858 Implement faster copy_to_user and clear_user methods for CPU
1859 cores where a 8-word STM instruction give significantly higher
1860 memory write throughput than a sequence of individual 32bit stores.
1861
1862 A possible side effect is a slight increase in scheduling latency
1863 between threads sharing the same address space if they invoke
1864 such copy operations with large buffers.
1865
1866 However, if the CPU data cache is using a write-allocate mode,
1867 this option is unlikely to provide any performance gain.
1868
70c70d97
NP
1869config SECCOMP
1870 bool
1871 prompt "Enable seccomp to safely compute untrusted bytecode"
1872 ---help---
1873 This kernel feature is useful for number crunching applications
1874 that may need to compute untrusted bytecode during their
1875 execution. By using pipes or other transports made available to
1876 the process as file descriptors supporting the read/write
1877 syscalls, it's possible to isolate those applications in
1878 their own address space using seccomp. Once seccomp is
1879 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1880 and the task is only allowed to execute a few safe syscalls
1881 defined by each seccomp mode.
1882
c743f380
NP
1883config CC_STACKPROTECTOR
1884 bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
4a50bfe3 1885 depends on EXPERIMENTAL
c743f380
NP
1886 help
1887 This option turns on the -fstack-protector GCC feature. This
1888 feature puts, at the beginning of functions, a canary value on
1889 the stack just before the return address, and validates
1890 the value just before actually returning. Stack based buffer
1891 overflows (that need to overwrite this return address) now also
1892 overwrite the canary, which gets detected and the attack is then
1893 neutralized via a kernel panic.
1894 This feature requires gcc version 4.2 or above.
1895
73a65b3f
UKK
1896config DEPRECATED_PARAM_STRUCT
1897 bool "Provide old way to pass kernel parameters"
1898 help
1899 This was deprecated in 2001 and announced to live on for 5 years.
1900 Some old boot loaders still use this way.
1901
1da177e4
LT
1902endmenu
1903
1904menu "Boot options"
1905
9eb8f674
GL
1906config USE_OF
1907 bool "Flattened Device Tree support"
1908 select OF
1909 select OF_EARLY_FLATTREE
08a543ad 1910 select IRQ_DOMAIN
9eb8f674
GL
1911 help
1912 Include support for flattened device tree machine descriptions.
1913
1da177e4
LT
1914# Compressed boot loader in ROM. Yes, we really want to ask about
1915# TEXT and BSS so we preserve their values in the config files.
1916config ZBOOT_ROM_TEXT
1917 hex "Compressed ROM boot loader base address"
1918 default "0"
1919 help
1920 The physical address at which the ROM-able zImage is to be
1921 placed in the target. Platforms which normally make use of
1922 ROM-able zImage formats normally set this to a suitable
1923 value in their defconfig file.
1924
1925 If ZBOOT_ROM is not enabled, this has no effect.
1926
1927config ZBOOT_ROM_BSS
1928 hex "Compressed ROM boot loader BSS address"
1929 default "0"
1930 help
f8c440b2
DF
1931 The base address of an area of read/write memory in the target
1932 for the ROM-able zImage which must be available while the
1933 decompressor is running. It must be large enough to hold the
1934 entire decompressed kernel plus an additional 128 KiB.
1935 Platforms which normally make use of ROM-able zImage formats
1936 normally set this to a suitable value in their defconfig file.
1da177e4
LT
1937
1938 If ZBOOT_ROM is not enabled, this has no effect.
1939
1940config ZBOOT_ROM
1941 bool "Compressed boot loader in ROM/flash"
1942 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
1943 help
1944 Say Y here if you intend to execute your compressed kernel image
1945 (zImage) directly from ROM or flash. If unsure, say N.
1946
090ab3ff
SH
1947choice
1948 prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
1949 depends on ZBOOT_ROM && ARCH_SH7372 && EXPERIMENTAL
1950 default ZBOOT_ROM_NONE
1951 help
1952 Include experimental SD/MMC loading code in the ROM-able zImage.
59bf8964 1953 With this enabled it is possible to write the ROM-able zImage
090ab3ff
SH
1954 kernel image to an MMC or SD card and boot the kernel straight
1955 from the reset vector. At reset the processor Mask ROM will load
59bf8964 1956 the first part of the ROM-able zImage which in turn loads the
090ab3ff
SH
1957 rest the kernel image to RAM.
1958
1959config ZBOOT_ROM_NONE
1960 bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
1961 help
1962 Do not load image from SD or MMC
1963
f45b1149
SH
1964config ZBOOT_ROM_MMCIF
1965 bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
f45b1149 1966 help
090ab3ff
SH
1967 Load image from MMCIF hardware block.
1968
1969config ZBOOT_ROM_SH_MOBILE_SDHI
1970 bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
1971 help
1972 Load image from SDHI hardware block
1973
1974endchoice
f45b1149 1975
e2a6a3aa
JB
1976config ARM_APPENDED_DTB
1977 bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
1978 depends on OF && !ZBOOT_ROM && EXPERIMENTAL
1979 help
1980 With this option, the boot code will look for a device tree binary
1981 (DTB) appended to zImage
1982 (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1983
1984 This is meant as a backward compatibility convenience for those
1985 systems with a bootloader that can't be upgraded to accommodate
1986 the documented boot protocol using a device tree.
1987
1988 Beware that there is very little in terms of protection against
1989 this option being confused by leftover garbage in memory that might
1990 look like a DTB header after a reboot if no actual DTB is appended
1991 to zImage. Do not leave this option active in a production kernel
1992 if you don't intend to always append a DTB. Proper passing of the
1993 location into r2 of a bootloader provided DTB is always preferable
1994 to this option.
1995
b90b9a38
NP
1996config ARM_ATAG_DTB_COMPAT
1997 bool "Supplement the appended DTB with traditional ATAG information"
1998 depends on ARM_APPENDED_DTB
1999 help
2000 Some old bootloaders can't be updated to a DTB capable one, yet
2001 they provide ATAGs with memory configuration, the ramdisk address,
2002 the kernel cmdline string, etc. Such information is dynamically
2003 provided by the bootloader and can't always be stored in a static
2004 DTB. To allow a device tree enabled kernel to be used with such
2005 bootloaders, this option allows zImage to extract the information
2006 from the ATAG list and store it at run time into the appended DTB.
2007
d0f34a11
GR
2008choice
2009 prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
2010 default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
2011
2012config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
2013 bool "Use bootloader kernel arguments if available"
2014 help
2015 Uses the command-line options passed by the boot loader instead of
2016 the device tree bootargs property. If the boot loader doesn't provide
2017 any, the device tree bootargs property will be used.
2018
2019config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
2020 bool "Extend with bootloader kernel arguments"
2021 help
2022 The command-line arguments provided by the boot loader will be
2023 appended to the the device tree bootargs property.
2024
2025endchoice
2026
1da177e4
LT
2027config CMDLINE
2028 string "Default kernel command string"
2029 default ""
2030 help
2031 On some architectures (EBSA110 and CATS), there is currently no way
2032 for the boot loader to pass arguments to the kernel. For these
2033 architectures, you should supply some command-line options at build
2034 time by entering them here. As a minimum, you should specify the
2035 memory size and the root device (e.g., mem=64M root=/dev/nfs).
2036
4394c124
VB
2037choice
2038 prompt "Kernel command line type" if CMDLINE != ""
2039 default CMDLINE_FROM_BOOTLOADER
2040
2041config CMDLINE_FROM_BOOTLOADER
2042 bool "Use bootloader kernel arguments if available"
2043 help
2044 Uses the command-line options passed by the boot loader. If
2045 the boot loader doesn't provide any, the default kernel command
2046 string provided in CMDLINE will be used.
2047
2048config CMDLINE_EXTEND
2049 bool "Extend bootloader kernel arguments"
2050 help
2051 The command-line arguments provided by the boot loader will be
2052 appended to the default kernel command string.
2053
92d2040d
AH
2054config CMDLINE_FORCE
2055 bool "Always use the default kernel command string"
92d2040d
AH
2056 help
2057 Always use the default kernel command string, even if the boot
2058 loader passes other arguments to the kernel.
2059 This is useful if you cannot or don't want to change the
2060 command-line options your boot loader passes to the kernel.
4394c124 2061endchoice
92d2040d 2062
1da177e4
LT
2063config XIP_KERNEL
2064 bool "Kernel Execute-In-Place from ROM"
497b7e94 2065 depends on !ZBOOT_ROM && !ARM_LPAE
1da177e4
LT
2066 help
2067 Execute-In-Place allows the kernel to run from non-volatile storage
2068 directly addressable by the CPU, such as NOR flash. This saves RAM
2069 space since the text section of the kernel is not loaded from flash
2070 to RAM. Read-write sections, such as the data section and stack,
2071 are still copied to RAM. The XIP kernel is not compressed since
2072 it has to run directly from flash, so it will take more space to
2073 store it. The flash address used to link the kernel object files,
2074 and for storing it, is configuration dependent. Therefore, if you
2075 say Y here, you must know the proper physical address where to
2076 store the kernel image depending on your own flash memory usage.
2077
2078 Also note that the make target becomes "make xipImage" rather than
2079 "make zImage" or "make Image". The final kernel binary to put in
2080 ROM memory will be arch/arm/boot/xipImage.
2081
2082 If unsure, say N.
2083
2084config XIP_PHYS_ADDR
2085 hex "XIP Kernel Physical Location"
2086 depends on XIP_KERNEL
2087 default "0x00080000"
2088 help
2089 This is the physical address in your flash memory the kernel will
2090 be linked for and stored to. This address is dependent on your
2091 own flash usage.
2092
c587e4a6
RP
2093config KEXEC
2094 bool "Kexec system call (EXPERIMENTAL)"
02b73e2e 2095 depends on EXPERIMENTAL && (!SMP || HOTPLUG_CPU)
c587e4a6
RP
2096 help
2097 kexec is a system call that implements the ability to shutdown your
2098 current kernel, and to start another kernel. It is like a reboot
01dd2fbf 2099 but it is independent of the system firmware. And like a reboot
c587e4a6
RP
2100 you can start any kernel with it, not just Linux.
2101
2102 It is an ongoing process to be certain the hardware in a machine
2103 is properly shutdown, so do not be surprised if this code does not
2104 initially work for you. It may help to enable device hotplugging
2105 support.
2106
4cd9d6f7
RP
2107config ATAGS_PROC
2108 bool "Export atags in procfs"
b98d7291
UL
2109 depends on KEXEC
2110 default y
4cd9d6f7
RP
2111 help
2112 Should the atags used to boot the kernel be exported in an "atags"
2113 file in procfs. Useful with kexec.
2114
cb5d39b3
MW
2115config CRASH_DUMP
2116 bool "Build kdump crash kernel (EXPERIMENTAL)"
2117 depends on EXPERIMENTAL
2118 help
2119 Generate crash dump after being started by kexec. This should
2120 be normally only set in special crash dump kernels which are
2121 loaded in the main kernel with kexec-tools into a specially
2122 reserved region and then later executed after a crash by
2123 kdump/kexec. The crash dump kernel must be compiled to a
2124 memory address not used by the main kernel
2125
2126 For more details see Documentation/kdump/kdump.txt
2127
e69edc79
EM
2128config AUTO_ZRELADDR
2129 bool "Auto calculation of the decompressed kernel image address"
2130 depends on !ZBOOT_ROM && !ARCH_U300
2131 help
2132 ZRELADDR is the physical address where the decompressed kernel
2133 image will be placed. If AUTO_ZRELADDR is selected, the address
2134 will be determined at run-time by masking the current IP with
2135 0xf8000000. This assumes the zImage being placed in the first 128MB
2136 from start of memory.
2137
1da177e4
LT
2138endmenu
2139
ac9d7efc 2140menu "CPU Power Management"
1da177e4 2141
89c52ed4 2142if ARCH_HAS_CPUFREQ
1da177e4
LT
2143
2144source "drivers/cpufreq/Kconfig"
2145
64f102b6
YS
2146config CPU_FREQ_IMX
2147 tristate "CPUfreq driver for i.MX CPUs"
2148 depends on ARCH_MXC && CPU_FREQ
f637c4c9 2149 select CPU_FREQ_TABLE
64f102b6
YS
2150 help
2151 This enables the CPUfreq driver for i.MX CPUs.
2152
1da177e4
LT
2153config CPU_FREQ_SA1100
2154 bool
1da177e4
LT
2155
2156config CPU_FREQ_SA1110
2157 bool
1da177e4
LT
2158
2159config CPU_FREQ_INTEGRATOR
2160 tristate "CPUfreq driver for ARM Integrator CPUs"
2161 depends on ARCH_INTEGRATOR && CPU_FREQ
2162 default y
2163 help
2164 This enables the CPUfreq driver for ARM Integrator CPUs.
2165
2166 For details, take a look at <file:Documentation/cpu-freq>.
2167
2168 If in doubt, say Y.
2169
9e2697ff
RK
2170config CPU_FREQ_PXA
2171 bool
2172 depends on CPU_FREQ && ARCH_PXA && PXA25x
2173 default y
ca7d156e 2174 select CPU_FREQ_TABLE
9e2697ff
RK
2175 select CPU_FREQ_DEFAULT_GOV_USERSPACE
2176
9d56c02a
BD
2177config CPU_FREQ_S3C
2178 bool
2179 help
2180 Internal configuration node for common cpufreq on Samsung SoC
2181
2182config CPU_FREQ_S3C24XX
4a50bfe3 2183 bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)"
b130d5c2 2184 depends on ARCH_S3C24XX && CPU_FREQ && EXPERIMENTAL
9d56c02a
BD
2185 select CPU_FREQ_S3C
2186 help
2187 This enables the CPUfreq driver for the Samsung S3C24XX family
2188 of CPUs.
2189
2190 For details, take a look at <file:Documentation/cpu-freq>.
2191
2192 If in doubt, say N.
2193
2194config CPU_FREQ_S3C24XX_PLL
4a50bfe3 2195 bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)"
9d56c02a
BD
2196 depends on CPU_FREQ_S3C24XX && EXPERIMENTAL
2197 help
2198 Compile in support for changing the PLL frequency from the
2199 S3C24XX series CPUfreq driver. The PLL takes time to settle
2200 after a frequency change, so by default it is not enabled.
2201
2202 This also means that the PLL tables for the selected CPU(s) will
2203 be built which may increase the size of the kernel image.
2204
2205config CPU_FREQ_S3C24XX_DEBUG
2206 bool "Debug CPUfreq Samsung driver core"
2207 depends on CPU_FREQ_S3C24XX
2208 help
2209 Enable s3c_freq_dbg for the Samsung S3C CPUfreq core
2210
2211config CPU_FREQ_S3C24XX_IODEBUG
2212 bool "Debug CPUfreq Samsung driver IO timing"
2213 depends on CPU_FREQ_S3C24XX
2214 help
2215 Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core
2216
e6d197a6
BD
2217config CPU_FREQ_S3C24XX_DEBUGFS
2218 bool "Export debugfs for CPUFreq"
2219 depends on CPU_FREQ_S3C24XX && DEBUG_FS
2220 help
2221 Export status information via debugfs.
2222
1da177e4
LT
2223endif
2224
ac9d7efc
RK
2225source "drivers/cpuidle/Kconfig"
2226
2227endmenu
2228
1da177e4
LT
2229menu "Floating point emulation"
2230
2231comment "At least one emulation must be selected"
2232
2233config FPE_NWFPE
2234 bool "NWFPE math emulation"
593c252a 2235 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
1da177e4
LT
2236 ---help---
2237 Say Y to include the NWFPE floating point emulator in the kernel.
2238 This is necessary to run most binaries. Linux does not currently
2239 support floating point hardware so you need to say Y here even if
2240 your machine has an FPA or floating point co-processor podule.
2241
2242 You may say N here if you are going to load the Acorn FPEmulator
2243 early in the bootup.
2244
2245config FPE_NWFPE_XP
2246 bool "Support extended precision"
bedf142b 2247 depends on FPE_NWFPE
1da177e4
LT
2248 help
2249 Say Y to include 80-bit support in the kernel floating-point
2250 emulator. Otherwise, only 32 and 64-bit support is compiled in.
2251 Note that gcc does not generate 80-bit operations by default,
2252 so in most cases this option only enlarges the size of the
2253 floating point emulator without any good reason.
2254
2255 You almost surely want to say N here.
2256
2257config FPE_FASTFPE
2258 bool "FastFPE math emulation (EXPERIMENTAL)"
8993a44c 2259 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 && EXPERIMENTAL
1da177e4
LT
2260 ---help---
2261 Say Y here to include the FAST floating point emulator in the kernel.
2262 This is an experimental much faster emulator which now also has full
2263 precision for the mantissa. It does not support any exceptions.
2264 It is very simple, and approximately 3-6 times faster than NWFPE.
2265
2266 It should be sufficient for most programs. It may be not suitable
2267 for scientific calculations, but you have to check this for yourself.
2268 If you do not feel you need a faster FP emulation you should better
2269 choose NWFPE.
2270
2271config VFP
2272 bool "VFP-format floating point maths"
e399b1a4 2273 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
1da177e4
LT
2274 help
2275 Say Y to include VFP support code in the kernel. This is needed
2276 if your hardware includes a VFP unit.
2277
2278 Please see <file:Documentation/arm/VFP/release-notes.txt> for
2279 release notes and additional status information.
2280
2281 Say N if your target does not have VFP hardware.
2282
25ebee02
CM
2283config VFPv3
2284 bool
2285 depends on VFP
2286 default y if CPU_V7
2287
b5872db4
CM
2288config NEON
2289 bool "Advanced SIMD (NEON) Extension support"
2290 depends on VFPv3 && CPU_V7
2291 help
2292 Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2293 Extension.
2294
1da177e4
LT
2295endmenu
2296
2297menu "Userspace binary formats"
2298
2299source "fs/Kconfig.binfmt"
2300
2301config ARTHUR
2302 tristate "RISC OS personality"
704bdda0 2303 depends on !AEABI
1da177e4
LT
2304 help
2305 Say Y here to include the kernel code necessary if you want to run
2306 Acorn RISC OS/Arthur binaries under Linux. This code is still very
2307 experimental; if this sounds frightening, say N and sleep in peace.
2308 You can also say M here to compile this support as a module (which
2309 will be called arthur).
2310
2311endmenu
2312
2313menu "Power management options"
2314
eceab4ac 2315source "kernel/power/Kconfig"
1da177e4 2316
f4cb5700 2317config ARCH_SUSPEND_POSSIBLE
3d5e8af4 2318 depends on !ARCH_S5PC100 && !ARCH_TEGRA
6a786182 2319 depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \
3f5d0819 2320 CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
f4cb5700
JB
2321 def_bool y
2322
15e0d9e3
AB
2323config ARM_CPU_SUSPEND
2324 def_bool PM_SLEEP
2325
1da177e4
LT
2326endmenu
2327
d5950b43
SR
2328source "net/Kconfig"
2329
ac25150f 2330source "drivers/Kconfig"
1da177e4
LT
2331
2332source "fs/Kconfig"
2333
1da177e4
LT
2334source "arch/arm/Kconfig.debug"
2335
2336source "security/Kconfig"
2337
2338source "crypto/Kconfig"
2339
2340source "lib/Kconfig"
This page took 1.064913 seconds and 5 git commands to generate.