ARM: 7243/1: sp804: modernize clock event registration
[deliverable/linux.git] / arch / arm / Kconfig
CommitLineData
1da177e4
LT
1config ARM
2 bool
3 default y
e17c6d56 4 select HAVE_AOUT
24056f52 5 select HAVE_DMA_API_DEBUG
d0ee9f40 6 select HAVE_IDE if PCI || ISA || PCMCIA
2778f620 7 select HAVE_MEMBLOCK
12b824fb 8 select RTC_LIB
75e7153a 9 select SYS_SUPPORTS_APM_EMULATION
a41297a0 10 select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI)
fe166148 11 select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
5cbad0eb 12 select HAVE_ARCH_KGDB
856bc356 13 select HAVE_KPROBES if !XIP_KERNEL
9edddaa2 14 select HAVE_KRETPROBES if (HAVE_KPROBES)
606576ce 15 select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
80be7a7f
RV
16 select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
17 select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
0e341af8 18 select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
1fe53268 19 select HAVE_GENERIC_DMA_COHERENT
e7db7b42
AT
20 select HAVE_KERNEL_GZIP
21 select HAVE_KERNEL_LZO
6e8699f7 22 select HAVE_KERNEL_LZMA
e360adbe 23 select HAVE_IRQ_WORK
7ada189f
JI
24 select HAVE_PERF_EVENTS
25 select PERF_USE_VMALLOC
e513f8bf 26 select HAVE_REGS_AND_STACK_ACCESS_API
e399b1a4 27 select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
ed60453f 28 select HAVE_C_RECORDMCOUNT
e2a93ecc
LB
29 select HAVE_GENERIC_HARDIRQS
30 select HAVE_SPARSE_IRQ
25a5662a 31 select GENERIC_IRQ_SHOW
1fb90263 32 select CPU_PM if (SUSPEND || CPU_IDLE)
1da177e4
LT
33 help
34 The ARM series is a line of low-power-consumption RISC chip designs
f6c8965a 35 licensed by ARM Ltd and targeted at embedded applications and
1da177e4 36 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
f6c8965a 37 manufactured, but legacy ARM-based PC hardware remains popular in
1da177e4
LT
38 Europe. There is an ARM Linux project with a web page at
39 <http://www.arm.linux.org.uk/>.
40
74facffe
RK
41config ARM_HAS_SG_CHAIN
42 bool
43
1a189b97
RK
44config HAVE_PWM
45 bool
46
0b05da72
HUK
47config MIGHT_HAVE_PCI
48 bool
49
75e7153a
RB
50config SYS_SUPPORTS_APM_EMULATION
51 bool
52
112f38a4
RK
53config HAVE_SCHED_CLOCK
54 bool
55
0a938b97
DB
56config GENERIC_GPIO
57 bool
0a938b97 58
5cfc8ee0
JS
59config ARCH_USES_GETTIMEOFFSET
60 bool
61 default n
746140c7 62
0567a0c0
KH
63config GENERIC_CLOCKEVENTS
64 bool
0567a0c0 65
a8655e83
CM
66config GENERIC_CLOCKEVENTS_BROADCAST
67 bool
68 depends on GENERIC_CLOCKEVENTS
5388a6b2 69 default y if SMP
a8655e83 70
bf9dd360
RH
71config KTIME_SCALAR
72 bool
73 default y
74
bc581770
LW
75config HAVE_TCM
76 bool
77 select GENERIC_ALLOCATOR
78
e119bfff
RK
79config HAVE_PROC_CPU
80 bool
81
5ea81769
AV
82config NO_IOPORT
83 bool
5ea81769 84
1da177e4
LT
85config EISA
86 bool
87 ---help---
88 The Extended Industry Standard Architecture (EISA) bus was
89 developed as an open alternative to the IBM MicroChannel bus.
90
91 The EISA bus provided some of the features of the IBM MicroChannel
92 bus while maintaining backward compatibility with cards made for
93 the older ISA bus. The EISA bus saw limited use between 1988 and
94 1995 when it was made obsolete by the PCI bus.
95
96 Say Y here if you are building a kernel for an EISA-based machine.
97
98 Otherwise, say N.
99
100config SBUS
101 bool
102
103config MCA
104 bool
105 help
106 MicroChannel Architecture is found in some IBM PS/2 machines and
107 laptops. It is a bus system similar to PCI or ISA. See
108 <file:Documentation/mca.txt> (and especially the web page given
109 there) before attempting to build an MCA bus kernel.
110
f16fb1ec
RK
111config STACKTRACE_SUPPORT
112 bool
113 default y
114
f76e9154
NP
115config HAVE_LATENCYTOP_SUPPORT
116 bool
117 depends on !SMP
118 default y
119
f16fb1ec
RK
120config LOCKDEP_SUPPORT
121 bool
122 default y
123
7ad1bcb2
RK
124config TRACE_IRQFLAGS_SUPPORT
125 bool
126 default y
127
4a2581a0
TG
128config HARDIRQS_SW_RESEND
129 bool
130 default y
131
132config GENERIC_IRQ_PROBE
133 bool
134 default y
135
95c354fe
NP
136config GENERIC_LOCKBREAK
137 bool
138 default y
139 depends on SMP && PREEMPT
140
1da177e4
LT
141config RWSEM_GENERIC_SPINLOCK
142 bool
143 default y
144
145config RWSEM_XCHGADD_ALGORITHM
146 bool
147
f0d1b0b3
DH
148config ARCH_HAS_ILOG2_U32
149 bool
f0d1b0b3
DH
150
151config ARCH_HAS_ILOG2_U64
152 bool
f0d1b0b3 153
89c52ed4
BD
154config ARCH_HAS_CPUFREQ
155 bool
156 help
157 Internal node to signify that the ARCH has CPUFREQ support
158 and that the relevant menu configurations are displayed for
159 it.
160
c7b0aff4
KH
161config ARCH_HAS_CPU_IDLE_WAIT
162 def_bool y
163
b89c3b16
AM
164config GENERIC_HWEIGHT
165 bool
166 default y
167
1da177e4
LT
168config GENERIC_CALIBRATE_DELAY
169 bool
170 default y
171
a08b6b79
Z
172config ARCH_MAY_HAVE_PC_FDC
173 bool
174
5ac6da66
CL
175config ZONE_DMA
176 bool
5ac6da66 177
ccd7ab7f
FT
178config NEED_DMA_MAP_STATE
179 def_bool y
180
1da177e4
LT
181config GENERIC_ISA_DMA
182 bool
183
1da177e4
LT
184config FIQ
185 bool
186
034d2f5a
AV
187config ARCH_MTD_XIP
188 bool
189
c760fc19
HC
190config VECTORS_BASE
191 hex
6afd6fae 192 default 0xffff0000 if MMU || CPU_HIGH_VECTOR
c760fc19
HC
193 default DRAM_BASE if REMAP_VECTORS_TO_RAM
194 default 0x00000000
195 help
196 The base address of exception vectors.
197
dc21af99 198config ARM_PATCH_PHYS_VIRT
c1becedc
RK
199 bool "Patch physical to virtual translations at runtime" if EMBEDDED
200 default y
b511d75d 201 depends on !XIP_KERNEL && MMU
dc21af99
RK
202 depends on !ARCH_REALVIEW || !SPARSEMEM
203 help
111e9a5c
RK
204 Patch phys-to-virt and virt-to-phys translation functions at
205 boot and module load time according to the position of the
206 kernel in system memory.
dc21af99 207
111e9a5c 208 This can only be used with non-XIP MMU kernels where the base
daece596 209 of physical memory is at a 16MB boundary.
dc21af99 210
c1becedc
RK
211 Only disable this option if you know that you do not require
212 this feature (eg, building a kernel for a single machine) and
213 you need to shrink the kernel to the minimal size.
dc21af99 214
0cdc8b92 215config NEED_MACH_MEMORY_H
1b9f95f8
NP
216 bool
217 help
0cdc8b92
NP
218 Select this when mach/memory.h is required to provide special
219 definitions for this platform. The need for mach/memory.h should
220 be avoided when possible.
dc21af99 221
1b9f95f8
NP
222config PHYS_OFFSET
223 hex "Physical address of main memory"
0cdc8b92 224 depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
111e9a5c 225 help
1b9f95f8
NP
226 Please provide the physical address corresponding to the
227 location of main memory in your system.
cada3c08 228
87e040b6
SG
229config GENERIC_BUG
230 def_bool y
231 depends on BUG
232
1da177e4
LT
233source "init/Kconfig"
234
dc52ddc0
MH
235source "kernel/Kconfig.freezer"
236
1da177e4
LT
237menu "System Type"
238
3c427975
HC
239config MMU
240 bool "MMU-based Paged Memory Management Support"
241 default y
242 help
243 Select if you want MMU-based virtualised addressing space
244 support by paged memory management. If unsure, say 'Y'.
245
ccf50e23
RK
246#
247# The "ARM system type" choice list is ordered alphabetically by option
248# text. Please add new entries in the option alphabetic order.
249#
1da177e4
LT
250choice
251 prompt "ARM system type"
6a0e2430 252 default ARCH_VERSATILE
1da177e4 253
4af6fee1
DS
254config ARCH_INTEGRATOR
255 bool "ARM Ltd. Integrator family"
256 select ARM_AMBA
89c52ed4 257 select ARCH_HAS_CPUFREQ
6d803ba7 258 select CLKDEV_LOOKUP
aa3831cf 259 select HAVE_MACH_CLKDEV
9904f793 260 select HAVE_TCM
c5a0adb5 261 select ICST
13edd86d 262 select GENERIC_CLOCKEVENTS
f4b8b319 263 select PLAT_VERSATILE
c41b16f8 264 select PLAT_VERSATILE_FPGA_IRQ
0cdc8b92 265 select NEED_MACH_MEMORY_H
4af6fee1
DS
266 help
267 Support for ARM's Integrator platform.
268
269config ARCH_REALVIEW
270 bool "ARM Ltd. RealView family"
271 select ARM_AMBA
6d803ba7 272 select CLKDEV_LOOKUP
aa3831cf 273 select HAVE_MACH_CLKDEV
c5a0adb5 274 select ICST
ae30ceac 275 select GENERIC_CLOCKEVENTS
eb7fffa3 276 select ARCH_WANT_OPTIONAL_GPIOLIB
f4b8b319 277 select PLAT_VERSATILE
3cb5ee49 278 select PLAT_VERSATILE_CLCD
e3887714 279 select ARM_TIMER_SP804
b56ba8aa 280 select GPIO_PL061 if GPIOLIB
0cdc8b92 281 select NEED_MACH_MEMORY_H
4af6fee1
DS
282 help
283 This enables support for ARM Ltd RealView boards.
284
285config ARCH_VERSATILE
286 bool "ARM Ltd. Versatile family"
287 select ARM_AMBA
288 select ARM_VIC
6d803ba7 289 select CLKDEV_LOOKUP
aa3831cf 290 select HAVE_MACH_CLKDEV
c5a0adb5 291 select ICST
89df1272 292 select GENERIC_CLOCKEVENTS
bbeddc43 293 select ARCH_WANT_OPTIONAL_GPIOLIB
f4b8b319 294 select PLAT_VERSATILE
3414ba8c 295 select PLAT_VERSATILE_CLCD
c41b16f8 296 select PLAT_VERSATILE_FPGA_IRQ
e3887714 297 select ARM_TIMER_SP804
4af6fee1
DS
298 help
299 This enables support for ARM Ltd Versatile board.
300
ceade897
RK
301config ARCH_VEXPRESS
302 bool "ARM Ltd. Versatile Express family"
303 select ARCH_WANT_OPTIONAL_GPIOLIB
304 select ARM_AMBA
305 select ARM_TIMER_SP804
6d803ba7 306 select CLKDEV_LOOKUP
aa3831cf 307 select HAVE_MACH_CLKDEV
ceade897 308 select GENERIC_CLOCKEVENTS
ceade897 309 select HAVE_CLK
95c34f83 310 select HAVE_PATA_PLATFORM
ceade897
RK
311 select ICST
312 select PLAT_VERSATILE
0fb44b91 313 select PLAT_VERSATILE_CLCD
ceade897
RK
314 help
315 This enables support for the ARM Ltd Versatile Express boards.
316
8fc5ffa0
AV
317config ARCH_AT91
318 bool "Atmel AT91"
f373e8c0 319 select ARCH_REQUIRE_GPIOLIB
93686ae8 320 select HAVE_CLK
bd602995 321 select CLKDEV_LOOKUP
4af6fee1 322 help
2b3b3516
AV
323 This enables support for systems based on the Atmel AT91RM9200,
324 AT91SAM9 and AT91CAP9 processors.
4af6fee1 325
ccf50e23
RK
326config ARCH_BCMRING
327 bool "Broadcom BCMRING"
328 depends on MMU
329 select CPU_V6
330 select ARM_AMBA
82d63734 331 select ARM_TIMER_SP804
6d803ba7 332 select CLKDEV_LOOKUP
ccf50e23
RK
333 select GENERIC_CLOCKEVENTS
334 select ARCH_WANT_OPTIONAL_GPIOLIB
335 help
336 Support for Broadcom's BCMRing platform.
337
220e6cf7
RH
338config ARCH_HIGHBANK
339 bool "Calxeda Highbank-based"
340 select ARCH_WANT_OPTIONAL_GPIOLIB
341 select ARM_AMBA
342 select ARM_GIC
343 select ARM_TIMER_SP804
344 select CLKDEV_LOOKUP
345 select CPU_V7
346 select GENERIC_CLOCKEVENTS
347 select HAVE_ARM_SCU
348 select USE_OF
349 help
350 Support for the Calxeda Highbank SoC based boards.
351
1da177e4 352config ARCH_CLPS711X
4af6fee1 353 bool "Cirrus Logic CLPS711x/EP721x-based"
c750815e 354 select CPU_ARM720T
5cfc8ee0 355 select ARCH_USES_GETTIMEOFFSET
0cdc8b92 356 select NEED_MACH_MEMORY_H
f999b8bd
MM
357 help
358 Support for Cirrus Logic 711x/721x based boards.
1da177e4 359
d94f944e
AV
360config ARCH_CNS3XXX
361 bool "Cavium Networks CNS3XXX family"
00d2711d 362 select CPU_V6K
d94f944e
AV
363 select GENERIC_CLOCKEVENTS
364 select ARM_GIC
0b05da72 365 select MIGHT_HAVE_PCI
5f32f7a0 366 select PCI_DOMAINS if PCI
d94f944e
AV
367 help
368 Support for Cavium Networks CNS3XXX platform.
369
788c9700
RK
370config ARCH_GEMINI
371 bool "Cortina Systems Gemini"
372 select CPU_FA526
788c9700 373 select ARCH_REQUIRE_GPIOLIB
5cfc8ee0 374 select ARCH_USES_GETTIMEOFFSET
788c9700
RK
375 help
376 Support for the Cortina Systems Gemini family SoCs
377
3a6cb8ce
AB
378config ARCH_PRIMA2
379 bool "CSR SiRFSoC PRIMA2 ARM Cortex A9 Platform"
380 select CPU_V7
3a6cb8ce
AB
381 select NO_IOPORT
382 select GENERIC_CLOCKEVENTS
383 select CLKDEV_LOOKUP
384 select GENERIC_IRQ_CHIP
385 select USE_OF
386 select ZONE_DMA
387 help
388 Support for CSR SiRFSoC ARM Cortex A9 Platform
389
1da177e4
LT
390config ARCH_EBSA110
391 bool "EBSA-110"
c750815e 392 select CPU_SA110
f7e68bbf 393 select ISA
c5eb2a2b 394 select NO_IOPORT
5cfc8ee0 395 select ARCH_USES_GETTIMEOFFSET
0cdc8b92 396 select NEED_MACH_MEMORY_H
1da177e4
LT
397 help
398 This is an evaluation board for the StrongARM processor available
f6c8965a 399 from Digital. It has limited hardware on-board, including an
1da177e4
LT
400 Ethernet interface, two PCMCIA sockets, two serial ports and a
401 parallel port.
402
e7736d47
LB
403config ARCH_EP93XX
404 bool "EP93xx-based"
c750815e 405 select CPU_ARM920T
e7736d47
LB
406 select ARM_AMBA
407 select ARM_VIC
6d803ba7 408 select CLKDEV_LOOKUP
7444a72e 409 select ARCH_REQUIRE_GPIOLIB
eb33575c 410 select ARCH_HAS_HOLES_MEMORYMODEL
5cfc8ee0 411 select ARCH_USES_GETTIMEOFFSET
5725aeae 412 select NEED_MACH_MEMORY_H
e7736d47
LB
413 help
414 This enables support for the Cirrus EP93xx series of CPUs.
415
1da177e4
LT
416config ARCH_FOOTBRIDGE
417 bool "FootBridge"
c750815e 418 select CPU_SA110
1da177e4 419 select FOOTBRIDGE
4e8d7637 420 select GENERIC_CLOCKEVENTS
d0ee9f40 421 select HAVE_IDE
0cdc8b92 422 select NEED_MACH_MEMORY_H
f999b8bd
MM
423 help
424 Support for systems based on the DC21285 companion chip
425 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
1da177e4 426
788c9700
RK
427config ARCH_MXC
428 bool "Freescale MXC/iMX-based"
788c9700 429 select GENERIC_CLOCKEVENTS
788c9700 430 select ARCH_REQUIRE_GPIOLIB
6d803ba7 431 select CLKDEV_LOOKUP
234b6ced 432 select CLKSRC_MMIO
8b6c44f1 433 select GENERIC_IRQ_CHIP
c124befc 434 select HAVE_SCHED_CLOCK
ffa2ea3f 435 select MULTI_IRQ_HANDLER
788c9700
RK
436 help
437 Support for Freescale MXC/iMX-based family of processors
438
1d3f33d5
SG
439config ARCH_MXS
440 bool "Freescale MXS-based"
441 select GENERIC_CLOCKEVENTS
442 select ARCH_REQUIRE_GPIOLIB
b9214b97 443 select CLKDEV_LOOKUP
5c61ddcf 444 select CLKSRC_MMIO
1d3f33d5
SG
445 help
446 Support for Freescale MXS-based family of processors
447
4af6fee1
DS
448config ARCH_NETX
449 bool "Hilscher NetX based"
234b6ced 450 select CLKSRC_MMIO
c750815e 451 select CPU_ARM926T
4af6fee1 452 select ARM_VIC
2fcfe6b8 453 select GENERIC_CLOCKEVENTS
f999b8bd 454 help
4af6fee1
DS
455 This enables support for systems based on the Hilscher NetX Soc
456
457config ARCH_H720X
458 bool "Hynix HMS720x-based"
c750815e 459 select CPU_ARM720T
4af6fee1 460 select ISA_DMA_API
5cfc8ee0 461 select ARCH_USES_GETTIMEOFFSET
4af6fee1
DS
462 help
463 This enables support for systems based on the Hynix HMS720x
464
3b938be6
RK
465config ARCH_IOP13XX
466 bool "IOP13xx-based"
467 depends on MMU
c750815e 468 select CPU_XSC3
3b938be6
RK
469 select PLAT_IOP
470 select PCI
471 select ARCH_SUPPORTS_MSI
8d5796d2 472 select VMSPLIT_1G
0cdc8b92 473 select NEED_MACH_MEMORY_H
3b938be6
RK
474 help
475 Support for Intel's IOP13XX (XScale) family of processors.
476
3f7e5815
LB
477config ARCH_IOP32X
478 bool "IOP32x-based"
a4f7e763 479 depends on MMU
c750815e 480 select CPU_XSCALE
7ae1f7ec 481 select PLAT_IOP
f7e68bbf 482 select PCI
bb2b180c 483 select ARCH_REQUIRE_GPIOLIB
f999b8bd 484 help
3f7e5815
LB
485 Support for Intel's 80219 and IOP32X (XScale) family of
486 processors.
487
488config ARCH_IOP33X
489 bool "IOP33x-based"
490 depends on MMU
c750815e 491 select CPU_XSCALE
7ae1f7ec 492 select PLAT_IOP
3f7e5815 493 select PCI
bb2b180c 494 select ARCH_REQUIRE_GPIOLIB
3f7e5815
LB
495 help
496 Support for Intel's IOP33X (XScale) family of processors.
1da177e4 497
3b938be6
RK
498config ARCH_IXP23XX
499 bool "IXP23XX-based"
a4f7e763 500 depends on MMU
c750815e 501 select CPU_XSC3
3b938be6 502 select PCI
5cfc8ee0 503 select ARCH_USES_GETTIMEOFFSET
0cdc8b92 504 select NEED_MACH_MEMORY_H
f999b8bd 505 help
3b938be6 506 Support for Intel's IXP23xx (XScale) family of processors.
1da177e4
LT
507
508config ARCH_IXP2000
509 bool "IXP2400/2800-based"
a4f7e763 510 depends on MMU
c750815e 511 select CPU_XSCALE
f7e68bbf 512 select PCI
5cfc8ee0 513 select ARCH_USES_GETTIMEOFFSET
0cdc8b92 514 select NEED_MACH_MEMORY_H
f999b8bd
MM
515 help
516 Support for Intel's IXP2400/2800 (XScale) family of processors.
1da177e4 517
3b938be6
RK
518config ARCH_IXP4XX
519 bool "IXP4xx-based"
a4f7e763 520 depends on MMU
234b6ced 521 select CLKSRC_MMIO
c750815e 522 select CPU_XSCALE
8858e9af 523 select GENERIC_GPIO
3b938be6 524 select GENERIC_CLOCKEVENTS
5b0d495c 525 select HAVE_SCHED_CLOCK
0b05da72 526 select MIGHT_HAVE_PCI
485bdde7 527 select DMABOUNCE if PCI
c4713074 528 help
3b938be6 529 Support for Intel's IXP4XX (XScale) family of processors.
c4713074 530
edabd38e
SB
531config ARCH_DOVE
532 bool "Marvell Dove"
7b769bb3 533 select CPU_V7
edabd38e 534 select PCI
edabd38e 535 select ARCH_REQUIRE_GPIOLIB
edabd38e
SB
536 select GENERIC_CLOCKEVENTS
537 select PLAT_ORION
538 help
539 Support for the Marvell Dove SoC 88AP510
540
651c74c7
SB
541config ARCH_KIRKWOOD
542 bool "Marvell Kirkwood"
c750815e 543 select CPU_FEROCEON
651c74c7 544 select PCI
a8865655 545 select ARCH_REQUIRE_GPIOLIB
651c74c7
SB
546 select GENERIC_CLOCKEVENTS
547 select PLAT_ORION
548 help
549 Support for the following Marvell Kirkwood series SoCs:
550 88F6180, 88F6192 and 88F6281.
551
40805949
KW
552config ARCH_LPC32XX
553 bool "NXP LPC32XX"
234b6ced 554 select CLKSRC_MMIO
40805949
KW
555 select CPU_ARM926T
556 select ARCH_REQUIRE_GPIOLIB
557 select HAVE_IDE
558 select ARM_AMBA
559 select USB_ARCH_HAS_OHCI
6d803ba7 560 select CLKDEV_LOOKUP
40805949
KW
561 select GENERIC_CLOCKEVENTS
562 help
563 Support for the NXP LPC32XX family of processors
564
794d15b2
SS
565config ARCH_MV78XX0
566 bool "Marvell MV78xx0"
c750815e 567 select CPU_FEROCEON
794d15b2 568 select PCI
a8865655 569 select ARCH_REQUIRE_GPIOLIB
794d15b2
SS
570 select GENERIC_CLOCKEVENTS
571 select PLAT_ORION
572 help
573 Support for the following Marvell MV78xx0 series SoCs:
574 MV781x0, MV782x0.
575
9dd0b194 576config ARCH_ORION5X
585cf175
TP
577 bool "Marvell Orion"
578 depends on MMU
c750815e 579 select CPU_FEROCEON
038ee083 580 select PCI
a8865655 581 select ARCH_REQUIRE_GPIOLIB
51cbff1d 582 select GENERIC_CLOCKEVENTS
69b02f6a 583 select PLAT_ORION
585cf175 584 help
9dd0b194 585 Support for the following Marvell Orion 5x series SoCs:
d2b2a6bb 586 Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
d323ade1 587 Orion-2 (5281), Orion-1-90 (6183).
585cf175 588
788c9700 589config ARCH_MMP
2f7e8fae 590 bool "Marvell PXA168/910/MMP2"
788c9700 591 depends on MMU
788c9700 592 select ARCH_REQUIRE_GPIOLIB
6d803ba7 593 select CLKDEV_LOOKUP
788c9700 594 select GENERIC_CLOCKEVENTS
28bb7bc6 595 select HAVE_SCHED_CLOCK
788c9700
RK
596 select TICK_ONESHOT
597 select PLAT_PXA
0bd86961 598 select SPARSE_IRQ
3c7241bd 599 select GENERIC_ALLOCATOR
788c9700 600 help
2f7e8fae 601 Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
788c9700
RK
602
603config ARCH_KS8695
604 bool "Micrel/Kendin KS8695"
605 select CPU_ARM922T
98830bc9 606 select ARCH_REQUIRE_GPIOLIB
5cfc8ee0 607 select ARCH_USES_GETTIMEOFFSET
0cdc8b92 608 select NEED_MACH_MEMORY_H
788c9700
RK
609 help
610 Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
611 System-on-Chip devices.
612
788c9700
RK
613config ARCH_W90X900
614 bool "Nuvoton W90X900 CPU"
615 select CPU_ARM926T
c52d3d68 616 select ARCH_REQUIRE_GPIOLIB
6d803ba7 617 select CLKDEV_LOOKUP
6fa5d5f7 618 select CLKSRC_MMIO
58b5369e 619 select GENERIC_CLOCKEVENTS
788c9700 620 help
a8bc4ead 621 Support for Nuvoton (Winbond logic dept.) ARM9 processor,
622 At present, the w90x900 has been renamed nuc900, regarding
623 the ARM series product line, you can login the following
624 link address to know more.
625
626 <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
627 ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
788c9700 628
c5f80065
EG
629config ARCH_TEGRA
630 bool "NVIDIA Tegra"
4073723a 631 select CLKDEV_LOOKUP
234b6ced 632 select CLKSRC_MMIO
c5f80065
EG
633 select GENERIC_CLOCKEVENTS
634 select GENERIC_GPIO
635 select HAVE_CLK
e3f4c0ab 636 select HAVE_SCHED_CLOCK
7056d423 637 select ARCH_HAS_CPUFREQ
c5f80065
EG
638 help
639 This enables support for NVIDIA Tegra based systems (Tegra APX,
640 Tegra 6xx and Tegra 2 series).
641
af75655c
JI
642config ARCH_PICOXCELL
643 bool "Picochip picoXcell"
644 select ARCH_REQUIRE_GPIOLIB
645 select ARM_PATCH_PHYS_VIRT
646 select ARM_VIC
647 select CPU_V6K
648 select DW_APB_TIMER
649 select GENERIC_CLOCKEVENTS
650 select GENERIC_GPIO
651 select HAVE_SCHED_CLOCK
652 select HAVE_TCM
653 select NO_IOPORT
654 select USE_OF
655 help
656 This enables support for systems based on the Picochip picoXcell
657 family of Femtocell devices. The picoxcell support requires device tree
658 for all boards.
659
4af6fee1
DS
660config ARCH_PNX4008
661 bool "Philips Nexperia PNX4008 Mobile"
c750815e 662 select CPU_ARM926T
6d803ba7 663 select CLKDEV_LOOKUP
5cfc8ee0 664 select ARCH_USES_GETTIMEOFFSET
4af6fee1
DS
665 help
666 This enables support for Philips PNX4008 mobile platform.
667
1da177e4 668config ARCH_PXA
2c8086a5 669 bool "PXA2xx/PXA3xx-based"
a4f7e763 670 depends on MMU
034d2f5a 671 select ARCH_MTD_XIP
89c52ed4 672 select ARCH_HAS_CPUFREQ
6d803ba7 673 select CLKDEV_LOOKUP
234b6ced 674 select CLKSRC_MMIO
7444a72e 675 select ARCH_REQUIRE_GPIOLIB
981d0f39 676 select GENERIC_CLOCKEVENTS
7ce83018 677 select HAVE_SCHED_CLOCK
a88264c2 678 select TICK_ONESHOT
bd5ce433 679 select PLAT_PXA
6ac6b817 680 select SPARSE_IRQ
4e234cc0 681 select AUTO_ZRELADDR
8a97ae2f 682 select MULTI_IRQ_HANDLER
15e0d9e3 683 select ARM_CPU_SUSPEND if PM
d0ee9f40 684 select HAVE_IDE
f999b8bd 685 help
2c8086a5 686 Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
1da177e4 687
788c9700
RK
688config ARCH_MSM
689 bool "Qualcomm MSM"
4b536b8d 690 select HAVE_CLK
49cbe786 691 select GENERIC_CLOCKEVENTS
923a081c 692 select ARCH_REQUIRE_GPIOLIB
bd32344a 693 select CLKDEV_LOOKUP
49cbe786 694 help
4b53eb4f
DW
695 Support for Qualcomm MSM/QSD based systems. This runs on the
696 apps processor of the MSM/QSD and depends on a shared memory
697 interface to the modem processor which runs the baseband
698 stack and controls some vital subsystems
699 (clock and power control, etc).
49cbe786 700
c793c1b0 701config ARCH_SHMOBILE
6d72ad35
PM
702 bool "Renesas SH-Mobile / R-Mobile"
703 select HAVE_CLK
5e93c6b4 704 select CLKDEV_LOOKUP
aa3831cf 705 select HAVE_MACH_CLKDEV
6d72ad35
PM
706 select GENERIC_CLOCKEVENTS
707 select NO_IOPORT
708 select SPARSE_IRQ
60f1435c 709 select MULTI_IRQ_HANDLER
e3e01091 710 select PM_GENERIC_DOMAINS if PM
0cdc8b92 711 select NEED_MACH_MEMORY_H
c793c1b0 712 help
6d72ad35 713 Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
c793c1b0 714
1da177e4
LT
715config ARCH_RPC
716 bool "RiscPC"
717 select ARCH_ACORN
718 select FIQ
719 select TIMER_ACORN
a08b6b79 720 select ARCH_MAY_HAVE_PC_FDC
341eb781 721 select HAVE_PATA_PLATFORM
065909b9 722 select ISA_DMA_API
5ea81769 723 select NO_IOPORT
07f841b7 724 select ARCH_SPARSEMEM_ENABLE
5cfc8ee0 725 select ARCH_USES_GETTIMEOFFSET
d0ee9f40 726 select HAVE_IDE
0cdc8b92 727 select NEED_MACH_MEMORY_H
1da177e4
LT
728 help
729 On the Acorn Risc-PC, Linux can support the internal IDE disk and
730 CD-ROM interface, serial and parallel port, and the floppy drive.
731
732config ARCH_SA1100
733 bool "SA1100-based"
234b6ced 734 select CLKSRC_MMIO
c750815e 735 select CPU_SA1100
f7e68bbf 736 select ISA
05944d74 737 select ARCH_SPARSEMEM_ENABLE
034d2f5a 738 select ARCH_MTD_XIP
89c52ed4 739 select ARCH_HAS_CPUFREQ
1937f5b9 740 select CPU_FREQ
3e238be2 741 select GENERIC_CLOCKEVENTS
9483a578 742 select HAVE_CLK
5094b92f 743 select HAVE_SCHED_CLOCK
3e238be2 744 select TICK_ONESHOT
7444a72e 745 select ARCH_REQUIRE_GPIOLIB
d0ee9f40 746 select HAVE_IDE
0cdc8b92 747 select NEED_MACH_MEMORY_H
f999b8bd
MM
748 help
749 Support for StrongARM 11x0 based boards.
1da177e4
LT
750
751config ARCH_S3C2410
63b1f51b 752 bool "Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443, S3C2450"
0a938b97 753 select GENERIC_GPIO
9d56c02a 754 select ARCH_HAS_CPUFREQ
9483a578 755 select HAVE_CLK
e83626f2 756 select CLKDEV_LOOKUP
5cfc8ee0 757 select ARCH_USES_GETTIMEOFFSET
20676c15 758 select HAVE_S3C2410_I2C if I2C
1da177e4
LT
759 help
760 Samsung S3C2410X CPU based systems, such as the Simtec Electronics
761 BAST (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or
f6c8965a 762 the Samsung SMDK2410 development board (and derivatives).
1da177e4 763
63b1f51b 764 Note, the S3C2416 and the S3C2450 are so close that they even share
25985edc 765 the same SoC ID code. This means that there is no separate machine
63b1f51b
BD
766 directory (no arch/arm/mach-s3c2450) as the S3C2416 was first.
767
a08ab637
BD
768config ARCH_S3C64XX
769 bool "Samsung S3C64XX"
89f1fa08 770 select PLAT_SAMSUNG
89f0ce72 771 select CPU_V6
89f0ce72 772 select ARM_VIC
a08ab637 773 select HAVE_CLK
6700397a 774 select HAVE_TCM
226e85f4 775 select CLKDEV_LOOKUP
89f0ce72 776 select NO_IOPORT
5cfc8ee0 777 select ARCH_USES_GETTIMEOFFSET
89c52ed4 778 select ARCH_HAS_CPUFREQ
89f0ce72
BD
779 select ARCH_REQUIRE_GPIOLIB
780 select SAMSUNG_CLKSRC
781 select SAMSUNG_IRQ_VIC_TIMER
89f0ce72 782 select S3C_GPIO_TRACK
89f0ce72
BD
783 select S3C_DEV_NAND
784 select USB_ARCH_HAS_OHCI
785 select SAMSUNG_GPIOLIB_4BIT
20676c15 786 select HAVE_S3C2410_I2C if I2C
c39d8d55 787 select HAVE_S3C2410_WATCHDOG if WATCHDOG
a08ab637
BD
788 help
789 Samsung S3C64XX series based systems
790
49b7a491
KK
791config ARCH_S5P64X0
792 bool "Samsung S5P6440 S5P6450"
c4ffccdd
KK
793 select CPU_V6
794 select GENERIC_GPIO
795 select HAVE_CLK
d8b22d25 796 select CLKDEV_LOOKUP
0665ccc4 797 select CLKSRC_MMIO
c39d8d55 798 select HAVE_S3C2410_WATCHDOG if WATCHDOG
9e65bbf2
SK
799 select GENERIC_CLOCKEVENTS
800 select HAVE_SCHED_CLOCK
20676c15 801 select HAVE_S3C2410_I2C if I2C
754961a8 802 select HAVE_S3C_RTC if RTC_CLASS
c4ffccdd 803 help
49b7a491
KK
804 Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
805 SMDK6450.
c4ffccdd 806
acc84707
MS
807config ARCH_S5PC100
808 bool "Samsung S5PC100"
5a7652f2
BM
809 select GENERIC_GPIO
810 select HAVE_CLK
29e8eb0f 811 select CLKDEV_LOOKUP
5a7652f2 812 select CPU_V7
d6d502fa 813 select ARM_L1_CACHE_SHIFT_6
925c68cd 814 select ARCH_USES_GETTIMEOFFSET
20676c15 815 select HAVE_S3C2410_I2C if I2C
754961a8 816 select HAVE_S3C_RTC if RTC_CLASS
c39d8d55 817 select HAVE_S3C2410_WATCHDOG if WATCHDOG
5a7652f2 818 help
acc84707 819 Samsung S5PC100 series based systems
5a7652f2 820
170f4e42
KK
821config ARCH_S5PV210
822 bool "Samsung S5PV210/S5PC110"
823 select CPU_V7
eecb6a84 824 select ARCH_SPARSEMEM_ENABLE
0f75a96b 825 select ARCH_HAS_HOLES_MEMORYMODEL
170f4e42
KK
826 select GENERIC_GPIO
827 select HAVE_CLK
b2a9dd46 828 select CLKDEV_LOOKUP
0665ccc4 829 select CLKSRC_MMIO
170f4e42 830 select ARM_L1_CACHE_SHIFT_6
d8144aea 831 select ARCH_HAS_CPUFREQ
9e65bbf2
SK
832 select GENERIC_CLOCKEVENTS
833 select HAVE_SCHED_CLOCK
20676c15 834 select HAVE_S3C2410_I2C if I2C
754961a8 835 select HAVE_S3C_RTC if RTC_CLASS
c39d8d55 836 select HAVE_S3C2410_WATCHDOG if WATCHDOG
0cdc8b92 837 select NEED_MACH_MEMORY_H
170f4e42
KK
838 help
839 Samsung S5PV210/S5PC110 series based systems
840
83014579
KK
841config ARCH_EXYNOS
842 bool "SAMSUNG EXYNOS"
cc0e72b8 843 select CPU_V7
f567fa6f 844 select ARCH_SPARSEMEM_ENABLE
0f75a96b 845 select ARCH_HAS_HOLES_MEMORYMODEL
cc0e72b8
CY
846 select GENERIC_GPIO
847 select HAVE_CLK
badc4f2d 848 select CLKDEV_LOOKUP
b333fb16 849 select ARCH_HAS_CPUFREQ
cc0e72b8 850 select GENERIC_CLOCKEVENTS
754961a8 851 select HAVE_S3C_RTC if RTC_CLASS
20676c15 852 select HAVE_S3C2410_I2C if I2C
c39d8d55 853 select HAVE_S3C2410_WATCHDOG if WATCHDOG
0cdc8b92 854 select NEED_MACH_MEMORY_H
cc0e72b8 855 help
83014579 856 Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
cc0e72b8 857
1da177e4
LT
858config ARCH_SHARK
859 bool "Shark"
c750815e 860 select CPU_SA110
f7e68bbf
RK
861 select ISA
862 select ISA_DMA
3bca103a 863 select ZONE_DMA
f7e68bbf 864 select PCI
5cfc8ee0 865 select ARCH_USES_GETTIMEOFFSET
0cdc8b92 866 select NEED_MACH_MEMORY_H
f999b8bd
MM
867 help
868 Support for the StrongARM based Digital DNARD machine, also known
869 as "Shark" (<http://www.shark-linux.de/shark.html>).
1da177e4 870
83ef3338
HK
871config ARCH_TCC_926
872 bool "Telechips TCC ARM926-based systems"
234b6ced 873 select CLKSRC_MMIO
83ef3338
HK
874 select CPU_ARM926T
875 select HAVE_CLK
6d803ba7 876 select CLKDEV_LOOKUP
83ef3338
HK
877 select GENERIC_CLOCKEVENTS
878 help
879 Support for Telechips TCC ARM926-based systems.
880
d98aac75
LW
881config ARCH_U300
882 bool "ST-Ericsson U300 Series"
883 depends on MMU
234b6ced 884 select CLKSRC_MMIO
d98aac75 885 select CPU_ARM926T
5c21b7ca 886 select HAVE_SCHED_CLOCK
bc581770 887 select HAVE_TCM
d98aac75 888 select ARM_AMBA
5485c1e0 889 select ARM_PATCH_PHYS_VIRT
d98aac75 890 select ARM_VIC
d98aac75 891 select GENERIC_CLOCKEVENTS
6d803ba7 892 select CLKDEV_LOOKUP
aa3831cf 893 select HAVE_MACH_CLKDEV
d98aac75 894 select GENERIC_GPIO
cc890cd7 895 select ARCH_REQUIRE_GPIOLIB
0cdc8b92 896 select NEED_MACH_MEMORY_H
d98aac75
LW
897 help
898 Support for ST-Ericsson U300 series mobile platforms.
899
ccf50e23
RK
900config ARCH_U8500
901 bool "ST-Ericsson U8500 Series"
902 select CPU_V7
903 select ARM_AMBA
ccf50e23 904 select GENERIC_CLOCKEVENTS
6d803ba7 905 select CLKDEV_LOOKUP
94bdc0e2 906 select ARCH_REQUIRE_GPIOLIB
7c1a70e9 907 select ARCH_HAS_CPUFREQ
ccf50e23
RK
908 help
909 Support for ST-Ericsson's Ux500 architecture
910
911config ARCH_NOMADIK
912 bool "STMicroelectronics Nomadik"
913 select ARM_AMBA
914 select ARM_VIC
915 select CPU_ARM926T
6d803ba7 916 select CLKDEV_LOOKUP
ccf50e23 917 select GENERIC_CLOCKEVENTS
ccf50e23
RK
918 select ARCH_REQUIRE_GPIOLIB
919 help
920 Support for the Nomadik platform by ST-Ericsson
921
7c6337e2
KH
922config ARCH_DAVINCI
923 bool "TI DaVinci"
7c6337e2 924 select GENERIC_CLOCKEVENTS
dce1115b 925 select ARCH_REQUIRE_GPIOLIB
3bca103a 926 select ZONE_DMA
9232fcc9 927 select HAVE_IDE
6d803ba7 928 select CLKDEV_LOOKUP
20e9969b 929 select GENERIC_ALLOCATOR
dc7ad3b3 930 select GENERIC_IRQ_CHIP
ae88e05a 931 select ARCH_HAS_HOLES_MEMORYMODEL
7c6337e2
KH
932 help
933 Support for TI's DaVinci platform.
934
3b938be6
RK
935config ARCH_OMAP
936 bool "TI OMAP"
9483a578 937 select HAVE_CLK
7444a72e 938 select ARCH_REQUIRE_GPIOLIB
89c52ed4 939 select ARCH_HAS_CPUFREQ
354a183f 940 select CLKSRC_MMIO
06cad098 941 select GENERIC_CLOCKEVENTS
dc548fbb 942 select HAVE_SCHED_CLOCK
9af915da 943 select ARCH_HAS_HOLES_MEMORYMODEL
3b938be6 944 help
6e457bb0 945 Support for TI's OMAP platform (OMAP1/2/3/4).
3b938be6 946
cee37e50 947config PLAT_SPEAR
948 bool "ST SPEAr"
949 select ARM_AMBA
950 select ARCH_REQUIRE_GPIOLIB
6d803ba7 951 select CLKDEV_LOOKUP
d6e15d78 952 select CLKSRC_MMIO
cee37e50 953 select GENERIC_CLOCKEVENTS
cee37e50 954 select HAVE_CLK
955 help
956 Support for ST's SPEAr platform (SPEAr3xx, SPEAr6xx and SPEAr13xx).
957
21f47fbc
AC
958config ARCH_VT8500
959 bool "VIA/WonderMedia 85xx"
960 select CPU_ARM926T
961 select GENERIC_GPIO
962 select ARCH_HAS_CPUFREQ
963 select GENERIC_CLOCKEVENTS
964 select ARCH_REQUIRE_GPIOLIB
965 select HAVE_PWM
966 help
967 Support for VIA/WonderMedia VT8500/WM85xx System-on-Chip.
02c981c0 968
b85a3ef4
JL
969config ARCH_ZYNQ
970 bool "Xilinx Zynq ARM Cortex A9 Platform"
02c981c0 971 select CPU_V7
02c981c0
BD
972 select GENERIC_CLOCKEVENTS
973 select CLKDEV_LOOKUP
b85a3ef4
JL
974 select ARM_GIC
975 select ARM_AMBA
976 select ICST
02c981c0 977 select USE_OF
02c981c0 978 help
b85a3ef4 979 Support for Xilinx Zynq ARM Cortex A9 Platform
1da177e4
LT
980endchoice
981
ccf50e23
RK
982#
983# This is sorted alphabetically by mach-* pathname. However, plat-*
984# Kconfigs may be included either alphabetically (according to the
985# plat- suffix) or along side the corresponding mach-* source.
986#
95b8f20f
RK
987source "arch/arm/mach-at91/Kconfig"
988
989source "arch/arm/mach-bcmring/Kconfig"
990
1da177e4
LT
991source "arch/arm/mach-clps711x/Kconfig"
992
d94f944e
AV
993source "arch/arm/mach-cns3xxx/Kconfig"
994
95b8f20f
RK
995source "arch/arm/mach-davinci/Kconfig"
996
997source "arch/arm/mach-dove/Kconfig"
998
e7736d47
LB
999source "arch/arm/mach-ep93xx/Kconfig"
1000
1da177e4
LT
1001source "arch/arm/mach-footbridge/Kconfig"
1002
59d3a193
PZ
1003source "arch/arm/mach-gemini/Kconfig"
1004
95b8f20f
RK
1005source "arch/arm/mach-h720x/Kconfig"
1006
1da177e4
LT
1007source "arch/arm/mach-integrator/Kconfig"
1008
3f7e5815
LB
1009source "arch/arm/mach-iop32x/Kconfig"
1010
1011source "arch/arm/mach-iop33x/Kconfig"
1da177e4 1012
285f5fa7
DW
1013source "arch/arm/mach-iop13xx/Kconfig"
1014
1da177e4
LT
1015source "arch/arm/mach-ixp4xx/Kconfig"
1016
1017source "arch/arm/mach-ixp2000/Kconfig"
1018
c4713074
LB
1019source "arch/arm/mach-ixp23xx/Kconfig"
1020
95b8f20f
RK
1021source "arch/arm/mach-kirkwood/Kconfig"
1022
1023source "arch/arm/mach-ks8695/Kconfig"
1024
40805949
KW
1025source "arch/arm/mach-lpc32xx/Kconfig"
1026
95b8f20f
RK
1027source "arch/arm/mach-msm/Kconfig"
1028
794d15b2
SS
1029source "arch/arm/mach-mv78xx0/Kconfig"
1030
95b8f20f 1031source "arch/arm/plat-mxc/Kconfig"
1da177e4 1032
1d3f33d5
SG
1033source "arch/arm/mach-mxs/Kconfig"
1034
95b8f20f 1035source "arch/arm/mach-netx/Kconfig"
49cbe786 1036
95b8f20f
RK
1037source "arch/arm/mach-nomadik/Kconfig"
1038source "arch/arm/plat-nomadik/Kconfig"
1039
d48af15e
TL
1040source "arch/arm/plat-omap/Kconfig"
1041
1042source "arch/arm/mach-omap1/Kconfig"
1da177e4 1043
1dbae815
TL
1044source "arch/arm/mach-omap2/Kconfig"
1045
9dd0b194 1046source "arch/arm/mach-orion5x/Kconfig"
585cf175 1047
95b8f20f
RK
1048source "arch/arm/mach-pxa/Kconfig"
1049source "arch/arm/plat-pxa/Kconfig"
585cf175 1050
95b8f20f
RK
1051source "arch/arm/mach-mmp/Kconfig"
1052
1053source "arch/arm/mach-realview/Kconfig"
1054
1055source "arch/arm/mach-sa1100/Kconfig"
edabd38e 1056
cf383678 1057source "arch/arm/plat-samsung/Kconfig"
a21765a7 1058source "arch/arm/plat-s3c24xx/Kconfig"
c4ffccdd 1059source "arch/arm/plat-s5p/Kconfig"
a21765a7 1060
cee37e50 1061source "arch/arm/plat-spear/Kconfig"
a21765a7 1062
83ef3338
HK
1063source "arch/arm/plat-tcc/Kconfig"
1064
a21765a7 1065if ARCH_S3C2410
1da177e4 1066source "arch/arm/mach-s3c2410/Kconfig"
a21765a7 1067source "arch/arm/mach-s3c2412/Kconfig"
f1290a49 1068source "arch/arm/mach-s3c2416/Kconfig"
a21765a7 1069source "arch/arm/mach-s3c2440/Kconfig"
e4d06e39 1070source "arch/arm/mach-s3c2443/Kconfig"
a21765a7 1071endif
1da177e4 1072
a08ab637 1073if ARCH_S3C64XX
431107ea 1074source "arch/arm/mach-s3c64xx/Kconfig"
a08ab637
BD
1075endif
1076
49b7a491 1077source "arch/arm/mach-s5p64x0/Kconfig"
c4ffccdd 1078
5a7652f2 1079source "arch/arm/mach-s5pc100/Kconfig"
5a7652f2 1080
170f4e42
KK
1081source "arch/arm/mach-s5pv210/Kconfig"
1082
83014579 1083source "arch/arm/mach-exynos/Kconfig"
cc0e72b8 1084
882d01f9 1085source "arch/arm/mach-shmobile/Kconfig"
52c543f9 1086
c5f80065
EG
1087source "arch/arm/mach-tegra/Kconfig"
1088
95b8f20f 1089source "arch/arm/mach-u300/Kconfig"
1da177e4 1090
95b8f20f 1091source "arch/arm/mach-ux500/Kconfig"
1da177e4
LT
1092
1093source "arch/arm/mach-versatile/Kconfig"
1094
ceade897 1095source "arch/arm/mach-vexpress/Kconfig"
420c34e4 1096source "arch/arm/plat-versatile/Kconfig"
ceade897 1097
21f47fbc
AC
1098source "arch/arm/mach-vt8500/Kconfig"
1099
7ec80ddf 1100source "arch/arm/mach-w90x900/Kconfig"
1101
1da177e4
LT
1102# Definitions to make life easier
1103config ARCH_ACORN
1104 bool
1105
7ae1f7ec
LB
1106config PLAT_IOP
1107 bool
469d3044 1108 select GENERIC_CLOCKEVENTS
08f26b1e 1109 select HAVE_SCHED_CLOCK
7ae1f7ec 1110
69b02f6a
LB
1111config PLAT_ORION
1112 bool
bfe45e0b 1113 select CLKSRC_MMIO
dc7ad3b3 1114 select GENERIC_IRQ_CHIP
f06a1624 1115 select HAVE_SCHED_CLOCK
69b02f6a 1116
bd5ce433
EM
1117config PLAT_PXA
1118 bool
1119
f4b8b319
RK
1120config PLAT_VERSATILE
1121 bool
1122
e3887714
RK
1123config ARM_TIMER_SP804
1124 bool
bfe45e0b 1125 select CLKSRC_MMIO
e3887714 1126
1da177e4
LT
1127source arch/arm/mm/Kconfig
1128
958cab0f
RK
1129config ARM_NR_BANKS
1130 int
1131 default 16 if ARCH_EP93XX
1132 default 8
1133
afe4b25e
LB
1134config IWMMXT
1135 bool "Enable iWMMXt support"
ef6c8445
HZ
1136 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
1137 default y if PXA27x || PXA3xx || PXA95x || ARCH_MMP
afe4b25e
LB
1138 help
1139 Enable support for iWMMXt context switching at run time if
1140 running on a CPU that supports it.
1141
1da177e4
LT
1142# bool 'Use XScale PMU as timer source' CONFIG_XSCALE_PMU_TIMER
1143config XSCALE_PMU
1144 bool
1145 depends on CPU_XSCALE && !XSCALE_PMU_TIMER
1146 default y
1147
0f4f0672 1148config CPU_HAS_PMU
e399b1a4 1149 depends on (CPU_V6 || CPU_V6K || CPU_V7 || XSCALE_PMU) && \
8954bb0d 1150 (!ARCH_OMAP3 || OMAP3_EMU)
0f4f0672
JI
1151 default y
1152 bool
1153
52108641 1154config MULTI_IRQ_HANDLER
1155 bool
1156 help
1157 Allow each machine to specify it's own IRQ handler at run time.
1158
3b93e7b0
HC
1159if !MMU
1160source "arch/arm/Kconfig-nommu"
1161endif
1162
9cba3ccc
CM
1163config ARM_ERRATA_411920
1164 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
e399b1a4 1165 depends on CPU_V6 || CPU_V6K
9cba3ccc
CM
1166 help
1167 Invalidation of the Instruction Cache operation can
1168 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
1169 It does not affect the MPCore. This option enables the ARM Ltd.
1170 recommended workaround.
1171
7ce236fc
CM
1172config ARM_ERRATA_430973
1173 bool "ARM errata: Stale prediction on replaced interworking branch"
1174 depends on CPU_V7
1175 help
1176 This option enables the workaround for the 430973 Cortex-A8
1177 (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
1178 interworking branch is replaced with another code sequence at the
1179 same virtual address, whether due to self-modifying code or virtual
1180 to physical address re-mapping, Cortex-A8 does not recover from the
1181 stale interworking branch prediction. This results in Cortex-A8
1182 executing the new code sequence in the incorrect ARM or Thumb state.
1183 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
1184 and also flushes the branch target cache at every context switch.
1185 Note that setting specific bits in the ACTLR register may not be
1186 available in non-secure mode.
1187
855c551f
CM
1188config ARM_ERRATA_458693
1189 bool "ARM errata: Processor deadlock when a false hazard is created"
1190 depends on CPU_V7
1191 help
1192 This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1193 erratum. For very specific sequences of memory operations, it is
1194 possible for a hazard condition intended for a cache line to instead
1195 be incorrectly associated with a different cache line. This false
1196 hazard might then cause a processor deadlock. The workaround enables
1197 the L1 caching of the NEON accesses and disables the PLD instruction
1198 in the ACTLR register. Note that setting specific bits in the ACTLR
1199 register may not be available in non-secure mode.
1200
0516e464
CM
1201config ARM_ERRATA_460075
1202 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
1203 depends on CPU_V7
1204 help
1205 This option enables the workaround for the 460075 Cortex-A8 (r2p0)
1206 erratum. Any asynchronous access to the L2 cache may encounter a
1207 situation in which recent store transactions to the L2 cache are lost
1208 and overwritten with stale memory contents from external memory. The
1209 workaround disables the write-allocate mode for the L2 cache via the
1210 ACTLR register. Note that setting specific bits in the ACTLR register
1211 may not be available in non-secure mode.
1212
9f05027c
WD
1213config ARM_ERRATA_742230
1214 bool "ARM errata: DMB operation may be faulty"
1215 depends on CPU_V7 && SMP
1216 help
1217 This option enables the workaround for the 742230 Cortex-A9
1218 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
1219 between two write operations may not ensure the correct visibility
1220 ordering of the two writes. This workaround sets a specific bit in
1221 the diagnostic register of the Cortex-A9 which causes the DMB
1222 instruction to behave as a DSB, ensuring the correct behaviour of
1223 the two writes.
1224
a672e99b
WD
1225config ARM_ERRATA_742231
1226 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1227 depends on CPU_V7 && SMP
1228 help
1229 This option enables the workaround for the 742231 Cortex-A9
1230 (r2p0..r2p2) erratum. Under certain conditions, specific to the
1231 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1232 accessing some data located in the same cache line, may get corrupted
1233 data due to bad handling of the address hazard when the line gets
1234 replaced from one of the CPUs at the same time as another CPU is
1235 accessing it. This workaround sets specific bits in the diagnostic
1236 register of the Cortex-A9 which reduces the linefill issuing
1237 capabilities of the processor.
1238
9e65582a 1239config PL310_ERRATA_588369
fa0ce403 1240 bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
2839e06c 1241 depends on CACHE_L2X0
9e65582a
SS
1242 help
1243 The PL310 L2 cache controller implements three types of Clean &
1244 Invalidate maintenance operations: by Physical Address
1245 (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
1246 They are architecturally defined to behave as the execution of a
1247 clean operation followed immediately by an invalidate operation,
1248 both performing to the same memory location. This functionality
1249 is not correctly implemented in PL310 as clean lines are not
2839e06c 1250 invalidated as a result of these operations.
cdf357f1
WD
1251
1252config ARM_ERRATA_720789
1253 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
1254 depends on CPU_V7 && SMP
1255 help
1256 This option enables the workaround for the 720789 Cortex-A9 (prior to
1257 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1258 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1259 As a consequence of this erratum, some TLB entries which should be
1260 invalidated are not, resulting in an incoherency in the system page
1261 tables. The workaround changes the TLB flushing routines to invalidate
1262 entries regardless of the ASID.
475d92fc 1263
1f0090a1 1264config PL310_ERRATA_727915
fa0ce403 1265 bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
1f0090a1
RK
1266 depends on CACHE_L2X0
1267 help
1268 PL310 implements the Clean & Invalidate by Way L2 cache maintenance
1269 operation (offset 0x7FC). This operation runs in background so that
1270 PL310 can handle normal accesses while it is in progress. Under very
1271 rare circumstances, due to this erratum, write data can be lost when
1272 PL310 treats a cacheable write transaction during a Clean &
1273 Invalidate by Way operation.
1274
475d92fc
WD
1275config ARM_ERRATA_743622
1276 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1277 depends on CPU_V7
1278 help
1279 This option enables the workaround for the 743622 Cortex-A9
1280 (r2p0..r2p2) erratum. Under very rare conditions, a faulty
1281 optimisation in the Cortex-A9 Store Buffer may lead to data
1282 corruption. This workaround sets a specific bit in the diagnostic
1283 register of the Cortex-A9 which disables the Store Buffer
1284 optimisation, preventing the defect from occurring. This has no
1285 visible impact on the overall performance or power consumption of the
1286 processor.
1287
9a27c27c
WD
1288config ARM_ERRATA_751472
1289 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
1290 depends on CPU_V7 && SMP
1291 help
1292 This option enables the workaround for the 751472 Cortex-A9 (prior
1293 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
1294 completion of a following broadcasted operation if the second
1295 operation is received by a CPU before the ICIALLUIS has completed,
1296 potentially leading to corrupted entries in the cache or TLB.
1297
fa0ce403
WD
1298config PL310_ERRATA_753970
1299 bool "PL310 errata: cache sync operation may be faulty"
885028e4
SK
1300 depends on CACHE_PL310
1301 help
1302 This option enables the workaround for the 753970 PL310 (r3p0) erratum.
1303
1304 Under some condition the effect of cache sync operation on
1305 the store buffer still remains when the operation completes.
1306 This means that the store buffer is always asked to drain and
1307 this prevents it from merging any further writes. The workaround
1308 is to replace the normal offset of cache sync operation (0x730)
1309 by another offset targeting an unmapped PL310 register 0x740.
1310 This has the same effect as the cache sync operation: store buffer
1311 drain and waiting for all buffers empty.
1312
fcbdc5fe
WD
1313config ARM_ERRATA_754322
1314 bool "ARM errata: possible faulty MMU translations following an ASID switch"
1315 depends on CPU_V7
1316 help
1317 This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1318 r3p*) erratum. A speculative memory access may cause a page table walk
1319 which starts prior to an ASID switch but completes afterwards. This
1320 can populate the micro-TLB with a stale entry which may be hit with
1321 the new ASID. This workaround places two dsb instructions in the mm
1322 switching code so that no page table walks can cross the ASID switch.
1323
5dab26af
WD
1324config ARM_ERRATA_754327
1325 bool "ARM errata: no automatic Store Buffer drain"
1326 depends on CPU_V7 && SMP
1327 help
1328 This option enables the workaround for the 754327 Cortex-A9 (prior to
1329 r2p0) erratum. The Store Buffer does not have any automatic draining
1330 mechanism and therefore a livelock may occur if an external agent
1331 continuously polls a memory location waiting to observe an update.
1332 This workaround defines cpu_relax() as smp_mb(), preventing correctly
1333 written polling loops from denying visibility of updates to memory.
1334
145e10e1
CM
1335config ARM_ERRATA_364296
1336 bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
1337 depends on CPU_V6 && !SMP
1338 help
1339 This options enables the workaround for the 364296 ARM1136
1340 r0p2 erratum (possible cache data corruption with
1341 hit-under-miss enabled). It sets the undocumented bit 31 in
1342 the auxiliary control register and the FI bit in the control
1343 register, thus disabling hit-under-miss without putting the
1344 processor into full low interrupt latency mode. ARM11MPCore
1345 is not affected.
1346
f630c1bd
WD
1347config ARM_ERRATA_764369
1348 bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1349 depends on CPU_V7 && SMP
1350 help
1351 This option enables the workaround for erratum 764369
1352 affecting Cortex-A9 MPCore with two or more processors (all
1353 current revisions). Under certain timing circumstances, a data
1354 cache line maintenance operation by MVA targeting an Inner
1355 Shareable memory region may fail to proceed up to either the
1356 Point of Coherency or to the Point of Unification of the
1357 system. This workaround adds a DSB instruction before the
1358 relevant cache maintenance functions and sets a specific bit
1359 in the diagnostic control register of the SCU.
1360
11ed0ba1
WD
1361config PL310_ERRATA_769419
1362 bool "PL310 errata: no automatic Store Buffer drain"
1363 depends on CACHE_L2X0
1364 help
1365 On revisions of the PL310 prior to r3p2, the Store Buffer does
1366 not automatically drain. This can cause normal, non-cacheable
1367 writes to be retained when the memory system is idle, leading
1368 to suboptimal I/O performance for drivers using coherent DMA.
1369 This option adds a write barrier to the cpu_idle loop so that,
1370 on systems with an outer cache, the store buffer is drained
1371 explicitly.
1372
1da177e4
LT
1373endmenu
1374
1375source "arch/arm/common/Kconfig"
1376
1da177e4
LT
1377menu "Bus support"
1378
1379config ARM_AMBA
1380 bool
1381
1382config ISA
1383 bool
1da177e4
LT
1384 help
1385 Find out whether you have ISA slots on your motherboard. ISA is the
1386 name of a bus system, i.e. the way the CPU talks to the other stuff
1387 inside your box. Other bus systems are PCI, EISA, MicroChannel
1388 (MCA) or VESA. ISA is an older system, now being displaced by PCI;
1389 newer boards don't support it. If you have ISA, say Y, otherwise N.
1390
065909b9 1391# Select ISA DMA controller support
1da177e4
LT
1392config ISA_DMA
1393 bool
065909b9 1394 select ISA_DMA_API
1da177e4 1395
065909b9 1396# Select ISA DMA interface
5cae841b
AV
1397config ISA_DMA_API
1398 bool
5cae841b 1399
1da177e4 1400config PCI
0b05da72 1401 bool "PCI support" if MIGHT_HAVE_PCI
1da177e4
LT
1402 help
1403 Find out whether you have a PCI motherboard. PCI is the name of a
1404 bus system, i.e. the way the CPU talks to the other stuff inside
1405 your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
1406 VESA. If you have PCI, say Y, otherwise N.
1407
52882173
AV
1408config PCI_DOMAINS
1409 bool
1410 depends on PCI
1411
b080ac8a
MRJ
1412config PCI_NANOENGINE
1413 bool "BSE nanoEngine PCI support"
1414 depends on SA1100_NANOENGINE
1415 help
1416 Enable PCI on the BSE nanoEngine board.
1417
36e23590
MW
1418config PCI_SYSCALL
1419 def_bool PCI
1420
1da177e4
LT
1421# Select the host bridge type
1422config PCI_HOST_VIA82C505
1423 bool
1424 depends on PCI && ARCH_SHARK
1425 default y
1426
a0113a99
MR
1427config PCI_HOST_ITE8152
1428 bool
1429 depends on PCI && MACH_ARMCORE
1430 default y
1431 select DMABOUNCE
1432
1da177e4
LT
1433source "drivers/pci/Kconfig"
1434
1435source "drivers/pcmcia/Kconfig"
1436
1437endmenu
1438
1439menu "Kernel Features"
1440
0567a0c0
KH
1441source "kernel/time/Kconfig"
1442
1da177e4 1443config SMP
bb2d8130 1444 bool "Symmetric Multi-Processing"
fbb4ddac 1445 depends on CPU_V6K || CPU_V7
bc28248e 1446 depends on GENERIC_CLOCKEVENTS
971acb9b 1447 depends on REALVIEW_EB_ARM11MP || REALVIEW_EB_A9MP || \
89c3dedf 1448 MACH_REALVIEW_PB11MP || MACH_REALVIEW_PBX || ARCH_OMAP4 || \
10606aad 1449 ARCH_EXYNOS4 || ARCH_TEGRA || ARCH_U8500 || ARCH_VEXPRESS_CA9X4 || \
abc3f126 1450 ARCH_MSM_SCORPIONMP || ARCH_SHMOBILE || ARCH_HIGHBANK || SOC_IMX6Q
9934ebb8 1451 depends on MMU
f6dd9fa5 1452 select USE_GENERIC_SMP_HELPERS
89c3dedf 1453 select HAVE_ARM_SCU if !ARCH_MSM_SCORPIONMP
1da177e4
LT
1454 help
1455 This enables support for systems with more than one CPU. If you have
1456 a system with only one CPU, like most personal computers, say N. If
1457 you have a system with more than one CPU, say Y.
1458
1459 If you say N here, the kernel will run on single and multiprocessor
1460 machines, but will use only one CPU of a multiprocessor machine. If
1461 you say Y here, the kernel will run on many, but not all, single
1462 processor machines. On a single processor machine, the kernel will
1463 run faster if you say N here.
1464
395cf969 1465 See also <file:Documentation/x86/i386/IO-APIC.txt>,
1da177e4 1466 <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
50a23e6e 1467 <http://tldp.org/HOWTO/SMP-HOWTO.html>.
1da177e4
LT
1468
1469 If you don't know what to do here, say N.
1470
f00ec48f
RK
1471config SMP_ON_UP
1472 bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
1473 depends on EXPERIMENTAL
4d2692a7 1474 depends on SMP && !XIP_KERNEL
f00ec48f
RK
1475 default y
1476 help
1477 SMP kernels contain instructions which fail on non-SMP processors.
1478 Enabling this option allows the kernel to modify itself to make
1479 these instructions safe. Disabling it allows about 1K of space
1480 savings.
1481
1482 If you don't know what to do here, say Y.
1483
c9018aab
VG
1484config ARM_CPU_TOPOLOGY
1485 bool "Support cpu topology definition"
1486 depends on SMP && CPU_V7
1487 default y
1488 help
1489 Support ARM cpu topology definition. The MPIDR register defines
1490 affinity between processors which is then used to describe the cpu
1491 topology of an ARM System.
1492
1493config SCHED_MC
1494 bool "Multi-core scheduler support"
1495 depends on ARM_CPU_TOPOLOGY
1496 help
1497 Multi-core scheduler support improves the CPU scheduler's decision
1498 making when dealing with multi-core CPU chips at a cost of slightly
1499 increased overhead in some places. If unsure say N here.
1500
1501config SCHED_SMT
1502 bool "SMT scheduler support"
1503 depends on ARM_CPU_TOPOLOGY
1504 help
1505 Improves the CPU scheduler's decision making when dealing with
1506 MultiThreading at a cost of slightly increased overhead in some
1507 places. If unsure say N here.
1508
a8cbcd92
RK
1509config HAVE_ARM_SCU
1510 bool
a8cbcd92
RK
1511 help
1512 This option enables support for the ARM system coherency unit
1513
f32f4ce2
RK
1514config HAVE_ARM_TWD
1515 bool
1516 depends on SMP
15095bb0 1517 select TICK_ONESHOT
f32f4ce2
RK
1518 help
1519 This options enables support for the ARM timer and watchdog unit
1520
8d5796d2
LB
1521choice
1522 prompt "Memory split"
1523 default VMSPLIT_3G
1524 help
1525 Select the desired split between kernel and user memory.
1526
1527 If you are not absolutely sure what you are doing, leave this
1528 option alone!
1529
1530 config VMSPLIT_3G
1531 bool "3G/1G user/kernel split"
1532 config VMSPLIT_2G
1533 bool "2G/2G user/kernel split"
1534 config VMSPLIT_1G
1535 bool "1G/3G user/kernel split"
1536endchoice
1537
1538config PAGE_OFFSET
1539 hex
1540 default 0x40000000 if VMSPLIT_1G
1541 default 0x80000000 if VMSPLIT_2G
1542 default 0xC0000000
1543
1da177e4
LT
1544config NR_CPUS
1545 int "Maximum number of CPUs (2-32)"
1546 range 2 32
1547 depends on SMP
1548 default "4"
1549
a054a811
RK
1550config HOTPLUG_CPU
1551 bool "Support for hot-pluggable CPUs (EXPERIMENTAL)"
1552 depends on SMP && HOTPLUG && EXPERIMENTAL
1553 help
1554 Say Y here to experiment with turning CPUs off and on. CPUs
1555 can be controlled through /sys/devices/system/cpu.
1556
37ee16ae
RK
1557config LOCAL_TIMERS
1558 bool "Use local timer interrupts"
971acb9b 1559 depends on SMP
37ee16ae 1560 default y
30d8bead 1561 select HAVE_ARM_TWD if (!ARCH_MSM_SCORPIONMP && !EXYNOS4_MCT)
37ee16ae
RK
1562 help
1563 Enable support for local timers on SMP platforms, rather then the
1564 legacy IPI broadcast method. Local timers allows the system
1565 accounting to be spread across the timer interval, preventing a
1566 "thundering herd" at every timer tick.
1567
d45a398f 1568source kernel/Kconfig.preempt
1da177e4 1569
f8065813
RK
1570config HZ
1571 int
49b7a491 1572 default 200 if ARCH_EBSA110 || ARCH_S3C2410 || ARCH_S5P64X0 || \
a73ddc61 1573 ARCH_S5PV210 || ARCH_EXYNOS4
bfe65704 1574 default OMAP_32K_TIMER_HZ if ARCH_OMAP && OMAP_32K_TIMER
5248c657 1575 default AT91_TIMER_HZ if ARCH_AT91
5da3e714 1576 default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
f8065813
RK
1577 default 100
1578
16c79651 1579config THUMB2_KERNEL
4a50bfe3 1580 bool "Compile the kernel in Thumb-2 mode (EXPERIMENTAL)"
e399b1a4 1581 depends on CPU_V7 && !CPU_V6 && !CPU_V6K && EXPERIMENTAL
16c79651
CM
1582 select AEABI
1583 select ARM_ASM_UNIFIED
89bace65 1584 select ARM_UNWIND
16c79651
CM
1585 help
1586 By enabling this option, the kernel will be compiled in
1587 Thumb-2 mode. A compiler/assembler that understand the unified
1588 ARM-Thumb syntax is needed.
1589
1590 If unsure, say N.
1591
6f685c5c
DM
1592config THUMB2_AVOID_R_ARM_THM_JUMP11
1593 bool "Work around buggy Thumb-2 short branch relocations in gas"
1594 depends on THUMB2_KERNEL && MODULES
1595 default y
1596 help
1597 Various binutils versions can resolve Thumb-2 branches to
1598 locally-defined, preemptible global symbols as short-range "b.n"
1599 branch instructions.
1600
1601 This is a problem, because there's no guarantee the final
1602 destination of the symbol, or any candidate locations for a
1603 trampoline, are within range of the branch. For this reason, the
1604 kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
1605 relocation in modules at all, and it makes little sense to add
1606 support.
1607
1608 The symptom is that the kernel fails with an "unsupported
1609 relocation" error when loading some modules.
1610
1611 Until fixed tools are available, passing
1612 -fno-optimize-sibling-calls to gcc should prevent gcc generating
1613 code which hits this problem, at the cost of a bit of extra runtime
1614 stack usage in some cases.
1615
1616 The problem is described in more detail at:
1617 https://bugs.launchpad.net/binutils-linaro/+bug/725126
1618
1619 Only Thumb-2 kernels are affected.
1620
1621 Unless you are sure your tools don't have this problem, say Y.
1622
0becb088
CM
1623config ARM_ASM_UNIFIED
1624 bool
1625
704bdda0
NP
1626config AEABI
1627 bool "Use the ARM EABI to compile the kernel"
1628 help
1629 This option allows for the kernel to be compiled using the latest
1630 ARM ABI (aka EABI). This is only useful if you are using a user
1631 space environment that is also compiled with EABI.
1632
1633 Since there are major incompatibilities between the legacy ABI and
1634 EABI, especially with regard to structure member alignment, this
1635 option also changes the kernel syscall calling convention to
1636 disambiguate both ABIs and allow for backward compatibility support
1637 (selected with CONFIG_OABI_COMPAT).
1638
1639 To use this you need GCC version 4.0.0 or later.
1640
6c90c872 1641config OABI_COMPAT
a73a3ff1 1642 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
9bc433a1 1643 depends on AEABI && EXPERIMENTAL && !THUMB2_KERNEL
6c90c872
NP
1644 default y
1645 help
1646 This option preserves the old syscall interface along with the
1647 new (ARM EABI) one. It also provides a compatibility layer to
1648 intercept syscalls that have structure arguments which layout
1649 in memory differs between the legacy ABI and the new ARM EABI
1650 (only for non "thumb" binaries). This option adds a tiny
1651 overhead to all syscalls and produces a slightly larger kernel.
1652 If you know you'll be using only pure EABI user space then you
1653 can say N here. If this option is not selected and you attempt
1654 to execute a legacy ABI binary then the result will be
1655 UNPREDICTABLE (in fact it can be predicted that it won't work
1656 at all). If in doubt say Y.
1657
eb33575c 1658config ARCH_HAS_HOLES_MEMORYMODEL
e80d6a24 1659 bool
e80d6a24 1660
05944d74
RK
1661config ARCH_SPARSEMEM_ENABLE
1662 bool
1663
07a2f737
RK
1664config ARCH_SPARSEMEM_DEFAULT
1665 def_bool ARCH_SPARSEMEM_ENABLE
1666
05944d74 1667config ARCH_SELECT_MEMORY_MODEL
be370302 1668 def_bool ARCH_SPARSEMEM_ENABLE
c80d79d7 1669
7b7bf499
WD
1670config HAVE_ARCH_PFN_VALID
1671 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
1672
053a96ca 1673config HIGHMEM
e8db89a2
RK
1674 bool "High Memory Support"
1675 depends on MMU
053a96ca
NP
1676 help
1677 The address space of ARM processors is only 4 Gigabytes large
1678 and it has to accommodate user address space, kernel address
1679 space as well as some memory mapped IO. That means that, if you
1680 have a large amount of physical memory and/or IO, not all of the
1681 memory can be "permanently mapped" by the kernel. The physical
1682 memory that is not permanently mapped is called "high memory".
1683
1684 Depending on the selected kernel/user memory split, minimum
1685 vmalloc space and actual amount of RAM, you may not need this
1686 option which should result in a slightly faster kernel.
1687
1688 If unsure, say n.
1689
65cec8e3
RK
1690config HIGHPTE
1691 bool "Allocate 2nd-level pagetables from highmem"
1692 depends on HIGHMEM
65cec8e3 1693
1b8873a0
JI
1694config HW_PERF_EVENTS
1695 bool "Enable hardware performance counter support for perf events"
fe166148 1696 depends on PERF_EVENTS && CPU_HAS_PMU
1b8873a0
JI
1697 default y
1698 help
1699 Enable hardware performance counter support for perf events. If
1700 disabled, perf events will use software events only.
1701
3f22ab27
DH
1702source "mm/Kconfig"
1703
c1b2d970
MD
1704config FORCE_MAX_ZONEORDER
1705 int "Maximum zone order" if ARCH_SHMOBILE
1706 range 11 64 if ARCH_SHMOBILE
1707 default "9" if SA1111
1708 default "11"
1709 help
1710 The kernel memory allocator divides physically contiguous memory
1711 blocks into "zones", where each zone is a power of two number of
1712 pages. This option selects the largest power of two that the kernel
1713 keeps in the memory allocator. If you need to allocate very large
1714 blocks of physically contiguous memory, then you may need to
1715 increase this value.
1716
1717 This config option is actually maximum order plus one. For example,
1718 a value of 11 means that the largest free memory block is 2^10 pages.
1719
1da177e4
LT
1720config LEDS
1721 bool "Timer and CPU usage LEDs"
e055d5bf 1722 depends on ARCH_CDB89712 || ARCH_EBSA110 || \
8c8fdbc9 1723 ARCH_EBSA285 || ARCH_INTEGRATOR || \
1da177e4
LT
1724 ARCH_LUBBOCK || MACH_MAINSTONE || ARCH_NETWINDER || \
1725 ARCH_OMAP || ARCH_P720T || ARCH_PXA_IDP || \
73a59c1c 1726 ARCH_SA1100 || ARCH_SHARK || ARCH_VERSATILE || \
25329671 1727 ARCH_AT91 || ARCH_DAVINCI || \
ff3042fb 1728 ARCH_KS8695 || MACH_RD88F5182 || ARCH_REALVIEW
1da177e4
LT
1729 help
1730 If you say Y here, the LEDs on your machine will be used
1731 to provide useful information about your current system status.
1732
1733 If you are compiling a kernel for a NetWinder or EBSA-285, you will
1734 be able to select which LEDs are active using the options below. If
1735 you are compiling a kernel for the EBSA-110 or the LART however, the
1736 red LED will simply flash regularly to indicate that the system is
1737 still functional. It is safe to say Y here if you have a CATS
1738 system, but the driver will do nothing.
1739
1740config LEDS_TIMER
1741 bool "Timer LED" if (!ARCH_CDB89712 && !ARCH_OMAP) || \
eebdf7d7
DB
1742 OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
1743 || MACH_OMAP_PERSEUS2
1da177e4 1744 depends on LEDS
0567a0c0 1745 depends on !GENERIC_CLOCKEVENTS
1da177e4
LT
1746 default y if ARCH_EBSA110
1747 help
1748 If you say Y here, one of the system LEDs (the green one on the
1749 NetWinder, the amber one on the EBSA285, or the red one on the LART)
1750 will flash regularly to indicate that the system is still
1751 operational. This is mainly useful to kernel hackers who are
1752 debugging unstable kernels.
1753
1754 The LART uses the same LED for both Timer LED and CPU usage LED
1755 functions. You may choose to use both, but the Timer LED function
1756 will overrule the CPU usage LED.
1757
1758config LEDS_CPU
1759 bool "CPU usage LED" if (!ARCH_CDB89712 && !ARCH_EBSA110 && \
eebdf7d7
DB
1760 !ARCH_OMAP) \
1761 || OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
1762 || MACH_OMAP_PERSEUS2
1da177e4
LT
1763 depends on LEDS
1764 help
1765 If you say Y here, the red LED will be used to give a good real
1766 time indication of CPU usage, by lighting whenever the idle task
1767 is not currently executing.
1768
1769 The LART uses the same LED for both Timer LED and CPU usage LED
1770 functions. You may choose to use both, but the Timer LED function
1771 will overrule the CPU usage LED.
1772
1773config ALIGNMENT_TRAP
1774 bool
f12d0d7c 1775 depends on CPU_CP15_MMU
1da177e4 1776 default y if !ARCH_EBSA110
e119bfff 1777 select HAVE_PROC_CPU if PROC_FS
1da177e4 1778 help
84eb8d06 1779 ARM processors cannot fetch/store information which is not
1da177e4
LT
1780 naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1781 address divisible by 4. On 32-bit ARM processors, these non-aligned
1782 fetch/store instructions will be emulated in software if you say
1783 here, which has a severe performance impact. This is necessary for
1784 correct operation of some network protocols. With an IP-only
1785 configuration it is safe to say N, otherwise say Y.
1786
39ec58f3
LB
1787config UACCESS_WITH_MEMCPY
1788 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user() (EXPERIMENTAL)"
1789 depends on MMU && EXPERIMENTAL
1790 default y if CPU_FEROCEON
1791 help
1792 Implement faster copy_to_user and clear_user methods for CPU
1793 cores where a 8-word STM instruction give significantly higher
1794 memory write throughput than a sequence of individual 32bit stores.
1795
1796 A possible side effect is a slight increase in scheduling latency
1797 between threads sharing the same address space if they invoke
1798 such copy operations with large buffers.
1799
1800 However, if the CPU data cache is using a write-allocate mode,
1801 this option is unlikely to provide any performance gain.
1802
70c70d97
NP
1803config SECCOMP
1804 bool
1805 prompt "Enable seccomp to safely compute untrusted bytecode"
1806 ---help---
1807 This kernel feature is useful for number crunching applications
1808 that may need to compute untrusted bytecode during their
1809 execution. By using pipes or other transports made available to
1810 the process as file descriptors supporting the read/write
1811 syscalls, it's possible to isolate those applications in
1812 their own address space using seccomp. Once seccomp is
1813 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1814 and the task is only allowed to execute a few safe syscalls
1815 defined by each seccomp mode.
1816
c743f380
NP
1817config CC_STACKPROTECTOR
1818 bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
4a50bfe3 1819 depends on EXPERIMENTAL
c743f380
NP
1820 help
1821 This option turns on the -fstack-protector GCC feature. This
1822 feature puts, at the beginning of functions, a canary value on
1823 the stack just before the return address, and validates
1824 the value just before actually returning. Stack based buffer
1825 overflows (that need to overwrite this return address) now also
1826 overwrite the canary, which gets detected and the attack is then
1827 neutralized via a kernel panic.
1828 This feature requires gcc version 4.2 or above.
1829
73a65b3f
UKK
1830config DEPRECATED_PARAM_STRUCT
1831 bool "Provide old way to pass kernel parameters"
1832 help
1833 This was deprecated in 2001 and announced to live on for 5 years.
1834 Some old boot loaders still use this way.
1835
1da177e4
LT
1836endmenu
1837
1838menu "Boot options"
1839
9eb8f674
GL
1840config USE_OF
1841 bool "Flattened Device Tree support"
1842 select OF
1843 select OF_EARLY_FLATTREE
08a543ad 1844 select IRQ_DOMAIN
9eb8f674
GL
1845 help
1846 Include support for flattened device tree machine descriptions.
1847
1da177e4
LT
1848# Compressed boot loader in ROM. Yes, we really want to ask about
1849# TEXT and BSS so we preserve their values in the config files.
1850config ZBOOT_ROM_TEXT
1851 hex "Compressed ROM boot loader base address"
1852 default "0"
1853 help
1854 The physical address at which the ROM-able zImage is to be
1855 placed in the target. Platforms which normally make use of
1856 ROM-able zImage formats normally set this to a suitable
1857 value in their defconfig file.
1858
1859 If ZBOOT_ROM is not enabled, this has no effect.
1860
1861config ZBOOT_ROM_BSS
1862 hex "Compressed ROM boot loader BSS address"
1863 default "0"
1864 help
f8c440b2
DF
1865 The base address of an area of read/write memory in the target
1866 for the ROM-able zImage which must be available while the
1867 decompressor is running. It must be large enough to hold the
1868 entire decompressed kernel plus an additional 128 KiB.
1869 Platforms which normally make use of ROM-able zImage formats
1870 normally set this to a suitable value in their defconfig file.
1da177e4
LT
1871
1872 If ZBOOT_ROM is not enabled, this has no effect.
1873
1874config ZBOOT_ROM
1875 bool "Compressed boot loader in ROM/flash"
1876 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
1877 help
1878 Say Y here if you intend to execute your compressed kernel image
1879 (zImage) directly from ROM or flash. If unsure, say N.
1880
090ab3ff
SH
1881choice
1882 prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
1883 depends on ZBOOT_ROM && ARCH_SH7372 && EXPERIMENTAL
1884 default ZBOOT_ROM_NONE
1885 help
1886 Include experimental SD/MMC loading code in the ROM-able zImage.
1887 With this enabled it is possible to write the the ROM-able zImage
1888 kernel image to an MMC or SD card and boot the kernel straight
1889 from the reset vector. At reset the processor Mask ROM will load
1890 the first part of the the ROM-able zImage which in turn loads the
1891 rest the kernel image to RAM.
1892
1893config ZBOOT_ROM_NONE
1894 bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
1895 help
1896 Do not load image from SD or MMC
1897
f45b1149
SH
1898config ZBOOT_ROM_MMCIF
1899 bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
f45b1149 1900 help
090ab3ff
SH
1901 Load image from MMCIF hardware block.
1902
1903config ZBOOT_ROM_SH_MOBILE_SDHI
1904 bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
1905 help
1906 Load image from SDHI hardware block
1907
1908endchoice
f45b1149 1909
e2a6a3aa
JB
1910config ARM_APPENDED_DTB
1911 bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
1912 depends on OF && !ZBOOT_ROM && EXPERIMENTAL
1913 help
1914 With this option, the boot code will look for a device tree binary
1915 (DTB) appended to zImage
1916 (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1917
1918 This is meant as a backward compatibility convenience for those
1919 systems with a bootloader that can't be upgraded to accommodate
1920 the documented boot protocol using a device tree.
1921
1922 Beware that there is very little in terms of protection against
1923 this option being confused by leftover garbage in memory that might
1924 look like a DTB header after a reboot if no actual DTB is appended
1925 to zImage. Do not leave this option active in a production kernel
1926 if you don't intend to always append a DTB. Proper passing of the
1927 location into r2 of a bootloader provided DTB is always preferable
1928 to this option.
1929
b90b9a38
NP
1930config ARM_ATAG_DTB_COMPAT
1931 bool "Supplement the appended DTB with traditional ATAG information"
1932 depends on ARM_APPENDED_DTB
1933 help
1934 Some old bootloaders can't be updated to a DTB capable one, yet
1935 they provide ATAGs with memory configuration, the ramdisk address,
1936 the kernel cmdline string, etc. Such information is dynamically
1937 provided by the bootloader and can't always be stored in a static
1938 DTB. To allow a device tree enabled kernel to be used with such
1939 bootloaders, this option allows zImage to extract the information
1940 from the ATAG list and store it at run time into the appended DTB.
1941
1da177e4
LT
1942config CMDLINE
1943 string "Default kernel command string"
1944 default ""
1945 help
1946 On some architectures (EBSA110 and CATS), there is currently no way
1947 for the boot loader to pass arguments to the kernel. For these
1948 architectures, you should supply some command-line options at build
1949 time by entering them here. As a minimum, you should specify the
1950 memory size and the root device (e.g., mem=64M root=/dev/nfs).
1951
4394c124
VB
1952choice
1953 prompt "Kernel command line type" if CMDLINE != ""
1954 default CMDLINE_FROM_BOOTLOADER
1955
1956config CMDLINE_FROM_BOOTLOADER
1957 bool "Use bootloader kernel arguments if available"
1958 help
1959 Uses the command-line options passed by the boot loader. If
1960 the boot loader doesn't provide any, the default kernel command
1961 string provided in CMDLINE will be used.
1962
1963config CMDLINE_EXTEND
1964 bool "Extend bootloader kernel arguments"
1965 help
1966 The command-line arguments provided by the boot loader will be
1967 appended to the default kernel command string.
1968
92d2040d
AH
1969config CMDLINE_FORCE
1970 bool "Always use the default kernel command string"
92d2040d
AH
1971 help
1972 Always use the default kernel command string, even if the boot
1973 loader passes other arguments to the kernel.
1974 This is useful if you cannot or don't want to change the
1975 command-line options your boot loader passes to the kernel.
4394c124 1976endchoice
92d2040d 1977
1da177e4
LT
1978config XIP_KERNEL
1979 bool "Kernel Execute-In-Place from ROM"
1980 depends on !ZBOOT_ROM
1981 help
1982 Execute-In-Place allows the kernel to run from non-volatile storage
1983 directly addressable by the CPU, such as NOR flash. This saves RAM
1984 space since the text section of the kernel is not loaded from flash
1985 to RAM. Read-write sections, such as the data section and stack,
1986 are still copied to RAM. The XIP kernel is not compressed since
1987 it has to run directly from flash, so it will take more space to
1988 store it. The flash address used to link the kernel object files,
1989 and for storing it, is configuration dependent. Therefore, if you
1990 say Y here, you must know the proper physical address where to
1991 store the kernel image depending on your own flash memory usage.
1992
1993 Also note that the make target becomes "make xipImage" rather than
1994 "make zImage" or "make Image". The final kernel binary to put in
1995 ROM memory will be arch/arm/boot/xipImage.
1996
1997 If unsure, say N.
1998
1999config XIP_PHYS_ADDR
2000 hex "XIP Kernel Physical Location"
2001 depends on XIP_KERNEL
2002 default "0x00080000"
2003 help
2004 This is the physical address in your flash memory the kernel will
2005 be linked for and stored to. This address is dependent on your
2006 own flash usage.
2007
c587e4a6
RP
2008config KEXEC
2009 bool "Kexec system call (EXPERIMENTAL)"
2010 depends on EXPERIMENTAL
2011 help
2012 kexec is a system call that implements the ability to shutdown your
2013 current kernel, and to start another kernel. It is like a reboot
01dd2fbf 2014 but it is independent of the system firmware. And like a reboot
c587e4a6
RP
2015 you can start any kernel with it, not just Linux.
2016
2017 It is an ongoing process to be certain the hardware in a machine
2018 is properly shutdown, so do not be surprised if this code does not
2019 initially work for you. It may help to enable device hotplugging
2020 support.
2021
4cd9d6f7
RP
2022config ATAGS_PROC
2023 bool "Export atags in procfs"
b98d7291
UL
2024 depends on KEXEC
2025 default y
4cd9d6f7
RP
2026 help
2027 Should the atags used to boot the kernel be exported in an "atags"
2028 file in procfs. Useful with kexec.
2029
cb5d39b3
MW
2030config CRASH_DUMP
2031 bool "Build kdump crash kernel (EXPERIMENTAL)"
2032 depends on EXPERIMENTAL
2033 help
2034 Generate crash dump after being started by kexec. This should
2035 be normally only set in special crash dump kernels which are
2036 loaded in the main kernel with kexec-tools into a specially
2037 reserved region and then later executed after a crash by
2038 kdump/kexec. The crash dump kernel must be compiled to a
2039 memory address not used by the main kernel
2040
2041 For more details see Documentation/kdump/kdump.txt
2042
e69edc79
EM
2043config AUTO_ZRELADDR
2044 bool "Auto calculation of the decompressed kernel image address"
2045 depends on !ZBOOT_ROM && !ARCH_U300
2046 help
2047 ZRELADDR is the physical address where the decompressed kernel
2048 image will be placed. If AUTO_ZRELADDR is selected, the address
2049 will be determined at run-time by masking the current IP with
2050 0xf8000000. This assumes the zImage being placed in the first 128MB
2051 from start of memory.
2052
1da177e4
LT
2053endmenu
2054
ac9d7efc 2055menu "CPU Power Management"
1da177e4 2056
89c52ed4 2057if ARCH_HAS_CPUFREQ
1da177e4
LT
2058
2059source "drivers/cpufreq/Kconfig"
2060
64f102b6
YS
2061config CPU_FREQ_IMX
2062 tristate "CPUfreq driver for i.MX CPUs"
2063 depends on ARCH_MXC && CPU_FREQ
2064 help
2065 This enables the CPUfreq driver for i.MX CPUs.
2066
1da177e4
LT
2067config CPU_FREQ_SA1100
2068 bool
1da177e4
LT
2069
2070config CPU_FREQ_SA1110
2071 bool
1da177e4
LT
2072
2073config CPU_FREQ_INTEGRATOR
2074 tristate "CPUfreq driver for ARM Integrator CPUs"
2075 depends on ARCH_INTEGRATOR && CPU_FREQ
2076 default y
2077 help
2078 This enables the CPUfreq driver for ARM Integrator CPUs.
2079
2080 For details, take a look at <file:Documentation/cpu-freq>.
2081
2082 If in doubt, say Y.
2083
9e2697ff
RK
2084config CPU_FREQ_PXA
2085 bool
2086 depends on CPU_FREQ && ARCH_PXA && PXA25x
2087 default y
ca7d156e 2088 select CPU_FREQ_TABLE
9e2697ff
RK
2089 select CPU_FREQ_DEFAULT_GOV_USERSPACE
2090
9d56c02a
BD
2091config CPU_FREQ_S3C
2092 bool
2093 help
2094 Internal configuration node for common cpufreq on Samsung SoC
2095
2096config CPU_FREQ_S3C24XX
4a50bfe3 2097 bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)"
9d56c02a
BD
2098 depends on ARCH_S3C2410 && CPU_FREQ && EXPERIMENTAL
2099 select CPU_FREQ_S3C
2100 help
2101 This enables the CPUfreq driver for the Samsung S3C24XX family
2102 of CPUs.
2103
2104 For details, take a look at <file:Documentation/cpu-freq>.
2105
2106 If in doubt, say N.
2107
2108config CPU_FREQ_S3C24XX_PLL
4a50bfe3 2109 bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)"
9d56c02a
BD
2110 depends on CPU_FREQ_S3C24XX && EXPERIMENTAL
2111 help
2112 Compile in support for changing the PLL frequency from the
2113 S3C24XX series CPUfreq driver. The PLL takes time to settle
2114 after a frequency change, so by default it is not enabled.
2115
2116 This also means that the PLL tables for the selected CPU(s) will
2117 be built which may increase the size of the kernel image.
2118
2119config CPU_FREQ_S3C24XX_DEBUG
2120 bool "Debug CPUfreq Samsung driver core"
2121 depends on CPU_FREQ_S3C24XX
2122 help
2123 Enable s3c_freq_dbg for the Samsung S3C CPUfreq core
2124
2125config CPU_FREQ_S3C24XX_IODEBUG
2126 bool "Debug CPUfreq Samsung driver IO timing"
2127 depends on CPU_FREQ_S3C24XX
2128 help
2129 Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core
2130
e6d197a6
BD
2131config CPU_FREQ_S3C24XX_DEBUGFS
2132 bool "Export debugfs for CPUFreq"
2133 depends on CPU_FREQ_S3C24XX && DEBUG_FS
2134 help
2135 Export status information via debugfs.
2136
1da177e4
LT
2137endif
2138
ac9d7efc
RK
2139source "drivers/cpuidle/Kconfig"
2140
2141endmenu
2142
1da177e4
LT
2143menu "Floating point emulation"
2144
2145comment "At least one emulation must be selected"
2146
2147config FPE_NWFPE
2148 bool "NWFPE math emulation"
593c252a 2149 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
1da177e4
LT
2150 ---help---
2151 Say Y to include the NWFPE floating point emulator in the kernel.
2152 This is necessary to run most binaries. Linux does not currently
2153 support floating point hardware so you need to say Y here even if
2154 your machine has an FPA or floating point co-processor podule.
2155
2156 You may say N here if you are going to load the Acorn FPEmulator
2157 early in the bootup.
2158
2159config FPE_NWFPE_XP
2160 bool "Support extended precision"
bedf142b 2161 depends on FPE_NWFPE
1da177e4
LT
2162 help
2163 Say Y to include 80-bit support in the kernel floating-point
2164 emulator. Otherwise, only 32 and 64-bit support is compiled in.
2165 Note that gcc does not generate 80-bit operations by default,
2166 so in most cases this option only enlarges the size of the
2167 floating point emulator without any good reason.
2168
2169 You almost surely want to say N here.
2170
2171config FPE_FASTFPE
2172 bool "FastFPE math emulation (EXPERIMENTAL)"
8993a44c 2173 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 && EXPERIMENTAL
1da177e4
LT
2174 ---help---
2175 Say Y here to include the FAST floating point emulator in the kernel.
2176 This is an experimental much faster emulator which now also has full
2177 precision for the mantissa. It does not support any exceptions.
2178 It is very simple, and approximately 3-6 times faster than NWFPE.
2179
2180 It should be sufficient for most programs. It may be not suitable
2181 for scientific calculations, but you have to check this for yourself.
2182 If you do not feel you need a faster FP emulation you should better
2183 choose NWFPE.
2184
2185config VFP
2186 bool "VFP-format floating point maths"
e399b1a4 2187 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
1da177e4
LT
2188 help
2189 Say Y to include VFP support code in the kernel. This is needed
2190 if your hardware includes a VFP unit.
2191
2192 Please see <file:Documentation/arm/VFP/release-notes.txt> for
2193 release notes and additional status information.
2194
2195 Say N if your target does not have VFP hardware.
2196
25ebee02
CM
2197config VFPv3
2198 bool
2199 depends on VFP
2200 default y if CPU_V7
2201
b5872db4
CM
2202config NEON
2203 bool "Advanced SIMD (NEON) Extension support"
2204 depends on VFPv3 && CPU_V7
2205 help
2206 Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2207 Extension.
2208
1da177e4
LT
2209endmenu
2210
2211menu "Userspace binary formats"
2212
2213source "fs/Kconfig.binfmt"
2214
2215config ARTHUR
2216 tristate "RISC OS personality"
704bdda0 2217 depends on !AEABI
1da177e4
LT
2218 help
2219 Say Y here to include the kernel code necessary if you want to run
2220 Acorn RISC OS/Arthur binaries under Linux. This code is still very
2221 experimental; if this sounds frightening, say N and sleep in peace.
2222 You can also say M here to compile this support as a module (which
2223 will be called arthur).
2224
2225endmenu
2226
2227menu "Power management options"
2228
eceab4ac 2229source "kernel/power/Kconfig"
1da177e4 2230
f4cb5700 2231config ARCH_SUSPEND_POSSIBLE
6b6844dd 2232 depends on !ARCH_S5PC100
6a786182
RK
2233 depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \
2234 CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE
f4cb5700
JB
2235 def_bool y
2236
15e0d9e3
AB
2237config ARM_CPU_SUSPEND
2238 def_bool PM_SLEEP
2239
1da177e4
LT
2240endmenu
2241
d5950b43
SR
2242source "net/Kconfig"
2243
ac25150f 2244source "drivers/Kconfig"
1da177e4
LT
2245
2246source "fs/Kconfig"
2247
1da177e4
LT
2248source "arch/arm/Kconfig.debug"
2249
2250source "security/Kconfig"
2251
2252source "crypto/Kconfig"
2253
2254source "lib/Kconfig"
This page took 0.894569 seconds and 5 git commands to generate.