Merge branch 'x86-uv-for-linus' of git://git.kernel.org/pub/scm/linux/kernel/git...
[deliverable/linux.git] / arch / arm / Kconfig
CommitLineData
1da177e4
LT
1config ARM
2 bool
3 default y
b1b3f49c
RK
4 select ARCH_BINFMT_ELF_RANDOMIZE_PIE
5 select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
7563bbf8 6 select ARCH_HAVE_CUSTOM_GPIO_H
3d06770e 7 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
b1b3f49c 8 select ARCH_WANT_IPC_PARSE_VERSION
ee951c63 9 select BUILDTIME_EXTABLE_SORT if MMU
b1b3f49c 10 select CPU_PM if (SUSPEND || CPU_IDLE)
39b175a0 11 select DCACHE_WORD_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && !CPU_BIG_ENDIAN && MMU
4477ca45 12 select GENERIC_ATOMIC64 if (CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI)
b1b3f49c
RK
13 select GENERIC_CLOCKEVENTS_BROADCAST if SMP
14 select GENERIC_IRQ_PROBE
15 select GENERIC_IRQ_SHOW
b1b3f49c
RK
16 select GENERIC_PCI_IOMAP
17 select GENERIC_SMP_IDLE_THREAD
f7b861b7 18 select GENERIC_IDLE_POLL_SETUP
b1b3f49c
RK
19 select GENERIC_STRNCPY_FROM_USER
20 select GENERIC_STRNLEN_USER
21 select HARDIRQS_SW_RESEND
22 select HAVE_AOUT
09f05d85 23 select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
5cbad0eb 24 select HAVE_ARCH_KGDB
4095ccc3 25 select HAVE_ARCH_SECCOMP_FILTER
0693bf68 26 select HAVE_ARCH_TRACEHOOK
b1b3f49c
RK
27 select HAVE_BPF_JIT
28 select HAVE_C_RECORDMCOUNT
29 select HAVE_DEBUG_KMEMLEAK
30 select HAVE_DMA_API_DEBUG
31 select HAVE_DMA_ATTRS
32 select HAVE_DMA_CONTIGUOUS if MMU
80be7a7f 33 select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
b1b3f49c 34 select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
0e341af8 35 select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
b1b3f49c 36 select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
1fe53268 37 select HAVE_GENERIC_DMA_COHERENT
b1b3f49c
RK
38 select HAVE_GENERIC_HARDIRQS
39 select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
40 select HAVE_IDE if PCI || ISA || PCMCIA
87c46b6c 41 select HAVE_IRQ_TIME_ACCOUNTING
e7db7b42 42 select HAVE_KERNEL_GZIP
6e8699f7 43 select HAVE_KERNEL_LZMA
b1b3f49c 44 select HAVE_KERNEL_LZO
a7f464f3 45 select HAVE_KERNEL_XZ
b1b3f49c
RK
46 select HAVE_KPROBES if !XIP_KERNEL
47 select HAVE_KRETPROBES if (HAVE_KPROBES)
48 select HAVE_MEMBLOCK
49 select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
7ada189f 50 select HAVE_PERF_EVENTS
e513f8bf 51 select HAVE_REGS_AND_STACK_ACCESS_API
b1b3f49c 52 select HAVE_SYSCALL_TRACEPOINTS
af1839eb 53 select HAVE_UID16
3d92a71a 54 select KTIME_SCALAR
b1b3f49c
RK
55 select PERF_USE_VMALLOC
56 select RTC_LIB
57 select SYS_SUPPORTS_APM_EMULATION
786d35d4
DH
58 select HAVE_MOD_ARCH_SPECIFIC if ARM_UNWIND
59 select MODULES_USE_ELF_REL
38a61b6b 60 select CLONE_BACKWARDS
b68fec24 61 select OLD_SIGSUSPEND3
50bcb7e4 62 select OLD_SIGACTION
b0088480 63 select HAVE_CONTEXT_TRACKING
1da177e4
LT
64 help
65 The ARM series is a line of low-power-consumption RISC chip designs
f6c8965a 66 licensed by ARM Ltd and targeted at embedded applications and
1da177e4 67 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
f6c8965a 68 manufactured, but legacy ARM-based PC hardware remains popular in
1da177e4
LT
69 Europe. There is an ARM Linux project with a web page at
70 <http://www.arm.linux.org.uk/>.
71
74facffe
RK
72config ARM_HAS_SG_CHAIN
73 bool
74
4ce63fcd
MS
75config NEED_SG_DMA_LENGTH
76 bool
77
78config ARM_DMA_USE_IOMMU
4ce63fcd 79 bool
b1b3f49c
RK
80 select ARM_HAS_SG_CHAIN
81 select NEED_SG_DMA_LENGTH
4ce63fcd 82
60460abf
SWK
83if ARM_DMA_USE_IOMMU
84
85config ARM_DMA_IOMMU_ALIGNMENT
86 int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
87 range 4 9
88 default 8
89 help
90 DMA mapping framework by default aligns all buffers to the smallest
91 PAGE_SIZE order which is greater than or equal to the requested buffer
92 size. This works well for buffers up to a few hundreds kilobytes, but
93 for larger buffers it just a waste of address space. Drivers which has
94 relatively small addressing window (like 64Mib) might run out of
95 virtual space with just a few allocations.
96
97 With this parameter you can specify the maximum PAGE_SIZE order for
98 DMA IOMMU buffers. Larger buffers will be aligned only to this
99 specified order. The order is expressed as a power of two multiplied
100 by the PAGE_SIZE.
101
102endif
103
1a189b97
RK
104config HAVE_PWM
105 bool
106
0b05da72
HUK
107config MIGHT_HAVE_PCI
108 bool
109
75e7153a
RB
110config SYS_SUPPORTS_APM_EMULATION
111 bool
112
bc581770
LW
113config HAVE_TCM
114 bool
115 select GENERIC_ALLOCATOR
116
e119bfff
RK
117config HAVE_PROC_CPU
118 bool
119
5ea81769
AV
120config NO_IOPORT
121 bool
5ea81769 122
1da177e4
LT
123config EISA
124 bool
125 ---help---
126 The Extended Industry Standard Architecture (EISA) bus was
127 developed as an open alternative to the IBM MicroChannel bus.
128
129 The EISA bus provided some of the features of the IBM MicroChannel
130 bus while maintaining backward compatibility with cards made for
131 the older ISA bus. The EISA bus saw limited use between 1988 and
132 1995 when it was made obsolete by the PCI bus.
133
134 Say Y here if you are building a kernel for an EISA-based machine.
135
136 Otherwise, say N.
137
138config SBUS
139 bool
140
f16fb1ec
RK
141config STACKTRACE_SUPPORT
142 bool
143 default y
144
f76e9154
NP
145config HAVE_LATENCYTOP_SUPPORT
146 bool
147 depends on !SMP
148 default y
149
f16fb1ec
RK
150config LOCKDEP_SUPPORT
151 bool
152 default y
153
7ad1bcb2
RK
154config TRACE_IRQFLAGS_SUPPORT
155 bool
156 default y
157
1da177e4
LT
158config RWSEM_GENERIC_SPINLOCK
159 bool
160 default y
161
162config RWSEM_XCHGADD_ALGORITHM
163 bool
164
f0d1b0b3
DH
165config ARCH_HAS_ILOG2_U32
166 bool
f0d1b0b3
DH
167
168config ARCH_HAS_ILOG2_U64
169 bool
f0d1b0b3 170
89c52ed4
BD
171config ARCH_HAS_CPUFREQ
172 bool
173 help
174 Internal node to signify that the ARCH has CPUFREQ support
175 and that the relevant menu configurations are displayed for
176 it.
177
b89c3b16
AM
178config GENERIC_HWEIGHT
179 bool
180 default y
181
1da177e4
LT
182config GENERIC_CALIBRATE_DELAY
183 bool
184 default y
185
a08b6b79
Z
186config ARCH_MAY_HAVE_PC_FDC
187 bool
188
5ac6da66
CL
189config ZONE_DMA
190 bool
5ac6da66 191
ccd7ab7f
FT
192config NEED_DMA_MAP_STATE
193 def_bool y
194
58af4a24
RH
195config ARCH_HAS_DMA_SET_COHERENT_MASK
196 bool
197
1da177e4
LT
198config GENERIC_ISA_DMA
199 bool
200
1da177e4
LT
201config FIQ
202 bool
203
13a5045d
RH
204config NEED_RET_TO_USER
205 bool
206
034d2f5a
AV
207config ARCH_MTD_XIP
208 bool
209
c760fc19
HC
210config VECTORS_BASE
211 hex
6afd6fae 212 default 0xffff0000 if MMU || CPU_HIGH_VECTOR
c760fc19
HC
213 default DRAM_BASE if REMAP_VECTORS_TO_RAM
214 default 0x00000000
215 help
216 The base address of exception vectors.
217
dc21af99 218config ARM_PATCH_PHYS_VIRT
c1becedc
RK
219 bool "Patch physical to virtual translations at runtime" if EMBEDDED
220 default y
b511d75d 221 depends on !XIP_KERNEL && MMU
dc21af99
RK
222 depends on !ARCH_REALVIEW || !SPARSEMEM
223 help
111e9a5c
RK
224 Patch phys-to-virt and virt-to-phys translation functions at
225 boot and module load time according to the position of the
226 kernel in system memory.
dc21af99 227
111e9a5c 228 This can only be used with non-XIP MMU kernels where the base
daece596 229 of physical memory is at a 16MB boundary.
dc21af99 230
c1becedc
RK
231 Only disable this option if you know that you do not require
232 this feature (eg, building a kernel for a single machine) and
233 you need to shrink the kernel to the minimal size.
dc21af99 234
01464226
RH
235config NEED_MACH_GPIO_H
236 bool
237 help
238 Select this when mach/gpio.h is required to provide special
239 definitions for this platform. The need for mach/gpio.h should
240 be avoided when possible.
241
c334bc15
RH
242config NEED_MACH_IO_H
243 bool
244 help
245 Select this when mach/io.h is required to provide special
246 definitions for this platform. The need for mach/io.h should
247 be avoided when possible.
248
0cdc8b92 249config NEED_MACH_MEMORY_H
1b9f95f8
NP
250 bool
251 help
0cdc8b92
NP
252 Select this when mach/memory.h is required to provide special
253 definitions for this platform. The need for mach/memory.h should
254 be avoided when possible.
dc21af99 255
1b9f95f8 256config PHYS_OFFSET
974c0724 257 hex "Physical address of main memory" if MMU
0cdc8b92 258 depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
974c0724 259 default DRAM_BASE if !MMU
111e9a5c 260 help
1b9f95f8
NP
261 Please provide the physical address corresponding to the
262 location of main memory in your system.
cada3c08 263
87e040b6
SG
264config GENERIC_BUG
265 def_bool y
266 depends on BUG
267
1da177e4
LT
268source "init/Kconfig"
269
dc52ddc0
MH
270source "kernel/Kconfig.freezer"
271
1da177e4
LT
272menu "System Type"
273
3c427975
HC
274config MMU
275 bool "MMU-based Paged Memory Management Support"
276 default y
277 help
278 Select if you want MMU-based virtualised addressing space
279 support by paged memory management. If unsure, say 'Y'.
280
ccf50e23
RK
281#
282# The "ARM system type" choice list is ordered alphabetically by option
283# text. Please add new entries in the option alphabetic order.
284#
1da177e4
LT
285choice
286 prompt "ARM system type"
1420b22b
AB
287 default ARCH_VERSATILE if !MMU
288 default ARCH_MULTIPLATFORM if MMU
1da177e4 289
387798b3
RH
290config ARCH_MULTIPLATFORM
291 bool "Allow multiple platforms to be selected"
b1b3f49c 292 depends on MMU
387798b3
RH
293 select ARM_PATCH_PHYS_VIRT
294 select AUTO_ZRELADDR
66314223 295 select COMMON_CLK
387798b3 296 select MULTI_IRQ_HANDLER
66314223
DN
297 select SPARSE_IRQ
298 select USE_OF
66314223 299
4af6fee1
DS
300config ARCH_INTEGRATOR
301 bool "ARM Ltd. Integrator family"
89c52ed4 302 select ARCH_HAS_CPUFREQ
b1b3f49c 303 select ARM_AMBA
a613163d 304 select COMMON_CLK
f9a6aa43 305 select COMMON_CLK_VERSATILE
b1b3f49c 306 select GENERIC_CLOCKEVENTS
9904f793 307 select HAVE_TCM
c5a0adb5 308 select ICST
b1b3f49c
RK
309 select MULTI_IRQ_HANDLER
310 select NEED_MACH_MEMORY_H
f4b8b319 311 select PLAT_VERSATILE
695436e3 312 select SPARSE_IRQ
2389d501 313 select VERSATILE_FPGA_IRQ
4af6fee1
DS
314 help
315 Support for ARM's Integrator platform.
316
317config ARCH_REALVIEW
318 bool "ARM Ltd. RealView family"
b1b3f49c 319 select ARCH_WANT_OPTIONAL_GPIOLIB
4af6fee1 320 select ARM_AMBA
b1b3f49c 321 select ARM_TIMER_SP804
f9a6aa43
LW
322 select COMMON_CLK
323 select COMMON_CLK_VERSATILE
ae30ceac 324 select GENERIC_CLOCKEVENTS
b56ba8aa 325 select GPIO_PL061 if GPIOLIB
b1b3f49c 326 select ICST
0cdc8b92 327 select NEED_MACH_MEMORY_H
b1b3f49c
RK
328 select PLAT_VERSATILE
329 select PLAT_VERSATILE_CLCD
4af6fee1
DS
330 help
331 This enables support for ARM Ltd RealView boards.
332
333config ARCH_VERSATILE
334 bool "ARM Ltd. Versatile family"
b1b3f49c 335 select ARCH_WANT_OPTIONAL_GPIOLIB
4af6fee1 336 select ARM_AMBA
b1b3f49c 337 select ARM_TIMER_SP804
4af6fee1 338 select ARM_VIC
6d803ba7 339 select CLKDEV_LOOKUP
b1b3f49c 340 select GENERIC_CLOCKEVENTS
aa3831cf 341 select HAVE_MACH_CLKDEV
c5a0adb5 342 select ICST
f4b8b319 343 select PLAT_VERSATILE
3414ba8c 344 select PLAT_VERSATILE_CLCD
b1b3f49c 345 select PLAT_VERSATILE_CLOCK
2389d501 346 select VERSATILE_FPGA_IRQ
4af6fee1
DS
347 help
348 This enables support for ARM Ltd Versatile board.
349
8fc5ffa0
AV
350config ARCH_AT91
351 bool "Atmel AT91"
f373e8c0 352 select ARCH_REQUIRE_GPIOLIB
bd602995 353 select CLKDEV_LOOKUP
b1b3f49c 354 select HAVE_CLK
e261501d 355 select IRQ_DOMAIN
01464226 356 select NEED_MACH_GPIO_H
1ac02d79 357 select NEED_MACH_IO_H if PCCARD
6732ae5c
JCPV
358 select PINCTRL
359 select PINCTRL_AT91 if USE_OF
4af6fee1 360 help
929e994f
NF
361 This enables support for systems based on Atmel
362 AT91RM9200 and AT91SAM9* processors.
4af6fee1 363
93e22567
RK
364config ARCH_CLPS711X
365 bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
a3b8d4a5 366 select ARCH_REQUIRE_GPIOLIB
ea7d1bc9 367 select AUTO_ZRELADDR
93e22567 368 select CLKDEV_LOOKUP
c99f72ad 369 select CLKSRC_MMIO
93e22567
RK
370 select COMMON_CLK
371 select CPU_ARM720T
4a8355c4 372 select GENERIC_CLOCKEVENTS
6597619f 373 select MFD_SYSCON
99f04c8f 374 select MULTI_IRQ_HANDLER
0d8be81c 375 select SPARSE_IRQ
93e22567
RK
376 help
377 Support for Cirrus Logic 711x/721x/731x based boards.
378
788c9700
RK
379config ARCH_GEMINI
380 bool "Cortina Systems Gemini"
788c9700 381 select ARCH_REQUIRE_GPIOLIB
5cfc8ee0 382 select ARCH_USES_GETTIMEOFFSET
662146b1 383 select NEED_MACH_GPIO_H
b1b3f49c 384 select CPU_FA526
788c9700
RK
385 help
386 Support for the Cortina Systems Gemini family SoCs
387
1da177e4
LT
388config ARCH_EBSA110
389 bool "EBSA-110"
b1b3f49c 390 select ARCH_USES_GETTIMEOFFSET
c750815e 391 select CPU_SA110
f7e68bbf 392 select ISA
c334bc15 393 select NEED_MACH_IO_H
0cdc8b92 394 select NEED_MACH_MEMORY_H
b1b3f49c 395 select NO_IOPORT
1da177e4
LT
396 help
397 This is an evaluation board for the StrongARM processor available
f6c8965a 398 from Digital. It has limited hardware on-board, including an
1da177e4
LT
399 Ethernet interface, two PCMCIA sockets, two serial ports and a
400 parallel port.
401
e7736d47
LB
402config ARCH_EP93XX
403 bool "EP93xx-based"
b1b3f49c
RK
404 select ARCH_HAS_HOLES_MEMORYMODEL
405 select ARCH_REQUIRE_GPIOLIB
406 select ARCH_USES_GETTIMEOFFSET
e7736d47
LB
407 select ARM_AMBA
408 select ARM_VIC
6d803ba7 409 select CLKDEV_LOOKUP
b1b3f49c 410 select CPU_ARM920T
5725aeae 411 select NEED_MACH_MEMORY_H
e7736d47
LB
412 help
413 This enables support for the Cirrus EP93xx series of CPUs.
414
1da177e4
LT
415config ARCH_FOOTBRIDGE
416 bool "FootBridge"
c750815e 417 select CPU_SA110
1da177e4 418 select FOOTBRIDGE
4e8d7637 419 select GENERIC_CLOCKEVENTS
d0ee9f40 420 select HAVE_IDE
8ef6e620 421 select NEED_MACH_IO_H if !MMU
0cdc8b92 422 select NEED_MACH_MEMORY_H
f999b8bd
MM
423 help
424 Support for systems based on the DC21285 companion chip
425 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
1da177e4 426
4af6fee1
DS
427config ARCH_NETX
428 bool "Hilscher NetX based"
b1b3f49c 429 select ARM_VIC
234b6ced 430 select CLKSRC_MMIO
c750815e 431 select CPU_ARM926T
2fcfe6b8 432 select GENERIC_CLOCKEVENTS
f999b8bd 433 help
4af6fee1
DS
434 This enables support for systems based on the Hilscher NetX Soc
435
3b938be6
RK
436config ARCH_IOP13XX
437 bool "IOP13xx-based"
438 depends on MMU
3b938be6 439 select ARCH_SUPPORTS_MSI
b1b3f49c 440 select CPU_XSC3
0cdc8b92 441 select NEED_MACH_MEMORY_H
13a5045d 442 select NEED_RET_TO_USER
b1b3f49c
RK
443 select PCI
444 select PLAT_IOP
445 select VMSPLIT_1G
3b938be6
RK
446 help
447 Support for Intel's IOP13XX (XScale) family of processors.
448
3f7e5815
LB
449config ARCH_IOP32X
450 bool "IOP32x-based"
a4f7e763 451 depends on MMU
b1b3f49c 452 select ARCH_REQUIRE_GPIOLIB
c750815e 453 select CPU_XSCALE
01464226 454 select NEED_MACH_GPIO_H
13a5045d 455 select NEED_RET_TO_USER
f7e68bbf 456 select PCI
b1b3f49c 457 select PLAT_IOP
f999b8bd 458 help
3f7e5815
LB
459 Support for Intel's 80219 and IOP32X (XScale) family of
460 processors.
461
462config ARCH_IOP33X
463 bool "IOP33x-based"
464 depends on MMU
b1b3f49c 465 select ARCH_REQUIRE_GPIOLIB
c750815e 466 select CPU_XSCALE
01464226 467 select NEED_MACH_GPIO_H
13a5045d 468 select NEED_RET_TO_USER
3f7e5815 469 select PCI
b1b3f49c 470 select PLAT_IOP
3f7e5815
LB
471 help
472 Support for Intel's IOP33X (XScale) family of processors.
1da177e4 473
3b938be6
RK
474config ARCH_IXP4XX
475 bool "IXP4xx-based"
a4f7e763 476 depends on MMU
58af4a24 477 select ARCH_HAS_DMA_SET_COHERENT_MASK
b1b3f49c 478 select ARCH_REQUIRE_GPIOLIB
234b6ced 479 select CLKSRC_MMIO
c750815e 480 select CPU_XSCALE
b1b3f49c 481 select DMABOUNCE if PCI
3b938be6 482 select GENERIC_CLOCKEVENTS
0b05da72 483 select MIGHT_HAVE_PCI
c334bc15 484 select NEED_MACH_IO_H
9296d94d
FF
485 select USB_EHCI_BIG_ENDIAN_MMIO
486 select USB_EHCI_BIG_ENDIAN_DESC
c4713074 487 help
3b938be6 488 Support for Intel's IXP4XX (XScale) family of processors.
c4713074 489
edabd38e
SB
490config ARCH_DOVE
491 bool "Marvell Dove"
edabd38e 492 select ARCH_REQUIRE_GPIOLIB
756b2531 493 select CPU_PJ4
edabd38e 494 select GENERIC_CLOCKEVENTS
0f81bd43 495 select MIGHT_HAVE_PCI
9139acd1
SH
496 select PINCTRL
497 select PINCTRL_DOVE
abcda1dc 498 select PLAT_ORION_LEGACY
0f81bd43 499 select USB_ARCH_HAS_EHCI
7d554902 500 select MVEBU_MBUS
edabd38e
SB
501 help
502 Support for the Marvell Dove SoC 88AP510
503
651c74c7
SB
504config ARCH_KIRKWOOD
505 bool "Marvell Kirkwood"
0e2ee0c0 506 select ARCH_HAS_CPUFREQ
a8865655 507 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 508 select CPU_FEROCEON
651c74c7 509 select GENERIC_CLOCKEVENTS
b1b3f49c 510 select PCI
1dc831bf 511 select PCI_QUIRKS
f9e75922
AL
512 select PINCTRL
513 select PINCTRL_KIRKWOOD
abcda1dc 514 select PLAT_ORION_LEGACY
5cc0673a 515 select MVEBU_MBUS
651c74c7
SB
516 help
517 Support for the following Marvell Kirkwood series SoCs:
518 88F6180, 88F6192 and 88F6281.
519
794d15b2
SS
520config ARCH_MV78XX0
521 bool "Marvell MV78xx0"
a8865655 522 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 523 select CPU_FEROCEON
794d15b2 524 select GENERIC_CLOCKEVENTS
b1b3f49c 525 select PCI
abcda1dc 526 select PLAT_ORION_LEGACY
95b80e0a 527 select MVEBU_MBUS
794d15b2
SS
528 help
529 Support for the following Marvell MV78xx0 series SoCs:
530 MV781x0, MV782x0.
531
9dd0b194 532config ARCH_ORION5X
585cf175
TP
533 bool "Marvell Orion"
534 depends on MMU
a8865655 535 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 536 select CPU_FEROCEON
51cbff1d 537 select GENERIC_CLOCKEVENTS
b1b3f49c 538 select PCI
abcda1dc 539 select PLAT_ORION_LEGACY
5d1190ea 540 select MVEBU_MBUS
585cf175 541 help
9dd0b194 542 Support for the following Marvell Orion 5x series SoCs:
d2b2a6bb 543 Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
d323ade1 544 Orion-2 (5281), Orion-1-90 (6183).
585cf175 545
788c9700 546config ARCH_MMP
2f7e8fae 547 bool "Marvell PXA168/910/MMP2"
788c9700 548 depends on MMU
788c9700 549 select ARCH_REQUIRE_GPIOLIB
6d803ba7 550 select CLKDEV_LOOKUP
b1b3f49c 551 select GENERIC_ALLOCATOR
788c9700 552 select GENERIC_CLOCKEVENTS
157d2644 553 select GPIO_PXA
c24b3114 554 select IRQ_DOMAIN
b1b3f49c 555 select NEED_MACH_GPIO_H
7c8f86a4 556 select PINCTRL
788c9700 557 select PLAT_PXA
0bd86961 558 select SPARSE_IRQ
788c9700 559 help
2f7e8fae 560 Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
788c9700
RK
561
562config ARCH_KS8695
563 bool "Micrel/Kendin KS8695"
98830bc9 564 select ARCH_REQUIRE_GPIOLIB
c7e783d6 565 select CLKSRC_MMIO
b1b3f49c 566 select CPU_ARM922T
c7e783d6 567 select GENERIC_CLOCKEVENTS
b1b3f49c 568 select NEED_MACH_MEMORY_H
788c9700
RK
569 help
570 Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
571 System-on-Chip devices.
572
788c9700
RK
573config ARCH_W90X900
574 bool "Nuvoton W90X900 CPU"
c52d3d68 575 select ARCH_REQUIRE_GPIOLIB
6d803ba7 576 select CLKDEV_LOOKUP
6fa5d5f7 577 select CLKSRC_MMIO
b1b3f49c 578 select CPU_ARM926T
58b5369e 579 select GENERIC_CLOCKEVENTS
788c9700 580 help
a8bc4ead 581 Support for Nuvoton (Winbond logic dept.) ARM9 processor,
582 At present, the w90x900 has been renamed nuc900, regarding
583 the ARM series product line, you can login the following
584 link address to know more.
585
586 <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
587 ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
788c9700 588
93e22567
RK
589config ARCH_LPC32XX
590 bool "NXP LPC32XX"
591 select ARCH_REQUIRE_GPIOLIB
592 select ARM_AMBA
593 select CLKDEV_LOOKUP
594 select CLKSRC_MMIO
595 select CPU_ARM926T
596 select GENERIC_CLOCKEVENTS
597 select HAVE_IDE
598 select HAVE_PWM
599 select USB_ARCH_HAS_OHCI
600 select USE_OF
601 help
602 Support for the NXP LPC32XX family of processors
603
1da177e4 604config ARCH_PXA
2c8086a5 605 bool "PXA2xx/PXA3xx-based"
a4f7e763 606 depends on MMU
89c52ed4 607 select ARCH_HAS_CPUFREQ
b1b3f49c
RK
608 select ARCH_MTD_XIP
609 select ARCH_REQUIRE_GPIOLIB
610 select ARM_CPU_SUSPEND if PM
611 select AUTO_ZRELADDR
6d803ba7 612 select CLKDEV_LOOKUP
234b6ced 613 select CLKSRC_MMIO
981d0f39 614 select GENERIC_CLOCKEVENTS
157d2644 615 select GPIO_PXA
d0ee9f40 616 select HAVE_IDE
b1b3f49c 617 select MULTI_IRQ_HANDLER
01464226 618 select NEED_MACH_GPIO_H
b1b3f49c
RK
619 select PLAT_PXA
620 select SPARSE_IRQ
f999b8bd 621 help
2c8086a5 622 Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
1da177e4 623
788c9700
RK
624config ARCH_MSM
625 bool "Qualcomm MSM"
923a081c 626 select ARCH_REQUIRE_GPIOLIB
bd32344a 627 select CLKDEV_LOOKUP
8cc7f533 628 select COMMON_CLK
b1b3f49c 629 select GENERIC_CLOCKEVENTS
49cbe786 630 help
4b53eb4f
DW
631 Support for Qualcomm MSM/QSD based systems. This runs on the
632 apps processor of the MSM/QSD and depends on a shared memory
633 interface to the modem processor which runs the baseband
634 stack and controls some vital subsystems
635 (clock and power control, etc).
49cbe786 636
c793c1b0 637config ARCH_SHMOBILE
6d72ad35 638 bool "Renesas SH-Mobile / R-Mobile"
69469995 639 select ARM_PATCH_PHYS_VIRT
5e93c6b4 640 select CLKDEV_LOOKUP
b1b3f49c 641 select GENERIC_CLOCKEVENTS
4c3ffffd
SB
642 select HAVE_ARM_SCU if SMP
643 select HAVE_ARM_TWD if LOCAL_TIMERS
b1b3f49c 644 select HAVE_CLK
aa3831cf 645 select HAVE_MACH_CLKDEV
3b55658a 646 select HAVE_SMP
ce5ea9f3 647 select MIGHT_HAVE_CACHE_L2X0
60f1435c 648 select MULTI_IRQ_HANDLER
b1b3f49c 649 select NO_IOPORT
2cd3c927 650 select PINCTRL
b1b3f49c
RK
651 select PM_GENERIC_DOMAINS if PM
652 select SPARSE_IRQ
c793c1b0 653 help
6d72ad35 654 Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
c793c1b0 655
1da177e4
LT
656config ARCH_RPC
657 bool "RiscPC"
658 select ARCH_ACORN
a08b6b79 659 select ARCH_MAY_HAVE_PC_FDC
07f841b7 660 select ARCH_SPARSEMEM_ENABLE
5cfc8ee0 661 select ARCH_USES_GETTIMEOFFSET
b1b3f49c 662 select FIQ
d0ee9f40 663 select HAVE_IDE
b1b3f49c
RK
664 select HAVE_PATA_PLATFORM
665 select ISA_DMA_API
c334bc15 666 select NEED_MACH_IO_H
0cdc8b92 667 select NEED_MACH_MEMORY_H
b1b3f49c 668 select NO_IOPORT
b4811bac 669 select VIRT_TO_BUS
1da177e4
LT
670 help
671 On the Acorn Risc-PC, Linux can support the internal IDE disk and
672 CD-ROM interface, serial and parallel port, and the floppy drive.
673
674config ARCH_SA1100
675 bool "SA1100-based"
89c52ed4 676 select ARCH_HAS_CPUFREQ
b1b3f49c
RK
677 select ARCH_MTD_XIP
678 select ARCH_REQUIRE_GPIOLIB
679 select ARCH_SPARSEMEM_ENABLE
680 select CLKDEV_LOOKUP
681 select CLKSRC_MMIO
1937f5b9 682 select CPU_FREQ
b1b3f49c 683 select CPU_SA1100
3e238be2 684 select GENERIC_CLOCKEVENTS
d0ee9f40 685 select HAVE_IDE
b1b3f49c 686 select ISA
01464226 687 select NEED_MACH_GPIO_H
0cdc8b92 688 select NEED_MACH_MEMORY_H
375dec92 689 select SPARSE_IRQ
f999b8bd
MM
690 help
691 Support for StrongARM 11x0 based boards.
1da177e4 692
b130d5c2
KK
693config ARCH_S3C24XX
694 bool "Samsung S3C24XX SoCs"
9d56c02a 695 select ARCH_HAS_CPUFREQ
53650430 696 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 697 select CLKDEV_LOOKUP
7f78b6eb
RN
698 select CLKSRC_MMIO
699 select GENERIC_CLOCKEVENTS
880cf071 700 select GPIO_SAMSUNG
b1b3f49c 701 select HAVE_CLK
20676c15 702 select HAVE_S3C2410_I2C if I2C
b130d5c2 703 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 704 select HAVE_S3C_RTC if RTC_CLASS
17453dd2 705 select MULTI_IRQ_HANDLER
01464226 706 select NEED_MACH_GPIO_H
c334bc15 707 select NEED_MACH_IO_H
cd8dc7ae 708 select SAMSUNG_ATAGS
1da177e4 709 help
b130d5c2
KK
710 Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
711 and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
712 (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
713 Samsung SMDK2410 development board (and derivatives).
63b1f51b 714
a08ab637
BD
715config ARCH_S3C64XX
716 bool "Samsung S3C64XX"
b1b3f49c
RK
717 select ARCH_HAS_CPUFREQ
718 select ARCH_REQUIRE_GPIOLIB
89f0ce72 719 select ARM_VIC
b1b3f49c 720 select CLKDEV_LOOKUP
04a49b71 721 select CLKSRC_MMIO
b1b3f49c 722 select CPU_V6
04a49b71 723 select GENERIC_CLOCKEVENTS
880cf071 724 select GPIO_SAMSUNG
a08ab637 725 select HAVE_CLK
b1b3f49c
RK
726 select HAVE_S3C2410_I2C if I2C
727 select HAVE_S3C2410_WATCHDOG if WATCHDOG
6700397a 728 select HAVE_TCM
b1b3f49c 729 select NEED_MACH_GPIO_H
89f0ce72 730 select NO_IOPORT
b1b3f49c
RK
731 select PLAT_SAMSUNG
732 select S3C_DEV_NAND
733 select S3C_GPIO_TRACK
cd8dc7ae 734 select SAMSUNG_ATAGS
89f0ce72 735 select SAMSUNG_CLKSRC
b1b3f49c 736 select SAMSUNG_GPIOLIB_4BIT
89f0ce72 737 select SAMSUNG_IRQ_VIC_TIMER
88f59738 738 select SAMSUNG_WDT_RESET
89f0ce72 739 select USB_ARCH_HAS_OHCI
a08ab637
BD
740 help
741 Samsung S3C64XX series based systems
742
49b7a491
KK
743config ARCH_S5P64X0
744 bool "Samsung S5P6440 S5P6450"
d8b22d25 745 select CLKDEV_LOOKUP
0665ccc4 746 select CLKSRC_MMIO
b1b3f49c 747 select CPU_V6
9e65bbf2 748 select GENERIC_CLOCKEVENTS
880cf071 749 select GPIO_SAMSUNG
b1b3f49c 750 select HAVE_CLK
20676c15 751 select HAVE_S3C2410_I2C if I2C
b1b3f49c 752 select HAVE_S3C2410_WATCHDOG if WATCHDOG
754961a8 753 select HAVE_S3C_RTC if RTC_CLASS
01464226 754 select NEED_MACH_GPIO_H
88f59738 755 select SAMSUNG_WDT_RESET
cd8dc7ae 756 select SAMSUNG_ATAGS
c4ffccdd 757 help
49b7a491
KK
758 Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
759 SMDK6450.
c4ffccdd 760
acc84707
MS
761config ARCH_S5PC100
762 bool "Samsung S5PC100"
53650430 763 select ARCH_REQUIRE_GPIOLIB
29e8eb0f 764 select CLKDEV_LOOKUP
6a5a2e3b 765 select CLKSRC_MMIO
5a7652f2 766 select CPU_V7
6a5a2e3b 767 select GENERIC_CLOCKEVENTS
880cf071 768 select GPIO_SAMSUNG
b1b3f49c 769 select HAVE_CLK
20676c15 770 select HAVE_S3C2410_I2C if I2C
c39d8d55 771 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 772 select HAVE_S3C_RTC if RTC_CLASS
01464226 773 select NEED_MACH_GPIO_H
88f59738 774 select SAMSUNG_WDT_RESET
cd8dc7ae 775 select SAMSUNG_ATAGS
5a7652f2 776 help
acc84707 777 Samsung S5PC100 series based systems
5a7652f2 778
170f4e42
KK
779config ARCH_S5PV210
780 bool "Samsung S5PV210/S5PC110"
b1b3f49c 781 select ARCH_HAS_CPUFREQ
0f75a96b 782 select ARCH_HAS_HOLES_MEMORYMODEL
b1b3f49c 783 select ARCH_SPARSEMEM_ENABLE
b2a9dd46 784 select CLKDEV_LOOKUP
0665ccc4 785 select CLKSRC_MMIO
b1b3f49c 786 select CPU_V7
9e65bbf2 787 select GENERIC_CLOCKEVENTS
880cf071 788 select GPIO_SAMSUNG
b1b3f49c 789 select HAVE_CLK
20676c15 790 select HAVE_S3C2410_I2C if I2C
c39d8d55 791 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 792 select HAVE_S3C_RTC if RTC_CLASS
01464226 793 select NEED_MACH_GPIO_H
0cdc8b92 794 select NEED_MACH_MEMORY_H
cd8dc7ae 795 select SAMSUNG_ATAGS
170f4e42
KK
796 help
797 Samsung S5PV210/S5PC110 series based systems
798
83014579 799config ARCH_EXYNOS
93e22567 800 bool "Samsung EXYNOS"
b1b3f49c 801 select ARCH_HAS_CPUFREQ
0f75a96b 802 select ARCH_HAS_HOLES_MEMORYMODEL
e245f969 803 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 804 select ARCH_SPARSEMEM_ENABLE
e245f969 805 select ARM_GIC
badc4f2d 806 select CLKDEV_LOOKUP
340fcb5c 807 select COMMON_CLK
b1b3f49c 808 select CPU_V7
cc0e72b8 809 select GENERIC_CLOCKEVENTS
b1b3f49c 810 select HAVE_CLK
20676c15 811 select HAVE_S3C2410_I2C if I2C
c39d8d55 812 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 813 select HAVE_S3C_RTC if RTC_CLASS
0cdc8b92 814 select NEED_MACH_MEMORY_H
6e726ea4 815 select SPARSE_IRQ
f8b1ac01 816 select USE_OF
cc0e72b8 817 help
83014579 818 Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
cc0e72b8 819
1da177e4
LT
820config ARCH_SHARK
821 bool "Shark"
b1b3f49c 822 select ARCH_USES_GETTIMEOFFSET
c750815e 823 select CPU_SA110
f7e68bbf
RK
824 select ISA
825 select ISA_DMA
0cdc8b92 826 select NEED_MACH_MEMORY_H
b1b3f49c 827 select PCI
b4811bac 828 select VIRT_TO_BUS
b1b3f49c 829 select ZONE_DMA
f999b8bd
MM
830 help
831 Support for the StrongARM based Digital DNARD machine, also known
832 as "Shark" (<http://www.shark-linux.de/shark.html>).
1da177e4 833
7c6337e2
KH
834config ARCH_DAVINCI
835 bool "TI DaVinci"
b1b3f49c 836 select ARCH_HAS_HOLES_MEMORYMODEL
dce1115b 837 select ARCH_REQUIRE_GPIOLIB
6d803ba7 838 select CLKDEV_LOOKUP
20e9969b 839 select GENERIC_ALLOCATOR
b1b3f49c 840 select GENERIC_CLOCKEVENTS
dc7ad3b3 841 select GENERIC_IRQ_CHIP
b1b3f49c 842 select HAVE_IDE
01464226 843 select NEED_MACH_GPIO_H
3ad7a42d 844 select TI_PRIV_EDMA
689e331f 845 select USE_OF
b1b3f49c 846 select ZONE_DMA
7c6337e2
KH
847 help
848 Support for TI's DaVinci platform.
849
a0694861
TL
850config ARCH_OMAP1
851 bool "TI OMAP1"
00a36698 852 depends on MMU
89c52ed4 853 select ARCH_HAS_CPUFREQ
9af915da 854 select ARCH_HAS_HOLES_MEMORYMODEL
a0694861 855 select ARCH_OMAP
21f47fbc 856 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 857 select CLKDEV_LOOKUP
d6e15d78 858 select CLKSRC_MMIO
b1b3f49c 859 select GENERIC_CLOCKEVENTS
a0694861 860 select GENERIC_IRQ_CHIP
e9a91de7 861 select HAVE_CLK
a0694861
TL
862 select HAVE_IDE
863 select IRQ_DOMAIN
864 select NEED_MACH_IO_H if PCCARD
865 select NEED_MACH_MEMORY_H
21f47fbc 866 help
a0694861 867 Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
02c981c0 868
1da177e4
LT
869endchoice
870
387798b3
RH
871menu "Multiple platform selection"
872 depends on ARCH_MULTIPLATFORM
873
874comment "CPU Core family selection"
875
387798b3
RH
876config ARCH_MULTI_V4T
877 bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
387798b3 878 depends on !ARCH_MULTI_V6_V7
b1b3f49c 879 select ARCH_MULTI_V4_V5
24e860fb
AB
880 select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \
881 CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \
882 CPU_ARM925T || CPU_ARM940T)
387798b3
RH
883
884config ARCH_MULTI_V5
885 bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
387798b3 886 depends on !ARCH_MULTI_V6_V7
b1b3f49c 887 select ARCH_MULTI_V4_V5
24e860fb
AB
888 select CPU_ARM926T if (!CPU_ARM946E || CPU_ARM1020 || \
889 CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \
890 CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON)
387798b3
RH
891
892config ARCH_MULTI_V4_V5
893 bool
894
895config ARCH_MULTI_V6
8dda05cc 896 bool "ARMv6 based platforms (ARM11)"
387798b3 897 select ARCH_MULTI_V6_V7
b1b3f49c 898 select CPU_V6
387798b3
RH
899
900config ARCH_MULTI_V7
8dda05cc 901 bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
387798b3
RH
902 default y
903 select ARCH_MULTI_V6_V7
b1b3f49c 904 select CPU_V7
387798b3
RH
905
906config ARCH_MULTI_V6_V7
907 bool
908
909config ARCH_MULTI_CPU_AUTO
910 def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
911 select ARCH_MULTI_V5
912
913endmenu
914
ccf50e23
RK
915#
916# This is sorted alphabetically by mach-* pathname. However, plat-*
917# Kconfigs may be included either alphabetically (according to the
918# plat- suffix) or along side the corresponding mach-* source.
919#
3e93a22b
GC
920source "arch/arm/mach-mvebu/Kconfig"
921
95b8f20f
RK
922source "arch/arm/mach-at91/Kconfig"
923
8ac49e04
CD
924source "arch/arm/mach-bcm/Kconfig"
925
f1ac922d
SW
926source "arch/arm/mach-bcm2835/Kconfig"
927
1da177e4
LT
928source "arch/arm/mach-clps711x/Kconfig"
929
d94f944e
AV
930source "arch/arm/mach-cns3xxx/Kconfig"
931
95b8f20f
RK
932source "arch/arm/mach-davinci/Kconfig"
933
934source "arch/arm/mach-dove/Kconfig"
935
e7736d47
LB
936source "arch/arm/mach-ep93xx/Kconfig"
937
1da177e4
LT
938source "arch/arm/mach-footbridge/Kconfig"
939
59d3a193
PZ
940source "arch/arm/mach-gemini/Kconfig"
941
387798b3
RH
942source "arch/arm/mach-highbank/Kconfig"
943
1da177e4
LT
944source "arch/arm/mach-integrator/Kconfig"
945
3f7e5815
LB
946source "arch/arm/mach-iop32x/Kconfig"
947
948source "arch/arm/mach-iop33x/Kconfig"
1da177e4 949
285f5fa7
DW
950source "arch/arm/mach-iop13xx/Kconfig"
951
1da177e4
LT
952source "arch/arm/mach-ixp4xx/Kconfig"
953
828989ad
SS
954source "arch/arm/mach-keystone/Kconfig"
955
95b8f20f
RK
956source "arch/arm/mach-kirkwood/Kconfig"
957
958source "arch/arm/mach-ks8695/Kconfig"
959
95b8f20f
RK
960source "arch/arm/mach-msm/Kconfig"
961
794d15b2
SS
962source "arch/arm/mach-mv78xx0/Kconfig"
963
3995eb82 964source "arch/arm/mach-imx/Kconfig"
1da177e4 965
1d3f33d5
SG
966source "arch/arm/mach-mxs/Kconfig"
967
95b8f20f 968source "arch/arm/mach-netx/Kconfig"
49cbe786 969
95b8f20f 970source "arch/arm/mach-nomadik/Kconfig"
95b8f20f 971
9851ca57
DT
972source "arch/arm/mach-nspire/Kconfig"
973
d48af15e
TL
974source "arch/arm/plat-omap/Kconfig"
975
976source "arch/arm/mach-omap1/Kconfig"
1da177e4 977
1dbae815
TL
978source "arch/arm/mach-omap2/Kconfig"
979
9dd0b194 980source "arch/arm/mach-orion5x/Kconfig"
585cf175 981
387798b3
RH
982source "arch/arm/mach-picoxcell/Kconfig"
983
95b8f20f
RK
984source "arch/arm/mach-pxa/Kconfig"
985source "arch/arm/plat-pxa/Kconfig"
585cf175 986
95b8f20f
RK
987source "arch/arm/mach-mmp/Kconfig"
988
989source "arch/arm/mach-realview/Kconfig"
990
d63dc051
HS
991source "arch/arm/mach-rockchip/Kconfig"
992
95b8f20f 993source "arch/arm/mach-sa1100/Kconfig"
edabd38e 994
cf383678 995source "arch/arm/plat-samsung/Kconfig"
a21765a7 996
387798b3
RH
997source "arch/arm/mach-socfpga/Kconfig"
998
a7ed099f 999source "arch/arm/mach-spear/Kconfig"
a21765a7 1000
65ebcc11
SK
1001source "arch/arm/mach-sti/Kconfig"
1002
85fd6d63 1003source "arch/arm/mach-s3c24xx/Kconfig"
1da177e4 1004
a08ab637 1005if ARCH_S3C64XX
431107ea 1006source "arch/arm/mach-s3c64xx/Kconfig"
a08ab637
BD
1007endif
1008
49b7a491 1009source "arch/arm/mach-s5p64x0/Kconfig"
c4ffccdd 1010
5a7652f2 1011source "arch/arm/mach-s5pc100/Kconfig"
5a7652f2 1012
170f4e42
KK
1013source "arch/arm/mach-s5pv210/Kconfig"
1014
83014579 1015source "arch/arm/mach-exynos/Kconfig"
cc0e72b8 1016
882d01f9 1017source "arch/arm/mach-shmobile/Kconfig"
52c543f9 1018
3b52634f
MR
1019source "arch/arm/mach-sunxi/Kconfig"
1020
156a0997
BS
1021source "arch/arm/mach-prima2/Kconfig"
1022
c5f80065
EG
1023source "arch/arm/mach-tegra/Kconfig"
1024
95b8f20f 1025source "arch/arm/mach-u300/Kconfig"
1da177e4 1026
95b8f20f 1027source "arch/arm/mach-ux500/Kconfig"
1da177e4
LT
1028
1029source "arch/arm/mach-versatile/Kconfig"
1030
ceade897 1031source "arch/arm/mach-vexpress/Kconfig"
420c34e4 1032source "arch/arm/plat-versatile/Kconfig"
ceade897 1033
2a0ba738
MZ
1034source "arch/arm/mach-virt/Kconfig"
1035
6f35f9a9
TP
1036source "arch/arm/mach-vt8500/Kconfig"
1037
7ec80ddf 1038source "arch/arm/mach-w90x900/Kconfig"
1039
9a45eb69
JC
1040source "arch/arm/mach-zynq/Kconfig"
1041
1da177e4
LT
1042# Definitions to make life easier
1043config ARCH_ACORN
1044 bool
1045
7ae1f7ec
LB
1046config PLAT_IOP
1047 bool
469d3044 1048 select GENERIC_CLOCKEVENTS
7ae1f7ec 1049
69b02f6a
LB
1050config PLAT_ORION
1051 bool
bfe45e0b 1052 select CLKSRC_MMIO
b1b3f49c 1053 select COMMON_CLK
dc7ad3b3 1054 select GENERIC_IRQ_CHIP
278b45b0 1055 select IRQ_DOMAIN
69b02f6a 1056
abcda1dc
TP
1057config PLAT_ORION_LEGACY
1058 bool
1059 select PLAT_ORION
1060
bd5ce433
EM
1061config PLAT_PXA
1062 bool
1063
f4b8b319
RK
1064config PLAT_VERSATILE
1065 bool
1066
e3887714
RK
1067config ARM_TIMER_SP804
1068 bool
bfe45e0b 1069 select CLKSRC_MMIO
7a0eca71 1070 select CLKSRC_OF if OF
e3887714 1071
1da177e4
LT
1072source arch/arm/mm/Kconfig
1073
958cab0f
RK
1074config ARM_NR_BANKS
1075 int
1076 default 16 if ARCH_EP93XX
1077 default 8
1078
afe4b25e 1079config IWMMXT
698613b6 1080 bool "Enable iWMMXt support" if !CPU_PJ4
ef6c8445 1081 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
698613b6 1082 default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4
afe4b25e
LB
1083 help
1084 Enable support for iWMMXt context switching at run time if
1085 running on a CPU that supports it.
1086
1da177e4
LT
1087config XSCALE_PMU
1088 bool
bfc994b5 1089 depends on CPU_XSCALE
1da177e4
LT
1090 default y
1091
52108641 1092config MULTI_IRQ_HANDLER
1093 bool
1094 help
1095 Allow each machine to specify it's own IRQ handler at run time.
1096
3b93e7b0
HC
1097if !MMU
1098source "arch/arm/Kconfig-nommu"
1099endif
1100
3e0a07f8
GC
1101config PJ4B_ERRATA_4742
1102 bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation"
1103 depends on CPU_PJ4B && MACH_ARMADA_370
1104 default y
1105 help
1106 When coming out of either a Wait for Interrupt (WFI) or a Wait for
1107 Event (WFE) IDLE states, a specific timing sensitivity exists between
1108 the retiring WFI/WFE instructions and the newly issued subsequent
1109 instructions. This sensitivity can result in a CPU hang scenario.
1110 Workaround:
1111 The software must insert either a Data Synchronization Barrier (DSB)
1112 or Data Memory Barrier (DMB) command immediately after the WFI/WFE
1113 instruction
1114
f0c4b8d6
WD
1115config ARM_ERRATA_326103
1116 bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
1117 depends on CPU_V6
1118 help
1119 Executing a SWP instruction to read-only memory does not set bit 11
1120 of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
1121 treat the access as a read, preventing a COW from occurring and
1122 causing the faulting task to livelock.
1123
9cba3ccc
CM
1124config ARM_ERRATA_411920
1125 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
e399b1a4 1126 depends on CPU_V6 || CPU_V6K
9cba3ccc
CM
1127 help
1128 Invalidation of the Instruction Cache operation can
1129 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
1130 It does not affect the MPCore. This option enables the ARM Ltd.
1131 recommended workaround.
1132
7ce236fc
CM
1133config ARM_ERRATA_430973
1134 bool "ARM errata: Stale prediction on replaced interworking branch"
1135 depends on CPU_V7
1136 help
1137 This option enables the workaround for the 430973 Cortex-A8
1138 (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
1139 interworking branch is replaced with another code sequence at the
1140 same virtual address, whether due to self-modifying code or virtual
1141 to physical address re-mapping, Cortex-A8 does not recover from the
1142 stale interworking branch prediction. This results in Cortex-A8
1143 executing the new code sequence in the incorrect ARM or Thumb state.
1144 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
1145 and also flushes the branch target cache at every context switch.
1146 Note that setting specific bits in the ACTLR register may not be
1147 available in non-secure mode.
1148
855c551f
CM
1149config ARM_ERRATA_458693
1150 bool "ARM errata: Processor deadlock when a false hazard is created"
1151 depends on CPU_V7
62e4d357 1152 depends on !ARCH_MULTIPLATFORM
855c551f
CM
1153 help
1154 This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1155 erratum. For very specific sequences of memory operations, it is
1156 possible for a hazard condition intended for a cache line to instead
1157 be incorrectly associated with a different cache line. This false
1158 hazard might then cause a processor deadlock. The workaround enables
1159 the L1 caching of the NEON accesses and disables the PLD instruction
1160 in the ACTLR register. Note that setting specific bits in the ACTLR
1161 register may not be available in non-secure mode.
1162
0516e464
CM
1163config ARM_ERRATA_460075
1164 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
1165 depends on CPU_V7
62e4d357 1166 depends on !ARCH_MULTIPLATFORM
0516e464
CM
1167 help
1168 This option enables the workaround for the 460075 Cortex-A8 (r2p0)
1169 erratum. Any asynchronous access to the L2 cache may encounter a
1170 situation in which recent store transactions to the L2 cache are lost
1171 and overwritten with stale memory contents from external memory. The
1172 workaround disables the write-allocate mode for the L2 cache via the
1173 ACTLR register. Note that setting specific bits in the ACTLR register
1174 may not be available in non-secure mode.
1175
9f05027c
WD
1176config ARM_ERRATA_742230
1177 bool "ARM errata: DMB operation may be faulty"
1178 depends on CPU_V7 && SMP
62e4d357 1179 depends on !ARCH_MULTIPLATFORM
9f05027c
WD
1180 help
1181 This option enables the workaround for the 742230 Cortex-A9
1182 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
1183 between two write operations may not ensure the correct visibility
1184 ordering of the two writes. This workaround sets a specific bit in
1185 the diagnostic register of the Cortex-A9 which causes the DMB
1186 instruction to behave as a DSB, ensuring the correct behaviour of
1187 the two writes.
1188
a672e99b
WD
1189config ARM_ERRATA_742231
1190 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1191 depends on CPU_V7 && SMP
62e4d357 1192 depends on !ARCH_MULTIPLATFORM
a672e99b
WD
1193 help
1194 This option enables the workaround for the 742231 Cortex-A9
1195 (r2p0..r2p2) erratum. Under certain conditions, specific to the
1196 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1197 accessing some data located in the same cache line, may get corrupted
1198 data due to bad handling of the address hazard when the line gets
1199 replaced from one of the CPUs at the same time as another CPU is
1200 accessing it. This workaround sets specific bits in the diagnostic
1201 register of the Cortex-A9 which reduces the linefill issuing
1202 capabilities of the processor.
1203
9e65582a 1204config PL310_ERRATA_588369
fa0ce403 1205 bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
2839e06c 1206 depends on CACHE_L2X0
9e65582a
SS
1207 help
1208 The PL310 L2 cache controller implements three types of Clean &
1209 Invalidate maintenance operations: by Physical Address
1210 (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
1211 They are architecturally defined to behave as the execution of a
1212 clean operation followed immediately by an invalidate operation,
1213 both performing to the same memory location. This functionality
1214 is not correctly implemented in PL310 as clean lines are not
2839e06c 1215 invalidated as a result of these operations.
cdf357f1 1216
69155794
JM
1217config ARM_ERRATA_643719
1218 bool "ARM errata: LoUIS bit field in CLIDR register is incorrect"
1219 depends on CPU_V7 && SMP
1220 help
1221 This option enables the workaround for the 643719 Cortex-A9 (prior to
1222 r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR
1223 register returns zero when it should return one. The workaround
1224 corrects this value, ensuring cache maintenance operations which use
1225 it behave as intended and avoiding data corruption.
1226
cdf357f1
WD
1227config ARM_ERRATA_720789
1228 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
e66dc745 1229 depends on CPU_V7
cdf357f1
WD
1230 help
1231 This option enables the workaround for the 720789 Cortex-A9 (prior to
1232 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1233 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1234 As a consequence of this erratum, some TLB entries which should be
1235 invalidated are not, resulting in an incoherency in the system page
1236 tables. The workaround changes the TLB flushing routines to invalidate
1237 entries regardless of the ASID.
475d92fc 1238
1f0090a1 1239config PL310_ERRATA_727915
fa0ce403 1240 bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
1f0090a1
RK
1241 depends on CACHE_L2X0
1242 help
1243 PL310 implements the Clean & Invalidate by Way L2 cache maintenance
1244 operation (offset 0x7FC). This operation runs in background so that
1245 PL310 can handle normal accesses while it is in progress. Under very
1246 rare circumstances, due to this erratum, write data can be lost when
1247 PL310 treats a cacheable write transaction during a Clean &
1248 Invalidate by Way operation.
1249
475d92fc
WD
1250config ARM_ERRATA_743622
1251 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1252 depends on CPU_V7
62e4d357 1253 depends on !ARCH_MULTIPLATFORM
475d92fc
WD
1254 help
1255 This option enables the workaround for the 743622 Cortex-A9
efbc74ac 1256 (r2p*) erratum. Under very rare conditions, a faulty
475d92fc
WD
1257 optimisation in the Cortex-A9 Store Buffer may lead to data
1258 corruption. This workaround sets a specific bit in the diagnostic
1259 register of the Cortex-A9 which disables the Store Buffer
1260 optimisation, preventing the defect from occurring. This has no
1261 visible impact on the overall performance or power consumption of the
1262 processor.
1263
9a27c27c
WD
1264config ARM_ERRATA_751472
1265 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
ba90c516 1266 depends on CPU_V7
62e4d357 1267 depends on !ARCH_MULTIPLATFORM
9a27c27c
WD
1268 help
1269 This option enables the workaround for the 751472 Cortex-A9 (prior
1270 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
1271 completion of a following broadcasted operation if the second
1272 operation is received by a CPU before the ICIALLUIS has completed,
1273 potentially leading to corrupted entries in the cache or TLB.
1274
fa0ce403
WD
1275config PL310_ERRATA_753970
1276 bool "PL310 errata: cache sync operation may be faulty"
885028e4
SK
1277 depends on CACHE_PL310
1278 help
1279 This option enables the workaround for the 753970 PL310 (r3p0) erratum.
1280
1281 Under some condition the effect of cache sync operation on
1282 the store buffer still remains when the operation completes.
1283 This means that the store buffer is always asked to drain and
1284 this prevents it from merging any further writes. The workaround
1285 is to replace the normal offset of cache sync operation (0x730)
1286 by another offset targeting an unmapped PL310 register 0x740.
1287 This has the same effect as the cache sync operation: store buffer
1288 drain and waiting for all buffers empty.
1289
fcbdc5fe
WD
1290config ARM_ERRATA_754322
1291 bool "ARM errata: possible faulty MMU translations following an ASID switch"
1292 depends on CPU_V7
1293 help
1294 This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1295 r3p*) erratum. A speculative memory access may cause a page table walk
1296 which starts prior to an ASID switch but completes afterwards. This
1297 can populate the micro-TLB with a stale entry which may be hit with
1298 the new ASID. This workaround places two dsb instructions in the mm
1299 switching code so that no page table walks can cross the ASID switch.
1300
5dab26af
WD
1301config ARM_ERRATA_754327
1302 bool "ARM errata: no automatic Store Buffer drain"
1303 depends on CPU_V7 && SMP
1304 help
1305 This option enables the workaround for the 754327 Cortex-A9 (prior to
1306 r2p0) erratum. The Store Buffer does not have any automatic draining
1307 mechanism and therefore a livelock may occur if an external agent
1308 continuously polls a memory location waiting to observe an update.
1309 This workaround defines cpu_relax() as smp_mb(), preventing correctly
1310 written polling loops from denying visibility of updates to memory.
1311
145e10e1
CM
1312config ARM_ERRATA_364296
1313 bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
1314 depends on CPU_V6 && !SMP
1315 help
1316 This options enables the workaround for the 364296 ARM1136
1317 r0p2 erratum (possible cache data corruption with
1318 hit-under-miss enabled). It sets the undocumented bit 31 in
1319 the auxiliary control register and the FI bit in the control
1320 register, thus disabling hit-under-miss without putting the
1321 processor into full low interrupt latency mode. ARM11MPCore
1322 is not affected.
1323
f630c1bd
WD
1324config ARM_ERRATA_764369
1325 bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1326 depends on CPU_V7 && SMP
1327 help
1328 This option enables the workaround for erratum 764369
1329 affecting Cortex-A9 MPCore with two or more processors (all
1330 current revisions). Under certain timing circumstances, a data
1331 cache line maintenance operation by MVA targeting an Inner
1332 Shareable memory region may fail to proceed up to either the
1333 Point of Coherency or to the Point of Unification of the
1334 system. This workaround adds a DSB instruction before the
1335 relevant cache maintenance functions and sets a specific bit
1336 in the diagnostic control register of the SCU.
1337
11ed0ba1
WD
1338config PL310_ERRATA_769419
1339 bool "PL310 errata: no automatic Store Buffer drain"
1340 depends on CACHE_L2X0
1341 help
1342 On revisions of the PL310 prior to r3p2, the Store Buffer does
1343 not automatically drain. This can cause normal, non-cacheable
1344 writes to be retained when the memory system is idle, leading
1345 to suboptimal I/O performance for drivers using coherent DMA.
1346 This option adds a write barrier to the cpu_idle loop so that,
1347 on systems with an outer cache, the store buffer is drained
1348 explicitly.
1349
7253b85c
SH
1350config ARM_ERRATA_775420
1351 bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
1352 depends on CPU_V7
1353 help
1354 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
1355 r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
1356 operation aborts with MMU exception, it might cause the processor
1357 to deadlock. This workaround puts DSB before executing ISB if
1358 an abort may occur on cache maintenance.
1359
93dc6887
CM
1360config ARM_ERRATA_798181
1361 bool "ARM errata: TLBI/DSB failure on Cortex-A15"
1362 depends on CPU_V7 && SMP
1363 help
1364 On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
1365 adequately shooting down all use of the old entries. This
1366 option enables the Linux kernel workaround for this erratum
1367 which sends an IPI to the CPUs that are running the same ASID
1368 as the one being invalidated.
1369
1da177e4
LT
1370endmenu
1371
1372source "arch/arm/common/Kconfig"
1373
1da177e4
LT
1374menu "Bus support"
1375
1376config ARM_AMBA
1377 bool
1378
1379config ISA
1380 bool
1da177e4
LT
1381 help
1382 Find out whether you have ISA slots on your motherboard. ISA is the
1383 name of a bus system, i.e. the way the CPU talks to the other stuff
1384 inside your box. Other bus systems are PCI, EISA, MicroChannel
1385 (MCA) or VESA. ISA is an older system, now being displaced by PCI;
1386 newer boards don't support it. If you have ISA, say Y, otherwise N.
1387
065909b9 1388# Select ISA DMA controller support
1da177e4
LT
1389config ISA_DMA
1390 bool
065909b9 1391 select ISA_DMA_API
1da177e4 1392
065909b9 1393# Select ISA DMA interface
5cae841b
AV
1394config ISA_DMA_API
1395 bool
5cae841b 1396
1da177e4 1397config PCI
0b05da72 1398 bool "PCI support" if MIGHT_HAVE_PCI
1da177e4
LT
1399 help
1400 Find out whether you have a PCI motherboard. PCI is the name of a
1401 bus system, i.e. the way the CPU talks to the other stuff inside
1402 your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
1403 VESA. If you have PCI, say Y, otherwise N.
1404
52882173
AV
1405config PCI_DOMAINS
1406 bool
1407 depends on PCI
1408
b080ac8a
MRJ
1409config PCI_NANOENGINE
1410 bool "BSE nanoEngine PCI support"
1411 depends on SA1100_NANOENGINE
1412 help
1413 Enable PCI on the BSE nanoEngine board.
1414
36e23590
MW
1415config PCI_SYSCALL
1416 def_bool PCI
1417
1da177e4
LT
1418# Select the host bridge type
1419config PCI_HOST_VIA82C505
1420 bool
1421 depends on PCI && ARCH_SHARK
1422 default y
1423
a0113a99
MR
1424config PCI_HOST_ITE8152
1425 bool
1426 depends on PCI && MACH_ARMCORE
1427 default y
1428 select DMABOUNCE
1429
1da177e4 1430source "drivers/pci/Kconfig"
3f06d157 1431source "drivers/pci/pcie/Kconfig"
1da177e4
LT
1432
1433source "drivers/pcmcia/Kconfig"
1434
1435endmenu
1436
1437menu "Kernel Features"
1438
3b55658a
DM
1439config HAVE_SMP
1440 bool
1441 help
1442 This option should be selected by machines which have an SMP-
1443 capable CPU.
1444
1445 The only effect of this option is to make the SMP-related
1446 options available to the user for configuration.
1447
1da177e4 1448config SMP
bb2d8130 1449 bool "Symmetric Multi-Processing"
fbb4ddac 1450 depends on CPU_V6K || CPU_V7
bc28248e 1451 depends on GENERIC_CLOCKEVENTS
3b55658a 1452 depends on HAVE_SMP
9934ebb8 1453 depends on MMU
b1b3f49c 1454 select USE_GENERIC_SMP_HELPERS
1da177e4
LT
1455 help
1456 This enables support for systems with more than one CPU. If you have
1457 a system with only one CPU, like most personal computers, say N. If
1458 you have a system with more than one CPU, say Y.
1459
1460 If you say N here, the kernel will run on single and multiprocessor
1461 machines, but will use only one CPU of a multiprocessor machine. If
1462 you say Y here, the kernel will run on many, but not all, single
1463 processor machines. On a single processor machine, the kernel will
1464 run faster if you say N here.
1465
395cf969 1466 See also <file:Documentation/x86/i386/IO-APIC.txt>,
1da177e4 1467 <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
50a23e6e 1468 <http://tldp.org/HOWTO/SMP-HOWTO.html>.
1da177e4
LT
1469
1470 If you don't know what to do here, say N.
1471
f00ec48f
RK
1472config SMP_ON_UP
1473 bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
4d2692a7 1474 depends on SMP && !XIP_KERNEL
f00ec48f
RK
1475 default y
1476 help
1477 SMP kernels contain instructions which fail on non-SMP processors.
1478 Enabling this option allows the kernel to modify itself to make
1479 these instructions safe. Disabling it allows about 1K of space
1480 savings.
1481
1482 If you don't know what to do here, say Y.
1483
c9018aab
VG
1484config ARM_CPU_TOPOLOGY
1485 bool "Support cpu topology definition"
1486 depends on SMP && CPU_V7
1487 default y
1488 help
1489 Support ARM cpu topology definition. The MPIDR register defines
1490 affinity between processors which is then used to describe the cpu
1491 topology of an ARM System.
1492
1493config SCHED_MC
1494 bool "Multi-core scheduler support"
1495 depends on ARM_CPU_TOPOLOGY
1496 help
1497 Multi-core scheduler support improves the CPU scheduler's decision
1498 making when dealing with multi-core CPU chips at a cost of slightly
1499 increased overhead in some places. If unsure say N here.
1500
1501config SCHED_SMT
1502 bool "SMT scheduler support"
1503 depends on ARM_CPU_TOPOLOGY
1504 help
1505 Improves the CPU scheduler's decision making when dealing with
1506 MultiThreading at a cost of slightly increased overhead in some
1507 places. If unsure say N here.
1508
a8cbcd92
RK
1509config HAVE_ARM_SCU
1510 bool
a8cbcd92
RK
1511 help
1512 This option enables support for the ARM system coherency unit
1513
8a4da6e3 1514config HAVE_ARM_ARCH_TIMER
022c03a2
MZ
1515 bool "Architected timer support"
1516 depends on CPU_V7
8a4da6e3 1517 select ARM_ARCH_TIMER
022c03a2
MZ
1518 help
1519 This option enables support for the ARM architected timer
1520
f32f4ce2
RK
1521config HAVE_ARM_TWD
1522 bool
1523 depends on SMP
da4a686a 1524 select CLKSRC_OF if OF
f32f4ce2
RK
1525 help
1526 This options enables support for the ARM timer and watchdog unit
1527
e8db288e
NP
1528config MCPM
1529 bool "Multi-Cluster Power Management"
1530 depends on CPU_V7 && SMP
1531 help
1532 This option provides the common power management infrastructure
1533 for (multi-)cluster based systems, such as big.LITTLE based
1534 systems.
1535
8d5796d2
LB
1536choice
1537 prompt "Memory split"
1538 default VMSPLIT_3G
1539 help
1540 Select the desired split between kernel and user memory.
1541
1542 If you are not absolutely sure what you are doing, leave this
1543 option alone!
1544
1545 config VMSPLIT_3G
1546 bool "3G/1G user/kernel split"
1547 config VMSPLIT_2G
1548 bool "2G/2G user/kernel split"
1549 config VMSPLIT_1G
1550 bool "1G/3G user/kernel split"
1551endchoice
1552
1553config PAGE_OFFSET
1554 hex
1555 default 0x40000000 if VMSPLIT_1G
1556 default 0x80000000 if VMSPLIT_2G
1557 default 0xC0000000
1558
1da177e4
LT
1559config NR_CPUS
1560 int "Maximum number of CPUs (2-32)"
1561 range 2 32
1562 depends on SMP
1563 default "4"
1564
a054a811 1565config HOTPLUG_CPU
00b7dede 1566 bool "Support for hot-pluggable CPUs"
40b31360 1567 depends on SMP
a054a811
RK
1568 help
1569 Say Y here to experiment with turning CPUs off and on. CPUs
1570 can be controlled through /sys/devices/system/cpu.
1571
2bdd424f
WD
1572config ARM_PSCI
1573 bool "Support for the ARM Power State Coordination Interface (PSCI)"
1574 depends on CPU_V7
1575 help
1576 Say Y here if you want Linux to communicate with system firmware
1577 implementing the PSCI specification for CPU-centric power
1578 management operations described in ARM document number ARM DEN
1579 0022A ("Power State Coordination Interface System Software on
1580 ARM processors").
1581
37ee16ae
RK
1582config LOCAL_TIMERS
1583 bool "Use local timer interrupts"
971acb9b 1584 depends on SMP
37ee16ae
RK
1585 default y
1586 help
1587 Enable support for local timers on SMP platforms, rather then the
1588 legacy IPI broadcast method. Local timers allows the system
1589 accounting to be spread across the timer interval, preventing a
1590 "thundering herd" at every timer tick.
1591
2a6ad871
MR
1592# The GPIO number here must be sorted by descending number. In case of
1593# a multiplatform kernel, we just want the highest value required by the
1594# selected platforms.
44986ab0
PDSN
1595config ARCH_NR_GPIO
1596 int
3dea19e8 1597 default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
39f47d9f 1598 default 512 if SOC_OMAP5
828989ad 1599 default 512 if ARCH_KEYSTONE
06b851e5 1600 default 392 if ARCH_U8500
01bb914c
TP
1601 default 352 if ARCH_VT8500
1602 default 288 if ARCH_SUNXI
2a6ad871 1603 default 264 if MACH_H4700
44986ab0
PDSN
1604 default 0
1605 help
1606 Maximum number of GPIOs in the system.
1607
1608 If unsure, leave the default value.
1609
d45a398f 1610source kernel/Kconfig.preempt
1da177e4 1611
f8065813
RK
1612config HZ
1613 int
b130d5c2 1614 default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \
a73ddc61 1615 ARCH_S5PV210 || ARCH_EXYNOS4
5248c657 1616 default AT91_TIMER_HZ if ARCH_AT91
5da3e714 1617 default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
f8065813
RK
1618 default 100
1619
b28748fb
RK
1620config SCHED_HRTICK
1621 def_bool HIGH_RES_TIMERS
1622
16c79651 1623config THUMB2_KERNEL
bc7dea00 1624 bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
4477ca45 1625 depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K
bc7dea00 1626 default y if CPU_THUMBONLY
16c79651
CM
1627 select AEABI
1628 select ARM_ASM_UNIFIED
89bace65 1629 select ARM_UNWIND
16c79651
CM
1630 help
1631 By enabling this option, the kernel will be compiled in
1632 Thumb-2 mode. A compiler/assembler that understand the unified
1633 ARM-Thumb syntax is needed.
1634
1635 If unsure, say N.
1636
6f685c5c
DM
1637config THUMB2_AVOID_R_ARM_THM_JUMP11
1638 bool "Work around buggy Thumb-2 short branch relocations in gas"
1639 depends on THUMB2_KERNEL && MODULES
1640 default y
1641 help
1642 Various binutils versions can resolve Thumb-2 branches to
1643 locally-defined, preemptible global symbols as short-range "b.n"
1644 branch instructions.
1645
1646 This is a problem, because there's no guarantee the final
1647 destination of the symbol, or any candidate locations for a
1648 trampoline, are within range of the branch. For this reason, the
1649 kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
1650 relocation in modules at all, and it makes little sense to add
1651 support.
1652
1653 The symptom is that the kernel fails with an "unsupported
1654 relocation" error when loading some modules.
1655
1656 Until fixed tools are available, passing
1657 -fno-optimize-sibling-calls to gcc should prevent gcc generating
1658 code which hits this problem, at the cost of a bit of extra runtime
1659 stack usage in some cases.
1660
1661 The problem is described in more detail at:
1662 https://bugs.launchpad.net/binutils-linaro/+bug/725126
1663
1664 Only Thumb-2 kernels are affected.
1665
1666 Unless you are sure your tools don't have this problem, say Y.
1667
0becb088
CM
1668config ARM_ASM_UNIFIED
1669 bool
1670
704bdda0
NP
1671config AEABI
1672 bool "Use the ARM EABI to compile the kernel"
1673 help
1674 This option allows for the kernel to be compiled using the latest
1675 ARM ABI (aka EABI). This is only useful if you are using a user
1676 space environment that is also compiled with EABI.
1677
1678 Since there are major incompatibilities between the legacy ABI and
1679 EABI, especially with regard to structure member alignment, this
1680 option also changes the kernel syscall calling convention to
1681 disambiguate both ABIs and allow for backward compatibility support
1682 (selected with CONFIG_OABI_COMPAT).
1683
1684 To use this you need GCC version 4.0.0 or later.
1685
6c90c872 1686config OABI_COMPAT
a73a3ff1 1687 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
d6f94fa0 1688 depends on AEABI && !THUMB2_KERNEL
6c90c872
NP
1689 default y
1690 help
1691 This option preserves the old syscall interface along with the
1692 new (ARM EABI) one. It also provides a compatibility layer to
1693 intercept syscalls that have structure arguments which layout
1694 in memory differs between the legacy ABI and the new ARM EABI
1695 (only for non "thumb" binaries). This option adds a tiny
1696 overhead to all syscalls and produces a slightly larger kernel.
1697 If you know you'll be using only pure EABI user space then you
1698 can say N here. If this option is not selected and you attempt
1699 to execute a legacy ABI binary then the result will be
1700 UNPREDICTABLE (in fact it can be predicted that it won't work
1701 at all). If in doubt say Y.
1702
eb33575c 1703config ARCH_HAS_HOLES_MEMORYMODEL
e80d6a24 1704 bool
e80d6a24 1705
05944d74
RK
1706config ARCH_SPARSEMEM_ENABLE
1707 bool
1708
07a2f737
RK
1709config ARCH_SPARSEMEM_DEFAULT
1710 def_bool ARCH_SPARSEMEM_ENABLE
1711
05944d74 1712config ARCH_SELECT_MEMORY_MODEL
be370302 1713 def_bool ARCH_SPARSEMEM_ENABLE
c80d79d7 1714
7b7bf499
WD
1715config HAVE_ARCH_PFN_VALID
1716 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
1717
053a96ca 1718config HIGHMEM
e8db89a2
RK
1719 bool "High Memory Support"
1720 depends on MMU
053a96ca
NP
1721 help
1722 The address space of ARM processors is only 4 Gigabytes large
1723 and it has to accommodate user address space, kernel address
1724 space as well as some memory mapped IO. That means that, if you
1725 have a large amount of physical memory and/or IO, not all of the
1726 memory can be "permanently mapped" by the kernel. The physical
1727 memory that is not permanently mapped is called "high memory".
1728
1729 Depending on the selected kernel/user memory split, minimum
1730 vmalloc space and actual amount of RAM, you may not need this
1731 option which should result in a slightly faster kernel.
1732
1733 If unsure, say n.
1734
65cec8e3
RK
1735config HIGHPTE
1736 bool "Allocate 2nd-level pagetables from highmem"
1737 depends on HIGHMEM
65cec8e3 1738
1b8873a0
JI
1739config HW_PERF_EVENTS
1740 bool "Enable hardware performance counter support for perf events"
f0d1bc47 1741 depends on PERF_EVENTS
1b8873a0
JI
1742 default y
1743 help
1744 Enable hardware performance counter support for perf events. If
1745 disabled, perf events will use software events only.
1746
3f22ab27
DH
1747source "mm/Kconfig"
1748
c1b2d970
MD
1749config FORCE_MAX_ZONEORDER
1750 int "Maximum zone order" if ARCH_SHMOBILE
1751 range 11 64 if ARCH_SHMOBILE
898f08e1 1752 default "12" if SOC_AM33XX
c1b2d970
MD
1753 default "9" if SA1111
1754 default "11"
1755 help
1756 The kernel memory allocator divides physically contiguous memory
1757 blocks into "zones", where each zone is a power of two number of
1758 pages. This option selects the largest power of two that the kernel
1759 keeps in the memory allocator. If you need to allocate very large
1760 blocks of physically contiguous memory, then you may need to
1761 increase this value.
1762
1763 This config option is actually maximum order plus one. For example,
1764 a value of 11 means that the largest free memory block is 2^10 pages.
1765
1da177e4
LT
1766config ALIGNMENT_TRAP
1767 bool
f12d0d7c 1768 depends on CPU_CP15_MMU
1da177e4 1769 default y if !ARCH_EBSA110
e119bfff 1770 select HAVE_PROC_CPU if PROC_FS
1da177e4 1771 help
84eb8d06 1772 ARM processors cannot fetch/store information which is not
1da177e4
LT
1773 naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1774 address divisible by 4. On 32-bit ARM processors, these non-aligned
1775 fetch/store instructions will be emulated in software if you say
1776 here, which has a severe performance impact. This is necessary for
1777 correct operation of some network protocols. With an IP-only
1778 configuration it is safe to say N, otherwise say Y.
1779
39ec58f3 1780config UACCESS_WITH_MEMCPY
38ef2ad5
LW
1781 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
1782 depends on MMU
39ec58f3
LB
1783 default y if CPU_FEROCEON
1784 help
1785 Implement faster copy_to_user and clear_user methods for CPU
1786 cores where a 8-word STM instruction give significantly higher
1787 memory write throughput than a sequence of individual 32bit stores.
1788
1789 A possible side effect is a slight increase in scheduling latency
1790 between threads sharing the same address space if they invoke
1791 such copy operations with large buffers.
1792
1793 However, if the CPU data cache is using a write-allocate mode,
1794 this option is unlikely to provide any performance gain.
1795
70c70d97
NP
1796config SECCOMP
1797 bool
1798 prompt "Enable seccomp to safely compute untrusted bytecode"
1799 ---help---
1800 This kernel feature is useful for number crunching applications
1801 that may need to compute untrusted bytecode during their
1802 execution. By using pipes or other transports made available to
1803 the process as file descriptors supporting the read/write
1804 syscalls, it's possible to isolate those applications in
1805 their own address space using seccomp. Once seccomp is
1806 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1807 and the task is only allowed to execute a few safe syscalls
1808 defined by each seccomp mode.
1809
c743f380
NP
1810config CC_STACKPROTECTOR
1811 bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
1812 help
1813 This option turns on the -fstack-protector GCC feature. This
1814 feature puts, at the beginning of functions, a canary value on
1815 the stack just before the return address, and validates
1816 the value just before actually returning. Stack based buffer
1817 overflows (that need to overwrite this return address) now also
1818 overwrite the canary, which gets detected and the attack is then
1819 neutralized via a kernel panic.
1820 This feature requires gcc version 4.2 or above.
1821
eff8d644
SS
1822config XEN_DOM0
1823 def_bool y
1824 depends on XEN
1825
1826config XEN
1827 bool "Xen guest support on ARM (EXPERIMENTAL)"
85323a99 1828 depends on ARM && AEABI && OF
f880b67d 1829 depends on CPU_V7 && !CPU_V6
85323a99 1830 depends on !GENERIC_ATOMIC64
17b7ab80 1831 select ARM_PSCI
eff8d644
SS
1832 help
1833 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1834
1da177e4
LT
1835endmenu
1836
1837menu "Boot options"
1838
9eb8f674
GL
1839config USE_OF
1840 bool "Flattened Device Tree support"
b1b3f49c 1841 select IRQ_DOMAIN
9eb8f674
GL
1842 select OF
1843 select OF_EARLY_FLATTREE
1844 help
1845 Include support for flattened device tree machine descriptions.
1846
bd51e2f5
NP
1847config ATAGS
1848 bool "Support for the traditional ATAGS boot data passing" if USE_OF
1849 default y
1850 help
1851 This is the traditional way of passing data to the kernel at boot
1852 time. If you are solely relying on the flattened device tree (or
1853 the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1854 to remove ATAGS support from your kernel binary. If unsure,
1855 leave this to y.
1856
1857config DEPRECATED_PARAM_STRUCT
1858 bool "Provide old way to pass kernel parameters"
1859 depends on ATAGS
1860 help
1861 This was deprecated in 2001 and announced to live on for 5 years.
1862 Some old boot loaders still use this way.
1863
1da177e4
LT
1864# Compressed boot loader in ROM. Yes, we really want to ask about
1865# TEXT and BSS so we preserve their values in the config files.
1866config ZBOOT_ROM_TEXT
1867 hex "Compressed ROM boot loader base address"
1868 default "0"
1869 help
1870 The physical address at which the ROM-able zImage is to be
1871 placed in the target. Platforms which normally make use of
1872 ROM-able zImage formats normally set this to a suitable
1873 value in their defconfig file.
1874
1875 If ZBOOT_ROM is not enabled, this has no effect.
1876
1877config ZBOOT_ROM_BSS
1878 hex "Compressed ROM boot loader BSS address"
1879 default "0"
1880 help
f8c440b2
DF
1881 The base address of an area of read/write memory in the target
1882 for the ROM-able zImage which must be available while the
1883 decompressor is running. It must be large enough to hold the
1884 entire decompressed kernel plus an additional 128 KiB.
1885 Platforms which normally make use of ROM-able zImage formats
1886 normally set this to a suitable value in their defconfig file.
1da177e4
LT
1887
1888 If ZBOOT_ROM is not enabled, this has no effect.
1889
1890config ZBOOT_ROM
1891 bool "Compressed boot loader in ROM/flash"
1892 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
1893 help
1894 Say Y here if you intend to execute your compressed kernel image
1895 (zImage) directly from ROM or flash. If unsure, say N.
1896
090ab3ff
SH
1897choice
1898 prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
d6f94fa0 1899 depends on ZBOOT_ROM && ARCH_SH7372
090ab3ff
SH
1900 default ZBOOT_ROM_NONE
1901 help
1902 Include experimental SD/MMC loading code in the ROM-able zImage.
59bf8964 1903 With this enabled it is possible to write the ROM-able zImage
090ab3ff
SH
1904 kernel image to an MMC or SD card and boot the kernel straight
1905 from the reset vector. At reset the processor Mask ROM will load
59bf8964 1906 the first part of the ROM-able zImage which in turn loads the
090ab3ff
SH
1907 rest the kernel image to RAM.
1908
1909config ZBOOT_ROM_NONE
1910 bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
1911 help
1912 Do not load image from SD or MMC
1913
f45b1149
SH
1914config ZBOOT_ROM_MMCIF
1915 bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
f45b1149 1916 help
090ab3ff
SH
1917 Load image from MMCIF hardware block.
1918
1919config ZBOOT_ROM_SH_MOBILE_SDHI
1920 bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
1921 help
1922 Load image from SDHI hardware block
1923
1924endchoice
f45b1149 1925
e2a6a3aa
JB
1926config ARM_APPENDED_DTB
1927 bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
d6f94fa0 1928 depends on OF && !ZBOOT_ROM
e2a6a3aa
JB
1929 help
1930 With this option, the boot code will look for a device tree binary
1931 (DTB) appended to zImage
1932 (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1933
1934 This is meant as a backward compatibility convenience for those
1935 systems with a bootloader that can't be upgraded to accommodate
1936 the documented boot protocol using a device tree.
1937
1938 Beware that there is very little in terms of protection against
1939 this option being confused by leftover garbage in memory that might
1940 look like a DTB header after a reboot if no actual DTB is appended
1941 to zImage. Do not leave this option active in a production kernel
1942 if you don't intend to always append a DTB. Proper passing of the
1943 location into r2 of a bootloader provided DTB is always preferable
1944 to this option.
1945
b90b9a38
NP
1946config ARM_ATAG_DTB_COMPAT
1947 bool "Supplement the appended DTB with traditional ATAG information"
1948 depends on ARM_APPENDED_DTB
1949 help
1950 Some old bootloaders can't be updated to a DTB capable one, yet
1951 they provide ATAGs with memory configuration, the ramdisk address,
1952 the kernel cmdline string, etc. Such information is dynamically
1953 provided by the bootloader and can't always be stored in a static
1954 DTB. To allow a device tree enabled kernel to be used with such
1955 bootloaders, this option allows zImage to extract the information
1956 from the ATAG list and store it at run time into the appended DTB.
1957
d0f34a11
GR
1958choice
1959 prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
1960 default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1961
1962config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1963 bool "Use bootloader kernel arguments if available"
1964 help
1965 Uses the command-line options passed by the boot loader instead of
1966 the device tree bootargs property. If the boot loader doesn't provide
1967 any, the device tree bootargs property will be used.
1968
1969config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
1970 bool "Extend with bootloader kernel arguments"
1971 help
1972 The command-line arguments provided by the boot loader will be
1973 appended to the the device tree bootargs property.
1974
1975endchoice
1976
1da177e4
LT
1977config CMDLINE
1978 string "Default kernel command string"
1979 default ""
1980 help
1981 On some architectures (EBSA110 and CATS), there is currently no way
1982 for the boot loader to pass arguments to the kernel. For these
1983 architectures, you should supply some command-line options at build
1984 time by entering them here. As a minimum, you should specify the
1985 memory size and the root device (e.g., mem=64M root=/dev/nfs).
1986
4394c124
VB
1987choice
1988 prompt "Kernel command line type" if CMDLINE != ""
1989 default CMDLINE_FROM_BOOTLOADER
bd51e2f5 1990 depends on ATAGS
4394c124
VB
1991
1992config CMDLINE_FROM_BOOTLOADER
1993 bool "Use bootloader kernel arguments if available"
1994 help
1995 Uses the command-line options passed by the boot loader. If
1996 the boot loader doesn't provide any, the default kernel command
1997 string provided in CMDLINE will be used.
1998
1999config CMDLINE_EXTEND
2000 bool "Extend bootloader kernel arguments"
2001 help
2002 The command-line arguments provided by the boot loader will be
2003 appended to the default kernel command string.
2004
92d2040d
AH
2005config CMDLINE_FORCE
2006 bool "Always use the default kernel command string"
92d2040d
AH
2007 help
2008 Always use the default kernel command string, even if the boot
2009 loader passes other arguments to the kernel.
2010 This is useful if you cannot or don't want to change the
2011 command-line options your boot loader passes to the kernel.
4394c124 2012endchoice
92d2040d 2013
1da177e4
LT
2014config XIP_KERNEL
2015 bool "Kernel Execute-In-Place from ROM"
387798b3 2016 depends on !ZBOOT_ROM && !ARM_LPAE && !ARCH_MULTIPLATFORM
1da177e4
LT
2017 help
2018 Execute-In-Place allows the kernel to run from non-volatile storage
2019 directly addressable by the CPU, such as NOR flash. This saves RAM
2020 space since the text section of the kernel is not loaded from flash
2021 to RAM. Read-write sections, such as the data section and stack,
2022 are still copied to RAM. The XIP kernel is not compressed since
2023 it has to run directly from flash, so it will take more space to
2024 store it. The flash address used to link the kernel object files,
2025 and for storing it, is configuration dependent. Therefore, if you
2026 say Y here, you must know the proper physical address where to
2027 store the kernel image depending on your own flash memory usage.
2028
2029 Also note that the make target becomes "make xipImage" rather than
2030 "make zImage" or "make Image". The final kernel binary to put in
2031 ROM memory will be arch/arm/boot/xipImage.
2032
2033 If unsure, say N.
2034
2035config XIP_PHYS_ADDR
2036 hex "XIP Kernel Physical Location"
2037 depends on XIP_KERNEL
2038 default "0x00080000"
2039 help
2040 This is the physical address in your flash memory the kernel will
2041 be linked for and stored to. This address is dependent on your
2042 own flash usage.
2043
c587e4a6
RP
2044config KEXEC
2045 bool "Kexec system call (EXPERIMENTAL)"
19ab428f 2046 depends on (!SMP || PM_SLEEP_SMP)
c587e4a6
RP
2047 help
2048 kexec is a system call that implements the ability to shutdown your
2049 current kernel, and to start another kernel. It is like a reboot
01dd2fbf 2050 but it is independent of the system firmware. And like a reboot
c587e4a6
RP
2051 you can start any kernel with it, not just Linux.
2052
2053 It is an ongoing process to be certain the hardware in a machine
2054 is properly shutdown, so do not be surprised if this code does not
2055 initially work for you. It may help to enable device hotplugging
2056 support.
2057
4cd9d6f7
RP
2058config ATAGS_PROC
2059 bool "Export atags in procfs"
bd51e2f5 2060 depends on ATAGS && KEXEC
b98d7291 2061 default y
4cd9d6f7
RP
2062 help
2063 Should the atags used to boot the kernel be exported in an "atags"
2064 file in procfs. Useful with kexec.
2065
cb5d39b3
MW
2066config CRASH_DUMP
2067 bool "Build kdump crash kernel (EXPERIMENTAL)"
cb5d39b3
MW
2068 help
2069 Generate crash dump after being started by kexec. This should
2070 be normally only set in special crash dump kernels which are
2071 loaded in the main kernel with kexec-tools into a specially
2072 reserved region and then later executed after a crash by
2073 kdump/kexec. The crash dump kernel must be compiled to a
2074 memory address not used by the main kernel
2075
2076 For more details see Documentation/kdump/kdump.txt
2077
e69edc79
EM
2078config AUTO_ZRELADDR
2079 bool "Auto calculation of the decompressed kernel image address"
e1b31445 2080 depends on !ZBOOT_ROM
e69edc79
EM
2081 help
2082 ZRELADDR is the physical address where the decompressed kernel
2083 image will be placed. If AUTO_ZRELADDR is selected, the address
2084 will be determined at run-time by masking the current IP with
2085 0xf8000000. This assumes the zImage being placed in the first 128MB
2086 from start of memory.
2087
1da177e4
LT
2088endmenu
2089
ac9d7efc 2090menu "CPU Power Management"
1da177e4 2091
89c52ed4 2092if ARCH_HAS_CPUFREQ
1da177e4 2093source "drivers/cpufreq/Kconfig"
1da177e4
LT
2094endif
2095
ac9d7efc
RK
2096source "drivers/cpuidle/Kconfig"
2097
2098endmenu
2099
1da177e4
LT
2100menu "Floating point emulation"
2101
2102comment "At least one emulation must be selected"
2103
2104config FPE_NWFPE
2105 bool "NWFPE math emulation"
593c252a 2106 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
1da177e4
LT
2107 ---help---
2108 Say Y to include the NWFPE floating point emulator in the kernel.
2109 This is necessary to run most binaries. Linux does not currently
2110 support floating point hardware so you need to say Y here even if
2111 your machine has an FPA or floating point co-processor podule.
2112
2113 You may say N here if you are going to load the Acorn FPEmulator
2114 early in the bootup.
2115
2116config FPE_NWFPE_XP
2117 bool "Support extended precision"
bedf142b 2118 depends on FPE_NWFPE
1da177e4
LT
2119 help
2120 Say Y to include 80-bit support in the kernel floating-point
2121 emulator. Otherwise, only 32 and 64-bit support is compiled in.
2122 Note that gcc does not generate 80-bit operations by default,
2123 so in most cases this option only enlarges the size of the
2124 floating point emulator without any good reason.
2125
2126 You almost surely want to say N here.
2127
2128config FPE_FASTFPE
2129 bool "FastFPE math emulation (EXPERIMENTAL)"
d6f94fa0 2130 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
1da177e4
LT
2131 ---help---
2132 Say Y here to include the FAST floating point emulator in the kernel.
2133 This is an experimental much faster emulator which now also has full
2134 precision for the mantissa. It does not support any exceptions.
2135 It is very simple, and approximately 3-6 times faster than NWFPE.
2136
2137 It should be sufficient for most programs. It may be not suitable
2138 for scientific calculations, but you have to check this for yourself.
2139 If you do not feel you need a faster FP emulation you should better
2140 choose NWFPE.
2141
2142config VFP
2143 bool "VFP-format floating point maths"
e399b1a4 2144 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
1da177e4
LT
2145 help
2146 Say Y to include VFP support code in the kernel. This is needed
2147 if your hardware includes a VFP unit.
2148
2149 Please see <file:Documentation/arm/VFP/release-notes.txt> for
2150 release notes and additional status information.
2151
2152 Say N if your target does not have VFP hardware.
2153
25ebee02
CM
2154config VFPv3
2155 bool
2156 depends on VFP
2157 default y if CPU_V7
2158
b5872db4
CM
2159config NEON
2160 bool "Advanced SIMD (NEON) Extension support"
2161 depends on VFPv3 && CPU_V7
2162 help
2163 Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2164 Extension.
2165
1da177e4
LT
2166endmenu
2167
2168menu "Userspace binary formats"
2169
2170source "fs/Kconfig.binfmt"
2171
2172config ARTHUR
2173 tristate "RISC OS personality"
704bdda0 2174 depends on !AEABI
1da177e4
LT
2175 help
2176 Say Y here to include the kernel code necessary if you want to run
2177 Acorn RISC OS/Arthur binaries under Linux. This code is still very
2178 experimental; if this sounds frightening, say N and sleep in peace.
2179 You can also say M here to compile this support as a module (which
2180 will be called arthur).
2181
2182endmenu
2183
2184menu "Power management options"
2185
eceab4ac 2186source "kernel/power/Kconfig"
1da177e4 2187
f4cb5700 2188config ARCH_SUSPEND_POSSIBLE
4b1082ca 2189 depends on !ARCH_S5PC100
6a786182 2190 depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \
3f5d0819 2191 CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
f4cb5700
JB
2192 def_bool y
2193
15e0d9e3
AB
2194config ARM_CPU_SUSPEND
2195 def_bool PM_SLEEP
2196
1da177e4
LT
2197endmenu
2198
d5950b43
SR
2199source "net/Kconfig"
2200
ac25150f 2201source "drivers/Kconfig"
1da177e4
LT
2202
2203source "fs/Kconfig"
2204
1da177e4
LT
2205source "arch/arm/Kconfig.debug"
2206
2207source "security/Kconfig"
2208
2209source "crypto/Kconfig"
2210
2211source "lib/Kconfig"
749cf76c
CD
2212
2213source "arch/arm/kvm/Kconfig"
This page took 1.440261 seconds and 5 git commands to generate.