Commit | Line | Data |
---|---|---|
1da177e4 LT |
1 | config ARM |
2 | bool | |
3 | default y | |
b1b3f49c | 4 | select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE |
2b68f6ca | 5 | select ARCH_HAS_ELF_RANDOMIZE |
3d06770e | 6 | select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST |
171b3f0d | 7 | select ARCH_HAVE_CUSTOM_GPIO_H |
957e3fac | 8 | select ARCH_HAS_GCOV_PROFILE_ALL |
d7018848 | 9 | select ARCH_MIGHT_HAVE_PC_PARPORT |
4badad35 | 10 | select ARCH_SUPPORTS_ATOMIC_RMW |
017f161a | 11 | select ARCH_USE_BUILTIN_BSWAP |
0cbad9c9 | 12 | select ARCH_USE_CMPXCHG_LOCKREF |
b1b3f49c | 13 | select ARCH_WANT_IPC_PARSE_VERSION |
ee951c63 | 14 | select BUILDTIME_EXTABLE_SORT if MMU |
171b3f0d | 15 | select CLONE_BACKWARDS |
b1b3f49c | 16 | select CPU_PM if (SUSPEND || CPU_IDLE) |
dce5c9e3 | 17 | select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS |
36d0fd21 | 18 | select GENERIC_ALLOCATOR |
4477ca45 | 19 | select GENERIC_ATOMIC64 if (CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI) |
b1b3f49c | 20 | select GENERIC_CLOCKEVENTS_BROADCAST if SMP |
171b3f0d | 21 | select GENERIC_IDLE_POLL_SETUP |
b1b3f49c RK |
22 | select GENERIC_IRQ_PROBE |
23 | select GENERIC_IRQ_SHOW | |
7c07005e | 24 | select GENERIC_IRQ_SHOW_LEVEL |
b1b3f49c | 25 | select GENERIC_PCI_IOMAP |
38ff87f7 | 26 | select GENERIC_SCHED_CLOCK |
b1b3f49c RK |
27 | select GENERIC_SMP_IDLE_THREAD |
28 | select GENERIC_STRNCPY_FROM_USER | |
29 | select GENERIC_STRNLEN_USER | |
a71b092a | 30 | select HANDLE_DOMAIN_IRQ |
b1b3f49c | 31 | select HARDIRQS_SW_RESEND |
7a017721 | 32 | select HAVE_ARCH_AUDITSYSCALL if (AEABI && !OABI_COMPAT) |
0b7857db | 33 | select HAVE_ARCH_BITREVERSE if (CPU_32v7M || CPU_32v7) && !CPU_32v6 |
09f05d85 | 34 | select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL |
5cbad0eb | 35 | select HAVE_ARCH_KGDB |
91702175 | 36 | select HAVE_ARCH_SECCOMP_FILTER if (AEABI && !OABI_COMPAT) |
0693bf68 | 37 | select HAVE_ARCH_TRACEHOOK |
b1b3f49c | 38 | select HAVE_BPF_JIT |
51aaf81f | 39 | select HAVE_CC_STACKPROTECTOR |
171b3f0d | 40 | select HAVE_CONTEXT_TRACKING |
b1b3f49c RK |
41 | select HAVE_C_RECORDMCOUNT |
42 | select HAVE_DEBUG_KMEMLEAK | |
43 | select HAVE_DMA_API_DEBUG | |
44 | select HAVE_DMA_ATTRS | |
45 | select HAVE_DMA_CONTIGUOUS if MMU | |
80be7a7f | 46 | select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL) |
dce5c9e3 | 47 | select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU |
b1b3f49c | 48 | select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL) |
0e341af8 | 49 | select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL) |
b1b3f49c | 50 | select HAVE_FUNCTION_TRACER if (!XIP_KERNEL) |
1fe53268 | 51 | select HAVE_GENERIC_DMA_COHERENT |
b1b3f49c RK |
52 | select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7)) |
53 | select HAVE_IDE if PCI || ISA || PCMCIA | |
87c46b6c | 54 | select HAVE_IRQ_TIME_ACCOUNTING |
e7db7b42 | 55 | select HAVE_KERNEL_GZIP |
f9b493ac | 56 | select HAVE_KERNEL_LZ4 |
6e8699f7 | 57 | select HAVE_KERNEL_LZMA |
b1b3f49c | 58 | select HAVE_KERNEL_LZO |
a7f464f3 | 59 | select HAVE_KERNEL_XZ |
b1b3f49c RK |
60 | select HAVE_KPROBES if !XIP_KERNEL |
61 | select HAVE_KRETPROBES if (HAVE_KPROBES) | |
62 | select HAVE_MEMBLOCK | |
171b3f0d | 63 | select HAVE_MOD_ARCH_SPECIFIC if ARM_UNWIND |
b1b3f49c | 64 | select HAVE_OPROFILE if (HAVE_PERF_EVENTS) |
0dc016db | 65 | select HAVE_OPTPROBES if !THUMB2_KERNEL |
7ada189f | 66 | select HAVE_PERF_EVENTS |
49863894 WD |
67 | select HAVE_PERF_REGS |
68 | select HAVE_PERF_USER_STACK_DUMP | |
a0ad5496 | 69 | select HAVE_RCU_TABLE_FREE if (SMP && ARM_LPAE) |
e513f8bf | 70 | select HAVE_REGS_AND_STACK_ACCESS_API |
b1b3f49c | 71 | select HAVE_SYSCALL_TRACEPOINTS |
af1839eb | 72 | select HAVE_UID16 |
31c1fc81 | 73 | select HAVE_VIRT_CPU_ACCOUNTING_GEN |
da0ec6f7 | 74 | select IRQ_FORCED_THREADING |
171b3f0d | 75 | select MODULES_USE_ELF_REL |
84f452b1 | 76 | select NO_BOOTMEM |
171b3f0d RK |
77 | select OLD_SIGACTION |
78 | select OLD_SIGSUSPEND3 | |
b1b3f49c RK |
79 | select PERF_USE_VMALLOC |
80 | select RTC_LIB | |
81 | select SYS_SUPPORTS_APM_EMULATION | |
171b3f0d RK |
82 | # Above selects are sorted alphabetically; please add new ones |
83 | # according to that. Thanks. | |
1da177e4 LT |
84 | help |
85 | The ARM series is a line of low-power-consumption RISC chip designs | |
f6c8965a | 86 | licensed by ARM Ltd and targeted at embedded applications and |
1da177e4 | 87 | handhelds such as the Compaq IPAQ. ARM-based PCs are no longer |
f6c8965a | 88 | manufactured, but legacy ARM-based PC hardware remains popular in |
1da177e4 LT |
89 | Europe. There is an ARM Linux project with a web page at |
90 | <http://www.arm.linux.org.uk/>. | |
91 | ||
74facffe | 92 | config ARM_HAS_SG_CHAIN |
308c09f1 | 93 | select ARCH_HAS_SG_CHAIN |
74facffe RK |
94 | bool |
95 | ||
4ce63fcd MS |
96 | config NEED_SG_DMA_LENGTH |
97 | bool | |
98 | ||
99 | config ARM_DMA_USE_IOMMU | |
4ce63fcd | 100 | bool |
b1b3f49c RK |
101 | select ARM_HAS_SG_CHAIN |
102 | select NEED_SG_DMA_LENGTH | |
4ce63fcd | 103 | |
60460abf SWK |
104 | if ARM_DMA_USE_IOMMU |
105 | ||
106 | config ARM_DMA_IOMMU_ALIGNMENT | |
107 | int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers" | |
108 | range 4 9 | |
109 | default 8 | |
110 | help | |
111 | DMA mapping framework by default aligns all buffers to the smallest | |
112 | PAGE_SIZE order which is greater than or equal to the requested buffer | |
113 | size. This works well for buffers up to a few hundreds kilobytes, but | |
114 | for larger buffers it just a waste of address space. Drivers which has | |
115 | relatively small addressing window (like 64Mib) might run out of | |
116 | virtual space with just a few allocations. | |
117 | ||
118 | With this parameter you can specify the maximum PAGE_SIZE order for | |
119 | DMA IOMMU buffers. Larger buffers will be aligned only to this | |
120 | specified order. The order is expressed as a power of two multiplied | |
121 | by the PAGE_SIZE. | |
122 | ||
123 | endif | |
124 | ||
0b05da72 HUK |
125 | config MIGHT_HAVE_PCI |
126 | bool | |
127 | ||
75e7153a RB |
128 | config SYS_SUPPORTS_APM_EMULATION |
129 | bool | |
130 | ||
bc581770 LW |
131 | config HAVE_TCM |
132 | bool | |
133 | select GENERIC_ALLOCATOR | |
134 | ||
e119bfff RK |
135 | config HAVE_PROC_CPU |
136 | bool | |
137 | ||
ce816fa8 | 138 | config NO_IOPORT_MAP |
5ea81769 | 139 | bool |
5ea81769 | 140 | |
1da177e4 LT |
141 | config EISA |
142 | bool | |
143 | ---help--- | |
144 | The Extended Industry Standard Architecture (EISA) bus was | |
145 | developed as an open alternative to the IBM MicroChannel bus. | |
146 | ||
147 | The EISA bus provided some of the features of the IBM MicroChannel | |
148 | bus while maintaining backward compatibility with cards made for | |
149 | the older ISA bus. The EISA bus saw limited use between 1988 and | |
150 | 1995 when it was made obsolete by the PCI bus. | |
151 | ||
152 | Say Y here if you are building a kernel for an EISA-based machine. | |
153 | ||
154 | Otherwise, say N. | |
155 | ||
156 | config SBUS | |
157 | bool | |
158 | ||
f16fb1ec RK |
159 | config STACKTRACE_SUPPORT |
160 | bool | |
161 | default y | |
162 | ||
f76e9154 NP |
163 | config HAVE_LATENCYTOP_SUPPORT |
164 | bool | |
165 | depends on !SMP | |
166 | default y | |
167 | ||
f16fb1ec RK |
168 | config LOCKDEP_SUPPORT |
169 | bool | |
170 | default y | |
171 | ||
7ad1bcb2 RK |
172 | config TRACE_IRQFLAGS_SUPPORT |
173 | bool | |
174 | default y | |
175 | ||
1da177e4 LT |
176 | config RWSEM_XCHGADD_ALGORITHM |
177 | bool | |
8a87411b | 178 | default y |
1da177e4 | 179 | |
f0d1b0b3 DH |
180 | config ARCH_HAS_ILOG2_U32 |
181 | bool | |
f0d1b0b3 DH |
182 | |
183 | config ARCH_HAS_ILOG2_U64 | |
184 | bool | |
f0d1b0b3 | 185 | |
4a1b5733 EV |
186 | config ARCH_HAS_BANDGAP |
187 | bool | |
188 | ||
b89c3b16 AM |
189 | config GENERIC_HWEIGHT |
190 | bool | |
191 | default y | |
192 | ||
1da177e4 LT |
193 | config GENERIC_CALIBRATE_DELAY |
194 | bool | |
195 | default y | |
196 | ||
a08b6b79 Z |
197 | config ARCH_MAY_HAVE_PC_FDC |
198 | bool | |
199 | ||
5ac6da66 CL |
200 | config ZONE_DMA |
201 | bool | |
5ac6da66 | 202 | |
ccd7ab7f FT |
203 | config NEED_DMA_MAP_STATE |
204 | def_bool y | |
205 | ||
c7edc9e3 DL |
206 | config ARCH_SUPPORTS_UPROBES |
207 | def_bool y | |
208 | ||
58af4a24 RH |
209 | config ARCH_HAS_DMA_SET_COHERENT_MASK |
210 | bool | |
211 | ||
1da177e4 LT |
212 | config GENERIC_ISA_DMA |
213 | bool | |
214 | ||
1da177e4 LT |
215 | config FIQ |
216 | bool | |
217 | ||
13a5045d RH |
218 | config NEED_RET_TO_USER |
219 | bool | |
220 | ||
034d2f5a AV |
221 | config ARCH_MTD_XIP |
222 | bool | |
223 | ||
c760fc19 HC |
224 | config VECTORS_BASE |
225 | hex | |
6afd6fae | 226 | default 0xffff0000 if MMU || CPU_HIGH_VECTOR |
c760fc19 HC |
227 | default DRAM_BASE if REMAP_VECTORS_TO_RAM |
228 | default 0x00000000 | |
229 | help | |
19accfd3 RK |
230 | The base address of exception vectors. This must be two pages |
231 | in size. | |
c760fc19 | 232 | |
dc21af99 | 233 | config ARM_PATCH_PHYS_VIRT |
c1becedc RK |
234 | bool "Patch physical to virtual translations at runtime" if EMBEDDED |
235 | default y | |
b511d75d | 236 | depends on !XIP_KERNEL && MMU |
dc21af99 RK |
237 | depends on !ARCH_REALVIEW || !SPARSEMEM |
238 | help | |
111e9a5c RK |
239 | Patch phys-to-virt and virt-to-phys translation functions at |
240 | boot and module load time according to the position of the | |
241 | kernel in system memory. | |
dc21af99 | 242 | |
111e9a5c | 243 | This can only be used with non-XIP MMU kernels where the base |
daece596 | 244 | of physical memory is at a 16MB boundary. |
dc21af99 | 245 | |
c1becedc RK |
246 | Only disable this option if you know that you do not require |
247 | this feature (eg, building a kernel for a single machine) and | |
248 | you need to shrink the kernel to the minimal size. | |
dc21af99 | 249 | |
c334bc15 RH |
250 | config NEED_MACH_IO_H |
251 | bool | |
252 | help | |
253 | Select this when mach/io.h is required to provide special | |
254 | definitions for this platform. The need for mach/io.h should | |
255 | be avoided when possible. | |
256 | ||
0cdc8b92 | 257 | config NEED_MACH_MEMORY_H |
1b9f95f8 NP |
258 | bool |
259 | help | |
0cdc8b92 NP |
260 | Select this when mach/memory.h is required to provide special |
261 | definitions for this platform. The need for mach/memory.h should | |
262 | be avoided when possible. | |
dc21af99 | 263 | |
1b9f95f8 | 264 | config PHYS_OFFSET |
974c0724 | 265 | hex "Physical address of main memory" if MMU |
c6f54a9b | 266 | depends on !ARM_PATCH_PHYS_VIRT |
974c0724 | 267 | default DRAM_BASE if !MMU |
c6f54a9b UKK |
268 | default 0x00000000 if ARCH_EBSA110 || \ |
269 | EP93XX_SDCE3_SYNC_PHYS_OFFSET || \ | |
270 | ARCH_FOOTBRIDGE || \ | |
271 | ARCH_INTEGRATOR || \ | |
272 | ARCH_IOP13XX || \ | |
273 | ARCH_KS8695 || \ | |
274 | (ARCH_REALVIEW && !REALVIEW_HIGH_PHYS_OFFSET) | |
275 | default 0x10000000 if ARCH_OMAP1 || ARCH_RPC | |
276 | default 0x20000000 if ARCH_S5PV210 | |
277 | default 0x70000000 if REALVIEW_HIGH_PHYS_OFFSET | |
278 | default 0xc0000000 if EP93XX_SDCE0_PHYS_OFFSET || ARCH_SA1100 | |
279 | default 0xd0000000 if EP93XX_SDCE1_PHYS_OFFSET | |
280 | default 0xe0000000 if EP93XX_SDCE2_PHYS_OFFSET | |
281 | default 0xf0000000 if EP93XX_SDCE3_ASYNC_PHYS_OFFSET | |
111e9a5c | 282 | help |
1b9f95f8 NP |
283 | Please provide the physical address corresponding to the |
284 | location of main memory in your system. | |
cada3c08 | 285 | |
87e040b6 SG |
286 | config GENERIC_BUG |
287 | def_bool y | |
288 | depends on BUG | |
289 | ||
1bcad26e KS |
290 | config PGTABLE_LEVELS |
291 | int | |
292 | default 3 if ARM_LPAE | |
293 | default 2 | |
294 | ||
1da177e4 LT |
295 | source "init/Kconfig" |
296 | ||
dc52ddc0 MH |
297 | source "kernel/Kconfig.freezer" |
298 | ||
1da177e4 LT |
299 | menu "System Type" |
300 | ||
3c427975 HC |
301 | config MMU |
302 | bool "MMU-based Paged Memory Management Support" | |
303 | default y | |
304 | help | |
305 | Select if you want MMU-based virtualised addressing space | |
306 | support by paged memory management. If unsure, say 'Y'. | |
307 | ||
ccf50e23 RK |
308 | # |
309 | # The "ARM system type" choice list is ordered alphabetically by option | |
310 | # text. Please add new entries in the option alphabetic order. | |
311 | # | |
1da177e4 LT |
312 | choice |
313 | prompt "ARM system type" | |
1420b22b AB |
314 | default ARCH_VERSATILE if !MMU |
315 | default ARCH_MULTIPLATFORM if MMU | |
1da177e4 | 316 | |
387798b3 RH |
317 | config ARCH_MULTIPLATFORM |
318 | bool "Allow multiple platforms to be selected" | |
b1b3f49c | 319 | depends on MMU |
ddb902cc | 320 | select ARCH_WANT_OPTIONAL_GPIOLIB |
42dc836d | 321 | select ARM_HAS_SG_CHAIN |
387798b3 RH |
322 | select ARM_PATCH_PHYS_VIRT |
323 | select AUTO_ZRELADDR | |
6d0add40 | 324 | select CLKSRC_OF |
66314223 | 325 | select COMMON_CLK |
ddb902cc | 326 | select GENERIC_CLOCKEVENTS |
08d38beb | 327 | select MIGHT_HAVE_PCI |
387798b3 | 328 | select MULTI_IRQ_HANDLER |
66314223 DN |
329 | select SPARSE_IRQ |
330 | select USE_OF | |
66314223 | 331 | |
4af6fee1 DS |
332 | config ARCH_REALVIEW |
333 | bool "ARM Ltd. RealView family" | |
b1b3f49c | 334 | select ARCH_WANT_OPTIONAL_GPIOLIB |
4af6fee1 | 335 | select ARM_AMBA |
b1b3f49c | 336 | select ARM_TIMER_SP804 |
f9a6aa43 LW |
337 | select COMMON_CLK |
338 | select COMMON_CLK_VERSATILE | |
ae30ceac | 339 | select GENERIC_CLOCKEVENTS |
b56ba8aa | 340 | select GPIO_PL061 if GPIOLIB |
b1b3f49c | 341 | select ICST |
0cdc8b92 | 342 | select NEED_MACH_MEMORY_H |
b1b3f49c | 343 | select PLAT_VERSATILE |
81cc3f86 | 344 | select PLAT_VERSATILE_SCHED_CLOCK |
4af6fee1 DS |
345 | help |
346 | This enables support for ARM Ltd RealView boards. | |
347 | ||
348 | config ARCH_VERSATILE | |
349 | bool "ARM Ltd. Versatile family" | |
b1b3f49c | 350 | select ARCH_WANT_OPTIONAL_GPIOLIB |
4af6fee1 | 351 | select ARM_AMBA |
b1b3f49c | 352 | select ARM_TIMER_SP804 |
4af6fee1 | 353 | select ARM_VIC |
6d803ba7 | 354 | select CLKDEV_LOOKUP |
b1b3f49c | 355 | select GENERIC_CLOCKEVENTS |
aa3831cf | 356 | select HAVE_MACH_CLKDEV |
c5a0adb5 | 357 | select ICST |
f4b8b319 | 358 | select PLAT_VERSATILE |
b1b3f49c | 359 | select PLAT_VERSATILE_CLOCK |
81cc3f86 | 360 | select PLAT_VERSATILE_SCHED_CLOCK |
2389d501 | 361 | select VERSATILE_FPGA_IRQ |
4af6fee1 DS |
362 | help |
363 | This enables support for ARM Ltd Versatile board. | |
364 | ||
93e22567 RK |
365 | config ARCH_CLPS711X |
366 | bool "Cirrus Logic CLPS711x/EP721x/EP731x-based" | |
a3b8d4a5 | 367 | select ARCH_REQUIRE_GPIOLIB |
ea7d1bc9 | 368 | select AUTO_ZRELADDR |
c99f72ad | 369 | select CLKSRC_MMIO |
93e22567 RK |
370 | select COMMON_CLK |
371 | select CPU_ARM720T | |
4a8355c4 | 372 | select GENERIC_CLOCKEVENTS |
6597619f | 373 | select MFD_SYSCON |
e4e3a37d | 374 | select SOC_BUS |
93e22567 RK |
375 | help |
376 | Support for Cirrus Logic 711x/721x/731x based boards. | |
377 | ||
788c9700 RK |
378 | config ARCH_GEMINI |
379 | bool "Cortina Systems Gemini" | |
788c9700 | 380 | select ARCH_REQUIRE_GPIOLIB |
f3372c01 | 381 | select CLKSRC_MMIO |
b1b3f49c | 382 | select CPU_FA526 |
f3372c01 | 383 | select GENERIC_CLOCKEVENTS |
788c9700 RK |
384 | help |
385 | Support for the Cortina Systems Gemini family SoCs | |
386 | ||
1da177e4 LT |
387 | config ARCH_EBSA110 |
388 | bool "EBSA-110" | |
b1b3f49c | 389 | select ARCH_USES_GETTIMEOFFSET |
c750815e | 390 | select CPU_SA110 |
f7e68bbf | 391 | select ISA |
c334bc15 | 392 | select NEED_MACH_IO_H |
0cdc8b92 | 393 | select NEED_MACH_MEMORY_H |
ce816fa8 | 394 | select NO_IOPORT_MAP |
1da177e4 LT |
395 | help |
396 | This is an evaluation board for the StrongARM processor available | |
f6c8965a | 397 | from Digital. It has limited hardware on-board, including an |
1da177e4 LT |
398 | Ethernet interface, two PCMCIA sockets, two serial ports and a |
399 | parallel port. | |
400 | ||
6d85e2b0 UKK |
401 | config ARCH_EFM32 |
402 | bool "Energy Micro efm32" | |
403 | depends on !MMU | |
404 | select ARCH_REQUIRE_GPIOLIB | |
405 | select ARM_NVIC | |
51aaf81f | 406 | select AUTO_ZRELADDR |
6d85e2b0 UKK |
407 | select CLKSRC_OF |
408 | select COMMON_CLK | |
409 | select CPU_V7M | |
410 | select GENERIC_CLOCKEVENTS | |
411 | select NO_DMA | |
ce816fa8 | 412 | select NO_IOPORT_MAP |
6d85e2b0 UKK |
413 | select SPARSE_IRQ |
414 | select USE_OF | |
415 | help | |
416 | Support for Energy Micro's (now Silicon Labs) efm32 Giant Gecko | |
417 | processors. | |
418 | ||
e7736d47 LB |
419 | config ARCH_EP93XX |
420 | bool "EP93xx-based" | |
b1b3f49c RK |
421 | select ARCH_HAS_HOLES_MEMORYMODEL |
422 | select ARCH_REQUIRE_GPIOLIB | |
423 | select ARCH_USES_GETTIMEOFFSET | |
e7736d47 LB |
424 | select ARM_AMBA |
425 | select ARM_VIC | |
6d803ba7 | 426 | select CLKDEV_LOOKUP |
b1b3f49c | 427 | select CPU_ARM920T |
e7736d47 LB |
428 | help |
429 | This enables support for the Cirrus EP93xx series of CPUs. | |
430 | ||
1da177e4 LT |
431 | config ARCH_FOOTBRIDGE |
432 | bool "FootBridge" | |
c750815e | 433 | select CPU_SA110 |
1da177e4 | 434 | select FOOTBRIDGE |
4e8d7637 | 435 | select GENERIC_CLOCKEVENTS |
d0ee9f40 | 436 | select HAVE_IDE |
8ef6e620 | 437 | select NEED_MACH_IO_H if !MMU |
0cdc8b92 | 438 | select NEED_MACH_MEMORY_H |
f999b8bd MM |
439 | help |
440 | Support for systems based on the DC21285 companion chip | |
441 | ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder. | |
1da177e4 | 442 | |
4af6fee1 DS |
443 | config ARCH_NETX |
444 | bool "Hilscher NetX based" | |
b1b3f49c | 445 | select ARM_VIC |
234b6ced | 446 | select CLKSRC_MMIO |
c750815e | 447 | select CPU_ARM926T |
2fcfe6b8 | 448 | select GENERIC_CLOCKEVENTS |
f999b8bd | 449 | help |
4af6fee1 DS |
450 | This enables support for systems based on the Hilscher NetX Soc |
451 | ||
3b938be6 RK |
452 | config ARCH_IOP13XX |
453 | bool "IOP13xx-based" | |
454 | depends on MMU | |
b1b3f49c | 455 | select CPU_XSC3 |
0cdc8b92 | 456 | select NEED_MACH_MEMORY_H |
13a5045d | 457 | select NEED_RET_TO_USER |
b1b3f49c RK |
458 | select PCI |
459 | select PLAT_IOP | |
460 | select VMSPLIT_1G | |
37ebbcff | 461 | select SPARSE_IRQ |
3b938be6 RK |
462 | help |
463 | Support for Intel's IOP13XX (XScale) family of processors. | |
464 | ||
3f7e5815 LB |
465 | config ARCH_IOP32X |
466 | bool "IOP32x-based" | |
a4f7e763 | 467 | depends on MMU |
b1b3f49c | 468 | select ARCH_REQUIRE_GPIOLIB |
c750815e | 469 | select CPU_XSCALE |
e9004f50 | 470 | select GPIO_IOP |
13a5045d | 471 | select NEED_RET_TO_USER |
f7e68bbf | 472 | select PCI |
b1b3f49c | 473 | select PLAT_IOP |
f999b8bd | 474 | help |
3f7e5815 LB |
475 | Support for Intel's 80219 and IOP32X (XScale) family of |
476 | processors. | |
477 | ||
478 | config ARCH_IOP33X | |
479 | bool "IOP33x-based" | |
480 | depends on MMU | |
b1b3f49c | 481 | select ARCH_REQUIRE_GPIOLIB |
c750815e | 482 | select CPU_XSCALE |
e9004f50 | 483 | select GPIO_IOP |
13a5045d | 484 | select NEED_RET_TO_USER |
3f7e5815 | 485 | select PCI |
b1b3f49c | 486 | select PLAT_IOP |
3f7e5815 LB |
487 | help |
488 | Support for Intel's IOP33X (XScale) family of processors. | |
1da177e4 | 489 | |
3b938be6 RK |
490 | config ARCH_IXP4XX |
491 | bool "IXP4xx-based" | |
a4f7e763 | 492 | depends on MMU |
58af4a24 | 493 | select ARCH_HAS_DMA_SET_COHERENT_MASK |
b1b3f49c | 494 | select ARCH_REQUIRE_GPIOLIB |
51aaf81f | 495 | select ARCH_SUPPORTS_BIG_ENDIAN |
234b6ced | 496 | select CLKSRC_MMIO |
c750815e | 497 | select CPU_XSCALE |
b1b3f49c | 498 | select DMABOUNCE if PCI |
3b938be6 | 499 | select GENERIC_CLOCKEVENTS |
0b05da72 | 500 | select MIGHT_HAVE_PCI |
c334bc15 | 501 | select NEED_MACH_IO_H |
9296d94d | 502 | select USB_EHCI_BIG_ENDIAN_DESC |
171b3f0d | 503 | select USB_EHCI_BIG_ENDIAN_MMIO |
c4713074 | 504 | help |
3b938be6 | 505 | Support for Intel's IXP4XX (XScale) family of processors. |
c4713074 | 506 | |
edabd38e SB |
507 | config ARCH_DOVE |
508 | bool "Marvell Dove" | |
edabd38e | 509 | select ARCH_REQUIRE_GPIOLIB |
756b2531 | 510 | select CPU_PJ4 |
edabd38e | 511 | select GENERIC_CLOCKEVENTS |
0f81bd43 | 512 | select MIGHT_HAVE_PCI |
171b3f0d | 513 | select MVEBU_MBUS |
9139acd1 SH |
514 | select PINCTRL |
515 | select PINCTRL_DOVE | |
abcda1dc | 516 | select PLAT_ORION_LEGACY |
edabd38e SB |
517 | help |
518 | Support for the Marvell Dove SoC 88AP510 | |
519 | ||
794d15b2 SS |
520 | config ARCH_MV78XX0 |
521 | bool "Marvell MV78xx0" | |
a8865655 | 522 | select ARCH_REQUIRE_GPIOLIB |
b1b3f49c | 523 | select CPU_FEROCEON |
794d15b2 | 524 | select GENERIC_CLOCKEVENTS |
171b3f0d | 525 | select MVEBU_MBUS |
b1b3f49c | 526 | select PCI |
abcda1dc | 527 | select PLAT_ORION_LEGACY |
794d15b2 SS |
528 | help |
529 | Support for the following Marvell MV78xx0 series SoCs: | |
530 | MV781x0, MV782x0. | |
531 | ||
9dd0b194 | 532 | config ARCH_ORION5X |
585cf175 TP |
533 | bool "Marvell Orion" |
534 | depends on MMU | |
a8865655 | 535 | select ARCH_REQUIRE_GPIOLIB |
b1b3f49c | 536 | select CPU_FEROCEON |
51cbff1d | 537 | select GENERIC_CLOCKEVENTS |
171b3f0d | 538 | select MVEBU_MBUS |
b1b3f49c | 539 | select PCI |
abcda1dc | 540 | select PLAT_ORION_LEGACY |
585cf175 | 541 | help |
9dd0b194 | 542 | Support for the following Marvell Orion 5x series SoCs: |
d2b2a6bb | 543 | Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182), |
d323ade1 | 544 | Orion-2 (5281), Orion-1-90 (6183). |
585cf175 | 545 | |
788c9700 | 546 | config ARCH_MMP |
2f7e8fae | 547 | bool "Marvell PXA168/910/MMP2" |
788c9700 | 548 | depends on MMU |
788c9700 | 549 | select ARCH_REQUIRE_GPIOLIB |
6d803ba7 | 550 | select CLKDEV_LOOKUP |
b1b3f49c | 551 | select GENERIC_ALLOCATOR |
788c9700 | 552 | select GENERIC_CLOCKEVENTS |
157d2644 | 553 | select GPIO_PXA |
c24b3114 | 554 | select IRQ_DOMAIN |
0f374561 | 555 | select MULTI_IRQ_HANDLER |
7c8f86a4 | 556 | select PINCTRL |
788c9700 | 557 | select PLAT_PXA |
0bd86961 | 558 | select SPARSE_IRQ |
788c9700 | 559 | help |
2f7e8fae | 560 | Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line. |
788c9700 RK |
561 | |
562 | config ARCH_KS8695 | |
563 | bool "Micrel/Kendin KS8695" | |
98830bc9 | 564 | select ARCH_REQUIRE_GPIOLIB |
c7e783d6 | 565 | select CLKSRC_MMIO |
b1b3f49c | 566 | select CPU_ARM922T |
c7e783d6 | 567 | select GENERIC_CLOCKEVENTS |
b1b3f49c | 568 | select NEED_MACH_MEMORY_H |
788c9700 RK |
569 | help |
570 | Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based | |
571 | System-on-Chip devices. | |
572 | ||
788c9700 RK |
573 | config ARCH_W90X900 |
574 | bool "Nuvoton W90X900 CPU" | |
c52d3d68 | 575 | select ARCH_REQUIRE_GPIOLIB |
6d803ba7 | 576 | select CLKDEV_LOOKUP |
6fa5d5f7 | 577 | select CLKSRC_MMIO |
b1b3f49c | 578 | select CPU_ARM926T |
58b5369e | 579 | select GENERIC_CLOCKEVENTS |
788c9700 | 580 | help |
a8bc4ead | 581 | Support for Nuvoton (Winbond logic dept.) ARM9 processor, |
582 | At present, the w90x900 has been renamed nuc900, regarding | |
583 | the ARM series product line, you can login the following | |
584 | link address to know more. | |
585 | ||
586 | <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/ | |
587 | ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller> | |
788c9700 | 588 | |
93e22567 RK |
589 | config ARCH_LPC32XX |
590 | bool "NXP LPC32XX" | |
591 | select ARCH_REQUIRE_GPIOLIB | |
592 | select ARM_AMBA | |
593 | select CLKDEV_LOOKUP | |
594 | select CLKSRC_MMIO | |
595 | select CPU_ARM926T | |
596 | select GENERIC_CLOCKEVENTS | |
597 | select HAVE_IDE | |
93e22567 RK |
598 | select USE_OF |
599 | help | |
600 | Support for the NXP LPC32XX family of processors | |
601 | ||
1da177e4 | 602 | config ARCH_PXA |
2c8086a5 | 603 | bool "PXA2xx/PXA3xx-based" |
a4f7e763 | 604 | depends on MMU |
b1b3f49c RK |
605 | select ARCH_MTD_XIP |
606 | select ARCH_REQUIRE_GPIOLIB | |
607 | select ARM_CPU_SUSPEND if PM | |
608 | select AUTO_ZRELADDR | |
48a17db2 | 609 | select COMMON_CLK if PXA27x || PXA25x |
6d803ba7 | 610 | select CLKDEV_LOOKUP |
234b6ced | 611 | select CLKSRC_MMIO |
6f6caeaa | 612 | select CLKSRC_OF |
981d0f39 | 613 | select GENERIC_CLOCKEVENTS |
157d2644 | 614 | select GPIO_PXA |
d0ee9f40 | 615 | select HAVE_IDE |
d6cf30ca | 616 | select IRQ_DOMAIN |
b1b3f49c | 617 | select MULTI_IRQ_HANDLER |
b1b3f49c RK |
618 | select PLAT_PXA |
619 | select SPARSE_IRQ | |
f999b8bd | 620 | help |
2c8086a5 | 621 | Support for Intel/Marvell's PXA2xx/PXA3xx processor line. |
1da177e4 | 622 | |
bf98c1ea | 623 | config ARCH_SHMOBILE_LEGACY |
0d9fd616 | 624 | bool "Renesas ARM SoCs (non-multiplatform)" |
bf98c1ea | 625 | select ARCH_SHMOBILE |
91942d17 | 626 | select ARM_PATCH_PHYS_VIRT if MMU |
5e93c6b4 | 627 | select CLKDEV_LOOKUP |
0ed82bc9 | 628 | select CPU_V7 |
b1b3f49c | 629 | select GENERIC_CLOCKEVENTS |
4c3ffffd | 630 | select HAVE_ARM_SCU if SMP |
a894fcc2 | 631 | select HAVE_ARM_TWD if SMP |
3b55658a | 632 | select HAVE_SMP |
ce5ea9f3 | 633 | select MIGHT_HAVE_CACHE_L2X0 |
60f1435c | 634 | select MULTI_IRQ_HANDLER |
ce816fa8 | 635 | select NO_IOPORT_MAP |
2cd3c927 | 636 | select PINCTRL |
b1b3f49c | 637 | select PM_GENERIC_DOMAINS if PM |
0cdc23df | 638 | select SH_CLK_CPG |
b1b3f49c | 639 | select SPARSE_IRQ |
c793c1b0 | 640 | help |
0d9fd616 LP |
641 | Support for Renesas ARM SoC platforms using a non-multiplatform |
642 | kernel. This includes the SH-Mobile, R-Mobile, EMMA-Mobile, R-Car | |
643 | and RZ families. | |
c793c1b0 | 644 | |
1da177e4 LT |
645 | config ARCH_RPC |
646 | bool "RiscPC" | |
647 | select ARCH_ACORN | |
a08b6b79 | 648 | select ARCH_MAY_HAVE_PC_FDC |
07f841b7 | 649 | select ARCH_SPARSEMEM_ENABLE |
5cfc8ee0 | 650 | select ARCH_USES_GETTIMEOFFSET |
fa04e209 | 651 | select CPU_SA110 |
b1b3f49c | 652 | select FIQ |
d0ee9f40 | 653 | select HAVE_IDE |
b1b3f49c RK |
654 | select HAVE_PATA_PLATFORM |
655 | select ISA_DMA_API | |
c334bc15 | 656 | select NEED_MACH_IO_H |
0cdc8b92 | 657 | select NEED_MACH_MEMORY_H |
ce816fa8 | 658 | select NO_IOPORT_MAP |
b4811bac | 659 | select VIRT_TO_BUS |
1da177e4 LT |
660 | help |
661 | On the Acorn Risc-PC, Linux can support the internal IDE disk and | |
662 | CD-ROM interface, serial and parallel port, and the floppy drive. | |
663 | ||
664 | config ARCH_SA1100 | |
665 | bool "SA1100-based" | |
b1b3f49c RK |
666 | select ARCH_MTD_XIP |
667 | select ARCH_REQUIRE_GPIOLIB | |
668 | select ARCH_SPARSEMEM_ENABLE | |
669 | select CLKDEV_LOOKUP | |
670 | select CLKSRC_MMIO | |
1937f5b9 | 671 | select CPU_FREQ |
b1b3f49c | 672 | select CPU_SA1100 |
3e238be2 | 673 | select GENERIC_CLOCKEVENTS |
d0ee9f40 | 674 | select HAVE_IDE |
1eca42b4 | 675 | select IRQ_DOMAIN |
b1b3f49c | 676 | select ISA |
affcab32 | 677 | select MULTI_IRQ_HANDLER |
0cdc8b92 | 678 | select NEED_MACH_MEMORY_H |
375dec92 | 679 | select SPARSE_IRQ |
f999b8bd MM |
680 | help |
681 | Support for StrongARM 11x0 based boards. | |
1da177e4 | 682 | |
b130d5c2 KK |
683 | config ARCH_S3C24XX |
684 | bool "Samsung S3C24XX SoCs" | |
53650430 | 685 | select ARCH_REQUIRE_GPIOLIB |
335cce74 | 686 | select ATAGS |
b1b3f49c | 687 | select CLKDEV_LOOKUP |
4280506a | 688 | select CLKSRC_SAMSUNG_PWM |
7f78b6eb | 689 | select GENERIC_CLOCKEVENTS |
880cf071 | 690 | select GPIO_SAMSUNG |
20676c15 | 691 | select HAVE_S3C2410_I2C if I2C |
b130d5c2 | 692 | select HAVE_S3C2410_WATCHDOG if WATCHDOG |
b1b3f49c | 693 | select HAVE_S3C_RTC if RTC_CLASS |
17453dd2 | 694 | select MULTI_IRQ_HANDLER |
c334bc15 | 695 | select NEED_MACH_IO_H |
cd8dc7ae | 696 | select SAMSUNG_ATAGS |
1da177e4 | 697 | help |
b130d5c2 KK |
698 | Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443 |
699 | and S3C2450 SoCs based systems, such as the Simtec Electronics BAST | |
700 | (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the | |
701 | Samsung SMDK2410 development board (and derivatives). | |
63b1f51b | 702 | |
a08ab637 BD |
703 | config ARCH_S3C64XX |
704 | bool "Samsung S3C64XX" | |
b1b3f49c | 705 | select ARCH_REQUIRE_GPIOLIB |
1db0287a | 706 | select ARM_AMBA |
89f0ce72 | 707 | select ARM_VIC |
335cce74 | 708 | select ATAGS |
b1b3f49c | 709 | select CLKDEV_LOOKUP |
4280506a | 710 | select CLKSRC_SAMSUNG_PWM |
ccecba3c | 711 | select COMMON_CLK_SAMSUNG |
70bacadb | 712 | select CPU_V6K |
04a49b71 | 713 | select GENERIC_CLOCKEVENTS |
880cf071 | 714 | select GPIO_SAMSUNG |
b1b3f49c RK |
715 | select HAVE_S3C2410_I2C if I2C |
716 | select HAVE_S3C2410_WATCHDOG if WATCHDOG | |
6700397a | 717 | select HAVE_TCM |
ce816fa8 | 718 | select NO_IOPORT_MAP |
b1b3f49c | 719 | select PLAT_SAMSUNG |
4ab75a3f | 720 | select PM_GENERIC_DOMAINS if PM |
b1b3f49c RK |
721 | select S3C_DEV_NAND |
722 | select S3C_GPIO_TRACK | |
cd8dc7ae | 723 | select SAMSUNG_ATAGS |
6e2d9e93 | 724 | select SAMSUNG_WAKEMASK |
88f59738 | 725 | select SAMSUNG_WDT_RESET |
a08ab637 BD |
726 | help |
727 | Samsung S3C64XX series based systems | |
728 | ||
7c6337e2 KH |
729 | config ARCH_DAVINCI |
730 | bool "TI DaVinci" | |
b1b3f49c | 731 | select ARCH_HAS_HOLES_MEMORYMODEL |
dce1115b | 732 | select ARCH_REQUIRE_GPIOLIB |
6d803ba7 | 733 | select CLKDEV_LOOKUP |
20e9969b | 734 | select GENERIC_ALLOCATOR |
b1b3f49c | 735 | select GENERIC_CLOCKEVENTS |
dc7ad3b3 | 736 | select GENERIC_IRQ_CHIP |
b1b3f49c | 737 | select HAVE_IDE |
3ad7a42d | 738 | select TI_PRIV_EDMA |
689e331f | 739 | select USE_OF |
b1b3f49c | 740 | select ZONE_DMA |
7c6337e2 KH |
741 | help |
742 | Support for TI's DaVinci platform. | |
743 | ||
a0694861 TL |
744 | config ARCH_OMAP1 |
745 | bool "TI OMAP1" | |
00a36698 | 746 | depends on MMU |
9af915da | 747 | select ARCH_HAS_HOLES_MEMORYMODEL |
a0694861 | 748 | select ARCH_OMAP |
21f47fbc | 749 | select ARCH_REQUIRE_GPIOLIB |
b1b3f49c | 750 | select CLKDEV_LOOKUP |
d6e15d78 | 751 | select CLKSRC_MMIO |
b1b3f49c | 752 | select GENERIC_CLOCKEVENTS |
a0694861 | 753 | select GENERIC_IRQ_CHIP |
a0694861 TL |
754 | select HAVE_IDE |
755 | select IRQ_DOMAIN | |
756 | select NEED_MACH_IO_H if PCCARD | |
757 | select NEED_MACH_MEMORY_H | |
21f47fbc | 758 | help |
a0694861 | 759 | Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx) |
02c981c0 | 760 | |
1da177e4 LT |
761 | endchoice |
762 | ||
387798b3 RH |
763 | menu "Multiple platform selection" |
764 | depends on ARCH_MULTIPLATFORM | |
765 | ||
766 | comment "CPU Core family selection" | |
767 | ||
f8afae40 AB |
768 | config ARCH_MULTI_V4 |
769 | bool "ARMv4 based platforms (FA526)" | |
770 | depends on !ARCH_MULTI_V6_V7 | |
771 | select ARCH_MULTI_V4_V5 | |
772 | select CPU_FA526 | |
773 | ||
387798b3 RH |
774 | config ARCH_MULTI_V4T |
775 | bool "ARMv4T based platforms (ARM720T, ARM920T, ...)" | |
387798b3 | 776 | depends on !ARCH_MULTI_V6_V7 |
b1b3f49c | 777 | select ARCH_MULTI_V4_V5 |
24e860fb AB |
778 | select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \ |
779 | CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \ | |
780 | CPU_ARM925T || CPU_ARM940T) | |
387798b3 RH |
781 | |
782 | config ARCH_MULTI_V5 | |
783 | bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)" | |
387798b3 | 784 | depends on !ARCH_MULTI_V6_V7 |
b1b3f49c | 785 | select ARCH_MULTI_V4_V5 |
12567bbd | 786 | select CPU_ARM926T if !(CPU_ARM946E || CPU_ARM1020 || \ |
24e860fb AB |
787 | CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \ |
788 | CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON) | |
387798b3 RH |
789 | |
790 | config ARCH_MULTI_V4_V5 | |
791 | bool | |
792 | ||
793 | config ARCH_MULTI_V6 | |
8dda05cc | 794 | bool "ARMv6 based platforms (ARM11)" |
387798b3 | 795 | select ARCH_MULTI_V6_V7 |
42f4754a | 796 | select CPU_V6K |
387798b3 RH |
797 | |
798 | config ARCH_MULTI_V7 | |
8dda05cc | 799 | bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)" |
387798b3 RH |
800 | default y |
801 | select ARCH_MULTI_V6_V7 | |
b1b3f49c | 802 | select CPU_V7 |
90bc8ac7 | 803 | select HAVE_SMP |
387798b3 RH |
804 | |
805 | config ARCH_MULTI_V6_V7 | |
806 | bool | |
9352b05b | 807 | select MIGHT_HAVE_CACHE_L2X0 |
387798b3 RH |
808 | |
809 | config ARCH_MULTI_CPU_AUTO | |
810 | def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7) | |
811 | select ARCH_MULTI_V5 | |
812 | ||
813 | endmenu | |
814 | ||
05e2a3de RH |
815 | config ARCH_VIRT |
816 | bool "Dummy Virtual Machine" if ARCH_MULTI_V7 | |
4b8b5f25 | 817 | select ARM_AMBA |
05e2a3de | 818 | select ARM_GIC |
05e2a3de | 819 | select ARM_PSCI |
4b8b5f25 | 820 | select HAVE_ARM_ARCH_TIMER |
05e2a3de | 821 | |
ccf50e23 RK |
822 | # |
823 | # This is sorted alphabetically by mach-* pathname. However, plat-* | |
824 | # Kconfigs may be included either alphabetically (according to the | |
825 | # plat- suffix) or along side the corresponding mach-* source. | |
826 | # | |
3e93a22b GC |
827 | source "arch/arm/mach-mvebu/Kconfig" |
828 | ||
445d9b30 TZ |
829 | source "arch/arm/mach-alpine/Kconfig" |
830 | ||
d9bfc86d OR |
831 | source "arch/arm/mach-asm9260/Kconfig" |
832 | ||
95b8f20f RK |
833 | source "arch/arm/mach-at91/Kconfig" |
834 | ||
1d22924e AB |
835 | source "arch/arm/mach-axxia/Kconfig" |
836 | ||
8ac49e04 CD |
837 | source "arch/arm/mach-bcm/Kconfig" |
838 | ||
1c37fa10 SH |
839 | source "arch/arm/mach-berlin/Kconfig" |
840 | ||
1da177e4 LT |
841 | source "arch/arm/mach-clps711x/Kconfig" |
842 | ||
d94f944e AV |
843 | source "arch/arm/mach-cns3xxx/Kconfig" |
844 | ||
95b8f20f RK |
845 | source "arch/arm/mach-davinci/Kconfig" |
846 | ||
df8d742e BS |
847 | source "arch/arm/mach-digicolor/Kconfig" |
848 | ||
95b8f20f RK |
849 | source "arch/arm/mach-dove/Kconfig" |
850 | ||
e7736d47 LB |
851 | source "arch/arm/mach-ep93xx/Kconfig" |
852 | ||
1da177e4 LT |
853 | source "arch/arm/mach-footbridge/Kconfig" |
854 | ||
59d3a193 PZ |
855 | source "arch/arm/mach-gemini/Kconfig" |
856 | ||
387798b3 RH |
857 | source "arch/arm/mach-highbank/Kconfig" |
858 | ||
389ee0c2 HZ |
859 | source "arch/arm/mach-hisi/Kconfig" |
860 | ||
1da177e4 LT |
861 | source "arch/arm/mach-integrator/Kconfig" |
862 | ||
3f7e5815 LB |
863 | source "arch/arm/mach-iop32x/Kconfig" |
864 | ||
865 | source "arch/arm/mach-iop33x/Kconfig" | |
1da177e4 | 866 | |
285f5fa7 DW |
867 | source "arch/arm/mach-iop13xx/Kconfig" |
868 | ||
1da177e4 LT |
869 | source "arch/arm/mach-ixp4xx/Kconfig" |
870 | ||
828989ad SS |
871 | source "arch/arm/mach-keystone/Kconfig" |
872 | ||
95b8f20f RK |
873 | source "arch/arm/mach-ks8695/Kconfig" |
874 | ||
3b8f5030 CC |
875 | source "arch/arm/mach-meson/Kconfig" |
876 | ||
17723fd3 JJ |
877 | source "arch/arm/mach-moxart/Kconfig" |
878 | ||
794d15b2 SS |
879 | source "arch/arm/mach-mv78xx0/Kconfig" |
880 | ||
3995eb82 | 881 | source "arch/arm/mach-imx/Kconfig" |
1da177e4 | 882 | |
f682a218 MB |
883 | source "arch/arm/mach-mediatek/Kconfig" |
884 | ||
1d3f33d5 SG |
885 | source "arch/arm/mach-mxs/Kconfig" |
886 | ||
95b8f20f | 887 | source "arch/arm/mach-netx/Kconfig" |
49cbe786 | 888 | |
95b8f20f | 889 | source "arch/arm/mach-nomadik/Kconfig" |
95b8f20f | 890 | |
9851ca57 DT |
891 | source "arch/arm/mach-nspire/Kconfig" |
892 | ||
d48af15e TL |
893 | source "arch/arm/plat-omap/Kconfig" |
894 | ||
895 | source "arch/arm/mach-omap1/Kconfig" | |
1da177e4 | 896 | |
1dbae815 TL |
897 | source "arch/arm/mach-omap2/Kconfig" |
898 | ||
9dd0b194 | 899 | source "arch/arm/mach-orion5x/Kconfig" |
585cf175 | 900 | |
387798b3 RH |
901 | source "arch/arm/mach-picoxcell/Kconfig" |
902 | ||
95b8f20f RK |
903 | source "arch/arm/mach-pxa/Kconfig" |
904 | source "arch/arm/plat-pxa/Kconfig" | |
585cf175 | 905 | |
95b8f20f RK |
906 | source "arch/arm/mach-mmp/Kconfig" |
907 | ||
8fc1b0f8 KG |
908 | source "arch/arm/mach-qcom/Kconfig" |
909 | ||
95b8f20f RK |
910 | source "arch/arm/mach-realview/Kconfig" |
911 | ||
d63dc051 HS |
912 | source "arch/arm/mach-rockchip/Kconfig" |
913 | ||
95b8f20f | 914 | source "arch/arm/mach-sa1100/Kconfig" |
edabd38e | 915 | |
387798b3 RH |
916 | source "arch/arm/mach-socfpga/Kconfig" |
917 | ||
a7ed099f | 918 | source "arch/arm/mach-spear/Kconfig" |
a21765a7 | 919 | |
65ebcc11 SK |
920 | source "arch/arm/mach-sti/Kconfig" |
921 | ||
85fd6d63 | 922 | source "arch/arm/mach-s3c24xx/Kconfig" |
1da177e4 | 923 | |
431107ea | 924 | source "arch/arm/mach-s3c64xx/Kconfig" |
a08ab637 | 925 | |
170f4e42 KK |
926 | source "arch/arm/mach-s5pv210/Kconfig" |
927 | ||
83014579 | 928 | source "arch/arm/mach-exynos/Kconfig" |
e509b289 | 929 | source "arch/arm/plat-samsung/Kconfig" |
cc0e72b8 | 930 | |
882d01f9 | 931 | source "arch/arm/mach-shmobile/Kconfig" |
52c543f9 | 932 | |
3b52634f MR |
933 | source "arch/arm/mach-sunxi/Kconfig" |
934 | ||
156a0997 BS |
935 | source "arch/arm/mach-prima2/Kconfig" |
936 | ||
c5f80065 EG |
937 | source "arch/arm/mach-tegra/Kconfig" |
938 | ||
95b8f20f | 939 | source "arch/arm/mach-u300/Kconfig" |
1da177e4 | 940 | |
95b8f20f | 941 | source "arch/arm/mach-ux500/Kconfig" |
1da177e4 LT |
942 | |
943 | source "arch/arm/mach-versatile/Kconfig" | |
944 | ||
ceade897 | 945 | source "arch/arm/mach-vexpress/Kconfig" |
420c34e4 | 946 | source "arch/arm/plat-versatile/Kconfig" |
ceade897 | 947 | |
6f35f9a9 TP |
948 | source "arch/arm/mach-vt8500/Kconfig" |
949 | ||
7ec80ddf | 950 | source "arch/arm/mach-w90x900/Kconfig" |
951 | ||
9a45eb69 JC |
952 | source "arch/arm/mach-zynq/Kconfig" |
953 | ||
1da177e4 LT |
954 | # Definitions to make life easier |
955 | config ARCH_ACORN | |
956 | bool | |
957 | ||
7ae1f7ec LB |
958 | config PLAT_IOP |
959 | bool | |
469d3044 | 960 | select GENERIC_CLOCKEVENTS |
7ae1f7ec | 961 | |
69b02f6a LB |
962 | config PLAT_ORION |
963 | bool | |
bfe45e0b | 964 | select CLKSRC_MMIO |
b1b3f49c | 965 | select COMMON_CLK |
dc7ad3b3 | 966 | select GENERIC_IRQ_CHIP |
278b45b0 | 967 | select IRQ_DOMAIN |
69b02f6a | 968 | |
abcda1dc TP |
969 | config PLAT_ORION_LEGACY |
970 | bool | |
971 | select PLAT_ORION | |
972 | ||
bd5ce433 EM |
973 | config PLAT_PXA |
974 | bool | |
975 | ||
f4b8b319 RK |
976 | config PLAT_VERSATILE |
977 | bool | |
978 | ||
e3887714 RK |
979 | config ARM_TIMER_SP804 |
980 | bool | |
bfe45e0b | 981 | select CLKSRC_MMIO |
7a0eca71 | 982 | select CLKSRC_OF if OF |
e3887714 | 983 | |
d9a1beaa AC |
984 | source "arch/arm/firmware/Kconfig" |
985 | ||
1da177e4 LT |
986 | source arch/arm/mm/Kconfig |
987 | ||
afe4b25e | 988 | config IWMMXT |
d93003e8 SH |
989 | bool "Enable iWMMXt support" |
990 | depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 || CPU_PJ4B | |
991 | default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 || CPU_PJ4B | |
afe4b25e LB |
992 | help |
993 | Enable support for iWMMXt context switching at run time if | |
994 | running on a CPU that supports it. | |
995 | ||
52108641 | 996 | config MULTI_IRQ_HANDLER |
997 | bool | |
998 | help | |
999 | Allow each machine to specify it's own IRQ handler at run time. | |
1000 | ||
3b93e7b0 HC |
1001 | if !MMU |
1002 | source "arch/arm/Kconfig-nommu" | |
1003 | endif | |
1004 | ||
3e0a07f8 GC |
1005 | config PJ4B_ERRATA_4742 |
1006 | bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation" | |
1007 | depends on CPU_PJ4B && MACH_ARMADA_370 | |
1008 | default y | |
1009 | help | |
1010 | When coming out of either a Wait for Interrupt (WFI) or a Wait for | |
1011 | Event (WFE) IDLE states, a specific timing sensitivity exists between | |
1012 | the retiring WFI/WFE instructions and the newly issued subsequent | |
1013 | instructions. This sensitivity can result in a CPU hang scenario. | |
1014 | Workaround: | |
1015 | The software must insert either a Data Synchronization Barrier (DSB) | |
1016 | or Data Memory Barrier (DMB) command immediately after the WFI/WFE | |
1017 | instruction | |
1018 | ||
f0c4b8d6 WD |
1019 | config ARM_ERRATA_326103 |
1020 | bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory" | |
1021 | depends on CPU_V6 | |
1022 | help | |
1023 | Executing a SWP instruction to read-only memory does not set bit 11 | |
1024 | of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to | |
1025 | treat the access as a read, preventing a COW from occurring and | |
1026 | causing the faulting task to livelock. | |
1027 | ||
9cba3ccc CM |
1028 | config ARM_ERRATA_411920 |
1029 | bool "ARM errata: Invalidation of the Instruction Cache operation can fail" | |
e399b1a4 | 1030 | depends on CPU_V6 || CPU_V6K |
9cba3ccc CM |
1031 | help |
1032 | Invalidation of the Instruction Cache operation can | |
1033 | fail. This erratum is present in 1136 (before r1p4), 1156 and 1176. | |
1034 | It does not affect the MPCore. This option enables the ARM Ltd. | |
1035 | recommended workaround. | |
1036 | ||
7ce236fc CM |
1037 | config ARM_ERRATA_430973 |
1038 | bool "ARM errata: Stale prediction on replaced interworking branch" | |
1039 | depends on CPU_V7 | |
1040 | help | |
1041 | This option enables the workaround for the 430973 Cortex-A8 | |
79403cda | 1042 | r1p* erratum. If a code sequence containing an ARM/Thumb |
7ce236fc CM |
1043 | interworking branch is replaced with another code sequence at the |
1044 | same virtual address, whether due to self-modifying code or virtual | |
1045 | to physical address re-mapping, Cortex-A8 does not recover from the | |
1046 | stale interworking branch prediction. This results in Cortex-A8 | |
1047 | executing the new code sequence in the incorrect ARM or Thumb state. | |
1048 | The workaround enables the BTB/BTAC operations by setting ACTLR.IBE | |
1049 | and also flushes the branch target cache at every context switch. | |
1050 | Note that setting specific bits in the ACTLR register may not be | |
1051 | available in non-secure mode. | |
1052 | ||
855c551f CM |
1053 | config ARM_ERRATA_458693 |
1054 | bool "ARM errata: Processor deadlock when a false hazard is created" | |
1055 | depends on CPU_V7 | |
62e4d357 | 1056 | depends on !ARCH_MULTIPLATFORM |
855c551f CM |
1057 | help |
1058 | This option enables the workaround for the 458693 Cortex-A8 (r2p0) | |
1059 | erratum. For very specific sequences of memory operations, it is | |
1060 | possible for a hazard condition intended for a cache line to instead | |
1061 | be incorrectly associated with a different cache line. This false | |
1062 | hazard might then cause a processor deadlock. The workaround enables | |
1063 | the L1 caching of the NEON accesses and disables the PLD instruction | |
1064 | in the ACTLR register. Note that setting specific bits in the ACTLR | |
1065 | register may not be available in non-secure mode. | |
1066 | ||
0516e464 CM |
1067 | config ARM_ERRATA_460075 |
1068 | bool "ARM errata: Data written to the L2 cache can be overwritten with stale data" | |
1069 | depends on CPU_V7 | |
62e4d357 | 1070 | depends on !ARCH_MULTIPLATFORM |
0516e464 CM |
1071 | help |
1072 | This option enables the workaround for the 460075 Cortex-A8 (r2p0) | |
1073 | erratum. Any asynchronous access to the L2 cache may encounter a | |
1074 | situation in which recent store transactions to the L2 cache are lost | |
1075 | and overwritten with stale memory contents from external memory. The | |
1076 | workaround disables the write-allocate mode for the L2 cache via the | |
1077 | ACTLR register. Note that setting specific bits in the ACTLR register | |
1078 | may not be available in non-secure mode. | |
1079 | ||
9f05027c WD |
1080 | config ARM_ERRATA_742230 |
1081 | bool "ARM errata: DMB operation may be faulty" | |
1082 | depends on CPU_V7 && SMP | |
62e4d357 | 1083 | depends on !ARCH_MULTIPLATFORM |
9f05027c WD |
1084 | help |
1085 | This option enables the workaround for the 742230 Cortex-A9 | |
1086 | (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction | |
1087 | between two write operations may not ensure the correct visibility | |
1088 | ordering of the two writes. This workaround sets a specific bit in | |
1089 | the diagnostic register of the Cortex-A9 which causes the DMB | |
1090 | instruction to behave as a DSB, ensuring the correct behaviour of | |
1091 | the two writes. | |
1092 | ||
a672e99b WD |
1093 | config ARM_ERRATA_742231 |
1094 | bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption" | |
1095 | depends on CPU_V7 && SMP | |
62e4d357 | 1096 | depends on !ARCH_MULTIPLATFORM |
a672e99b WD |
1097 | help |
1098 | This option enables the workaround for the 742231 Cortex-A9 | |
1099 | (r2p0..r2p2) erratum. Under certain conditions, specific to the | |
1100 | Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode, | |
1101 | accessing some data located in the same cache line, may get corrupted | |
1102 | data due to bad handling of the address hazard when the line gets | |
1103 | replaced from one of the CPUs at the same time as another CPU is | |
1104 | accessing it. This workaround sets specific bits in the diagnostic | |
1105 | register of the Cortex-A9 which reduces the linefill issuing | |
1106 | capabilities of the processor. | |
1107 | ||
69155794 JM |
1108 | config ARM_ERRATA_643719 |
1109 | bool "ARM errata: LoUIS bit field in CLIDR register is incorrect" | |
1110 | depends on CPU_V7 && SMP | |
e5a5de44 | 1111 | default y |
69155794 JM |
1112 | help |
1113 | This option enables the workaround for the 643719 Cortex-A9 (prior to | |
1114 | r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR | |
1115 | register returns zero when it should return one. The workaround | |
1116 | corrects this value, ensuring cache maintenance operations which use | |
1117 | it behave as intended and avoiding data corruption. | |
1118 | ||
cdf357f1 WD |
1119 | config ARM_ERRATA_720789 |
1120 | bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID" | |
e66dc745 | 1121 | depends on CPU_V7 |
cdf357f1 WD |
1122 | help |
1123 | This option enables the workaround for the 720789 Cortex-A9 (prior to | |
1124 | r2p0) erratum. A faulty ASID can be sent to the other CPUs for the | |
1125 | broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS. | |
1126 | As a consequence of this erratum, some TLB entries which should be | |
1127 | invalidated are not, resulting in an incoherency in the system page | |
1128 | tables. The workaround changes the TLB flushing routines to invalidate | |
1129 | entries regardless of the ASID. | |
475d92fc WD |
1130 | |
1131 | config ARM_ERRATA_743622 | |
1132 | bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption" | |
1133 | depends on CPU_V7 | |
62e4d357 | 1134 | depends on !ARCH_MULTIPLATFORM |
475d92fc WD |
1135 | help |
1136 | This option enables the workaround for the 743622 Cortex-A9 | |
efbc74ac | 1137 | (r2p*) erratum. Under very rare conditions, a faulty |
475d92fc WD |
1138 | optimisation in the Cortex-A9 Store Buffer may lead to data |
1139 | corruption. This workaround sets a specific bit in the diagnostic | |
1140 | register of the Cortex-A9 which disables the Store Buffer | |
1141 | optimisation, preventing the defect from occurring. This has no | |
1142 | visible impact on the overall performance or power consumption of the | |
1143 | processor. | |
1144 | ||
9a27c27c WD |
1145 | config ARM_ERRATA_751472 |
1146 | bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation" | |
ba90c516 | 1147 | depends on CPU_V7 |
62e4d357 | 1148 | depends on !ARCH_MULTIPLATFORM |
9a27c27c WD |
1149 | help |
1150 | This option enables the workaround for the 751472 Cortex-A9 (prior | |
1151 | to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the | |
1152 | completion of a following broadcasted operation if the second | |
1153 | operation is received by a CPU before the ICIALLUIS has completed, | |
1154 | potentially leading to corrupted entries in the cache or TLB. | |
1155 | ||
fcbdc5fe WD |
1156 | config ARM_ERRATA_754322 |
1157 | bool "ARM errata: possible faulty MMU translations following an ASID switch" | |
1158 | depends on CPU_V7 | |
1159 | help | |
1160 | This option enables the workaround for the 754322 Cortex-A9 (r2p*, | |
1161 | r3p*) erratum. A speculative memory access may cause a page table walk | |
1162 | which starts prior to an ASID switch but completes afterwards. This | |
1163 | can populate the micro-TLB with a stale entry which may be hit with | |
1164 | the new ASID. This workaround places two dsb instructions in the mm | |
1165 | switching code so that no page table walks can cross the ASID switch. | |
1166 | ||
5dab26af WD |
1167 | config ARM_ERRATA_754327 |
1168 | bool "ARM errata: no automatic Store Buffer drain" | |
1169 | depends on CPU_V7 && SMP | |
1170 | help | |
1171 | This option enables the workaround for the 754327 Cortex-A9 (prior to | |
1172 | r2p0) erratum. The Store Buffer does not have any automatic draining | |
1173 | mechanism and therefore a livelock may occur if an external agent | |
1174 | continuously polls a memory location waiting to observe an update. | |
1175 | This workaround defines cpu_relax() as smp_mb(), preventing correctly | |
1176 | written polling loops from denying visibility of updates to memory. | |
1177 | ||
145e10e1 CM |
1178 | config ARM_ERRATA_364296 |
1179 | bool "ARM errata: Possible cache data corruption with hit-under-miss enabled" | |
fd832478 | 1180 | depends on CPU_V6 |
145e10e1 CM |
1181 | help |
1182 | This options enables the workaround for the 364296 ARM1136 | |
1183 | r0p2 erratum (possible cache data corruption with | |
1184 | hit-under-miss enabled). It sets the undocumented bit 31 in | |
1185 | the auxiliary control register and the FI bit in the control | |
1186 | register, thus disabling hit-under-miss without putting the | |
1187 | processor into full low interrupt latency mode. ARM11MPCore | |
1188 | is not affected. | |
1189 | ||
f630c1bd WD |
1190 | config ARM_ERRATA_764369 |
1191 | bool "ARM errata: Data cache line maintenance operation by MVA may not succeed" | |
1192 | depends on CPU_V7 && SMP | |
1193 | help | |
1194 | This option enables the workaround for erratum 764369 | |
1195 | affecting Cortex-A9 MPCore with two or more processors (all | |
1196 | current revisions). Under certain timing circumstances, a data | |
1197 | cache line maintenance operation by MVA targeting an Inner | |
1198 | Shareable memory region may fail to proceed up to either the | |
1199 | Point of Coherency or to the Point of Unification of the | |
1200 | system. This workaround adds a DSB instruction before the | |
1201 | relevant cache maintenance functions and sets a specific bit | |
1202 | in the diagnostic control register of the SCU. | |
1203 | ||
7253b85c SH |
1204 | config ARM_ERRATA_775420 |
1205 | bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock" | |
1206 | depends on CPU_V7 | |
1207 | help | |
1208 | This option enables the workaround for the 775420 Cortex-A9 (r2p2, | |
1209 | r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance | |
1210 | operation aborts with MMU exception, it might cause the processor | |
1211 | to deadlock. This workaround puts DSB before executing ISB if | |
1212 | an abort may occur on cache maintenance. | |
1213 | ||
93dc6887 CM |
1214 | config ARM_ERRATA_798181 |
1215 | bool "ARM errata: TLBI/DSB failure on Cortex-A15" | |
1216 | depends on CPU_V7 && SMP | |
1217 | help | |
1218 | On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not | |
1219 | adequately shooting down all use of the old entries. This | |
1220 | option enables the Linux kernel workaround for this erratum | |
1221 | which sends an IPI to the CPUs that are running the same ASID | |
1222 | as the one being invalidated. | |
1223 | ||
84b6504f WD |
1224 | config ARM_ERRATA_773022 |
1225 | bool "ARM errata: incorrect instructions may be executed from loop buffer" | |
1226 | depends on CPU_V7 | |
1227 | help | |
1228 | This option enables the workaround for the 773022 Cortex-A15 | |
1229 | (up to r0p4) erratum. In certain rare sequences of code, the | |
1230 | loop buffer may deliver incorrect instructions. This | |
1231 | workaround disables the loop buffer to avoid the erratum. | |
1232 | ||
1da177e4 LT |
1233 | endmenu |
1234 | ||
1235 | source "arch/arm/common/Kconfig" | |
1236 | ||
1da177e4 LT |
1237 | menu "Bus support" |
1238 | ||
1da177e4 LT |
1239 | config ISA |
1240 | bool | |
1da177e4 LT |
1241 | help |
1242 | Find out whether you have ISA slots on your motherboard. ISA is the | |
1243 | name of a bus system, i.e. the way the CPU talks to the other stuff | |
1244 | inside your box. Other bus systems are PCI, EISA, MicroChannel | |
1245 | (MCA) or VESA. ISA is an older system, now being displaced by PCI; | |
1246 | newer boards don't support it. If you have ISA, say Y, otherwise N. | |
1247 | ||
065909b9 | 1248 | # Select ISA DMA controller support |
1da177e4 LT |
1249 | config ISA_DMA |
1250 | bool | |
065909b9 | 1251 | select ISA_DMA_API |
1da177e4 | 1252 | |
065909b9 | 1253 | # Select ISA DMA interface |
5cae841b AV |
1254 | config ISA_DMA_API |
1255 | bool | |
5cae841b | 1256 | |
1da177e4 | 1257 | config PCI |
0b05da72 | 1258 | bool "PCI support" if MIGHT_HAVE_PCI |
1da177e4 LT |
1259 | help |
1260 | Find out whether you have a PCI motherboard. PCI is the name of a | |
1261 | bus system, i.e. the way the CPU talks to the other stuff inside | |
1262 | your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or | |
1263 | VESA. If you have PCI, say Y, otherwise N. | |
1264 | ||
52882173 AV |
1265 | config PCI_DOMAINS |
1266 | bool | |
1267 | depends on PCI | |
1268 | ||
8c7d1474 LP |
1269 | config PCI_DOMAINS_GENERIC |
1270 | def_bool PCI_DOMAINS | |
1271 | ||
b080ac8a MRJ |
1272 | config PCI_NANOENGINE |
1273 | bool "BSE nanoEngine PCI support" | |
1274 | depends on SA1100_NANOENGINE | |
1275 | help | |
1276 | Enable PCI on the BSE nanoEngine board. | |
1277 | ||
36e23590 MW |
1278 | config PCI_SYSCALL |
1279 | def_bool PCI | |
1280 | ||
a0113a99 MR |
1281 | config PCI_HOST_ITE8152 |
1282 | bool | |
1283 | depends on PCI && MACH_ARMCORE | |
1284 | default y | |
1285 | select DMABOUNCE | |
1286 | ||
1da177e4 | 1287 | source "drivers/pci/Kconfig" |
3f06d157 | 1288 | source "drivers/pci/pcie/Kconfig" |
1da177e4 LT |
1289 | |
1290 | source "drivers/pcmcia/Kconfig" | |
1291 | ||
1292 | endmenu | |
1293 | ||
1294 | menu "Kernel Features" | |
1295 | ||
3b55658a DM |
1296 | config HAVE_SMP |
1297 | bool | |
1298 | help | |
1299 | This option should be selected by machines which have an SMP- | |
1300 | capable CPU. | |
1301 | ||
1302 | The only effect of this option is to make the SMP-related | |
1303 | options available to the user for configuration. | |
1304 | ||
1da177e4 | 1305 | config SMP |
bb2d8130 | 1306 | bool "Symmetric Multi-Processing" |
fbb4ddac | 1307 | depends on CPU_V6K || CPU_V7 |
bc28248e | 1308 | depends on GENERIC_CLOCKEVENTS |
3b55658a | 1309 | depends on HAVE_SMP |
801bb21c | 1310 | depends on MMU || ARM_MPU |
1da177e4 LT |
1311 | help |
1312 | This enables support for systems with more than one CPU. If you have | |
4a474157 RG |
1313 | a system with only one CPU, say N. If you have a system with more |
1314 | than one CPU, say Y. | |
1da177e4 | 1315 | |
4a474157 | 1316 | If you say N here, the kernel will run on uni- and multiprocessor |
1da177e4 | 1317 | machines, but will use only one CPU of a multiprocessor machine. If |
4a474157 RG |
1318 | you say Y here, the kernel will run on many, but not all, |
1319 | uniprocessor machines. On a uniprocessor machine, the kernel | |
1320 | will run faster if you say N here. | |
1da177e4 | 1321 | |
395cf969 | 1322 | See also <file:Documentation/x86/i386/IO-APIC.txt>, |
1da177e4 | 1323 | <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at |
50a23e6e | 1324 | <http://tldp.org/HOWTO/SMP-HOWTO.html>. |
1da177e4 LT |
1325 | |
1326 | If you don't know what to do here, say N. | |
1327 | ||
f00ec48f | 1328 | config SMP_ON_UP |
5744ff43 | 1329 | bool "Allow booting SMP kernel on uniprocessor systems" |
801bb21c | 1330 | depends on SMP && !XIP_KERNEL && MMU |
f00ec48f RK |
1331 | default y |
1332 | help | |
1333 | SMP kernels contain instructions which fail on non-SMP processors. | |
1334 | Enabling this option allows the kernel to modify itself to make | |
1335 | these instructions safe. Disabling it allows about 1K of space | |
1336 | savings. | |
1337 | ||
1338 | If you don't know what to do here, say Y. | |
1339 | ||
c9018aab VG |
1340 | config ARM_CPU_TOPOLOGY |
1341 | bool "Support cpu topology definition" | |
1342 | depends on SMP && CPU_V7 | |
1343 | default y | |
1344 | help | |
1345 | Support ARM cpu topology definition. The MPIDR register defines | |
1346 | affinity between processors which is then used to describe the cpu | |
1347 | topology of an ARM System. | |
1348 | ||
1349 | config SCHED_MC | |
1350 | bool "Multi-core scheduler support" | |
1351 | depends on ARM_CPU_TOPOLOGY | |
1352 | help | |
1353 | Multi-core scheduler support improves the CPU scheduler's decision | |
1354 | making when dealing with multi-core CPU chips at a cost of slightly | |
1355 | increased overhead in some places. If unsure say N here. | |
1356 | ||
1357 | config SCHED_SMT | |
1358 | bool "SMT scheduler support" | |
1359 | depends on ARM_CPU_TOPOLOGY | |
1360 | help | |
1361 | Improves the CPU scheduler's decision making when dealing with | |
1362 | MultiThreading at a cost of slightly increased overhead in some | |
1363 | places. If unsure say N here. | |
1364 | ||
a8cbcd92 RK |
1365 | config HAVE_ARM_SCU |
1366 | bool | |
a8cbcd92 RK |
1367 | help |
1368 | This option enables support for the ARM system coherency unit | |
1369 | ||
8a4da6e3 | 1370 | config HAVE_ARM_ARCH_TIMER |
022c03a2 MZ |
1371 | bool "Architected timer support" |
1372 | depends on CPU_V7 | |
8a4da6e3 | 1373 | select ARM_ARCH_TIMER |
0c403462 | 1374 | select GENERIC_CLOCKEVENTS |
022c03a2 MZ |
1375 | help |
1376 | This option enables support for the ARM architected timer | |
1377 | ||
f32f4ce2 RK |
1378 | config HAVE_ARM_TWD |
1379 | bool | |
1380 | depends on SMP | |
da4a686a | 1381 | select CLKSRC_OF if OF |
f32f4ce2 RK |
1382 | help |
1383 | This options enables support for the ARM timer and watchdog unit | |
1384 | ||
e8db288e NP |
1385 | config MCPM |
1386 | bool "Multi-Cluster Power Management" | |
1387 | depends on CPU_V7 && SMP | |
1388 | help | |
1389 | This option provides the common power management infrastructure | |
1390 | for (multi-)cluster based systems, such as big.LITTLE based | |
1391 | systems. | |
1392 | ||
ebf4a5c5 HZ |
1393 | config MCPM_QUAD_CLUSTER |
1394 | bool | |
1395 | depends on MCPM | |
1396 | help | |
1397 | To avoid wasting resources unnecessarily, MCPM only supports up | |
1398 | to 2 clusters by default. | |
1399 | Platforms with 3 or 4 clusters that use MCPM must select this | |
1400 | option to allow the additional clusters to be managed. | |
1401 | ||
1c33be57 NP |
1402 | config BIG_LITTLE |
1403 | bool "big.LITTLE support (Experimental)" | |
1404 | depends on CPU_V7 && SMP | |
1405 | select MCPM | |
1406 | help | |
1407 | This option enables support selections for the big.LITTLE | |
1408 | system architecture. | |
1409 | ||
1410 | config BL_SWITCHER | |
1411 | bool "big.LITTLE switcher support" | |
1412 | depends on BIG_LITTLE && MCPM && HOTPLUG_CPU | |
1c33be57 | 1413 | select ARM_CPU_SUSPEND |
51aaf81f | 1414 | select CPU_PM |
1c33be57 NP |
1415 | help |
1416 | The big.LITTLE "switcher" provides the core functionality to | |
1417 | transparently handle transition between a cluster of A15's | |
1418 | and a cluster of A7's in a big.LITTLE system. | |
1419 | ||
b22537c6 NP |
1420 | config BL_SWITCHER_DUMMY_IF |
1421 | tristate "Simple big.LITTLE switcher user interface" | |
1422 | depends on BL_SWITCHER && DEBUG_KERNEL | |
1423 | help | |
1424 | This is a simple and dummy char dev interface to control | |
1425 | the big.LITTLE switcher core code. It is meant for | |
1426 | debugging purposes only. | |
1427 | ||
8d5796d2 LB |
1428 | choice |
1429 | prompt "Memory split" | |
006fa259 | 1430 | depends on MMU |
8d5796d2 LB |
1431 | default VMSPLIT_3G |
1432 | help | |
1433 | Select the desired split between kernel and user memory. | |
1434 | ||
1435 | If you are not absolutely sure what you are doing, leave this | |
1436 | option alone! | |
1437 | ||
1438 | config VMSPLIT_3G | |
1439 | bool "3G/1G user/kernel split" | |
1440 | config VMSPLIT_2G | |
1441 | bool "2G/2G user/kernel split" | |
1442 | config VMSPLIT_1G | |
1443 | bool "1G/3G user/kernel split" | |
1444 | endchoice | |
1445 | ||
1446 | config PAGE_OFFSET | |
1447 | hex | |
006fa259 | 1448 | default PHYS_OFFSET if !MMU |
8d5796d2 LB |
1449 | default 0x40000000 if VMSPLIT_1G |
1450 | default 0x80000000 if VMSPLIT_2G | |
1451 | default 0xC0000000 | |
1452 | ||
1da177e4 LT |
1453 | config NR_CPUS |
1454 | int "Maximum number of CPUs (2-32)" | |
1455 | range 2 32 | |
1456 | depends on SMP | |
1457 | default "4" | |
1458 | ||
a054a811 | 1459 | config HOTPLUG_CPU |
00b7dede | 1460 | bool "Support for hot-pluggable CPUs" |
40b31360 | 1461 | depends on SMP |
a054a811 RK |
1462 | help |
1463 | Say Y here to experiment with turning CPUs off and on. CPUs | |
1464 | can be controlled through /sys/devices/system/cpu. | |
1465 | ||
2bdd424f WD |
1466 | config ARM_PSCI |
1467 | bool "Support for the ARM Power State Coordination Interface (PSCI)" | |
1468 | depends on CPU_V7 | |
1469 | help | |
1470 | Say Y here if you want Linux to communicate with system firmware | |
1471 | implementing the PSCI specification for CPU-centric power | |
1472 | management operations described in ARM document number ARM DEN | |
1473 | 0022A ("Power State Coordination Interface System Software on | |
1474 | ARM processors"). | |
1475 | ||
2a6ad871 MR |
1476 | # The GPIO number here must be sorted by descending number. In case of |
1477 | # a multiplatform kernel, we just want the highest value required by the | |
1478 | # selected platforms. | |
44986ab0 PDSN |
1479 | config ARCH_NR_GPIO |
1480 | int | |
6a4d8f36 | 1481 | default 1024 if ARCH_SHMOBILE || ARCH_TEGRA || ARCH_ZYNQ |
aa42587a TF |
1482 | default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || \ |
1483 | SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX || ARCH_S5PV210 | |
eb171a99 | 1484 | default 416 if ARCH_SUNXI |
06b851e5 | 1485 | default 392 if ARCH_U8500 |
01bb914c | 1486 | default 352 if ARCH_VT8500 |
7b5da4c3 | 1487 | default 288 if ARCH_ROCKCHIP |
2a6ad871 | 1488 | default 264 if MACH_H4700 |
44986ab0 PDSN |
1489 | default 0 |
1490 | help | |
1491 | Maximum number of GPIOs in the system. | |
1492 | ||
1493 | If unsure, leave the default value. | |
1494 | ||
d45a398f | 1495 | source kernel/Kconfig.preempt |
1da177e4 | 1496 | |
c9218b16 | 1497 | config HZ_FIXED |
f8065813 | 1498 | int |
070b8b43 | 1499 | default 200 if ARCH_EBSA110 || ARCH_S3C24XX || \ |
a73ddc61 | 1500 | ARCH_S5PV210 || ARCH_EXYNOS4 |
1164f672 | 1501 | default 128 if SOC_AT91RM9200 |
bf98c1ea | 1502 | default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE_LEGACY |
47d84682 | 1503 | default 0 |
c9218b16 RK |
1504 | |
1505 | choice | |
47d84682 | 1506 | depends on HZ_FIXED = 0 |
c9218b16 RK |
1507 | prompt "Timer frequency" |
1508 | ||
1509 | config HZ_100 | |
1510 | bool "100 Hz" | |
1511 | ||
1512 | config HZ_200 | |
1513 | bool "200 Hz" | |
1514 | ||
1515 | config HZ_250 | |
1516 | bool "250 Hz" | |
1517 | ||
1518 | config HZ_300 | |
1519 | bool "300 Hz" | |
1520 | ||
1521 | config HZ_500 | |
1522 | bool "500 Hz" | |
1523 | ||
1524 | config HZ_1000 | |
1525 | bool "1000 Hz" | |
1526 | ||
1527 | endchoice | |
1528 | ||
1529 | config HZ | |
1530 | int | |
47d84682 | 1531 | default HZ_FIXED if HZ_FIXED != 0 |
c9218b16 RK |
1532 | default 100 if HZ_100 |
1533 | default 200 if HZ_200 | |
1534 | default 250 if HZ_250 | |
1535 | default 300 if HZ_300 | |
1536 | default 500 if HZ_500 | |
1537 | default 1000 | |
1538 | ||
1539 | config SCHED_HRTICK | |
1540 | def_bool HIGH_RES_TIMERS | |
f8065813 | 1541 | |
16c79651 | 1542 | config THUMB2_KERNEL |
bc7dea00 | 1543 | bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY |
4477ca45 | 1544 | depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K |
bc7dea00 | 1545 | default y if CPU_THUMBONLY |
16c79651 CM |
1546 | select AEABI |
1547 | select ARM_ASM_UNIFIED | |
89bace65 | 1548 | select ARM_UNWIND |
16c79651 CM |
1549 | help |
1550 | By enabling this option, the kernel will be compiled in | |
1551 | Thumb-2 mode. A compiler/assembler that understand the unified | |
1552 | ARM-Thumb syntax is needed. | |
1553 | ||
1554 | If unsure, say N. | |
1555 | ||
6f685c5c DM |
1556 | config THUMB2_AVOID_R_ARM_THM_JUMP11 |
1557 | bool "Work around buggy Thumb-2 short branch relocations in gas" | |
1558 | depends on THUMB2_KERNEL && MODULES | |
1559 | default y | |
1560 | help | |
1561 | Various binutils versions can resolve Thumb-2 branches to | |
1562 | locally-defined, preemptible global symbols as short-range "b.n" | |
1563 | branch instructions. | |
1564 | ||
1565 | This is a problem, because there's no guarantee the final | |
1566 | destination of the symbol, or any candidate locations for a | |
1567 | trampoline, are within range of the branch. For this reason, the | |
1568 | kernel does not support fixing up the R_ARM_THM_JUMP11 (102) | |
1569 | relocation in modules at all, and it makes little sense to add | |
1570 | support. | |
1571 | ||
1572 | The symptom is that the kernel fails with an "unsupported | |
1573 | relocation" error when loading some modules. | |
1574 | ||
1575 | Until fixed tools are available, passing | |
1576 | -fno-optimize-sibling-calls to gcc should prevent gcc generating | |
1577 | code which hits this problem, at the cost of a bit of extra runtime | |
1578 | stack usage in some cases. | |
1579 | ||
1580 | The problem is described in more detail at: | |
1581 | https://bugs.launchpad.net/binutils-linaro/+bug/725126 | |
1582 | ||
1583 | Only Thumb-2 kernels are affected. | |
1584 | ||
1585 | Unless you are sure your tools don't have this problem, say Y. | |
1586 | ||
0becb088 CM |
1587 | config ARM_ASM_UNIFIED |
1588 | bool | |
1589 | ||
704bdda0 NP |
1590 | config AEABI |
1591 | bool "Use the ARM EABI to compile the kernel" | |
1592 | help | |
1593 | This option allows for the kernel to be compiled using the latest | |
1594 | ARM ABI (aka EABI). This is only useful if you are using a user | |
1595 | space environment that is also compiled with EABI. | |
1596 | ||
1597 | Since there are major incompatibilities between the legacy ABI and | |
1598 | EABI, especially with regard to structure member alignment, this | |
1599 | option also changes the kernel syscall calling convention to | |
1600 | disambiguate both ABIs and allow for backward compatibility support | |
1601 | (selected with CONFIG_OABI_COMPAT). | |
1602 | ||
1603 | To use this you need GCC version 4.0.0 or later. | |
1604 | ||
6c90c872 | 1605 | config OABI_COMPAT |
a73a3ff1 | 1606 | bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)" |
d6f94fa0 | 1607 | depends on AEABI && !THUMB2_KERNEL |
6c90c872 NP |
1608 | help |
1609 | This option preserves the old syscall interface along with the | |
1610 | new (ARM EABI) one. It also provides a compatibility layer to | |
1611 | intercept syscalls that have structure arguments which layout | |
1612 | in memory differs between the legacy ABI and the new ARM EABI | |
1613 | (only for non "thumb" binaries). This option adds a tiny | |
1614 | overhead to all syscalls and produces a slightly larger kernel. | |
91702175 KC |
1615 | |
1616 | The seccomp filter system will not be available when this is | |
1617 | selected, since there is no way yet to sensibly distinguish | |
1618 | between calling conventions during filtering. | |
1619 | ||
6c90c872 NP |
1620 | If you know you'll be using only pure EABI user space then you |
1621 | can say N here. If this option is not selected and you attempt | |
1622 | to execute a legacy ABI binary then the result will be | |
1623 | UNPREDICTABLE (in fact it can be predicted that it won't work | |
b02f8467 | 1624 | at all). If in doubt say N. |
6c90c872 | 1625 | |
eb33575c | 1626 | config ARCH_HAS_HOLES_MEMORYMODEL |
e80d6a24 | 1627 | bool |
e80d6a24 | 1628 | |
05944d74 RK |
1629 | config ARCH_SPARSEMEM_ENABLE |
1630 | bool | |
1631 | ||
07a2f737 RK |
1632 | config ARCH_SPARSEMEM_DEFAULT |
1633 | def_bool ARCH_SPARSEMEM_ENABLE | |
1634 | ||
05944d74 | 1635 | config ARCH_SELECT_MEMORY_MODEL |
be370302 | 1636 | def_bool ARCH_SPARSEMEM_ENABLE |
c80d79d7 | 1637 | |
7b7bf499 WD |
1638 | config HAVE_ARCH_PFN_VALID |
1639 | def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM | |
1640 | ||
b8cd51af SC |
1641 | config HAVE_GENERIC_RCU_GUP |
1642 | def_bool y | |
1643 | depends on ARM_LPAE | |
1644 | ||
053a96ca | 1645 | config HIGHMEM |
e8db89a2 RK |
1646 | bool "High Memory Support" |
1647 | depends on MMU | |
053a96ca NP |
1648 | help |
1649 | The address space of ARM processors is only 4 Gigabytes large | |
1650 | and it has to accommodate user address space, kernel address | |
1651 | space as well as some memory mapped IO. That means that, if you | |
1652 | have a large amount of physical memory and/or IO, not all of the | |
1653 | memory can be "permanently mapped" by the kernel. The physical | |
1654 | memory that is not permanently mapped is called "high memory". | |
1655 | ||
1656 | Depending on the selected kernel/user memory split, minimum | |
1657 | vmalloc space and actual amount of RAM, you may not need this | |
1658 | option which should result in a slightly faster kernel. | |
1659 | ||
1660 | If unsure, say n. | |
1661 | ||
65cec8e3 RK |
1662 | config HIGHPTE |
1663 | bool "Allocate 2nd-level pagetables from highmem" | |
1664 | depends on HIGHMEM | |
65cec8e3 | 1665 | |
1b8873a0 JI |
1666 | config HW_PERF_EVENTS |
1667 | bool "Enable hardware performance counter support for perf events" | |
f0d1bc47 | 1668 | depends on PERF_EVENTS |
1b8873a0 JI |
1669 | default y |
1670 | help | |
1671 | Enable hardware performance counter support for perf events. If | |
1672 | disabled, perf events will use software events only. | |
1673 | ||
1355e2a6 CM |
1674 | config SYS_SUPPORTS_HUGETLBFS |
1675 | def_bool y | |
1676 | depends on ARM_LPAE | |
1677 | ||
8d962507 CM |
1678 | config HAVE_ARCH_TRANSPARENT_HUGEPAGE |
1679 | def_bool y | |
1680 | depends on ARM_LPAE | |
1681 | ||
4bfab203 SC |
1682 | config ARCH_WANT_GENERAL_HUGETLB |
1683 | def_bool y | |
1684 | ||
3f22ab27 DH |
1685 | source "mm/Kconfig" |
1686 | ||
c1b2d970 | 1687 | config FORCE_MAX_ZONEORDER |
bf98c1ea LP |
1688 | int "Maximum zone order" if ARCH_SHMOBILE_LEGACY |
1689 | range 11 64 if ARCH_SHMOBILE_LEGACY | |
898f08e1 | 1690 | default "12" if SOC_AM33XX |
6d85e2b0 | 1691 | default "9" if SA1111 || ARCH_EFM32 |
c1b2d970 MD |
1692 | default "11" |
1693 | help | |
1694 | The kernel memory allocator divides physically contiguous memory | |
1695 | blocks into "zones", where each zone is a power of two number of | |
1696 | pages. This option selects the largest power of two that the kernel | |
1697 | keeps in the memory allocator. If you need to allocate very large | |
1698 | blocks of physically contiguous memory, then you may need to | |
1699 | increase this value. | |
1700 | ||
1701 | This config option is actually maximum order plus one. For example, | |
1702 | a value of 11 means that the largest free memory block is 2^10 pages. | |
1703 | ||
1da177e4 LT |
1704 | config ALIGNMENT_TRAP |
1705 | bool | |
f12d0d7c | 1706 | depends on CPU_CP15_MMU |
1da177e4 | 1707 | default y if !ARCH_EBSA110 |
e119bfff | 1708 | select HAVE_PROC_CPU if PROC_FS |
1da177e4 | 1709 | help |
84eb8d06 | 1710 | ARM processors cannot fetch/store information which is not |
1da177e4 LT |
1711 | naturally aligned on the bus, i.e., a 4 byte fetch must start at an |
1712 | address divisible by 4. On 32-bit ARM processors, these non-aligned | |
1713 | fetch/store instructions will be emulated in software if you say | |
1714 | here, which has a severe performance impact. This is necessary for | |
1715 | correct operation of some network protocols. With an IP-only | |
1716 | configuration it is safe to say N, otherwise say Y. | |
1717 | ||
39ec58f3 | 1718 | config UACCESS_WITH_MEMCPY |
38ef2ad5 LW |
1719 | bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()" |
1720 | depends on MMU | |
39ec58f3 LB |
1721 | default y if CPU_FEROCEON |
1722 | help | |
1723 | Implement faster copy_to_user and clear_user methods for CPU | |
1724 | cores where a 8-word STM instruction give significantly higher | |
1725 | memory write throughput than a sequence of individual 32bit stores. | |
1726 | ||
1727 | A possible side effect is a slight increase in scheduling latency | |
1728 | between threads sharing the same address space if they invoke | |
1729 | such copy operations with large buffers. | |
1730 | ||
1731 | However, if the CPU data cache is using a write-allocate mode, | |
1732 | this option is unlikely to provide any performance gain. | |
1733 | ||
70c70d97 NP |
1734 | config SECCOMP |
1735 | bool | |
1736 | prompt "Enable seccomp to safely compute untrusted bytecode" | |
1737 | ---help--- | |
1738 | This kernel feature is useful for number crunching applications | |
1739 | that may need to compute untrusted bytecode during their | |
1740 | execution. By using pipes or other transports made available to | |
1741 | the process as file descriptors supporting the read/write | |
1742 | syscalls, it's possible to isolate those applications in | |
1743 | their own address space using seccomp. Once seccomp is | |
1744 | enabled via prctl(PR_SET_SECCOMP), it cannot be disabled | |
1745 | and the task is only allowed to execute a few safe syscalls | |
1746 | defined by each seccomp mode. | |
1747 | ||
06e6295b SS |
1748 | config SWIOTLB |
1749 | def_bool y | |
1750 | ||
1751 | config IOMMU_HELPER | |
1752 | def_bool SWIOTLB | |
1753 | ||
eff8d644 SS |
1754 | config XEN_DOM0 |
1755 | def_bool y | |
1756 | depends on XEN | |
1757 | ||
1758 | config XEN | |
c2ba1f7d | 1759 | bool "Xen guest support on ARM" |
85323a99 | 1760 | depends on ARM && AEABI && OF |
f880b67d | 1761 | depends on CPU_V7 && !CPU_V6 |
85323a99 | 1762 | depends on !GENERIC_ATOMIC64 |
7693decc | 1763 | depends on MMU |
51aaf81f | 1764 | select ARCH_DMA_ADDR_T_64BIT |
17b7ab80 | 1765 | select ARM_PSCI |
83862ccf | 1766 | select SWIOTLB_XEN |
eff8d644 SS |
1767 | help |
1768 | Say Y if you want to run Linux in a Virtual Machine on Xen on ARM. | |
1769 | ||
1da177e4 LT |
1770 | endmenu |
1771 | ||
1772 | menu "Boot options" | |
1773 | ||
9eb8f674 GL |
1774 | config USE_OF |
1775 | bool "Flattened Device Tree support" | |
b1b3f49c | 1776 | select IRQ_DOMAIN |
9eb8f674 GL |
1777 | select OF |
1778 | select OF_EARLY_FLATTREE | |
bcedb5f9 | 1779 | select OF_RESERVED_MEM |
9eb8f674 GL |
1780 | help |
1781 | Include support for flattened device tree machine descriptions. | |
1782 | ||
bd51e2f5 NP |
1783 | config ATAGS |
1784 | bool "Support for the traditional ATAGS boot data passing" if USE_OF | |
1785 | default y | |
1786 | help | |
1787 | This is the traditional way of passing data to the kernel at boot | |
1788 | time. If you are solely relying on the flattened device tree (or | |
1789 | the ARM_ATAG_DTB_COMPAT option) then you may unselect this option | |
1790 | to remove ATAGS support from your kernel binary. If unsure, | |
1791 | leave this to y. | |
1792 | ||
1793 | config DEPRECATED_PARAM_STRUCT | |
1794 | bool "Provide old way to pass kernel parameters" | |
1795 | depends on ATAGS | |
1796 | help | |
1797 | This was deprecated in 2001 and announced to live on for 5 years. | |
1798 | Some old boot loaders still use this way. | |
1799 | ||
1da177e4 LT |
1800 | # Compressed boot loader in ROM. Yes, we really want to ask about |
1801 | # TEXT and BSS so we preserve their values in the config files. | |
1802 | config ZBOOT_ROM_TEXT | |
1803 | hex "Compressed ROM boot loader base address" | |
1804 | default "0" | |
1805 | help | |
1806 | The physical address at which the ROM-able zImage is to be | |
1807 | placed in the target. Platforms which normally make use of | |
1808 | ROM-able zImage formats normally set this to a suitable | |
1809 | value in their defconfig file. | |
1810 | ||
1811 | If ZBOOT_ROM is not enabled, this has no effect. | |
1812 | ||
1813 | config ZBOOT_ROM_BSS | |
1814 | hex "Compressed ROM boot loader BSS address" | |
1815 | default "0" | |
1816 | help | |
f8c440b2 DF |
1817 | The base address of an area of read/write memory in the target |
1818 | for the ROM-able zImage which must be available while the | |
1819 | decompressor is running. It must be large enough to hold the | |
1820 | entire decompressed kernel plus an additional 128 KiB. | |
1821 | Platforms which normally make use of ROM-able zImage formats | |
1822 | normally set this to a suitable value in their defconfig file. | |
1da177e4 LT |
1823 | |
1824 | If ZBOOT_ROM is not enabled, this has no effect. | |
1825 | ||
1826 | config ZBOOT_ROM | |
1827 | bool "Compressed boot loader in ROM/flash" | |
1828 | depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS | |
10968131 | 1829 | depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR |
1da177e4 LT |
1830 | help |
1831 | Say Y here if you intend to execute your compressed kernel image | |
1832 | (zImage) directly from ROM or flash. If unsure, say N. | |
1833 | ||
e2a6a3aa JB |
1834 | config ARM_APPENDED_DTB |
1835 | bool "Use appended device tree blob to zImage (EXPERIMENTAL)" | |
10968131 | 1836 | depends on OF |
e2a6a3aa JB |
1837 | help |
1838 | With this option, the boot code will look for a device tree binary | |
1839 | (DTB) appended to zImage | |
1840 | (e.g. cat zImage <filename>.dtb > zImage_w_dtb). | |
1841 | ||
1842 | This is meant as a backward compatibility convenience for those | |
1843 | systems with a bootloader that can't be upgraded to accommodate | |
1844 | the documented boot protocol using a device tree. | |
1845 | ||
1846 | Beware that there is very little in terms of protection against | |
1847 | this option being confused by leftover garbage in memory that might | |
1848 | look like a DTB header after a reboot if no actual DTB is appended | |
1849 | to zImage. Do not leave this option active in a production kernel | |
1850 | if you don't intend to always append a DTB. Proper passing of the | |
1851 | location into r2 of a bootloader provided DTB is always preferable | |
1852 | to this option. | |
1853 | ||
b90b9a38 NP |
1854 | config ARM_ATAG_DTB_COMPAT |
1855 | bool "Supplement the appended DTB with traditional ATAG information" | |
1856 | depends on ARM_APPENDED_DTB | |
1857 | help | |
1858 | Some old bootloaders can't be updated to a DTB capable one, yet | |
1859 | they provide ATAGs with memory configuration, the ramdisk address, | |
1860 | the kernel cmdline string, etc. Such information is dynamically | |
1861 | provided by the bootloader and can't always be stored in a static | |
1862 | DTB. To allow a device tree enabled kernel to be used with such | |
1863 | bootloaders, this option allows zImage to extract the information | |
1864 | from the ATAG list and store it at run time into the appended DTB. | |
1865 | ||
d0f34a11 GR |
1866 | choice |
1867 | prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT | |
1868 | default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER | |
1869 | ||
1870 | config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER | |
1871 | bool "Use bootloader kernel arguments if available" | |
1872 | help | |
1873 | Uses the command-line options passed by the boot loader instead of | |
1874 | the device tree bootargs property. If the boot loader doesn't provide | |
1875 | any, the device tree bootargs property will be used. | |
1876 | ||
1877 | config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND | |
1878 | bool "Extend with bootloader kernel arguments" | |
1879 | help | |
1880 | The command-line arguments provided by the boot loader will be | |
1881 | appended to the the device tree bootargs property. | |
1882 | ||
1883 | endchoice | |
1884 | ||
1da177e4 LT |
1885 | config CMDLINE |
1886 | string "Default kernel command string" | |
1887 | default "" | |
1888 | help | |
1889 | On some architectures (EBSA110 and CATS), there is currently no way | |
1890 | for the boot loader to pass arguments to the kernel. For these | |
1891 | architectures, you should supply some command-line options at build | |
1892 | time by entering them here. As a minimum, you should specify the | |
1893 | memory size and the root device (e.g., mem=64M root=/dev/nfs). | |
1894 | ||
4394c124 VB |
1895 | choice |
1896 | prompt "Kernel command line type" if CMDLINE != "" | |
1897 | default CMDLINE_FROM_BOOTLOADER | |
bd51e2f5 | 1898 | depends on ATAGS |
4394c124 VB |
1899 | |
1900 | config CMDLINE_FROM_BOOTLOADER | |
1901 | bool "Use bootloader kernel arguments if available" | |
1902 | help | |
1903 | Uses the command-line options passed by the boot loader. If | |
1904 | the boot loader doesn't provide any, the default kernel command | |
1905 | string provided in CMDLINE will be used. | |
1906 | ||
1907 | config CMDLINE_EXTEND | |
1908 | bool "Extend bootloader kernel arguments" | |
1909 | help | |
1910 | The command-line arguments provided by the boot loader will be | |
1911 | appended to the default kernel command string. | |
1912 | ||
92d2040d AH |
1913 | config CMDLINE_FORCE |
1914 | bool "Always use the default kernel command string" | |
92d2040d AH |
1915 | help |
1916 | Always use the default kernel command string, even if the boot | |
1917 | loader passes other arguments to the kernel. | |
1918 | This is useful if you cannot or don't want to change the | |
1919 | command-line options your boot loader passes to the kernel. | |
4394c124 | 1920 | endchoice |
92d2040d | 1921 | |
1da177e4 LT |
1922 | config XIP_KERNEL |
1923 | bool "Kernel Execute-In-Place from ROM" | |
10968131 | 1924 | depends on !ARM_LPAE && !ARCH_MULTIPLATFORM |
1da177e4 LT |
1925 | help |
1926 | Execute-In-Place allows the kernel to run from non-volatile storage | |
1927 | directly addressable by the CPU, such as NOR flash. This saves RAM | |
1928 | space since the text section of the kernel is not loaded from flash | |
1929 | to RAM. Read-write sections, such as the data section and stack, | |
1930 | are still copied to RAM. The XIP kernel is not compressed since | |
1931 | it has to run directly from flash, so it will take more space to | |
1932 | store it. The flash address used to link the kernel object files, | |
1933 | and for storing it, is configuration dependent. Therefore, if you | |
1934 | say Y here, you must know the proper physical address where to | |
1935 | store the kernel image depending on your own flash memory usage. | |
1936 | ||
1937 | Also note that the make target becomes "make xipImage" rather than | |
1938 | "make zImage" or "make Image". The final kernel binary to put in | |
1939 | ROM memory will be arch/arm/boot/xipImage. | |
1940 | ||
1941 | If unsure, say N. | |
1942 | ||
1943 | config XIP_PHYS_ADDR | |
1944 | hex "XIP Kernel Physical Location" | |
1945 | depends on XIP_KERNEL | |
1946 | default "0x00080000" | |
1947 | help | |
1948 | This is the physical address in your flash memory the kernel will | |
1949 | be linked for and stored to. This address is dependent on your | |
1950 | own flash usage. | |
1951 | ||
c587e4a6 RP |
1952 | config KEXEC |
1953 | bool "Kexec system call (EXPERIMENTAL)" | |
19ab428f | 1954 | depends on (!SMP || PM_SLEEP_SMP) |
c587e4a6 RP |
1955 | help |
1956 | kexec is a system call that implements the ability to shutdown your | |
1957 | current kernel, and to start another kernel. It is like a reboot | |
01dd2fbf | 1958 | but it is independent of the system firmware. And like a reboot |
c587e4a6 RP |
1959 | you can start any kernel with it, not just Linux. |
1960 | ||
1961 | It is an ongoing process to be certain the hardware in a machine | |
1962 | is properly shutdown, so do not be surprised if this code does not | |
bf220695 | 1963 | initially work for you. |
c587e4a6 | 1964 | |
4cd9d6f7 RP |
1965 | config ATAGS_PROC |
1966 | bool "Export atags in procfs" | |
bd51e2f5 | 1967 | depends on ATAGS && KEXEC |
b98d7291 | 1968 | default y |
4cd9d6f7 RP |
1969 | help |
1970 | Should the atags used to boot the kernel be exported in an "atags" | |
1971 | file in procfs. Useful with kexec. | |
1972 | ||
cb5d39b3 MW |
1973 | config CRASH_DUMP |
1974 | bool "Build kdump crash kernel (EXPERIMENTAL)" | |
cb5d39b3 MW |
1975 | help |
1976 | Generate crash dump after being started by kexec. This should | |
1977 | be normally only set in special crash dump kernels which are | |
1978 | loaded in the main kernel with kexec-tools into a specially | |
1979 | reserved region and then later executed after a crash by | |
1980 | kdump/kexec. The crash dump kernel must be compiled to a | |
1981 | memory address not used by the main kernel | |
1982 | ||
1983 | For more details see Documentation/kdump/kdump.txt | |
1984 | ||
e69edc79 EM |
1985 | config AUTO_ZRELADDR |
1986 | bool "Auto calculation of the decompressed kernel image address" | |
e69edc79 EM |
1987 | help |
1988 | ZRELADDR is the physical address where the decompressed kernel | |
1989 | image will be placed. If AUTO_ZRELADDR is selected, the address | |
1990 | will be determined at run-time by masking the current IP with | |
1991 | 0xf8000000. This assumes the zImage being placed in the first 128MB | |
1992 | from start of memory. | |
1993 | ||
1da177e4 LT |
1994 | endmenu |
1995 | ||
ac9d7efc | 1996 | menu "CPU Power Management" |
1da177e4 | 1997 | |
1da177e4 | 1998 | source "drivers/cpufreq/Kconfig" |
1da177e4 | 1999 | |
ac9d7efc RK |
2000 | source "drivers/cpuidle/Kconfig" |
2001 | ||
2002 | endmenu | |
2003 | ||
1da177e4 LT |
2004 | menu "Floating point emulation" |
2005 | ||
2006 | comment "At least one emulation must be selected" | |
2007 | ||
2008 | config FPE_NWFPE | |
2009 | bool "NWFPE math emulation" | |
593c252a | 2010 | depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL |
1da177e4 LT |
2011 | ---help--- |
2012 | Say Y to include the NWFPE floating point emulator in the kernel. | |
2013 | This is necessary to run most binaries. Linux does not currently | |
2014 | support floating point hardware so you need to say Y here even if | |
2015 | your machine has an FPA or floating point co-processor podule. | |
2016 | ||
2017 | You may say N here if you are going to load the Acorn FPEmulator | |
2018 | early in the bootup. | |
2019 | ||
2020 | config FPE_NWFPE_XP | |
2021 | bool "Support extended precision" | |
bedf142b | 2022 | depends on FPE_NWFPE |
1da177e4 LT |
2023 | help |
2024 | Say Y to include 80-bit support in the kernel floating-point | |
2025 | emulator. Otherwise, only 32 and 64-bit support is compiled in. | |
2026 | Note that gcc does not generate 80-bit operations by default, | |
2027 | so in most cases this option only enlarges the size of the | |
2028 | floating point emulator without any good reason. | |
2029 | ||
2030 | You almost surely want to say N here. | |
2031 | ||
2032 | config FPE_FASTFPE | |
2033 | bool "FastFPE math emulation (EXPERIMENTAL)" | |
d6f94fa0 | 2034 | depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 |
1da177e4 LT |
2035 | ---help--- |
2036 | Say Y here to include the FAST floating point emulator in the kernel. | |
2037 | This is an experimental much faster emulator which now also has full | |
2038 | precision for the mantissa. It does not support any exceptions. | |
2039 | It is very simple, and approximately 3-6 times faster than NWFPE. | |
2040 | ||
2041 | It should be sufficient for most programs. It may be not suitable | |
2042 | for scientific calculations, but you have to check this for yourself. | |
2043 | If you do not feel you need a faster FP emulation you should better | |
2044 | choose NWFPE. | |
2045 | ||
2046 | config VFP | |
2047 | bool "VFP-format floating point maths" | |
e399b1a4 | 2048 | depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON |
1da177e4 LT |
2049 | help |
2050 | Say Y to include VFP support code in the kernel. This is needed | |
2051 | if your hardware includes a VFP unit. | |
2052 | ||
2053 | Please see <file:Documentation/arm/VFP/release-notes.txt> for | |
2054 | release notes and additional status information. | |
2055 | ||
2056 | Say N if your target does not have VFP hardware. | |
2057 | ||
25ebee02 CM |
2058 | config VFPv3 |
2059 | bool | |
2060 | depends on VFP | |
2061 | default y if CPU_V7 | |
2062 | ||
b5872db4 CM |
2063 | config NEON |
2064 | bool "Advanced SIMD (NEON) Extension support" | |
2065 | depends on VFPv3 && CPU_V7 | |
2066 | help | |
2067 | Say Y to include support code for NEON, the ARMv7 Advanced SIMD | |
2068 | Extension. | |
2069 | ||
73c132c1 AB |
2070 | config KERNEL_MODE_NEON |
2071 | bool "Support for NEON in kernel mode" | |
c4a30c3b | 2072 | depends on NEON && AEABI |
73c132c1 AB |
2073 | help |
2074 | Say Y to include support for NEON in kernel mode. | |
2075 | ||
1da177e4 LT |
2076 | endmenu |
2077 | ||
2078 | menu "Userspace binary formats" | |
2079 | ||
2080 | source "fs/Kconfig.binfmt" | |
2081 | ||
1da177e4 LT |
2082 | endmenu |
2083 | ||
2084 | menu "Power management options" | |
2085 | ||
eceab4ac | 2086 | source "kernel/power/Kconfig" |
1da177e4 | 2087 | |
f4cb5700 | 2088 | config ARCH_SUSPEND_POSSIBLE |
19a0519d | 2089 | depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \ |
f0d75153 | 2090 | CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK |
f4cb5700 JB |
2091 | def_bool y |
2092 | ||
15e0d9e3 AB |
2093 | config ARM_CPU_SUSPEND |
2094 | def_bool PM_SLEEP | |
2095 | ||
603fb42a SC |
2096 | config ARCH_HIBERNATION_POSSIBLE |
2097 | bool | |
2098 | depends on MMU | |
2099 | default y if ARCH_SUSPEND_POSSIBLE | |
2100 | ||
1da177e4 LT |
2101 | endmenu |
2102 | ||
d5950b43 SR |
2103 | source "net/Kconfig" |
2104 | ||
ac25150f | 2105 | source "drivers/Kconfig" |
1da177e4 | 2106 | |
916f743d KG |
2107 | source "drivers/firmware/Kconfig" |
2108 | ||
1da177e4 LT |
2109 | source "fs/Kconfig" |
2110 | ||
1da177e4 LT |
2111 | source "arch/arm/Kconfig.debug" |
2112 | ||
2113 | source "security/Kconfig" | |
2114 | ||
2115 | source "crypto/Kconfig" | |
652ccae5 AB |
2116 | if CRYPTO |
2117 | source "arch/arm/crypto/Kconfig" | |
2118 | endif | |
1da177e4 LT |
2119 | |
2120 | source "lib/Kconfig" | |
749cf76c CD |
2121 | |
2122 | source "arch/arm/kvm/Kconfig" |