s390: standardize mmap_rnd() usage
[deliverable/linux.git] / arch / arm / Kconfig
CommitLineData
1da177e4
LT
1config ARM
2 bool
3 default y
b1b3f49c
RK
4 select ARCH_BINFMT_ELF_RANDOMIZE_PIE
5 select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
3d06770e 6 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
171b3f0d 7 select ARCH_HAVE_CUSTOM_GPIO_H
957e3fac 8 select ARCH_HAS_GCOV_PROFILE_ALL
d7018848 9 select ARCH_MIGHT_HAVE_PC_PARPORT
4badad35 10 select ARCH_SUPPORTS_ATOMIC_RMW
017f161a 11 select ARCH_USE_BUILTIN_BSWAP
0cbad9c9 12 select ARCH_USE_CMPXCHG_LOCKREF
b1b3f49c 13 select ARCH_WANT_IPC_PARSE_VERSION
ee951c63 14 select BUILDTIME_EXTABLE_SORT if MMU
171b3f0d 15 select CLONE_BACKWARDS
b1b3f49c 16 select CPU_PM if (SUSPEND || CPU_IDLE)
dce5c9e3 17 select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS
36d0fd21 18 select GENERIC_ALLOCATOR
4477ca45 19 select GENERIC_ATOMIC64 if (CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI)
b1b3f49c 20 select GENERIC_CLOCKEVENTS_BROADCAST if SMP
171b3f0d 21 select GENERIC_IDLE_POLL_SETUP
b1b3f49c
RK
22 select GENERIC_IRQ_PROBE
23 select GENERIC_IRQ_SHOW
b1b3f49c 24 select GENERIC_PCI_IOMAP
38ff87f7 25 select GENERIC_SCHED_CLOCK
b1b3f49c
RK
26 select GENERIC_SMP_IDLE_THREAD
27 select GENERIC_STRNCPY_FROM_USER
28 select GENERIC_STRNLEN_USER
a71b092a 29 select HANDLE_DOMAIN_IRQ
b1b3f49c 30 select HARDIRQS_SW_RESEND
7a017721 31 select HAVE_ARCH_AUDITSYSCALL if (AEABI && !OABI_COMPAT)
0b7857db 32 select HAVE_ARCH_BITREVERSE if (CPU_32v7M || CPU_32v7) && !CPU_32v6
09f05d85 33 select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
5cbad0eb 34 select HAVE_ARCH_KGDB
91702175 35 select HAVE_ARCH_SECCOMP_FILTER if (AEABI && !OABI_COMPAT)
0693bf68 36 select HAVE_ARCH_TRACEHOOK
b1b3f49c 37 select HAVE_BPF_JIT
51aaf81f 38 select HAVE_CC_STACKPROTECTOR
171b3f0d 39 select HAVE_CONTEXT_TRACKING
b1b3f49c
RK
40 select HAVE_C_RECORDMCOUNT
41 select HAVE_DEBUG_KMEMLEAK
42 select HAVE_DMA_API_DEBUG
43 select HAVE_DMA_ATTRS
44 select HAVE_DMA_CONTIGUOUS if MMU
80be7a7f 45 select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
dce5c9e3 46 select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU
b1b3f49c 47 select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
0e341af8 48 select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
b1b3f49c 49 select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
1fe53268 50 select HAVE_GENERIC_DMA_COHERENT
b1b3f49c
RK
51 select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
52 select HAVE_IDE if PCI || ISA || PCMCIA
87c46b6c 53 select HAVE_IRQ_TIME_ACCOUNTING
e7db7b42 54 select HAVE_KERNEL_GZIP
f9b493ac 55 select HAVE_KERNEL_LZ4
6e8699f7 56 select HAVE_KERNEL_LZMA
b1b3f49c 57 select HAVE_KERNEL_LZO
a7f464f3 58 select HAVE_KERNEL_XZ
b1b3f49c
RK
59 select HAVE_KPROBES if !XIP_KERNEL
60 select HAVE_KRETPROBES if (HAVE_KPROBES)
61 select HAVE_MEMBLOCK
171b3f0d 62 select HAVE_MOD_ARCH_SPECIFIC if ARM_UNWIND
b1b3f49c 63 select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
0dc016db 64 select HAVE_OPTPROBES if !THUMB2_KERNEL
7ada189f 65 select HAVE_PERF_EVENTS
49863894
WD
66 select HAVE_PERF_REGS
67 select HAVE_PERF_USER_STACK_DUMP
a0ad5496 68 select HAVE_RCU_TABLE_FREE if (SMP && ARM_LPAE)
e513f8bf 69 select HAVE_REGS_AND_STACK_ACCESS_API
b1b3f49c 70 select HAVE_SYSCALL_TRACEPOINTS
af1839eb 71 select HAVE_UID16
31c1fc81 72 select HAVE_VIRT_CPU_ACCOUNTING_GEN
da0ec6f7 73 select IRQ_FORCED_THREADING
171b3f0d 74 select MODULES_USE_ELF_REL
84f452b1 75 select NO_BOOTMEM
171b3f0d
RK
76 select OLD_SIGACTION
77 select OLD_SIGSUSPEND3
b1b3f49c
RK
78 select PERF_USE_VMALLOC
79 select RTC_LIB
80 select SYS_SUPPORTS_APM_EMULATION
171b3f0d
RK
81 # Above selects are sorted alphabetically; please add new ones
82 # according to that. Thanks.
1da177e4
LT
83 help
84 The ARM series is a line of low-power-consumption RISC chip designs
f6c8965a 85 licensed by ARM Ltd and targeted at embedded applications and
1da177e4 86 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
f6c8965a 87 manufactured, but legacy ARM-based PC hardware remains popular in
1da177e4
LT
88 Europe. There is an ARM Linux project with a web page at
89 <http://www.arm.linux.org.uk/>.
90
74facffe 91config ARM_HAS_SG_CHAIN
308c09f1 92 select ARCH_HAS_SG_CHAIN
74facffe
RK
93 bool
94
4ce63fcd
MS
95config NEED_SG_DMA_LENGTH
96 bool
97
98config ARM_DMA_USE_IOMMU
4ce63fcd 99 bool
b1b3f49c
RK
100 select ARM_HAS_SG_CHAIN
101 select NEED_SG_DMA_LENGTH
4ce63fcd 102
60460abf
SWK
103if ARM_DMA_USE_IOMMU
104
105config ARM_DMA_IOMMU_ALIGNMENT
106 int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
107 range 4 9
108 default 8
109 help
110 DMA mapping framework by default aligns all buffers to the smallest
111 PAGE_SIZE order which is greater than or equal to the requested buffer
112 size. This works well for buffers up to a few hundreds kilobytes, but
113 for larger buffers it just a waste of address space. Drivers which has
114 relatively small addressing window (like 64Mib) might run out of
115 virtual space with just a few allocations.
116
117 With this parameter you can specify the maximum PAGE_SIZE order for
118 DMA IOMMU buffers. Larger buffers will be aligned only to this
119 specified order. The order is expressed as a power of two multiplied
120 by the PAGE_SIZE.
121
122endif
123
0b05da72
HUK
124config MIGHT_HAVE_PCI
125 bool
126
75e7153a
RB
127config SYS_SUPPORTS_APM_EMULATION
128 bool
129
bc581770
LW
130config HAVE_TCM
131 bool
132 select GENERIC_ALLOCATOR
133
e119bfff
RK
134config HAVE_PROC_CPU
135 bool
136
ce816fa8 137config NO_IOPORT_MAP
5ea81769 138 bool
5ea81769 139
1da177e4
LT
140config EISA
141 bool
142 ---help---
143 The Extended Industry Standard Architecture (EISA) bus was
144 developed as an open alternative to the IBM MicroChannel bus.
145
146 The EISA bus provided some of the features of the IBM MicroChannel
147 bus while maintaining backward compatibility with cards made for
148 the older ISA bus. The EISA bus saw limited use between 1988 and
149 1995 when it was made obsolete by the PCI bus.
150
151 Say Y here if you are building a kernel for an EISA-based machine.
152
153 Otherwise, say N.
154
155config SBUS
156 bool
157
f16fb1ec
RK
158config STACKTRACE_SUPPORT
159 bool
160 default y
161
f76e9154
NP
162config HAVE_LATENCYTOP_SUPPORT
163 bool
164 depends on !SMP
165 default y
166
f16fb1ec
RK
167config LOCKDEP_SUPPORT
168 bool
169 default y
170
7ad1bcb2
RK
171config TRACE_IRQFLAGS_SUPPORT
172 bool
173 default y
174
1da177e4
LT
175config RWSEM_XCHGADD_ALGORITHM
176 bool
8a87411b 177 default y
1da177e4 178
f0d1b0b3
DH
179config ARCH_HAS_ILOG2_U32
180 bool
f0d1b0b3
DH
181
182config ARCH_HAS_ILOG2_U64
183 bool
f0d1b0b3 184
4a1b5733
EV
185config ARCH_HAS_BANDGAP
186 bool
187
b89c3b16
AM
188config GENERIC_HWEIGHT
189 bool
190 default y
191
1da177e4
LT
192config GENERIC_CALIBRATE_DELAY
193 bool
194 default y
195
a08b6b79
Z
196config ARCH_MAY_HAVE_PC_FDC
197 bool
198
5ac6da66
CL
199config ZONE_DMA
200 bool
5ac6da66 201
ccd7ab7f
FT
202config NEED_DMA_MAP_STATE
203 def_bool y
204
c7edc9e3
DL
205config ARCH_SUPPORTS_UPROBES
206 def_bool y
207
58af4a24
RH
208config ARCH_HAS_DMA_SET_COHERENT_MASK
209 bool
210
1da177e4
LT
211config GENERIC_ISA_DMA
212 bool
213
1da177e4
LT
214config FIQ
215 bool
216
13a5045d
RH
217config NEED_RET_TO_USER
218 bool
219
034d2f5a
AV
220config ARCH_MTD_XIP
221 bool
222
c760fc19
HC
223config VECTORS_BASE
224 hex
6afd6fae 225 default 0xffff0000 if MMU || CPU_HIGH_VECTOR
c760fc19
HC
226 default DRAM_BASE if REMAP_VECTORS_TO_RAM
227 default 0x00000000
228 help
19accfd3
RK
229 The base address of exception vectors. This must be two pages
230 in size.
c760fc19 231
dc21af99 232config ARM_PATCH_PHYS_VIRT
c1becedc
RK
233 bool "Patch physical to virtual translations at runtime" if EMBEDDED
234 default y
b511d75d 235 depends on !XIP_KERNEL && MMU
dc21af99
RK
236 depends on !ARCH_REALVIEW || !SPARSEMEM
237 help
111e9a5c
RK
238 Patch phys-to-virt and virt-to-phys translation functions at
239 boot and module load time according to the position of the
240 kernel in system memory.
dc21af99 241
111e9a5c 242 This can only be used with non-XIP MMU kernels where the base
daece596 243 of physical memory is at a 16MB boundary.
dc21af99 244
c1becedc
RK
245 Only disable this option if you know that you do not require
246 this feature (eg, building a kernel for a single machine) and
247 you need to shrink the kernel to the minimal size.
dc21af99 248
c334bc15
RH
249config NEED_MACH_IO_H
250 bool
251 help
252 Select this when mach/io.h is required to provide special
253 definitions for this platform. The need for mach/io.h should
254 be avoided when possible.
255
0cdc8b92 256config NEED_MACH_MEMORY_H
1b9f95f8
NP
257 bool
258 help
0cdc8b92
NP
259 Select this when mach/memory.h is required to provide special
260 definitions for this platform. The need for mach/memory.h should
261 be avoided when possible.
dc21af99 262
1b9f95f8 263config PHYS_OFFSET
974c0724 264 hex "Physical address of main memory" if MMU
c6f54a9b 265 depends on !ARM_PATCH_PHYS_VIRT
974c0724 266 default DRAM_BASE if !MMU
c6f54a9b
UKK
267 default 0x00000000 if ARCH_EBSA110 || \
268 EP93XX_SDCE3_SYNC_PHYS_OFFSET || \
269 ARCH_FOOTBRIDGE || \
270 ARCH_INTEGRATOR || \
271 ARCH_IOP13XX || \
272 ARCH_KS8695 || \
273 (ARCH_REALVIEW && !REALVIEW_HIGH_PHYS_OFFSET)
274 default 0x10000000 if ARCH_OMAP1 || ARCH_RPC
275 default 0x20000000 if ARCH_S5PV210
276 default 0x70000000 if REALVIEW_HIGH_PHYS_OFFSET
277 default 0xc0000000 if EP93XX_SDCE0_PHYS_OFFSET || ARCH_SA1100
278 default 0xd0000000 if EP93XX_SDCE1_PHYS_OFFSET
279 default 0xe0000000 if EP93XX_SDCE2_PHYS_OFFSET
280 default 0xf0000000 if EP93XX_SDCE3_ASYNC_PHYS_OFFSET
111e9a5c 281 help
1b9f95f8
NP
282 Please provide the physical address corresponding to the
283 location of main memory in your system.
cada3c08 284
87e040b6
SG
285config GENERIC_BUG
286 def_bool y
287 depends on BUG
288
1bcad26e
KS
289config PGTABLE_LEVELS
290 int
291 default 3 if ARM_LPAE
292 default 2
293
1da177e4
LT
294source "init/Kconfig"
295
dc52ddc0
MH
296source "kernel/Kconfig.freezer"
297
1da177e4
LT
298menu "System Type"
299
3c427975
HC
300config MMU
301 bool "MMU-based Paged Memory Management Support"
302 default y
303 help
304 Select if you want MMU-based virtualised addressing space
305 support by paged memory management. If unsure, say 'Y'.
306
ccf50e23
RK
307#
308# The "ARM system type" choice list is ordered alphabetically by option
309# text. Please add new entries in the option alphabetic order.
310#
1da177e4
LT
311choice
312 prompt "ARM system type"
1420b22b
AB
313 default ARCH_VERSATILE if !MMU
314 default ARCH_MULTIPLATFORM if MMU
1da177e4 315
387798b3
RH
316config ARCH_MULTIPLATFORM
317 bool "Allow multiple platforms to be selected"
b1b3f49c 318 depends on MMU
ddb902cc 319 select ARCH_WANT_OPTIONAL_GPIOLIB
42dc836d 320 select ARM_HAS_SG_CHAIN
387798b3
RH
321 select ARM_PATCH_PHYS_VIRT
322 select AUTO_ZRELADDR
6d0add40 323 select CLKSRC_OF
66314223 324 select COMMON_CLK
ddb902cc 325 select GENERIC_CLOCKEVENTS
08d38beb 326 select MIGHT_HAVE_PCI
387798b3 327 select MULTI_IRQ_HANDLER
66314223
DN
328 select SPARSE_IRQ
329 select USE_OF
66314223 330
4af6fee1
DS
331config ARCH_REALVIEW
332 bool "ARM Ltd. RealView family"
b1b3f49c 333 select ARCH_WANT_OPTIONAL_GPIOLIB
4af6fee1 334 select ARM_AMBA
b1b3f49c 335 select ARM_TIMER_SP804
f9a6aa43
LW
336 select COMMON_CLK
337 select COMMON_CLK_VERSATILE
ae30ceac 338 select GENERIC_CLOCKEVENTS
b56ba8aa 339 select GPIO_PL061 if GPIOLIB
b1b3f49c 340 select ICST
0cdc8b92 341 select NEED_MACH_MEMORY_H
b1b3f49c 342 select PLAT_VERSATILE
81cc3f86 343 select PLAT_VERSATILE_SCHED_CLOCK
4af6fee1
DS
344 help
345 This enables support for ARM Ltd RealView boards.
346
347config ARCH_VERSATILE
348 bool "ARM Ltd. Versatile family"
b1b3f49c 349 select ARCH_WANT_OPTIONAL_GPIOLIB
4af6fee1 350 select ARM_AMBA
b1b3f49c 351 select ARM_TIMER_SP804
4af6fee1 352 select ARM_VIC
6d803ba7 353 select CLKDEV_LOOKUP
b1b3f49c 354 select GENERIC_CLOCKEVENTS
aa3831cf 355 select HAVE_MACH_CLKDEV
c5a0adb5 356 select ICST
f4b8b319 357 select PLAT_VERSATILE
b1b3f49c 358 select PLAT_VERSATILE_CLOCK
81cc3f86 359 select PLAT_VERSATILE_SCHED_CLOCK
2389d501 360 select VERSATILE_FPGA_IRQ
4af6fee1
DS
361 help
362 This enables support for ARM Ltd Versatile board.
363
8fc5ffa0
AV
364config ARCH_AT91
365 bool "Atmel AT91"
f373e8c0 366 select ARCH_REQUIRE_GPIOLIB
bd602995 367 select CLKDEV_LOOKUP
e261501d 368 select IRQ_DOMAIN
1ac02d79 369 select NEED_MACH_IO_H if PCCARD
6732ae5c 370 select PINCTRL
d48346c1
NF
371 select PINCTRL_AT91
372 select USE_OF
4af6fee1 373 help
929e994f 374 This enables support for systems based on Atmel
32963a8e 375 AT91RM9200, AT91SAM9 and SAMA5 processors.
4af6fee1 376
93e22567
RK
377config ARCH_CLPS711X
378 bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
a3b8d4a5 379 select ARCH_REQUIRE_GPIOLIB
ea7d1bc9 380 select AUTO_ZRELADDR
c99f72ad 381 select CLKSRC_MMIO
93e22567
RK
382 select COMMON_CLK
383 select CPU_ARM720T
4a8355c4 384 select GENERIC_CLOCKEVENTS
6597619f 385 select MFD_SYSCON
e4e3a37d 386 select SOC_BUS
93e22567
RK
387 help
388 Support for Cirrus Logic 711x/721x/731x based boards.
389
788c9700
RK
390config ARCH_GEMINI
391 bool "Cortina Systems Gemini"
788c9700 392 select ARCH_REQUIRE_GPIOLIB
f3372c01 393 select CLKSRC_MMIO
b1b3f49c 394 select CPU_FA526
f3372c01 395 select GENERIC_CLOCKEVENTS
788c9700
RK
396 help
397 Support for the Cortina Systems Gemini family SoCs
398
1da177e4
LT
399config ARCH_EBSA110
400 bool "EBSA-110"
b1b3f49c 401 select ARCH_USES_GETTIMEOFFSET
c750815e 402 select CPU_SA110
f7e68bbf 403 select ISA
c334bc15 404 select NEED_MACH_IO_H
0cdc8b92 405 select NEED_MACH_MEMORY_H
ce816fa8 406 select NO_IOPORT_MAP
1da177e4
LT
407 help
408 This is an evaluation board for the StrongARM processor available
f6c8965a 409 from Digital. It has limited hardware on-board, including an
1da177e4
LT
410 Ethernet interface, two PCMCIA sockets, two serial ports and a
411 parallel port.
412
6d85e2b0
UKK
413config ARCH_EFM32
414 bool "Energy Micro efm32"
415 depends on !MMU
416 select ARCH_REQUIRE_GPIOLIB
417 select ARM_NVIC
51aaf81f 418 select AUTO_ZRELADDR
6d85e2b0
UKK
419 select CLKSRC_OF
420 select COMMON_CLK
421 select CPU_V7M
422 select GENERIC_CLOCKEVENTS
423 select NO_DMA
ce816fa8 424 select NO_IOPORT_MAP
6d85e2b0
UKK
425 select SPARSE_IRQ
426 select USE_OF
427 help
428 Support for Energy Micro's (now Silicon Labs) efm32 Giant Gecko
429 processors.
430
e7736d47
LB
431config ARCH_EP93XX
432 bool "EP93xx-based"
b1b3f49c
RK
433 select ARCH_HAS_HOLES_MEMORYMODEL
434 select ARCH_REQUIRE_GPIOLIB
435 select ARCH_USES_GETTIMEOFFSET
e7736d47
LB
436 select ARM_AMBA
437 select ARM_VIC
6d803ba7 438 select CLKDEV_LOOKUP
b1b3f49c 439 select CPU_ARM920T
e7736d47
LB
440 help
441 This enables support for the Cirrus EP93xx series of CPUs.
442
1da177e4
LT
443config ARCH_FOOTBRIDGE
444 bool "FootBridge"
c750815e 445 select CPU_SA110
1da177e4 446 select FOOTBRIDGE
4e8d7637 447 select GENERIC_CLOCKEVENTS
d0ee9f40 448 select HAVE_IDE
8ef6e620 449 select NEED_MACH_IO_H if !MMU
0cdc8b92 450 select NEED_MACH_MEMORY_H
f999b8bd
MM
451 help
452 Support for systems based on the DC21285 companion chip
453 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
1da177e4 454
4af6fee1
DS
455config ARCH_NETX
456 bool "Hilscher NetX based"
b1b3f49c 457 select ARM_VIC
234b6ced 458 select CLKSRC_MMIO
c750815e 459 select CPU_ARM926T
2fcfe6b8 460 select GENERIC_CLOCKEVENTS
f999b8bd 461 help
4af6fee1
DS
462 This enables support for systems based on the Hilscher NetX Soc
463
3b938be6
RK
464config ARCH_IOP13XX
465 bool "IOP13xx-based"
466 depends on MMU
b1b3f49c 467 select CPU_XSC3
0cdc8b92 468 select NEED_MACH_MEMORY_H
13a5045d 469 select NEED_RET_TO_USER
b1b3f49c
RK
470 select PCI
471 select PLAT_IOP
472 select VMSPLIT_1G
37ebbcff 473 select SPARSE_IRQ
3b938be6
RK
474 help
475 Support for Intel's IOP13XX (XScale) family of processors.
476
3f7e5815
LB
477config ARCH_IOP32X
478 bool "IOP32x-based"
a4f7e763 479 depends on MMU
b1b3f49c 480 select ARCH_REQUIRE_GPIOLIB
c750815e 481 select CPU_XSCALE
e9004f50 482 select GPIO_IOP
13a5045d 483 select NEED_RET_TO_USER
f7e68bbf 484 select PCI
b1b3f49c 485 select PLAT_IOP
f999b8bd 486 help
3f7e5815
LB
487 Support for Intel's 80219 and IOP32X (XScale) family of
488 processors.
489
490config ARCH_IOP33X
491 bool "IOP33x-based"
492 depends on MMU
b1b3f49c 493 select ARCH_REQUIRE_GPIOLIB
c750815e 494 select CPU_XSCALE
e9004f50 495 select GPIO_IOP
13a5045d 496 select NEED_RET_TO_USER
3f7e5815 497 select PCI
b1b3f49c 498 select PLAT_IOP
3f7e5815
LB
499 help
500 Support for Intel's IOP33X (XScale) family of processors.
1da177e4 501
3b938be6
RK
502config ARCH_IXP4XX
503 bool "IXP4xx-based"
a4f7e763 504 depends on MMU
58af4a24 505 select ARCH_HAS_DMA_SET_COHERENT_MASK
b1b3f49c 506 select ARCH_REQUIRE_GPIOLIB
51aaf81f 507 select ARCH_SUPPORTS_BIG_ENDIAN
234b6ced 508 select CLKSRC_MMIO
c750815e 509 select CPU_XSCALE
b1b3f49c 510 select DMABOUNCE if PCI
3b938be6 511 select GENERIC_CLOCKEVENTS
0b05da72 512 select MIGHT_HAVE_PCI
c334bc15 513 select NEED_MACH_IO_H
9296d94d 514 select USB_EHCI_BIG_ENDIAN_DESC
171b3f0d 515 select USB_EHCI_BIG_ENDIAN_MMIO
c4713074 516 help
3b938be6 517 Support for Intel's IXP4XX (XScale) family of processors.
c4713074 518
edabd38e
SB
519config ARCH_DOVE
520 bool "Marvell Dove"
edabd38e 521 select ARCH_REQUIRE_GPIOLIB
756b2531 522 select CPU_PJ4
edabd38e 523 select GENERIC_CLOCKEVENTS
0f81bd43 524 select MIGHT_HAVE_PCI
171b3f0d 525 select MVEBU_MBUS
9139acd1
SH
526 select PINCTRL
527 select PINCTRL_DOVE
abcda1dc 528 select PLAT_ORION_LEGACY
edabd38e
SB
529 help
530 Support for the Marvell Dove SoC 88AP510
531
794d15b2
SS
532config ARCH_MV78XX0
533 bool "Marvell MV78xx0"
a8865655 534 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 535 select CPU_FEROCEON
794d15b2 536 select GENERIC_CLOCKEVENTS
171b3f0d 537 select MVEBU_MBUS
b1b3f49c 538 select PCI
abcda1dc 539 select PLAT_ORION_LEGACY
794d15b2
SS
540 help
541 Support for the following Marvell MV78xx0 series SoCs:
542 MV781x0, MV782x0.
543
9dd0b194 544config ARCH_ORION5X
585cf175
TP
545 bool "Marvell Orion"
546 depends on MMU
a8865655 547 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 548 select CPU_FEROCEON
51cbff1d 549 select GENERIC_CLOCKEVENTS
171b3f0d 550 select MVEBU_MBUS
b1b3f49c 551 select PCI
abcda1dc 552 select PLAT_ORION_LEGACY
585cf175 553 help
9dd0b194 554 Support for the following Marvell Orion 5x series SoCs:
d2b2a6bb 555 Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
d323ade1 556 Orion-2 (5281), Orion-1-90 (6183).
585cf175 557
788c9700 558config ARCH_MMP
2f7e8fae 559 bool "Marvell PXA168/910/MMP2"
788c9700 560 depends on MMU
788c9700 561 select ARCH_REQUIRE_GPIOLIB
6d803ba7 562 select CLKDEV_LOOKUP
b1b3f49c 563 select GENERIC_ALLOCATOR
788c9700 564 select GENERIC_CLOCKEVENTS
157d2644 565 select GPIO_PXA
c24b3114 566 select IRQ_DOMAIN
0f374561 567 select MULTI_IRQ_HANDLER
7c8f86a4 568 select PINCTRL
788c9700 569 select PLAT_PXA
0bd86961 570 select SPARSE_IRQ
788c9700 571 help
2f7e8fae 572 Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
788c9700
RK
573
574config ARCH_KS8695
575 bool "Micrel/Kendin KS8695"
98830bc9 576 select ARCH_REQUIRE_GPIOLIB
c7e783d6 577 select CLKSRC_MMIO
b1b3f49c 578 select CPU_ARM922T
c7e783d6 579 select GENERIC_CLOCKEVENTS
b1b3f49c 580 select NEED_MACH_MEMORY_H
788c9700
RK
581 help
582 Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
583 System-on-Chip devices.
584
788c9700
RK
585config ARCH_W90X900
586 bool "Nuvoton W90X900 CPU"
c52d3d68 587 select ARCH_REQUIRE_GPIOLIB
6d803ba7 588 select CLKDEV_LOOKUP
6fa5d5f7 589 select CLKSRC_MMIO
b1b3f49c 590 select CPU_ARM926T
58b5369e 591 select GENERIC_CLOCKEVENTS
788c9700 592 help
a8bc4ead 593 Support for Nuvoton (Winbond logic dept.) ARM9 processor,
594 At present, the w90x900 has been renamed nuc900, regarding
595 the ARM series product line, you can login the following
596 link address to know more.
597
598 <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
599 ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
788c9700 600
93e22567
RK
601config ARCH_LPC32XX
602 bool "NXP LPC32XX"
603 select ARCH_REQUIRE_GPIOLIB
604 select ARM_AMBA
605 select CLKDEV_LOOKUP
606 select CLKSRC_MMIO
607 select CPU_ARM926T
608 select GENERIC_CLOCKEVENTS
609 select HAVE_IDE
93e22567
RK
610 select USE_OF
611 help
612 Support for the NXP LPC32XX family of processors
613
1da177e4 614config ARCH_PXA
2c8086a5 615 bool "PXA2xx/PXA3xx-based"
a4f7e763 616 depends on MMU
b1b3f49c
RK
617 select ARCH_MTD_XIP
618 select ARCH_REQUIRE_GPIOLIB
619 select ARM_CPU_SUSPEND if PM
620 select AUTO_ZRELADDR
6d803ba7 621 select CLKDEV_LOOKUP
234b6ced 622 select CLKSRC_MMIO
6f6caeaa 623 select CLKSRC_OF
981d0f39 624 select GENERIC_CLOCKEVENTS
157d2644 625 select GPIO_PXA
d0ee9f40 626 select HAVE_IDE
d6cf30ca 627 select IRQ_DOMAIN
b1b3f49c 628 select MULTI_IRQ_HANDLER
b1b3f49c
RK
629 select PLAT_PXA
630 select SPARSE_IRQ
f999b8bd 631 help
2c8086a5 632 Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
1da177e4 633
8fc1b0f8
KG
634config ARCH_MSM
635 bool "Qualcomm MSM (non-multiplatform)"
923a081c 636 select ARCH_REQUIRE_GPIOLIB
8cc7f533 637 select COMMON_CLK
b1b3f49c 638 select GENERIC_CLOCKEVENTS
49cbe786 639 help
4b53eb4f
DW
640 Support for Qualcomm MSM/QSD based systems. This runs on the
641 apps processor of the MSM/QSD and depends on a shared memory
642 interface to the modem processor which runs the baseband
643 stack and controls some vital subsystems
644 (clock and power control, etc).
49cbe786 645
bf98c1ea 646config ARCH_SHMOBILE_LEGACY
0d9fd616 647 bool "Renesas ARM SoCs (non-multiplatform)"
bf98c1ea 648 select ARCH_SHMOBILE
91942d17 649 select ARM_PATCH_PHYS_VIRT if MMU
5e93c6b4 650 select CLKDEV_LOOKUP
0ed82bc9 651 select CPU_V7
b1b3f49c 652 select GENERIC_CLOCKEVENTS
4c3ffffd 653 select HAVE_ARM_SCU if SMP
a894fcc2 654 select HAVE_ARM_TWD if SMP
aa3831cf 655 select HAVE_MACH_CLKDEV
3b55658a 656 select HAVE_SMP
ce5ea9f3 657 select MIGHT_HAVE_CACHE_L2X0
60f1435c 658 select MULTI_IRQ_HANDLER
ce816fa8 659 select NO_IOPORT_MAP
2cd3c927 660 select PINCTRL
b1b3f49c 661 select PM_GENERIC_DOMAINS if PM
0cdc23df 662 select SH_CLK_CPG
b1b3f49c 663 select SPARSE_IRQ
c793c1b0 664 help
0d9fd616
LP
665 Support for Renesas ARM SoC platforms using a non-multiplatform
666 kernel. This includes the SH-Mobile, R-Mobile, EMMA-Mobile, R-Car
667 and RZ families.
c793c1b0 668
1da177e4
LT
669config ARCH_RPC
670 bool "RiscPC"
671 select ARCH_ACORN
a08b6b79 672 select ARCH_MAY_HAVE_PC_FDC
07f841b7 673 select ARCH_SPARSEMEM_ENABLE
5cfc8ee0 674 select ARCH_USES_GETTIMEOFFSET
fa04e209 675 select CPU_SA110
b1b3f49c 676 select FIQ
d0ee9f40 677 select HAVE_IDE
b1b3f49c
RK
678 select HAVE_PATA_PLATFORM
679 select ISA_DMA_API
c334bc15 680 select NEED_MACH_IO_H
0cdc8b92 681 select NEED_MACH_MEMORY_H
ce816fa8 682 select NO_IOPORT_MAP
b4811bac 683 select VIRT_TO_BUS
1da177e4
LT
684 help
685 On the Acorn Risc-PC, Linux can support the internal IDE disk and
686 CD-ROM interface, serial and parallel port, and the floppy drive.
687
688config ARCH_SA1100
689 bool "SA1100-based"
b1b3f49c
RK
690 select ARCH_MTD_XIP
691 select ARCH_REQUIRE_GPIOLIB
692 select ARCH_SPARSEMEM_ENABLE
693 select CLKDEV_LOOKUP
694 select CLKSRC_MMIO
1937f5b9 695 select CPU_FREQ
b1b3f49c 696 select CPU_SA1100
3e238be2 697 select GENERIC_CLOCKEVENTS
d0ee9f40 698 select HAVE_IDE
1eca42b4 699 select IRQ_DOMAIN
b1b3f49c 700 select ISA
affcab32 701 select MULTI_IRQ_HANDLER
0cdc8b92 702 select NEED_MACH_MEMORY_H
375dec92 703 select SPARSE_IRQ
f999b8bd
MM
704 help
705 Support for StrongARM 11x0 based boards.
1da177e4 706
b130d5c2
KK
707config ARCH_S3C24XX
708 bool "Samsung S3C24XX SoCs"
53650430 709 select ARCH_REQUIRE_GPIOLIB
335cce74 710 select ATAGS
b1b3f49c 711 select CLKDEV_LOOKUP
4280506a 712 select CLKSRC_SAMSUNG_PWM
7f78b6eb 713 select GENERIC_CLOCKEVENTS
880cf071 714 select GPIO_SAMSUNG
20676c15 715 select HAVE_S3C2410_I2C if I2C
b130d5c2 716 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 717 select HAVE_S3C_RTC if RTC_CLASS
17453dd2 718 select MULTI_IRQ_HANDLER
c334bc15 719 select NEED_MACH_IO_H
cd8dc7ae 720 select SAMSUNG_ATAGS
1da177e4 721 help
b130d5c2
KK
722 Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
723 and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
724 (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
725 Samsung SMDK2410 development board (and derivatives).
63b1f51b 726
a08ab637
BD
727config ARCH_S3C64XX
728 bool "Samsung S3C64XX"
b1b3f49c 729 select ARCH_REQUIRE_GPIOLIB
1db0287a 730 select ARM_AMBA
89f0ce72 731 select ARM_VIC
335cce74 732 select ATAGS
b1b3f49c 733 select CLKDEV_LOOKUP
4280506a 734 select CLKSRC_SAMSUNG_PWM
ccecba3c 735 select COMMON_CLK_SAMSUNG
70bacadb 736 select CPU_V6K
04a49b71 737 select GENERIC_CLOCKEVENTS
880cf071 738 select GPIO_SAMSUNG
b1b3f49c
RK
739 select HAVE_S3C2410_I2C if I2C
740 select HAVE_S3C2410_WATCHDOG if WATCHDOG
6700397a 741 select HAVE_TCM
ce816fa8 742 select NO_IOPORT_MAP
b1b3f49c 743 select PLAT_SAMSUNG
4ab75a3f 744 select PM_GENERIC_DOMAINS if PM
b1b3f49c
RK
745 select S3C_DEV_NAND
746 select S3C_GPIO_TRACK
cd8dc7ae 747 select SAMSUNG_ATAGS
6e2d9e93 748 select SAMSUNG_WAKEMASK
88f59738 749 select SAMSUNG_WDT_RESET
a08ab637
BD
750 help
751 Samsung S3C64XX series based systems
752
7c6337e2
KH
753config ARCH_DAVINCI
754 bool "TI DaVinci"
b1b3f49c 755 select ARCH_HAS_HOLES_MEMORYMODEL
dce1115b 756 select ARCH_REQUIRE_GPIOLIB
6d803ba7 757 select CLKDEV_LOOKUP
20e9969b 758 select GENERIC_ALLOCATOR
b1b3f49c 759 select GENERIC_CLOCKEVENTS
dc7ad3b3 760 select GENERIC_IRQ_CHIP
b1b3f49c 761 select HAVE_IDE
3ad7a42d 762 select TI_PRIV_EDMA
689e331f 763 select USE_OF
b1b3f49c 764 select ZONE_DMA
7c6337e2
KH
765 help
766 Support for TI's DaVinci platform.
767
a0694861
TL
768config ARCH_OMAP1
769 bool "TI OMAP1"
00a36698 770 depends on MMU
9af915da 771 select ARCH_HAS_HOLES_MEMORYMODEL
a0694861 772 select ARCH_OMAP
21f47fbc 773 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 774 select CLKDEV_LOOKUP
d6e15d78 775 select CLKSRC_MMIO
b1b3f49c 776 select GENERIC_CLOCKEVENTS
a0694861 777 select GENERIC_IRQ_CHIP
a0694861
TL
778 select HAVE_IDE
779 select IRQ_DOMAIN
780 select NEED_MACH_IO_H if PCCARD
781 select NEED_MACH_MEMORY_H
21f47fbc 782 help
a0694861 783 Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
02c981c0 784
1da177e4
LT
785endchoice
786
387798b3
RH
787menu "Multiple platform selection"
788 depends on ARCH_MULTIPLATFORM
789
790comment "CPU Core family selection"
791
f8afae40
AB
792config ARCH_MULTI_V4
793 bool "ARMv4 based platforms (FA526)"
794 depends on !ARCH_MULTI_V6_V7
795 select ARCH_MULTI_V4_V5
796 select CPU_FA526
797
387798b3
RH
798config ARCH_MULTI_V4T
799 bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
387798b3 800 depends on !ARCH_MULTI_V6_V7
b1b3f49c 801 select ARCH_MULTI_V4_V5
24e860fb
AB
802 select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \
803 CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \
804 CPU_ARM925T || CPU_ARM940T)
387798b3
RH
805
806config ARCH_MULTI_V5
807 bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
387798b3 808 depends on !ARCH_MULTI_V6_V7
b1b3f49c 809 select ARCH_MULTI_V4_V5
12567bbd 810 select CPU_ARM926T if !(CPU_ARM946E || CPU_ARM1020 || \
24e860fb
AB
811 CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \
812 CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON)
387798b3
RH
813
814config ARCH_MULTI_V4_V5
815 bool
816
817config ARCH_MULTI_V6
8dda05cc 818 bool "ARMv6 based platforms (ARM11)"
387798b3 819 select ARCH_MULTI_V6_V7
42f4754a 820 select CPU_V6K
387798b3
RH
821
822config ARCH_MULTI_V7
8dda05cc 823 bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
387798b3
RH
824 default y
825 select ARCH_MULTI_V6_V7
b1b3f49c 826 select CPU_V7
90bc8ac7 827 select HAVE_SMP
387798b3
RH
828
829config ARCH_MULTI_V6_V7
830 bool
9352b05b 831 select MIGHT_HAVE_CACHE_L2X0
387798b3
RH
832
833config ARCH_MULTI_CPU_AUTO
834 def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
835 select ARCH_MULTI_V5
836
837endmenu
838
05e2a3de
RH
839config ARCH_VIRT
840 bool "Dummy Virtual Machine" if ARCH_MULTI_V7
4b8b5f25 841 select ARM_AMBA
05e2a3de 842 select ARM_GIC
05e2a3de 843 select ARM_PSCI
4b8b5f25 844 select HAVE_ARM_ARCH_TIMER
05e2a3de 845
ccf50e23
RK
846#
847# This is sorted alphabetically by mach-* pathname. However, plat-*
848# Kconfigs may be included either alphabetically (according to the
849# plat- suffix) or along side the corresponding mach-* source.
850#
3e93a22b
GC
851source "arch/arm/mach-mvebu/Kconfig"
852
d9bfc86d
OR
853source "arch/arm/mach-asm9260/Kconfig"
854
95b8f20f
RK
855source "arch/arm/mach-at91/Kconfig"
856
1d22924e
AB
857source "arch/arm/mach-axxia/Kconfig"
858
8ac49e04
CD
859source "arch/arm/mach-bcm/Kconfig"
860
1c37fa10
SH
861source "arch/arm/mach-berlin/Kconfig"
862
1da177e4
LT
863source "arch/arm/mach-clps711x/Kconfig"
864
d94f944e
AV
865source "arch/arm/mach-cns3xxx/Kconfig"
866
95b8f20f
RK
867source "arch/arm/mach-davinci/Kconfig"
868
df8d742e
BS
869source "arch/arm/mach-digicolor/Kconfig"
870
95b8f20f
RK
871source "arch/arm/mach-dove/Kconfig"
872
e7736d47
LB
873source "arch/arm/mach-ep93xx/Kconfig"
874
1da177e4
LT
875source "arch/arm/mach-footbridge/Kconfig"
876
59d3a193
PZ
877source "arch/arm/mach-gemini/Kconfig"
878
387798b3
RH
879source "arch/arm/mach-highbank/Kconfig"
880
389ee0c2
HZ
881source "arch/arm/mach-hisi/Kconfig"
882
1da177e4
LT
883source "arch/arm/mach-integrator/Kconfig"
884
3f7e5815
LB
885source "arch/arm/mach-iop32x/Kconfig"
886
887source "arch/arm/mach-iop33x/Kconfig"
1da177e4 888
285f5fa7
DW
889source "arch/arm/mach-iop13xx/Kconfig"
890
1da177e4
LT
891source "arch/arm/mach-ixp4xx/Kconfig"
892
828989ad
SS
893source "arch/arm/mach-keystone/Kconfig"
894
95b8f20f
RK
895source "arch/arm/mach-ks8695/Kconfig"
896
3b8f5030
CC
897source "arch/arm/mach-meson/Kconfig"
898
95b8f20f
RK
899source "arch/arm/mach-msm/Kconfig"
900
17723fd3
JJ
901source "arch/arm/mach-moxart/Kconfig"
902
794d15b2
SS
903source "arch/arm/mach-mv78xx0/Kconfig"
904
3995eb82 905source "arch/arm/mach-imx/Kconfig"
1da177e4 906
f682a218
MB
907source "arch/arm/mach-mediatek/Kconfig"
908
1d3f33d5
SG
909source "arch/arm/mach-mxs/Kconfig"
910
95b8f20f 911source "arch/arm/mach-netx/Kconfig"
49cbe786 912
95b8f20f 913source "arch/arm/mach-nomadik/Kconfig"
95b8f20f 914
9851ca57
DT
915source "arch/arm/mach-nspire/Kconfig"
916
d48af15e
TL
917source "arch/arm/plat-omap/Kconfig"
918
919source "arch/arm/mach-omap1/Kconfig"
1da177e4 920
1dbae815
TL
921source "arch/arm/mach-omap2/Kconfig"
922
9dd0b194 923source "arch/arm/mach-orion5x/Kconfig"
585cf175 924
387798b3
RH
925source "arch/arm/mach-picoxcell/Kconfig"
926
95b8f20f
RK
927source "arch/arm/mach-pxa/Kconfig"
928source "arch/arm/plat-pxa/Kconfig"
585cf175 929
95b8f20f
RK
930source "arch/arm/mach-mmp/Kconfig"
931
8fc1b0f8
KG
932source "arch/arm/mach-qcom/Kconfig"
933
95b8f20f
RK
934source "arch/arm/mach-realview/Kconfig"
935
d63dc051
HS
936source "arch/arm/mach-rockchip/Kconfig"
937
95b8f20f 938source "arch/arm/mach-sa1100/Kconfig"
edabd38e 939
387798b3
RH
940source "arch/arm/mach-socfpga/Kconfig"
941
a7ed099f 942source "arch/arm/mach-spear/Kconfig"
a21765a7 943
65ebcc11
SK
944source "arch/arm/mach-sti/Kconfig"
945
85fd6d63 946source "arch/arm/mach-s3c24xx/Kconfig"
1da177e4 947
431107ea 948source "arch/arm/mach-s3c64xx/Kconfig"
a08ab637 949
170f4e42
KK
950source "arch/arm/mach-s5pv210/Kconfig"
951
83014579 952source "arch/arm/mach-exynos/Kconfig"
e509b289 953source "arch/arm/plat-samsung/Kconfig"
cc0e72b8 954
882d01f9 955source "arch/arm/mach-shmobile/Kconfig"
52c543f9 956
3b52634f
MR
957source "arch/arm/mach-sunxi/Kconfig"
958
156a0997
BS
959source "arch/arm/mach-prima2/Kconfig"
960
c5f80065
EG
961source "arch/arm/mach-tegra/Kconfig"
962
95b8f20f 963source "arch/arm/mach-u300/Kconfig"
1da177e4 964
95b8f20f 965source "arch/arm/mach-ux500/Kconfig"
1da177e4
LT
966
967source "arch/arm/mach-versatile/Kconfig"
968
ceade897 969source "arch/arm/mach-vexpress/Kconfig"
420c34e4 970source "arch/arm/plat-versatile/Kconfig"
ceade897 971
6f35f9a9
TP
972source "arch/arm/mach-vt8500/Kconfig"
973
7ec80ddf 974source "arch/arm/mach-w90x900/Kconfig"
975
9a45eb69
JC
976source "arch/arm/mach-zynq/Kconfig"
977
1da177e4
LT
978# Definitions to make life easier
979config ARCH_ACORN
980 bool
981
7ae1f7ec
LB
982config PLAT_IOP
983 bool
469d3044 984 select GENERIC_CLOCKEVENTS
7ae1f7ec 985
69b02f6a
LB
986config PLAT_ORION
987 bool
bfe45e0b 988 select CLKSRC_MMIO
b1b3f49c 989 select COMMON_CLK
dc7ad3b3 990 select GENERIC_IRQ_CHIP
278b45b0 991 select IRQ_DOMAIN
69b02f6a 992
abcda1dc
TP
993config PLAT_ORION_LEGACY
994 bool
995 select PLAT_ORION
996
bd5ce433
EM
997config PLAT_PXA
998 bool
999
f4b8b319
RK
1000config PLAT_VERSATILE
1001 bool
1002
e3887714
RK
1003config ARM_TIMER_SP804
1004 bool
bfe45e0b 1005 select CLKSRC_MMIO
7a0eca71 1006 select CLKSRC_OF if OF
e3887714 1007
d9a1beaa
AC
1008source "arch/arm/firmware/Kconfig"
1009
1da177e4
LT
1010source arch/arm/mm/Kconfig
1011
afe4b25e 1012config IWMMXT
d93003e8
SH
1013 bool "Enable iWMMXt support"
1014 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 || CPU_PJ4B
1015 default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 || CPU_PJ4B
afe4b25e
LB
1016 help
1017 Enable support for iWMMXt context switching at run time if
1018 running on a CPU that supports it.
1019
52108641 1020config MULTI_IRQ_HANDLER
1021 bool
1022 help
1023 Allow each machine to specify it's own IRQ handler at run time.
1024
3b93e7b0
HC
1025if !MMU
1026source "arch/arm/Kconfig-nommu"
1027endif
1028
3e0a07f8
GC
1029config PJ4B_ERRATA_4742
1030 bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation"
1031 depends on CPU_PJ4B && MACH_ARMADA_370
1032 default y
1033 help
1034 When coming out of either a Wait for Interrupt (WFI) or a Wait for
1035 Event (WFE) IDLE states, a specific timing sensitivity exists between
1036 the retiring WFI/WFE instructions and the newly issued subsequent
1037 instructions. This sensitivity can result in a CPU hang scenario.
1038 Workaround:
1039 The software must insert either a Data Synchronization Barrier (DSB)
1040 or Data Memory Barrier (DMB) command immediately after the WFI/WFE
1041 instruction
1042
f0c4b8d6
WD
1043config ARM_ERRATA_326103
1044 bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
1045 depends on CPU_V6
1046 help
1047 Executing a SWP instruction to read-only memory does not set bit 11
1048 of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
1049 treat the access as a read, preventing a COW from occurring and
1050 causing the faulting task to livelock.
1051
9cba3ccc
CM
1052config ARM_ERRATA_411920
1053 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
e399b1a4 1054 depends on CPU_V6 || CPU_V6K
9cba3ccc
CM
1055 help
1056 Invalidation of the Instruction Cache operation can
1057 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
1058 It does not affect the MPCore. This option enables the ARM Ltd.
1059 recommended workaround.
1060
7ce236fc
CM
1061config ARM_ERRATA_430973
1062 bool "ARM errata: Stale prediction on replaced interworking branch"
1063 depends on CPU_V7
1064 help
1065 This option enables the workaround for the 430973 Cortex-A8
1066 (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
1067 interworking branch is replaced with another code sequence at the
1068 same virtual address, whether due to self-modifying code or virtual
1069 to physical address re-mapping, Cortex-A8 does not recover from the
1070 stale interworking branch prediction. This results in Cortex-A8
1071 executing the new code sequence in the incorrect ARM or Thumb state.
1072 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
1073 and also flushes the branch target cache at every context switch.
1074 Note that setting specific bits in the ACTLR register may not be
1075 available in non-secure mode.
1076
855c551f
CM
1077config ARM_ERRATA_458693
1078 bool "ARM errata: Processor deadlock when a false hazard is created"
1079 depends on CPU_V7
62e4d357 1080 depends on !ARCH_MULTIPLATFORM
855c551f
CM
1081 help
1082 This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1083 erratum. For very specific sequences of memory operations, it is
1084 possible for a hazard condition intended for a cache line to instead
1085 be incorrectly associated with a different cache line. This false
1086 hazard might then cause a processor deadlock. The workaround enables
1087 the L1 caching of the NEON accesses and disables the PLD instruction
1088 in the ACTLR register. Note that setting specific bits in the ACTLR
1089 register may not be available in non-secure mode.
1090
0516e464
CM
1091config ARM_ERRATA_460075
1092 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
1093 depends on CPU_V7
62e4d357 1094 depends on !ARCH_MULTIPLATFORM
0516e464
CM
1095 help
1096 This option enables the workaround for the 460075 Cortex-A8 (r2p0)
1097 erratum. Any asynchronous access to the L2 cache may encounter a
1098 situation in which recent store transactions to the L2 cache are lost
1099 and overwritten with stale memory contents from external memory. The
1100 workaround disables the write-allocate mode for the L2 cache via the
1101 ACTLR register. Note that setting specific bits in the ACTLR register
1102 may not be available in non-secure mode.
1103
9f05027c
WD
1104config ARM_ERRATA_742230
1105 bool "ARM errata: DMB operation may be faulty"
1106 depends on CPU_V7 && SMP
62e4d357 1107 depends on !ARCH_MULTIPLATFORM
9f05027c
WD
1108 help
1109 This option enables the workaround for the 742230 Cortex-A9
1110 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
1111 between two write operations may not ensure the correct visibility
1112 ordering of the two writes. This workaround sets a specific bit in
1113 the diagnostic register of the Cortex-A9 which causes the DMB
1114 instruction to behave as a DSB, ensuring the correct behaviour of
1115 the two writes.
1116
a672e99b
WD
1117config ARM_ERRATA_742231
1118 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1119 depends on CPU_V7 && SMP
62e4d357 1120 depends on !ARCH_MULTIPLATFORM
a672e99b
WD
1121 help
1122 This option enables the workaround for the 742231 Cortex-A9
1123 (r2p0..r2p2) erratum. Under certain conditions, specific to the
1124 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1125 accessing some data located in the same cache line, may get corrupted
1126 data due to bad handling of the address hazard when the line gets
1127 replaced from one of the CPUs at the same time as another CPU is
1128 accessing it. This workaround sets specific bits in the diagnostic
1129 register of the Cortex-A9 which reduces the linefill issuing
1130 capabilities of the processor.
1131
69155794
JM
1132config ARM_ERRATA_643719
1133 bool "ARM errata: LoUIS bit field in CLIDR register is incorrect"
1134 depends on CPU_V7 && SMP
1135 help
1136 This option enables the workaround for the 643719 Cortex-A9 (prior to
1137 r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR
1138 register returns zero when it should return one. The workaround
1139 corrects this value, ensuring cache maintenance operations which use
1140 it behave as intended and avoiding data corruption.
1141
cdf357f1
WD
1142config ARM_ERRATA_720789
1143 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
e66dc745 1144 depends on CPU_V7
cdf357f1
WD
1145 help
1146 This option enables the workaround for the 720789 Cortex-A9 (prior to
1147 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1148 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1149 As a consequence of this erratum, some TLB entries which should be
1150 invalidated are not, resulting in an incoherency in the system page
1151 tables. The workaround changes the TLB flushing routines to invalidate
1152 entries regardless of the ASID.
475d92fc
WD
1153
1154config ARM_ERRATA_743622
1155 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1156 depends on CPU_V7
62e4d357 1157 depends on !ARCH_MULTIPLATFORM
475d92fc
WD
1158 help
1159 This option enables the workaround for the 743622 Cortex-A9
efbc74ac 1160 (r2p*) erratum. Under very rare conditions, a faulty
475d92fc
WD
1161 optimisation in the Cortex-A9 Store Buffer may lead to data
1162 corruption. This workaround sets a specific bit in the diagnostic
1163 register of the Cortex-A9 which disables the Store Buffer
1164 optimisation, preventing the defect from occurring. This has no
1165 visible impact on the overall performance or power consumption of the
1166 processor.
1167
9a27c27c
WD
1168config ARM_ERRATA_751472
1169 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
ba90c516 1170 depends on CPU_V7
62e4d357 1171 depends on !ARCH_MULTIPLATFORM
9a27c27c
WD
1172 help
1173 This option enables the workaround for the 751472 Cortex-A9 (prior
1174 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
1175 completion of a following broadcasted operation if the second
1176 operation is received by a CPU before the ICIALLUIS has completed,
1177 potentially leading to corrupted entries in the cache or TLB.
1178
fcbdc5fe
WD
1179config ARM_ERRATA_754322
1180 bool "ARM errata: possible faulty MMU translations following an ASID switch"
1181 depends on CPU_V7
1182 help
1183 This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1184 r3p*) erratum. A speculative memory access may cause a page table walk
1185 which starts prior to an ASID switch but completes afterwards. This
1186 can populate the micro-TLB with a stale entry which may be hit with
1187 the new ASID. This workaround places two dsb instructions in the mm
1188 switching code so that no page table walks can cross the ASID switch.
1189
5dab26af
WD
1190config ARM_ERRATA_754327
1191 bool "ARM errata: no automatic Store Buffer drain"
1192 depends on CPU_V7 && SMP
1193 help
1194 This option enables the workaround for the 754327 Cortex-A9 (prior to
1195 r2p0) erratum. The Store Buffer does not have any automatic draining
1196 mechanism and therefore a livelock may occur if an external agent
1197 continuously polls a memory location waiting to observe an update.
1198 This workaround defines cpu_relax() as smp_mb(), preventing correctly
1199 written polling loops from denying visibility of updates to memory.
1200
145e10e1
CM
1201config ARM_ERRATA_364296
1202 bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
fd832478 1203 depends on CPU_V6
145e10e1
CM
1204 help
1205 This options enables the workaround for the 364296 ARM1136
1206 r0p2 erratum (possible cache data corruption with
1207 hit-under-miss enabled). It sets the undocumented bit 31 in
1208 the auxiliary control register and the FI bit in the control
1209 register, thus disabling hit-under-miss without putting the
1210 processor into full low interrupt latency mode. ARM11MPCore
1211 is not affected.
1212
f630c1bd
WD
1213config ARM_ERRATA_764369
1214 bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1215 depends on CPU_V7 && SMP
1216 help
1217 This option enables the workaround for erratum 764369
1218 affecting Cortex-A9 MPCore with two or more processors (all
1219 current revisions). Under certain timing circumstances, a data
1220 cache line maintenance operation by MVA targeting an Inner
1221 Shareable memory region may fail to proceed up to either the
1222 Point of Coherency or to the Point of Unification of the
1223 system. This workaround adds a DSB instruction before the
1224 relevant cache maintenance functions and sets a specific bit
1225 in the diagnostic control register of the SCU.
1226
7253b85c
SH
1227config ARM_ERRATA_775420
1228 bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
1229 depends on CPU_V7
1230 help
1231 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
1232 r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
1233 operation aborts with MMU exception, it might cause the processor
1234 to deadlock. This workaround puts DSB before executing ISB if
1235 an abort may occur on cache maintenance.
1236
93dc6887
CM
1237config ARM_ERRATA_798181
1238 bool "ARM errata: TLBI/DSB failure on Cortex-A15"
1239 depends on CPU_V7 && SMP
1240 help
1241 On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
1242 adequately shooting down all use of the old entries. This
1243 option enables the Linux kernel workaround for this erratum
1244 which sends an IPI to the CPUs that are running the same ASID
1245 as the one being invalidated.
1246
84b6504f
WD
1247config ARM_ERRATA_773022
1248 bool "ARM errata: incorrect instructions may be executed from loop buffer"
1249 depends on CPU_V7
1250 help
1251 This option enables the workaround for the 773022 Cortex-A15
1252 (up to r0p4) erratum. In certain rare sequences of code, the
1253 loop buffer may deliver incorrect instructions. This
1254 workaround disables the loop buffer to avoid the erratum.
1255
1da177e4
LT
1256endmenu
1257
1258source "arch/arm/common/Kconfig"
1259
1da177e4
LT
1260menu "Bus support"
1261
1da177e4
LT
1262config ISA
1263 bool
1da177e4
LT
1264 help
1265 Find out whether you have ISA slots on your motherboard. ISA is the
1266 name of a bus system, i.e. the way the CPU talks to the other stuff
1267 inside your box. Other bus systems are PCI, EISA, MicroChannel
1268 (MCA) or VESA. ISA is an older system, now being displaced by PCI;
1269 newer boards don't support it. If you have ISA, say Y, otherwise N.
1270
065909b9 1271# Select ISA DMA controller support
1da177e4
LT
1272config ISA_DMA
1273 bool
065909b9 1274 select ISA_DMA_API
1da177e4 1275
065909b9 1276# Select ISA DMA interface
5cae841b
AV
1277config ISA_DMA_API
1278 bool
5cae841b 1279
1da177e4 1280config PCI
0b05da72 1281 bool "PCI support" if MIGHT_HAVE_PCI
1da177e4
LT
1282 help
1283 Find out whether you have a PCI motherboard. PCI is the name of a
1284 bus system, i.e. the way the CPU talks to the other stuff inside
1285 your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
1286 VESA. If you have PCI, say Y, otherwise N.
1287
52882173
AV
1288config PCI_DOMAINS
1289 bool
1290 depends on PCI
1291
8c7d1474
LP
1292config PCI_DOMAINS_GENERIC
1293 def_bool PCI_DOMAINS
1294
b080ac8a
MRJ
1295config PCI_NANOENGINE
1296 bool "BSE nanoEngine PCI support"
1297 depends on SA1100_NANOENGINE
1298 help
1299 Enable PCI on the BSE nanoEngine board.
1300
36e23590
MW
1301config PCI_SYSCALL
1302 def_bool PCI
1303
a0113a99
MR
1304config PCI_HOST_ITE8152
1305 bool
1306 depends on PCI && MACH_ARMCORE
1307 default y
1308 select DMABOUNCE
1309
1da177e4 1310source "drivers/pci/Kconfig"
3f06d157 1311source "drivers/pci/pcie/Kconfig"
1da177e4
LT
1312
1313source "drivers/pcmcia/Kconfig"
1314
1315endmenu
1316
1317menu "Kernel Features"
1318
3b55658a
DM
1319config HAVE_SMP
1320 bool
1321 help
1322 This option should be selected by machines which have an SMP-
1323 capable CPU.
1324
1325 The only effect of this option is to make the SMP-related
1326 options available to the user for configuration.
1327
1da177e4 1328config SMP
bb2d8130 1329 bool "Symmetric Multi-Processing"
fbb4ddac 1330 depends on CPU_V6K || CPU_V7
bc28248e 1331 depends on GENERIC_CLOCKEVENTS
3b55658a 1332 depends on HAVE_SMP
801bb21c 1333 depends on MMU || ARM_MPU
1da177e4
LT
1334 help
1335 This enables support for systems with more than one CPU. If you have
4a474157
RG
1336 a system with only one CPU, say N. If you have a system with more
1337 than one CPU, say Y.
1da177e4 1338
4a474157 1339 If you say N here, the kernel will run on uni- and multiprocessor
1da177e4 1340 machines, but will use only one CPU of a multiprocessor machine. If
4a474157
RG
1341 you say Y here, the kernel will run on many, but not all,
1342 uniprocessor machines. On a uniprocessor machine, the kernel
1343 will run faster if you say N here.
1da177e4 1344
395cf969 1345 See also <file:Documentation/x86/i386/IO-APIC.txt>,
1da177e4 1346 <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
50a23e6e 1347 <http://tldp.org/HOWTO/SMP-HOWTO.html>.
1da177e4
LT
1348
1349 If you don't know what to do here, say N.
1350
f00ec48f
RK
1351config SMP_ON_UP
1352 bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
801bb21c 1353 depends on SMP && !XIP_KERNEL && MMU
f00ec48f
RK
1354 default y
1355 help
1356 SMP kernels contain instructions which fail on non-SMP processors.
1357 Enabling this option allows the kernel to modify itself to make
1358 these instructions safe. Disabling it allows about 1K of space
1359 savings.
1360
1361 If you don't know what to do here, say Y.
1362
c9018aab
VG
1363config ARM_CPU_TOPOLOGY
1364 bool "Support cpu topology definition"
1365 depends on SMP && CPU_V7
1366 default y
1367 help
1368 Support ARM cpu topology definition. The MPIDR register defines
1369 affinity between processors which is then used to describe the cpu
1370 topology of an ARM System.
1371
1372config SCHED_MC
1373 bool "Multi-core scheduler support"
1374 depends on ARM_CPU_TOPOLOGY
1375 help
1376 Multi-core scheduler support improves the CPU scheduler's decision
1377 making when dealing with multi-core CPU chips at a cost of slightly
1378 increased overhead in some places. If unsure say N here.
1379
1380config SCHED_SMT
1381 bool "SMT scheduler support"
1382 depends on ARM_CPU_TOPOLOGY
1383 help
1384 Improves the CPU scheduler's decision making when dealing with
1385 MultiThreading at a cost of slightly increased overhead in some
1386 places. If unsure say N here.
1387
a8cbcd92
RK
1388config HAVE_ARM_SCU
1389 bool
a8cbcd92
RK
1390 help
1391 This option enables support for the ARM system coherency unit
1392
8a4da6e3 1393config HAVE_ARM_ARCH_TIMER
022c03a2
MZ
1394 bool "Architected timer support"
1395 depends on CPU_V7
8a4da6e3 1396 select ARM_ARCH_TIMER
0c403462 1397 select GENERIC_CLOCKEVENTS
022c03a2
MZ
1398 help
1399 This option enables support for the ARM architected timer
1400
f32f4ce2
RK
1401config HAVE_ARM_TWD
1402 bool
1403 depends on SMP
da4a686a 1404 select CLKSRC_OF if OF
f32f4ce2
RK
1405 help
1406 This options enables support for the ARM timer and watchdog unit
1407
e8db288e
NP
1408config MCPM
1409 bool "Multi-Cluster Power Management"
1410 depends on CPU_V7 && SMP
1411 help
1412 This option provides the common power management infrastructure
1413 for (multi-)cluster based systems, such as big.LITTLE based
1414 systems.
1415
ebf4a5c5
HZ
1416config MCPM_QUAD_CLUSTER
1417 bool
1418 depends on MCPM
1419 help
1420 To avoid wasting resources unnecessarily, MCPM only supports up
1421 to 2 clusters by default.
1422 Platforms with 3 or 4 clusters that use MCPM must select this
1423 option to allow the additional clusters to be managed.
1424
1c33be57
NP
1425config BIG_LITTLE
1426 bool "big.LITTLE support (Experimental)"
1427 depends on CPU_V7 && SMP
1428 select MCPM
1429 help
1430 This option enables support selections for the big.LITTLE
1431 system architecture.
1432
1433config BL_SWITCHER
1434 bool "big.LITTLE switcher support"
1435 depends on BIG_LITTLE && MCPM && HOTPLUG_CPU
1c33be57 1436 select ARM_CPU_SUSPEND
51aaf81f 1437 select CPU_PM
1c33be57
NP
1438 help
1439 The big.LITTLE "switcher" provides the core functionality to
1440 transparently handle transition between a cluster of A15's
1441 and a cluster of A7's in a big.LITTLE system.
1442
b22537c6
NP
1443config BL_SWITCHER_DUMMY_IF
1444 tristate "Simple big.LITTLE switcher user interface"
1445 depends on BL_SWITCHER && DEBUG_KERNEL
1446 help
1447 This is a simple and dummy char dev interface to control
1448 the big.LITTLE switcher core code. It is meant for
1449 debugging purposes only.
1450
8d5796d2
LB
1451choice
1452 prompt "Memory split"
006fa259 1453 depends on MMU
8d5796d2
LB
1454 default VMSPLIT_3G
1455 help
1456 Select the desired split between kernel and user memory.
1457
1458 If you are not absolutely sure what you are doing, leave this
1459 option alone!
1460
1461 config VMSPLIT_3G
1462 bool "3G/1G user/kernel split"
1463 config VMSPLIT_2G
1464 bool "2G/2G user/kernel split"
1465 config VMSPLIT_1G
1466 bool "1G/3G user/kernel split"
1467endchoice
1468
1469config PAGE_OFFSET
1470 hex
006fa259 1471 default PHYS_OFFSET if !MMU
8d5796d2
LB
1472 default 0x40000000 if VMSPLIT_1G
1473 default 0x80000000 if VMSPLIT_2G
1474 default 0xC0000000
1475
1da177e4
LT
1476config NR_CPUS
1477 int "Maximum number of CPUs (2-32)"
1478 range 2 32
1479 depends on SMP
1480 default "4"
1481
a054a811 1482config HOTPLUG_CPU
00b7dede 1483 bool "Support for hot-pluggable CPUs"
40b31360 1484 depends on SMP
a054a811
RK
1485 help
1486 Say Y here to experiment with turning CPUs off and on. CPUs
1487 can be controlled through /sys/devices/system/cpu.
1488
2bdd424f
WD
1489config ARM_PSCI
1490 bool "Support for the ARM Power State Coordination Interface (PSCI)"
1491 depends on CPU_V7
1492 help
1493 Say Y here if you want Linux to communicate with system firmware
1494 implementing the PSCI specification for CPU-centric power
1495 management operations described in ARM document number ARM DEN
1496 0022A ("Power State Coordination Interface System Software on
1497 ARM processors").
1498
2a6ad871
MR
1499# The GPIO number here must be sorted by descending number. In case of
1500# a multiplatform kernel, we just want the highest value required by the
1501# selected platforms.
44986ab0
PDSN
1502config ARCH_NR_GPIO
1503 int
6a4d8f36 1504 default 1024 if ARCH_SHMOBILE || ARCH_TEGRA || ARCH_ZYNQ
aa42587a
TF
1505 default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || \
1506 SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX || ARCH_S5PV210
eb171a99 1507 default 416 if ARCH_SUNXI
06b851e5 1508 default 392 if ARCH_U8500
01bb914c 1509 default 352 if ARCH_VT8500
7b5da4c3 1510 default 288 if ARCH_ROCKCHIP
2a6ad871 1511 default 264 if MACH_H4700
44986ab0
PDSN
1512 default 0
1513 help
1514 Maximum number of GPIOs in the system.
1515
1516 If unsure, leave the default value.
1517
d45a398f 1518source kernel/Kconfig.preempt
1da177e4 1519
c9218b16 1520config HZ_FIXED
f8065813 1521 int
070b8b43 1522 default 200 if ARCH_EBSA110 || ARCH_S3C24XX || \
a73ddc61 1523 ARCH_S5PV210 || ARCH_EXYNOS4
5248c657 1524 default AT91_TIMER_HZ if ARCH_AT91
bf98c1ea 1525 default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE_LEGACY
47d84682 1526 default 0
c9218b16
RK
1527
1528choice
47d84682 1529 depends on HZ_FIXED = 0
c9218b16
RK
1530 prompt "Timer frequency"
1531
1532config HZ_100
1533 bool "100 Hz"
1534
1535config HZ_200
1536 bool "200 Hz"
1537
1538config HZ_250
1539 bool "250 Hz"
1540
1541config HZ_300
1542 bool "300 Hz"
1543
1544config HZ_500
1545 bool "500 Hz"
1546
1547config HZ_1000
1548 bool "1000 Hz"
1549
1550endchoice
1551
1552config HZ
1553 int
47d84682 1554 default HZ_FIXED if HZ_FIXED != 0
c9218b16
RK
1555 default 100 if HZ_100
1556 default 200 if HZ_200
1557 default 250 if HZ_250
1558 default 300 if HZ_300
1559 default 500 if HZ_500
1560 default 1000
1561
1562config SCHED_HRTICK
1563 def_bool HIGH_RES_TIMERS
f8065813 1564
16c79651 1565config THUMB2_KERNEL
bc7dea00 1566 bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
4477ca45 1567 depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K
bc7dea00 1568 default y if CPU_THUMBONLY
16c79651
CM
1569 select AEABI
1570 select ARM_ASM_UNIFIED
89bace65 1571 select ARM_UNWIND
16c79651
CM
1572 help
1573 By enabling this option, the kernel will be compiled in
1574 Thumb-2 mode. A compiler/assembler that understand the unified
1575 ARM-Thumb syntax is needed.
1576
1577 If unsure, say N.
1578
6f685c5c
DM
1579config THUMB2_AVOID_R_ARM_THM_JUMP11
1580 bool "Work around buggy Thumb-2 short branch relocations in gas"
1581 depends on THUMB2_KERNEL && MODULES
1582 default y
1583 help
1584 Various binutils versions can resolve Thumb-2 branches to
1585 locally-defined, preemptible global symbols as short-range "b.n"
1586 branch instructions.
1587
1588 This is a problem, because there's no guarantee the final
1589 destination of the symbol, or any candidate locations for a
1590 trampoline, are within range of the branch. For this reason, the
1591 kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
1592 relocation in modules at all, and it makes little sense to add
1593 support.
1594
1595 The symptom is that the kernel fails with an "unsupported
1596 relocation" error when loading some modules.
1597
1598 Until fixed tools are available, passing
1599 -fno-optimize-sibling-calls to gcc should prevent gcc generating
1600 code which hits this problem, at the cost of a bit of extra runtime
1601 stack usage in some cases.
1602
1603 The problem is described in more detail at:
1604 https://bugs.launchpad.net/binutils-linaro/+bug/725126
1605
1606 Only Thumb-2 kernels are affected.
1607
1608 Unless you are sure your tools don't have this problem, say Y.
1609
0becb088
CM
1610config ARM_ASM_UNIFIED
1611 bool
1612
704bdda0
NP
1613config AEABI
1614 bool "Use the ARM EABI to compile the kernel"
1615 help
1616 This option allows for the kernel to be compiled using the latest
1617 ARM ABI (aka EABI). This is only useful if you are using a user
1618 space environment that is also compiled with EABI.
1619
1620 Since there are major incompatibilities between the legacy ABI and
1621 EABI, especially with regard to structure member alignment, this
1622 option also changes the kernel syscall calling convention to
1623 disambiguate both ABIs and allow for backward compatibility support
1624 (selected with CONFIG_OABI_COMPAT).
1625
1626 To use this you need GCC version 4.0.0 or later.
1627
6c90c872 1628config OABI_COMPAT
a73a3ff1 1629 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
d6f94fa0 1630 depends on AEABI && !THUMB2_KERNEL
6c90c872
NP
1631 help
1632 This option preserves the old syscall interface along with the
1633 new (ARM EABI) one. It also provides a compatibility layer to
1634 intercept syscalls that have structure arguments which layout
1635 in memory differs between the legacy ABI and the new ARM EABI
1636 (only for non "thumb" binaries). This option adds a tiny
1637 overhead to all syscalls and produces a slightly larger kernel.
91702175
KC
1638
1639 The seccomp filter system will not be available when this is
1640 selected, since there is no way yet to sensibly distinguish
1641 between calling conventions during filtering.
1642
6c90c872
NP
1643 If you know you'll be using only pure EABI user space then you
1644 can say N here. If this option is not selected and you attempt
1645 to execute a legacy ABI binary then the result will be
1646 UNPREDICTABLE (in fact it can be predicted that it won't work
b02f8467 1647 at all). If in doubt say N.
6c90c872 1648
eb33575c 1649config ARCH_HAS_HOLES_MEMORYMODEL
e80d6a24 1650 bool
e80d6a24 1651
05944d74
RK
1652config ARCH_SPARSEMEM_ENABLE
1653 bool
1654
07a2f737
RK
1655config ARCH_SPARSEMEM_DEFAULT
1656 def_bool ARCH_SPARSEMEM_ENABLE
1657
05944d74 1658config ARCH_SELECT_MEMORY_MODEL
be370302 1659 def_bool ARCH_SPARSEMEM_ENABLE
c80d79d7 1660
7b7bf499
WD
1661config HAVE_ARCH_PFN_VALID
1662 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
1663
b8cd51af
SC
1664config HAVE_GENERIC_RCU_GUP
1665 def_bool y
1666 depends on ARM_LPAE
1667
053a96ca 1668config HIGHMEM
e8db89a2
RK
1669 bool "High Memory Support"
1670 depends on MMU
053a96ca
NP
1671 help
1672 The address space of ARM processors is only 4 Gigabytes large
1673 and it has to accommodate user address space, kernel address
1674 space as well as some memory mapped IO. That means that, if you
1675 have a large amount of physical memory and/or IO, not all of the
1676 memory can be "permanently mapped" by the kernel. The physical
1677 memory that is not permanently mapped is called "high memory".
1678
1679 Depending on the selected kernel/user memory split, minimum
1680 vmalloc space and actual amount of RAM, you may not need this
1681 option which should result in a slightly faster kernel.
1682
1683 If unsure, say n.
1684
65cec8e3
RK
1685config HIGHPTE
1686 bool "Allocate 2nd-level pagetables from highmem"
1687 depends on HIGHMEM
65cec8e3 1688
1b8873a0
JI
1689config HW_PERF_EVENTS
1690 bool "Enable hardware performance counter support for perf events"
f0d1bc47 1691 depends on PERF_EVENTS
1b8873a0
JI
1692 default y
1693 help
1694 Enable hardware performance counter support for perf events. If
1695 disabled, perf events will use software events only.
1696
1355e2a6
CM
1697config SYS_SUPPORTS_HUGETLBFS
1698 def_bool y
1699 depends on ARM_LPAE
1700
8d962507
CM
1701config HAVE_ARCH_TRANSPARENT_HUGEPAGE
1702 def_bool y
1703 depends on ARM_LPAE
1704
4bfab203
SC
1705config ARCH_WANT_GENERAL_HUGETLB
1706 def_bool y
1707
3f22ab27
DH
1708source "mm/Kconfig"
1709
c1b2d970 1710config FORCE_MAX_ZONEORDER
bf98c1ea
LP
1711 int "Maximum zone order" if ARCH_SHMOBILE_LEGACY
1712 range 11 64 if ARCH_SHMOBILE_LEGACY
898f08e1 1713 default "12" if SOC_AM33XX
6d85e2b0 1714 default "9" if SA1111 || ARCH_EFM32
c1b2d970
MD
1715 default "11"
1716 help
1717 The kernel memory allocator divides physically contiguous memory
1718 blocks into "zones", where each zone is a power of two number of
1719 pages. This option selects the largest power of two that the kernel
1720 keeps in the memory allocator. If you need to allocate very large
1721 blocks of physically contiguous memory, then you may need to
1722 increase this value.
1723
1724 This config option is actually maximum order plus one. For example,
1725 a value of 11 means that the largest free memory block is 2^10 pages.
1726
1da177e4
LT
1727config ALIGNMENT_TRAP
1728 bool
f12d0d7c 1729 depends on CPU_CP15_MMU
1da177e4 1730 default y if !ARCH_EBSA110
e119bfff 1731 select HAVE_PROC_CPU if PROC_FS
1da177e4 1732 help
84eb8d06 1733 ARM processors cannot fetch/store information which is not
1da177e4
LT
1734 naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1735 address divisible by 4. On 32-bit ARM processors, these non-aligned
1736 fetch/store instructions will be emulated in software if you say
1737 here, which has a severe performance impact. This is necessary for
1738 correct operation of some network protocols. With an IP-only
1739 configuration it is safe to say N, otherwise say Y.
1740
39ec58f3 1741config UACCESS_WITH_MEMCPY
38ef2ad5
LW
1742 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
1743 depends on MMU
39ec58f3
LB
1744 default y if CPU_FEROCEON
1745 help
1746 Implement faster copy_to_user and clear_user methods for CPU
1747 cores where a 8-word STM instruction give significantly higher
1748 memory write throughput than a sequence of individual 32bit stores.
1749
1750 A possible side effect is a slight increase in scheduling latency
1751 between threads sharing the same address space if they invoke
1752 such copy operations with large buffers.
1753
1754 However, if the CPU data cache is using a write-allocate mode,
1755 this option is unlikely to provide any performance gain.
1756
70c70d97
NP
1757config SECCOMP
1758 bool
1759 prompt "Enable seccomp to safely compute untrusted bytecode"
1760 ---help---
1761 This kernel feature is useful for number crunching applications
1762 that may need to compute untrusted bytecode during their
1763 execution. By using pipes or other transports made available to
1764 the process as file descriptors supporting the read/write
1765 syscalls, it's possible to isolate those applications in
1766 their own address space using seccomp. Once seccomp is
1767 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1768 and the task is only allowed to execute a few safe syscalls
1769 defined by each seccomp mode.
1770
06e6295b
SS
1771config SWIOTLB
1772 def_bool y
1773
1774config IOMMU_HELPER
1775 def_bool SWIOTLB
1776
eff8d644
SS
1777config XEN_DOM0
1778 def_bool y
1779 depends on XEN
1780
1781config XEN
c2ba1f7d 1782 bool "Xen guest support on ARM"
85323a99 1783 depends on ARM && AEABI && OF
f880b67d 1784 depends on CPU_V7 && !CPU_V6
85323a99 1785 depends on !GENERIC_ATOMIC64
7693decc 1786 depends on MMU
51aaf81f 1787 select ARCH_DMA_ADDR_T_64BIT
17b7ab80 1788 select ARM_PSCI
83862ccf 1789 select SWIOTLB_XEN
eff8d644
SS
1790 help
1791 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1792
1da177e4
LT
1793endmenu
1794
1795menu "Boot options"
1796
9eb8f674
GL
1797config USE_OF
1798 bool "Flattened Device Tree support"
b1b3f49c 1799 select IRQ_DOMAIN
9eb8f674
GL
1800 select OF
1801 select OF_EARLY_FLATTREE
bcedb5f9 1802 select OF_RESERVED_MEM
9eb8f674
GL
1803 help
1804 Include support for flattened device tree machine descriptions.
1805
bd51e2f5
NP
1806config ATAGS
1807 bool "Support for the traditional ATAGS boot data passing" if USE_OF
1808 default y
1809 help
1810 This is the traditional way of passing data to the kernel at boot
1811 time. If you are solely relying on the flattened device tree (or
1812 the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1813 to remove ATAGS support from your kernel binary. If unsure,
1814 leave this to y.
1815
1816config DEPRECATED_PARAM_STRUCT
1817 bool "Provide old way to pass kernel parameters"
1818 depends on ATAGS
1819 help
1820 This was deprecated in 2001 and announced to live on for 5 years.
1821 Some old boot loaders still use this way.
1822
1da177e4
LT
1823# Compressed boot loader in ROM. Yes, we really want to ask about
1824# TEXT and BSS so we preserve their values in the config files.
1825config ZBOOT_ROM_TEXT
1826 hex "Compressed ROM boot loader base address"
1827 default "0"
1828 help
1829 The physical address at which the ROM-able zImage is to be
1830 placed in the target. Platforms which normally make use of
1831 ROM-able zImage formats normally set this to a suitable
1832 value in their defconfig file.
1833
1834 If ZBOOT_ROM is not enabled, this has no effect.
1835
1836config ZBOOT_ROM_BSS
1837 hex "Compressed ROM boot loader BSS address"
1838 default "0"
1839 help
f8c440b2
DF
1840 The base address of an area of read/write memory in the target
1841 for the ROM-able zImage which must be available while the
1842 decompressor is running. It must be large enough to hold the
1843 entire decompressed kernel plus an additional 128 KiB.
1844 Platforms which normally make use of ROM-able zImage formats
1845 normally set this to a suitable value in their defconfig file.
1da177e4
LT
1846
1847 If ZBOOT_ROM is not enabled, this has no effect.
1848
1849config ZBOOT_ROM
1850 bool "Compressed boot loader in ROM/flash"
1851 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
10968131 1852 depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR
1da177e4
LT
1853 help
1854 Say Y here if you intend to execute your compressed kernel image
1855 (zImage) directly from ROM or flash. If unsure, say N.
1856
090ab3ff
SH
1857choice
1858 prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
d6f94fa0 1859 depends on ZBOOT_ROM && ARCH_SH7372
090ab3ff
SH
1860 default ZBOOT_ROM_NONE
1861 help
1862 Include experimental SD/MMC loading code in the ROM-able zImage.
59bf8964 1863 With this enabled it is possible to write the ROM-able zImage
090ab3ff
SH
1864 kernel image to an MMC or SD card and boot the kernel straight
1865 from the reset vector. At reset the processor Mask ROM will load
59bf8964 1866 the first part of the ROM-able zImage which in turn loads the
090ab3ff
SH
1867 rest the kernel image to RAM.
1868
1869config ZBOOT_ROM_NONE
1870 bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
1871 help
1872 Do not load image from SD or MMC
1873
f45b1149
SH
1874config ZBOOT_ROM_MMCIF
1875 bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
f45b1149 1876 help
090ab3ff
SH
1877 Load image from MMCIF hardware block.
1878
1879config ZBOOT_ROM_SH_MOBILE_SDHI
1880 bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
1881 help
1882 Load image from SDHI hardware block
1883
1884endchoice
f45b1149 1885
e2a6a3aa
JB
1886config ARM_APPENDED_DTB
1887 bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
10968131 1888 depends on OF
e2a6a3aa
JB
1889 help
1890 With this option, the boot code will look for a device tree binary
1891 (DTB) appended to zImage
1892 (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1893
1894 This is meant as a backward compatibility convenience for those
1895 systems with a bootloader that can't be upgraded to accommodate
1896 the documented boot protocol using a device tree.
1897
1898 Beware that there is very little in terms of protection against
1899 this option being confused by leftover garbage in memory that might
1900 look like a DTB header after a reboot if no actual DTB is appended
1901 to zImage. Do not leave this option active in a production kernel
1902 if you don't intend to always append a DTB. Proper passing of the
1903 location into r2 of a bootloader provided DTB is always preferable
1904 to this option.
1905
b90b9a38
NP
1906config ARM_ATAG_DTB_COMPAT
1907 bool "Supplement the appended DTB with traditional ATAG information"
1908 depends on ARM_APPENDED_DTB
1909 help
1910 Some old bootloaders can't be updated to a DTB capable one, yet
1911 they provide ATAGs with memory configuration, the ramdisk address,
1912 the kernel cmdline string, etc. Such information is dynamically
1913 provided by the bootloader and can't always be stored in a static
1914 DTB. To allow a device tree enabled kernel to be used with such
1915 bootloaders, this option allows zImage to extract the information
1916 from the ATAG list and store it at run time into the appended DTB.
1917
d0f34a11
GR
1918choice
1919 prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
1920 default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1921
1922config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1923 bool "Use bootloader kernel arguments if available"
1924 help
1925 Uses the command-line options passed by the boot loader instead of
1926 the device tree bootargs property. If the boot loader doesn't provide
1927 any, the device tree bootargs property will be used.
1928
1929config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
1930 bool "Extend with bootloader kernel arguments"
1931 help
1932 The command-line arguments provided by the boot loader will be
1933 appended to the the device tree bootargs property.
1934
1935endchoice
1936
1da177e4
LT
1937config CMDLINE
1938 string "Default kernel command string"
1939 default ""
1940 help
1941 On some architectures (EBSA110 and CATS), there is currently no way
1942 for the boot loader to pass arguments to the kernel. For these
1943 architectures, you should supply some command-line options at build
1944 time by entering them here. As a minimum, you should specify the
1945 memory size and the root device (e.g., mem=64M root=/dev/nfs).
1946
4394c124
VB
1947choice
1948 prompt "Kernel command line type" if CMDLINE != ""
1949 default CMDLINE_FROM_BOOTLOADER
bd51e2f5 1950 depends on ATAGS
4394c124
VB
1951
1952config CMDLINE_FROM_BOOTLOADER
1953 bool "Use bootloader kernel arguments if available"
1954 help
1955 Uses the command-line options passed by the boot loader. If
1956 the boot loader doesn't provide any, the default kernel command
1957 string provided in CMDLINE will be used.
1958
1959config CMDLINE_EXTEND
1960 bool "Extend bootloader kernel arguments"
1961 help
1962 The command-line arguments provided by the boot loader will be
1963 appended to the default kernel command string.
1964
92d2040d
AH
1965config CMDLINE_FORCE
1966 bool "Always use the default kernel command string"
92d2040d
AH
1967 help
1968 Always use the default kernel command string, even if the boot
1969 loader passes other arguments to the kernel.
1970 This is useful if you cannot or don't want to change the
1971 command-line options your boot loader passes to the kernel.
4394c124 1972endchoice
92d2040d 1973
1da177e4
LT
1974config XIP_KERNEL
1975 bool "Kernel Execute-In-Place from ROM"
10968131 1976 depends on !ARM_LPAE && !ARCH_MULTIPLATFORM
1da177e4
LT
1977 help
1978 Execute-In-Place allows the kernel to run from non-volatile storage
1979 directly addressable by the CPU, such as NOR flash. This saves RAM
1980 space since the text section of the kernel is not loaded from flash
1981 to RAM. Read-write sections, such as the data section and stack,
1982 are still copied to RAM. The XIP kernel is not compressed since
1983 it has to run directly from flash, so it will take more space to
1984 store it. The flash address used to link the kernel object files,
1985 and for storing it, is configuration dependent. Therefore, if you
1986 say Y here, you must know the proper physical address where to
1987 store the kernel image depending on your own flash memory usage.
1988
1989 Also note that the make target becomes "make xipImage" rather than
1990 "make zImage" or "make Image". The final kernel binary to put in
1991 ROM memory will be arch/arm/boot/xipImage.
1992
1993 If unsure, say N.
1994
1995config XIP_PHYS_ADDR
1996 hex "XIP Kernel Physical Location"
1997 depends on XIP_KERNEL
1998 default "0x00080000"
1999 help
2000 This is the physical address in your flash memory the kernel will
2001 be linked for and stored to. This address is dependent on your
2002 own flash usage.
2003
c587e4a6
RP
2004config KEXEC
2005 bool "Kexec system call (EXPERIMENTAL)"
19ab428f 2006 depends on (!SMP || PM_SLEEP_SMP)
c587e4a6
RP
2007 help
2008 kexec is a system call that implements the ability to shutdown your
2009 current kernel, and to start another kernel. It is like a reboot
01dd2fbf 2010 but it is independent of the system firmware. And like a reboot
c587e4a6
RP
2011 you can start any kernel with it, not just Linux.
2012
2013 It is an ongoing process to be certain the hardware in a machine
2014 is properly shutdown, so do not be surprised if this code does not
bf220695 2015 initially work for you.
c587e4a6 2016
4cd9d6f7
RP
2017config ATAGS_PROC
2018 bool "Export atags in procfs"
bd51e2f5 2019 depends on ATAGS && KEXEC
b98d7291 2020 default y
4cd9d6f7
RP
2021 help
2022 Should the atags used to boot the kernel be exported in an "atags"
2023 file in procfs. Useful with kexec.
2024
cb5d39b3
MW
2025config CRASH_DUMP
2026 bool "Build kdump crash kernel (EXPERIMENTAL)"
cb5d39b3
MW
2027 help
2028 Generate crash dump after being started by kexec. This should
2029 be normally only set in special crash dump kernels which are
2030 loaded in the main kernel with kexec-tools into a specially
2031 reserved region and then later executed after a crash by
2032 kdump/kexec. The crash dump kernel must be compiled to a
2033 memory address not used by the main kernel
2034
2035 For more details see Documentation/kdump/kdump.txt
2036
e69edc79
EM
2037config AUTO_ZRELADDR
2038 bool "Auto calculation of the decompressed kernel image address"
e69edc79
EM
2039 help
2040 ZRELADDR is the physical address where the decompressed kernel
2041 image will be placed. If AUTO_ZRELADDR is selected, the address
2042 will be determined at run-time by masking the current IP with
2043 0xf8000000. This assumes the zImage being placed in the first 128MB
2044 from start of memory.
2045
1da177e4
LT
2046endmenu
2047
ac9d7efc 2048menu "CPU Power Management"
1da177e4 2049
1da177e4 2050source "drivers/cpufreq/Kconfig"
1da177e4 2051
ac9d7efc
RK
2052source "drivers/cpuidle/Kconfig"
2053
2054endmenu
2055
1da177e4
LT
2056menu "Floating point emulation"
2057
2058comment "At least one emulation must be selected"
2059
2060config FPE_NWFPE
2061 bool "NWFPE math emulation"
593c252a 2062 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
1da177e4
LT
2063 ---help---
2064 Say Y to include the NWFPE floating point emulator in the kernel.
2065 This is necessary to run most binaries. Linux does not currently
2066 support floating point hardware so you need to say Y here even if
2067 your machine has an FPA or floating point co-processor podule.
2068
2069 You may say N here if you are going to load the Acorn FPEmulator
2070 early in the bootup.
2071
2072config FPE_NWFPE_XP
2073 bool "Support extended precision"
bedf142b 2074 depends on FPE_NWFPE
1da177e4
LT
2075 help
2076 Say Y to include 80-bit support in the kernel floating-point
2077 emulator. Otherwise, only 32 and 64-bit support is compiled in.
2078 Note that gcc does not generate 80-bit operations by default,
2079 so in most cases this option only enlarges the size of the
2080 floating point emulator without any good reason.
2081
2082 You almost surely want to say N here.
2083
2084config FPE_FASTFPE
2085 bool "FastFPE math emulation (EXPERIMENTAL)"
d6f94fa0 2086 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
1da177e4
LT
2087 ---help---
2088 Say Y here to include the FAST floating point emulator in the kernel.
2089 This is an experimental much faster emulator which now also has full
2090 precision for the mantissa. It does not support any exceptions.
2091 It is very simple, and approximately 3-6 times faster than NWFPE.
2092
2093 It should be sufficient for most programs. It may be not suitable
2094 for scientific calculations, but you have to check this for yourself.
2095 If you do not feel you need a faster FP emulation you should better
2096 choose NWFPE.
2097
2098config VFP
2099 bool "VFP-format floating point maths"
e399b1a4 2100 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
1da177e4
LT
2101 help
2102 Say Y to include VFP support code in the kernel. This is needed
2103 if your hardware includes a VFP unit.
2104
2105 Please see <file:Documentation/arm/VFP/release-notes.txt> for
2106 release notes and additional status information.
2107
2108 Say N if your target does not have VFP hardware.
2109
25ebee02
CM
2110config VFPv3
2111 bool
2112 depends on VFP
2113 default y if CPU_V7
2114
b5872db4
CM
2115config NEON
2116 bool "Advanced SIMD (NEON) Extension support"
2117 depends on VFPv3 && CPU_V7
2118 help
2119 Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2120 Extension.
2121
73c132c1
AB
2122config KERNEL_MODE_NEON
2123 bool "Support for NEON in kernel mode"
c4a30c3b 2124 depends on NEON && AEABI
73c132c1
AB
2125 help
2126 Say Y to include support for NEON in kernel mode.
2127
1da177e4
LT
2128endmenu
2129
2130menu "Userspace binary formats"
2131
2132source "fs/Kconfig.binfmt"
2133
2134config ARTHUR
2135 tristate "RISC OS personality"
704bdda0 2136 depends on !AEABI
1da177e4
LT
2137 help
2138 Say Y here to include the kernel code necessary if you want to run
2139 Acorn RISC OS/Arthur binaries under Linux. This code is still very
2140 experimental; if this sounds frightening, say N and sleep in peace.
2141 You can also say M here to compile this support as a module (which
2142 will be called arthur).
2143
2144endmenu
2145
2146menu "Power management options"
2147
eceab4ac 2148source "kernel/power/Kconfig"
1da177e4 2149
f4cb5700 2150config ARCH_SUSPEND_POSSIBLE
19a0519d 2151 depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \
f0d75153 2152 CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
f4cb5700
JB
2153 def_bool y
2154
15e0d9e3
AB
2155config ARM_CPU_SUSPEND
2156 def_bool PM_SLEEP
2157
603fb42a
SC
2158config ARCH_HIBERNATION_POSSIBLE
2159 bool
2160 depends on MMU
2161 default y if ARCH_SUSPEND_POSSIBLE
2162
1da177e4
LT
2163endmenu
2164
d5950b43
SR
2165source "net/Kconfig"
2166
ac25150f 2167source "drivers/Kconfig"
1da177e4
LT
2168
2169source "fs/Kconfig"
2170
1da177e4
LT
2171source "arch/arm/Kconfig.debug"
2172
2173source "security/Kconfig"
2174
2175source "crypto/Kconfig"
2176
2177source "lib/Kconfig"
749cf76c
CD
2178
2179source "arch/arm/kvm/Kconfig"
This page took 1.28838 seconds and 5 git commands to generate.