ARM: ep93xx: update comment on timer usage
[deliverable/linux.git] / arch / arm / Kconfig
CommitLineData
1da177e4
LT
1config ARM
2 bool
3 default y
b1b3f49c 4 select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
2b68f6ca 5 select ARCH_HAS_ELF_RANDOMIZE
3d06770e 6 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
171b3f0d 7 select ARCH_HAVE_CUSTOM_GPIO_H
957e3fac 8 select ARCH_HAS_GCOV_PROFILE_ALL
d7018848 9 select ARCH_MIGHT_HAVE_PC_PARPORT
4badad35 10 select ARCH_SUPPORTS_ATOMIC_RMW
017f161a 11 select ARCH_USE_BUILTIN_BSWAP
0cbad9c9 12 select ARCH_USE_CMPXCHG_LOCKREF
b1b3f49c 13 select ARCH_WANT_IPC_PARSE_VERSION
ee951c63 14 select BUILDTIME_EXTABLE_SORT if MMU
171b3f0d 15 select CLONE_BACKWARDS
b1b3f49c 16 select CPU_PM if (SUSPEND || CPU_IDLE)
dce5c9e3 17 select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS
b01aec9b
BP
18 select EDAC_SUPPORT
19 select EDAC_ATOMIC_SCRUB
36d0fd21 20 select GENERIC_ALLOCATOR
4477ca45 21 select GENERIC_ATOMIC64 if (CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI)
b1b3f49c 22 select GENERIC_CLOCKEVENTS_BROADCAST if SMP
171b3f0d 23 select GENERIC_IDLE_POLL_SETUP
b1b3f49c
RK
24 select GENERIC_IRQ_PROBE
25 select GENERIC_IRQ_SHOW
7c07005e 26 select GENERIC_IRQ_SHOW_LEVEL
b1b3f49c 27 select GENERIC_PCI_IOMAP
38ff87f7 28 select GENERIC_SCHED_CLOCK
b1b3f49c
RK
29 select GENERIC_SMP_IDLE_THREAD
30 select GENERIC_STRNCPY_FROM_USER
31 select GENERIC_STRNLEN_USER
a71b092a 32 select HANDLE_DOMAIN_IRQ
b1b3f49c 33 select HARDIRQS_SW_RESEND
7a017721 34 select HAVE_ARCH_AUDITSYSCALL if (AEABI && !OABI_COMPAT)
0b7857db 35 select HAVE_ARCH_BITREVERSE if (CPU_32v7M || CPU_32v7) && !CPU_32v6
cfeec79e
AB
36 select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL && !CPU_ENDIAN_BE32
37 select HAVE_ARCH_KGDB if !CPU_ENDIAN_BE32
91702175 38 select HAVE_ARCH_SECCOMP_FILTER if (AEABI && !OABI_COMPAT)
0693bf68 39 select HAVE_ARCH_TRACEHOOK
b1b3f49c 40 select HAVE_BPF_JIT
51aaf81f 41 select HAVE_CC_STACKPROTECTOR
171b3f0d 42 select HAVE_CONTEXT_TRACKING
b1b3f49c
RK
43 select HAVE_C_RECORDMCOUNT
44 select HAVE_DEBUG_KMEMLEAK
45 select HAVE_DMA_API_DEBUG
46 select HAVE_DMA_ATTRS
47 select HAVE_DMA_CONTIGUOUS if MMU
cfeec79e 48 select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL) && !CPU_ENDIAN_BE32
dce5c9e3 49 select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU
b1b3f49c 50 select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
0e341af8 51 select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
b1b3f49c 52 select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
1fe53268 53 select HAVE_GENERIC_DMA_COHERENT
b1b3f49c
RK
54 select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
55 select HAVE_IDE if PCI || ISA || PCMCIA
87c46b6c 56 select HAVE_IRQ_TIME_ACCOUNTING
e7db7b42 57 select HAVE_KERNEL_GZIP
f9b493ac 58 select HAVE_KERNEL_LZ4
6e8699f7 59 select HAVE_KERNEL_LZMA
b1b3f49c 60 select HAVE_KERNEL_LZO
a7f464f3 61 select HAVE_KERNEL_XZ
cb1293e2 62 select HAVE_KPROBES if !XIP_KERNEL && !CPU_ENDIAN_BE32 && !CPU_V7M
b1b3f49c
RK
63 select HAVE_KRETPROBES if (HAVE_KPROBES)
64 select HAVE_MEMBLOCK
7d485f64 65 select HAVE_MOD_ARCH_SPECIFIC
b1b3f49c 66 select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
0dc016db 67 select HAVE_OPTPROBES if !THUMB2_KERNEL
7ada189f 68 select HAVE_PERF_EVENTS
49863894
WD
69 select HAVE_PERF_REGS
70 select HAVE_PERF_USER_STACK_DUMP
a0ad5496 71 select HAVE_RCU_TABLE_FREE if (SMP && ARM_LPAE)
e513f8bf 72 select HAVE_REGS_AND_STACK_ACCESS_API
b1b3f49c 73 select HAVE_SYSCALL_TRACEPOINTS
af1839eb 74 select HAVE_UID16
31c1fc81 75 select HAVE_VIRT_CPU_ACCOUNTING_GEN
da0ec6f7 76 select IRQ_FORCED_THREADING
171b3f0d 77 select MODULES_USE_ELF_REL
84f452b1 78 select NO_BOOTMEM
171b3f0d
RK
79 select OLD_SIGACTION
80 select OLD_SIGSUSPEND3
b1b3f49c
RK
81 select PERF_USE_VMALLOC
82 select RTC_LIB
83 select SYS_SUPPORTS_APM_EMULATION
171b3f0d
RK
84 # Above selects are sorted alphabetically; please add new ones
85 # according to that. Thanks.
1da177e4
LT
86 help
87 The ARM series is a line of low-power-consumption RISC chip designs
f6c8965a 88 licensed by ARM Ltd and targeted at embedded applications and
1da177e4 89 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
f6c8965a 90 manufactured, but legacy ARM-based PC hardware remains popular in
1da177e4
LT
91 Europe. There is an ARM Linux project with a web page at
92 <http://www.arm.linux.org.uk/>.
93
74facffe 94config ARM_HAS_SG_CHAIN
308c09f1 95 select ARCH_HAS_SG_CHAIN
74facffe
RK
96 bool
97
4ce63fcd
MS
98config NEED_SG_DMA_LENGTH
99 bool
100
101config ARM_DMA_USE_IOMMU
4ce63fcd 102 bool
b1b3f49c
RK
103 select ARM_HAS_SG_CHAIN
104 select NEED_SG_DMA_LENGTH
4ce63fcd 105
60460abf
SWK
106if ARM_DMA_USE_IOMMU
107
108config ARM_DMA_IOMMU_ALIGNMENT
109 int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
110 range 4 9
111 default 8
112 help
113 DMA mapping framework by default aligns all buffers to the smallest
114 PAGE_SIZE order which is greater than or equal to the requested buffer
115 size. This works well for buffers up to a few hundreds kilobytes, but
116 for larger buffers it just a waste of address space. Drivers which has
117 relatively small addressing window (like 64Mib) might run out of
118 virtual space with just a few allocations.
119
120 With this parameter you can specify the maximum PAGE_SIZE order for
121 DMA IOMMU buffers. Larger buffers will be aligned only to this
122 specified order. The order is expressed as a power of two multiplied
123 by the PAGE_SIZE.
124
125endif
126
0b05da72
HUK
127config MIGHT_HAVE_PCI
128 bool
129
75e7153a
RB
130config SYS_SUPPORTS_APM_EMULATION
131 bool
132
bc581770
LW
133config HAVE_TCM
134 bool
135 select GENERIC_ALLOCATOR
136
e119bfff
RK
137config HAVE_PROC_CPU
138 bool
139
ce816fa8 140config NO_IOPORT_MAP
5ea81769 141 bool
5ea81769 142
1da177e4
LT
143config EISA
144 bool
145 ---help---
146 The Extended Industry Standard Architecture (EISA) bus was
147 developed as an open alternative to the IBM MicroChannel bus.
148
149 The EISA bus provided some of the features of the IBM MicroChannel
150 bus while maintaining backward compatibility with cards made for
151 the older ISA bus. The EISA bus saw limited use between 1988 and
152 1995 when it was made obsolete by the PCI bus.
153
154 Say Y here if you are building a kernel for an EISA-based machine.
155
156 Otherwise, say N.
157
158config SBUS
159 bool
160
f16fb1ec
RK
161config STACKTRACE_SUPPORT
162 bool
163 default y
164
f76e9154
NP
165config HAVE_LATENCYTOP_SUPPORT
166 bool
167 depends on !SMP
168 default y
169
f16fb1ec
RK
170config LOCKDEP_SUPPORT
171 bool
172 default y
173
7ad1bcb2
RK
174config TRACE_IRQFLAGS_SUPPORT
175 bool
cb1293e2 176 default !CPU_V7M
7ad1bcb2 177
1da177e4
LT
178config RWSEM_XCHGADD_ALGORITHM
179 bool
8a87411b 180 default y
1da177e4 181
f0d1b0b3
DH
182config ARCH_HAS_ILOG2_U32
183 bool
f0d1b0b3
DH
184
185config ARCH_HAS_ILOG2_U64
186 bool
f0d1b0b3 187
4a1b5733
EV
188config ARCH_HAS_BANDGAP
189 bool
190
b89c3b16
AM
191config GENERIC_HWEIGHT
192 bool
193 default y
194
1da177e4
LT
195config GENERIC_CALIBRATE_DELAY
196 bool
197 default y
198
a08b6b79
Z
199config ARCH_MAY_HAVE_PC_FDC
200 bool
201
5ac6da66
CL
202config ZONE_DMA
203 bool
5ac6da66 204
ccd7ab7f
FT
205config NEED_DMA_MAP_STATE
206 def_bool y
207
c7edc9e3
DL
208config ARCH_SUPPORTS_UPROBES
209 def_bool y
210
58af4a24
RH
211config ARCH_HAS_DMA_SET_COHERENT_MASK
212 bool
213
1da177e4
LT
214config GENERIC_ISA_DMA
215 bool
216
1da177e4
LT
217config FIQ
218 bool
219
13a5045d
RH
220config NEED_RET_TO_USER
221 bool
222
034d2f5a
AV
223config ARCH_MTD_XIP
224 bool
225
c760fc19
HC
226config VECTORS_BASE
227 hex
6afd6fae 228 default 0xffff0000 if MMU || CPU_HIGH_VECTOR
c760fc19
HC
229 default DRAM_BASE if REMAP_VECTORS_TO_RAM
230 default 0x00000000
231 help
19accfd3
RK
232 The base address of exception vectors. This must be two pages
233 in size.
c760fc19 234
dc21af99 235config ARM_PATCH_PHYS_VIRT
c1becedc
RK
236 bool "Patch physical to virtual translations at runtime" if EMBEDDED
237 default y
b511d75d 238 depends on !XIP_KERNEL && MMU
dc21af99
RK
239 depends on !ARCH_REALVIEW || !SPARSEMEM
240 help
111e9a5c
RK
241 Patch phys-to-virt and virt-to-phys translation functions at
242 boot and module load time according to the position of the
243 kernel in system memory.
dc21af99 244
111e9a5c 245 This can only be used with non-XIP MMU kernels where the base
daece596 246 of physical memory is at a 16MB boundary.
dc21af99 247
c1becedc
RK
248 Only disable this option if you know that you do not require
249 this feature (eg, building a kernel for a single machine) and
250 you need to shrink the kernel to the minimal size.
dc21af99 251
c334bc15
RH
252config NEED_MACH_IO_H
253 bool
254 help
255 Select this when mach/io.h is required to provide special
256 definitions for this platform. The need for mach/io.h should
257 be avoided when possible.
258
0cdc8b92 259config NEED_MACH_MEMORY_H
1b9f95f8
NP
260 bool
261 help
0cdc8b92
NP
262 Select this when mach/memory.h is required to provide special
263 definitions for this platform. The need for mach/memory.h should
264 be avoided when possible.
dc21af99 265
1b9f95f8 266config PHYS_OFFSET
974c0724 267 hex "Physical address of main memory" if MMU
c6f54a9b 268 depends on !ARM_PATCH_PHYS_VIRT
974c0724 269 default DRAM_BASE if !MMU
c6f54a9b
UKK
270 default 0x00000000 if ARCH_EBSA110 || \
271 EP93XX_SDCE3_SYNC_PHYS_OFFSET || \
272 ARCH_FOOTBRIDGE || \
273 ARCH_INTEGRATOR || \
274 ARCH_IOP13XX || \
275 ARCH_KS8695 || \
276 (ARCH_REALVIEW && !REALVIEW_HIGH_PHYS_OFFSET)
277 default 0x10000000 if ARCH_OMAP1 || ARCH_RPC
278 default 0x20000000 if ARCH_S5PV210
279 default 0x70000000 if REALVIEW_HIGH_PHYS_OFFSET
280 default 0xc0000000 if EP93XX_SDCE0_PHYS_OFFSET || ARCH_SA1100
281 default 0xd0000000 if EP93XX_SDCE1_PHYS_OFFSET
282 default 0xe0000000 if EP93XX_SDCE2_PHYS_OFFSET
283 default 0xf0000000 if EP93XX_SDCE3_ASYNC_PHYS_OFFSET
111e9a5c 284 help
1b9f95f8
NP
285 Please provide the physical address corresponding to the
286 location of main memory in your system.
cada3c08 287
87e040b6
SG
288config GENERIC_BUG
289 def_bool y
290 depends on BUG
291
1bcad26e
KS
292config PGTABLE_LEVELS
293 int
294 default 3 if ARM_LPAE
295 default 2
296
1da177e4
LT
297source "init/Kconfig"
298
dc52ddc0
MH
299source "kernel/Kconfig.freezer"
300
1da177e4
LT
301menu "System Type"
302
3c427975
HC
303config MMU
304 bool "MMU-based Paged Memory Management Support"
305 default y
306 help
307 Select if you want MMU-based virtualised addressing space
308 support by paged memory management. If unsure, say 'Y'.
309
ccf50e23
RK
310#
311# The "ARM system type" choice list is ordered alphabetically by option
312# text. Please add new entries in the option alphabetic order.
313#
1da177e4
LT
314choice
315 prompt "ARM system type"
1420b22b
AB
316 default ARCH_VERSATILE if !MMU
317 default ARCH_MULTIPLATFORM if MMU
1da177e4 318
387798b3
RH
319config ARCH_MULTIPLATFORM
320 bool "Allow multiple platforms to be selected"
b1b3f49c 321 depends on MMU
ddb902cc 322 select ARCH_WANT_OPTIONAL_GPIOLIB
42dc836d 323 select ARM_HAS_SG_CHAIN
387798b3
RH
324 select ARM_PATCH_PHYS_VIRT
325 select AUTO_ZRELADDR
6d0add40 326 select CLKSRC_OF
66314223 327 select COMMON_CLK
ddb902cc 328 select GENERIC_CLOCKEVENTS
08d38beb 329 select MIGHT_HAVE_PCI
387798b3 330 select MULTI_IRQ_HANDLER
66314223
DN
331 select SPARSE_IRQ
332 select USE_OF
66314223 333
9c77bc43
SA
334config ARM_SINGLE_ARMV7M
335 bool "ARMv7-M based platforms (Cortex-M0/M3/M4)"
336 depends on !MMU
337 select ARCH_WANT_OPTIONAL_GPIOLIB
338 select ARM_NVIC
499f1640 339 select AUTO_ZRELADDR
9c77bc43
SA
340 select CLKSRC_OF
341 select COMMON_CLK
342 select CPU_V7M
343 select GENERIC_CLOCKEVENTS
344 select NO_IOPORT_MAP
345 select SPARSE_IRQ
346 select USE_OF
347
4af6fee1
DS
348config ARCH_REALVIEW
349 bool "ARM Ltd. RealView family"
b1b3f49c 350 select ARCH_WANT_OPTIONAL_GPIOLIB
4af6fee1 351 select ARM_AMBA
b1b3f49c 352 select ARM_TIMER_SP804
f9a6aa43
LW
353 select COMMON_CLK
354 select COMMON_CLK_VERSATILE
ae30ceac 355 select GENERIC_CLOCKEVENTS
b56ba8aa 356 select GPIO_PL061 if GPIOLIB
b1b3f49c 357 select ICST
0cdc8b92 358 select NEED_MACH_MEMORY_H
b1b3f49c 359 select PLAT_VERSATILE
81cc3f86 360 select PLAT_VERSATILE_SCHED_CLOCK
4af6fee1
DS
361 help
362 This enables support for ARM Ltd RealView boards.
363
364config ARCH_VERSATILE
365 bool "ARM Ltd. Versatile family"
b1b3f49c 366 select ARCH_WANT_OPTIONAL_GPIOLIB
4af6fee1 367 select ARM_AMBA
b1b3f49c 368 select ARM_TIMER_SP804
4af6fee1 369 select ARM_VIC
6d803ba7 370 select CLKDEV_LOOKUP
b1b3f49c 371 select GENERIC_CLOCKEVENTS
aa3831cf 372 select HAVE_MACH_CLKDEV
c5a0adb5 373 select ICST
f4b8b319 374 select PLAT_VERSATILE
b1b3f49c 375 select PLAT_VERSATILE_CLOCK
81cc3f86 376 select PLAT_VERSATILE_SCHED_CLOCK
2389d501 377 select VERSATILE_FPGA_IRQ
4af6fee1
DS
378 help
379 This enables support for ARM Ltd Versatile board.
380
93e22567
RK
381config ARCH_CLPS711X
382 bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
a3b8d4a5 383 select ARCH_REQUIRE_GPIOLIB
ea7d1bc9 384 select AUTO_ZRELADDR
c99f72ad 385 select CLKSRC_MMIO
93e22567
RK
386 select COMMON_CLK
387 select CPU_ARM720T
4a8355c4 388 select GENERIC_CLOCKEVENTS
6597619f 389 select MFD_SYSCON
e4e3a37d 390 select SOC_BUS
93e22567
RK
391 help
392 Support for Cirrus Logic 711x/721x/731x based boards.
393
788c9700
RK
394config ARCH_GEMINI
395 bool "Cortina Systems Gemini"
788c9700 396 select ARCH_REQUIRE_GPIOLIB
f3372c01 397 select CLKSRC_MMIO
b1b3f49c 398 select CPU_FA526
f3372c01 399 select GENERIC_CLOCKEVENTS
788c9700
RK
400 help
401 Support for the Cortina Systems Gemini family SoCs
402
1da177e4
LT
403config ARCH_EBSA110
404 bool "EBSA-110"
b1b3f49c 405 select ARCH_USES_GETTIMEOFFSET
c750815e 406 select CPU_SA110
f7e68bbf 407 select ISA
c334bc15 408 select NEED_MACH_IO_H
0cdc8b92 409 select NEED_MACH_MEMORY_H
ce816fa8 410 select NO_IOPORT_MAP
1da177e4
LT
411 help
412 This is an evaluation board for the StrongARM processor available
f6c8965a 413 from Digital. It has limited hardware on-board, including an
1da177e4
LT
414 Ethernet interface, two PCMCIA sockets, two serial ports and a
415 parallel port.
416
e7736d47
LB
417config ARCH_EP93XX
418 bool "EP93xx-based"
b1b3f49c
RK
419 select ARCH_HAS_HOLES_MEMORYMODEL
420 select ARCH_REQUIRE_GPIOLIB
e7736d47
LB
421 select ARM_AMBA
422 select ARM_VIC
6d803ba7 423 select CLKDEV_LOOKUP
000bc178 424 select CLKSRC_MMIO
b1b3f49c 425 select CPU_ARM920T
000bc178 426 select GENERIC_CLOCKEVENTS
e7736d47
LB
427 help
428 This enables support for the Cirrus EP93xx series of CPUs.
429
1da177e4
LT
430config ARCH_FOOTBRIDGE
431 bool "FootBridge"
c750815e 432 select CPU_SA110
1da177e4 433 select FOOTBRIDGE
4e8d7637 434 select GENERIC_CLOCKEVENTS
d0ee9f40 435 select HAVE_IDE
8ef6e620 436 select NEED_MACH_IO_H if !MMU
0cdc8b92 437 select NEED_MACH_MEMORY_H
f999b8bd
MM
438 help
439 Support for systems based on the DC21285 companion chip
440 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
1da177e4 441
4af6fee1
DS
442config ARCH_NETX
443 bool "Hilscher NetX based"
b1b3f49c 444 select ARM_VIC
234b6ced 445 select CLKSRC_MMIO
c750815e 446 select CPU_ARM926T
2fcfe6b8 447 select GENERIC_CLOCKEVENTS
f999b8bd 448 help
4af6fee1
DS
449 This enables support for systems based on the Hilscher NetX Soc
450
3b938be6
RK
451config ARCH_IOP13XX
452 bool "IOP13xx-based"
453 depends on MMU
b1b3f49c 454 select CPU_XSC3
0cdc8b92 455 select NEED_MACH_MEMORY_H
13a5045d 456 select NEED_RET_TO_USER
b1b3f49c
RK
457 select PCI
458 select PLAT_IOP
459 select VMSPLIT_1G
37ebbcff 460 select SPARSE_IRQ
3b938be6
RK
461 help
462 Support for Intel's IOP13XX (XScale) family of processors.
463
3f7e5815
LB
464config ARCH_IOP32X
465 bool "IOP32x-based"
a4f7e763 466 depends on MMU
b1b3f49c 467 select ARCH_REQUIRE_GPIOLIB
c750815e 468 select CPU_XSCALE
e9004f50 469 select GPIO_IOP
13a5045d 470 select NEED_RET_TO_USER
f7e68bbf 471 select PCI
b1b3f49c 472 select PLAT_IOP
f999b8bd 473 help
3f7e5815
LB
474 Support for Intel's 80219 and IOP32X (XScale) family of
475 processors.
476
477config ARCH_IOP33X
478 bool "IOP33x-based"
479 depends on MMU
b1b3f49c 480 select ARCH_REQUIRE_GPIOLIB
c750815e 481 select CPU_XSCALE
e9004f50 482 select GPIO_IOP
13a5045d 483 select NEED_RET_TO_USER
3f7e5815 484 select PCI
b1b3f49c 485 select PLAT_IOP
3f7e5815
LB
486 help
487 Support for Intel's IOP33X (XScale) family of processors.
1da177e4 488
3b938be6
RK
489config ARCH_IXP4XX
490 bool "IXP4xx-based"
a4f7e763 491 depends on MMU
58af4a24 492 select ARCH_HAS_DMA_SET_COHERENT_MASK
b1b3f49c 493 select ARCH_REQUIRE_GPIOLIB
51aaf81f 494 select ARCH_SUPPORTS_BIG_ENDIAN
234b6ced 495 select CLKSRC_MMIO
c750815e 496 select CPU_XSCALE
b1b3f49c 497 select DMABOUNCE if PCI
3b938be6 498 select GENERIC_CLOCKEVENTS
0b05da72 499 select MIGHT_HAVE_PCI
c334bc15 500 select NEED_MACH_IO_H
9296d94d 501 select USB_EHCI_BIG_ENDIAN_DESC
171b3f0d 502 select USB_EHCI_BIG_ENDIAN_MMIO
c4713074 503 help
3b938be6 504 Support for Intel's IXP4XX (XScale) family of processors.
c4713074 505
edabd38e
SB
506config ARCH_DOVE
507 bool "Marvell Dove"
edabd38e 508 select ARCH_REQUIRE_GPIOLIB
756b2531 509 select CPU_PJ4
edabd38e 510 select GENERIC_CLOCKEVENTS
0f81bd43 511 select MIGHT_HAVE_PCI
171b3f0d 512 select MVEBU_MBUS
9139acd1
SH
513 select PINCTRL
514 select PINCTRL_DOVE
abcda1dc 515 select PLAT_ORION_LEGACY
edabd38e
SB
516 help
517 Support for the Marvell Dove SoC 88AP510
518
794d15b2
SS
519config ARCH_MV78XX0
520 bool "Marvell MV78xx0"
a8865655 521 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 522 select CPU_FEROCEON
794d15b2 523 select GENERIC_CLOCKEVENTS
171b3f0d 524 select MVEBU_MBUS
b1b3f49c 525 select PCI
abcda1dc 526 select PLAT_ORION_LEGACY
794d15b2
SS
527 help
528 Support for the following Marvell MV78xx0 series SoCs:
529 MV781x0, MV782x0.
530
9dd0b194 531config ARCH_ORION5X
585cf175
TP
532 bool "Marvell Orion"
533 depends on MMU
a8865655 534 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 535 select CPU_FEROCEON
51cbff1d 536 select GENERIC_CLOCKEVENTS
171b3f0d 537 select MVEBU_MBUS
b1b3f49c 538 select PCI
abcda1dc 539 select PLAT_ORION_LEGACY
585cf175 540 help
9dd0b194 541 Support for the following Marvell Orion 5x series SoCs:
d2b2a6bb 542 Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
d323ade1 543 Orion-2 (5281), Orion-1-90 (6183).
585cf175 544
788c9700 545config ARCH_MMP
2f7e8fae 546 bool "Marvell PXA168/910/MMP2"
788c9700 547 depends on MMU
788c9700 548 select ARCH_REQUIRE_GPIOLIB
6d803ba7 549 select CLKDEV_LOOKUP
b1b3f49c 550 select GENERIC_ALLOCATOR
788c9700 551 select GENERIC_CLOCKEVENTS
157d2644 552 select GPIO_PXA
c24b3114 553 select IRQ_DOMAIN
0f374561 554 select MULTI_IRQ_HANDLER
7c8f86a4 555 select PINCTRL
788c9700 556 select PLAT_PXA
0bd86961 557 select SPARSE_IRQ
788c9700 558 help
2f7e8fae 559 Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
788c9700
RK
560
561config ARCH_KS8695
562 bool "Micrel/Kendin KS8695"
98830bc9 563 select ARCH_REQUIRE_GPIOLIB
c7e783d6 564 select CLKSRC_MMIO
b1b3f49c 565 select CPU_ARM922T
c7e783d6 566 select GENERIC_CLOCKEVENTS
b1b3f49c 567 select NEED_MACH_MEMORY_H
788c9700
RK
568 help
569 Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
570 System-on-Chip devices.
571
788c9700
RK
572config ARCH_W90X900
573 bool "Nuvoton W90X900 CPU"
c52d3d68 574 select ARCH_REQUIRE_GPIOLIB
6d803ba7 575 select CLKDEV_LOOKUP
6fa5d5f7 576 select CLKSRC_MMIO
b1b3f49c 577 select CPU_ARM926T
58b5369e 578 select GENERIC_CLOCKEVENTS
788c9700 579 help
a8bc4ead 580 Support for Nuvoton (Winbond logic dept.) ARM9 processor,
581 At present, the w90x900 has been renamed nuc900, regarding
582 the ARM series product line, you can login the following
583 link address to know more.
584
585 <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
586 ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
788c9700 587
93e22567
RK
588config ARCH_LPC32XX
589 bool "NXP LPC32XX"
590 select ARCH_REQUIRE_GPIOLIB
591 select ARM_AMBA
592 select CLKDEV_LOOKUP
593 select CLKSRC_MMIO
594 select CPU_ARM926T
595 select GENERIC_CLOCKEVENTS
596 select HAVE_IDE
93e22567
RK
597 select USE_OF
598 help
599 Support for the NXP LPC32XX family of processors
600
1da177e4 601config ARCH_PXA
2c8086a5 602 bool "PXA2xx/PXA3xx-based"
a4f7e763 603 depends on MMU
b1b3f49c
RK
604 select ARCH_MTD_XIP
605 select ARCH_REQUIRE_GPIOLIB
606 select ARM_CPU_SUSPEND if PM
607 select AUTO_ZRELADDR
a1c0a6ad 608 select COMMON_CLK
6d803ba7 609 select CLKDEV_LOOKUP
234b6ced 610 select CLKSRC_MMIO
6f6caeaa 611 select CLKSRC_OF
981d0f39 612 select GENERIC_CLOCKEVENTS
157d2644 613 select GPIO_PXA
d0ee9f40 614 select HAVE_IDE
d6cf30ca 615 select IRQ_DOMAIN
b1b3f49c 616 select MULTI_IRQ_HANDLER
b1b3f49c
RK
617 select PLAT_PXA
618 select SPARSE_IRQ
f999b8bd 619 help
2c8086a5 620 Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
1da177e4 621
bf98c1ea 622config ARCH_SHMOBILE_LEGACY
0d9fd616 623 bool "Renesas ARM SoCs (non-multiplatform)"
bf98c1ea 624 select ARCH_SHMOBILE
91942d17 625 select ARM_PATCH_PHYS_VIRT if MMU
5e93c6b4 626 select CLKDEV_LOOKUP
0ed82bc9 627 select CPU_V7
b1b3f49c 628 select GENERIC_CLOCKEVENTS
4c3ffffd 629 select HAVE_ARM_SCU if SMP
a894fcc2 630 select HAVE_ARM_TWD if SMP
3b55658a 631 select HAVE_SMP
ce5ea9f3 632 select MIGHT_HAVE_CACHE_L2X0
60f1435c 633 select MULTI_IRQ_HANDLER
ce816fa8 634 select NO_IOPORT_MAP
2cd3c927 635 select PINCTRL
b1b3f49c 636 select PM_GENERIC_DOMAINS if PM
0cdc23df 637 select SH_CLK_CPG
b1b3f49c 638 select SPARSE_IRQ
c793c1b0 639 help
0d9fd616
LP
640 Support for Renesas ARM SoC platforms using a non-multiplatform
641 kernel. This includes the SH-Mobile, R-Mobile, EMMA-Mobile, R-Car
642 and RZ families.
c793c1b0 643
1da177e4
LT
644config ARCH_RPC
645 bool "RiscPC"
646 select ARCH_ACORN
a08b6b79 647 select ARCH_MAY_HAVE_PC_FDC
07f841b7 648 select ARCH_SPARSEMEM_ENABLE
5cfc8ee0 649 select ARCH_USES_GETTIMEOFFSET
fa04e209 650 select CPU_SA110
b1b3f49c 651 select FIQ
d0ee9f40 652 select HAVE_IDE
b1b3f49c
RK
653 select HAVE_PATA_PLATFORM
654 select ISA_DMA_API
c334bc15 655 select NEED_MACH_IO_H
0cdc8b92 656 select NEED_MACH_MEMORY_H
ce816fa8 657 select NO_IOPORT_MAP
b4811bac 658 select VIRT_TO_BUS
1da177e4
LT
659 help
660 On the Acorn Risc-PC, Linux can support the internal IDE disk and
661 CD-ROM interface, serial and parallel port, and the floppy drive.
662
663config ARCH_SA1100
664 bool "SA1100-based"
b1b3f49c
RK
665 select ARCH_MTD_XIP
666 select ARCH_REQUIRE_GPIOLIB
667 select ARCH_SPARSEMEM_ENABLE
668 select CLKDEV_LOOKUP
669 select CLKSRC_MMIO
1937f5b9 670 select CPU_FREQ
b1b3f49c 671 select CPU_SA1100
3e238be2 672 select GENERIC_CLOCKEVENTS
d0ee9f40 673 select HAVE_IDE
1eca42b4 674 select IRQ_DOMAIN
b1b3f49c 675 select ISA
affcab32 676 select MULTI_IRQ_HANDLER
0cdc8b92 677 select NEED_MACH_MEMORY_H
375dec92 678 select SPARSE_IRQ
f999b8bd
MM
679 help
680 Support for StrongARM 11x0 based boards.
1da177e4 681
b130d5c2
KK
682config ARCH_S3C24XX
683 bool "Samsung S3C24XX SoCs"
53650430 684 select ARCH_REQUIRE_GPIOLIB
335cce74 685 select ATAGS
b1b3f49c 686 select CLKDEV_LOOKUP
4280506a 687 select CLKSRC_SAMSUNG_PWM
7f78b6eb 688 select GENERIC_CLOCKEVENTS
880cf071 689 select GPIO_SAMSUNG
20676c15 690 select HAVE_S3C2410_I2C if I2C
b130d5c2 691 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 692 select HAVE_S3C_RTC if RTC_CLASS
17453dd2 693 select MULTI_IRQ_HANDLER
c334bc15 694 select NEED_MACH_IO_H
cd8dc7ae 695 select SAMSUNG_ATAGS
1da177e4 696 help
b130d5c2
KK
697 Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
698 and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
699 (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
700 Samsung SMDK2410 development board (and derivatives).
63b1f51b 701
a08ab637
BD
702config ARCH_S3C64XX
703 bool "Samsung S3C64XX"
b1b3f49c 704 select ARCH_REQUIRE_GPIOLIB
1db0287a 705 select ARM_AMBA
89f0ce72 706 select ARM_VIC
335cce74 707 select ATAGS
b1b3f49c 708 select CLKDEV_LOOKUP
4280506a 709 select CLKSRC_SAMSUNG_PWM
ccecba3c 710 select COMMON_CLK_SAMSUNG
70bacadb 711 select CPU_V6K
04a49b71 712 select GENERIC_CLOCKEVENTS
880cf071 713 select GPIO_SAMSUNG
b1b3f49c
RK
714 select HAVE_S3C2410_I2C if I2C
715 select HAVE_S3C2410_WATCHDOG if WATCHDOG
6700397a 716 select HAVE_TCM
ce816fa8 717 select NO_IOPORT_MAP
b1b3f49c 718 select PLAT_SAMSUNG
4ab75a3f 719 select PM_GENERIC_DOMAINS if PM
b1b3f49c
RK
720 select S3C_DEV_NAND
721 select S3C_GPIO_TRACK
cd8dc7ae 722 select SAMSUNG_ATAGS
6e2d9e93 723 select SAMSUNG_WAKEMASK
88f59738 724 select SAMSUNG_WDT_RESET
a08ab637
BD
725 help
726 Samsung S3C64XX series based systems
727
7c6337e2
KH
728config ARCH_DAVINCI
729 bool "TI DaVinci"
b1b3f49c 730 select ARCH_HAS_HOLES_MEMORYMODEL
dce1115b 731 select ARCH_REQUIRE_GPIOLIB
6d803ba7 732 select CLKDEV_LOOKUP
20e9969b 733 select GENERIC_ALLOCATOR
b1b3f49c 734 select GENERIC_CLOCKEVENTS
dc7ad3b3 735 select GENERIC_IRQ_CHIP
b1b3f49c 736 select HAVE_IDE
3ad7a42d 737 select TI_PRIV_EDMA
689e331f 738 select USE_OF
b1b3f49c 739 select ZONE_DMA
7c6337e2
KH
740 help
741 Support for TI's DaVinci platform.
742
a0694861
TL
743config ARCH_OMAP1
744 bool "TI OMAP1"
00a36698 745 depends on MMU
9af915da 746 select ARCH_HAS_HOLES_MEMORYMODEL
a0694861 747 select ARCH_OMAP
21f47fbc 748 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 749 select CLKDEV_LOOKUP
d6e15d78 750 select CLKSRC_MMIO
b1b3f49c 751 select GENERIC_CLOCKEVENTS
a0694861 752 select GENERIC_IRQ_CHIP
a0694861
TL
753 select HAVE_IDE
754 select IRQ_DOMAIN
b694331c 755 select MULTI_IRQ_HANDLER
a0694861
TL
756 select NEED_MACH_IO_H if PCCARD
757 select NEED_MACH_MEMORY_H
685e2d08 758 select SPARSE_IRQ
21f47fbc 759 help
a0694861 760 Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
02c981c0 761
1da177e4
LT
762endchoice
763
387798b3
RH
764menu "Multiple platform selection"
765 depends on ARCH_MULTIPLATFORM
766
767comment "CPU Core family selection"
768
f8afae40
AB
769config ARCH_MULTI_V4
770 bool "ARMv4 based platforms (FA526)"
771 depends on !ARCH_MULTI_V6_V7
772 select ARCH_MULTI_V4_V5
773 select CPU_FA526
774
387798b3
RH
775config ARCH_MULTI_V4T
776 bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
387798b3 777 depends on !ARCH_MULTI_V6_V7
b1b3f49c 778 select ARCH_MULTI_V4_V5
24e860fb
AB
779 select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \
780 CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \
781 CPU_ARM925T || CPU_ARM940T)
387798b3
RH
782
783config ARCH_MULTI_V5
784 bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
387798b3 785 depends on !ARCH_MULTI_V6_V7
b1b3f49c 786 select ARCH_MULTI_V4_V5
12567bbd 787 select CPU_ARM926T if !(CPU_ARM946E || CPU_ARM1020 || \
24e860fb
AB
788 CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \
789 CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON)
387798b3
RH
790
791config ARCH_MULTI_V4_V5
792 bool
793
794config ARCH_MULTI_V6
8dda05cc 795 bool "ARMv6 based platforms (ARM11)"
387798b3 796 select ARCH_MULTI_V6_V7
42f4754a 797 select CPU_V6K
387798b3
RH
798
799config ARCH_MULTI_V7
8dda05cc 800 bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
387798b3
RH
801 default y
802 select ARCH_MULTI_V6_V7
b1b3f49c 803 select CPU_V7
90bc8ac7 804 select HAVE_SMP
387798b3
RH
805
806config ARCH_MULTI_V6_V7
807 bool
9352b05b 808 select MIGHT_HAVE_CACHE_L2X0
387798b3
RH
809
810config ARCH_MULTI_CPU_AUTO
811 def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
812 select ARCH_MULTI_V5
813
814endmenu
815
05e2a3de
RH
816config ARCH_VIRT
817 bool "Dummy Virtual Machine" if ARCH_MULTI_V7
4b8b5f25 818 select ARM_AMBA
05e2a3de 819 select ARM_GIC
05e2a3de 820 select ARM_PSCI
4b8b5f25 821 select HAVE_ARM_ARCH_TIMER
05e2a3de 822
ccf50e23
RK
823#
824# This is sorted alphabetically by mach-* pathname. However, plat-*
825# Kconfigs may be included either alphabetically (according to the
826# plat- suffix) or along side the corresponding mach-* source.
827#
3e93a22b
GC
828source "arch/arm/mach-mvebu/Kconfig"
829
445d9b30
TZ
830source "arch/arm/mach-alpine/Kconfig"
831
d9bfc86d
OR
832source "arch/arm/mach-asm9260/Kconfig"
833
95b8f20f
RK
834source "arch/arm/mach-at91/Kconfig"
835
1d22924e
AB
836source "arch/arm/mach-axxia/Kconfig"
837
8ac49e04
CD
838source "arch/arm/mach-bcm/Kconfig"
839
1c37fa10
SH
840source "arch/arm/mach-berlin/Kconfig"
841
1da177e4
LT
842source "arch/arm/mach-clps711x/Kconfig"
843
d94f944e
AV
844source "arch/arm/mach-cns3xxx/Kconfig"
845
95b8f20f
RK
846source "arch/arm/mach-davinci/Kconfig"
847
df8d742e
BS
848source "arch/arm/mach-digicolor/Kconfig"
849
95b8f20f
RK
850source "arch/arm/mach-dove/Kconfig"
851
e7736d47
LB
852source "arch/arm/mach-ep93xx/Kconfig"
853
1da177e4
LT
854source "arch/arm/mach-footbridge/Kconfig"
855
59d3a193
PZ
856source "arch/arm/mach-gemini/Kconfig"
857
387798b3
RH
858source "arch/arm/mach-highbank/Kconfig"
859
389ee0c2
HZ
860source "arch/arm/mach-hisi/Kconfig"
861
1da177e4
LT
862source "arch/arm/mach-integrator/Kconfig"
863
3f7e5815
LB
864source "arch/arm/mach-iop32x/Kconfig"
865
866source "arch/arm/mach-iop33x/Kconfig"
1da177e4 867
285f5fa7
DW
868source "arch/arm/mach-iop13xx/Kconfig"
869
1da177e4
LT
870source "arch/arm/mach-ixp4xx/Kconfig"
871
828989ad
SS
872source "arch/arm/mach-keystone/Kconfig"
873
95b8f20f
RK
874source "arch/arm/mach-ks8695/Kconfig"
875
3b8f5030
CC
876source "arch/arm/mach-meson/Kconfig"
877
17723fd3
JJ
878source "arch/arm/mach-moxart/Kconfig"
879
794d15b2
SS
880source "arch/arm/mach-mv78xx0/Kconfig"
881
3995eb82 882source "arch/arm/mach-imx/Kconfig"
1da177e4 883
f682a218
MB
884source "arch/arm/mach-mediatek/Kconfig"
885
1d3f33d5
SG
886source "arch/arm/mach-mxs/Kconfig"
887
95b8f20f 888source "arch/arm/mach-netx/Kconfig"
49cbe786 889
95b8f20f 890source "arch/arm/mach-nomadik/Kconfig"
95b8f20f 891
9851ca57
DT
892source "arch/arm/mach-nspire/Kconfig"
893
d48af15e
TL
894source "arch/arm/plat-omap/Kconfig"
895
896source "arch/arm/mach-omap1/Kconfig"
1da177e4 897
1dbae815
TL
898source "arch/arm/mach-omap2/Kconfig"
899
9dd0b194 900source "arch/arm/mach-orion5x/Kconfig"
585cf175 901
387798b3
RH
902source "arch/arm/mach-picoxcell/Kconfig"
903
95b8f20f
RK
904source "arch/arm/mach-pxa/Kconfig"
905source "arch/arm/plat-pxa/Kconfig"
585cf175 906
95b8f20f
RK
907source "arch/arm/mach-mmp/Kconfig"
908
8fc1b0f8
KG
909source "arch/arm/mach-qcom/Kconfig"
910
95b8f20f
RK
911source "arch/arm/mach-realview/Kconfig"
912
d63dc051
HS
913source "arch/arm/mach-rockchip/Kconfig"
914
95b8f20f 915source "arch/arm/mach-sa1100/Kconfig"
edabd38e 916
387798b3
RH
917source "arch/arm/mach-socfpga/Kconfig"
918
a7ed099f 919source "arch/arm/mach-spear/Kconfig"
a21765a7 920
65ebcc11
SK
921source "arch/arm/mach-sti/Kconfig"
922
85fd6d63 923source "arch/arm/mach-s3c24xx/Kconfig"
1da177e4 924
431107ea 925source "arch/arm/mach-s3c64xx/Kconfig"
a08ab637 926
170f4e42
KK
927source "arch/arm/mach-s5pv210/Kconfig"
928
83014579 929source "arch/arm/mach-exynos/Kconfig"
e509b289 930source "arch/arm/plat-samsung/Kconfig"
cc0e72b8 931
882d01f9 932source "arch/arm/mach-shmobile/Kconfig"
52c543f9 933
3b52634f
MR
934source "arch/arm/mach-sunxi/Kconfig"
935
156a0997
BS
936source "arch/arm/mach-prima2/Kconfig"
937
c5f80065
EG
938source "arch/arm/mach-tegra/Kconfig"
939
95b8f20f 940source "arch/arm/mach-u300/Kconfig"
1da177e4 941
ba56a987
MY
942source "arch/arm/mach-uniphier/Kconfig"
943
95b8f20f 944source "arch/arm/mach-ux500/Kconfig"
1da177e4
LT
945
946source "arch/arm/mach-versatile/Kconfig"
947
ceade897 948source "arch/arm/mach-vexpress/Kconfig"
420c34e4 949source "arch/arm/plat-versatile/Kconfig"
ceade897 950
6f35f9a9
TP
951source "arch/arm/mach-vt8500/Kconfig"
952
7ec80ddf 953source "arch/arm/mach-w90x900/Kconfig"
954
acede515
JN
955source "arch/arm/mach-zx/Kconfig"
956
9a45eb69
JC
957source "arch/arm/mach-zynq/Kconfig"
958
499f1640
SA
959# ARMv7-M architecture
960config ARCH_EFM32
961 bool "Energy Micro efm32"
962 depends on ARM_SINGLE_ARMV7M
963 select ARCH_REQUIRE_GPIOLIB
964 help
965 Support for Energy Micro's (now Silicon Labs) efm32 Giant Gecko
966 processors.
967
968config ARCH_LPC18XX
969 bool "NXP LPC18xx/LPC43xx"
970 depends on ARM_SINGLE_ARMV7M
971 select ARCH_HAS_RESET_CONTROLLER
972 select ARM_AMBA
973 select CLKSRC_LPC32XX
974 select PINCTRL
975 help
976 Support for NXP's LPC18xx Cortex-M3 and LPC43xx Cortex-M4
977 high performance microcontrollers.
978
979config ARCH_STM32
980 bool "STMicrolectronics STM32"
981 depends on ARM_SINGLE_ARMV7M
982 select ARCH_HAS_RESET_CONTROLLER
983 select ARMV7M_SYSTICK
25263186 984 select CLKSRC_STM32
499f1640
SA
985 select RESET_CONTROLLER
986 help
987 Support for STMicroelectronics STM32 processors.
988
1da177e4
LT
989# Definitions to make life easier
990config ARCH_ACORN
991 bool
992
7ae1f7ec
LB
993config PLAT_IOP
994 bool
469d3044 995 select GENERIC_CLOCKEVENTS
7ae1f7ec 996
69b02f6a
LB
997config PLAT_ORION
998 bool
bfe45e0b 999 select CLKSRC_MMIO
b1b3f49c 1000 select COMMON_CLK
dc7ad3b3 1001 select GENERIC_IRQ_CHIP
278b45b0 1002 select IRQ_DOMAIN
69b02f6a 1003
abcda1dc
TP
1004config PLAT_ORION_LEGACY
1005 bool
1006 select PLAT_ORION
1007
bd5ce433
EM
1008config PLAT_PXA
1009 bool
1010
f4b8b319
RK
1011config PLAT_VERSATILE
1012 bool
1013
d9a1beaa
AC
1014source "arch/arm/firmware/Kconfig"
1015
1da177e4
LT
1016source arch/arm/mm/Kconfig
1017
afe4b25e 1018config IWMMXT
d93003e8
SH
1019 bool "Enable iWMMXt support"
1020 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 || CPU_PJ4B
1021 default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 || CPU_PJ4B
afe4b25e
LB
1022 help
1023 Enable support for iWMMXt context switching at run time if
1024 running on a CPU that supports it.
1025
52108641 1026config MULTI_IRQ_HANDLER
1027 bool
1028 help
1029 Allow each machine to specify it's own IRQ handler at run time.
1030
3b93e7b0
HC
1031if !MMU
1032source "arch/arm/Kconfig-nommu"
1033endif
1034
3e0a07f8
GC
1035config PJ4B_ERRATA_4742
1036 bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation"
1037 depends on CPU_PJ4B && MACH_ARMADA_370
1038 default y
1039 help
1040 When coming out of either a Wait for Interrupt (WFI) or a Wait for
1041 Event (WFE) IDLE states, a specific timing sensitivity exists between
1042 the retiring WFI/WFE instructions and the newly issued subsequent
1043 instructions. This sensitivity can result in a CPU hang scenario.
1044 Workaround:
1045 The software must insert either a Data Synchronization Barrier (DSB)
1046 or Data Memory Barrier (DMB) command immediately after the WFI/WFE
1047 instruction
1048
f0c4b8d6
WD
1049config ARM_ERRATA_326103
1050 bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
1051 depends on CPU_V6
1052 help
1053 Executing a SWP instruction to read-only memory does not set bit 11
1054 of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
1055 treat the access as a read, preventing a COW from occurring and
1056 causing the faulting task to livelock.
1057
9cba3ccc
CM
1058config ARM_ERRATA_411920
1059 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
e399b1a4 1060 depends on CPU_V6 || CPU_V6K
9cba3ccc
CM
1061 help
1062 Invalidation of the Instruction Cache operation can
1063 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
1064 It does not affect the MPCore. This option enables the ARM Ltd.
1065 recommended workaround.
1066
7ce236fc
CM
1067config ARM_ERRATA_430973
1068 bool "ARM errata: Stale prediction on replaced interworking branch"
1069 depends on CPU_V7
1070 help
1071 This option enables the workaround for the 430973 Cortex-A8
79403cda 1072 r1p* erratum. If a code sequence containing an ARM/Thumb
7ce236fc
CM
1073 interworking branch is replaced with another code sequence at the
1074 same virtual address, whether due to self-modifying code or virtual
1075 to physical address re-mapping, Cortex-A8 does not recover from the
1076 stale interworking branch prediction. This results in Cortex-A8
1077 executing the new code sequence in the incorrect ARM or Thumb state.
1078 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
1079 and also flushes the branch target cache at every context switch.
1080 Note that setting specific bits in the ACTLR register may not be
1081 available in non-secure mode.
1082
855c551f
CM
1083config ARM_ERRATA_458693
1084 bool "ARM errata: Processor deadlock when a false hazard is created"
1085 depends on CPU_V7
62e4d357 1086 depends on !ARCH_MULTIPLATFORM
855c551f
CM
1087 help
1088 This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1089 erratum. For very specific sequences of memory operations, it is
1090 possible for a hazard condition intended for a cache line to instead
1091 be incorrectly associated with a different cache line. This false
1092 hazard might then cause a processor deadlock. The workaround enables
1093 the L1 caching of the NEON accesses and disables the PLD instruction
1094 in the ACTLR register. Note that setting specific bits in the ACTLR
1095 register may not be available in non-secure mode.
1096
0516e464
CM
1097config ARM_ERRATA_460075
1098 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
1099 depends on CPU_V7
62e4d357 1100 depends on !ARCH_MULTIPLATFORM
0516e464
CM
1101 help
1102 This option enables the workaround for the 460075 Cortex-A8 (r2p0)
1103 erratum. Any asynchronous access to the L2 cache may encounter a
1104 situation in which recent store transactions to the L2 cache are lost
1105 and overwritten with stale memory contents from external memory. The
1106 workaround disables the write-allocate mode for the L2 cache via the
1107 ACTLR register. Note that setting specific bits in the ACTLR register
1108 may not be available in non-secure mode.
1109
9f05027c
WD
1110config ARM_ERRATA_742230
1111 bool "ARM errata: DMB operation may be faulty"
1112 depends on CPU_V7 && SMP
62e4d357 1113 depends on !ARCH_MULTIPLATFORM
9f05027c
WD
1114 help
1115 This option enables the workaround for the 742230 Cortex-A9
1116 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
1117 between two write operations may not ensure the correct visibility
1118 ordering of the two writes. This workaround sets a specific bit in
1119 the diagnostic register of the Cortex-A9 which causes the DMB
1120 instruction to behave as a DSB, ensuring the correct behaviour of
1121 the two writes.
1122
a672e99b
WD
1123config ARM_ERRATA_742231
1124 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1125 depends on CPU_V7 && SMP
62e4d357 1126 depends on !ARCH_MULTIPLATFORM
a672e99b
WD
1127 help
1128 This option enables the workaround for the 742231 Cortex-A9
1129 (r2p0..r2p2) erratum. Under certain conditions, specific to the
1130 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1131 accessing some data located in the same cache line, may get corrupted
1132 data due to bad handling of the address hazard when the line gets
1133 replaced from one of the CPUs at the same time as another CPU is
1134 accessing it. This workaround sets specific bits in the diagnostic
1135 register of the Cortex-A9 which reduces the linefill issuing
1136 capabilities of the processor.
1137
69155794
JM
1138config ARM_ERRATA_643719
1139 bool "ARM errata: LoUIS bit field in CLIDR register is incorrect"
1140 depends on CPU_V7 && SMP
e5a5de44 1141 default y
69155794
JM
1142 help
1143 This option enables the workaround for the 643719 Cortex-A9 (prior to
1144 r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR
1145 register returns zero when it should return one. The workaround
1146 corrects this value, ensuring cache maintenance operations which use
1147 it behave as intended and avoiding data corruption.
1148
cdf357f1
WD
1149config ARM_ERRATA_720789
1150 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
e66dc745 1151 depends on CPU_V7
cdf357f1
WD
1152 help
1153 This option enables the workaround for the 720789 Cortex-A9 (prior to
1154 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1155 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1156 As a consequence of this erratum, some TLB entries which should be
1157 invalidated are not, resulting in an incoherency in the system page
1158 tables. The workaround changes the TLB flushing routines to invalidate
1159 entries regardless of the ASID.
475d92fc
WD
1160
1161config ARM_ERRATA_743622
1162 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1163 depends on CPU_V7
62e4d357 1164 depends on !ARCH_MULTIPLATFORM
475d92fc
WD
1165 help
1166 This option enables the workaround for the 743622 Cortex-A9
efbc74ac 1167 (r2p*) erratum. Under very rare conditions, a faulty
475d92fc
WD
1168 optimisation in the Cortex-A9 Store Buffer may lead to data
1169 corruption. This workaround sets a specific bit in the diagnostic
1170 register of the Cortex-A9 which disables the Store Buffer
1171 optimisation, preventing the defect from occurring. This has no
1172 visible impact on the overall performance or power consumption of the
1173 processor.
1174
9a27c27c
WD
1175config ARM_ERRATA_751472
1176 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
ba90c516 1177 depends on CPU_V7
62e4d357 1178 depends on !ARCH_MULTIPLATFORM
9a27c27c
WD
1179 help
1180 This option enables the workaround for the 751472 Cortex-A9 (prior
1181 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
1182 completion of a following broadcasted operation if the second
1183 operation is received by a CPU before the ICIALLUIS has completed,
1184 potentially leading to corrupted entries in the cache or TLB.
1185
fcbdc5fe
WD
1186config ARM_ERRATA_754322
1187 bool "ARM errata: possible faulty MMU translations following an ASID switch"
1188 depends on CPU_V7
1189 help
1190 This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1191 r3p*) erratum. A speculative memory access may cause a page table walk
1192 which starts prior to an ASID switch but completes afterwards. This
1193 can populate the micro-TLB with a stale entry which may be hit with
1194 the new ASID. This workaround places two dsb instructions in the mm
1195 switching code so that no page table walks can cross the ASID switch.
1196
5dab26af
WD
1197config ARM_ERRATA_754327
1198 bool "ARM errata: no automatic Store Buffer drain"
1199 depends on CPU_V7 && SMP
1200 help
1201 This option enables the workaround for the 754327 Cortex-A9 (prior to
1202 r2p0) erratum. The Store Buffer does not have any automatic draining
1203 mechanism and therefore a livelock may occur if an external agent
1204 continuously polls a memory location waiting to observe an update.
1205 This workaround defines cpu_relax() as smp_mb(), preventing correctly
1206 written polling loops from denying visibility of updates to memory.
1207
145e10e1
CM
1208config ARM_ERRATA_364296
1209 bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
fd832478 1210 depends on CPU_V6
145e10e1
CM
1211 help
1212 This options enables the workaround for the 364296 ARM1136
1213 r0p2 erratum (possible cache data corruption with
1214 hit-under-miss enabled). It sets the undocumented bit 31 in
1215 the auxiliary control register and the FI bit in the control
1216 register, thus disabling hit-under-miss without putting the
1217 processor into full low interrupt latency mode. ARM11MPCore
1218 is not affected.
1219
f630c1bd
WD
1220config ARM_ERRATA_764369
1221 bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1222 depends on CPU_V7 && SMP
1223 help
1224 This option enables the workaround for erratum 764369
1225 affecting Cortex-A9 MPCore with two or more processors (all
1226 current revisions). Under certain timing circumstances, a data
1227 cache line maintenance operation by MVA targeting an Inner
1228 Shareable memory region may fail to proceed up to either the
1229 Point of Coherency or to the Point of Unification of the
1230 system. This workaround adds a DSB instruction before the
1231 relevant cache maintenance functions and sets a specific bit
1232 in the diagnostic control register of the SCU.
1233
7253b85c
SH
1234config ARM_ERRATA_775420
1235 bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
1236 depends on CPU_V7
1237 help
1238 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
1239 r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
1240 operation aborts with MMU exception, it might cause the processor
1241 to deadlock. This workaround puts DSB before executing ISB if
1242 an abort may occur on cache maintenance.
1243
93dc6887
CM
1244config ARM_ERRATA_798181
1245 bool "ARM errata: TLBI/DSB failure on Cortex-A15"
1246 depends on CPU_V7 && SMP
1247 help
1248 On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
1249 adequately shooting down all use of the old entries. This
1250 option enables the Linux kernel workaround for this erratum
1251 which sends an IPI to the CPUs that are running the same ASID
1252 as the one being invalidated.
1253
84b6504f
WD
1254config ARM_ERRATA_773022
1255 bool "ARM errata: incorrect instructions may be executed from loop buffer"
1256 depends on CPU_V7
1257 help
1258 This option enables the workaround for the 773022 Cortex-A15
1259 (up to r0p4) erratum. In certain rare sequences of code, the
1260 loop buffer may deliver incorrect instructions. This
1261 workaround disables the loop buffer to avoid the erratum.
1262
1da177e4
LT
1263endmenu
1264
1265source "arch/arm/common/Kconfig"
1266
1da177e4
LT
1267menu "Bus support"
1268
1da177e4
LT
1269config ISA
1270 bool
1da177e4
LT
1271 help
1272 Find out whether you have ISA slots on your motherboard. ISA is the
1273 name of a bus system, i.e. the way the CPU talks to the other stuff
1274 inside your box. Other bus systems are PCI, EISA, MicroChannel
1275 (MCA) or VESA. ISA is an older system, now being displaced by PCI;
1276 newer boards don't support it. If you have ISA, say Y, otherwise N.
1277
065909b9 1278# Select ISA DMA controller support
1da177e4
LT
1279config ISA_DMA
1280 bool
065909b9 1281 select ISA_DMA_API
1da177e4 1282
065909b9 1283# Select ISA DMA interface
5cae841b
AV
1284config ISA_DMA_API
1285 bool
5cae841b 1286
1da177e4 1287config PCI
0b05da72 1288 bool "PCI support" if MIGHT_HAVE_PCI
1da177e4
LT
1289 help
1290 Find out whether you have a PCI motherboard. PCI is the name of a
1291 bus system, i.e. the way the CPU talks to the other stuff inside
1292 your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
1293 VESA. If you have PCI, say Y, otherwise N.
1294
52882173
AV
1295config PCI_DOMAINS
1296 bool
1297 depends on PCI
1298
8c7d1474
LP
1299config PCI_DOMAINS_GENERIC
1300 def_bool PCI_DOMAINS
1301
b080ac8a
MRJ
1302config PCI_NANOENGINE
1303 bool "BSE nanoEngine PCI support"
1304 depends on SA1100_NANOENGINE
1305 help
1306 Enable PCI on the BSE nanoEngine board.
1307
36e23590
MW
1308config PCI_SYSCALL
1309 def_bool PCI
1310
a0113a99
MR
1311config PCI_HOST_ITE8152
1312 bool
1313 depends on PCI && MACH_ARMCORE
1314 default y
1315 select DMABOUNCE
1316
1da177e4 1317source "drivers/pci/Kconfig"
3f06d157 1318source "drivers/pci/pcie/Kconfig"
1da177e4
LT
1319
1320source "drivers/pcmcia/Kconfig"
1321
1322endmenu
1323
1324menu "Kernel Features"
1325
3b55658a
DM
1326config HAVE_SMP
1327 bool
1328 help
1329 This option should be selected by machines which have an SMP-
1330 capable CPU.
1331
1332 The only effect of this option is to make the SMP-related
1333 options available to the user for configuration.
1334
1da177e4 1335config SMP
bb2d8130 1336 bool "Symmetric Multi-Processing"
fbb4ddac 1337 depends on CPU_V6K || CPU_V7
bc28248e 1338 depends on GENERIC_CLOCKEVENTS
3b55658a 1339 depends on HAVE_SMP
801bb21c 1340 depends on MMU || ARM_MPU
0361748f 1341 select IRQ_WORK
1da177e4
LT
1342 help
1343 This enables support for systems with more than one CPU. If you have
4a474157
RG
1344 a system with only one CPU, say N. If you have a system with more
1345 than one CPU, say Y.
1da177e4 1346
4a474157 1347 If you say N here, the kernel will run on uni- and multiprocessor
1da177e4 1348 machines, but will use only one CPU of a multiprocessor machine. If
4a474157
RG
1349 you say Y here, the kernel will run on many, but not all,
1350 uniprocessor machines. On a uniprocessor machine, the kernel
1351 will run faster if you say N here.
1da177e4 1352
395cf969 1353 See also <file:Documentation/x86/i386/IO-APIC.txt>,
1da177e4 1354 <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
50a23e6e 1355 <http://tldp.org/HOWTO/SMP-HOWTO.html>.
1da177e4
LT
1356
1357 If you don't know what to do here, say N.
1358
f00ec48f 1359config SMP_ON_UP
5744ff43 1360 bool "Allow booting SMP kernel on uniprocessor systems"
801bb21c 1361 depends on SMP && !XIP_KERNEL && MMU
f00ec48f
RK
1362 default y
1363 help
1364 SMP kernels contain instructions which fail on non-SMP processors.
1365 Enabling this option allows the kernel to modify itself to make
1366 these instructions safe. Disabling it allows about 1K of space
1367 savings.
1368
1369 If you don't know what to do here, say Y.
1370
c9018aab
VG
1371config ARM_CPU_TOPOLOGY
1372 bool "Support cpu topology definition"
1373 depends on SMP && CPU_V7
1374 default y
1375 help
1376 Support ARM cpu topology definition. The MPIDR register defines
1377 affinity between processors which is then used to describe the cpu
1378 topology of an ARM System.
1379
1380config SCHED_MC
1381 bool "Multi-core scheduler support"
1382 depends on ARM_CPU_TOPOLOGY
1383 help
1384 Multi-core scheduler support improves the CPU scheduler's decision
1385 making when dealing with multi-core CPU chips at a cost of slightly
1386 increased overhead in some places. If unsure say N here.
1387
1388config SCHED_SMT
1389 bool "SMT scheduler support"
1390 depends on ARM_CPU_TOPOLOGY
1391 help
1392 Improves the CPU scheduler's decision making when dealing with
1393 MultiThreading at a cost of slightly increased overhead in some
1394 places. If unsure say N here.
1395
a8cbcd92
RK
1396config HAVE_ARM_SCU
1397 bool
a8cbcd92
RK
1398 help
1399 This option enables support for the ARM system coherency unit
1400
8a4da6e3 1401config HAVE_ARM_ARCH_TIMER
022c03a2
MZ
1402 bool "Architected timer support"
1403 depends on CPU_V7
8a4da6e3 1404 select ARM_ARCH_TIMER
0c403462 1405 select GENERIC_CLOCKEVENTS
022c03a2
MZ
1406 help
1407 This option enables support for the ARM architected timer
1408
f32f4ce2
RK
1409config HAVE_ARM_TWD
1410 bool
1411 depends on SMP
da4a686a 1412 select CLKSRC_OF if OF
f32f4ce2
RK
1413 help
1414 This options enables support for the ARM timer and watchdog unit
1415
e8db288e
NP
1416config MCPM
1417 bool "Multi-Cluster Power Management"
1418 depends on CPU_V7 && SMP
1419 help
1420 This option provides the common power management infrastructure
1421 for (multi-)cluster based systems, such as big.LITTLE based
1422 systems.
1423
ebf4a5c5
HZ
1424config MCPM_QUAD_CLUSTER
1425 bool
1426 depends on MCPM
1427 help
1428 To avoid wasting resources unnecessarily, MCPM only supports up
1429 to 2 clusters by default.
1430 Platforms with 3 or 4 clusters that use MCPM must select this
1431 option to allow the additional clusters to be managed.
1432
1c33be57
NP
1433config BIG_LITTLE
1434 bool "big.LITTLE support (Experimental)"
1435 depends on CPU_V7 && SMP
1436 select MCPM
1437 help
1438 This option enables support selections for the big.LITTLE
1439 system architecture.
1440
1441config BL_SWITCHER
1442 bool "big.LITTLE switcher support"
1443 depends on BIG_LITTLE && MCPM && HOTPLUG_CPU
1c33be57 1444 select ARM_CPU_SUSPEND
51aaf81f 1445 select CPU_PM
1c33be57
NP
1446 help
1447 The big.LITTLE "switcher" provides the core functionality to
1448 transparently handle transition between a cluster of A15's
1449 and a cluster of A7's in a big.LITTLE system.
1450
b22537c6
NP
1451config BL_SWITCHER_DUMMY_IF
1452 tristate "Simple big.LITTLE switcher user interface"
1453 depends on BL_SWITCHER && DEBUG_KERNEL
1454 help
1455 This is a simple and dummy char dev interface to control
1456 the big.LITTLE switcher core code. It is meant for
1457 debugging purposes only.
1458
8d5796d2
LB
1459choice
1460 prompt "Memory split"
006fa259 1461 depends on MMU
8d5796d2
LB
1462 default VMSPLIT_3G
1463 help
1464 Select the desired split between kernel and user memory.
1465
1466 If you are not absolutely sure what you are doing, leave this
1467 option alone!
1468
1469 config VMSPLIT_3G
1470 bool "3G/1G user/kernel split"
1471 config VMSPLIT_2G
1472 bool "2G/2G user/kernel split"
1473 config VMSPLIT_1G
1474 bool "1G/3G user/kernel split"
1475endchoice
1476
1477config PAGE_OFFSET
1478 hex
006fa259 1479 default PHYS_OFFSET if !MMU
8d5796d2
LB
1480 default 0x40000000 if VMSPLIT_1G
1481 default 0x80000000 if VMSPLIT_2G
1482 default 0xC0000000
1483
1da177e4
LT
1484config NR_CPUS
1485 int "Maximum number of CPUs (2-32)"
1486 range 2 32
1487 depends on SMP
1488 default "4"
1489
a054a811 1490config HOTPLUG_CPU
00b7dede 1491 bool "Support for hot-pluggable CPUs"
40b31360 1492 depends on SMP
a054a811
RK
1493 help
1494 Say Y here to experiment with turning CPUs off and on. CPUs
1495 can be controlled through /sys/devices/system/cpu.
1496
2bdd424f
WD
1497config ARM_PSCI
1498 bool "Support for the ARM Power State Coordination Interface (PSCI)"
1499 depends on CPU_V7
1500 help
1501 Say Y here if you want Linux to communicate with system firmware
1502 implementing the PSCI specification for CPU-centric power
1503 management operations described in ARM document number ARM DEN
1504 0022A ("Power State Coordination Interface System Software on
1505 ARM processors").
1506
2a6ad871
MR
1507# The GPIO number here must be sorted by descending number. In case of
1508# a multiplatform kernel, we just want the highest value required by the
1509# selected platforms.
44986ab0
PDSN
1510config ARCH_NR_GPIO
1511 int
b35d2e56
GF
1512 default 1024 if ARCH_BRCMSTB || ARCH_SHMOBILE || ARCH_TEGRA || \
1513 ARCH_ZYNQ
aa42587a
TF
1514 default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || \
1515 SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX || ARCH_S5PV210
eb171a99 1516 default 416 if ARCH_SUNXI
06b851e5 1517 default 392 if ARCH_U8500
01bb914c 1518 default 352 if ARCH_VT8500
7b5da4c3 1519 default 288 if ARCH_ROCKCHIP
2a6ad871 1520 default 264 if MACH_H4700
44986ab0
PDSN
1521 default 0
1522 help
1523 Maximum number of GPIOs in the system.
1524
1525 If unsure, leave the default value.
1526
d45a398f 1527source kernel/Kconfig.preempt
1da177e4 1528
c9218b16 1529config HZ_FIXED
f8065813 1530 int
070b8b43 1531 default 200 if ARCH_EBSA110 || ARCH_S3C24XX || \
a73ddc61 1532 ARCH_S5PV210 || ARCH_EXYNOS4
1164f672 1533 default 128 if SOC_AT91RM9200
bf98c1ea 1534 default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE_LEGACY
47d84682 1535 default 0
c9218b16
RK
1536
1537choice
47d84682 1538 depends on HZ_FIXED = 0
c9218b16
RK
1539 prompt "Timer frequency"
1540
1541config HZ_100
1542 bool "100 Hz"
1543
1544config HZ_200
1545 bool "200 Hz"
1546
1547config HZ_250
1548 bool "250 Hz"
1549
1550config HZ_300
1551 bool "300 Hz"
1552
1553config HZ_500
1554 bool "500 Hz"
1555
1556config HZ_1000
1557 bool "1000 Hz"
1558
1559endchoice
1560
1561config HZ
1562 int
47d84682 1563 default HZ_FIXED if HZ_FIXED != 0
c9218b16
RK
1564 default 100 if HZ_100
1565 default 200 if HZ_200
1566 default 250 if HZ_250
1567 default 300 if HZ_300
1568 default 500 if HZ_500
1569 default 1000
1570
1571config SCHED_HRTICK
1572 def_bool HIGH_RES_TIMERS
f8065813 1573
16c79651 1574config THUMB2_KERNEL
bc7dea00 1575 bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
4477ca45 1576 depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K
bc7dea00 1577 default y if CPU_THUMBONLY
16c79651
CM
1578 select AEABI
1579 select ARM_ASM_UNIFIED
89bace65 1580 select ARM_UNWIND
16c79651
CM
1581 help
1582 By enabling this option, the kernel will be compiled in
1583 Thumb-2 mode. A compiler/assembler that understand the unified
1584 ARM-Thumb syntax is needed.
1585
1586 If unsure, say N.
1587
6f685c5c
DM
1588config THUMB2_AVOID_R_ARM_THM_JUMP11
1589 bool "Work around buggy Thumb-2 short branch relocations in gas"
1590 depends on THUMB2_KERNEL && MODULES
1591 default y
1592 help
1593 Various binutils versions can resolve Thumb-2 branches to
1594 locally-defined, preemptible global symbols as short-range "b.n"
1595 branch instructions.
1596
1597 This is a problem, because there's no guarantee the final
1598 destination of the symbol, or any candidate locations for a
1599 trampoline, are within range of the branch. For this reason, the
1600 kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
1601 relocation in modules at all, and it makes little sense to add
1602 support.
1603
1604 The symptom is that the kernel fails with an "unsupported
1605 relocation" error when loading some modules.
1606
1607 Until fixed tools are available, passing
1608 -fno-optimize-sibling-calls to gcc should prevent gcc generating
1609 code which hits this problem, at the cost of a bit of extra runtime
1610 stack usage in some cases.
1611
1612 The problem is described in more detail at:
1613 https://bugs.launchpad.net/binutils-linaro/+bug/725126
1614
1615 Only Thumb-2 kernels are affected.
1616
1617 Unless you are sure your tools don't have this problem, say Y.
1618
0becb088
CM
1619config ARM_ASM_UNIFIED
1620 bool
1621
704bdda0
NP
1622config AEABI
1623 bool "Use the ARM EABI to compile the kernel"
1624 help
1625 This option allows for the kernel to be compiled using the latest
1626 ARM ABI (aka EABI). This is only useful if you are using a user
1627 space environment that is also compiled with EABI.
1628
1629 Since there are major incompatibilities between the legacy ABI and
1630 EABI, especially with regard to structure member alignment, this
1631 option also changes the kernel syscall calling convention to
1632 disambiguate both ABIs and allow for backward compatibility support
1633 (selected with CONFIG_OABI_COMPAT).
1634
1635 To use this you need GCC version 4.0.0 or later.
1636
6c90c872 1637config OABI_COMPAT
a73a3ff1 1638 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
d6f94fa0 1639 depends on AEABI && !THUMB2_KERNEL
6c90c872
NP
1640 help
1641 This option preserves the old syscall interface along with the
1642 new (ARM EABI) one. It also provides a compatibility layer to
1643 intercept syscalls that have structure arguments which layout
1644 in memory differs between the legacy ABI and the new ARM EABI
1645 (only for non "thumb" binaries). This option adds a tiny
1646 overhead to all syscalls and produces a slightly larger kernel.
91702175
KC
1647
1648 The seccomp filter system will not be available when this is
1649 selected, since there is no way yet to sensibly distinguish
1650 between calling conventions during filtering.
1651
6c90c872
NP
1652 If you know you'll be using only pure EABI user space then you
1653 can say N here. If this option is not selected and you attempt
1654 to execute a legacy ABI binary then the result will be
1655 UNPREDICTABLE (in fact it can be predicted that it won't work
b02f8467 1656 at all). If in doubt say N.
6c90c872 1657
eb33575c 1658config ARCH_HAS_HOLES_MEMORYMODEL
e80d6a24 1659 bool
e80d6a24 1660
05944d74
RK
1661config ARCH_SPARSEMEM_ENABLE
1662 bool
1663
07a2f737
RK
1664config ARCH_SPARSEMEM_DEFAULT
1665 def_bool ARCH_SPARSEMEM_ENABLE
1666
05944d74 1667config ARCH_SELECT_MEMORY_MODEL
be370302 1668 def_bool ARCH_SPARSEMEM_ENABLE
c80d79d7 1669
7b7bf499
WD
1670config HAVE_ARCH_PFN_VALID
1671 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
1672
b8cd51af
SC
1673config HAVE_GENERIC_RCU_GUP
1674 def_bool y
1675 depends on ARM_LPAE
1676
053a96ca 1677config HIGHMEM
e8db89a2
RK
1678 bool "High Memory Support"
1679 depends on MMU
053a96ca
NP
1680 help
1681 The address space of ARM processors is only 4 Gigabytes large
1682 and it has to accommodate user address space, kernel address
1683 space as well as some memory mapped IO. That means that, if you
1684 have a large amount of physical memory and/or IO, not all of the
1685 memory can be "permanently mapped" by the kernel. The physical
1686 memory that is not permanently mapped is called "high memory".
1687
1688 Depending on the selected kernel/user memory split, minimum
1689 vmalloc space and actual amount of RAM, you may not need this
1690 option which should result in a slightly faster kernel.
1691
1692 If unsure, say n.
1693
65cec8e3
RK
1694config HIGHPTE
1695 bool "Allocate 2nd-level pagetables from highmem"
1696 depends on HIGHMEM
65cec8e3 1697
1b8873a0
JI
1698config HW_PERF_EVENTS
1699 bool "Enable hardware performance counter support for perf events"
f0d1bc47 1700 depends on PERF_EVENTS
1b8873a0
JI
1701 default y
1702 help
1703 Enable hardware performance counter support for perf events. If
1704 disabled, perf events will use software events only.
1705
1355e2a6
CM
1706config SYS_SUPPORTS_HUGETLBFS
1707 def_bool y
1708 depends on ARM_LPAE
1709
8d962507
CM
1710config HAVE_ARCH_TRANSPARENT_HUGEPAGE
1711 def_bool y
1712 depends on ARM_LPAE
1713
4bfab203
SC
1714config ARCH_WANT_GENERAL_HUGETLB
1715 def_bool y
1716
7d485f64
AB
1717config ARM_MODULE_PLTS
1718 bool "Use PLTs to allow module memory to spill over into vmalloc area"
1719 depends on MODULES
1720 help
1721 Allocate PLTs when loading modules so that jumps and calls whose
1722 targets are too far away for their relative offsets to be encoded
1723 in the instructions themselves can be bounced via veneers in the
1724 module's PLT. This allows modules to be allocated in the generic
1725 vmalloc area after the dedicated module memory area has been
1726 exhausted. The modules will use slightly more memory, but after
1727 rounding up to page size, the actual memory footprint is usually
1728 the same.
1729
1730 Say y if you are getting out of memory errors while loading modules
1731
3f22ab27
DH
1732source "mm/Kconfig"
1733
c1b2d970 1734config FORCE_MAX_ZONEORDER
bf98c1ea
LP
1735 int "Maximum zone order" if ARCH_SHMOBILE_LEGACY
1736 range 11 64 if ARCH_SHMOBILE_LEGACY
898f08e1 1737 default "12" if SOC_AM33XX
6d85e2b0 1738 default "9" if SA1111 || ARCH_EFM32
c1b2d970
MD
1739 default "11"
1740 help
1741 The kernel memory allocator divides physically contiguous memory
1742 blocks into "zones", where each zone is a power of two number of
1743 pages. This option selects the largest power of two that the kernel
1744 keeps in the memory allocator. If you need to allocate very large
1745 blocks of physically contiguous memory, then you may need to
1746 increase this value.
1747
1748 This config option is actually maximum order plus one. For example,
1749 a value of 11 means that the largest free memory block is 2^10 pages.
1750
1da177e4
LT
1751config ALIGNMENT_TRAP
1752 bool
f12d0d7c 1753 depends on CPU_CP15_MMU
1da177e4 1754 default y if !ARCH_EBSA110
e119bfff 1755 select HAVE_PROC_CPU if PROC_FS
1da177e4 1756 help
84eb8d06 1757 ARM processors cannot fetch/store information which is not
1da177e4
LT
1758 naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1759 address divisible by 4. On 32-bit ARM processors, these non-aligned
1760 fetch/store instructions will be emulated in software if you say
1761 here, which has a severe performance impact. This is necessary for
1762 correct operation of some network protocols. With an IP-only
1763 configuration it is safe to say N, otherwise say Y.
1764
39ec58f3 1765config UACCESS_WITH_MEMCPY
38ef2ad5
LW
1766 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
1767 depends on MMU
39ec58f3
LB
1768 default y if CPU_FEROCEON
1769 help
1770 Implement faster copy_to_user and clear_user methods for CPU
1771 cores where a 8-word STM instruction give significantly higher
1772 memory write throughput than a sequence of individual 32bit stores.
1773
1774 A possible side effect is a slight increase in scheduling latency
1775 between threads sharing the same address space if they invoke
1776 such copy operations with large buffers.
1777
1778 However, if the CPU data cache is using a write-allocate mode,
1779 this option is unlikely to provide any performance gain.
1780
70c70d97
NP
1781config SECCOMP
1782 bool
1783 prompt "Enable seccomp to safely compute untrusted bytecode"
1784 ---help---
1785 This kernel feature is useful for number crunching applications
1786 that may need to compute untrusted bytecode during their
1787 execution. By using pipes or other transports made available to
1788 the process as file descriptors supporting the read/write
1789 syscalls, it's possible to isolate those applications in
1790 their own address space using seccomp. Once seccomp is
1791 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1792 and the task is only allowed to execute a few safe syscalls
1793 defined by each seccomp mode.
1794
06e6295b
SS
1795config SWIOTLB
1796 def_bool y
1797
1798config IOMMU_HELPER
1799 def_bool SWIOTLB
1800
eff8d644
SS
1801config XEN_DOM0
1802 def_bool y
1803 depends on XEN
1804
1805config XEN
c2ba1f7d 1806 bool "Xen guest support on ARM"
85323a99 1807 depends on ARM && AEABI && OF
f880b67d 1808 depends on CPU_V7 && !CPU_V6
85323a99 1809 depends on !GENERIC_ATOMIC64
7693decc 1810 depends on MMU
51aaf81f 1811 select ARCH_DMA_ADDR_T_64BIT
17b7ab80 1812 select ARM_PSCI
83862ccf 1813 select SWIOTLB_XEN
eff8d644
SS
1814 help
1815 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1816
1da177e4
LT
1817endmenu
1818
1819menu "Boot options"
1820
9eb8f674
GL
1821config USE_OF
1822 bool "Flattened Device Tree support"
b1b3f49c 1823 select IRQ_DOMAIN
9eb8f674
GL
1824 select OF
1825 select OF_EARLY_FLATTREE
bcedb5f9 1826 select OF_RESERVED_MEM
9eb8f674
GL
1827 help
1828 Include support for flattened device tree machine descriptions.
1829
bd51e2f5
NP
1830config ATAGS
1831 bool "Support for the traditional ATAGS boot data passing" if USE_OF
1832 default y
1833 help
1834 This is the traditional way of passing data to the kernel at boot
1835 time. If you are solely relying on the flattened device tree (or
1836 the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1837 to remove ATAGS support from your kernel binary. If unsure,
1838 leave this to y.
1839
1840config DEPRECATED_PARAM_STRUCT
1841 bool "Provide old way to pass kernel parameters"
1842 depends on ATAGS
1843 help
1844 This was deprecated in 2001 and announced to live on for 5 years.
1845 Some old boot loaders still use this way.
1846
1da177e4
LT
1847# Compressed boot loader in ROM. Yes, we really want to ask about
1848# TEXT and BSS so we preserve their values in the config files.
1849config ZBOOT_ROM_TEXT
1850 hex "Compressed ROM boot loader base address"
1851 default "0"
1852 help
1853 The physical address at which the ROM-able zImage is to be
1854 placed in the target. Platforms which normally make use of
1855 ROM-able zImage formats normally set this to a suitable
1856 value in their defconfig file.
1857
1858 If ZBOOT_ROM is not enabled, this has no effect.
1859
1860config ZBOOT_ROM_BSS
1861 hex "Compressed ROM boot loader BSS address"
1862 default "0"
1863 help
f8c440b2
DF
1864 The base address of an area of read/write memory in the target
1865 for the ROM-able zImage which must be available while the
1866 decompressor is running. It must be large enough to hold the
1867 entire decompressed kernel plus an additional 128 KiB.
1868 Platforms which normally make use of ROM-able zImage formats
1869 normally set this to a suitable value in their defconfig file.
1da177e4
LT
1870
1871 If ZBOOT_ROM is not enabled, this has no effect.
1872
1873config ZBOOT_ROM
1874 bool "Compressed boot loader in ROM/flash"
1875 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
10968131 1876 depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR
1da177e4
LT
1877 help
1878 Say Y here if you intend to execute your compressed kernel image
1879 (zImage) directly from ROM or flash. If unsure, say N.
1880
e2a6a3aa
JB
1881config ARM_APPENDED_DTB
1882 bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
10968131 1883 depends on OF
e2a6a3aa
JB
1884 help
1885 With this option, the boot code will look for a device tree binary
1886 (DTB) appended to zImage
1887 (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1888
1889 This is meant as a backward compatibility convenience for those
1890 systems with a bootloader that can't be upgraded to accommodate
1891 the documented boot protocol using a device tree.
1892
1893 Beware that there is very little in terms of protection against
1894 this option being confused by leftover garbage in memory that might
1895 look like a DTB header after a reboot if no actual DTB is appended
1896 to zImage. Do not leave this option active in a production kernel
1897 if you don't intend to always append a DTB. Proper passing of the
1898 location into r2 of a bootloader provided DTB is always preferable
1899 to this option.
1900
b90b9a38
NP
1901config ARM_ATAG_DTB_COMPAT
1902 bool "Supplement the appended DTB with traditional ATAG information"
1903 depends on ARM_APPENDED_DTB
1904 help
1905 Some old bootloaders can't be updated to a DTB capable one, yet
1906 they provide ATAGs with memory configuration, the ramdisk address,
1907 the kernel cmdline string, etc. Such information is dynamically
1908 provided by the bootloader and can't always be stored in a static
1909 DTB. To allow a device tree enabled kernel to be used with such
1910 bootloaders, this option allows zImage to extract the information
1911 from the ATAG list and store it at run time into the appended DTB.
1912
d0f34a11
GR
1913choice
1914 prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
1915 default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1916
1917config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1918 bool "Use bootloader kernel arguments if available"
1919 help
1920 Uses the command-line options passed by the boot loader instead of
1921 the device tree bootargs property. If the boot loader doesn't provide
1922 any, the device tree bootargs property will be used.
1923
1924config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
1925 bool "Extend with bootloader kernel arguments"
1926 help
1927 The command-line arguments provided by the boot loader will be
1928 appended to the the device tree bootargs property.
1929
1930endchoice
1931
1da177e4
LT
1932config CMDLINE
1933 string "Default kernel command string"
1934 default ""
1935 help
1936 On some architectures (EBSA110 and CATS), there is currently no way
1937 for the boot loader to pass arguments to the kernel. For these
1938 architectures, you should supply some command-line options at build
1939 time by entering them here. As a minimum, you should specify the
1940 memory size and the root device (e.g., mem=64M root=/dev/nfs).
1941
4394c124
VB
1942choice
1943 prompt "Kernel command line type" if CMDLINE != ""
1944 default CMDLINE_FROM_BOOTLOADER
bd51e2f5 1945 depends on ATAGS
4394c124
VB
1946
1947config CMDLINE_FROM_BOOTLOADER
1948 bool "Use bootloader kernel arguments if available"
1949 help
1950 Uses the command-line options passed by the boot loader. If
1951 the boot loader doesn't provide any, the default kernel command
1952 string provided in CMDLINE will be used.
1953
1954config CMDLINE_EXTEND
1955 bool "Extend bootloader kernel arguments"
1956 help
1957 The command-line arguments provided by the boot loader will be
1958 appended to the default kernel command string.
1959
92d2040d
AH
1960config CMDLINE_FORCE
1961 bool "Always use the default kernel command string"
92d2040d
AH
1962 help
1963 Always use the default kernel command string, even if the boot
1964 loader passes other arguments to the kernel.
1965 This is useful if you cannot or don't want to change the
1966 command-line options your boot loader passes to the kernel.
4394c124 1967endchoice
92d2040d 1968
1da177e4
LT
1969config XIP_KERNEL
1970 bool "Kernel Execute-In-Place from ROM"
10968131 1971 depends on !ARM_LPAE && !ARCH_MULTIPLATFORM
1da177e4
LT
1972 help
1973 Execute-In-Place allows the kernel to run from non-volatile storage
1974 directly addressable by the CPU, such as NOR flash. This saves RAM
1975 space since the text section of the kernel is not loaded from flash
1976 to RAM. Read-write sections, such as the data section and stack,
1977 are still copied to RAM. The XIP kernel is not compressed since
1978 it has to run directly from flash, so it will take more space to
1979 store it. The flash address used to link the kernel object files,
1980 and for storing it, is configuration dependent. Therefore, if you
1981 say Y here, you must know the proper physical address where to
1982 store the kernel image depending on your own flash memory usage.
1983
1984 Also note that the make target becomes "make xipImage" rather than
1985 "make zImage" or "make Image". The final kernel binary to put in
1986 ROM memory will be arch/arm/boot/xipImage.
1987
1988 If unsure, say N.
1989
1990config XIP_PHYS_ADDR
1991 hex "XIP Kernel Physical Location"
1992 depends on XIP_KERNEL
1993 default "0x00080000"
1994 help
1995 This is the physical address in your flash memory the kernel will
1996 be linked for and stored to. This address is dependent on your
1997 own flash usage.
1998
c587e4a6
RP
1999config KEXEC
2000 bool "Kexec system call (EXPERIMENTAL)"
19ab428f 2001 depends on (!SMP || PM_SLEEP_SMP)
cb1293e2 2002 depends on !CPU_V7M
c587e4a6
RP
2003 help
2004 kexec is a system call that implements the ability to shutdown your
2005 current kernel, and to start another kernel. It is like a reboot
01dd2fbf 2006 but it is independent of the system firmware. And like a reboot
c587e4a6
RP
2007 you can start any kernel with it, not just Linux.
2008
2009 It is an ongoing process to be certain the hardware in a machine
2010 is properly shutdown, so do not be surprised if this code does not
bf220695 2011 initially work for you.
c587e4a6 2012
4cd9d6f7
RP
2013config ATAGS_PROC
2014 bool "Export atags in procfs"
bd51e2f5 2015 depends on ATAGS && KEXEC
b98d7291 2016 default y
4cd9d6f7
RP
2017 help
2018 Should the atags used to boot the kernel be exported in an "atags"
2019 file in procfs. Useful with kexec.
2020
cb5d39b3
MW
2021config CRASH_DUMP
2022 bool "Build kdump crash kernel (EXPERIMENTAL)"
cb5d39b3
MW
2023 help
2024 Generate crash dump after being started by kexec. This should
2025 be normally only set in special crash dump kernels which are
2026 loaded in the main kernel with kexec-tools into a specially
2027 reserved region and then later executed after a crash by
2028 kdump/kexec. The crash dump kernel must be compiled to a
2029 memory address not used by the main kernel
2030
2031 For more details see Documentation/kdump/kdump.txt
2032
e69edc79
EM
2033config AUTO_ZRELADDR
2034 bool "Auto calculation of the decompressed kernel image address"
e69edc79
EM
2035 help
2036 ZRELADDR is the physical address where the decompressed kernel
2037 image will be placed. If AUTO_ZRELADDR is selected, the address
2038 will be determined at run-time by masking the current IP with
2039 0xf8000000. This assumes the zImage being placed in the first 128MB
2040 from start of memory.
2041
1da177e4
LT
2042endmenu
2043
ac9d7efc 2044menu "CPU Power Management"
1da177e4 2045
1da177e4 2046source "drivers/cpufreq/Kconfig"
1da177e4 2047
ac9d7efc
RK
2048source "drivers/cpuidle/Kconfig"
2049
2050endmenu
2051
1da177e4
LT
2052menu "Floating point emulation"
2053
2054comment "At least one emulation must be selected"
2055
2056config FPE_NWFPE
2057 bool "NWFPE math emulation"
593c252a 2058 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
1da177e4
LT
2059 ---help---
2060 Say Y to include the NWFPE floating point emulator in the kernel.
2061 This is necessary to run most binaries. Linux does not currently
2062 support floating point hardware so you need to say Y here even if
2063 your machine has an FPA or floating point co-processor podule.
2064
2065 You may say N here if you are going to load the Acorn FPEmulator
2066 early in the bootup.
2067
2068config FPE_NWFPE_XP
2069 bool "Support extended precision"
bedf142b 2070 depends on FPE_NWFPE
1da177e4
LT
2071 help
2072 Say Y to include 80-bit support in the kernel floating-point
2073 emulator. Otherwise, only 32 and 64-bit support is compiled in.
2074 Note that gcc does not generate 80-bit operations by default,
2075 so in most cases this option only enlarges the size of the
2076 floating point emulator without any good reason.
2077
2078 You almost surely want to say N here.
2079
2080config FPE_FASTFPE
2081 bool "FastFPE math emulation (EXPERIMENTAL)"
d6f94fa0 2082 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
1da177e4
LT
2083 ---help---
2084 Say Y here to include the FAST floating point emulator in the kernel.
2085 This is an experimental much faster emulator which now also has full
2086 precision for the mantissa. It does not support any exceptions.
2087 It is very simple, and approximately 3-6 times faster than NWFPE.
2088
2089 It should be sufficient for most programs. It may be not suitable
2090 for scientific calculations, but you have to check this for yourself.
2091 If you do not feel you need a faster FP emulation you should better
2092 choose NWFPE.
2093
2094config VFP
2095 bool "VFP-format floating point maths"
e399b1a4 2096 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
1da177e4
LT
2097 help
2098 Say Y to include VFP support code in the kernel. This is needed
2099 if your hardware includes a VFP unit.
2100
2101 Please see <file:Documentation/arm/VFP/release-notes.txt> for
2102 release notes and additional status information.
2103
2104 Say N if your target does not have VFP hardware.
2105
25ebee02
CM
2106config VFPv3
2107 bool
2108 depends on VFP
2109 default y if CPU_V7
2110
b5872db4
CM
2111config NEON
2112 bool "Advanced SIMD (NEON) Extension support"
2113 depends on VFPv3 && CPU_V7
2114 help
2115 Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2116 Extension.
2117
73c132c1
AB
2118config KERNEL_MODE_NEON
2119 bool "Support for NEON in kernel mode"
c4a30c3b 2120 depends on NEON && AEABI
73c132c1
AB
2121 help
2122 Say Y to include support for NEON in kernel mode.
2123
1da177e4
LT
2124endmenu
2125
2126menu "Userspace binary formats"
2127
2128source "fs/Kconfig.binfmt"
2129
1da177e4
LT
2130endmenu
2131
2132menu "Power management options"
2133
eceab4ac 2134source "kernel/power/Kconfig"
1da177e4 2135
f4cb5700 2136config ARCH_SUSPEND_POSSIBLE
19a0519d 2137 depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \
f0d75153 2138 CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
f4cb5700
JB
2139 def_bool y
2140
15e0d9e3
AB
2141config ARM_CPU_SUSPEND
2142 def_bool PM_SLEEP
2143
603fb42a
SC
2144config ARCH_HIBERNATION_POSSIBLE
2145 bool
2146 depends on MMU
2147 default y if ARCH_SUSPEND_POSSIBLE
2148
1da177e4
LT
2149endmenu
2150
d5950b43
SR
2151source "net/Kconfig"
2152
ac25150f 2153source "drivers/Kconfig"
1da177e4 2154
916f743d
KG
2155source "drivers/firmware/Kconfig"
2156
1da177e4
LT
2157source "fs/Kconfig"
2158
1da177e4
LT
2159source "arch/arm/Kconfig.debug"
2160
2161source "security/Kconfig"
2162
2163source "crypto/Kconfig"
652ccae5
AB
2164if CRYPTO
2165source "arch/arm/crypto/Kconfig"
2166endif
1da177e4
LT
2167
2168source "lib/Kconfig"
749cf76c
CD
2169
2170source "arch/arm/kvm/Kconfig"
This page took 1.303931 seconds and 5 git commands to generate.