ARM: Dove: Convert to DT GPIO and pinctrl
[deliverable/linux.git] / arch / arm / Kconfig
CommitLineData
1da177e4
LT
1config ARM
2 bool
3 default y
b1b3f49c
RK
4 select ARCH_BINFMT_ELF_RANDOMIZE_PIE
5 select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
7563bbf8 6 select ARCH_HAVE_CUSTOM_GPIO_H
b1b3f49c
RK
7 select ARCH_WANT_IPC_PARSE_VERSION
8 select CPU_PM if (SUSPEND || CPU_IDLE)
9 select DCACHE_WORD_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && !CPU_BIG_ENDIAN
a41297a0 10 select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI)
b1b3f49c
RK
11 select GENERIC_CLOCKEVENTS_BROADCAST if SMP
12 select GENERIC_IRQ_PROBE
13 select GENERIC_IRQ_SHOW
14 select GENERIC_KERNEL_THREAD
3d6ee36d 15 select GENERIC_KERNEL_EXECVE
b1b3f49c
RK
16 select GENERIC_PCI_IOMAP
17 select GENERIC_SMP_IDLE_THREAD
18 select GENERIC_STRNCPY_FROM_USER
19 select GENERIC_STRNLEN_USER
20 select HARDIRQS_SW_RESEND
21 select HAVE_AOUT
09f05d85 22 select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
5cbad0eb 23 select HAVE_ARCH_KGDB
0693bf68 24 select HAVE_ARCH_TRACEHOOK
b1b3f49c
RK
25 select HAVE_BPF_JIT
26 select HAVE_C_RECORDMCOUNT
27 select HAVE_DEBUG_KMEMLEAK
28 select HAVE_DMA_API_DEBUG
29 select HAVE_DMA_ATTRS
30 select HAVE_DMA_CONTIGUOUS if MMU
80be7a7f 31 select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
b1b3f49c 32 select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
0e341af8 33 select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
b1b3f49c 34 select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
1fe53268 35 select HAVE_GENERIC_DMA_COHERENT
b1b3f49c
RK
36 select HAVE_GENERIC_HARDIRQS
37 select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
38 select HAVE_IDE if PCI || ISA || PCMCIA
39 select HAVE_IRQ_WORK
e7db7b42 40 select HAVE_KERNEL_GZIP
6e8699f7 41 select HAVE_KERNEL_LZMA
b1b3f49c 42 select HAVE_KERNEL_LZO
a7f464f3 43 select HAVE_KERNEL_XZ
b1b3f49c
RK
44 select HAVE_KPROBES if !XIP_KERNEL
45 select HAVE_KRETPROBES if (HAVE_KPROBES)
46 select HAVE_MEMBLOCK
47 select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
7ada189f 48 select HAVE_PERF_EVENTS
e513f8bf 49 select HAVE_REGS_AND_STACK_ACCESS_API
b1b3f49c 50 select HAVE_SYSCALL_TRACEPOINTS
af1839eb 51 select HAVE_UID16
3d92a71a 52 select KTIME_SCALAR
b1b3f49c
RK
53 select PERF_USE_VMALLOC
54 select RTC_LIB
55 select SYS_SUPPORTS_APM_EMULATION
786d35d4
DH
56 select HAVE_MOD_ARCH_SPECIFIC if ARM_UNWIND
57 select MODULES_USE_ELF_REL
1da177e4
LT
58 help
59 The ARM series is a line of low-power-consumption RISC chip designs
f6c8965a 60 licensed by ARM Ltd and targeted at embedded applications and
1da177e4 61 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
f6c8965a 62 manufactured, but legacy ARM-based PC hardware remains popular in
1da177e4
LT
63 Europe. There is an ARM Linux project with a web page at
64 <http://www.arm.linux.org.uk/>.
65
74facffe
RK
66config ARM_HAS_SG_CHAIN
67 bool
68
4ce63fcd
MS
69config NEED_SG_DMA_LENGTH
70 bool
71
72config ARM_DMA_USE_IOMMU
4ce63fcd 73 bool
b1b3f49c
RK
74 select ARM_HAS_SG_CHAIN
75 select NEED_SG_DMA_LENGTH
4ce63fcd 76
1a189b97
RK
77config HAVE_PWM
78 bool
79
0b05da72
HUK
80config MIGHT_HAVE_PCI
81 bool
82
75e7153a
RB
83config SYS_SUPPORTS_APM_EMULATION
84 bool
85
0a938b97
DB
86config GENERIC_GPIO
87 bool
0a938b97 88
bc581770
LW
89config HAVE_TCM
90 bool
91 select GENERIC_ALLOCATOR
92
e119bfff
RK
93config HAVE_PROC_CPU
94 bool
95
5ea81769
AV
96config NO_IOPORT
97 bool
5ea81769 98
1da177e4
LT
99config EISA
100 bool
101 ---help---
102 The Extended Industry Standard Architecture (EISA) bus was
103 developed as an open alternative to the IBM MicroChannel bus.
104
105 The EISA bus provided some of the features of the IBM MicroChannel
106 bus while maintaining backward compatibility with cards made for
107 the older ISA bus. The EISA bus saw limited use between 1988 and
108 1995 when it was made obsolete by the PCI bus.
109
110 Say Y here if you are building a kernel for an EISA-based machine.
111
112 Otherwise, say N.
113
114config SBUS
115 bool
116
f16fb1ec
RK
117config STACKTRACE_SUPPORT
118 bool
119 default y
120
f76e9154
NP
121config HAVE_LATENCYTOP_SUPPORT
122 bool
123 depends on !SMP
124 default y
125
f16fb1ec
RK
126config LOCKDEP_SUPPORT
127 bool
128 default y
129
7ad1bcb2
RK
130config TRACE_IRQFLAGS_SUPPORT
131 bool
132 default y
133
1da177e4
LT
134config RWSEM_GENERIC_SPINLOCK
135 bool
136 default y
137
138config RWSEM_XCHGADD_ALGORITHM
139 bool
140
f0d1b0b3
DH
141config ARCH_HAS_ILOG2_U32
142 bool
f0d1b0b3
DH
143
144config ARCH_HAS_ILOG2_U64
145 bool
f0d1b0b3 146
89c52ed4
BD
147config ARCH_HAS_CPUFREQ
148 bool
149 help
150 Internal node to signify that the ARCH has CPUFREQ support
151 and that the relevant menu configurations are displayed for
152 it.
153
b89c3b16
AM
154config GENERIC_HWEIGHT
155 bool
156 default y
157
1da177e4
LT
158config GENERIC_CALIBRATE_DELAY
159 bool
160 default y
161
a08b6b79
Z
162config ARCH_MAY_HAVE_PC_FDC
163 bool
164
5ac6da66
CL
165config ZONE_DMA
166 bool
5ac6da66 167
ccd7ab7f
FT
168config NEED_DMA_MAP_STATE
169 def_bool y
170
58af4a24
RH
171config ARCH_HAS_DMA_SET_COHERENT_MASK
172 bool
173
1da177e4
LT
174config GENERIC_ISA_DMA
175 bool
176
1da177e4
LT
177config FIQ
178 bool
179
13a5045d
RH
180config NEED_RET_TO_USER
181 bool
182
034d2f5a
AV
183config ARCH_MTD_XIP
184 bool
185
c760fc19
HC
186config VECTORS_BASE
187 hex
6afd6fae 188 default 0xffff0000 if MMU || CPU_HIGH_VECTOR
c760fc19
HC
189 default DRAM_BASE if REMAP_VECTORS_TO_RAM
190 default 0x00000000
191 help
192 The base address of exception vectors.
193
dc21af99 194config ARM_PATCH_PHYS_VIRT
c1becedc
RK
195 bool "Patch physical to virtual translations at runtime" if EMBEDDED
196 default y
b511d75d 197 depends on !XIP_KERNEL && MMU
dc21af99
RK
198 depends on !ARCH_REALVIEW || !SPARSEMEM
199 help
111e9a5c
RK
200 Patch phys-to-virt and virt-to-phys translation functions at
201 boot and module load time according to the position of the
202 kernel in system memory.
dc21af99 203
111e9a5c 204 This can only be used with non-XIP MMU kernels where the base
daece596 205 of physical memory is at a 16MB boundary.
dc21af99 206
c1becedc
RK
207 Only disable this option if you know that you do not require
208 this feature (eg, building a kernel for a single machine) and
209 you need to shrink the kernel to the minimal size.
dc21af99 210
01464226
RH
211config NEED_MACH_GPIO_H
212 bool
213 help
214 Select this when mach/gpio.h is required to provide special
215 definitions for this platform. The need for mach/gpio.h should
216 be avoided when possible.
217
c334bc15
RH
218config NEED_MACH_IO_H
219 bool
220 help
221 Select this when mach/io.h is required to provide special
222 definitions for this platform. The need for mach/io.h should
223 be avoided when possible.
224
0cdc8b92 225config NEED_MACH_MEMORY_H
1b9f95f8
NP
226 bool
227 help
0cdc8b92
NP
228 Select this when mach/memory.h is required to provide special
229 definitions for this platform. The need for mach/memory.h should
230 be avoided when possible.
dc21af99 231
1b9f95f8 232config PHYS_OFFSET
974c0724 233 hex "Physical address of main memory" if MMU
0cdc8b92 234 depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
974c0724 235 default DRAM_BASE if !MMU
111e9a5c 236 help
1b9f95f8
NP
237 Please provide the physical address corresponding to the
238 location of main memory in your system.
cada3c08 239
87e040b6
SG
240config GENERIC_BUG
241 def_bool y
242 depends on BUG
243
1da177e4
LT
244source "init/Kconfig"
245
dc52ddc0
MH
246source "kernel/Kconfig.freezer"
247
1da177e4
LT
248menu "System Type"
249
3c427975
HC
250config MMU
251 bool "MMU-based Paged Memory Management Support"
252 default y
253 help
254 Select if you want MMU-based virtualised addressing space
255 support by paged memory management. If unsure, say 'Y'.
256
ccf50e23
RK
257#
258# The "ARM system type" choice list is ordered alphabetically by option
259# text. Please add new entries in the option alphabetic order.
260#
1da177e4
LT
261choice
262 prompt "ARM system type"
387798b3 263 default ARCH_MULTIPLATFORM
1da177e4 264
387798b3
RH
265config ARCH_MULTIPLATFORM
266 bool "Allow multiple platforms to be selected"
b1b3f49c 267 depends on MMU
387798b3
RH
268 select ARM_PATCH_PHYS_VIRT
269 select AUTO_ZRELADDR
66314223 270 select COMMON_CLK
387798b3 271 select MULTI_IRQ_HANDLER
66314223
DN
272 select SPARSE_IRQ
273 select USE_OF
66314223 274
4af6fee1
DS
275config ARCH_INTEGRATOR
276 bool "ARM Ltd. Integrator family"
89c52ed4 277 select ARCH_HAS_CPUFREQ
b1b3f49c 278 select ARM_AMBA
a613163d 279 select COMMON_CLK
f9a6aa43 280 select COMMON_CLK_VERSATILE
b1b3f49c 281 select GENERIC_CLOCKEVENTS
9904f793 282 select HAVE_TCM
c5a0adb5 283 select ICST
b1b3f49c
RK
284 select MULTI_IRQ_HANDLER
285 select NEED_MACH_MEMORY_H
f4b8b319 286 select PLAT_VERSATILE
c41b16f8 287 select PLAT_VERSATILE_FPGA_IRQ
695436e3 288 select SPARSE_IRQ
4af6fee1
DS
289 help
290 Support for ARM's Integrator platform.
291
292config ARCH_REALVIEW
293 bool "ARM Ltd. RealView family"
b1b3f49c 294 select ARCH_WANT_OPTIONAL_GPIOLIB
4af6fee1 295 select ARM_AMBA
b1b3f49c 296 select ARM_TIMER_SP804
f9a6aa43
LW
297 select COMMON_CLK
298 select COMMON_CLK_VERSATILE
ae30ceac 299 select GENERIC_CLOCKEVENTS
b56ba8aa 300 select GPIO_PL061 if GPIOLIB
b1b3f49c 301 select ICST
0cdc8b92 302 select NEED_MACH_MEMORY_H
b1b3f49c
RK
303 select PLAT_VERSATILE
304 select PLAT_VERSATILE_CLCD
4af6fee1
DS
305 help
306 This enables support for ARM Ltd RealView boards.
307
308config ARCH_VERSATILE
309 bool "ARM Ltd. Versatile family"
b1b3f49c 310 select ARCH_WANT_OPTIONAL_GPIOLIB
4af6fee1 311 select ARM_AMBA
b1b3f49c 312 select ARM_TIMER_SP804
4af6fee1 313 select ARM_VIC
6d803ba7 314 select CLKDEV_LOOKUP
b1b3f49c 315 select GENERIC_CLOCKEVENTS
aa3831cf 316 select HAVE_MACH_CLKDEV
c5a0adb5 317 select ICST
f4b8b319 318 select PLAT_VERSATILE
3414ba8c 319 select PLAT_VERSATILE_CLCD
b1b3f49c 320 select PLAT_VERSATILE_CLOCK
c41b16f8 321 select PLAT_VERSATILE_FPGA_IRQ
4af6fee1
DS
322 help
323 This enables support for ARM Ltd Versatile board.
324
8fc5ffa0
AV
325config ARCH_AT91
326 bool "Atmel AT91"
f373e8c0 327 select ARCH_REQUIRE_GPIOLIB
bd602995 328 select CLKDEV_LOOKUP
b1b3f49c 329 select HAVE_CLK
e261501d 330 select IRQ_DOMAIN
01464226 331 select NEED_MACH_GPIO_H
1ac02d79 332 select NEED_MACH_IO_H if PCCARD
4af6fee1 333 help
929e994f
NF
334 This enables support for systems based on Atmel
335 AT91RM9200 and AT91SAM9* processors.
4af6fee1 336
ec9653b8
SA
337config ARCH_BCM2835
338 bool "Broadcom BCM2835 family"
339 select ARCH_WANT_OPTIONAL_GPIOLIB
340 select ARM_AMBA
341 select ARM_ERRATA_411920
342 select ARM_TIMER_SP804
343 select CLKDEV_LOOKUP
344 select COMMON_CLK
345 select CPU_V6
346 select GENERIC_CLOCKEVENTS
347 select MULTI_IRQ_HANDLER
348 select SPARSE_IRQ
349 select USE_OF
350 help
351 This enables support for the Broadcom BCM2835 SoC. This SoC is
352 use in the Raspberry Pi, and Roku 2 devices.
353
d94f944e
AV
354config ARCH_CNS3XXX
355 bool "Cavium Networks CNS3XXX family"
b1b3f49c 356 select ARM_GIC
00d2711d 357 select CPU_V6K
d94f944e 358 select GENERIC_CLOCKEVENTS
ce5ea9f3 359 select MIGHT_HAVE_CACHE_L2X0
0b05da72 360 select MIGHT_HAVE_PCI
5f32f7a0 361 select PCI_DOMAINS if PCI
d94f944e
AV
362 help
363 Support for Cavium Networks CNS3XXX platform.
364
93e22567
RK
365config ARCH_CLPS711X
366 bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
367 select ARCH_USES_GETTIMEOFFSET
368 select CLKDEV_LOOKUP
369 select COMMON_CLK
370 select CPU_ARM720T
371 select NEED_MACH_MEMORY_H
372 help
373 Support for Cirrus Logic 711x/721x/731x based boards.
374
788c9700
RK
375config ARCH_GEMINI
376 bool "Cortina Systems Gemini"
788c9700 377 select ARCH_REQUIRE_GPIOLIB
5cfc8ee0 378 select ARCH_USES_GETTIMEOFFSET
b1b3f49c 379 select CPU_FA526
788c9700
RK
380 help
381 Support for the Cortina Systems Gemini family SoCs
382
156a0997
BS
383config ARCH_SIRF
384 bool "CSR SiRF"
f6387092 385 select ARCH_REQUIRE_GPIOLIB
198678b0 386 select COMMON_CLK
b1b3f49c 387 select GENERIC_CLOCKEVENTS
3a6cb8ce 388 select GENERIC_IRQ_CHIP
ce5ea9f3 389 select MIGHT_HAVE_CACHE_L2X0
b1b3f49c 390 select NO_IOPORT
cbd8d842
BS
391 select PINCTRL
392 select PINCTRL_SIRF
3a6cb8ce 393 select USE_OF
3a6cb8ce 394 help
156a0997 395 Support for CSR SiRFprimaII/Marco/Polo platforms
3a6cb8ce 396
1da177e4
LT
397config ARCH_EBSA110
398 bool "EBSA-110"
b1b3f49c 399 select ARCH_USES_GETTIMEOFFSET
c750815e 400 select CPU_SA110
f7e68bbf 401 select ISA
c334bc15 402 select NEED_MACH_IO_H
0cdc8b92 403 select NEED_MACH_MEMORY_H
b1b3f49c 404 select NO_IOPORT
1da177e4
LT
405 help
406 This is an evaluation board for the StrongARM processor available
f6c8965a 407 from Digital. It has limited hardware on-board, including an
1da177e4
LT
408 Ethernet interface, two PCMCIA sockets, two serial ports and a
409 parallel port.
410
e7736d47
LB
411config ARCH_EP93XX
412 bool "EP93xx-based"
b1b3f49c
RK
413 select ARCH_HAS_HOLES_MEMORYMODEL
414 select ARCH_REQUIRE_GPIOLIB
415 select ARCH_USES_GETTIMEOFFSET
e7736d47
LB
416 select ARM_AMBA
417 select ARM_VIC
6d803ba7 418 select CLKDEV_LOOKUP
b1b3f49c 419 select CPU_ARM920T
5725aeae 420 select NEED_MACH_MEMORY_H
e7736d47
LB
421 help
422 This enables support for the Cirrus EP93xx series of CPUs.
423
1da177e4
LT
424config ARCH_FOOTBRIDGE
425 bool "FootBridge"
c750815e 426 select CPU_SA110
1da177e4 427 select FOOTBRIDGE
4e8d7637 428 select GENERIC_CLOCKEVENTS
d0ee9f40 429 select HAVE_IDE
8ef6e620 430 select NEED_MACH_IO_H if !MMU
0cdc8b92 431 select NEED_MACH_MEMORY_H
f999b8bd
MM
432 help
433 Support for systems based on the DC21285 companion chip
434 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
1da177e4 435
788c9700
RK
436config ARCH_MXC
437 bool "Freescale MXC/iMX-based"
788c9700 438 select ARCH_REQUIRE_GPIOLIB
6d803ba7 439 select CLKDEV_LOOKUP
234b6ced 440 select CLKSRC_MMIO
b1b3f49c 441 select GENERIC_CLOCKEVENTS
8b6c44f1 442 select GENERIC_IRQ_CHIP
ffa2ea3f 443 select MULTI_IRQ_HANDLER
8842a9e2 444 select SPARSE_IRQ
3e62af82 445 select USE_OF
788c9700
RK
446 help
447 Support for Freescale MXC/iMX-based family of processors
448
1d3f33d5
SG
449config ARCH_MXS
450 bool "Freescale MXS-based"
1d3f33d5 451 select ARCH_REQUIRE_GPIOLIB
b9214b97 452 select CLKDEV_LOOKUP
5c61ddcf 453 select CLKSRC_MMIO
2664681f 454 select COMMON_CLK
b1b3f49c 455 select GENERIC_CLOCKEVENTS
6abda3e1 456 select HAVE_CLK_PREPARE
4e0a1b8c 457 select MULTI_IRQ_HANDLER
a0f5e363 458 select PINCTRL
c2668206 459 select SPARSE_IRQ
6c4d4efb 460 select USE_OF
1d3f33d5
SG
461 help
462 Support for Freescale MXS-based family of processors
463
4af6fee1
DS
464config ARCH_NETX
465 bool "Hilscher NetX based"
b1b3f49c 466 select ARM_VIC
234b6ced 467 select CLKSRC_MMIO
c750815e 468 select CPU_ARM926T
2fcfe6b8 469 select GENERIC_CLOCKEVENTS
f999b8bd 470 help
4af6fee1
DS
471 This enables support for systems based on the Hilscher NetX Soc
472
473config ARCH_H720X
474 bool "Hynix HMS720x-based"
b1b3f49c 475 select ARCH_USES_GETTIMEOFFSET
c750815e 476 select CPU_ARM720T
4af6fee1
DS
477 select ISA_DMA_API
478 help
479 This enables support for systems based on the Hynix HMS720x
480
3b938be6
RK
481config ARCH_IOP13XX
482 bool "IOP13xx-based"
483 depends on MMU
3b938be6 484 select ARCH_SUPPORTS_MSI
b1b3f49c 485 select CPU_XSC3
0cdc8b92 486 select NEED_MACH_MEMORY_H
13a5045d 487 select NEED_RET_TO_USER
b1b3f49c
RK
488 select PCI
489 select PLAT_IOP
490 select VMSPLIT_1G
3b938be6
RK
491 help
492 Support for Intel's IOP13XX (XScale) family of processors.
493
3f7e5815
LB
494config ARCH_IOP32X
495 bool "IOP32x-based"
a4f7e763 496 depends on MMU
b1b3f49c 497 select ARCH_REQUIRE_GPIOLIB
c750815e 498 select CPU_XSCALE
01464226 499 select NEED_MACH_GPIO_H
13a5045d 500 select NEED_RET_TO_USER
f7e68bbf 501 select PCI
b1b3f49c 502 select PLAT_IOP
f999b8bd 503 help
3f7e5815
LB
504 Support for Intel's 80219 and IOP32X (XScale) family of
505 processors.
506
507config ARCH_IOP33X
508 bool "IOP33x-based"
509 depends on MMU
b1b3f49c 510 select ARCH_REQUIRE_GPIOLIB
c750815e 511 select CPU_XSCALE
01464226 512 select NEED_MACH_GPIO_H
13a5045d 513 select NEED_RET_TO_USER
3f7e5815 514 select PCI
b1b3f49c 515 select PLAT_IOP
3f7e5815
LB
516 help
517 Support for Intel's IOP33X (XScale) family of processors.
1da177e4 518
3b938be6
RK
519config ARCH_IXP4XX
520 bool "IXP4xx-based"
a4f7e763 521 depends on MMU
58af4a24 522 select ARCH_HAS_DMA_SET_COHERENT_MASK
b1b3f49c 523 select ARCH_REQUIRE_GPIOLIB
234b6ced 524 select CLKSRC_MMIO
c750815e 525 select CPU_XSCALE
b1b3f49c 526 select DMABOUNCE if PCI
3b938be6 527 select GENERIC_CLOCKEVENTS
0b05da72 528 select MIGHT_HAVE_PCI
c334bc15 529 select NEED_MACH_IO_H
c4713074 530 help
3b938be6 531 Support for Intel's IXP4XX (XScale) family of processors.
c4713074 532
edabd38e
SB
533config ARCH_DOVE
534 bool "Marvell Dove"
edabd38e 535 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 536 select CPU_V7
edabd38e 537 select GENERIC_CLOCKEVENTS
0f81bd43 538 select MIGHT_HAVE_PCI
9139acd1
SH
539 select PINCTRL
540 select PINCTRL_DOVE
abcda1dc 541 select PLAT_ORION_LEGACY
0f81bd43 542 select USB_ARCH_HAS_EHCI
edabd38e
SB
543 help
544 Support for the Marvell Dove SoC 88AP510
545
651c74c7
SB
546config ARCH_KIRKWOOD
547 bool "Marvell Kirkwood"
a8865655 548 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 549 select CPU_FEROCEON
651c74c7 550 select GENERIC_CLOCKEVENTS
b1b3f49c 551 select PCI
abcda1dc 552 select PLAT_ORION_LEGACY
651c74c7
SB
553 help
554 Support for the following Marvell Kirkwood series SoCs:
555 88F6180, 88F6192 and 88F6281.
556
794d15b2
SS
557config ARCH_MV78XX0
558 bool "Marvell MV78xx0"
a8865655 559 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 560 select CPU_FEROCEON
794d15b2 561 select GENERIC_CLOCKEVENTS
b1b3f49c 562 select PCI
abcda1dc 563 select PLAT_ORION_LEGACY
794d15b2
SS
564 help
565 Support for the following Marvell MV78xx0 series SoCs:
566 MV781x0, MV782x0.
567
9dd0b194 568config ARCH_ORION5X
585cf175
TP
569 bool "Marvell Orion"
570 depends on MMU
a8865655 571 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 572 select CPU_FEROCEON
51cbff1d 573 select GENERIC_CLOCKEVENTS
b1b3f49c 574 select PCI
abcda1dc 575 select PLAT_ORION_LEGACY
585cf175 576 help
9dd0b194 577 Support for the following Marvell Orion 5x series SoCs:
d2b2a6bb 578 Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
d323ade1 579 Orion-2 (5281), Orion-1-90 (6183).
585cf175 580
788c9700 581config ARCH_MMP
2f7e8fae 582 bool "Marvell PXA168/910/MMP2"
788c9700 583 depends on MMU
788c9700 584 select ARCH_REQUIRE_GPIOLIB
6d803ba7 585 select CLKDEV_LOOKUP
b1b3f49c 586 select GENERIC_ALLOCATOR
788c9700 587 select GENERIC_CLOCKEVENTS
157d2644 588 select GPIO_PXA
c24b3114 589 select IRQ_DOMAIN
b1b3f49c 590 select NEED_MACH_GPIO_H
788c9700 591 select PLAT_PXA
0bd86961 592 select SPARSE_IRQ
788c9700 593 help
2f7e8fae 594 Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
788c9700
RK
595
596config ARCH_KS8695
597 bool "Micrel/Kendin KS8695"
98830bc9 598 select ARCH_REQUIRE_GPIOLIB
c7e783d6 599 select CLKSRC_MMIO
b1b3f49c 600 select CPU_ARM922T
c7e783d6 601 select GENERIC_CLOCKEVENTS
b1b3f49c 602 select NEED_MACH_MEMORY_H
788c9700
RK
603 help
604 Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
605 System-on-Chip devices.
606
788c9700
RK
607config ARCH_W90X900
608 bool "Nuvoton W90X900 CPU"
c52d3d68 609 select ARCH_REQUIRE_GPIOLIB
6d803ba7 610 select CLKDEV_LOOKUP
6fa5d5f7 611 select CLKSRC_MMIO
b1b3f49c 612 select CPU_ARM926T
58b5369e 613 select GENERIC_CLOCKEVENTS
788c9700 614 help
a8bc4ead 615 Support for Nuvoton (Winbond logic dept.) ARM9 processor,
616 At present, the w90x900 has been renamed nuc900, regarding
617 the ARM series product line, you can login the following
618 link address to know more.
619
620 <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
621 ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
788c9700 622
93e22567
RK
623config ARCH_LPC32XX
624 bool "NXP LPC32XX"
625 select ARCH_REQUIRE_GPIOLIB
626 select ARM_AMBA
627 select CLKDEV_LOOKUP
628 select CLKSRC_MMIO
629 select CPU_ARM926T
630 select GENERIC_CLOCKEVENTS
631 select HAVE_IDE
632 select HAVE_PWM
633 select USB_ARCH_HAS_OHCI
634 select USE_OF
635 help
636 Support for the NXP LPC32XX family of processors
637
c5f80065
EG
638config ARCH_TEGRA
639 bool "NVIDIA Tegra"
b1b3f49c 640 select ARCH_HAS_CPUFREQ
4073723a 641 select CLKDEV_LOOKUP
234b6ced 642 select CLKSRC_MMIO
b1b3f49c 643 select COMMON_CLK
c5f80065
EG
644 select GENERIC_CLOCKEVENTS
645 select GENERIC_GPIO
646 select HAVE_CLK
3b55658a 647 select HAVE_SMP
ce5ea9f3 648 select MIGHT_HAVE_CACHE_L2X0
2c95b7e0 649 select USE_OF
c5f80065
EG
650 help
651 This enables support for NVIDIA Tegra based systems (Tegra APX,
652 Tegra 6xx and Tegra 2 series).
653
1da177e4 654config ARCH_PXA
2c8086a5 655 bool "PXA2xx/PXA3xx-based"
a4f7e763 656 depends on MMU
89c52ed4 657 select ARCH_HAS_CPUFREQ
b1b3f49c
RK
658 select ARCH_MTD_XIP
659 select ARCH_REQUIRE_GPIOLIB
660 select ARM_CPU_SUSPEND if PM
661 select AUTO_ZRELADDR
6d803ba7 662 select CLKDEV_LOOKUP
234b6ced 663 select CLKSRC_MMIO
981d0f39 664 select GENERIC_CLOCKEVENTS
157d2644 665 select GPIO_PXA
d0ee9f40 666 select HAVE_IDE
b1b3f49c 667 select MULTI_IRQ_HANDLER
01464226 668 select NEED_MACH_GPIO_H
b1b3f49c
RK
669 select PLAT_PXA
670 select SPARSE_IRQ
f999b8bd 671 help
2c8086a5 672 Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
1da177e4 673
788c9700
RK
674config ARCH_MSM
675 bool "Qualcomm MSM"
923a081c 676 select ARCH_REQUIRE_GPIOLIB
bd32344a 677 select CLKDEV_LOOKUP
b1b3f49c
RK
678 select GENERIC_CLOCKEVENTS
679 select HAVE_CLK
49cbe786 680 help
4b53eb4f
DW
681 Support for Qualcomm MSM/QSD based systems. This runs on the
682 apps processor of the MSM/QSD and depends on a shared memory
683 interface to the modem processor which runs the baseband
684 stack and controls some vital subsystems
685 (clock and power control, etc).
49cbe786 686
c793c1b0 687config ARCH_SHMOBILE
6d72ad35 688 bool "Renesas SH-Mobile / R-Mobile"
5e93c6b4 689 select CLKDEV_LOOKUP
b1b3f49c
RK
690 select GENERIC_CLOCKEVENTS
691 select HAVE_CLK
aa3831cf 692 select HAVE_MACH_CLKDEV
3b55658a 693 select HAVE_SMP
ce5ea9f3 694 select MIGHT_HAVE_CACHE_L2X0
60f1435c 695 select MULTI_IRQ_HANDLER
0cdc8b92 696 select NEED_MACH_MEMORY_H
b1b3f49c
RK
697 select NO_IOPORT
698 select PM_GENERIC_DOMAINS if PM
699 select SPARSE_IRQ
c793c1b0 700 help
6d72ad35 701 Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
c793c1b0 702
1da177e4
LT
703config ARCH_RPC
704 bool "RiscPC"
705 select ARCH_ACORN
a08b6b79 706 select ARCH_MAY_HAVE_PC_FDC
07f841b7 707 select ARCH_SPARSEMEM_ENABLE
5cfc8ee0 708 select ARCH_USES_GETTIMEOFFSET
b1b3f49c 709 select FIQ
d0ee9f40 710 select HAVE_IDE
b1b3f49c
RK
711 select HAVE_PATA_PLATFORM
712 select ISA_DMA_API
c334bc15 713 select NEED_MACH_IO_H
0cdc8b92 714 select NEED_MACH_MEMORY_H
b1b3f49c 715 select NO_IOPORT
1da177e4
LT
716 help
717 On the Acorn Risc-PC, Linux can support the internal IDE disk and
718 CD-ROM interface, serial and parallel port, and the floppy drive.
719
720config ARCH_SA1100
721 bool "SA1100-based"
89c52ed4 722 select ARCH_HAS_CPUFREQ
b1b3f49c
RK
723 select ARCH_MTD_XIP
724 select ARCH_REQUIRE_GPIOLIB
725 select ARCH_SPARSEMEM_ENABLE
726 select CLKDEV_LOOKUP
727 select CLKSRC_MMIO
1937f5b9 728 select CPU_FREQ
b1b3f49c 729 select CPU_SA1100
3e238be2 730 select GENERIC_CLOCKEVENTS
d0ee9f40 731 select HAVE_IDE
b1b3f49c 732 select ISA
01464226 733 select NEED_MACH_GPIO_H
0cdc8b92 734 select NEED_MACH_MEMORY_H
375dec92 735 select SPARSE_IRQ
f999b8bd
MM
736 help
737 Support for StrongARM 11x0 based boards.
1da177e4 738
b130d5c2
KK
739config ARCH_S3C24XX
740 bool "Samsung S3C24XX SoCs"
9d56c02a 741 select ARCH_HAS_CPUFREQ
5cfc8ee0 742 select ARCH_USES_GETTIMEOFFSET
b1b3f49c
RK
743 select CLKDEV_LOOKUP
744 select GENERIC_GPIO
745 select HAVE_CLK
20676c15 746 select HAVE_S3C2410_I2C if I2C
b130d5c2 747 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 748 select HAVE_S3C_RTC if RTC_CLASS
01464226 749 select NEED_MACH_GPIO_H
c334bc15 750 select NEED_MACH_IO_H
1da177e4 751 help
b130d5c2
KK
752 Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
753 and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
754 (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
755 Samsung SMDK2410 development board (and derivatives).
63b1f51b 756
a08ab637
BD
757config ARCH_S3C64XX
758 bool "Samsung S3C64XX"
b1b3f49c
RK
759 select ARCH_HAS_CPUFREQ
760 select ARCH_REQUIRE_GPIOLIB
761 select ARCH_USES_GETTIMEOFFSET
89f0ce72 762 select ARM_VIC
b1b3f49c
RK
763 select CLKDEV_LOOKUP
764 select CPU_V6
a08ab637 765 select HAVE_CLK
b1b3f49c
RK
766 select HAVE_S3C2410_I2C if I2C
767 select HAVE_S3C2410_WATCHDOG if WATCHDOG
6700397a 768 select HAVE_TCM
b1b3f49c 769 select NEED_MACH_GPIO_H
89f0ce72 770 select NO_IOPORT
b1b3f49c
RK
771 select PLAT_SAMSUNG
772 select S3C_DEV_NAND
773 select S3C_GPIO_TRACK
89f0ce72 774 select SAMSUNG_CLKSRC
b1b3f49c 775 select SAMSUNG_GPIOLIB_4BIT
89f0ce72 776 select SAMSUNG_IRQ_VIC_TIMER
89f0ce72 777 select USB_ARCH_HAS_OHCI
a08ab637
BD
778 help
779 Samsung S3C64XX series based systems
780
49b7a491
KK
781config ARCH_S5P64X0
782 bool "Samsung S5P6440 S5P6450"
d8b22d25 783 select CLKDEV_LOOKUP
0665ccc4 784 select CLKSRC_MMIO
b1b3f49c 785 select CPU_V6
9e65bbf2 786 select GENERIC_CLOCKEVENTS
b1b3f49c
RK
787 select GENERIC_GPIO
788 select HAVE_CLK
20676c15 789 select HAVE_S3C2410_I2C if I2C
b1b3f49c 790 select HAVE_S3C2410_WATCHDOG if WATCHDOG
754961a8 791 select HAVE_S3C_RTC if RTC_CLASS
01464226 792 select NEED_MACH_GPIO_H
c4ffccdd 793 help
49b7a491
KK
794 Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
795 SMDK6450.
c4ffccdd 796
acc84707
MS
797config ARCH_S5PC100
798 bool "Samsung S5PC100"
b1b3f49c 799 select ARCH_USES_GETTIMEOFFSET
29e8eb0f 800 select CLKDEV_LOOKUP
5a7652f2 801 select CPU_V7
b1b3f49c
RK
802 select GENERIC_GPIO
803 select HAVE_CLK
20676c15 804 select HAVE_S3C2410_I2C if I2C
c39d8d55 805 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 806 select HAVE_S3C_RTC if RTC_CLASS
01464226 807 select NEED_MACH_GPIO_H
5a7652f2 808 help
acc84707 809 Samsung S5PC100 series based systems
5a7652f2 810
170f4e42
KK
811config ARCH_S5PV210
812 bool "Samsung S5PV210/S5PC110"
b1b3f49c 813 select ARCH_HAS_CPUFREQ
0f75a96b 814 select ARCH_HAS_HOLES_MEMORYMODEL
b1b3f49c 815 select ARCH_SPARSEMEM_ENABLE
b2a9dd46 816 select CLKDEV_LOOKUP
0665ccc4 817 select CLKSRC_MMIO
b1b3f49c 818 select CPU_V7
9e65bbf2 819 select GENERIC_CLOCKEVENTS
b1b3f49c
RK
820 select GENERIC_GPIO
821 select HAVE_CLK
20676c15 822 select HAVE_S3C2410_I2C if I2C
c39d8d55 823 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 824 select HAVE_S3C_RTC if RTC_CLASS
01464226 825 select NEED_MACH_GPIO_H
0cdc8b92 826 select NEED_MACH_MEMORY_H
170f4e42
KK
827 help
828 Samsung S5PV210/S5PC110 series based systems
829
83014579 830config ARCH_EXYNOS
93e22567 831 bool "Samsung EXYNOS"
b1b3f49c 832 select ARCH_HAS_CPUFREQ
0f75a96b 833 select ARCH_HAS_HOLES_MEMORYMODEL
b1b3f49c 834 select ARCH_SPARSEMEM_ENABLE
badc4f2d 835 select CLKDEV_LOOKUP
b1b3f49c 836 select CPU_V7
cc0e72b8 837 select GENERIC_CLOCKEVENTS
b1b3f49c
RK
838 select GENERIC_GPIO
839 select HAVE_CLK
20676c15 840 select HAVE_S3C2410_I2C if I2C
c39d8d55 841 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 842 select HAVE_S3C_RTC if RTC_CLASS
01464226 843 select NEED_MACH_GPIO_H
0cdc8b92 844 select NEED_MACH_MEMORY_H
cc0e72b8 845 help
83014579 846 Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
cc0e72b8 847
1da177e4
LT
848config ARCH_SHARK
849 bool "Shark"
b1b3f49c 850 select ARCH_USES_GETTIMEOFFSET
c750815e 851 select CPU_SA110
f7e68bbf
RK
852 select ISA
853 select ISA_DMA
0cdc8b92 854 select NEED_MACH_MEMORY_H
b1b3f49c
RK
855 select PCI
856 select ZONE_DMA
f999b8bd
MM
857 help
858 Support for the StrongARM based Digital DNARD machine, also known
859 as "Shark" (<http://www.shark-linux.de/shark.html>).
1da177e4 860
d98aac75
LW
861config ARCH_U300
862 bool "ST-Ericsson U300 Series"
863 depends on MMU
b1b3f49c 864 select ARCH_REQUIRE_GPIOLIB
d98aac75 865 select ARM_AMBA
5485c1e0 866 select ARM_PATCH_PHYS_VIRT
d98aac75 867 select ARM_VIC
6d803ba7 868 select CLKDEV_LOOKUP
b1b3f49c 869 select CLKSRC_MMIO
50667d63 870 select COMMON_CLK
b1b3f49c
RK
871 select CPU_ARM926T
872 select GENERIC_CLOCKEVENTS
d98aac75 873 select GENERIC_GPIO
b1b3f49c 874 select HAVE_TCM
a4fe292f 875 select SPARSE_IRQ
d98aac75
LW
876 help
877 Support for ST-Ericsson U300 series mobile platforms.
878
ccf50e23
RK
879config ARCH_U8500
880 bool "ST-Ericsson U8500 Series"
67ae14fc 881 depends on MMU
b1b3f49c
RK
882 select ARCH_HAS_CPUFREQ
883 select ARCH_REQUIRE_GPIOLIB
ccf50e23 884 select ARM_AMBA
6d803ba7 885 select CLKDEV_LOOKUP
b1b3f49c
RK
886 select CPU_V7
887 select GENERIC_CLOCKEVENTS
3b55658a 888 select HAVE_SMP
ce5ea9f3 889 select MIGHT_HAVE_CACHE_L2X0
ccf50e23
RK
890 help
891 Support for ST-Ericsson's Ux500 architecture
892
893config ARCH_NOMADIK
894 bool "STMicroelectronics Nomadik"
b1b3f49c 895 select ARCH_REQUIRE_GPIOLIB
ccf50e23
RK
896 select ARM_AMBA
897 select ARM_VIC
4a31bd28 898 select COMMON_CLK
b1b3f49c 899 select CPU_ARM926T
ccf50e23 900 select GENERIC_CLOCKEVENTS
b1b3f49c 901 select MIGHT_HAVE_CACHE_L2X0
0fa7be40 902 select PINCTRL
2601ccfe 903 select PINCTRL_STN8815
ccf50e23
RK
904 help
905 Support for the Nomadik platform by ST-Ericsson
906
93e22567
RK
907config PLAT_SPEAR
908 bool "ST SPEAr"
909 select ARCH_REQUIRE_GPIOLIB
910 select ARM_AMBA
911 select CLKDEV_LOOKUP
912 select CLKSRC_MMIO
913 select COMMON_CLK
914 select GENERIC_CLOCKEVENTS
915 select HAVE_CLK
916 help
917 Support for ST's SPEAr platform (SPEAr3xx, SPEAr6xx and SPEAr13xx).
918
7c6337e2
KH
919config ARCH_DAVINCI
920 bool "TI DaVinci"
b1b3f49c 921 select ARCH_HAS_HOLES_MEMORYMODEL
dce1115b 922 select ARCH_REQUIRE_GPIOLIB
6d803ba7 923 select CLKDEV_LOOKUP
20e9969b 924 select GENERIC_ALLOCATOR
b1b3f49c 925 select GENERIC_CLOCKEVENTS
dc7ad3b3 926 select GENERIC_IRQ_CHIP
b1b3f49c 927 select HAVE_IDE
01464226 928 select NEED_MACH_GPIO_H
b1b3f49c 929 select ZONE_DMA
7c6337e2
KH
930 help
931 Support for TI's DaVinci platform.
932
3b938be6
RK
933config ARCH_OMAP
934 bool "TI OMAP"
00a36698 935 depends on MMU
89c52ed4 936 select ARCH_HAS_CPUFREQ
9af915da 937 select ARCH_HAS_HOLES_MEMORYMODEL
cee37e50 938 select ARCH_REQUIRE_GPIOLIB
d6e15d78 939 select CLKSRC_MMIO
cee37e50 940 select GENERIC_CLOCKEVENTS
cee37e50 941 select HAVE_CLK
01464226 942 select NEED_MACH_GPIO_H
cee37e50 943 help
6e457bb0 944 Support for TI's OMAP platform (OMAP1/2/3/4).
cee37e50 945
21f47fbc
AC
946config ARCH_VT8500
947 bool "VIA/WonderMedia 85xx"
21f47fbc 948 select ARCH_HAS_CPUFREQ
21f47fbc 949 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 950 select CLKDEV_LOOKUP
e9a91de7 951 select COMMON_CLK
b1b3f49c
RK
952 select CPU_ARM926T
953 select GENERIC_CLOCKEVENTS
954 select GENERIC_GPIO
e9a91de7 955 select HAVE_CLK
b1b3f49c 956 select USE_OF
21f47fbc
AC
957 help
958 Support for VIA/WonderMedia VT8500/WM85xx System-on-Chip.
02c981c0 959
b85a3ef4
JL
960config ARCH_ZYNQ
961 bool "Xilinx Zynq ARM Cortex A9 Platform"
b1b3f49c
RK
962 select ARM_AMBA
963 select ARM_GIC
964 select CLKDEV_LOOKUP
02c981c0 965 select CPU_V7
02c981c0 966 select GENERIC_CLOCKEVENTS
b85a3ef4 967 select ICST
ce5ea9f3 968 select MIGHT_HAVE_CACHE_L2X0
02c981c0 969 select USE_OF
02c981c0 970 help
b85a3ef4 971 Support for Xilinx Zynq ARM Cortex A9 Platform
1da177e4
LT
972endchoice
973
387798b3
RH
974menu "Multiple platform selection"
975 depends on ARCH_MULTIPLATFORM
976
977comment "CPU Core family selection"
978
979config ARCH_MULTI_V4
980 bool "ARMv4 based platforms (FA526, StrongARM)"
387798b3 981 depends on !ARCH_MULTI_V6_V7
b1b3f49c 982 select ARCH_MULTI_V4_V5
387798b3
RH
983
984config ARCH_MULTI_V4T
985 bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
387798b3 986 depends on !ARCH_MULTI_V6_V7
b1b3f49c 987 select ARCH_MULTI_V4_V5
387798b3
RH
988
989config ARCH_MULTI_V5
990 bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
387798b3 991 depends on !ARCH_MULTI_V6_V7
b1b3f49c 992 select ARCH_MULTI_V4_V5
387798b3
RH
993
994config ARCH_MULTI_V4_V5
995 bool
996
997config ARCH_MULTI_V6
998 bool "ARMv6 based platforms (ARM11, Scorpion, ...)"
387798b3 999 select ARCH_MULTI_V6_V7
b1b3f49c 1000 select CPU_V6
387798b3
RH
1001
1002config ARCH_MULTI_V7
1003 bool "ARMv7 based platforms (Cortex-A, PJ4, Krait)"
387798b3
RH
1004 default y
1005 select ARCH_MULTI_V6_V7
b1b3f49c
RK
1006 select ARCH_VEXPRESS
1007 select CPU_V7
387798b3
RH
1008
1009config ARCH_MULTI_V6_V7
1010 bool
1011
1012config ARCH_MULTI_CPU_AUTO
1013 def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
1014 select ARCH_MULTI_V5
1015
1016endmenu
1017
ccf50e23
RK
1018#
1019# This is sorted alphabetically by mach-* pathname. However, plat-*
1020# Kconfigs may be included either alphabetically (according to the
1021# plat- suffix) or along side the corresponding mach-* source.
1022#
3e93a22b
GC
1023source "arch/arm/mach-mvebu/Kconfig"
1024
95b8f20f
RK
1025source "arch/arm/mach-at91/Kconfig"
1026
1da177e4
LT
1027source "arch/arm/mach-clps711x/Kconfig"
1028
d94f944e
AV
1029source "arch/arm/mach-cns3xxx/Kconfig"
1030
95b8f20f
RK
1031source "arch/arm/mach-davinci/Kconfig"
1032
1033source "arch/arm/mach-dove/Kconfig"
1034
e7736d47
LB
1035source "arch/arm/mach-ep93xx/Kconfig"
1036
1da177e4
LT
1037source "arch/arm/mach-footbridge/Kconfig"
1038
59d3a193
PZ
1039source "arch/arm/mach-gemini/Kconfig"
1040
95b8f20f
RK
1041source "arch/arm/mach-h720x/Kconfig"
1042
387798b3
RH
1043source "arch/arm/mach-highbank/Kconfig"
1044
1da177e4
LT
1045source "arch/arm/mach-integrator/Kconfig"
1046
3f7e5815
LB
1047source "arch/arm/mach-iop32x/Kconfig"
1048
1049source "arch/arm/mach-iop33x/Kconfig"
1da177e4 1050
285f5fa7
DW
1051source "arch/arm/mach-iop13xx/Kconfig"
1052
1da177e4
LT
1053source "arch/arm/mach-ixp4xx/Kconfig"
1054
95b8f20f
RK
1055source "arch/arm/mach-kirkwood/Kconfig"
1056
1057source "arch/arm/mach-ks8695/Kconfig"
1058
95b8f20f
RK
1059source "arch/arm/mach-msm/Kconfig"
1060
794d15b2
SS
1061source "arch/arm/mach-mv78xx0/Kconfig"
1062
95b8f20f 1063source "arch/arm/plat-mxc/Kconfig"
1da177e4 1064
1d3f33d5
SG
1065source "arch/arm/mach-mxs/Kconfig"
1066
95b8f20f 1067source "arch/arm/mach-netx/Kconfig"
49cbe786 1068
95b8f20f
RK
1069source "arch/arm/mach-nomadik/Kconfig"
1070source "arch/arm/plat-nomadik/Kconfig"
1071
d48af15e
TL
1072source "arch/arm/plat-omap/Kconfig"
1073
1074source "arch/arm/mach-omap1/Kconfig"
1da177e4 1075
1dbae815
TL
1076source "arch/arm/mach-omap2/Kconfig"
1077
9dd0b194 1078source "arch/arm/mach-orion5x/Kconfig"
585cf175 1079
387798b3
RH
1080source "arch/arm/mach-picoxcell/Kconfig"
1081
95b8f20f
RK
1082source "arch/arm/mach-pxa/Kconfig"
1083source "arch/arm/plat-pxa/Kconfig"
585cf175 1084
95b8f20f
RK
1085source "arch/arm/mach-mmp/Kconfig"
1086
1087source "arch/arm/mach-realview/Kconfig"
1088
1089source "arch/arm/mach-sa1100/Kconfig"
edabd38e 1090
cf383678 1091source "arch/arm/plat-samsung/Kconfig"
a21765a7
BD
1092source "arch/arm/plat-s3c24xx/Kconfig"
1093
387798b3
RH
1094source "arch/arm/mach-socfpga/Kconfig"
1095
cee37e50 1096source "arch/arm/plat-spear/Kconfig"
a21765a7 1097
85fd6d63 1098source "arch/arm/mach-s3c24xx/Kconfig"
b130d5c2 1099if ARCH_S3C24XX
a21765a7
BD
1100source "arch/arm/mach-s3c2412/Kconfig"
1101source "arch/arm/mach-s3c2440/Kconfig"
a21765a7 1102endif
1da177e4 1103
a08ab637 1104if ARCH_S3C64XX
431107ea 1105source "arch/arm/mach-s3c64xx/Kconfig"
a08ab637
BD
1106endif
1107
49b7a491 1108source "arch/arm/mach-s5p64x0/Kconfig"
c4ffccdd 1109
5a7652f2 1110source "arch/arm/mach-s5pc100/Kconfig"
5a7652f2 1111
170f4e42
KK
1112source "arch/arm/mach-s5pv210/Kconfig"
1113
83014579 1114source "arch/arm/mach-exynos/Kconfig"
cc0e72b8 1115
882d01f9 1116source "arch/arm/mach-shmobile/Kconfig"
52c543f9 1117
156a0997
BS
1118source "arch/arm/mach-prima2/Kconfig"
1119
c5f80065
EG
1120source "arch/arm/mach-tegra/Kconfig"
1121
95b8f20f 1122source "arch/arm/mach-u300/Kconfig"
1da177e4 1123
95b8f20f 1124source "arch/arm/mach-ux500/Kconfig"
1da177e4
LT
1125
1126source "arch/arm/mach-versatile/Kconfig"
1127
ceade897 1128source "arch/arm/mach-vexpress/Kconfig"
420c34e4 1129source "arch/arm/plat-versatile/Kconfig"
ceade897 1130
7ec80ddf 1131source "arch/arm/mach-w90x900/Kconfig"
1132
1da177e4
LT
1133# Definitions to make life easier
1134config ARCH_ACORN
1135 bool
1136
7ae1f7ec
LB
1137config PLAT_IOP
1138 bool
469d3044 1139 select GENERIC_CLOCKEVENTS
7ae1f7ec 1140
69b02f6a
LB
1141config PLAT_ORION
1142 bool
bfe45e0b 1143 select CLKSRC_MMIO
b1b3f49c 1144 select COMMON_CLK
dc7ad3b3 1145 select GENERIC_IRQ_CHIP
278b45b0 1146 select IRQ_DOMAIN
69b02f6a 1147
abcda1dc
TP
1148config PLAT_ORION_LEGACY
1149 bool
1150 select PLAT_ORION
1151
bd5ce433
EM
1152config PLAT_PXA
1153 bool
1154
f4b8b319
RK
1155config PLAT_VERSATILE
1156 bool
1157
e3887714
RK
1158config ARM_TIMER_SP804
1159 bool
bfe45e0b 1160 select CLKSRC_MMIO
a7bf6162 1161 select HAVE_SCHED_CLOCK
e3887714 1162
1da177e4
LT
1163source arch/arm/mm/Kconfig
1164
958cab0f
RK
1165config ARM_NR_BANKS
1166 int
1167 default 16 if ARCH_EP93XX
1168 default 8
1169
afe4b25e
LB
1170config IWMMXT
1171 bool "Enable iWMMXt support"
ef6c8445
HZ
1172 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
1173 default y if PXA27x || PXA3xx || PXA95x || ARCH_MMP
afe4b25e
LB
1174 help
1175 Enable support for iWMMXt context switching at run time if
1176 running on a CPU that supports it.
1177
1da177e4
LT
1178config XSCALE_PMU
1179 bool
bfc994b5 1180 depends on CPU_XSCALE
1da177e4
LT
1181 default y
1182
52108641 1183config MULTI_IRQ_HANDLER
1184 bool
1185 help
1186 Allow each machine to specify it's own IRQ handler at run time.
1187
3b93e7b0
HC
1188if !MMU
1189source "arch/arm/Kconfig-nommu"
1190endif
1191
f0c4b8d6
WD
1192config ARM_ERRATA_326103
1193 bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
1194 depends on CPU_V6
1195 help
1196 Executing a SWP instruction to read-only memory does not set bit 11
1197 of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
1198 treat the access as a read, preventing a COW from occurring and
1199 causing the faulting task to livelock.
1200
9cba3ccc
CM
1201config ARM_ERRATA_411920
1202 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
e399b1a4 1203 depends on CPU_V6 || CPU_V6K
9cba3ccc
CM
1204 help
1205 Invalidation of the Instruction Cache operation can
1206 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
1207 It does not affect the MPCore. This option enables the ARM Ltd.
1208 recommended workaround.
1209
7ce236fc
CM
1210config ARM_ERRATA_430973
1211 bool "ARM errata: Stale prediction on replaced interworking branch"
1212 depends on CPU_V7
1213 help
1214 This option enables the workaround for the 430973 Cortex-A8
1215 (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
1216 interworking branch is replaced with another code sequence at the
1217 same virtual address, whether due to self-modifying code or virtual
1218 to physical address re-mapping, Cortex-A8 does not recover from the
1219 stale interworking branch prediction. This results in Cortex-A8
1220 executing the new code sequence in the incorrect ARM or Thumb state.
1221 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
1222 and also flushes the branch target cache at every context switch.
1223 Note that setting specific bits in the ACTLR register may not be
1224 available in non-secure mode.
1225
855c551f
CM
1226config ARM_ERRATA_458693
1227 bool "ARM errata: Processor deadlock when a false hazard is created"
1228 depends on CPU_V7
1229 help
1230 This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1231 erratum. For very specific sequences of memory operations, it is
1232 possible for a hazard condition intended for a cache line to instead
1233 be incorrectly associated with a different cache line. This false
1234 hazard might then cause a processor deadlock. The workaround enables
1235 the L1 caching of the NEON accesses and disables the PLD instruction
1236 in the ACTLR register. Note that setting specific bits in the ACTLR
1237 register may not be available in non-secure mode.
1238
0516e464
CM
1239config ARM_ERRATA_460075
1240 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
1241 depends on CPU_V7
1242 help
1243 This option enables the workaround for the 460075 Cortex-A8 (r2p0)
1244 erratum. Any asynchronous access to the L2 cache may encounter a
1245 situation in which recent store transactions to the L2 cache are lost
1246 and overwritten with stale memory contents from external memory. The
1247 workaround disables the write-allocate mode for the L2 cache via the
1248 ACTLR register. Note that setting specific bits in the ACTLR register
1249 may not be available in non-secure mode.
1250
9f05027c
WD
1251config ARM_ERRATA_742230
1252 bool "ARM errata: DMB operation may be faulty"
1253 depends on CPU_V7 && SMP
1254 help
1255 This option enables the workaround for the 742230 Cortex-A9
1256 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
1257 between two write operations may not ensure the correct visibility
1258 ordering of the two writes. This workaround sets a specific bit in
1259 the diagnostic register of the Cortex-A9 which causes the DMB
1260 instruction to behave as a DSB, ensuring the correct behaviour of
1261 the two writes.
1262
a672e99b
WD
1263config ARM_ERRATA_742231
1264 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1265 depends on CPU_V7 && SMP
1266 help
1267 This option enables the workaround for the 742231 Cortex-A9
1268 (r2p0..r2p2) erratum. Under certain conditions, specific to the
1269 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1270 accessing some data located in the same cache line, may get corrupted
1271 data due to bad handling of the address hazard when the line gets
1272 replaced from one of the CPUs at the same time as another CPU is
1273 accessing it. This workaround sets specific bits in the diagnostic
1274 register of the Cortex-A9 which reduces the linefill issuing
1275 capabilities of the processor.
1276
9e65582a 1277config PL310_ERRATA_588369
fa0ce403 1278 bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
2839e06c 1279 depends on CACHE_L2X0
9e65582a
SS
1280 help
1281 The PL310 L2 cache controller implements three types of Clean &
1282 Invalidate maintenance operations: by Physical Address
1283 (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
1284 They are architecturally defined to behave as the execution of a
1285 clean operation followed immediately by an invalidate operation,
1286 both performing to the same memory location. This functionality
1287 is not correctly implemented in PL310 as clean lines are not
2839e06c 1288 invalidated as a result of these operations.
cdf357f1
WD
1289
1290config ARM_ERRATA_720789
1291 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
e66dc745 1292 depends on CPU_V7
cdf357f1
WD
1293 help
1294 This option enables the workaround for the 720789 Cortex-A9 (prior to
1295 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1296 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1297 As a consequence of this erratum, some TLB entries which should be
1298 invalidated are not, resulting in an incoherency in the system page
1299 tables. The workaround changes the TLB flushing routines to invalidate
1300 entries regardless of the ASID.
475d92fc 1301
1f0090a1 1302config PL310_ERRATA_727915
fa0ce403 1303 bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
1f0090a1
RK
1304 depends on CACHE_L2X0
1305 help
1306 PL310 implements the Clean & Invalidate by Way L2 cache maintenance
1307 operation (offset 0x7FC). This operation runs in background so that
1308 PL310 can handle normal accesses while it is in progress. Under very
1309 rare circumstances, due to this erratum, write data can be lost when
1310 PL310 treats a cacheable write transaction during a Clean &
1311 Invalidate by Way operation.
1312
475d92fc
WD
1313config ARM_ERRATA_743622
1314 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1315 depends on CPU_V7
1316 help
1317 This option enables the workaround for the 743622 Cortex-A9
efbc74ac 1318 (r2p*) erratum. Under very rare conditions, a faulty
475d92fc
WD
1319 optimisation in the Cortex-A9 Store Buffer may lead to data
1320 corruption. This workaround sets a specific bit in the diagnostic
1321 register of the Cortex-A9 which disables the Store Buffer
1322 optimisation, preventing the defect from occurring. This has no
1323 visible impact on the overall performance or power consumption of the
1324 processor.
1325
9a27c27c
WD
1326config ARM_ERRATA_751472
1327 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
ba90c516 1328 depends on CPU_V7
9a27c27c
WD
1329 help
1330 This option enables the workaround for the 751472 Cortex-A9 (prior
1331 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
1332 completion of a following broadcasted operation if the second
1333 operation is received by a CPU before the ICIALLUIS has completed,
1334 potentially leading to corrupted entries in the cache or TLB.
1335
fa0ce403
WD
1336config PL310_ERRATA_753970
1337 bool "PL310 errata: cache sync operation may be faulty"
885028e4
SK
1338 depends on CACHE_PL310
1339 help
1340 This option enables the workaround for the 753970 PL310 (r3p0) erratum.
1341
1342 Under some condition the effect of cache sync operation on
1343 the store buffer still remains when the operation completes.
1344 This means that the store buffer is always asked to drain and
1345 this prevents it from merging any further writes. The workaround
1346 is to replace the normal offset of cache sync operation (0x730)
1347 by another offset targeting an unmapped PL310 register 0x740.
1348 This has the same effect as the cache sync operation: store buffer
1349 drain and waiting for all buffers empty.
1350
fcbdc5fe
WD
1351config ARM_ERRATA_754322
1352 bool "ARM errata: possible faulty MMU translations following an ASID switch"
1353 depends on CPU_V7
1354 help
1355 This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1356 r3p*) erratum. A speculative memory access may cause a page table walk
1357 which starts prior to an ASID switch but completes afterwards. This
1358 can populate the micro-TLB with a stale entry which may be hit with
1359 the new ASID. This workaround places two dsb instructions in the mm
1360 switching code so that no page table walks can cross the ASID switch.
1361
5dab26af
WD
1362config ARM_ERRATA_754327
1363 bool "ARM errata: no automatic Store Buffer drain"
1364 depends on CPU_V7 && SMP
1365 help
1366 This option enables the workaround for the 754327 Cortex-A9 (prior to
1367 r2p0) erratum. The Store Buffer does not have any automatic draining
1368 mechanism and therefore a livelock may occur if an external agent
1369 continuously polls a memory location waiting to observe an update.
1370 This workaround defines cpu_relax() as smp_mb(), preventing correctly
1371 written polling loops from denying visibility of updates to memory.
1372
145e10e1
CM
1373config ARM_ERRATA_364296
1374 bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
1375 depends on CPU_V6 && !SMP
1376 help
1377 This options enables the workaround for the 364296 ARM1136
1378 r0p2 erratum (possible cache data corruption with
1379 hit-under-miss enabled). It sets the undocumented bit 31 in
1380 the auxiliary control register and the FI bit in the control
1381 register, thus disabling hit-under-miss without putting the
1382 processor into full low interrupt latency mode. ARM11MPCore
1383 is not affected.
1384
f630c1bd
WD
1385config ARM_ERRATA_764369
1386 bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1387 depends on CPU_V7 && SMP
1388 help
1389 This option enables the workaround for erratum 764369
1390 affecting Cortex-A9 MPCore with two or more processors (all
1391 current revisions). Under certain timing circumstances, a data
1392 cache line maintenance operation by MVA targeting an Inner
1393 Shareable memory region may fail to proceed up to either the
1394 Point of Coherency or to the Point of Unification of the
1395 system. This workaround adds a DSB instruction before the
1396 relevant cache maintenance functions and sets a specific bit
1397 in the diagnostic control register of the SCU.
1398
11ed0ba1
WD
1399config PL310_ERRATA_769419
1400 bool "PL310 errata: no automatic Store Buffer drain"
1401 depends on CACHE_L2X0
1402 help
1403 On revisions of the PL310 prior to r3p2, the Store Buffer does
1404 not automatically drain. This can cause normal, non-cacheable
1405 writes to be retained when the memory system is idle, leading
1406 to suboptimal I/O performance for drivers using coherent DMA.
1407 This option adds a write barrier to the cpu_idle loop so that,
1408 on systems with an outer cache, the store buffer is drained
1409 explicitly.
1410
7253b85c
SH
1411config ARM_ERRATA_775420
1412 bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
1413 depends on CPU_V7
1414 help
1415 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
1416 r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
1417 operation aborts with MMU exception, it might cause the processor
1418 to deadlock. This workaround puts DSB before executing ISB if
1419 an abort may occur on cache maintenance.
1420
1da177e4
LT
1421endmenu
1422
1423source "arch/arm/common/Kconfig"
1424
1da177e4
LT
1425menu "Bus support"
1426
1427config ARM_AMBA
1428 bool
1429
1430config ISA
1431 bool
1da177e4
LT
1432 help
1433 Find out whether you have ISA slots on your motherboard. ISA is the
1434 name of a bus system, i.e. the way the CPU talks to the other stuff
1435 inside your box. Other bus systems are PCI, EISA, MicroChannel
1436 (MCA) or VESA. ISA is an older system, now being displaced by PCI;
1437 newer boards don't support it. If you have ISA, say Y, otherwise N.
1438
065909b9 1439# Select ISA DMA controller support
1da177e4
LT
1440config ISA_DMA
1441 bool
065909b9 1442 select ISA_DMA_API
1da177e4 1443
065909b9 1444# Select ISA DMA interface
5cae841b
AV
1445config ISA_DMA_API
1446 bool
5cae841b 1447
1da177e4 1448config PCI
0b05da72 1449 bool "PCI support" if MIGHT_HAVE_PCI
1da177e4
LT
1450 help
1451 Find out whether you have a PCI motherboard. PCI is the name of a
1452 bus system, i.e. the way the CPU talks to the other stuff inside
1453 your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
1454 VESA. If you have PCI, say Y, otherwise N.
1455
52882173
AV
1456config PCI_DOMAINS
1457 bool
1458 depends on PCI
1459
b080ac8a
MRJ
1460config PCI_NANOENGINE
1461 bool "BSE nanoEngine PCI support"
1462 depends on SA1100_NANOENGINE
1463 help
1464 Enable PCI on the BSE nanoEngine board.
1465
36e23590
MW
1466config PCI_SYSCALL
1467 def_bool PCI
1468
1da177e4
LT
1469# Select the host bridge type
1470config PCI_HOST_VIA82C505
1471 bool
1472 depends on PCI && ARCH_SHARK
1473 default y
1474
a0113a99
MR
1475config PCI_HOST_ITE8152
1476 bool
1477 depends on PCI && MACH_ARMCORE
1478 default y
1479 select DMABOUNCE
1480
1da177e4
LT
1481source "drivers/pci/Kconfig"
1482
1483source "drivers/pcmcia/Kconfig"
1484
1485endmenu
1486
1487menu "Kernel Features"
1488
3b55658a
DM
1489config HAVE_SMP
1490 bool
1491 help
1492 This option should be selected by machines which have an SMP-
1493 capable CPU.
1494
1495 The only effect of this option is to make the SMP-related
1496 options available to the user for configuration.
1497
1da177e4 1498config SMP
bb2d8130 1499 bool "Symmetric Multi-Processing"
fbb4ddac 1500 depends on CPU_V6K || CPU_V7
bc28248e 1501 depends on GENERIC_CLOCKEVENTS
3b55658a 1502 depends on HAVE_SMP
9934ebb8 1503 depends on MMU
89c3dedf 1504 select HAVE_ARM_SCU if !ARCH_MSM_SCORPIONMP
b1b3f49c 1505 select USE_GENERIC_SMP_HELPERS
1da177e4
LT
1506 help
1507 This enables support for systems with more than one CPU. If you have
1508 a system with only one CPU, like most personal computers, say N. If
1509 you have a system with more than one CPU, say Y.
1510
1511 If you say N here, the kernel will run on single and multiprocessor
1512 machines, but will use only one CPU of a multiprocessor machine. If
1513 you say Y here, the kernel will run on many, but not all, single
1514 processor machines. On a single processor machine, the kernel will
1515 run faster if you say N here.
1516
395cf969 1517 See also <file:Documentation/x86/i386/IO-APIC.txt>,
1da177e4 1518 <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
50a23e6e 1519 <http://tldp.org/HOWTO/SMP-HOWTO.html>.
1da177e4
LT
1520
1521 If you don't know what to do here, say N.
1522
f00ec48f
RK
1523config SMP_ON_UP
1524 bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
1525 depends on EXPERIMENTAL
4d2692a7 1526 depends on SMP && !XIP_KERNEL
f00ec48f
RK
1527 default y
1528 help
1529 SMP kernels contain instructions which fail on non-SMP processors.
1530 Enabling this option allows the kernel to modify itself to make
1531 these instructions safe. Disabling it allows about 1K of space
1532 savings.
1533
1534 If you don't know what to do here, say Y.
1535
c9018aab
VG
1536config ARM_CPU_TOPOLOGY
1537 bool "Support cpu topology definition"
1538 depends on SMP && CPU_V7
1539 default y
1540 help
1541 Support ARM cpu topology definition. The MPIDR register defines
1542 affinity between processors which is then used to describe the cpu
1543 topology of an ARM System.
1544
1545config SCHED_MC
1546 bool "Multi-core scheduler support"
1547 depends on ARM_CPU_TOPOLOGY
1548 help
1549 Multi-core scheduler support improves the CPU scheduler's decision
1550 making when dealing with multi-core CPU chips at a cost of slightly
1551 increased overhead in some places. If unsure say N here.
1552
1553config SCHED_SMT
1554 bool "SMT scheduler support"
1555 depends on ARM_CPU_TOPOLOGY
1556 help
1557 Improves the CPU scheduler's decision making when dealing with
1558 MultiThreading at a cost of slightly increased overhead in some
1559 places. If unsure say N here.
1560
a8cbcd92
RK
1561config HAVE_ARM_SCU
1562 bool
a8cbcd92
RK
1563 help
1564 This option enables support for the ARM system coherency unit
1565
022c03a2
MZ
1566config ARM_ARCH_TIMER
1567 bool "Architected timer support"
1568 depends on CPU_V7
1569 help
1570 This option enables support for the ARM architected timer
1571
f32f4ce2
RK
1572config HAVE_ARM_TWD
1573 bool
1574 depends on SMP
1575 help
1576 This options enables support for the ARM timer and watchdog unit
1577
8d5796d2
LB
1578choice
1579 prompt "Memory split"
1580 default VMSPLIT_3G
1581 help
1582 Select the desired split between kernel and user memory.
1583
1584 If you are not absolutely sure what you are doing, leave this
1585 option alone!
1586
1587 config VMSPLIT_3G
1588 bool "3G/1G user/kernel split"
1589 config VMSPLIT_2G
1590 bool "2G/2G user/kernel split"
1591 config VMSPLIT_1G
1592 bool "1G/3G user/kernel split"
1593endchoice
1594
1595config PAGE_OFFSET
1596 hex
1597 default 0x40000000 if VMSPLIT_1G
1598 default 0x80000000 if VMSPLIT_2G
1599 default 0xC0000000
1600
1da177e4
LT
1601config NR_CPUS
1602 int "Maximum number of CPUs (2-32)"
1603 range 2 32
1604 depends on SMP
1605 default "4"
1606
a054a811 1607config HOTPLUG_CPU
00b7dede
RK
1608 bool "Support for hot-pluggable CPUs"
1609 depends on SMP && HOTPLUG
a054a811
RK
1610 help
1611 Say Y here to experiment with turning CPUs off and on. CPUs
1612 can be controlled through /sys/devices/system/cpu.
1613
37ee16ae
RK
1614config LOCAL_TIMERS
1615 bool "Use local timer interrupts"
971acb9b 1616 depends on SMP
37ee16ae 1617 default y
30d8bead 1618 select HAVE_ARM_TWD if (!ARCH_MSM_SCORPIONMP && !EXYNOS4_MCT)
37ee16ae
RK
1619 help
1620 Enable support for local timers on SMP platforms, rather then the
1621 legacy IPI broadcast method. Local timers allows the system
1622 accounting to be spread across the timer interval, preventing a
1623 "thundering herd" at every timer tick.
1624
44986ab0
PDSN
1625config ARCH_NR_GPIO
1626 int
3dea19e8 1627 default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
70227a45 1628 default 355 if ARCH_U8500
9a01ec30 1629 default 264 if MACH_H4700
39f47d9f 1630 default 512 if SOC_OMAP5
e9a91de7 1631 default 288 if ARCH_VT8500
44986ab0
PDSN
1632 default 0
1633 help
1634 Maximum number of GPIOs in the system.
1635
1636 If unsure, leave the default value.
1637
d45a398f 1638source kernel/Kconfig.preempt
1da177e4 1639
f8065813
RK
1640config HZ
1641 int
b130d5c2 1642 default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \
a73ddc61 1643 ARCH_S5PV210 || ARCH_EXYNOS4
bfe65704 1644 default OMAP_32K_TIMER_HZ if ARCH_OMAP && OMAP_32K_TIMER
5248c657 1645 default AT91_TIMER_HZ if ARCH_AT91
5da3e714 1646 default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
f8065813
RK
1647 default 100
1648
16c79651 1649config THUMB2_KERNEL
00b7dede
RK
1650 bool "Compile the kernel in Thumb-2 mode"
1651 depends on CPU_V7 && !CPU_V6 && !CPU_V6K
16c79651
CM
1652 select AEABI
1653 select ARM_ASM_UNIFIED
89bace65 1654 select ARM_UNWIND
16c79651
CM
1655 help
1656 By enabling this option, the kernel will be compiled in
1657 Thumb-2 mode. A compiler/assembler that understand the unified
1658 ARM-Thumb syntax is needed.
1659
1660 If unsure, say N.
1661
6f685c5c
DM
1662config THUMB2_AVOID_R_ARM_THM_JUMP11
1663 bool "Work around buggy Thumb-2 short branch relocations in gas"
1664 depends on THUMB2_KERNEL && MODULES
1665 default y
1666 help
1667 Various binutils versions can resolve Thumb-2 branches to
1668 locally-defined, preemptible global symbols as short-range "b.n"
1669 branch instructions.
1670
1671 This is a problem, because there's no guarantee the final
1672 destination of the symbol, or any candidate locations for a
1673 trampoline, are within range of the branch. For this reason, the
1674 kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
1675 relocation in modules at all, and it makes little sense to add
1676 support.
1677
1678 The symptom is that the kernel fails with an "unsupported
1679 relocation" error when loading some modules.
1680
1681 Until fixed tools are available, passing
1682 -fno-optimize-sibling-calls to gcc should prevent gcc generating
1683 code which hits this problem, at the cost of a bit of extra runtime
1684 stack usage in some cases.
1685
1686 The problem is described in more detail at:
1687 https://bugs.launchpad.net/binutils-linaro/+bug/725126
1688
1689 Only Thumb-2 kernels are affected.
1690
1691 Unless you are sure your tools don't have this problem, say Y.
1692
0becb088
CM
1693config ARM_ASM_UNIFIED
1694 bool
1695
704bdda0
NP
1696config AEABI
1697 bool "Use the ARM EABI to compile the kernel"
1698 help
1699 This option allows for the kernel to be compiled using the latest
1700 ARM ABI (aka EABI). This is only useful if you are using a user
1701 space environment that is also compiled with EABI.
1702
1703 Since there are major incompatibilities between the legacy ABI and
1704 EABI, especially with regard to structure member alignment, this
1705 option also changes the kernel syscall calling convention to
1706 disambiguate both ABIs and allow for backward compatibility support
1707 (selected with CONFIG_OABI_COMPAT).
1708
1709 To use this you need GCC version 4.0.0 or later.
1710
6c90c872 1711config OABI_COMPAT
a73a3ff1 1712 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
9bc433a1 1713 depends on AEABI && EXPERIMENTAL && !THUMB2_KERNEL
6c90c872
NP
1714 default y
1715 help
1716 This option preserves the old syscall interface along with the
1717 new (ARM EABI) one. It also provides a compatibility layer to
1718 intercept syscalls that have structure arguments which layout
1719 in memory differs between the legacy ABI and the new ARM EABI
1720 (only for non "thumb" binaries). This option adds a tiny
1721 overhead to all syscalls and produces a slightly larger kernel.
1722 If you know you'll be using only pure EABI user space then you
1723 can say N here. If this option is not selected and you attempt
1724 to execute a legacy ABI binary then the result will be
1725 UNPREDICTABLE (in fact it can be predicted that it won't work
1726 at all). If in doubt say Y.
1727
eb33575c 1728config ARCH_HAS_HOLES_MEMORYMODEL
e80d6a24 1729 bool
e80d6a24 1730
05944d74
RK
1731config ARCH_SPARSEMEM_ENABLE
1732 bool
1733
07a2f737
RK
1734config ARCH_SPARSEMEM_DEFAULT
1735 def_bool ARCH_SPARSEMEM_ENABLE
1736
05944d74 1737config ARCH_SELECT_MEMORY_MODEL
be370302 1738 def_bool ARCH_SPARSEMEM_ENABLE
c80d79d7 1739
7b7bf499
WD
1740config HAVE_ARCH_PFN_VALID
1741 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
1742
053a96ca 1743config HIGHMEM
e8db89a2
RK
1744 bool "High Memory Support"
1745 depends on MMU
053a96ca
NP
1746 help
1747 The address space of ARM processors is only 4 Gigabytes large
1748 and it has to accommodate user address space, kernel address
1749 space as well as some memory mapped IO. That means that, if you
1750 have a large amount of physical memory and/or IO, not all of the
1751 memory can be "permanently mapped" by the kernel. The physical
1752 memory that is not permanently mapped is called "high memory".
1753
1754 Depending on the selected kernel/user memory split, minimum
1755 vmalloc space and actual amount of RAM, you may not need this
1756 option which should result in a slightly faster kernel.
1757
1758 If unsure, say n.
1759
65cec8e3
RK
1760config HIGHPTE
1761 bool "Allocate 2nd-level pagetables from highmem"
1762 depends on HIGHMEM
65cec8e3 1763
1b8873a0
JI
1764config HW_PERF_EVENTS
1765 bool "Enable hardware performance counter support for perf events"
f0d1bc47 1766 depends on PERF_EVENTS
1b8873a0
JI
1767 default y
1768 help
1769 Enable hardware performance counter support for perf events. If
1770 disabled, perf events will use software events only.
1771
3f22ab27
DH
1772source "mm/Kconfig"
1773
c1b2d970
MD
1774config FORCE_MAX_ZONEORDER
1775 int "Maximum zone order" if ARCH_SHMOBILE
1776 range 11 64 if ARCH_SHMOBILE
898f08e1 1777 default "12" if SOC_AM33XX
c1b2d970
MD
1778 default "9" if SA1111
1779 default "11"
1780 help
1781 The kernel memory allocator divides physically contiguous memory
1782 blocks into "zones", where each zone is a power of two number of
1783 pages. This option selects the largest power of two that the kernel
1784 keeps in the memory allocator. If you need to allocate very large
1785 blocks of physically contiguous memory, then you may need to
1786 increase this value.
1787
1788 This config option is actually maximum order plus one. For example,
1789 a value of 11 means that the largest free memory block is 2^10 pages.
1790
1da177e4
LT
1791config ALIGNMENT_TRAP
1792 bool
f12d0d7c 1793 depends on CPU_CP15_MMU
1da177e4 1794 default y if !ARCH_EBSA110
e119bfff 1795 select HAVE_PROC_CPU if PROC_FS
1da177e4 1796 help
84eb8d06 1797 ARM processors cannot fetch/store information which is not
1da177e4
LT
1798 naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1799 address divisible by 4. On 32-bit ARM processors, these non-aligned
1800 fetch/store instructions will be emulated in software if you say
1801 here, which has a severe performance impact. This is necessary for
1802 correct operation of some network protocols. With an IP-only
1803 configuration it is safe to say N, otherwise say Y.
1804
39ec58f3 1805config UACCESS_WITH_MEMCPY
38ef2ad5
LW
1806 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
1807 depends on MMU
39ec58f3
LB
1808 default y if CPU_FEROCEON
1809 help
1810 Implement faster copy_to_user and clear_user methods for CPU
1811 cores where a 8-word STM instruction give significantly higher
1812 memory write throughput than a sequence of individual 32bit stores.
1813
1814 A possible side effect is a slight increase in scheduling latency
1815 between threads sharing the same address space if they invoke
1816 such copy operations with large buffers.
1817
1818 However, if the CPU data cache is using a write-allocate mode,
1819 this option is unlikely to provide any performance gain.
1820
70c70d97
NP
1821config SECCOMP
1822 bool
1823 prompt "Enable seccomp to safely compute untrusted bytecode"
1824 ---help---
1825 This kernel feature is useful for number crunching applications
1826 that may need to compute untrusted bytecode during their
1827 execution. By using pipes or other transports made available to
1828 the process as file descriptors supporting the read/write
1829 syscalls, it's possible to isolate those applications in
1830 their own address space using seccomp. Once seccomp is
1831 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1832 and the task is only allowed to execute a few safe syscalls
1833 defined by each seccomp mode.
1834
c743f380
NP
1835config CC_STACKPROTECTOR
1836 bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
4a50bfe3 1837 depends on EXPERIMENTAL
c743f380
NP
1838 help
1839 This option turns on the -fstack-protector GCC feature. This
1840 feature puts, at the beginning of functions, a canary value on
1841 the stack just before the return address, and validates
1842 the value just before actually returning. Stack based buffer
1843 overflows (that need to overwrite this return address) now also
1844 overwrite the canary, which gets detected and the attack is then
1845 neutralized via a kernel panic.
1846 This feature requires gcc version 4.2 or above.
1847
eff8d644
SS
1848config XEN_DOM0
1849 def_bool y
1850 depends on XEN
1851
1852config XEN
1853 bool "Xen guest support on ARM (EXPERIMENTAL)"
1854 depends on EXPERIMENTAL && ARM && OF
f880b67d 1855 depends on CPU_V7 && !CPU_V6
eff8d644
SS
1856 help
1857 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1858
1da177e4
LT
1859endmenu
1860
1861menu "Boot options"
1862
9eb8f674
GL
1863config USE_OF
1864 bool "Flattened Device Tree support"
b1b3f49c 1865 select IRQ_DOMAIN
9eb8f674
GL
1866 select OF
1867 select OF_EARLY_FLATTREE
1868 help
1869 Include support for flattened device tree machine descriptions.
1870
bd51e2f5
NP
1871config ATAGS
1872 bool "Support for the traditional ATAGS boot data passing" if USE_OF
1873 default y
1874 help
1875 This is the traditional way of passing data to the kernel at boot
1876 time. If you are solely relying on the flattened device tree (or
1877 the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1878 to remove ATAGS support from your kernel binary. If unsure,
1879 leave this to y.
1880
1881config DEPRECATED_PARAM_STRUCT
1882 bool "Provide old way to pass kernel parameters"
1883 depends on ATAGS
1884 help
1885 This was deprecated in 2001 and announced to live on for 5 years.
1886 Some old boot loaders still use this way.
1887
1da177e4
LT
1888# Compressed boot loader in ROM. Yes, we really want to ask about
1889# TEXT and BSS so we preserve their values in the config files.
1890config ZBOOT_ROM_TEXT
1891 hex "Compressed ROM boot loader base address"
1892 default "0"
1893 help
1894 The physical address at which the ROM-able zImage is to be
1895 placed in the target. Platforms which normally make use of
1896 ROM-able zImage formats normally set this to a suitable
1897 value in their defconfig file.
1898
1899 If ZBOOT_ROM is not enabled, this has no effect.
1900
1901config ZBOOT_ROM_BSS
1902 hex "Compressed ROM boot loader BSS address"
1903 default "0"
1904 help
f8c440b2
DF
1905 The base address of an area of read/write memory in the target
1906 for the ROM-able zImage which must be available while the
1907 decompressor is running. It must be large enough to hold the
1908 entire decompressed kernel plus an additional 128 KiB.
1909 Platforms which normally make use of ROM-able zImage formats
1910 normally set this to a suitable value in their defconfig file.
1da177e4
LT
1911
1912 If ZBOOT_ROM is not enabled, this has no effect.
1913
1914config ZBOOT_ROM
1915 bool "Compressed boot loader in ROM/flash"
1916 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
1917 help
1918 Say Y here if you intend to execute your compressed kernel image
1919 (zImage) directly from ROM or flash. If unsure, say N.
1920
090ab3ff
SH
1921choice
1922 prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
1923 depends on ZBOOT_ROM && ARCH_SH7372 && EXPERIMENTAL
1924 default ZBOOT_ROM_NONE
1925 help
1926 Include experimental SD/MMC loading code in the ROM-able zImage.
59bf8964 1927 With this enabled it is possible to write the ROM-able zImage
090ab3ff
SH
1928 kernel image to an MMC or SD card and boot the kernel straight
1929 from the reset vector. At reset the processor Mask ROM will load
59bf8964 1930 the first part of the ROM-able zImage which in turn loads the
090ab3ff
SH
1931 rest the kernel image to RAM.
1932
1933config ZBOOT_ROM_NONE
1934 bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
1935 help
1936 Do not load image from SD or MMC
1937
f45b1149
SH
1938config ZBOOT_ROM_MMCIF
1939 bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
f45b1149 1940 help
090ab3ff
SH
1941 Load image from MMCIF hardware block.
1942
1943config ZBOOT_ROM_SH_MOBILE_SDHI
1944 bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
1945 help
1946 Load image from SDHI hardware block
1947
1948endchoice
f45b1149 1949
e2a6a3aa
JB
1950config ARM_APPENDED_DTB
1951 bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
1952 depends on OF && !ZBOOT_ROM && EXPERIMENTAL
1953 help
1954 With this option, the boot code will look for a device tree binary
1955 (DTB) appended to zImage
1956 (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1957
1958 This is meant as a backward compatibility convenience for those
1959 systems with a bootloader that can't be upgraded to accommodate
1960 the documented boot protocol using a device tree.
1961
1962 Beware that there is very little in terms of protection against
1963 this option being confused by leftover garbage in memory that might
1964 look like a DTB header after a reboot if no actual DTB is appended
1965 to zImage. Do not leave this option active in a production kernel
1966 if you don't intend to always append a DTB. Proper passing of the
1967 location into r2 of a bootloader provided DTB is always preferable
1968 to this option.
1969
b90b9a38
NP
1970config ARM_ATAG_DTB_COMPAT
1971 bool "Supplement the appended DTB with traditional ATAG information"
1972 depends on ARM_APPENDED_DTB
1973 help
1974 Some old bootloaders can't be updated to a DTB capable one, yet
1975 they provide ATAGs with memory configuration, the ramdisk address,
1976 the kernel cmdline string, etc. Such information is dynamically
1977 provided by the bootloader and can't always be stored in a static
1978 DTB. To allow a device tree enabled kernel to be used with such
1979 bootloaders, this option allows zImage to extract the information
1980 from the ATAG list and store it at run time into the appended DTB.
1981
d0f34a11
GR
1982choice
1983 prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
1984 default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1985
1986config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1987 bool "Use bootloader kernel arguments if available"
1988 help
1989 Uses the command-line options passed by the boot loader instead of
1990 the device tree bootargs property. If the boot loader doesn't provide
1991 any, the device tree bootargs property will be used.
1992
1993config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
1994 bool "Extend with bootloader kernel arguments"
1995 help
1996 The command-line arguments provided by the boot loader will be
1997 appended to the the device tree bootargs property.
1998
1999endchoice
2000
1da177e4
LT
2001config CMDLINE
2002 string "Default kernel command string"
2003 default ""
2004 help
2005 On some architectures (EBSA110 and CATS), there is currently no way
2006 for the boot loader to pass arguments to the kernel. For these
2007 architectures, you should supply some command-line options at build
2008 time by entering them here. As a minimum, you should specify the
2009 memory size and the root device (e.g., mem=64M root=/dev/nfs).
2010
4394c124
VB
2011choice
2012 prompt "Kernel command line type" if CMDLINE != ""
2013 default CMDLINE_FROM_BOOTLOADER
bd51e2f5 2014 depends on ATAGS
4394c124
VB
2015
2016config CMDLINE_FROM_BOOTLOADER
2017 bool "Use bootloader kernel arguments if available"
2018 help
2019 Uses the command-line options passed by the boot loader. If
2020 the boot loader doesn't provide any, the default kernel command
2021 string provided in CMDLINE will be used.
2022
2023config CMDLINE_EXTEND
2024 bool "Extend bootloader kernel arguments"
2025 help
2026 The command-line arguments provided by the boot loader will be
2027 appended to the default kernel command string.
2028
92d2040d
AH
2029config CMDLINE_FORCE
2030 bool "Always use the default kernel command string"
92d2040d
AH
2031 help
2032 Always use the default kernel command string, even if the boot
2033 loader passes other arguments to the kernel.
2034 This is useful if you cannot or don't want to change the
2035 command-line options your boot loader passes to the kernel.
4394c124 2036endchoice
92d2040d 2037
1da177e4
LT
2038config XIP_KERNEL
2039 bool "Kernel Execute-In-Place from ROM"
387798b3 2040 depends on !ZBOOT_ROM && !ARM_LPAE && !ARCH_MULTIPLATFORM
1da177e4
LT
2041 help
2042 Execute-In-Place allows the kernel to run from non-volatile storage
2043 directly addressable by the CPU, such as NOR flash. This saves RAM
2044 space since the text section of the kernel is not loaded from flash
2045 to RAM. Read-write sections, such as the data section and stack,
2046 are still copied to RAM. The XIP kernel is not compressed since
2047 it has to run directly from flash, so it will take more space to
2048 store it. The flash address used to link the kernel object files,
2049 and for storing it, is configuration dependent. Therefore, if you
2050 say Y here, you must know the proper physical address where to
2051 store the kernel image depending on your own flash memory usage.
2052
2053 Also note that the make target becomes "make xipImage" rather than
2054 "make zImage" or "make Image". The final kernel binary to put in
2055 ROM memory will be arch/arm/boot/xipImage.
2056
2057 If unsure, say N.
2058
2059config XIP_PHYS_ADDR
2060 hex "XIP Kernel Physical Location"
2061 depends on XIP_KERNEL
2062 default "0x00080000"
2063 help
2064 This is the physical address in your flash memory the kernel will
2065 be linked for and stored to. This address is dependent on your
2066 own flash usage.
2067
c587e4a6
RP
2068config KEXEC
2069 bool "Kexec system call (EXPERIMENTAL)"
02b73e2e 2070 depends on EXPERIMENTAL && (!SMP || HOTPLUG_CPU)
c587e4a6
RP
2071 help
2072 kexec is a system call that implements the ability to shutdown your
2073 current kernel, and to start another kernel. It is like a reboot
01dd2fbf 2074 but it is independent of the system firmware. And like a reboot
c587e4a6
RP
2075 you can start any kernel with it, not just Linux.
2076
2077 It is an ongoing process to be certain the hardware in a machine
2078 is properly shutdown, so do not be surprised if this code does not
2079 initially work for you. It may help to enable device hotplugging
2080 support.
2081
4cd9d6f7
RP
2082config ATAGS_PROC
2083 bool "Export atags in procfs"
bd51e2f5 2084 depends on ATAGS && KEXEC
b98d7291 2085 default y
4cd9d6f7
RP
2086 help
2087 Should the atags used to boot the kernel be exported in an "atags"
2088 file in procfs. Useful with kexec.
2089
cb5d39b3
MW
2090config CRASH_DUMP
2091 bool "Build kdump crash kernel (EXPERIMENTAL)"
2092 depends on EXPERIMENTAL
2093 help
2094 Generate crash dump after being started by kexec. This should
2095 be normally only set in special crash dump kernels which are
2096 loaded in the main kernel with kexec-tools into a specially
2097 reserved region and then later executed after a crash by
2098 kdump/kexec. The crash dump kernel must be compiled to a
2099 memory address not used by the main kernel
2100
2101 For more details see Documentation/kdump/kdump.txt
2102
e69edc79
EM
2103config AUTO_ZRELADDR
2104 bool "Auto calculation of the decompressed kernel image address"
2105 depends on !ZBOOT_ROM && !ARCH_U300
2106 help
2107 ZRELADDR is the physical address where the decompressed kernel
2108 image will be placed. If AUTO_ZRELADDR is selected, the address
2109 will be determined at run-time by masking the current IP with
2110 0xf8000000. This assumes the zImage being placed in the first 128MB
2111 from start of memory.
2112
1da177e4
LT
2113endmenu
2114
ac9d7efc 2115menu "CPU Power Management"
1da177e4 2116
89c52ed4 2117if ARCH_HAS_CPUFREQ
1da177e4
LT
2118
2119source "drivers/cpufreq/Kconfig"
2120
64f102b6
YS
2121config CPU_FREQ_IMX
2122 tristate "CPUfreq driver for i.MX CPUs"
2123 depends on ARCH_MXC && CPU_FREQ
f637c4c9 2124 select CPU_FREQ_TABLE
64f102b6
YS
2125 help
2126 This enables the CPUfreq driver for i.MX CPUs.
2127
1da177e4
LT
2128config CPU_FREQ_SA1100
2129 bool
1da177e4
LT
2130
2131config CPU_FREQ_SA1110
2132 bool
1da177e4
LT
2133
2134config CPU_FREQ_INTEGRATOR
2135 tristate "CPUfreq driver for ARM Integrator CPUs"
2136 depends on ARCH_INTEGRATOR && CPU_FREQ
2137 default y
2138 help
2139 This enables the CPUfreq driver for ARM Integrator CPUs.
2140
2141 For details, take a look at <file:Documentation/cpu-freq>.
2142
2143 If in doubt, say Y.
2144
9e2697ff
RK
2145config CPU_FREQ_PXA
2146 bool
2147 depends on CPU_FREQ && ARCH_PXA && PXA25x
2148 default y
2149 select CPU_FREQ_DEFAULT_GOV_USERSPACE
b1b3f49c 2150 select CPU_FREQ_TABLE
9e2697ff 2151
9d56c02a
BD
2152config CPU_FREQ_S3C
2153 bool
2154 help
2155 Internal configuration node for common cpufreq on Samsung SoC
2156
2157config CPU_FREQ_S3C24XX
4a50bfe3 2158 bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)"
b130d5c2 2159 depends on ARCH_S3C24XX && CPU_FREQ && EXPERIMENTAL
9d56c02a
BD
2160 select CPU_FREQ_S3C
2161 help
2162 This enables the CPUfreq driver for the Samsung S3C24XX family
2163 of CPUs.
2164
2165 For details, take a look at <file:Documentation/cpu-freq>.
2166
2167 If in doubt, say N.
2168
2169config CPU_FREQ_S3C24XX_PLL
4a50bfe3 2170 bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)"
9d56c02a
BD
2171 depends on CPU_FREQ_S3C24XX && EXPERIMENTAL
2172 help
2173 Compile in support for changing the PLL frequency from the
2174 S3C24XX series CPUfreq driver. The PLL takes time to settle
2175 after a frequency change, so by default it is not enabled.
2176
2177 This also means that the PLL tables for the selected CPU(s) will
2178 be built which may increase the size of the kernel image.
2179
2180config CPU_FREQ_S3C24XX_DEBUG
2181 bool "Debug CPUfreq Samsung driver core"
2182 depends on CPU_FREQ_S3C24XX
2183 help
2184 Enable s3c_freq_dbg for the Samsung S3C CPUfreq core
2185
2186config CPU_FREQ_S3C24XX_IODEBUG
2187 bool "Debug CPUfreq Samsung driver IO timing"
2188 depends on CPU_FREQ_S3C24XX
2189 help
2190 Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core
2191
e6d197a6
BD
2192config CPU_FREQ_S3C24XX_DEBUGFS
2193 bool "Export debugfs for CPUFreq"
2194 depends on CPU_FREQ_S3C24XX && DEBUG_FS
2195 help
2196 Export status information via debugfs.
2197
1da177e4
LT
2198endif
2199
ac9d7efc
RK
2200source "drivers/cpuidle/Kconfig"
2201
2202endmenu
2203
1da177e4
LT
2204menu "Floating point emulation"
2205
2206comment "At least one emulation must be selected"
2207
2208config FPE_NWFPE
2209 bool "NWFPE math emulation"
593c252a 2210 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
1da177e4
LT
2211 ---help---
2212 Say Y to include the NWFPE floating point emulator in the kernel.
2213 This is necessary to run most binaries. Linux does not currently
2214 support floating point hardware so you need to say Y here even if
2215 your machine has an FPA or floating point co-processor podule.
2216
2217 You may say N here if you are going to load the Acorn FPEmulator
2218 early in the bootup.
2219
2220config FPE_NWFPE_XP
2221 bool "Support extended precision"
bedf142b 2222 depends on FPE_NWFPE
1da177e4
LT
2223 help
2224 Say Y to include 80-bit support in the kernel floating-point
2225 emulator. Otherwise, only 32 and 64-bit support is compiled in.
2226 Note that gcc does not generate 80-bit operations by default,
2227 so in most cases this option only enlarges the size of the
2228 floating point emulator without any good reason.
2229
2230 You almost surely want to say N here.
2231
2232config FPE_FASTFPE
2233 bool "FastFPE math emulation (EXPERIMENTAL)"
8993a44c 2234 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 && EXPERIMENTAL
1da177e4
LT
2235 ---help---
2236 Say Y here to include the FAST floating point emulator in the kernel.
2237 This is an experimental much faster emulator which now also has full
2238 precision for the mantissa. It does not support any exceptions.
2239 It is very simple, and approximately 3-6 times faster than NWFPE.
2240
2241 It should be sufficient for most programs. It may be not suitable
2242 for scientific calculations, but you have to check this for yourself.
2243 If you do not feel you need a faster FP emulation you should better
2244 choose NWFPE.
2245
2246config VFP
2247 bool "VFP-format floating point maths"
e399b1a4 2248 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
1da177e4
LT
2249 help
2250 Say Y to include VFP support code in the kernel. This is needed
2251 if your hardware includes a VFP unit.
2252
2253 Please see <file:Documentation/arm/VFP/release-notes.txt> for
2254 release notes and additional status information.
2255
2256 Say N if your target does not have VFP hardware.
2257
25ebee02
CM
2258config VFPv3
2259 bool
2260 depends on VFP
2261 default y if CPU_V7
2262
b5872db4
CM
2263config NEON
2264 bool "Advanced SIMD (NEON) Extension support"
2265 depends on VFPv3 && CPU_V7
2266 help
2267 Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2268 Extension.
2269
1da177e4
LT
2270endmenu
2271
2272menu "Userspace binary formats"
2273
2274source "fs/Kconfig.binfmt"
2275
2276config ARTHUR
2277 tristate "RISC OS personality"
704bdda0 2278 depends on !AEABI
1da177e4
LT
2279 help
2280 Say Y here to include the kernel code necessary if you want to run
2281 Acorn RISC OS/Arthur binaries under Linux. This code is still very
2282 experimental; if this sounds frightening, say N and sleep in peace.
2283 You can also say M here to compile this support as a module (which
2284 will be called arthur).
2285
2286endmenu
2287
2288menu "Power management options"
2289
eceab4ac 2290source "kernel/power/Kconfig"
1da177e4 2291
f4cb5700 2292config ARCH_SUSPEND_POSSIBLE
4b1082ca 2293 depends on !ARCH_S5PC100
6a786182 2294 depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \
3f5d0819 2295 CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
f4cb5700
JB
2296 def_bool y
2297
15e0d9e3
AB
2298config ARM_CPU_SUSPEND
2299 def_bool PM_SLEEP
2300
1da177e4
LT
2301endmenu
2302
d5950b43
SR
2303source "net/Kconfig"
2304
ac25150f 2305source "drivers/Kconfig"
1da177e4
LT
2306
2307source "fs/Kconfig"
2308
1da177e4
LT
2309source "arch/arm/Kconfig.debug"
2310
2311source "security/Kconfig"
2312
2313source "crypto/Kconfig"
2314
2315source "lib/Kconfig"
This page took 1.188811 seconds and 5 git commands to generate.