Merge tag 's5pv210-dt' of git://git.kernel.org/pub/scm/linux/kernel/git/kgene/linux...
[deliverable/linux.git] / arch / arm / Kconfig
CommitLineData
1da177e4
LT
1config ARM
2 bool
3 default y
b1b3f49c
RK
4 select ARCH_BINFMT_ELF_RANDOMIZE_PIE
5 select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
3d06770e 6 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
171b3f0d 7 select ARCH_HAVE_CUSTOM_GPIO_H
d7018848 8 select ARCH_MIGHT_HAVE_PC_PARPORT
4badad35 9 select ARCH_SUPPORTS_ATOMIC_RMW
017f161a 10 select ARCH_USE_BUILTIN_BSWAP
0cbad9c9 11 select ARCH_USE_CMPXCHG_LOCKREF
b1b3f49c 12 select ARCH_WANT_IPC_PARSE_VERSION
ee951c63 13 select BUILDTIME_EXTABLE_SORT if MMU
171b3f0d 14 select CLONE_BACKWARDS
b1b3f49c 15 select CPU_PM if (SUSPEND || CPU_IDLE)
dce5c9e3 16 select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS
4477ca45 17 select GENERIC_ATOMIC64 if (CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI)
b1b3f49c 18 select GENERIC_CLOCKEVENTS_BROADCAST if SMP
171b3f0d 19 select GENERIC_IDLE_POLL_SETUP
b1b3f49c
RK
20 select GENERIC_IRQ_PROBE
21 select GENERIC_IRQ_SHOW
b1b3f49c 22 select GENERIC_PCI_IOMAP
38ff87f7 23 select GENERIC_SCHED_CLOCK
b1b3f49c
RK
24 select GENERIC_SMP_IDLE_THREAD
25 select GENERIC_STRNCPY_FROM_USER
26 select GENERIC_STRNLEN_USER
27 select HARDIRQS_SW_RESEND
7a017721 28 select HAVE_ARCH_AUDITSYSCALL if (AEABI && !OABI_COMPAT)
09f05d85 29 select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
5cbad0eb 30 select HAVE_ARCH_KGDB
91702175 31 select HAVE_ARCH_SECCOMP_FILTER if (AEABI && !OABI_COMPAT)
0693bf68 32 select HAVE_ARCH_TRACEHOOK
b1b3f49c 33 select HAVE_BPF_JIT
51aaf81f 34 select HAVE_CC_STACKPROTECTOR
171b3f0d 35 select HAVE_CONTEXT_TRACKING
b1b3f49c
RK
36 select HAVE_C_RECORDMCOUNT
37 select HAVE_DEBUG_KMEMLEAK
38 select HAVE_DMA_API_DEBUG
39 select HAVE_DMA_ATTRS
40 select HAVE_DMA_CONTIGUOUS if MMU
80be7a7f 41 select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
dce5c9e3 42 select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU
b1b3f49c 43 select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
0e341af8 44 select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
b1b3f49c 45 select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
1fe53268 46 select HAVE_GENERIC_DMA_COHERENT
b1b3f49c
RK
47 select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
48 select HAVE_IDE if PCI || ISA || PCMCIA
87c46b6c 49 select HAVE_IRQ_TIME_ACCOUNTING
e7db7b42 50 select HAVE_KERNEL_GZIP
f9b493ac 51 select HAVE_KERNEL_LZ4
6e8699f7 52 select HAVE_KERNEL_LZMA
b1b3f49c 53 select HAVE_KERNEL_LZO
a7f464f3 54 select HAVE_KERNEL_XZ
b1b3f49c
RK
55 select HAVE_KPROBES if !XIP_KERNEL
56 select HAVE_KRETPROBES if (HAVE_KPROBES)
57 select HAVE_MEMBLOCK
171b3f0d 58 select HAVE_MOD_ARCH_SPECIFIC if ARM_UNWIND
b1b3f49c 59 select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
7ada189f 60 select HAVE_PERF_EVENTS
49863894
WD
61 select HAVE_PERF_REGS
62 select HAVE_PERF_USER_STACK_DUMP
e513f8bf 63 select HAVE_REGS_AND_STACK_ACCESS_API
b1b3f49c 64 select HAVE_SYSCALL_TRACEPOINTS
af1839eb 65 select HAVE_UID16
31c1fc81 66 select HAVE_VIRT_CPU_ACCOUNTING_GEN
da0ec6f7 67 select IRQ_FORCED_THREADING
3d92a71a 68 select KTIME_SCALAR
171b3f0d 69 select MODULES_USE_ELF_REL
84f452b1 70 select NO_BOOTMEM
171b3f0d
RK
71 select OLD_SIGACTION
72 select OLD_SIGSUSPEND3
b1b3f49c
RK
73 select PERF_USE_VMALLOC
74 select RTC_LIB
75 select SYS_SUPPORTS_APM_EMULATION
171b3f0d
RK
76 # Above selects are sorted alphabetically; please add new ones
77 # according to that. Thanks.
1da177e4
LT
78 help
79 The ARM series is a line of low-power-consumption RISC chip designs
f6c8965a 80 licensed by ARM Ltd and targeted at embedded applications and
1da177e4 81 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
f6c8965a 82 manufactured, but legacy ARM-based PC hardware remains popular in
1da177e4
LT
83 Europe. There is an ARM Linux project with a web page at
84 <http://www.arm.linux.org.uk/>.
85
74facffe
RK
86config ARM_HAS_SG_CHAIN
87 bool
88
4ce63fcd
MS
89config NEED_SG_DMA_LENGTH
90 bool
91
92config ARM_DMA_USE_IOMMU
4ce63fcd 93 bool
b1b3f49c
RK
94 select ARM_HAS_SG_CHAIN
95 select NEED_SG_DMA_LENGTH
4ce63fcd 96
60460abf
SWK
97if ARM_DMA_USE_IOMMU
98
99config ARM_DMA_IOMMU_ALIGNMENT
100 int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
101 range 4 9
102 default 8
103 help
104 DMA mapping framework by default aligns all buffers to the smallest
105 PAGE_SIZE order which is greater than or equal to the requested buffer
106 size. This works well for buffers up to a few hundreds kilobytes, but
107 for larger buffers it just a waste of address space. Drivers which has
108 relatively small addressing window (like 64Mib) might run out of
109 virtual space with just a few allocations.
110
111 With this parameter you can specify the maximum PAGE_SIZE order for
112 DMA IOMMU buffers. Larger buffers will be aligned only to this
113 specified order. The order is expressed as a power of two multiplied
114 by the PAGE_SIZE.
115
116endif
117
0b05da72
HUK
118config MIGHT_HAVE_PCI
119 bool
120
75e7153a
RB
121config SYS_SUPPORTS_APM_EMULATION
122 bool
123
bc581770
LW
124config HAVE_TCM
125 bool
126 select GENERIC_ALLOCATOR
127
e119bfff
RK
128config HAVE_PROC_CPU
129 bool
130
ce816fa8 131config NO_IOPORT_MAP
5ea81769 132 bool
5ea81769 133
1da177e4
LT
134config EISA
135 bool
136 ---help---
137 The Extended Industry Standard Architecture (EISA) bus was
138 developed as an open alternative to the IBM MicroChannel bus.
139
140 The EISA bus provided some of the features of the IBM MicroChannel
141 bus while maintaining backward compatibility with cards made for
142 the older ISA bus. The EISA bus saw limited use between 1988 and
143 1995 when it was made obsolete by the PCI bus.
144
145 Say Y here if you are building a kernel for an EISA-based machine.
146
147 Otherwise, say N.
148
149config SBUS
150 bool
151
f16fb1ec
RK
152config STACKTRACE_SUPPORT
153 bool
154 default y
155
f76e9154
NP
156config HAVE_LATENCYTOP_SUPPORT
157 bool
158 depends on !SMP
159 default y
160
f16fb1ec
RK
161config LOCKDEP_SUPPORT
162 bool
163 default y
164
7ad1bcb2
RK
165config TRACE_IRQFLAGS_SUPPORT
166 bool
167 default y
168
1da177e4
LT
169config RWSEM_XCHGADD_ALGORITHM
170 bool
8a87411b 171 default y
1da177e4 172
f0d1b0b3
DH
173config ARCH_HAS_ILOG2_U32
174 bool
f0d1b0b3
DH
175
176config ARCH_HAS_ILOG2_U64
177 bool
f0d1b0b3 178
4a1b5733
EV
179config ARCH_HAS_BANDGAP
180 bool
181
b89c3b16
AM
182config GENERIC_HWEIGHT
183 bool
184 default y
185
1da177e4
LT
186config GENERIC_CALIBRATE_DELAY
187 bool
188 default y
189
a08b6b79
Z
190config ARCH_MAY_HAVE_PC_FDC
191 bool
192
5ac6da66
CL
193config ZONE_DMA
194 bool
5ac6da66 195
ccd7ab7f
FT
196config NEED_DMA_MAP_STATE
197 def_bool y
198
c7edc9e3
DL
199config ARCH_SUPPORTS_UPROBES
200 def_bool y
201
58af4a24
RH
202config ARCH_HAS_DMA_SET_COHERENT_MASK
203 bool
204
1da177e4
LT
205config GENERIC_ISA_DMA
206 bool
207
1da177e4
LT
208config FIQ
209 bool
210
13a5045d
RH
211config NEED_RET_TO_USER
212 bool
213
034d2f5a
AV
214config ARCH_MTD_XIP
215 bool
216
c760fc19
HC
217config VECTORS_BASE
218 hex
6afd6fae 219 default 0xffff0000 if MMU || CPU_HIGH_VECTOR
c760fc19
HC
220 default DRAM_BASE if REMAP_VECTORS_TO_RAM
221 default 0x00000000
222 help
19accfd3
RK
223 The base address of exception vectors. This must be two pages
224 in size.
c760fc19 225
dc21af99 226config ARM_PATCH_PHYS_VIRT
c1becedc
RK
227 bool "Patch physical to virtual translations at runtime" if EMBEDDED
228 default y
b511d75d 229 depends on !XIP_KERNEL && MMU
dc21af99
RK
230 depends on !ARCH_REALVIEW || !SPARSEMEM
231 help
111e9a5c
RK
232 Patch phys-to-virt and virt-to-phys translation functions at
233 boot and module load time according to the position of the
234 kernel in system memory.
dc21af99 235
111e9a5c 236 This can only be used with non-XIP MMU kernels where the base
daece596 237 of physical memory is at a 16MB boundary.
dc21af99 238
c1becedc
RK
239 Only disable this option if you know that you do not require
240 this feature (eg, building a kernel for a single machine) and
241 you need to shrink the kernel to the minimal size.
dc21af99 242
01464226
RH
243config NEED_MACH_GPIO_H
244 bool
245 help
246 Select this when mach/gpio.h is required to provide special
247 definitions for this platform. The need for mach/gpio.h should
248 be avoided when possible.
249
c334bc15
RH
250config NEED_MACH_IO_H
251 bool
252 help
253 Select this when mach/io.h is required to provide special
254 definitions for this platform. The need for mach/io.h should
255 be avoided when possible.
256
0cdc8b92 257config NEED_MACH_MEMORY_H
1b9f95f8
NP
258 bool
259 help
0cdc8b92
NP
260 Select this when mach/memory.h is required to provide special
261 definitions for this platform. The need for mach/memory.h should
262 be avoided when possible.
dc21af99 263
1b9f95f8 264config PHYS_OFFSET
974c0724 265 hex "Physical address of main memory" if MMU
0cdc8b92 266 depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
974c0724 267 default DRAM_BASE if !MMU
111e9a5c 268 help
1b9f95f8
NP
269 Please provide the physical address corresponding to the
270 location of main memory in your system.
cada3c08 271
87e040b6
SG
272config GENERIC_BUG
273 def_bool y
274 depends on BUG
275
1da177e4
LT
276source "init/Kconfig"
277
dc52ddc0
MH
278source "kernel/Kconfig.freezer"
279
1da177e4
LT
280menu "System Type"
281
3c427975
HC
282config MMU
283 bool "MMU-based Paged Memory Management Support"
284 default y
285 help
286 Select if you want MMU-based virtualised addressing space
287 support by paged memory management. If unsure, say 'Y'.
288
ccf50e23
RK
289#
290# The "ARM system type" choice list is ordered alphabetically by option
291# text. Please add new entries in the option alphabetic order.
292#
1da177e4
LT
293choice
294 prompt "ARM system type"
1420b22b
AB
295 default ARCH_VERSATILE if !MMU
296 default ARCH_MULTIPLATFORM if MMU
1da177e4 297
387798b3
RH
298config ARCH_MULTIPLATFORM
299 bool "Allow multiple platforms to be selected"
b1b3f49c 300 depends on MMU
ddb902cc 301 select ARCH_WANT_OPTIONAL_GPIOLIB
42dc836d 302 select ARM_HAS_SG_CHAIN
387798b3
RH
303 select ARM_PATCH_PHYS_VIRT
304 select AUTO_ZRELADDR
6d0add40 305 select CLKSRC_OF
66314223 306 select COMMON_CLK
ddb902cc 307 select GENERIC_CLOCKEVENTS
08d38beb 308 select MIGHT_HAVE_PCI
387798b3 309 select MULTI_IRQ_HANDLER
66314223
DN
310 select SPARSE_IRQ
311 select USE_OF
66314223 312
4af6fee1
DS
313config ARCH_INTEGRATOR
314 bool "ARM Ltd. Integrator family"
b1b3f49c 315 select ARM_AMBA
fe989145 316 select ARM_PATCH_PHYS_VIRT
317 select AUTO_ZRELADDR
a613163d 318 select COMMON_CLK
f9a6aa43 319 select COMMON_CLK_VERSATILE
b1b3f49c 320 select GENERIC_CLOCKEVENTS
9904f793 321 select HAVE_TCM
c5a0adb5 322 select ICST
b1b3f49c
RK
323 select MULTI_IRQ_HANDLER
324 select NEED_MACH_MEMORY_H
f4b8b319 325 select PLAT_VERSATILE
695436e3 326 select SPARSE_IRQ
d7057e1d 327 select USE_OF
2389d501 328 select VERSATILE_FPGA_IRQ
4af6fee1
DS
329 help
330 Support for ARM's Integrator platform.
331
332config ARCH_REALVIEW
333 bool "ARM Ltd. RealView family"
b1b3f49c 334 select ARCH_WANT_OPTIONAL_GPIOLIB
4af6fee1 335 select ARM_AMBA
b1b3f49c 336 select ARM_TIMER_SP804
f9a6aa43
LW
337 select COMMON_CLK
338 select COMMON_CLK_VERSATILE
ae30ceac 339 select GENERIC_CLOCKEVENTS
b56ba8aa 340 select GPIO_PL061 if GPIOLIB
b1b3f49c 341 select ICST
0cdc8b92 342 select NEED_MACH_MEMORY_H
b1b3f49c
RK
343 select PLAT_VERSATILE
344 select PLAT_VERSATILE_CLCD
4af6fee1
DS
345 help
346 This enables support for ARM Ltd RealView boards.
347
348config ARCH_VERSATILE
349 bool "ARM Ltd. Versatile family"
b1b3f49c 350 select ARCH_WANT_OPTIONAL_GPIOLIB
4af6fee1 351 select ARM_AMBA
b1b3f49c 352 select ARM_TIMER_SP804
4af6fee1 353 select ARM_VIC
6d803ba7 354 select CLKDEV_LOOKUP
b1b3f49c 355 select GENERIC_CLOCKEVENTS
aa3831cf 356 select HAVE_MACH_CLKDEV
c5a0adb5 357 select ICST
f4b8b319 358 select PLAT_VERSATILE
3414ba8c 359 select PLAT_VERSATILE_CLCD
b1b3f49c 360 select PLAT_VERSATILE_CLOCK
2389d501 361 select VERSATILE_FPGA_IRQ
4af6fee1
DS
362 help
363 This enables support for ARM Ltd Versatile board.
364
8fc5ffa0
AV
365config ARCH_AT91
366 bool "Atmel AT91"
f373e8c0 367 select ARCH_REQUIRE_GPIOLIB
bd602995 368 select CLKDEV_LOOKUP
e261501d 369 select IRQ_DOMAIN
1ac02d79 370 select NEED_MACH_IO_H if PCCARD
6732ae5c
JCPV
371 select PINCTRL
372 select PINCTRL_AT91 if USE_OF
4af6fee1 373 help
929e994f
NF
374 This enables support for systems based on Atmel
375 AT91RM9200 and AT91SAM9* processors.
4af6fee1 376
93e22567
RK
377config ARCH_CLPS711X
378 bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
a3b8d4a5 379 select ARCH_REQUIRE_GPIOLIB
ea7d1bc9 380 select AUTO_ZRELADDR
c99f72ad 381 select CLKSRC_MMIO
93e22567
RK
382 select COMMON_CLK
383 select CPU_ARM720T
4a8355c4 384 select GENERIC_CLOCKEVENTS
6597619f 385 select MFD_SYSCON
93e22567
RK
386 help
387 Support for Cirrus Logic 711x/721x/731x based boards.
388
788c9700
RK
389config ARCH_GEMINI
390 bool "Cortina Systems Gemini"
788c9700 391 select ARCH_REQUIRE_GPIOLIB
f3372c01 392 select CLKSRC_MMIO
b1b3f49c 393 select CPU_FA526
f3372c01 394 select GENERIC_CLOCKEVENTS
788c9700
RK
395 help
396 Support for the Cortina Systems Gemini family SoCs
397
1da177e4
LT
398config ARCH_EBSA110
399 bool "EBSA-110"
b1b3f49c 400 select ARCH_USES_GETTIMEOFFSET
c750815e 401 select CPU_SA110
f7e68bbf 402 select ISA
c334bc15 403 select NEED_MACH_IO_H
0cdc8b92 404 select NEED_MACH_MEMORY_H
ce816fa8 405 select NO_IOPORT_MAP
1da177e4
LT
406 help
407 This is an evaluation board for the StrongARM processor available
f6c8965a 408 from Digital. It has limited hardware on-board, including an
1da177e4
LT
409 Ethernet interface, two PCMCIA sockets, two serial ports and a
410 parallel port.
411
6d85e2b0
UKK
412config ARCH_EFM32
413 bool "Energy Micro efm32"
414 depends on !MMU
415 select ARCH_REQUIRE_GPIOLIB
416 select ARM_NVIC
51aaf81f 417 select AUTO_ZRELADDR
6d85e2b0
UKK
418 select CLKSRC_OF
419 select COMMON_CLK
420 select CPU_V7M
421 select GENERIC_CLOCKEVENTS
422 select NO_DMA
ce816fa8 423 select NO_IOPORT_MAP
6d85e2b0
UKK
424 select SPARSE_IRQ
425 select USE_OF
426 help
427 Support for Energy Micro's (now Silicon Labs) efm32 Giant Gecko
428 processors.
429
e7736d47
LB
430config ARCH_EP93XX
431 bool "EP93xx-based"
b1b3f49c
RK
432 select ARCH_HAS_HOLES_MEMORYMODEL
433 select ARCH_REQUIRE_GPIOLIB
434 select ARCH_USES_GETTIMEOFFSET
e7736d47
LB
435 select ARM_AMBA
436 select ARM_VIC
6d803ba7 437 select CLKDEV_LOOKUP
b1b3f49c 438 select CPU_ARM920T
5725aeae 439 select NEED_MACH_MEMORY_H
e7736d47
LB
440 help
441 This enables support for the Cirrus EP93xx series of CPUs.
442
1da177e4
LT
443config ARCH_FOOTBRIDGE
444 bool "FootBridge"
c750815e 445 select CPU_SA110
1da177e4 446 select FOOTBRIDGE
4e8d7637 447 select GENERIC_CLOCKEVENTS
d0ee9f40 448 select HAVE_IDE
8ef6e620 449 select NEED_MACH_IO_H if !MMU
0cdc8b92 450 select NEED_MACH_MEMORY_H
f999b8bd
MM
451 help
452 Support for systems based on the DC21285 companion chip
453 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
1da177e4 454
4af6fee1
DS
455config ARCH_NETX
456 bool "Hilscher NetX based"
b1b3f49c 457 select ARM_VIC
234b6ced 458 select CLKSRC_MMIO
c750815e 459 select CPU_ARM926T
2fcfe6b8 460 select GENERIC_CLOCKEVENTS
f999b8bd 461 help
4af6fee1
DS
462 This enables support for systems based on the Hilscher NetX Soc
463
3b938be6
RK
464config ARCH_IOP13XX
465 bool "IOP13xx-based"
466 depends on MMU
b1b3f49c 467 select CPU_XSC3
0cdc8b92 468 select NEED_MACH_MEMORY_H
13a5045d 469 select NEED_RET_TO_USER
b1b3f49c
RK
470 select PCI
471 select PLAT_IOP
472 select VMSPLIT_1G
37ebbcff 473 select SPARSE_IRQ
3b938be6
RK
474 help
475 Support for Intel's IOP13XX (XScale) family of processors.
476
3f7e5815
LB
477config ARCH_IOP32X
478 bool "IOP32x-based"
a4f7e763 479 depends on MMU
b1b3f49c 480 select ARCH_REQUIRE_GPIOLIB
c750815e 481 select CPU_XSCALE
e9004f50 482 select GPIO_IOP
13a5045d 483 select NEED_RET_TO_USER
f7e68bbf 484 select PCI
b1b3f49c 485 select PLAT_IOP
f999b8bd 486 help
3f7e5815
LB
487 Support for Intel's 80219 and IOP32X (XScale) family of
488 processors.
489
490config ARCH_IOP33X
491 bool "IOP33x-based"
492 depends on MMU
b1b3f49c 493 select ARCH_REQUIRE_GPIOLIB
c750815e 494 select CPU_XSCALE
e9004f50 495 select GPIO_IOP
13a5045d 496 select NEED_RET_TO_USER
3f7e5815 497 select PCI
b1b3f49c 498 select PLAT_IOP
3f7e5815
LB
499 help
500 Support for Intel's IOP33X (XScale) family of processors.
1da177e4 501
3b938be6
RK
502config ARCH_IXP4XX
503 bool "IXP4xx-based"
a4f7e763 504 depends on MMU
58af4a24 505 select ARCH_HAS_DMA_SET_COHERENT_MASK
b1b3f49c 506 select ARCH_REQUIRE_GPIOLIB
51aaf81f 507 select ARCH_SUPPORTS_BIG_ENDIAN
234b6ced 508 select CLKSRC_MMIO
c750815e 509 select CPU_XSCALE
b1b3f49c 510 select DMABOUNCE if PCI
3b938be6 511 select GENERIC_CLOCKEVENTS
0b05da72 512 select MIGHT_HAVE_PCI
c334bc15 513 select NEED_MACH_IO_H
9296d94d 514 select USB_EHCI_BIG_ENDIAN_DESC
171b3f0d 515 select USB_EHCI_BIG_ENDIAN_MMIO
c4713074 516 help
3b938be6 517 Support for Intel's IXP4XX (XScale) family of processors.
c4713074 518
edabd38e
SB
519config ARCH_DOVE
520 bool "Marvell Dove"
edabd38e 521 select ARCH_REQUIRE_GPIOLIB
756b2531 522 select CPU_PJ4
edabd38e 523 select GENERIC_CLOCKEVENTS
0f81bd43 524 select MIGHT_HAVE_PCI
171b3f0d 525 select MVEBU_MBUS
9139acd1
SH
526 select PINCTRL
527 select PINCTRL_DOVE
abcda1dc 528 select PLAT_ORION_LEGACY
edabd38e
SB
529 help
530 Support for the Marvell Dove SoC 88AP510
531
794d15b2
SS
532config ARCH_MV78XX0
533 bool "Marvell MV78xx0"
a8865655 534 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 535 select CPU_FEROCEON
794d15b2 536 select GENERIC_CLOCKEVENTS
171b3f0d 537 select MVEBU_MBUS
b1b3f49c 538 select PCI
abcda1dc 539 select PLAT_ORION_LEGACY
794d15b2
SS
540 help
541 Support for the following Marvell MV78xx0 series SoCs:
542 MV781x0, MV782x0.
543
9dd0b194 544config ARCH_ORION5X
585cf175
TP
545 bool "Marvell Orion"
546 depends on MMU
a8865655 547 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 548 select CPU_FEROCEON
51cbff1d 549 select GENERIC_CLOCKEVENTS
171b3f0d 550 select MVEBU_MBUS
b1b3f49c 551 select PCI
abcda1dc 552 select PLAT_ORION_LEGACY
585cf175 553 help
9dd0b194 554 Support for the following Marvell Orion 5x series SoCs:
d2b2a6bb 555 Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
d323ade1 556 Orion-2 (5281), Orion-1-90 (6183).
585cf175 557
788c9700 558config ARCH_MMP
2f7e8fae 559 bool "Marvell PXA168/910/MMP2"
788c9700 560 depends on MMU
788c9700 561 select ARCH_REQUIRE_GPIOLIB
6d803ba7 562 select CLKDEV_LOOKUP
b1b3f49c 563 select GENERIC_ALLOCATOR
788c9700 564 select GENERIC_CLOCKEVENTS
157d2644 565 select GPIO_PXA
c24b3114 566 select IRQ_DOMAIN
0f374561 567 select MULTI_IRQ_HANDLER
7c8f86a4 568 select PINCTRL
788c9700 569 select PLAT_PXA
0bd86961 570 select SPARSE_IRQ
788c9700 571 help
2f7e8fae 572 Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
788c9700
RK
573
574config ARCH_KS8695
575 bool "Micrel/Kendin KS8695"
98830bc9 576 select ARCH_REQUIRE_GPIOLIB
c7e783d6 577 select CLKSRC_MMIO
b1b3f49c 578 select CPU_ARM922T
c7e783d6 579 select GENERIC_CLOCKEVENTS
b1b3f49c 580 select NEED_MACH_MEMORY_H
788c9700
RK
581 help
582 Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
583 System-on-Chip devices.
584
788c9700
RK
585config ARCH_W90X900
586 bool "Nuvoton W90X900 CPU"
c52d3d68 587 select ARCH_REQUIRE_GPIOLIB
6d803ba7 588 select CLKDEV_LOOKUP
6fa5d5f7 589 select CLKSRC_MMIO
b1b3f49c 590 select CPU_ARM926T
58b5369e 591 select GENERIC_CLOCKEVENTS
788c9700 592 help
a8bc4ead 593 Support for Nuvoton (Winbond logic dept.) ARM9 processor,
594 At present, the w90x900 has been renamed nuc900, regarding
595 the ARM series product line, you can login the following
596 link address to know more.
597
598 <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
599 ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
788c9700 600
93e22567
RK
601config ARCH_LPC32XX
602 bool "NXP LPC32XX"
603 select ARCH_REQUIRE_GPIOLIB
604 select ARM_AMBA
605 select CLKDEV_LOOKUP
606 select CLKSRC_MMIO
607 select CPU_ARM926T
608 select GENERIC_CLOCKEVENTS
609 select HAVE_IDE
93e22567
RK
610 select USE_OF
611 help
612 Support for the NXP LPC32XX family of processors
613
1da177e4 614config ARCH_PXA
2c8086a5 615 bool "PXA2xx/PXA3xx-based"
a4f7e763 616 depends on MMU
b1b3f49c
RK
617 select ARCH_MTD_XIP
618 select ARCH_REQUIRE_GPIOLIB
619 select ARM_CPU_SUSPEND if PM
620 select AUTO_ZRELADDR
6d803ba7 621 select CLKDEV_LOOKUP
234b6ced 622 select CLKSRC_MMIO
981d0f39 623 select GENERIC_CLOCKEVENTS
157d2644 624 select GPIO_PXA
d0ee9f40 625 select HAVE_IDE
b1b3f49c 626 select MULTI_IRQ_HANDLER
b1b3f49c
RK
627 select PLAT_PXA
628 select SPARSE_IRQ
f999b8bd 629 help
2c8086a5 630 Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
1da177e4 631
8fc1b0f8
KG
632config ARCH_MSM
633 bool "Qualcomm MSM (non-multiplatform)"
923a081c 634 select ARCH_REQUIRE_GPIOLIB
8cc7f533 635 select COMMON_CLK
b1b3f49c 636 select GENERIC_CLOCKEVENTS
49cbe786 637 help
4b53eb4f
DW
638 Support for Qualcomm MSM/QSD based systems. This runs on the
639 apps processor of the MSM/QSD and depends on a shared memory
640 interface to the modem processor which runs the baseband
641 stack and controls some vital subsystems
642 (clock and power control, etc).
49cbe786 643
bf98c1ea 644config ARCH_SHMOBILE_LEGACY
0d9fd616 645 bool "Renesas ARM SoCs (non-multiplatform)"
bf98c1ea 646 select ARCH_SHMOBILE
69469995 647 select ARM_PATCH_PHYS_VIRT
5e93c6b4 648 select CLKDEV_LOOKUP
b1b3f49c 649 select GENERIC_CLOCKEVENTS
4c3ffffd 650 select HAVE_ARM_SCU if SMP
a894fcc2 651 select HAVE_ARM_TWD if SMP
aa3831cf 652 select HAVE_MACH_CLKDEV
3b55658a 653 select HAVE_SMP
ce5ea9f3 654 select MIGHT_HAVE_CACHE_L2X0
60f1435c 655 select MULTI_IRQ_HANDLER
ce816fa8 656 select NO_IOPORT_MAP
2cd3c927 657 select PINCTRL
b1b3f49c
RK
658 select PM_GENERIC_DOMAINS if PM
659 select SPARSE_IRQ
c793c1b0 660 help
0d9fd616
LP
661 Support for Renesas ARM SoC platforms using a non-multiplatform
662 kernel. This includes the SH-Mobile, R-Mobile, EMMA-Mobile, R-Car
663 and RZ families.
c793c1b0 664
1da177e4
LT
665config ARCH_RPC
666 bool "RiscPC"
667 select ARCH_ACORN
a08b6b79 668 select ARCH_MAY_HAVE_PC_FDC
07f841b7 669 select ARCH_SPARSEMEM_ENABLE
5cfc8ee0 670 select ARCH_USES_GETTIMEOFFSET
fa04e209 671 select CPU_SA110
b1b3f49c 672 select FIQ
d0ee9f40 673 select HAVE_IDE
b1b3f49c
RK
674 select HAVE_PATA_PLATFORM
675 select ISA_DMA_API
c334bc15 676 select NEED_MACH_IO_H
0cdc8b92 677 select NEED_MACH_MEMORY_H
ce816fa8 678 select NO_IOPORT_MAP
b4811bac 679 select VIRT_TO_BUS
1da177e4
LT
680 help
681 On the Acorn Risc-PC, Linux can support the internal IDE disk and
682 CD-ROM interface, serial and parallel port, and the floppy drive.
683
684config ARCH_SA1100
685 bool "SA1100-based"
b1b3f49c
RK
686 select ARCH_MTD_XIP
687 select ARCH_REQUIRE_GPIOLIB
688 select ARCH_SPARSEMEM_ENABLE
689 select CLKDEV_LOOKUP
690 select CLKSRC_MMIO
1937f5b9 691 select CPU_FREQ
b1b3f49c 692 select CPU_SA1100
3e238be2 693 select GENERIC_CLOCKEVENTS
d0ee9f40 694 select HAVE_IDE
b1b3f49c 695 select ISA
0cdc8b92 696 select NEED_MACH_MEMORY_H
375dec92 697 select SPARSE_IRQ
f999b8bd
MM
698 help
699 Support for StrongARM 11x0 based boards.
1da177e4 700
b130d5c2
KK
701config ARCH_S3C24XX
702 bool "Samsung S3C24XX SoCs"
53650430 703 select ARCH_REQUIRE_GPIOLIB
335cce74 704 select ATAGS
b1b3f49c 705 select CLKDEV_LOOKUP
4280506a 706 select CLKSRC_SAMSUNG_PWM
7f78b6eb 707 select GENERIC_CLOCKEVENTS
880cf071 708 select GPIO_SAMSUNG
20676c15 709 select HAVE_S3C2410_I2C if I2C
b130d5c2 710 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 711 select HAVE_S3C_RTC if RTC_CLASS
17453dd2 712 select MULTI_IRQ_HANDLER
c334bc15 713 select NEED_MACH_IO_H
cd8dc7ae 714 select SAMSUNG_ATAGS
1da177e4 715 help
b130d5c2
KK
716 Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
717 and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
718 (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
719 Samsung SMDK2410 development board (and derivatives).
63b1f51b 720
a08ab637
BD
721config ARCH_S3C64XX
722 bool "Samsung S3C64XX"
b1b3f49c 723 select ARCH_REQUIRE_GPIOLIB
1db0287a 724 select ARM_AMBA
89f0ce72 725 select ARM_VIC
335cce74 726 select ATAGS
b1b3f49c 727 select CLKDEV_LOOKUP
4280506a 728 select CLKSRC_SAMSUNG_PWM
ccecba3c 729 select COMMON_CLK_SAMSUNG
70bacadb 730 select CPU_V6K
04a49b71 731 select GENERIC_CLOCKEVENTS
880cf071 732 select GPIO_SAMSUNG
b1b3f49c
RK
733 select HAVE_S3C2410_I2C if I2C
734 select HAVE_S3C2410_WATCHDOG if WATCHDOG
6700397a 735 select HAVE_TCM
ce816fa8 736 select NO_IOPORT_MAP
b1b3f49c 737 select PLAT_SAMSUNG
4ab75a3f 738 select PM_GENERIC_DOMAINS if PM
b1b3f49c
RK
739 select S3C_DEV_NAND
740 select S3C_GPIO_TRACK
cd8dc7ae 741 select SAMSUNG_ATAGS
6e2d9e93 742 select SAMSUNG_WAKEMASK
88f59738 743 select SAMSUNG_WDT_RESET
a08ab637
BD
744 help
745 Samsung S3C64XX series based systems
746
7c6337e2
KH
747config ARCH_DAVINCI
748 bool "TI DaVinci"
b1b3f49c 749 select ARCH_HAS_HOLES_MEMORYMODEL
dce1115b 750 select ARCH_REQUIRE_GPIOLIB
6d803ba7 751 select CLKDEV_LOOKUP
20e9969b 752 select GENERIC_ALLOCATOR
b1b3f49c 753 select GENERIC_CLOCKEVENTS
dc7ad3b3 754 select GENERIC_IRQ_CHIP
b1b3f49c 755 select HAVE_IDE
3ad7a42d 756 select TI_PRIV_EDMA
689e331f 757 select USE_OF
b1b3f49c 758 select ZONE_DMA
7c6337e2
KH
759 help
760 Support for TI's DaVinci platform.
761
a0694861
TL
762config ARCH_OMAP1
763 bool "TI OMAP1"
00a36698 764 depends on MMU
9af915da 765 select ARCH_HAS_HOLES_MEMORYMODEL
a0694861 766 select ARCH_OMAP
21f47fbc 767 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 768 select CLKDEV_LOOKUP
d6e15d78 769 select CLKSRC_MMIO
b1b3f49c 770 select GENERIC_CLOCKEVENTS
a0694861 771 select GENERIC_IRQ_CHIP
a0694861
TL
772 select HAVE_IDE
773 select IRQ_DOMAIN
774 select NEED_MACH_IO_H if PCCARD
775 select NEED_MACH_MEMORY_H
21f47fbc 776 help
a0694861 777 Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
02c981c0 778
1da177e4
LT
779endchoice
780
387798b3
RH
781menu "Multiple platform selection"
782 depends on ARCH_MULTIPLATFORM
783
784comment "CPU Core family selection"
785
f8afae40
AB
786config ARCH_MULTI_V4
787 bool "ARMv4 based platforms (FA526)"
788 depends on !ARCH_MULTI_V6_V7
789 select ARCH_MULTI_V4_V5
790 select CPU_FA526
791
387798b3
RH
792config ARCH_MULTI_V4T
793 bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
387798b3 794 depends on !ARCH_MULTI_V6_V7
b1b3f49c 795 select ARCH_MULTI_V4_V5
24e860fb
AB
796 select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \
797 CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \
798 CPU_ARM925T || CPU_ARM940T)
387798b3
RH
799
800config ARCH_MULTI_V5
801 bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
387798b3 802 depends on !ARCH_MULTI_V6_V7
b1b3f49c 803 select ARCH_MULTI_V4_V5
12567bbd 804 select CPU_ARM926T if !(CPU_ARM946E || CPU_ARM1020 || \
24e860fb
AB
805 CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \
806 CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON)
387798b3
RH
807
808config ARCH_MULTI_V4_V5
809 bool
810
811config ARCH_MULTI_V6
8dda05cc 812 bool "ARMv6 based platforms (ARM11)"
387798b3 813 select ARCH_MULTI_V6_V7
42f4754a 814 select CPU_V6K
387798b3
RH
815
816config ARCH_MULTI_V7
8dda05cc 817 bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
387798b3
RH
818 default y
819 select ARCH_MULTI_V6_V7
b1b3f49c 820 select CPU_V7
90bc8ac7 821 select HAVE_SMP
387798b3
RH
822
823config ARCH_MULTI_V6_V7
824 bool
9352b05b 825 select MIGHT_HAVE_CACHE_L2X0
387798b3
RH
826
827config ARCH_MULTI_CPU_AUTO
828 def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
829 select ARCH_MULTI_V5
830
831endmenu
832
05e2a3de
RH
833config ARCH_VIRT
834 bool "Dummy Virtual Machine" if ARCH_MULTI_V7
4b8b5f25 835 select ARM_AMBA
05e2a3de 836 select ARM_GIC
05e2a3de 837 select ARM_PSCI
4b8b5f25 838 select HAVE_ARM_ARCH_TIMER
05e2a3de 839
ccf50e23
RK
840#
841# This is sorted alphabetically by mach-* pathname. However, plat-*
842# Kconfigs may be included either alphabetically (according to the
843# plat- suffix) or along side the corresponding mach-* source.
844#
3e93a22b
GC
845source "arch/arm/mach-mvebu/Kconfig"
846
95b8f20f
RK
847source "arch/arm/mach-at91/Kconfig"
848
1d22924e
AB
849source "arch/arm/mach-axxia/Kconfig"
850
8ac49e04
CD
851source "arch/arm/mach-bcm/Kconfig"
852
1c37fa10
SH
853source "arch/arm/mach-berlin/Kconfig"
854
1da177e4
LT
855source "arch/arm/mach-clps711x/Kconfig"
856
d94f944e
AV
857source "arch/arm/mach-cns3xxx/Kconfig"
858
95b8f20f
RK
859source "arch/arm/mach-davinci/Kconfig"
860
861source "arch/arm/mach-dove/Kconfig"
862
e7736d47
LB
863source "arch/arm/mach-ep93xx/Kconfig"
864
1da177e4
LT
865source "arch/arm/mach-footbridge/Kconfig"
866
59d3a193
PZ
867source "arch/arm/mach-gemini/Kconfig"
868
387798b3
RH
869source "arch/arm/mach-highbank/Kconfig"
870
389ee0c2
HZ
871source "arch/arm/mach-hisi/Kconfig"
872
1da177e4
LT
873source "arch/arm/mach-integrator/Kconfig"
874
3f7e5815
LB
875source "arch/arm/mach-iop32x/Kconfig"
876
877source "arch/arm/mach-iop33x/Kconfig"
1da177e4 878
285f5fa7
DW
879source "arch/arm/mach-iop13xx/Kconfig"
880
1da177e4
LT
881source "arch/arm/mach-ixp4xx/Kconfig"
882
828989ad
SS
883source "arch/arm/mach-keystone/Kconfig"
884
95b8f20f
RK
885source "arch/arm/mach-ks8695/Kconfig"
886
95b8f20f
RK
887source "arch/arm/mach-msm/Kconfig"
888
17723fd3
JJ
889source "arch/arm/mach-moxart/Kconfig"
890
794d15b2
SS
891source "arch/arm/mach-mv78xx0/Kconfig"
892
3995eb82 893source "arch/arm/mach-imx/Kconfig"
1da177e4 894
f682a218
MB
895source "arch/arm/mach-mediatek/Kconfig"
896
1d3f33d5
SG
897source "arch/arm/mach-mxs/Kconfig"
898
95b8f20f 899source "arch/arm/mach-netx/Kconfig"
49cbe786 900
95b8f20f 901source "arch/arm/mach-nomadik/Kconfig"
95b8f20f 902
9851ca57
DT
903source "arch/arm/mach-nspire/Kconfig"
904
d48af15e
TL
905source "arch/arm/plat-omap/Kconfig"
906
907source "arch/arm/mach-omap1/Kconfig"
1da177e4 908
1dbae815
TL
909source "arch/arm/mach-omap2/Kconfig"
910
9dd0b194 911source "arch/arm/mach-orion5x/Kconfig"
585cf175 912
387798b3
RH
913source "arch/arm/mach-picoxcell/Kconfig"
914
95b8f20f
RK
915source "arch/arm/mach-pxa/Kconfig"
916source "arch/arm/plat-pxa/Kconfig"
585cf175 917
95b8f20f
RK
918source "arch/arm/mach-mmp/Kconfig"
919
8fc1b0f8
KG
920source "arch/arm/mach-qcom/Kconfig"
921
95b8f20f
RK
922source "arch/arm/mach-realview/Kconfig"
923
d63dc051
HS
924source "arch/arm/mach-rockchip/Kconfig"
925
95b8f20f 926source "arch/arm/mach-sa1100/Kconfig"
edabd38e 927
387798b3
RH
928source "arch/arm/mach-socfpga/Kconfig"
929
a7ed099f 930source "arch/arm/mach-spear/Kconfig"
a21765a7 931
65ebcc11
SK
932source "arch/arm/mach-sti/Kconfig"
933
85fd6d63 934source "arch/arm/mach-s3c24xx/Kconfig"
1da177e4 935
431107ea 936source "arch/arm/mach-s3c64xx/Kconfig"
a08ab637 937
170f4e42
KK
938source "arch/arm/mach-s5pv210/Kconfig"
939
83014579 940source "arch/arm/mach-exynos/Kconfig"
e509b289 941source "arch/arm/plat-samsung/Kconfig"
cc0e72b8 942
882d01f9 943source "arch/arm/mach-shmobile/Kconfig"
52c543f9 944
3b52634f
MR
945source "arch/arm/mach-sunxi/Kconfig"
946
156a0997
BS
947source "arch/arm/mach-prima2/Kconfig"
948
c5f80065
EG
949source "arch/arm/mach-tegra/Kconfig"
950
95b8f20f 951source "arch/arm/mach-u300/Kconfig"
1da177e4 952
95b8f20f 953source "arch/arm/mach-ux500/Kconfig"
1da177e4
LT
954
955source "arch/arm/mach-versatile/Kconfig"
956
ceade897 957source "arch/arm/mach-vexpress/Kconfig"
420c34e4 958source "arch/arm/plat-versatile/Kconfig"
ceade897 959
6f35f9a9
TP
960source "arch/arm/mach-vt8500/Kconfig"
961
7ec80ddf 962source "arch/arm/mach-w90x900/Kconfig"
963
9a45eb69
JC
964source "arch/arm/mach-zynq/Kconfig"
965
1da177e4
LT
966# Definitions to make life easier
967config ARCH_ACORN
968 bool
969
7ae1f7ec
LB
970config PLAT_IOP
971 bool
469d3044 972 select GENERIC_CLOCKEVENTS
7ae1f7ec 973
69b02f6a
LB
974config PLAT_ORION
975 bool
bfe45e0b 976 select CLKSRC_MMIO
b1b3f49c 977 select COMMON_CLK
dc7ad3b3 978 select GENERIC_IRQ_CHIP
278b45b0 979 select IRQ_DOMAIN
69b02f6a 980
abcda1dc
TP
981config PLAT_ORION_LEGACY
982 bool
983 select PLAT_ORION
984
bd5ce433
EM
985config PLAT_PXA
986 bool
987
f4b8b319
RK
988config PLAT_VERSATILE
989 bool
990
e3887714
RK
991config ARM_TIMER_SP804
992 bool
bfe45e0b 993 select CLKSRC_MMIO
7a0eca71 994 select CLKSRC_OF if OF
e3887714 995
d9a1beaa
AC
996source "arch/arm/firmware/Kconfig"
997
1da177e4
LT
998source arch/arm/mm/Kconfig
999
afe4b25e 1000config IWMMXT
d93003e8
SH
1001 bool "Enable iWMMXt support"
1002 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 || CPU_PJ4B
1003 default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 || CPU_PJ4B
afe4b25e
LB
1004 help
1005 Enable support for iWMMXt context switching at run time if
1006 running on a CPU that supports it.
1007
52108641 1008config MULTI_IRQ_HANDLER
1009 bool
1010 help
1011 Allow each machine to specify it's own IRQ handler at run time.
1012
3b93e7b0
HC
1013if !MMU
1014source "arch/arm/Kconfig-nommu"
1015endif
1016
3e0a07f8
GC
1017config PJ4B_ERRATA_4742
1018 bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation"
1019 depends on CPU_PJ4B && MACH_ARMADA_370
1020 default y
1021 help
1022 When coming out of either a Wait for Interrupt (WFI) or a Wait for
1023 Event (WFE) IDLE states, a specific timing sensitivity exists between
1024 the retiring WFI/WFE instructions and the newly issued subsequent
1025 instructions. This sensitivity can result in a CPU hang scenario.
1026 Workaround:
1027 The software must insert either a Data Synchronization Barrier (DSB)
1028 or Data Memory Barrier (DMB) command immediately after the WFI/WFE
1029 instruction
1030
f0c4b8d6
WD
1031config ARM_ERRATA_326103
1032 bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
1033 depends on CPU_V6
1034 help
1035 Executing a SWP instruction to read-only memory does not set bit 11
1036 of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
1037 treat the access as a read, preventing a COW from occurring and
1038 causing the faulting task to livelock.
1039
9cba3ccc
CM
1040config ARM_ERRATA_411920
1041 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
e399b1a4 1042 depends on CPU_V6 || CPU_V6K
9cba3ccc
CM
1043 help
1044 Invalidation of the Instruction Cache operation can
1045 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
1046 It does not affect the MPCore. This option enables the ARM Ltd.
1047 recommended workaround.
1048
7ce236fc
CM
1049config ARM_ERRATA_430973
1050 bool "ARM errata: Stale prediction on replaced interworking branch"
1051 depends on CPU_V7
1052 help
1053 This option enables the workaround for the 430973 Cortex-A8
1054 (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
1055 interworking branch is replaced with another code sequence at the
1056 same virtual address, whether due to self-modifying code or virtual
1057 to physical address re-mapping, Cortex-A8 does not recover from the
1058 stale interworking branch prediction. This results in Cortex-A8
1059 executing the new code sequence in the incorrect ARM or Thumb state.
1060 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
1061 and also flushes the branch target cache at every context switch.
1062 Note that setting specific bits in the ACTLR register may not be
1063 available in non-secure mode.
1064
855c551f
CM
1065config ARM_ERRATA_458693
1066 bool "ARM errata: Processor deadlock when a false hazard is created"
1067 depends on CPU_V7
62e4d357 1068 depends on !ARCH_MULTIPLATFORM
855c551f
CM
1069 help
1070 This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1071 erratum. For very specific sequences of memory operations, it is
1072 possible for a hazard condition intended for a cache line to instead
1073 be incorrectly associated with a different cache line. This false
1074 hazard might then cause a processor deadlock. The workaround enables
1075 the L1 caching of the NEON accesses and disables the PLD instruction
1076 in the ACTLR register. Note that setting specific bits in the ACTLR
1077 register may not be available in non-secure mode.
1078
0516e464
CM
1079config ARM_ERRATA_460075
1080 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
1081 depends on CPU_V7
62e4d357 1082 depends on !ARCH_MULTIPLATFORM
0516e464
CM
1083 help
1084 This option enables the workaround for the 460075 Cortex-A8 (r2p0)
1085 erratum. Any asynchronous access to the L2 cache may encounter a
1086 situation in which recent store transactions to the L2 cache are lost
1087 and overwritten with stale memory contents from external memory. The
1088 workaround disables the write-allocate mode for the L2 cache via the
1089 ACTLR register. Note that setting specific bits in the ACTLR register
1090 may not be available in non-secure mode.
1091
9f05027c
WD
1092config ARM_ERRATA_742230
1093 bool "ARM errata: DMB operation may be faulty"
1094 depends on CPU_V7 && SMP
62e4d357 1095 depends on !ARCH_MULTIPLATFORM
9f05027c
WD
1096 help
1097 This option enables the workaround for the 742230 Cortex-A9
1098 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
1099 between two write operations may not ensure the correct visibility
1100 ordering of the two writes. This workaround sets a specific bit in
1101 the diagnostic register of the Cortex-A9 which causes the DMB
1102 instruction to behave as a DSB, ensuring the correct behaviour of
1103 the two writes.
1104
a672e99b
WD
1105config ARM_ERRATA_742231
1106 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1107 depends on CPU_V7 && SMP
62e4d357 1108 depends on !ARCH_MULTIPLATFORM
a672e99b
WD
1109 help
1110 This option enables the workaround for the 742231 Cortex-A9
1111 (r2p0..r2p2) erratum. Under certain conditions, specific to the
1112 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1113 accessing some data located in the same cache line, may get corrupted
1114 data due to bad handling of the address hazard when the line gets
1115 replaced from one of the CPUs at the same time as another CPU is
1116 accessing it. This workaround sets specific bits in the diagnostic
1117 register of the Cortex-A9 which reduces the linefill issuing
1118 capabilities of the processor.
1119
69155794
JM
1120config ARM_ERRATA_643719
1121 bool "ARM errata: LoUIS bit field in CLIDR register is incorrect"
1122 depends on CPU_V7 && SMP
1123 help
1124 This option enables the workaround for the 643719 Cortex-A9 (prior to
1125 r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR
1126 register returns zero when it should return one. The workaround
1127 corrects this value, ensuring cache maintenance operations which use
1128 it behave as intended and avoiding data corruption.
1129
cdf357f1
WD
1130config ARM_ERRATA_720789
1131 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
e66dc745 1132 depends on CPU_V7
cdf357f1
WD
1133 help
1134 This option enables the workaround for the 720789 Cortex-A9 (prior to
1135 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1136 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1137 As a consequence of this erratum, some TLB entries which should be
1138 invalidated are not, resulting in an incoherency in the system page
1139 tables. The workaround changes the TLB flushing routines to invalidate
1140 entries regardless of the ASID.
475d92fc
WD
1141
1142config ARM_ERRATA_743622
1143 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1144 depends on CPU_V7
62e4d357 1145 depends on !ARCH_MULTIPLATFORM
475d92fc
WD
1146 help
1147 This option enables the workaround for the 743622 Cortex-A9
efbc74ac 1148 (r2p*) erratum. Under very rare conditions, a faulty
475d92fc
WD
1149 optimisation in the Cortex-A9 Store Buffer may lead to data
1150 corruption. This workaround sets a specific bit in the diagnostic
1151 register of the Cortex-A9 which disables the Store Buffer
1152 optimisation, preventing the defect from occurring. This has no
1153 visible impact on the overall performance or power consumption of the
1154 processor.
1155
9a27c27c
WD
1156config ARM_ERRATA_751472
1157 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
ba90c516 1158 depends on CPU_V7
62e4d357 1159 depends on !ARCH_MULTIPLATFORM
9a27c27c
WD
1160 help
1161 This option enables the workaround for the 751472 Cortex-A9 (prior
1162 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
1163 completion of a following broadcasted operation if the second
1164 operation is received by a CPU before the ICIALLUIS has completed,
1165 potentially leading to corrupted entries in the cache or TLB.
1166
fcbdc5fe
WD
1167config ARM_ERRATA_754322
1168 bool "ARM errata: possible faulty MMU translations following an ASID switch"
1169 depends on CPU_V7
1170 help
1171 This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1172 r3p*) erratum. A speculative memory access may cause a page table walk
1173 which starts prior to an ASID switch but completes afterwards. This
1174 can populate the micro-TLB with a stale entry which may be hit with
1175 the new ASID. This workaround places two dsb instructions in the mm
1176 switching code so that no page table walks can cross the ASID switch.
1177
5dab26af
WD
1178config ARM_ERRATA_754327
1179 bool "ARM errata: no automatic Store Buffer drain"
1180 depends on CPU_V7 && SMP
1181 help
1182 This option enables the workaround for the 754327 Cortex-A9 (prior to
1183 r2p0) erratum. The Store Buffer does not have any automatic draining
1184 mechanism and therefore a livelock may occur if an external agent
1185 continuously polls a memory location waiting to observe an update.
1186 This workaround defines cpu_relax() as smp_mb(), preventing correctly
1187 written polling loops from denying visibility of updates to memory.
1188
145e10e1
CM
1189config ARM_ERRATA_364296
1190 bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
fd832478 1191 depends on CPU_V6
145e10e1
CM
1192 help
1193 This options enables the workaround for the 364296 ARM1136
1194 r0p2 erratum (possible cache data corruption with
1195 hit-under-miss enabled). It sets the undocumented bit 31 in
1196 the auxiliary control register and the FI bit in the control
1197 register, thus disabling hit-under-miss without putting the
1198 processor into full low interrupt latency mode. ARM11MPCore
1199 is not affected.
1200
f630c1bd
WD
1201config ARM_ERRATA_764369
1202 bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1203 depends on CPU_V7 && SMP
1204 help
1205 This option enables the workaround for erratum 764369
1206 affecting Cortex-A9 MPCore with two or more processors (all
1207 current revisions). Under certain timing circumstances, a data
1208 cache line maintenance operation by MVA targeting an Inner
1209 Shareable memory region may fail to proceed up to either the
1210 Point of Coherency or to the Point of Unification of the
1211 system. This workaround adds a DSB instruction before the
1212 relevant cache maintenance functions and sets a specific bit
1213 in the diagnostic control register of the SCU.
1214
7253b85c
SH
1215config ARM_ERRATA_775420
1216 bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
1217 depends on CPU_V7
1218 help
1219 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
1220 r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
1221 operation aborts with MMU exception, it might cause the processor
1222 to deadlock. This workaround puts DSB before executing ISB if
1223 an abort may occur on cache maintenance.
1224
93dc6887
CM
1225config ARM_ERRATA_798181
1226 bool "ARM errata: TLBI/DSB failure on Cortex-A15"
1227 depends on CPU_V7 && SMP
1228 help
1229 On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
1230 adequately shooting down all use of the old entries. This
1231 option enables the Linux kernel workaround for this erratum
1232 which sends an IPI to the CPUs that are running the same ASID
1233 as the one being invalidated.
1234
84b6504f
WD
1235config ARM_ERRATA_773022
1236 bool "ARM errata: incorrect instructions may be executed from loop buffer"
1237 depends on CPU_V7
1238 help
1239 This option enables the workaround for the 773022 Cortex-A15
1240 (up to r0p4) erratum. In certain rare sequences of code, the
1241 loop buffer may deliver incorrect instructions. This
1242 workaround disables the loop buffer to avoid the erratum.
1243
1da177e4
LT
1244endmenu
1245
1246source "arch/arm/common/Kconfig"
1247
1da177e4
LT
1248menu "Bus support"
1249
1250config ARM_AMBA
1251 bool
1252
1253config ISA
1254 bool
1da177e4
LT
1255 help
1256 Find out whether you have ISA slots on your motherboard. ISA is the
1257 name of a bus system, i.e. the way the CPU talks to the other stuff
1258 inside your box. Other bus systems are PCI, EISA, MicroChannel
1259 (MCA) or VESA. ISA is an older system, now being displaced by PCI;
1260 newer boards don't support it. If you have ISA, say Y, otherwise N.
1261
065909b9 1262# Select ISA DMA controller support
1da177e4
LT
1263config ISA_DMA
1264 bool
065909b9 1265 select ISA_DMA_API
1da177e4 1266
065909b9 1267# Select ISA DMA interface
5cae841b
AV
1268config ISA_DMA_API
1269 bool
5cae841b 1270
1da177e4 1271config PCI
0b05da72 1272 bool "PCI support" if MIGHT_HAVE_PCI
1da177e4
LT
1273 help
1274 Find out whether you have a PCI motherboard. PCI is the name of a
1275 bus system, i.e. the way the CPU talks to the other stuff inside
1276 your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
1277 VESA. If you have PCI, say Y, otherwise N.
1278
52882173
AV
1279config PCI_DOMAINS
1280 bool
1281 depends on PCI
1282
b080ac8a
MRJ
1283config PCI_NANOENGINE
1284 bool "BSE nanoEngine PCI support"
1285 depends on SA1100_NANOENGINE
1286 help
1287 Enable PCI on the BSE nanoEngine board.
1288
36e23590
MW
1289config PCI_SYSCALL
1290 def_bool PCI
1291
a0113a99
MR
1292config PCI_HOST_ITE8152
1293 bool
1294 depends on PCI && MACH_ARMCORE
1295 default y
1296 select DMABOUNCE
1297
1da177e4 1298source "drivers/pci/Kconfig"
3f06d157 1299source "drivers/pci/pcie/Kconfig"
1da177e4
LT
1300
1301source "drivers/pcmcia/Kconfig"
1302
1303endmenu
1304
1305menu "Kernel Features"
1306
3b55658a
DM
1307config HAVE_SMP
1308 bool
1309 help
1310 This option should be selected by machines which have an SMP-
1311 capable CPU.
1312
1313 The only effect of this option is to make the SMP-related
1314 options available to the user for configuration.
1315
1da177e4 1316config SMP
bb2d8130 1317 bool "Symmetric Multi-Processing"
fbb4ddac 1318 depends on CPU_V6K || CPU_V7
bc28248e 1319 depends on GENERIC_CLOCKEVENTS
3b55658a 1320 depends on HAVE_SMP
801bb21c 1321 depends on MMU || ARM_MPU
1da177e4
LT
1322 help
1323 This enables support for systems with more than one CPU. If you have
4a474157
RG
1324 a system with only one CPU, say N. If you have a system with more
1325 than one CPU, say Y.
1da177e4 1326
4a474157 1327 If you say N here, the kernel will run on uni- and multiprocessor
1da177e4 1328 machines, but will use only one CPU of a multiprocessor machine. If
4a474157
RG
1329 you say Y here, the kernel will run on many, but not all,
1330 uniprocessor machines. On a uniprocessor machine, the kernel
1331 will run faster if you say N here.
1da177e4 1332
395cf969 1333 See also <file:Documentation/x86/i386/IO-APIC.txt>,
1da177e4 1334 <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
50a23e6e 1335 <http://tldp.org/HOWTO/SMP-HOWTO.html>.
1da177e4
LT
1336
1337 If you don't know what to do here, say N.
1338
f00ec48f
RK
1339config SMP_ON_UP
1340 bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
801bb21c 1341 depends on SMP && !XIP_KERNEL && MMU
f00ec48f
RK
1342 default y
1343 help
1344 SMP kernels contain instructions which fail on non-SMP processors.
1345 Enabling this option allows the kernel to modify itself to make
1346 these instructions safe. Disabling it allows about 1K of space
1347 savings.
1348
1349 If you don't know what to do here, say Y.
1350
c9018aab
VG
1351config ARM_CPU_TOPOLOGY
1352 bool "Support cpu topology definition"
1353 depends on SMP && CPU_V7
1354 default y
1355 help
1356 Support ARM cpu topology definition. The MPIDR register defines
1357 affinity between processors which is then used to describe the cpu
1358 topology of an ARM System.
1359
1360config SCHED_MC
1361 bool "Multi-core scheduler support"
1362 depends on ARM_CPU_TOPOLOGY
1363 help
1364 Multi-core scheduler support improves the CPU scheduler's decision
1365 making when dealing with multi-core CPU chips at a cost of slightly
1366 increased overhead in some places. If unsure say N here.
1367
1368config SCHED_SMT
1369 bool "SMT scheduler support"
1370 depends on ARM_CPU_TOPOLOGY
1371 help
1372 Improves the CPU scheduler's decision making when dealing with
1373 MultiThreading at a cost of slightly increased overhead in some
1374 places. If unsure say N here.
1375
a8cbcd92
RK
1376config HAVE_ARM_SCU
1377 bool
a8cbcd92
RK
1378 help
1379 This option enables support for the ARM system coherency unit
1380
8a4da6e3 1381config HAVE_ARM_ARCH_TIMER
022c03a2
MZ
1382 bool "Architected timer support"
1383 depends on CPU_V7
8a4da6e3 1384 select ARM_ARCH_TIMER
0c403462 1385 select GENERIC_CLOCKEVENTS
022c03a2
MZ
1386 help
1387 This option enables support for the ARM architected timer
1388
f32f4ce2
RK
1389config HAVE_ARM_TWD
1390 bool
1391 depends on SMP
da4a686a 1392 select CLKSRC_OF if OF
f32f4ce2
RK
1393 help
1394 This options enables support for the ARM timer and watchdog unit
1395
e8db288e
NP
1396config MCPM
1397 bool "Multi-Cluster Power Management"
1398 depends on CPU_V7 && SMP
1399 help
1400 This option provides the common power management infrastructure
1401 for (multi-)cluster based systems, such as big.LITTLE based
1402 systems.
1403
1c33be57
NP
1404config BIG_LITTLE
1405 bool "big.LITTLE support (Experimental)"
1406 depends on CPU_V7 && SMP
1407 select MCPM
1408 help
1409 This option enables support selections for the big.LITTLE
1410 system architecture.
1411
1412config BL_SWITCHER
1413 bool "big.LITTLE switcher support"
1414 depends on BIG_LITTLE && MCPM && HOTPLUG_CPU
1c33be57 1415 select ARM_CPU_SUSPEND
51aaf81f 1416 select CPU_PM
1c33be57
NP
1417 help
1418 The big.LITTLE "switcher" provides the core functionality to
1419 transparently handle transition between a cluster of A15's
1420 and a cluster of A7's in a big.LITTLE system.
1421
b22537c6
NP
1422config BL_SWITCHER_DUMMY_IF
1423 tristate "Simple big.LITTLE switcher user interface"
1424 depends on BL_SWITCHER && DEBUG_KERNEL
1425 help
1426 This is a simple and dummy char dev interface to control
1427 the big.LITTLE switcher core code. It is meant for
1428 debugging purposes only.
1429
8d5796d2
LB
1430choice
1431 prompt "Memory split"
006fa259 1432 depends on MMU
8d5796d2
LB
1433 default VMSPLIT_3G
1434 help
1435 Select the desired split between kernel and user memory.
1436
1437 If you are not absolutely sure what you are doing, leave this
1438 option alone!
1439
1440 config VMSPLIT_3G
1441 bool "3G/1G user/kernel split"
1442 config VMSPLIT_2G
1443 bool "2G/2G user/kernel split"
1444 config VMSPLIT_1G
1445 bool "1G/3G user/kernel split"
1446endchoice
1447
1448config PAGE_OFFSET
1449 hex
006fa259 1450 default PHYS_OFFSET if !MMU
8d5796d2
LB
1451 default 0x40000000 if VMSPLIT_1G
1452 default 0x80000000 if VMSPLIT_2G
1453 default 0xC0000000
1454
1da177e4
LT
1455config NR_CPUS
1456 int "Maximum number of CPUs (2-32)"
1457 range 2 32
1458 depends on SMP
1459 default "4"
1460
a054a811 1461config HOTPLUG_CPU
00b7dede 1462 bool "Support for hot-pluggable CPUs"
40b31360 1463 depends on SMP
a054a811
RK
1464 help
1465 Say Y here to experiment with turning CPUs off and on. CPUs
1466 can be controlled through /sys/devices/system/cpu.
1467
2bdd424f
WD
1468config ARM_PSCI
1469 bool "Support for the ARM Power State Coordination Interface (PSCI)"
1470 depends on CPU_V7
1471 help
1472 Say Y here if you want Linux to communicate with system firmware
1473 implementing the PSCI specification for CPU-centric power
1474 management operations described in ARM document number ARM DEN
1475 0022A ("Power State Coordination Interface System Software on
1476 ARM processors").
1477
2a6ad871
MR
1478# The GPIO number here must be sorted by descending number. In case of
1479# a multiplatform kernel, we just want the highest value required by the
1480# selected platforms.
44986ab0
PDSN
1481config ARCH_NR_GPIO
1482 int
3dea19e8 1483 default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
aa42587a
TF
1484 default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || \
1485 SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX || ARCH_S5PV210
eb171a99 1486 default 416 if ARCH_SUNXI
06b851e5 1487 default 392 if ARCH_U8500
01bb914c 1488 default 352 if ARCH_VT8500
2a6ad871 1489 default 264 if MACH_H4700
44986ab0
PDSN
1490 default 0
1491 help
1492 Maximum number of GPIOs in the system.
1493
1494 If unsure, leave the default value.
1495
d45a398f 1496source kernel/Kconfig.preempt
1da177e4 1497
c9218b16 1498config HZ_FIXED
f8065813 1499 int
070b8b43 1500 default 200 if ARCH_EBSA110 || ARCH_S3C24XX || \
a73ddc61 1501 ARCH_S5PV210 || ARCH_EXYNOS4
5248c657 1502 default AT91_TIMER_HZ if ARCH_AT91
bf98c1ea 1503 default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE_LEGACY
47d84682 1504 default 0
c9218b16
RK
1505
1506choice
47d84682 1507 depends on HZ_FIXED = 0
c9218b16
RK
1508 prompt "Timer frequency"
1509
1510config HZ_100
1511 bool "100 Hz"
1512
1513config HZ_200
1514 bool "200 Hz"
1515
1516config HZ_250
1517 bool "250 Hz"
1518
1519config HZ_300
1520 bool "300 Hz"
1521
1522config HZ_500
1523 bool "500 Hz"
1524
1525config HZ_1000
1526 bool "1000 Hz"
1527
1528endchoice
1529
1530config HZ
1531 int
47d84682 1532 default HZ_FIXED if HZ_FIXED != 0
c9218b16
RK
1533 default 100 if HZ_100
1534 default 200 if HZ_200
1535 default 250 if HZ_250
1536 default 300 if HZ_300
1537 default 500 if HZ_500
1538 default 1000
1539
1540config SCHED_HRTICK
1541 def_bool HIGH_RES_TIMERS
f8065813 1542
16c79651 1543config THUMB2_KERNEL
bc7dea00 1544 bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
4477ca45 1545 depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K
bc7dea00 1546 default y if CPU_THUMBONLY
16c79651
CM
1547 select AEABI
1548 select ARM_ASM_UNIFIED
89bace65 1549 select ARM_UNWIND
16c79651
CM
1550 help
1551 By enabling this option, the kernel will be compiled in
1552 Thumb-2 mode. A compiler/assembler that understand the unified
1553 ARM-Thumb syntax is needed.
1554
1555 If unsure, say N.
1556
6f685c5c
DM
1557config THUMB2_AVOID_R_ARM_THM_JUMP11
1558 bool "Work around buggy Thumb-2 short branch relocations in gas"
1559 depends on THUMB2_KERNEL && MODULES
1560 default y
1561 help
1562 Various binutils versions can resolve Thumb-2 branches to
1563 locally-defined, preemptible global symbols as short-range "b.n"
1564 branch instructions.
1565
1566 This is a problem, because there's no guarantee the final
1567 destination of the symbol, or any candidate locations for a
1568 trampoline, are within range of the branch. For this reason, the
1569 kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
1570 relocation in modules at all, and it makes little sense to add
1571 support.
1572
1573 The symptom is that the kernel fails with an "unsupported
1574 relocation" error when loading some modules.
1575
1576 Until fixed tools are available, passing
1577 -fno-optimize-sibling-calls to gcc should prevent gcc generating
1578 code which hits this problem, at the cost of a bit of extra runtime
1579 stack usage in some cases.
1580
1581 The problem is described in more detail at:
1582 https://bugs.launchpad.net/binutils-linaro/+bug/725126
1583
1584 Only Thumb-2 kernels are affected.
1585
1586 Unless you are sure your tools don't have this problem, say Y.
1587
0becb088
CM
1588config ARM_ASM_UNIFIED
1589 bool
1590
704bdda0
NP
1591config AEABI
1592 bool "Use the ARM EABI to compile the kernel"
1593 help
1594 This option allows for the kernel to be compiled using the latest
1595 ARM ABI (aka EABI). This is only useful if you are using a user
1596 space environment that is also compiled with EABI.
1597
1598 Since there are major incompatibilities between the legacy ABI and
1599 EABI, especially with regard to structure member alignment, this
1600 option also changes the kernel syscall calling convention to
1601 disambiguate both ABIs and allow for backward compatibility support
1602 (selected with CONFIG_OABI_COMPAT).
1603
1604 To use this you need GCC version 4.0.0 or later.
1605
6c90c872 1606config OABI_COMPAT
a73a3ff1 1607 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
d6f94fa0 1608 depends on AEABI && !THUMB2_KERNEL
6c90c872
NP
1609 help
1610 This option preserves the old syscall interface along with the
1611 new (ARM EABI) one. It also provides a compatibility layer to
1612 intercept syscalls that have structure arguments which layout
1613 in memory differs between the legacy ABI and the new ARM EABI
1614 (only for non "thumb" binaries). This option adds a tiny
1615 overhead to all syscalls and produces a slightly larger kernel.
91702175
KC
1616
1617 The seccomp filter system will not be available when this is
1618 selected, since there is no way yet to sensibly distinguish
1619 between calling conventions during filtering.
1620
6c90c872
NP
1621 If you know you'll be using only pure EABI user space then you
1622 can say N here. If this option is not selected and you attempt
1623 to execute a legacy ABI binary then the result will be
1624 UNPREDICTABLE (in fact it can be predicted that it won't work
b02f8467 1625 at all). If in doubt say N.
6c90c872 1626
eb33575c 1627config ARCH_HAS_HOLES_MEMORYMODEL
e80d6a24 1628 bool
e80d6a24 1629
05944d74
RK
1630config ARCH_SPARSEMEM_ENABLE
1631 bool
1632
07a2f737
RK
1633config ARCH_SPARSEMEM_DEFAULT
1634 def_bool ARCH_SPARSEMEM_ENABLE
1635
05944d74 1636config ARCH_SELECT_MEMORY_MODEL
be370302 1637 def_bool ARCH_SPARSEMEM_ENABLE
c80d79d7 1638
7b7bf499
WD
1639config HAVE_ARCH_PFN_VALID
1640 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
1641
053a96ca 1642config HIGHMEM
e8db89a2
RK
1643 bool "High Memory Support"
1644 depends on MMU
053a96ca
NP
1645 help
1646 The address space of ARM processors is only 4 Gigabytes large
1647 and it has to accommodate user address space, kernel address
1648 space as well as some memory mapped IO. That means that, if you
1649 have a large amount of physical memory and/or IO, not all of the
1650 memory can be "permanently mapped" by the kernel. The physical
1651 memory that is not permanently mapped is called "high memory".
1652
1653 Depending on the selected kernel/user memory split, minimum
1654 vmalloc space and actual amount of RAM, you may not need this
1655 option which should result in a slightly faster kernel.
1656
1657 If unsure, say n.
1658
65cec8e3
RK
1659config HIGHPTE
1660 bool "Allocate 2nd-level pagetables from highmem"
1661 depends on HIGHMEM
65cec8e3 1662
1b8873a0
JI
1663config HW_PERF_EVENTS
1664 bool "Enable hardware performance counter support for perf events"
f0d1bc47 1665 depends on PERF_EVENTS
1b8873a0
JI
1666 default y
1667 help
1668 Enable hardware performance counter support for perf events. If
1669 disabled, perf events will use software events only.
1670
1355e2a6
CM
1671config SYS_SUPPORTS_HUGETLBFS
1672 def_bool y
1673 depends on ARM_LPAE
1674
8d962507
CM
1675config HAVE_ARCH_TRANSPARENT_HUGEPAGE
1676 def_bool y
1677 depends on ARM_LPAE
1678
4bfab203
SC
1679config ARCH_WANT_GENERAL_HUGETLB
1680 def_bool y
1681
3f22ab27
DH
1682source "mm/Kconfig"
1683
c1b2d970 1684config FORCE_MAX_ZONEORDER
bf98c1ea
LP
1685 int "Maximum zone order" if ARCH_SHMOBILE_LEGACY
1686 range 11 64 if ARCH_SHMOBILE_LEGACY
898f08e1 1687 default "12" if SOC_AM33XX
6d85e2b0 1688 default "9" if SA1111 || ARCH_EFM32
c1b2d970
MD
1689 default "11"
1690 help
1691 The kernel memory allocator divides physically contiguous memory
1692 blocks into "zones", where each zone is a power of two number of
1693 pages. This option selects the largest power of two that the kernel
1694 keeps in the memory allocator. If you need to allocate very large
1695 blocks of physically contiguous memory, then you may need to
1696 increase this value.
1697
1698 This config option is actually maximum order plus one. For example,
1699 a value of 11 means that the largest free memory block is 2^10 pages.
1700
1da177e4
LT
1701config ALIGNMENT_TRAP
1702 bool
f12d0d7c 1703 depends on CPU_CP15_MMU
1da177e4 1704 default y if !ARCH_EBSA110
e119bfff 1705 select HAVE_PROC_CPU if PROC_FS
1da177e4 1706 help
84eb8d06 1707 ARM processors cannot fetch/store information which is not
1da177e4
LT
1708 naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1709 address divisible by 4. On 32-bit ARM processors, these non-aligned
1710 fetch/store instructions will be emulated in software if you say
1711 here, which has a severe performance impact. This is necessary for
1712 correct operation of some network protocols. With an IP-only
1713 configuration it is safe to say N, otherwise say Y.
1714
39ec58f3 1715config UACCESS_WITH_MEMCPY
38ef2ad5
LW
1716 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
1717 depends on MMU
39ec58f3
LB
1718 default y if CPU_FEROCEON
1719 help
1720 Implement faster copy_to_user and clear_user methods for CPU
1721 cores where a 8-word STM instruction give significantly higher
1722 memory write throughput than a sequence of individual 32bit stores.
1723
1724 A possible side effect is a slight increase in scheduling latency
1725 between threads sharing the same address space if they invoke
1726 such copy operations with large buffers.
1727
1728 However, if the CPU data cache is using a write-allocate mode,
1729 this option is unlikely to provide any performance gain.
1730
70c70d97
NP
1731config SECCOMP
1732 bool
1733 prompt "Enable seccomp to safely compute untrusted bytecode"
1734 ---help---
1735 This kernel feature is useful for number crunching applications
1736 that may need to compute untrusted bytecode during their
1737 execution. By using pipes or other transports made available to
1738 the process as file descriptors supporting the read/write
1739 syscalls, it's possible to isolate those applications in
1740 their own address space using seccomp. Once seccomp is
1741 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1742 and the task is only allowed to execute a few safe syscalls
1743 defined by each seccomp mode.
1744
06e6295b
SS
1745config SWIOTLB
1746 def_bool y
1747
1748config IOMMU_HELPER
1749 def_bool SWIOTLB
1750
eff8d644
SS
1751config XEN_DOM0
1752 def_bool y
1753 depends on XEN
1754
1755config XEN
1756 bool "Xen guest support on ARM (EXPERIMENTAL)"
85323a99 1757 depends on ARM && AEABI && OF
f880b67d 1758 depends on CPU_V7 && !CPU_V6
85323a99 1759 depends on !GENERIC_ATOMIC64
7693decc 1760 depends on MMU
51aaf81f 1761 select ARCH_DMA_ADDR_T_64BIT
17b7ab80 1762 select ARM_PSCI
83862ccf 1763 select SWIOTLB_XEN
eff8d644
SS
1764 help
1765 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1766
1da177e4
LT
1767endmenu
1768
1769menu "Boot options"
1770
9eb8f674
GL
1771config USE_OF
1772 bool "Flattened Device Tree support"
b1b3f49c 1773 select IRQ_DOMAIN
9eb8f674
GL
1774 select OF
1775 select OF_EARLY_FLATTREE
bcedb5f9 1776 select OF_RESERVED_MEM
9eb8f674
GL
1777 help
1778 Include support for flattened device tree machine descriptions.
1779
bd51e2f5
NP
1780config ATAGS
1781 bool "Support for the traditional ATAGS boot data passing" if USE_OF
1782 default y
1783 help
1784 This is the traditional way of passing data to the kernel at boot
1785 time. If you are solely relying on the flattened device tree (or
1786 the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1787 to remove ATAGS support from your kernel binary. If unsure,
1788 leave this to y.
1789
1790config DEPRECATED_PARAM_STRUCT
1791 bool "Provide old way to pass kernel parameters"
1792 depends on ATAGS
1793 help
1794 This was deprecated in 2001 and announced to live on for 5 years.
1795 Some old boot loaders still use this way.
1796
1da177e4
LT
1797# Compressed boot loader in ROM. Yes, we really want to ask about
1798# TEXT and BSS so we preserve their values in the config files.
1799config ZBOOT_ROM_TEXT
1800 hex "Compressed ROM boot loader base address"
1801 default "0"
1802 help
1803 The physical address at which the ROM-able zImage is to be
1804 placed in the target. Platforms which normally make use of
1805 ROM-able zImage formats normally set this to a suitable
1806 value in their defconfig file.
1807
1808 If ZBOOT_ROM is not enabled, this has no effect.
1809
1810config ZBOOT_ROM_BSS
1811 hex "Compressed ROM boot loader BSS address"
1812 default "0"
1813 help
f8c440b2
DF
1814 The base address of an area of read/write memory in the target
1815 for the ROM-able zImage which must be available while the
1816 decompressor is running. It must be large enough to hold the
1817 entire decompressed kernel plus an additional 128 KiB.
1818 Platforms which normally make use of ROM-able zImage formats
1819 normally set this to a suitable value in their defconfig file.
1da177e4
LT
1820
1821 If ZBOOT_ROM is not enabled, this has no effect.
1822
1823config ZBOOT_ROM
1824 bool "Compressed boot loader in ROM/flash"
1825 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
10968131 1826 depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR
1da177e4
LT
1827 help
1828 Say Y here if you intend to execute your compressed kernel image
1829 (zImage) directly from ROM or flash. If unsure, say N.
1830
090ab3ff
SH
1831choice
1832 prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
d6f94fa0 1833 depends on ZBOOT_ROM && ARCH_SH7372
090ab3ff
SH
1834 default ZBOOT_ROM_NONE
1835 help
1836 Include experimental SD/MMC loading code in the ROM-able zImage.
59bf8964 1837 With this enabled it is possible to write the ROM-able zImage
090ab3ff
SH
1838 kernel image to an MMC or SD card and boot the kernel straight
1839 from the reset vector. At reset the processor Mask ROM will load
59bf8964 1840 the first part of the ROM-able zImage which in turn loads the
090ab3ff
SH
1841 rest the kernel image to RAM.
1842
1843config ZBOOT_ROM_NONE
1844 bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
1845 help
1846 Do not load image from SD or MMC
1847
f45b1149
SH
1848config ZBOOT_ROM_MMCIF
1849 bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
f45b1149 1850 help
090ab3ff
SH
1851 Load image from MMCIF hardware block.
1852
1853config ZBOOT_ROM_SH_MOBILE_SDHI
1854 bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
1855 help
1856 Load image from SDHI hardware block
1857
1858endchoice
f45b1149 1859
e2a6a3aa
JB
1860config ARM_APPENDED_DTB
1861 bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
10968131 1862 depends on OF
e2a6a3aa
JB
1863 help
1864 With this option, the boot code will look for a device tree binary
1865 (DTB) appended to zImage
1866 (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1867
1868 This is meant as a backward compatibility convenience for those
1869 systems with a bootloader that can't be upgraded to accommodate
1870 the documented boot protocol using a device tree.
1871
1872 Beware that there is very little in terms of protection against
1873 this option being confused by leftover garbage in memory that might
1874 look like a DTB header after a reboot if no actual DTB is appended
1875 to zImage. Do not leave this option active in a production kernel
1876 if you don't intend to always append a DTB. Proper passing of the
1877 location into r2 of a bootloader provided DTB is always preferable
1878 to this option.
1879
b90b9a38
NP
1880config ARM_ATAG_DTB_COMPAT
1881 bool "Supplement the appended DTB with traditional ATAG information"
1882 depends on ARM_APPENDED_DTB
1883 help
1884 Some old bootloaders can't be updated to a DTB capable one, yet
1885 they provide ATAGs with memory configuration, the ramdisk address,
1886 the kernel cmdline string, etc. Such information is dynamically
1887 provided by the bootloader and can't always be stored in a static
1888 DTB. To allow a device tree enabled kernel to be used with such
1889 bootloaders, this option allows zImage to extract the information
1890 from the ATAG list and store it at run time into the appended DTB.
1891
d0f34a11
GR
1892choice
1893 prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
1894 default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1895
1896config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1897 bool "Use bootloader kernel arguments if available"
1898 help
1899 Uses the command-line options passed by the boot loader instead of
1900 the device tree bootargs property. If the boot loader doesn't provide
1901 any, the device tree bootargs property will be used.
1902
1903config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
1904 bool "Extend with bootloader kernel arguments"
1905 help
1906 The command-line arguments provided by the boot loader will be
1907 appended to the the device tree bootargs property.
1908
1909endchoice
1910
1da177e4
LT
1911config CMDLINE
1912 string "Default kernel command string"
1913 default ""
1914 help
1915 On some architectures (EBSA110 and CATS), there is currently no way
1916 for the boot loader to pass arguments to the kernel. For these
1917 architectures, you should supply some command-line options at build
1918 time by entering them here. As a minimum, you should specify the
1919 memory size and the root device (e.g., mem=64M root=/dev/nfs).
1920
4394c124
VB
1921choice
1922 prompt "Kernel command line type" if CMDLINE != ""
1923 default CMDLINE_FROM_BOOTLOADER
bd51e2f5 1924 depends on ATAGS
4394c124
VB
1925
1926config CMDLINE_FROM_BOOTLOADER
1927 bool "Use bootloader kernel arguments if available"
1928 help
1929 Uses the command-line options passed by the boot loader. If
1930 the boot loader doesn't provide any, the default kernel command
1931 string provided in CMDLINE will be used.
1932
1933config CMDLINE_EXTEND
1934 bool "Extend bootloader kernel arguments"
1935 help
1936 The command-line arguments provided by the boot loader will be
1937 appended to the default kernel command string.
1938
92d2040d
AH
1939config CMDLINE_FORCE
1940 bool "Always use the default kernel command string"
92d2040d
AH
1941 help
1942 Always use the default kernel command string, even if the boot
1943 loader passes other arguments to the kernel.
1944 This is useful if you cannot or don't want to change the
1945 command-line options your boot loader passes to the kernel.
4394c124 1946endchoice
92d2040d 1947
1da177e4
LT
1948config XIP_KERNEL
1949 bool "Kernel Execute-In-Place from ROM"
10968131 1950 depends on !ARM_LPAE && !ARCH_MULTIPLATFORM
1da177e4
LT
1951 help
1952 Execute-In-Place allows the kernel to run from non-volatile storage
1953 directly addressable by the CPU, such as NOR flash. This saves RAM
1954 space since the text section of the kernel is not loaded from flash
1955 to RAM. Read-write sections, such as the data section and stack,
1956 are still copied to RAM. The XIP kernel is not compressed since
1957 it has to run directly from flash, so it will take more space to
1958 store it. The flash address used to link the kernel object files,
1959 and for storing it, is configuration dependent. Therefore, if you
1960 say Y here, you must know the proper physical address where to
1961 store the kernel image depending on your own flash memory usage.
1962
1963 Also note that the make target becomes "make xipImage" rather than
1964 "make zImage" or "make Image". The final kernel binary to put in
1965 ROM memory will be arch/arm/boot/xipImage.
1966
1967 If unsure, say N.
1968
1969config XIP_PHYS_ADDR
1970 hex "XIP Kernel Physical Location"
1971 depends on XIP_KERNEL
1972 default "0x00080000"
1973 help
1974 This is the physical address in your flash memory the kernel will
1975 be linked for and stored to. This address is dependent on your
1976 own flash usage.
1977
c587e4a6
RP
1978config KEXEC
1979 bool "Kexec system call (EXPERIMENTAL)"
19ab428f 1980 depends on (!SMP || PM_SLEEP_SMP)
c587e4a6
RP
1981 help
1982 kexec is a system call that implements the ability to shutdown your
1983 current kernel, and to start another kernel. It is like a reboot
01dd2fbf 1984 but it is independent of the system firmware. And like a reboot
c587e4a6
RP
1985 you can start any kernel with it, not just Linux.
1986
1987 It is an ongoing process to be certain the hardware in a machine
1988 is properly shutdown, so do not be surprised if this code does not
bf220695 1989 initially work for you.
c587e4a6 1990
4cd9d6f7
RP
1991config ATAGS_PROC
1992 bool "Export atags in procfs"
bd51e2f5 1993 depends on ATAGS && KEXEC
b98d7291 1994 default y
4cd9d6f7
RP
1995 help
1996 Should the atags used to boot the kernel be exported in an "atags"
1997 file in procfs. Useful with kexec.
1998
cb5d39b3
MW
1999config CRASH_DUMP
2000 bool "Build kdump crash kernel (EXPERIMENTAL)"
cb5d39b3
MW
2001 help
2002 Generate crash dump after being started by kexec. This should
2003 be normally only set in special crash dump kernels which are
2004 loaded in the main kernel with kexec-tools into a specially
2005 reserved region and then later executed after a crash by
2006 kdump/kexec. The crash dump kernel must be compiled to a
2007 memory address not used by the main kernel
2008
2009 For more details see Documentation/kdump/kdump.txt
2010
e69edc79
EM
2011config AUTO_ZRELADDR
2012 bool "Auto calculation of the decompressed kernel image address"
e69edc79
EM
2013 help
2014 ZRELADDR is the physical address where the decompressed kernel
2015 image will be placed. If AUTO_ZRELADDR is selected, the address
2016 will be determined at run-time by masking the current IP with
2017 0xf8000000. This assumes the zImage being placed in the first 128MB
2018 from start of memory.
2019
1da177e4
LT
2020endmenu
2021
ac9d7efc 2022menu "CPU Power Management"
1da177e4 2023
1da177e4 2024source "drivers/cpufreq/Kconfig"
1da177e4 2025
ac9d7efc
RK
2026source "drivers/cpuidle/Kconfig"
2027
2028endmenu
2029
1da177e4
LT
2030menu "Floating point emulation"
2031
2032comment "At least one emulation must be selected"
2033
2034config FPE_NWFPE
2035 bool "NWFPE math emulation"
593c252a 2036 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
1da177e4
LT
2037 ---help---
2038 Say Y to include the NWFPE floating point emulator in the kernel.
2039 This is necessary to run most binaries. Linux does not currently
2040 support floating point hardware so you need to say Y here even if
2041 your machine has an FPA or floating point co-processor podule.
2042
2043 You may say N here if you are going to load the Acorn FPEmulator
2044 early in the bootup.
2045
2046config FPE_NWFPE_XP
2047 bool "Support extended precision"
bedf142b 2048 depends on FPE_NWFPE
1da177e4
LT
2049 help
2050 Say Y to include 80-bit support in the kernel floating-point
2051 emulator. Otherwise, only 32 and 64-bit support is compiled in.
2052 Note that gcc does not generate 80-bit operations by default,
2053 so in most cases this option only enlarges the size of the
2054 floating point emulator without any good reason.
2055
2056 You almost surely want to say N here.
2057
2058config FPE_FASTFPE
2059 bool "FastFPE math emulation (EXPERIMENTAL)"
d6f94fa0 2060 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
1da177e4
LT
2061 ---help---
2062 Say Y here to include the FAST floating point emulator in the kernel.
2063 This is an experimental much faster emulator which now also has full
2064 precision for the mantissa. It does not support any exceptions.
2065 It is very simple, and approximately 3-6 times faster than NWFPE.
2066
2067 It should be sufficient for most programs. It may be not suitable
2068 for scientific calculations, but you have to check this for yourself.
2069 If you do not feel you need a faster FP emulation you should better
2070 choose NWFPE.
2071
2072config VFP
2073 bool "VFP-format floating point maths"
e399b1a4 2074 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
1da177e4
LT
2075 help
2076 Say Y to include VFP support code in the kernel. This is needed
2077 if your hardware includes a VFP unit.
2078
2079 Please see <file:Documentation/arm/VFP/release-notes.txt> for
2080 release notes and additional status information.
2081
2082 Say N if your target does not have VFP hardware.
2083
25ebee02
CM
2084config VFPv3
2085 bool
2086 depends on VFP
2087 default y if CPU_V7
2088
b5872db4
CM
2089config NEON
2090 bool "Advanced SIMD (NEON) Extension support"
2091 depends on VFPv3 && CPU_V7
2092 help
2093 Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2094 Extension.
2095
73c132c1
AB
2096config KERNEL_MODE_NEON
2097 bool "Support for NEON in kernel mode"
c4a30c3b 2098 depends on NEON && AEABI
73c132c1
AB
2099 help
2100 Say Y to include support for NEON in kernel mode.
2101
1da177e4
LT
2102endmenu
2103
2104menu "Userspace binary formats"
2105
2106source "fs/Kconfig.binfmt"
2107
2108config ARTHUR
2109 tristate "RISC OS personality"
704bdda0 2110 depends on !AEABI
1da177e4
LT
2111 help
2112 Say Y here to include the kernel code necessary if you want to run
2113 Acorn RISC OS/Arthur binaries under Linux. This code is still very
2114 experimental; if this sounds frightening, say N and sleep in peace.
2115 You can also say M here to compile this support as a module (which
2116 will be called arthur).
2117
2118endmenu
2119
2120menu "Power management options"
2121
eceab4ac 2122source "kernel/power/Kconfig"
1da177e4 2123
f4cb5700 2124config ARCH_SUSPEND_POSSIBLE
19a0519d 2125 depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \
f0d75153 2126 CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
f4cb5700
JB
2127 def_bool y
2128
15e0d9e3
AB
2129config ARM_CPU_SUSPEND
2130 def_bool PM_SLEEP
2131
603fb42a
SC
2132config ARCH_HIBERNATION_POSSIBLE
2133 bool
2134 depends on MMU
2135 default y if ARCH_SUSPEND_POSSIBLE
2136
1da177e4
LT
2137endmenu
2138
d5950b43
SR
2139source "net/Kconfig"
2140
ac25150f 2141source "drivers/Kconfig"
1da177e4
LT
2142
2143source "fs/Kconfig"
2144
1da177e4
LT
2145source "arch/arm/Kconfig.debug"
2146
2147source "security/Kconfig"
2148
2149source "crypto/Kconfig"
2150
2151source "lib/Kconfig"
749cf76c
CD
2152
2153source "arch/arm/kvm/Kconfig"
This page took 1.189965 seconds and 5 git commands to generate.