ARM: 6388/1: errata: DMB operation may be faulty
[deliverable/linux.git] / arch / arm / Kconfig
CommitLineData
1da177e4
LT
1#
2# For a description of the syntax of this configuration file,
3# see Documentation/kbuild/kconfig-language.txt.
4#
5
6mainmenu "Linux Kernel Configuration"
7
8config ARM
9 bool
10 default y
e17c6d56 11 select HAVE_AOUT
2064c946 12 select HAVE_IDE
2778f620 13 select HAVE_MEMBLOCK
12b824fb 14 select RTC_LIB
75e7153a 15 select SYS_SUPPORTS_APM_EMULATION
24b44a66 16 select GENERIC_ATOMIC64 if (!CPU_32v6K)
fe166148 17 select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
5cbad0eb 18 select HAVE_ARCH_KGDB
3f550096 19 select HAVE_KPROBES if (!XIP_KERNEL)
9edddaa2 20 select HAVE_KRETPROBES if (HAVE_KPROBES)
606576ce 21 select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
1fe53268 22 select HAVE_GENERIC_DMA_COHERENT
e7db7b42
AT
23 select HAVE_KERNEL_GZIP
24 select HAVE_KERNEL_LZO
6e8699f7 25 select HAVE_KERNEL_LZMA
7ada189f
JI
26 select HAVE_PERF_EVENTS
27 select PERF_USE_VMALLOC
e513f8bf 28 select HAVE_REGS_AND_STACK_ACCESS_API
1da177e4
LT
29 help
30 The ARM series is a line of low-power-consumption RISC chip designs
f6c8965a 31 licensed by ARM Ltd and targeted at embedded applications and
1da177e4 32 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
f6c8965a 33 manufactured, but legacy ARM-based PC hardware remains popular in
1da177e4
LT
34 Europe. There is an ARM Linux project with a web page at
35 <http://www.arm.linux.org.uk/>.
36
1a189b97
RK
37config HAVE_PWM
38 bool
39
75e7153a
RB
40config SYS_SUPPORTS_APM_EMULATION
41 bool
42
0a938b97
DB
43config GENERIC_GPIO
44 bool
0a938b97 45
5cfc8ee0
JS
46config ARCH_USES_GETTIMEOFFSET
47 bool
48 default n
746140c7 49
0567a0c0
KH
50config GENERIC_CLOCKEVENTS
51 bool
0567a0c0 52
a8655e83
CM
53config GENERIC_CLOCKEVENTS_BROADCAST
54 bool
55 depends on GENERIC_CLOCKEVENTS
5388a6b2 56 default y if SMP
a8655e83 57
bc581770
LW
58config HAVE_TCM
59 bool
60 select GENERIC_ALLOCATOR
61
e119bfff
RK
62config HAVE_PROC_CPU
63 bool
64
5ea81769
AV
65config NO_IOPORT
66 bool
5ea81769 67
1da177e4
LT
68config EISA
69 bool
70 ---help---
71 The Extended Industry Standard Architecture (EISA) bus was
72 developed as an open alternative to the IBM MicroChannel bus.
73
74 The EISA bus provided some of the features of the IBM MicroChannel
75 bus while maintaining backward compatibility with cards made for
76 the older ISA bus. The EISA bus saw limited use between 1988 and
77 1995 when it was made obsolete by the PCI bus.
78
79 Say Y here if you are building a kernel for an EISA-based machine.
80
81 Otherwise, say N.
82
83config SBUS
84 bool
85
86config MCA
87 bool
88 help
89 MicroChannel Architecture is found in some IBM PS/2 machines and
90 laptops. It is a bus system similar to PCI or ISA. See
91 <file:Documentation/mca.txt> (and especially the web page given
92 there) before attempting to build an MCA bus kernel.
93
4a2581a0
TG
94config GENERIC_HARDIRQS
95 bool
96 default y
97
f16fb1ec
RK
98config STACKTRACE_SUPPORT
99 bool
100 default y
101
f76e9154
NP
102config HAVE_LATENCYTOP_SUPPORT
103 bool
104 depends on !SMP
105 default y
106
f16fb1ec
RK
107config LOCKDEP_SUPPORT
108 bool
109 default y
110
7ad1bcb2
RK
111config TRACE_IRQFLAGS_SUPPORT
112 bool
113 default y
114
4a2581a0
TG
115config HARDIRQS_SW_RESEND
116 bool
117 default y
118
119config GENERIC_IRQ_PROBE
120 bool
121 default y
122
95c354fe
NP
123config GENERIC_LOCKBREAK
124 bool
125 default y
126 depends on SMP && PREEMPT
127
1da177e4
LT
128config RWSEM_GENERIC_SPINLOCK
129 bool
130 default y
131
132config RWSEM_XCHGADD_ALGORITHM
133 bool
134
f0d1b0b3
DH
135config ARCH_HAS_ILOG2_U32
136 bool
f0d1b0b3
DH
137
138config ARCH_HAS_ILOG2_U64
139 bool
f0d1b0b3 140
89c52ed4
BD
141config ARCH_HAS_CPUFREQ
142 bool
143 help
144 Internal node to signify that the ARCH has CPUFREQ support
145 and that the relevant menu configurations are displayed for
146 it.
147
b89c3b16
AM
148config GENERIC_HWEIGHT
149 bool
150 default y
151
1da177e4
LT
152config GENERIC_CALIBRATE_DELAY
153 bool
154 default y
155
a08b6b79
Z
156config ARCH_MAY_HAVE_PC_FDC
157 bool
158
5ac6da66
CL
159config ZONE_DMA
160 bool
5ac6da66 161
ccd7ab7f
FT
162config NEED_DMA_MAP_STATE
163 def_bool y
164
1da177e4
LT
165config GENERIC_ISA_DMA
166 bool
167
1da177e4
LT
168config FIQ
169 bool
170
034d2f5a
AV
171config ARCH_MTD_XIP
172 bool
173
60a752ef 174config GENERIC_HARDIRQS_NO__DO_IRQ
60a752ef
PZ
175 def_bool y
176
d6d502fa
KK
177config ARM_L1_CACHE_SHIFT_6
178 bool
179 help
180 Setting ARM L1 cache line size to 64 Bytes.
181
c760fc19
HC
182config VECTORS_BASE
183 hex
6afd6fae 184 default 0xffff0000 if MMU || CPU_HIGH_VECTOR
c760fc19
HC
185 default DRAM_BASE if REMAP_VECTORS_TO_RAM
186 default 0x00000000
187 help
188 The base address of exception vectors.
189
1da177e4
LT
190source "init/Kconfig"
191
dc52ddc0
MH
192source "kernel/Kconfig.freezer"
193
1da177e4
LT
194menu "System Type"
195
3c427975
HC
196config MMU
197 bool "MMU-based Paged Memory Management Support"
198 default y
199 help
200 Select if you want MMU-based virtualised addressing space
201 support by paged memory management. If unsure, say 'Y'.
202
ccf50e23
RK
203#
204# The "ARM system type" choice list is ordered alphabetically by option
205# text. Please add new entries in the option alphabetic order.
206#
1da177e4
LT
207choice
208 prompt "ARM system type"
6a0e2430 209 default ARCH_VERSATILE
1da177e4 210
4af6fee1
DS
211config ARCH_AAEC2000
212 bool "Agilent AAEC-2000 based"
c750815e 213 select CPU_ARM920T
4af6fee1 214 select ARM_AMBA
9483a578 215 select HAVE_CLK
5cfc8ee0 216 select ARCH_USES_GETTIMEOFFSET
4af6fee1
DS
217 help
218 This enables support for systems based on the Agilent AAEC-2000
219
220config ARCH_INTEGRATOR
221 bool "ARM Ltd. Integrator family"
222 select ARM_AMBA
89c52ed4 223 select ARCH_HAS_CPUFREQ
d72fbdf0 224 select COMMON_CLKDEV
c5a0adb5 225 select ICST
13edd86d 226 select GENERIC_CLOCKEVENTS
f4b8b319 227 select PLAT_VERSATILE
4af6fee1
DS
228 help
229 Support for ARM's Integrator platform.
230
231config ARCH_REALVIEW
232 bool "ARM Ltd. RealView family"
233 select ARM_AMBA
cf30fb4a 234 select COMMON_CLKDEV
c5a0adb5 235 select ICST
ae30ceac 236 select GENERIC_CLOCKEVENTS
eb7fffa3 237 select ARCH_WANT_OPTIONAL_GPIOLIB
f4b8b319 238 select PLAT_VERSATILE
e3887714 239 select ARM_TIMER_SP804
b56ba8aa 240 select GPIO_PL061 if GPIOLIB
4af6fee1
DS
241 help
242 This enables support for ARM Ltd RealView boards.
243
244config ARCH_VERSATILE
245 bool "ARM Ltd. Versatile family"
246 select ARM_AMBA
247 select ARM_VIC
71a06da0 248 select COMMON_CLKDEV
c5a0adb5 249 select ICST
89df1272 250 select GENERIC_CLOCKEVENTS
bbeddc43 251 select ARCH_WANT_OPTIONAL_GPIOLIB
f4b8b319 252 select PLAT_VERSATILE
e3887714 253 select ARM_TIMER_SP804
4af6fee1
DS
254 help
255 This enables support for ARM Ltd Versatile board.
256
ceade897
RK
257config ARCH_VEXPRESS
258 bool "ARM Ltd. Versatile Express family"
259 select ARCH_WANT_OPTIONAL_GPIOLIB
260 select ARM_AMBA
261 select ARM_TIMER_SP804
262 select COMMON_CLKDEV
263 select GENERIC_CLOCKEVENTS
ceade897
RK
264 select HAVE_CLK
265 select ICST
266 select PLAT_VERSATILE
267 help
268 This enables support for the ARM Ltd Versatile Express boards.
269
8fc5ffa0
AV
270config ARCH_AT91
271 bool "Atmel AT91"
f373e8c0 272 select ARCH_REQUIRE_GPIOLIB
93686ae8 273 select HAVE_CLK
5cfc8ee0 274 select ARCH_USES_GETTIMEOFFSET
4af6fee1 275 help
2b3b3516
AV
276 This enables support for systems based on the Atmel AT91RM9200,
277 AT91SAM9 and AT91CAP9 processors.
4af6fee1 278
ccf50e23
RK
279config ARCH_BCMRING
280 bool "Broadcom BCMRING"
281 depends on MMU
282 select CPU_V6
283 select ARM_AMBA
284 select COMMON_CLKDEV
ccf50e23
RK
285 select GENERIC_CLOCKEVENTS
286 select ARCH_WANT_OPTIONAL_GPIOLIB
287 help
288 Support for Broadcom's BCMRing platform.
289
1da177e4 290config ARCH_CLPS711X
4af6fee1 291 bool "Cirrus Logic CLPS711x/EP721x-based"
c750815e 292 select CPU_ARM720T
5cfc8ee0 293 select ARCH_USES_GETTIMEOFFSET
f999b8bd
MM
294 help
295 Support for Cirrus Logic 711x/721x based boards.
1da177e4 296
d94f944e
AV
297config ARCH_CNS3XXX
298 bool "Cavium Networks CNS3XXX family"
299 select CPU_V6
d94f944e
AV
300 select GENERIC_CLOCKEVENTS
301 select ARM_GIC
5f32f7a0 302 select PCI_DOMAINS if PCI
d94f944e
AV
303 help
304 Support for Cavium Networks CNS3XXX platform.
305
788c9700
RK
306config ARCH_GEMINI
307 bool "Cortina Systems Gemini"
308 select CPU_FA526
788c9700 309 select ARCH_REQUIRE_GPIOLIB
5cfc8ee0 310 select ARCH_USES_GETTIMEOFFSET
788c9700
RK
311 help
312 Support for the Cortina Systems Gemini family SoCs
313
1da177e4
LT
314config ARCH_EBSA110
315 bool "EBSA-110"
c750815e 316 select CPU_SA110
f7e68bbf 317 select ISA
c5eb2a2b 318 select NO_IOPORT
5cfc8ee0 319 select ARCH_USES_GETTIMEOFFSET
1da177e4
LT
320 help
321 This is an evaluation board for the StrongARM processor available
f6c8965a 322 from Digital. It has limited hardware on-board, including an
1da177e4
LT
323 Ethernet interface, two PCMCIA sockets, two serial ports and a
324 parallel port.
325
e7736d47
LB
326config ARCH_EP93XX
327 bool "EP93xx-based"
c750815e 328 select CPU_ARM920T
e7736d47
LB
329 select ARM_AMBA
330 select ARM_VIC
ae696fd5 331 select COMMON_CLKDEV
7444a72e 332 select ARCH_REQUIRE_GPIOLIB
eb33575c 333 select ARCH_HAS_HOLES_MEMORYMODEL
5cfc8ee0 334 select ARCH_USES_GETTIMEOFFSET
e7736d47
LB
335 help
336 This enables support for the Cirrus EP93xx series of CPUs.
337
1da177e4
LT
338config ARCH_FOOTBRIDGE
339 bool "FootBridge"
c750815e 340 select CPU_SA110
1da177e4 341 select FOOTBRIDGE
5cfc8ee0 342 select ARCH_USES_GETTIMEOFFSET
f999b8bd
MM
343 help
344 Support for systems based on the DC21285 companion chip
345 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
1da177e4 346
788c9700
RK
347config ARCH_MXC
348 bool "Freescale MXC/iMX-based"
788c9700 349 select GENERIC_CLOCKEVENTS
788c9700 350 select ARCH_REQUIRE_GPIOLIB
03e09cd8 351 select COMMON_CLKDEV
788c9700
RK
352 help
353 Support for Freescale MXC/iMX-based family of processors
354
7bd0f2f5 355config ARCH_STMP3XXX
356 bool "Freescale STMP3xxx"
357 select CPU_ARM926T
7bd0f2f5 358 select COMMON_CLKDEV
359 select ARCH_REQUIRE_GPIOLIB
7bd0f2f5 360 select GENERIC_CLOCKEVENTS
7bd0f2f5 361 select USB_ARCH_HAS_EHCI
362 help
363 Support for systems based on the Freescale 3xxx CPUs.
364
4af6fee1
DS
365config ARCH_NETX
366 bool "Hilscher NetX based"
c750815e 367 select CPU_ARM926T
4af6fee1 368 select ARM_VIC
2fcfe6b8 369 select GENERIC_CLOCKEVENTS
f999b8bd 370 help
4af6fee1
DS
371 This enables support for systems based on the Hilscher NetX Soc
372
373config ARCH_H720X
374 bool "Hynix HMS720x-based"
c750815e 375 select CPU_ARM720T
4af6fee1 376 select ISA_DMA_API
5cfc8ee0 377 select ARCH_USES_GETTIMEOFFSET
4af6fee1
DS
378 help
379 This enables support for systems based on the Hynix HMS720x
380
3b938be6
RK
381config ARCH_IOP13XX
382 bool "IOP13xx-based"
383 depends on MMU
c750815e 384 select CPU_XSC3
3b938be6
RK
385 select PLAT_IOP
386 select PCI
387 select ARCH_SUPPORTS_MSI
8d5796d2 388 select VMSPLIT_1G
3b938be6
RK
389 help
390 Support for Intel's IOP13XX (XScale) family of processors.
391
3f7e5815
LB
392config ARCH_IOP32X
393 bool "IOP32x-based"
a4f7e763 394 depends on MMU
c750815e 395 select CPU_XSCALE
7ae1f7ec 396 select PLAT_IOP
f7e68bbf 397 select PCI
bb2b180c 398 select ARCH_REQUIRE_GPIOLIB
f999b8bd 399 help
3f7e5815
LB
400 Support for Intel's 80219 and IOP32X (XScale) family of
401 processors.
402
403config ARCH_IOP33X
404 bool "IOP33x-based"
405 depends on MMU
c750815e 406 select CPU_XSCALE
7ae1f7ec 407 select PLAT_IOP
3f7e5815 408 select PCI
bb2b180c 409 select ARCH_REQUIRE_GPIOLIB
3f7e5815
LB
410 help
411 Support for Intel's IOP33X (XScale) family of processors.
1da177e4 412
3b938be6
RK
413config ARCH_IXP23XX
414 bool "IXP23XX-based"
a4f7e763 415 depends on MMU
c750815e 416 select CPU_XSC3
3b938be6 417 select PCI
5cfc8ee0 418 select ARCH_USES_GETTIMEOFFSET
f999b8bd 419 help
3b938be6 420 Support for Intel's IXP23xx (XScale) family of processors.
1da177e4
LT
421
422config ARCH_IXP2000
423 bool "IXP2400/2800-based"
a4f7e763 424 depends on MMU
c750815e 425 select CPU_XSCALE
f7e68bbf 426 select PCI
5cfc8ee0 427 select ARCH_USES_GETTIMEOFFSET
f999b8bd
MM
428 help
429 Support for Intel's IXP2400/2800 (XScale) family of processors.
1da177e4 430
3b938be6
RK
431config ARCH_IXP4XX
432 bool "IXP4xx-based"
a4f7e763 433 depends on MMU
c750815e 434 select CPU_XSCALE
8858e9af 435 select GENERIC_GPIO
3b938be6 436 select GENERIC_CLOCKEVENTS
485bdde7 437 select DMABOUNCE if PCI
c4713074 438 help
3b938be6 439 Support for Intel's IXP4XX (XScale) family of processors.
c4713074 440
edabd38e
SB
441config ARCH_DOVE
442 bool "Marvell Dove"
443 select PCI
edabd38e 444 select ARCH_REQUIRE_GPIOLIB
edabd38e
SB
445 select GENERIC_CLOCKEVENTS
446 select PLAT_ORION
447 help
448 Support for the Marvell Dove SoC 88AP510
449
651c74c7
SB
450config ARCH_KIRKWOOD
451 bool "Marvell Kirkwood"
c750815e 452 select CPU_FEROCEON
651c74c7 453 select PCI
a8865655 454 select ARCH_REQUIRE_GPIOLIB
651c74c7
SB
455 select GENERIC_CLOCKEVENTS
456 select PLAT_ORION
457 help
458 Support for the following Marvell Kirkwood series SoCs:
459 88F6180, 88F6192 and 88F6281.
460
777f9beb
LB
461config ARCH_LOKI
462 bool "Marvell Loki (88RC8480)"
c750815e 463 select CPU_FEROCEON
777f9beb
LB
464 select GENERIC_CLOCKEVENTS
465 select PLAT_ORION
466 help
467 Support for the Marvell Loki (88RC8480) SoC.
468
40805949
KW
469config ARCH_LPC32XX
470 bool "NXP LPC32XX"
471 select CPU_ARM926T
472 select ARCH_REQUIRE_GPIOLIB
473 select HAVE_IDE
474 select ARM_AMBA
475 select USB_ARCH_HAS_OHCI
476 select COMMON_CLKDEV
477 select GENERIC_TIME
478 select GENERIC_CLOCKEVENTS
479 help
480 Support for the NXP LPC32XX family of processors
481
794d15b2
SS
482config ARCH_MV78XX0
483 bool "Marvell MV78xx0"
c750815e 484 select CPU_FEROCEON
794d15b2 485 select PCI
a8865655 486 select ARCH_REQUIRE_GPIOLIB
794d15b2
SS
487 select GENERIC_CLOCKEVENTS
488 select PLAT_ORION
489 help
490 Support for the following Marvell MV78xx0 series SoCs:
491 MV781x0, MV782x0.
492
9dd0b194 493config ARCH_ORION5X
585cf175
TP
494 bool "Marvell Orion"
495 depends on MMU
c750815e 496 select CPU_FEROCEON
038ee083 497 select PCI
a8865655 498 select ARCH_REQUIRE_GPIOLIB
51cbff1d 499 select GENERIC_CLOCKEVENTS
69b02f6a 500 select PLAT_ORION
585cf175 501 help
9dd0b194 502 Support for the following Marvell Orion 5x series SoCs:
d2b2a6bb 503 Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
d323ade1 504 Orion-2 (5281), Orion-1-90 (6183).
585cf175 505
788c9700 506config ARCH_MMP
2f7e8fae 507 bool "Marvell PXA168/910/MMP2"
788c9700 508 depends on MMU
788c9700 509 select ARCH_REQUIRE_GPIOLIB
788c9700 510 select COMMON_CLKDEV
788c9700
RK
511 select GENERIC_CLOCKEVENTS
512 select TICK_ONESHOT
513 select PLAT_PXA
514 help
2f7e8fae 515 Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
788c9700
RK
516
517config ARCH_KS8695
518 bool "Micrel/Kendin KS8695"
519 select CPU_ARM922T
98830bc9 520 select ARCH_REQUIRE_GPIOLIB
5cfc8ee0 521 select ARCH_USES_GETTIMEOFFSET
788c9700
RK
522 help
523 Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
524 System-on-Chip devices.
525
526config ARCH_NS9XXX
527 bool "NetSilicon NS9xxx"
528 select CPU_ARM926T
529 select GENERIC_GPIO
788c9700
RK
530 select GENERIC_CLOCKEVENTS
531 select HAVE_CLK
532 help
533 Say Y here if you intend to run this kernel on a NetSilicon NS9xxx
534 System.
535
536 <http://www.digi.com/products/microprocessors/index.jsp>
537
538config ARCH_W90X900
539 bool "Nuvoton W90X900 CPU"
540 select CPU_ARM926T
c52d3d68 541 select ARCH_REQUIRE_GPIOLIB
0e4a34bb 542 select COMMON_CLKDEV
58b5369e 543 select GENERIC_CLOCKEVENTS
788c9700 544 help
a8bc4ead 545 Support for Nuvoton (Winbond logic dept.) ARM9 processor,
546 At present, the w90x900 has been renamed nuc900, regarding
547 the ARM series product line, you can login the following
548 link address to know more.
549
550 <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
551 ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
788c9700 552
a62e9030 553config ARCH_NUC93X
554 bool "Nuvoton NUC93X CPU"
555 select CPU_ARM926T
a62e9030 556 select COMMON_CLKDEV
557 help
558 Support for Nuvoton (Winbond logic dept.) NUC93X MCU,The NUC93X is a
559 low-power and high performance MPEG-4/JPEG multimedia controller chip.
560
c5f80065
EG
561config ARCH_TEGRA
562 bool "NVIDIA Tegra"
563 select GENERIC_TIME
564 select GENERIC_CLOCKEVENTS
565 select GENERIC_GPIO
566 select HAVE_CLK
d8611961 567 select COMMON_CLKDEV
c5f80065
EG
568 select ARCH_HAS_BARRIERS if CACHE_L2X0
569 help
570 This enables support for NVIDIA Tegra based systems (Tegra APX,
571 Tegra 6xx and Tegra 2 series).
572
4af6fee1
DS
573config ARCH_PNX4008
574 bool "Philips Nexperia PNX4008 Mobile"
c750815e 575 select CPU_ARM926T
6985a5ad 576 select COMMON_CLKDEV
5cfc8ee0 577 select ARCH_USES_GETTIMEOFFSET
4af6fee1
DS
578 help
579 This enables support for Philips PNX4008 mobile platform.
580
1da177e4 581config ARCH_PXA
2c8086a5 582 bool "PXA2xx/PXA3xx-based"
a4f7e763 583 depends on MMU
034d2f5a 584 select ARCH_MTD_XIP
89c52ed4 585 select ARCH_HAS_CPUFREQ
8c3abc7d 586 select COMMON_CLKDEV
7444a72e 587 select ARCH_REQUIRE_GPIOLIB
981d0f39 588 select GENERIC_CLOCKEVENTS
a88264c2 589 select TICK_ONESHOT
bd5ce433 590 select PLAT_PXA
f999b8bd 591 help
2c8086a5 592 Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
1da177e4 593
788c9700
RK
594config ARCH_MSM
595 bool "Qualcomm MSM"
4b536b8d 596 select HAVE_CLK
49cbe786 597 select GENERIC_CLOCKEVENTS
923a081c 598 select ARCH_REQUIRE_GPIOLIB
49cbe786 599 help
4b53eb4f
DW
600 Support for Qualcomm MSM/QSD based systems. This runs on the
601 apps processor of the MSM/QSD and depends on a shared memory
602 interface to the modem processor which runs the baseband
603 stack and controls some vital subsystems
604 (clock and power control, etc).
49cbe786 605
c793c1b0
MD
606config ARCH_SHMOBILE
607 bool "Renesas SH-Mobile"
608 help
609 Support for Renesas's SH-Mobile ARM platforms
610
1da177e4
LT
611config ARCH_RPC
612 bool "RiscPC"
613 select ARCH_ACORN
614 select FIQ
615 select TIMER_ACORN
a08b6b79 616 select ARCH_MAY_HAVE_PC_FDC
341eb781 617 select HAVE_PATA_PLATFORM
065909b9 618 select ISA_DMA_API
5ea81769 619 select NO_IOPORT
07f841b7 620 select ARCH_SPARSEMEM_ENABLE
5cfc8ee0 621 select ARCH_USES_GETTIMEOFFSET
1da177e4
LT
622 help
623 On the Acorn Risc-PC, Linux can support the internal IDE disk and
624 CD-ROM interface, serial and parallel port, and the floppy drive.
625
626config ARCH_SA1100
627 bool "SA1100-based"
c750815e 628 select CPU_SA1100
f7e68bbf 629 select ISA
05944d74 630 select ARCH_SPARSEMEM_ENABLE
034d2f5a 631 select ARCH_MTD_XIP
89c52ed4 632 select ARCH_HAS_CPUFREQ
1937f5b9 633 select CPU_FREQ
3e238be2 634 select GENERIC_CLOCKEVENTS
9483a578 635 select HAVE_CLK
3e238be2 636 select TICK_ONESHOT
7444a72e 637 select ARCH_REQUIRE_GPIOLIB
f999b8bd
MM
638 help
639 Support for StrongARM 11x0 based boards.
1da177e4
LT
640
641config ARCH_S3C2410
63b1f51b 642 bool "Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443, S3C2450"
0a938b97 643 select GENERIC_GPIO
9d56c02a 644 select ARCH_HAS_CPUFREQ
9483a578 645 select HAVE_CLK
5cfc8ee0 646 select ARCH_USES_GETTIMEOFFSET
4b623926 647 select HAVE_S3C2410_I2C
1da177e4
LT
648 help
649 Samsung S3C2410X CPU based systems, such as the Simtec Electronics
650 BAST (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or
f6c8965a 651 the Samsung SMDK2410 development board (and derivatives).
1da177e4 652
63b1f51b
BD
653 Note, the S3C2416 and the S3C2450 are so close that they even share
654 the same SoC ID code. This means that there is no seperate machine
655 directory (no arch/arm/mach-s3c2450) as the S3C2416 was first.
656
a08ab637
BD
657config ARCH_S3C64XX
658 bool "Samsung S3C64XX"
89f1fa08 659 select PLAT_SAMSUNG
89f0ce72 660 select CPU_V6
89f0ce72 661 select ARM_VIC
a08ab637 662 select HAVE_CLK
89f0ce72 663 select NO_IOPORT
5cfc8ee0 664 select ARCH_USES_GETTIMEOFFSET
89c52ed4 665 select ARCH_HAS_CPUFREQ
89f0ce72
BD
666 select ARCH_REQUIRE_GPIOLIB
667 select SAMSUNG_CLKSRC
668 select SAMSUNG_IRQ_VIC_TIMER
669 select SAMSUNG_IRQ_UART
670 select S3C_GPIO_TRACK
671 select S3C_GPIO_PULL_UPDOWN
672 select S3C_GPIO_CFG_S3C24XX
673 select S3C_GPIO_CFG_S3C64XX
674 select S3C_DEV_NAND
675 select USB_ARCH_HAS_OHCI
676 select SAMSUNG_GPIOLIB_4BIT
4b623926 677 select HAVE_S3C2410_I2C
d8653d9f 678 select HAVE_S3C2410_WATCHDOG
a08ab637
BD
679 help
680 Samsung S3C64XX series based systems
681
c4ffccdd
KK
682config ARCH_S5P6440
683 bool "Samsung S5P6440"
684 select CPU_V6
685 select GENERIC_GPIO
686 select HAVE_CLK
d8653d9f 687 select HAVE_S3C2410_WATCHDOG
925c68cd 688 select ARCH_USES_GETTIMEOFFSET
4b623926 689 select HAVE_S3C2410_I2C
03eb2749 690 select HAVE_S3C_RTC
c4ffccdd
KK
691 help
692 Samsung S5P6440 CPU based systems
693
550db7f1
KK
694config ARCH_S5P6442
695 bool "Samsung S5P6442"
696 select CPU_V6
697 select GENERIC_GPIO
698 select HAVE_CLK
925c68cd 699 select ARCH_USES_GETTIMEOFFSET
d8653d9f 700 select HAVE_S3C2410_WATCHDOG
550db7f1
KK
701 help
702 Samsung S5P6442 CPU based systems
703
acc84707
MS
704config ARCH_S5PC100
705 bool "Samsung S5PC100"
5a7652f2
BM
706 select GENERIC_GPIO
707 select HAVE_CLK
708 select CPU_V7
d6d502fa 709 select ARM_L1_CACHE_SHIFT_6
925c68cd 710 select ARCH_USES_GETTIMEOFFSET
4b623926 711 select HAVE_S3C2410_I2C
03eb2749 712 select HAVE_S3C_RTC
d8653d9f 713 select HAVE_S3C2410_WATCHDOG
5a7652f2 714 help
acc84707 715 Samsung S5PC100 series based systems
5a7652f2 716
170f4e42
KK
717config ARCH_S5PV210
718 bool "Samsung S5PV210/S5PC110"
719 select CPU_V7
720 select GENERIC_GPIO
721 select HAVE_CLK
722 select ARM_L1_CACHE_SHIFT_6
925c68cd 723 select ARCH_USES_GETTIMEOFFSET
4b623926 724 select HAVE_S3C2410_I2C
03eb2749 725 select HAVE_S3C_RTC
d8653d9f 726 select HAVE_S3C2410_WATCHDOG
170f4e42
KK
727 help
728 Samsung S5PV210/S5PC110 series based systems
729
cc0e72b8
CY
730config ARCH_S5PV310
731 bool "Samsung S5PV310/S5PC210"
732 select CPU_V7
733 select GENERIC_GPIO
734 select HAVE_CLK
735 select GENERIC_CLOCKEVENTS
736 help
737 Samsung S5PV310 series based systems
738
1da177e4
LT
739config ARCH_SHARK
740 bool "Shark"
c750815e 741 select CPU_SA110
f7e68bbf
RK
742 select ISA
743 select ISA_DMA
3bca103a 744 select ZONE_DMA
f7e68bbf 745 select PCI
5cfc8ee0 746 select ARCH_USES_GETTIMEOFFSET
f999b8bd
MM
747 help
748 Support for the StrongARM based Digital DNARD machine, also known
749 as "Shark" (<http://www.shark-linux.de/shark.html>).
1da177e4
LT
750
751config ARCH_LH7A40X
752 bool "Sharp LH7A40X"
c750815e 753 select CPU_ARM922T
4ba3f7c5 754 select ARCH_SPARSEMEM_ENABLE if !LH7A40X_CONTIGMEM
5cfc8ee0 755 select ARCH_USES_GETTIMEOFFSET
1da177e4
LT
756 help
757 Say Y here for systems based on one of the Sharp LH7A40X
758 System on a Chip processors. These CPUs include an ARM922T
759 core with a wide array of integrated devices for
760 hand-held and low-power applications.
761
d98aac75
LW
762config ARCH_U300
763 bool "ST-Ericsson U300 Series"
764 depends on MMU
765 select CPU_ARM926T
bc581770 766 select HAVE_TCM
d98aac75
LW
767 select ARM_AMBA
768 select ARM_VIC
d98aac75 769 select GENERIC_CLOCKEVENTS
d98aac75
LW
770 select COMMON_CLKDEV
771 select GENERIC_GPIO
772 help
773 Support for ST-Ericsson U300 series mobile platforms.
774
ccf50e23
RK
775config ARCH_U8500
776 bool "ST-Ericsson U8500 Series"
777 select CPU_V7
778 select ARM_AMBA
ccf50e23
RK
779 select GENERIC_CLOCKEVENTS
780 select COMMON_CLKDEV
94bdc0e2 781 select ARCH_REQUIRE_GPIOLIB
ccf50e23
RK
782 help
783 Support for ST-Ericsson's Ux500 architecture
784
785config ARCH_NOMADIK
786 bool "STMicroelectronics Nomadik"
787 select ARM_AMBA
788 select ARM_VIC
789 select CPU_ARM926T
ccf50e23 790 select COMMON_CLKDEV
ccf50e23 791 select GENERIC_CLOCKEVENTS
ccf50e23
RK
792 select ARCH_REQUIRE_GPIOLIB
793 help
794 Support for the Nomadik platform by ST-Ericsson
795
7c6337e2
KH
796config ARCH_DAVINCI
797 bool "TI DaVinci"
7c6337e2 798 select GENERIC_CLOCKEVENTS
dce1115b 799 select ARCH_REQUIRE_GPIOLIB
3bca103a 800 select ZONE_DMA
9232fcc9 801 select HAVE_IDE
c5b736d0 802 select COMMON_CLKDEV
20e9969b 803 select GENERIC_ALLOCATOR
ae88e05a 804 select ARCH_HAS_HOLES_MEMORYMODEL
7c6337e2
KH
805 help
806 Support for TI's DaVinci platform.
807
3b938be6
RK
808config ARCH_OMAP
809 bool "TI OMAP"
9483a578 810 select HAVE_CLK
7444a72e 811 select ARCH_REQUIRE_GPIOLIB
89c52ed4 812 select ARCH_HAS_CPUFREQ
06cad098 813 select GENERIC_CLOCKEVENTS
9af915da 814 select ARCH_HAS_HOLES_MEMORYMODEL
3b938be6
RK
815 help
816 Support for TI's OMAP platform (OMAP1 and OMAP2).
817
cee37e50 818config PLAT_SPEAR
819 bool "ST SPEAr"
820 select ARM_AMBA
821 select ARCH_REQUIRE_GPIOLIB
822 select COMMON_CLKDEV
823 select GENERIC_CLOCKEVENTS
cee37e50 824 select HAVE_CLK
825 help
826 Support for ST's SPEAr platform (SPEAr3xx, SPEAr6xx and SPEAr13xx).
827
1da177e4
LT
828endchoice
829
ccf50e23
RK
830#
831# This is sorted alphabetically by mach-* pathname. However, plat-*
832# Kconfigs may be included either alphabetically (according to the
833# plat- suffix) or along side the corresponding mach-* source.
834#
95b8f20f
RK
835source "arch/arm/mach-aaec2000/Kconfig"
836
837source "arch/arm/mach-at91/Kconfig"
838
839source "arch/arm/mach-bcmring/Kconfig"
840
1da177e4
LT
841source "arch/arm/mach-clps711x/Kconfig"
842
d94f944e
AV
843source "arch/arm/mach-cns3xxx/Kconfig"
844
95b8f20f
RK
845source "arch/arm/mach-davinci/Kconfig"
846
847source "arch/arm/mach-dove/Kconfig"
848
e7736d47
LB
849source "arch/arm/mach-ep93xx/Kconfig"
850
1da177e4
LT
851source "arch/arm/mach-footbridge/Kconfig"
852
59d3a193
PZ
853source "arch/arm/mach-gemini/Kconfig"
854
95b8f20f
RK
855source "arch/arm/mach-h720x/Kconfig"
856
1da177e4
LT
857source "arch/arm/mach-integrator/Kconfig"
858
3f7e5815
LB
859source "arch/arm/mach-iop32x/Kconfig"
860
861source "arch/arm/mach-iop33x/Kconfig"
1da177e4 862
285f5fa7
DW
863source "arch/arm/mach-iop13xx/Kconfig"
864
1da177e4
LT
865source "arch/arm/mach-ixp4xx/Kconfig"
866
867source "arch/arm/mach-ixp2000/Kconfig"
868
c4713074
LB
869source "arch/arm/mach-ixp23xx/Kconfig"
870
95b8f20f
RK
871source "arch/arm/mach-kirkwood/Kconfig"
872
873source "arch/arm/mach-ks8695/Kconfig"
874
875source "arch/arm/mach-lh7a40x/Kconfig"
876
777f9beb
LB
877source "arch/arm/mach-loki/Kconfig"
878
40805949
KW
879source "arch/arm/mach-lpc32xx/Kconfig"
880
95b8f20f
RK
881source "arch/arm/mach-msm/Kconfig"
882
794d15b2
SS
883source "arch/arm/mach-mv78xx0/Kconfig"
884
95b8f20f 885source "arch/arm/plat-mxc/Kconfig"
1da177e4 886
95b8f20f 887source "arch/arm/mach-netx/Kconfig"
49cbe786 888
95b8f20f
RK
889source "arch/arm/mach-nomadik/Kconfig"
890source "arch/arm/plat-nomadik/Kconfig"
891
892source "arch/arm/mach-ns9xxx/Kconfig"
1da177e4 893
186f93ea 894source "arch/arm/mach-nuc93x/Kconfig"
1da177e4 895
d48af15e
TL
896source "arch/arm/plat-omap/Kconfig"
897
898source "arch/arm/mach-omap1/Kconfig"
1da177e4 899
1dbae815
TL
900source "arch/arm/mach-omap2/Kconfig"
901
9dd0b194 902source "arch/arm/mach-orion5x/Kconfig"
585cf175 903
95b8f20f
RK
904source "arch/arm/mach-pxa/Kconfig"
905source "arch/arm/plat-pxa/Kconfig"
585cf175 906
95b8f20f
RK
907source "arch/arm/mach-mmp/Kconfig"
908
909source "arch/arm/mach-realview/Kconfig"
910
911source "arch/arm/mach-sa1100/Kconfig"
edabd38e 912
cf383678 913source "arch/arm/plat-samsung/Kconfig"
a21765a7 914source "arch/arm/plat-s3c24xx/Kconfig"
c4ffccdd 915source "arch/arm/plat-s5p/Kconfig"
a21765a7 916
cee37e50 917source "arch/arm/plat-spear/Kconfig"
a21765a7
BD
918
919if ARCH_S3C2410
920source "arch/arm/mach-s3c2400/Kconfig"
1da177e4 921source "arch/arm/mach-s3c2410/Kconfig"
a21765a7 922source "arch/arm/mach-s3c2412/Kconfig"
f1290a49 923source "arch/arm/mach-s3c2416/Kconfig"
a21765a7 924source "arch/arm/mach-s3c2440/Kconfig"
e4d06e39 925source "arch/arm/mach-s3c2443/Kconfig"
a21765a7 926endif
1da177e4 927
a08ab637 928if ARCH_S3C64XX
431107ea 929source "arch/arm/mach-s3c64xx/Kconfig"
a08ab637
BD
930endif
931
c4ffccdd
KK
932source "arch/arm/mach-s5p6440/Kconfig"
933
550db7f1 934source "arch/arm/mach-s5p6442/Kconfig"
7bd0f2f5 935
5a7652f2 936source "arch/arm/mach-s5pc100/Kconfig"
5a7652f2 937
170f4e42
KK
938source "arch/arm/mach-s5pv210/Kconfig"
939
cc0e72b8
CY
940source "arch/arm/mach-s5pv310/Kconfig"
941
882d01f9 942source "arch/arm/mach-shmobile/Kconfig"
52c543f9 943
882d01f9 944source "arch/arm/plat-stmp3xxx/Kconfig"
9e73c84c 945
c5f80065
EG
946source "arch/arm/mach-tegra/Kconfig"
947
95b8f20f 948source "arch/arm/mach-u300/Kconfig"
1da177e4 949
95b8f20f 950source "arch/arm/mach-ux500/Kconfig"
1da177e4
LT
951
952source "arch/arm/mach-versatile/Kconfig"
953
ceade897
RK
954source "arch/arm/mach-vexpress/Kconfig"
955
7ec80ddf 956source "arch/arm/mach-w90x900/Kconfig"
957
1da177e4
LT
958# Definitions to make life easier
959config ARCH_ACORN
960 bool
961
7ae1f7ec
LB
962config PLAT_IOP
963 bool
469d3044 964 select GENERIC_CLOCKEVENTS
7ae1f7ec 965
69b02f6a
LB
966config PLAT_ORION
967 bool
968
bd5ce433
EM
969config PLAT_PXA
970 bool
971
f4b8b319
RK
972config PLAT_VERSATILE
973 bool
974
e3887714
RK
975config ARM_TIMER_SP804
976 bool
977
1da177e4
LT
978source arch/arm/mm/Kconfig
979
afe4b25e
LB
980config IWMMXT
981 bool "Enable iWMMXt support"
40305a58
EM
982 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK
983 default y if PXA27x || PXA3xx || ARCH_MMP
afe4b25e
LB
984 help
985 Enable support for iWMMXt context switching at run time if
986 running on a CPU that supports it.
987
1da177e4
LT
988# bool 'Use XScale PMU as timer source' CONFIG_XSCALE_PMU_TIMER
989config XSCALE_PMU
990 bool
991 depends on CPU_XSCALE && !XSCALE_PMU_TIMER
992 default y
993
0f4f0672 994config CPU_HAS_PMU
8954bb0d
WD
995 depends on (CPU_V6 || CPU_V7 || XSCALE_PMU) && \
996 (!ARCH_OMAP3 || OMAP3_EMU)
0f4f0672
JI
997 default y
998 bool
999
3b93e7b0
HC
1000if !MMU
1001source "arch/arm/Kconfig-nommu"
1002endif
1003
9cba3ccc
CM
1004config ARM_ERRATA_411920
1005 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
1006 depends on CPU_V6 && !SMP
1007 help
1008 Invalidation of the Instruction Cache operation can
1009 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
1010 It does not affect the MPCore. This option enables the ARM Ltd.
1011 recommended workaround.
1012
7ce236fc
CM
1013config ARM_ERRATA_430973
1014 bool "ARM errata: Stale prediction on replaced interworking branch"
1015 depends on CPU_V7
1016 help
1017 This option enables the workaround for the 430973 Cortex-A8
1018 (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
1019 interworking branch is replaced with another code sequence at the
1020 same virtual address, whether due to self-modifying code or virtual
1021 to physical address re-mapping, Cortex-A8 does not recover from the
1022 stale interworking branch prediction. This results in Cortex-A8
1023 executing the new code sequence in the incorrect ARM or Thumb state.
1024 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
1025 and also flushes the branch target cache at every context switch.
1026 Note that setting specific bits in the ACTLR register may not be
1027 available in non-secure mode.
1028
855c551f
CM
1029config ARM_ERRATA_458693
1030 bool "ARM errata: Processor deadlock when a false hazard is created"
1031 depends on CPU_V7
1032 help
1033 This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1034 erratum. For very specific sequences of memory operations, it is
1035 possible for a hazard condition intended for a cache line to instead
1036 be incorrectly associated with a different cache line. This false
1037 hazard might then cause a processor deadlock. The workaround enables
1038 the L1 caching of the NEON accesses and disables the PLD instruction
1039 in the ACTLR register. Note that setting specific bits in the ACTLR
1040 register may not be available in non-secure mode.
1041
0516e464
CM
1042config ARM_ERRATA_460075
1043 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
1044 depends on CPU_V7
1045 help
1046 This option enables the workaround for the 460075 Cortex-A8 (r2p0)
1047 erratum. Any asynchronous access to the L2 cache may encounter a
1048 situation in which recent store transactions to the L2 cache are lost
1049 and overwritten with stale memory contents from external memory. The
1050 workaround disables the write-allocate mode for the L2 cache via the
1051 ACTLR register. Note that setting specific bits in the ACTLR register
1052 may not be available in non-secure mode.
1053
9f05027c
WD
1054config ARM_ERRATA_742230
1055 bool "ARM errata: DMB operation may be faulty"
1056 depends on CPU_V7 && SMP
1057 help
1058 This option enables the workaround for the 742230 Cortex-A9
1059 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
1060 between two write operations may not ensure the correct visibility
1061 ordering of the two writes. This workaround sets a specific bit in
1062 the diagnostic register of the Cortex-A9 which causes the DMB
1063 instruction to behave as a DSB, ensuring the correct behaviour of
1064 the two writes.
1065
9e65582a
SS
1066config PL310_ERRATA_588369
1067 bool "Clean & Invalidate maintenance operations do not invalidate clean lines"
1068 depends on CACHE_L2X0 && ARCH_OMAP4
1069 help
1070 The PL310 L2 cache controller implements three types of Clean &
1071 Invalidate maintenance operations: by Physical Address
1072 (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
1073 They are architecturally defined to behave as the execution of a
1074 clean operation followed immediately by an invalidate operation,
1075 both performing to the same memory location. This functionality
1076 is not correctly implemented in PL310 as clean lines are not
1077 invalidated as a result of these operations. Note that this errata
1078 uses Texas Instrument's secure monitor api.
cdf357f1
WD
1079
1080config ARM_ERRATA_720789
1081 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
1082 depends on CPU_V7 && SMP
1083 help
1084 This option enables the workaround for the 720789 Cortex-A9 (prior to
1085 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1086 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1087 As a consequence of this erratum, some TLB entries which should be
1088 invalidated are not, resulting in an incoherency in the system page
1089 tables. The workaround changes the TLB flushing routines to invalidate
1090 entries regardless of the ASID.
1da177e4
LT
1091endmenu
1092
1093source "arch/arm/common/Kconfig"
1094
1da177e4
LT
1095menu "Bus support"
1096
1097config ARM_AMBA
1098 bool
1099
1100config ISA
1101 bool
1da177e4
LT
1102 help
1103 Find out whether you have ISA slots on your motherboard. ISA is the
1104 name of a bus system, i.e. the way the CPU talks to the other stuff
1105 inside your box. Other bus systems are PCI, EISA, MicroChannel
1106 (MCA) or VESA. ISA is an older system, now being displaced by PCI;
1107 newer boards don't support it. If you have ISA, say Y, otherwise N.
1108
065909b9 1109# Select ISA DMA controller support
1da177e4
LT
1110config ISA_DMA
1111 bool
065909b9 1112 select ISA_DMA_API
1da177e4 1113
065909b9 1114# Select ISA DMA interface
5cae841b
AV
1115config ISA_DMA_API
1116 bool
5cae841b 1117
1da177e4 1118config PCI
5f32f7a0 1119 bool "PCI support" if ARCH_INTEGRATOR_AP || ARCH_VERSATILE_PB || ARCH_IXP4XX || ARCH_KS8695 || MACH_ARMCORE || ARCH_CNS3XXX
1da177e4
LT
1120 help
1121 Find out whether you have a PCI motherboard. PCI is the name of a
1122 bus system, i.e. the way the CPU talks to the other stuff inside
1123 your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
1124 VESA. If you have PCI, say Y, otherwise N.
1125
52882173
AV
1126config PCI_DOMAINS
1127 bool
1128 depends on PCI
1129
36e23590
MW
1130config PCI_SYSCALL
1131 def_bool PCI
1132
1da177e4
LT
1133# Select the host bridge type
1134config PCI_HOST_VIA82C505
1135 bool
1136 depends on PCI && ARCH_SHARK
1137 default y
1138
a0113a99
MR
1139config PCI_HOST_ITE8152
1140 bool
1141 depends on PCI && MACH_ARMCORE
1142 default y
1143 select DMABOUNCE
1144
1da177e4
LT
1145source "drivers/pci/Kconfig"
1146
1147source "drivers/pcmcia/Kconfig"
1148
1149endmenu
1150
1151menu "Kernel Features"
1152
0567a0c0
KH
1153source "kernel/time/Kconfig"
1154
1da177e4
LT
1155config SMP
1156 bool "Symmetric Multi-Processing (EXPERIMENTAL)"
42578c82 1157 depends on EXPERIMENTAL && (REALVIEW_EB_ARM11MP || REALVIEW_EB_A9MP ||\
59ac59f6 1158 MACH_REALVIEW_PB11MP || MACH_REALVIEW_PBX || ARCH_OMAP4 ||\
0b019a41 1159 ARCH_S5PV310 || ARCH_TEGRA || ARCH_U8500 || ARCH_VEXPRESS_CA9X4)
bc28248e 1160 depends on GENERIC_CLOCKEVENTS
f6dd9fa5 1161 select USE_GENERIC_SMP_HELPERS
0b019a41
RK
1162 select HAVE_ARM_SCU if ARCH_REALVIEW || ARCH_OMAP4 || ARCH_S5PV310 ||\
1163 ARCH_TEGRA || ARCH_U8500 || ARCH_VEXPRESS_CA9X4
1da177e4
LT
1164 help
1165 This enables support for systems with more than one CPU. If you have
1166 a system with only one CPU, like most personal computers, say N. If
1167 you have a system with more than one CPU, say Y.
1168
1169 If you say N here, the kernel will run on single and multiprocessor
1170 machines, but will use only one CPU of a multiprocessor machine. If
1171 you say Y here, the kernel will run on many, but not all, single
1172 processor machines. On a single processor machine, the kernel will
1173 run faster if you say N here.
1174
03502faa 1175 See also <file:Documentation/i386/IO-APIC.txt>,
1da177e4
LT
1176 <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
1177 <http://www.linuxdoc.org/docs.html#howto>.
1178
1179 If you don't know what to do here, say N.
1180
a8cbcd92
RK
1181config HAVE_ARM_SCU
1182 bool
1183 depends on SMP
1184 help
1185 This option enables support for the ARM system coherency unit
1186
f32f4ce2
RK
1187config HAVE_ARM_TWD
1188 bool
1189 depends on SMP
1190 help
1191 This options enables support for the ARM timer and watchdog unit
1192
8d5796d2
LB
1193choice
1194 prompt "Memory split"
1195 default VMSPLIT_3G
1196 help
1197 Select the desired split between kernel and user memory.
1198
1199 If you are not absolutely sure what you are doing, leave this
1200 option alone!
1201
1202 config VMSPLIT_3G
1203 bool "3G/1G user/kernel split"
1204 config VMSPLIT_2G
1205 bool "2G/2G user/kernel split"
1206 config VMSPLIT_1G
1207 bool "1G/3G user/kernel split"
1208endchoice
1209
1210config PAGE_OFFSET
1211 hex
1212 default 0x40000000 if VMSPLIT_1G
1213 default 0x80000000 if VMSPLIT_2G
1214 default 0xC0000000
1215
1da177e4
LT
1216config NR_CPUS
1217 int "Maximum number of CPUs (2-32)"
1218 range 2 32
1219 depends on SMP
1220 default "4"
1221
a054a811
RK
1222config HOTPLUG_CPU
1223 bool "Support for hot-pluggable CPUs (EXPERIMENTAL)"
1224 depends on SMP && HOTPLUG && EXPERIMENTAL
1225 help
1226 Say Y here to experiment with turning CPUs off and on. CPUs
1227 can be controlled through /sys/devices/system/cpu.
1228
37ee16ae
RK
1229config LOCAL_TIMERS
1230 bool "Use local timer interrupts"
42578c82 1231 depends on SMP && (REALVIEW_EB_ARM11MP || MACH_REALVIEW_PB11MP || \
bde28b84 1232 REALVIEW_EB_A9MP || MACH_REALVIEW_PBX || ARCH_OMAP4 || \
0b019a41 1233 ARCH_S5PV310 || ARCH_TEGRA || ARCH_U8500 || ARCH_VEXPRESS_CA9X4)
37ee16ae 1234 default y
0b019a41
RK
1235 select HAVE_ARM_TWD if ARCH_REALVIEW || ARCH_OMAP4 || ARCH_S5PV310 || \
1236 ARCH_TEGRA || ARCH_U8500 || ARCH_VEXPRESS
37ee16ae
RK
1237 help
1238 Enable support for local timers on SMP platforms, rather then the
1239 legacy IPI broadcast method. Local timers allows the system
1240 accounting to be spread across the timer interval, preventing a
1241 "thundering herd" at every timer tick.
1242
d45a398f 1243source kernel/Kconfig.preempt
1da177e4 1244
f8065813
RK
1245config HZ
1246 int
2192482e
RK
1247 default 200 if ARCH_EBSA110 || ARCH_S3C2410 || ARCH_S5P6440 || \
1248 ARCH_S5P6442 || ARCH_S5PV210 || ARCH_S5PV310
bfe65704 1249 default OMAP_32K_TIMER_HZ if ARCH_OMAP && OMAP_32K_TIMER
5248c657 1250 default AT91_TIMER_HZ if ARCH_AT91
5da3e714 1251 default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
f8065813
RK
1252 default 100
1253
16c79651
CM
1254config THUMB2_KERNEL
1255 bool "Compile the kernel in Thumb-2 mode"
1256 depends on CPU_V7 && EXPERIMENTAL
1257 select AEABI
1258 select ARM_ASM_UNIFIED
1259 help
1260 By enabling this option, the kernel will be compiled in
1261 Thumb-2 mode. A compiler/assembler that understand the unified
1262 ARM-Thumb syntax is needed.
1263
1264 If unsure, say N.
1265
0becb088
CM
1266config ARM_ASM_UNIFIED
1267 bool
1268
704bdda0
NP
1269config AEABI
1270 bool "Use the ARM EABI to compile the kernel"
1271 help
1272 This option allows for the kernel to be compiled using the latest
1273 ARM ABI (aka EABI). This is only useful if you are using a user
1274 space environment that is also compiled with EABI.
1275
1276 Since there are major incompatibilities between the legacy ABI and
1277 EABI, especially with regard to structure member alignment, this
1278 option also changes the kernel syscall calling convention to
1279 disambiguate both ABIs and allow for backward compatibility support
1280 (selected with CONFIG_OABI_COMPAT).
1281
1282 To use this you need GCC version 4.0.0 or later.
1283
6c90c872 1284config OABI_COMPAT
a73a3ff1 1285 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
61c484d4 1286 depends on AEABI && EXPERIMENTAL
6c90c872
NP
1287 default y
1288 help
1289 This option preserves the old syscall interface along with the
1290 new (ARM EABI) one. It also provides a compatibility layer to
1291 intercept syscalls that have structure arguments which layout
1292 in memory differs between the legacy ABI and the new ARM EABI
1293 (only for non "thumb" binaries). This option adds a tiny
1294 overhead to all syscalls and produces a slightly larger kernel.
1295 If you know you'll be using only pure EABI user space then you
1296 can say N here. If this option is not selected and you attempt
1297 to execute a legacy ABI binary then the result will be
1298 UNPREDICTABLE (in fact it can be predicted that it won't work
1299 at all). If in doubt say Y.
1300
eb33575c 1301config ARCH_HAS_HOLES_MEMORYMODEL
e80d6a24 1302 bool
e80d6a24 1303
05944d74
RK
1304config ARCH_SPARSEMEM_ENABLE
1305 bool
1306
07a2f737
RK
1307config ARCH_SPARSEMEM_DEFAULT
1308 def_bool ARCH_SPARSEMEM_ENABLE
1309
05944d74 1310config ARCH_SELECT_MEMORY_MODEL
be370302 1311 def_bool ARCH_SPARSEMEM_ENABLE
c80d79d7 1312
053a96ca
NP
1313config HIGHMEM
1314 bool "High Memory Support (EXPERIMENTAL)"
1315 depends on MMU && EXPERIMENTAL
1316 help
1317 The address space of ARM processors is only 4 Gigabytes large
1318 and it has to accommodate user address space, kernel address
1319 space as well as some memory mapped IO. That means that, if you
1320 have a large amount of physical memory and/or IO, not all of the
1321 memory can be "permanently mapped" by the kernel. The physical
1322 memory that is not permanently mapped is called "high memory".
1323
1324 Depending on the selected kernel/user memory split, minimum
1325 vmalloc space and actual amount of RAM, you may not need this
1326 option which should result in a slightly faster kernel.
1327
1328 If unsure, say n.
1329
65cec8e3
RK
1330config HIGHPTE
1331 bool "Allocate 2nd-level pagetables from highmem"
1332 depends on HIGHMEM
1333 depends on !OUTER_CACHE
1334
1b8873a0
JI
1335config HW_PERF_EVENTS
1336 bool "Enable hardware performance counter support for perf events"
fe166148 1337 depends on PERF_EVENTS && CPU_HAS_PMU
1b8873a0
JI
1338 default y
1339 help
1340 Enable hardware performance counter support for perf events. If
1341 disabled, perf events will use software events only.
1342
354e6f72 1343config SPARSE_IRQ
c1ba6ba3 1344 def_bool n
354e6f72 1345 help
1346 This enables support for sparse irqs. This is useful in general
1347 as most CPUs have a fairly sparse array of IRQ vectors, which
1348 the irq_desc then maps directly on to. Systems with a high
1349 number of off-chip IRQs will want to treat this as
1350 experimental until they have been independently verified.
1351
3f22ab27
DH
1352source "mm/Kconfig"
1353
c1b2d970
MD
1354config FORCE_MAX_ZONEORDER
1355 int "Maximum zone order" if ARCH_SHMOBILE
1356 range 11 64 if ARCH_SHMOBILE
1357 default "9" if SA1111
1358 default "11"
1359 help
1360 The kernel memory allocator divides physically contiguous memory
1361 blocks into "zones", where each zone is a power of two number of
1362 pages. This option selects the largest power of two that the kernel
1363 keeps in the memory allocator. If you need to allocate very large
1364 blocks of physically contiguous memory, then you may need to
1365 increase this value.
1366
1367 This config option is actually maximum order plus one. For example,
1368 a value of 11 means that the largest free memory block is 2^10 pages.
1369
1da177e4
LT
1370config LEDS
1371 bool "Timer and CPU usage LEDs"
e055d5bf 1372 depends on ARCH_CDB89712 || ARCH_EBSA110 || \
8c8fdbc9 1373 ARCH_EBSA285 || ARCH_INTEGRATOR || \
1da177e4
LT
1374 ARCH_LUBBOCK || MACH_MAINSTONE || ARCH_NETWINDER || \
1375 ARCH_OMAP || ARCH_P720T || ARCH_PXA_IDP || \
73a59c1c 1376 ARCH_SA1100 || ARCH_SHARK || ARCH_VERSATILE || \
25329671 1377 ARCH_AT91 || ARCH_DAVINCI || \
ff3042fb 1378 ARCH_KS8695 || MACH_RD88F5182 || ARCH_REALVIEW
1da177e4
LT
1379 help
1380 If you say Y here, the LEDs on your machine will be used
1381 to provide useful information about your current system status.
1382
1383 If you are compiling a kernel for a NetWinder or EBSA-285, you will
1384 be able to select which LEDs are active using the options below. If
1385 you are compiling a kernel for the EBSA-110 or the LART however, the
1386 red LED will simply flash regularly to indicate that the system is
1387 still functional. It is safe to say Y here if you have a CATS
1388 system, but the driver will do nothing.
1389
1390config LEDS_TIMER
1391 bool "Timer LED" if (!ARCH_CDB89712 && !ARCH_OMAP) || \
eebdf7d7
DB
1392 OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
1393 || MACH_OMAP_PERSEUS2
1da177e4 1394 depends on LEDS
0567a0c0 1395 depends on !GENERIC_CLOCKEVENTS
1da177e4
LT
1396 default y if ARCH_EBSA110
1397 help
1398 If you say Y here, one of the system LEDs (the green one on the
1399 NetWinder, the amber one on the EBSA285, or the red one on the LART)
1400 will flash regularly to indicate that the system is still
1401 operational. This is mainly useful to kernel hackers who are
1402 debugging unstable kernels.
1403
1404 The LART uses the same LED for both Timer LED and CPU usage LED
1405 functions. You may choose to use both, but the Timer LED function
1406 will overrule the CPU usage LED.
1407
1408config LEDS_CPU
1409 bool "CPU usage LED" if (!ARCH_CDB89712 && !ARCH_EBSA110 && \
eebdf7d7
DB
1410 !ARCH_OMAP) \
1411 || OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
1412 || MACH_OMAP_PERSEUS2
1da177e4
LT
1413 depends on LEDS
1414 help
1415 If you say Y here, the red LED will be used to give a good real
1416 time indication of CPU usage, by lighting whenever the idle task
1417 is not currently executing.
1418
1419 The LART uses the same LED for both Timer LED and CPU usage LED
1420 functions. You may choose to use both, but the Timer LED function
1421 will overrule the CPU usage LED.
1422
1423config ALIGNMENT_TRAP
1424 bool
f12d0d7c 1425 depends on CPU_CP15_MMU
1da177e4 1426 default y if !ARCH_EBSA110
e119bfff 1427 select HAVE_PROC_CPU if PROC_FS
1da177e4 1428 help
84eb8d06 1429 ARM processors cannot fetch/store information which is not
1da177e4
LT
1430 naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1431 address divisible by 4. On 32-bit ARM processors, these non-aligned
1432 fetch/store instructions will be emulated in software if you say
1433 here, which has a severe performance impact. This is necessary for
1434 correct operation of some network protocols. With an IP-only
1435 configuration it is safe to say N, otherwise say Y.
1436
39ec58f3
LB
1437config UACCESS_WITH_MEMCPY
1438 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user() (EXPERIMENTAL)"
1439 depends on MMU && EXPERIMENTAL
1440 default y if CPU_FEROCEON
1441 help
1442 Implement faster copy_to_user and clear_user methods for CPU
1443 cores where a 8-word STM instruction give significantly higher
1444 memory write throughput than a sequence of individual 32bit stores.
1445
1446 A possible side effect is a slight increase in scheduling latency
1447 between threads sharing the same address space if they invoke
1448 such copy operations with large buffers.
1449
1450 However, if the CPU data cache is using a write-allocate mode,
1451 this option is unlikely to provide any performance gain.
1452
c743f380
NP
1453config CC_STACKPROTECTOR
1454 bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
1455 help
1456 This option turns on the -fstack-protector GCC feature. This
1457 feature puts, at the beginning of functions, a canary value on
1458 the stack just before the return address, and validates
1459 the value just before actually returning. Stack based buffer
1460 overflows (that need to overwrite this return address) now also
1461 overwrite the canary, which gets detected and the attack is then
1462 neutralized via a kernel panic.
1463 This feature requires gcc version 4.2 or above.
1464
73a65b3f
UKK
1465config DEPRECATED_PARAM_STRUCT
1466 bool "Provide old way to pass kernel parameters"
1467 help
1468 This was deprecated in 2001 and announced to live on for 5 years.
1469 Some old boot loaders still use this way.
1470
1da177e4
LT
1471endmenu
1472
1473menu "Boot options"
1474
1475# Compressed boot loader in ROM. Yes, we really want to ask about
1476# TEXT and BSS so we preserve their values in the config files.
1477config ZBOOT_ROM_TEXT
1478 hex "Compressed ROM boot loader base address"
1479 default "0"
1480 help
1481 The physical address at which the ROM-able zImage is to be
1482 placed in the target. Platforms which normally make use of
1483 ROM-able zImage formats normally set this to a suitable
1484 value in their defconfig file.
1485
1486 If ZBOOT_ROM is not enabled, this has no effect.
1487
1488config ZBOOT_ROM_BSS
1489 hex "Compressed ROM boot loader BSS address"
1490 default "0"
1491 help
f8c440b2
DF
1492 The base address of an area of read/write memory in the target
1493 for the ROM-able zImage which must be available while the
1494 decompressor is running. It must be large enough to hold the
1495 entire decompressed kernel plus an additional 128 KiB.
1496 Platforms which normally make use of ROM-able zImage formats
1497 normally set this to a suitable value in their defconfig file.
1da177e4
LT
1498
1499 If ZBOOT_ROM is not enabled, this has no effect.
1500
1501config ZBOOT_ROM
1502 bool "Compressed boot loader in ROM/flash"
1503 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
1504 help
1505 Say Y here if you intend to execute your compressed kernel image
1506 (zImage) directly from ROM or flash. If unsure, say N.
1507
1508config CMDLINE
1509 string "Default kernel command string"
1510 default ""
1511 help
1512 On some architectures (EBSA110 and CATS), there is currently no way
1513 for the boot loader to pass arguments to the kernel. For these
1514 architectures, you should supply some command-line options at build
1515 time by entering them here. As a minimum, you should specify the
1516 memory size and the root device (e.g., mem=64M root=/dev/nfs).
1517
92d2040d
AH
1518config CMDLINE_FORCE
1519 bool "Always use the default kernel command string"
1520 depends on CMDLINE != ""
1521 help
1522 Always use the default kernel command string, even if the boot
1523 loader passes other arguments to the kernel.
1524 This is useful if you cannot or don't want to change the
1525 command-line options your boot loader passes to the kernel.
1526
1527 If unsure, say N.
1528
1da177e4
LT
1529config XIP_KERNEL
1530 bool "Kernel Execute-In-Place from ROM"
1531 depends on !ZBOOT_ROM
1532 help
1533 Execute-In-Place allows the kernel to run from non-volatile storage
1534 directly addressable by the CPU, such as NOR flash. This saves RAM
1535 space since the text section of the kernel is not loaded from flash
1536 to RAM. Read-write sections, such as the data section and stack,
1537 are still copied to RAM. The XIP kernel is not compressed since
1538 it has to run directly from flash, so it will take more space to
1539 store it. The flash address used to link the kernel object files,
1540 and for storing it, is configuration dependent. Therefore, if you
1541 say Y here, you must know the proper physical address where to
1542 store the kernel image depending on your own flash memory usage.
1543
1544 Also note that the make target becomes "make xipImage" rather than
1545 "make zImage" or "make Image". The final kernel binary to put in
1546 ROM memory will be arch/arm/boot/xipImage.
1547
1548 If unsure, say N.
1549
1550config XIP_PHYS_ADDR
1551 hex "XIP Kernel Physical Location"
1552 depends on XIP_KERNEL
1553 default "0x00080000"
1554 help
1555 This is the physical address in your flash memory the kernel will
1556 be linked for and stored to. This address is dependent on your
1557 own flash usage.
1558
c587e4a6
RP
1559config KEXEC
1560 bool "Kexec system call (EXPERIMENTAL)"
1561 depends on EXPERIMENTAL
1562 help
1563 kexec is a system call that implements the ability to shutdown your
1564 current kernel, and to start another kernel. It is like a reboot
01dd2fbf 1565 but it is independent of the system firmware. And like a reboot
c587e4a6
RP
1566 you can start any kernel with it, not just Linux.
1567
1568 It is an ongoing process to be certain the hardware in a machine
1569 is properly shutdown, so do not be surprised if this code does not
1570 initially work for you. It may help to enable device hotplugging
1571 support.
1572
4cd9d6f7
RP
1573config ATAGS_PROC
1574 bool "Export atags in procfs"
b98d7291
UL
1575 depends on KEXEC
1576 default y
4cd9d6f7
RP
1577 help
1578 Should the atags used to boot the kernel be exported in an "atags"
1579 file in procfs. Useful with kexec.
1580
e69edc79
EM
1581config AUTO_ZRELADDR
1582 bool "Auto calculation of the decompressed kernel image address"
1583 depends on !ZBOOT_ROM && !ARCH_U300
1584 help
1585 ZRELADDR is the physical address where the decompressed kernel
1586 image will be placed. If AUTO_ZRELADDR is selected, the address
1587 will be determined at run-time by masking the current IP with
1588 0xf8000000. This assumes the zImage being placed in the first 128MB
1589 from start of memory.
1590
1da177e4
LT
1591endmenu
1592
ac9d7efc 1593menu "CPU Power Management"
1da177e4 1594
89c52ed4 1595if ARCH_HAS_CPUFREQ
1da177e4
LT
1596
1597source "drivers/cpufreq/Kconfig"
1598
1599config CPU_FREQ_SA1100
1600 bool
1da177e4
LT
1601
1602config CPU_FREQ_SA1110
1603 bool
1da177e4
LT
1604
1605config CPU_FREQ_INTEGRATOR
1606 tristate "CPUfreq driver for ARM Integrator CPUs"
1607 depends on ARCH_INTEGRATOR && CPU_FREQ
1608 default y
1609 help
1610 This enables the CPUfreq driver for ARM Integrator CPUs.
1611
1612 For details, take a look at <file:Documentation/cpu-freq>.
1613
1614 If in doubt, say Y.
1615
9e2697ff
RK
1616config CPU_FREQ_PXA
1617 bool
1618 depends on CPU_FREQ && ARCH_PXA && PXA25x
1619 default y
1620 select CPU_FREQ_DEFAULT_GOV_USERSPACE
1621
b3748ddd
MB
1622config CPU_FREQ_S3C64XX
1623 bool "CPUfreq support for Samsung S3C64XX CPUs"
1624 depends on CPU_FREQ && CPU_S3C6410
1625
9d56c02a
BD
1626config CPU_FREQ_S3C
1627 bool
1628 help
1629 Internal configuration node for common cpufreq on Samsung SoC
1630
1631config CPU_FREQ_S3C24XX
1632 bool "CPUfreq driver for Samsung S3C24XX series CPUs"
1633 depends on ARCH_S3C2410 && CPU_FREQ && EXPERIMENTAL
1634 select CPU_FREQ_S3C
1635 help
1636 This enables the CPUfreq driver for the Samsung S3C24XX family
1637 of CPUs.
1638
1639 For details, take a look at <file:Documentation/cpu-freq>.
1640
1641 If in doubt, say N.
1642
1643config CPU_FREQ_S3C24XX_PLL
1644 bool "Support CPUfreq changing of PLL frequency"
1645 depends on CPU_FREQ_S3C24XX && EXPERIMENTAL
1646 help
1647 Compile in support for changing the PLL frequency from the
1648 S3C24XX series CPUfreq driver. The PLL takes time to settle
1649 after a frequency change, so by default it is not enabled.
1650
1651 This also means that the PLL tables for the selected CPU(s) will
1652 be built which may increase the size of the kernel image.
1653
1654config CPU_FREQ_S3C24XX_DEBUG
1655 bool "Debug CPUfreq Samsung driver core"
1656 depends on CPU_FREQ_S3C24XX
1657 help
1658 Enable s3c_freq_dbg for the Samsung S3C CPUfreq core
1659
1660config CPU_FREQ_S3C24XX_IODEBUG
1661 bool "Debug CPUfreq Samsung driver IO timing"
1662 depends on CPU_FREQ_S3C24XX
1663 help
1664 Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core
1665
e6d197a6
BD
1666config CPU_FREQ_S3C24XX_DEBUGFS
1667 bool "Export debugfs for CPUFreq"
1668 depends on CPU_FREQ_S3C24XX && DEBUG_FS
1669 help
1670 Export status information via debugfs.
1671
1da177e4
LT
1672endif
1673
ac9d7efc
RK
1674source "drivers/cpuidle/Kconfig"
1675
1676endmenu
1677
1da177e4
LT
1678menu "Floating point emulation"
1679
1680comment "At least one emulation must be selected"
1681
1682config FPE_NWFPE
1683 bool "NWFPE math emulation"
8993a44c 1684 depends on !AEABI || OABI_COMPAT
1da177e4
LT
1685 ---help---
1686 Say Y to include the NWFPE floating point emulator in the kernel.
1687 This is necessary to run most binaries. Linux does not currently
1688 support floating point hardware so you need to say Y here even if
1689 your machine has an FPA or floating point co-processor podule.
1690
1691 You may say N here if you are going to load the Acorn FPEmulator
1692 early in the bootup.
1693
1694config FPE_NWFPE_XP
1695 bool "Support extended precision"
bedf142b 1696 depends on FPE_NWFPE
1da177e4
LT
1697 help
1698 Say Y to include 80-bit support in the kernel floating-point
1699 emulator. Otherwise, only 32 and 64-bit support is compiled in.
1700 Note that gcc does not generate 80-bit operations by default,
1701 so in most cases this option only enlarges the size of the
1702 floating point emulator without any good reason.
1703
1704 You almost surely want to say N here.
1705
1706config FPE_FASTFPE
1707 bool "FastFPE math emulation (EXPERIMENTAL)"
8993a44c 1708 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 && EXPERIMENTAL
1da177e4
LT
1709 ---help---
1710 Say Y here to include the FAST floating point emulator in the kernel.
1711 This is an experimental much faster emulator which now also has full
1712 precision for the mantissa. It does not support any exceptions.
1713 It is very simple, and approximately 3-6 times faster than NWFPE.
1714
1715 It should be sufficient for most programs. It may be not suitable
1716 for scientific calculations, but you have to check this for yourself.
1717 If you do not feel you need a faster FP emulation you should better
1718 choose NWFPE.
1719
1720config VFP
1721 bool "VFP-format floating point maths"
c00d4ffd 1722 depends on CPU_V6 || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
1da177e4
LT
1723 help
1724 Say Y to include VFP support code in the kernel. This is needed
1725 if your hardware includes a VFP unit.
1726
1727 Please see <file:Documentation/arm/VFP/release-notes.txt> for
1728 release notes and additional status information.
1729
1730 Say N if your target does not have VFP hardware.
1731
25ebee02
CM
1732config VFPv3
1733 bool
1734 depends on VFP
1735 default y if CPU_V7
1736
b5872db4
CM
1737config NEON
1738 bool "Advanced SIMD (NEON) Extension support"
1739 depends on VFPv3 && CPU_V7
1740 help
1741 Say Y to include support code for NEON, the ARMv7 Advanced SIMD
1742 Extension.
1743
1da177e4
LT
1744endmenu
1745
1746menu "Userspace binary formats"
1747
1748source "fs/Kconfig.binfmt"
1749
1750config ARTHUR
1751 tristate "RISC OS personality"
704bdda0 1752 depends on !AEABI
1da177e4
LT
1753 help
1754 Say Y here to include the kernel code necessary if you want to run
1755 Acorn RISC OS/Arthur binaries under Linux. This code is still very
1756 experimental; if this sounds frightening, say N and sleep in peace.
1757 You can also say M here to compile this support as a module (which
1758 will be called arthur).
1759
1760endmenu
1761
1762menu "Power management options"
1763
eceab4ac 1764source "kernel/power/Kconfig"
1da177e4 1765
f4cb5700
JB
1766config ARCH_SUSPEND_POSSIBLE
1767 def_bool y
1768
1da177e4
LT
1769endmenu
1770
d5950b43
SR
1771source "net/Kconfig"
1772
ac25150f 1773source "drivers/Kconfig"
1da177e4
LT
1774
1775source "fs/Kconfig"
1776
1da177e4
LT
1777source "arch/arm/Kconfig.debug"
1778
1779source "security/Kconfig"
1780
1781source "crypto/Kconfig"
1782
1783source "lib/Kconfig"
This page took 0.758692 seconds and 5 git commands to generate.