Merge tag 'samsung-cleanup' of http://git.kernel.org/pub/scm/linux/kernel/git/kgene...
[deliverable/linux.git] / arch / arm / Kconfig
CommitLineData
1da177e4
LT
1config ARM
2 bool
3 default y
b1b3f49c
RK
4 select ARCH_BINFMT_ELF_RANDOMIZE_PIE
5 select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
3d06770e 6 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
171b3f0d 7 select ARCH_HAVE_CUSTOM_GPIO_H
d7018848 8 select ARCH_MIGHT_HAVE_PC_PARPORT
017f161a 9 select ARCH_USE_BUILTIN_BSWAP
0cbad9c9 10 select ARCH_USE_CMPXCHG_LOCKREF
b1b3f49c 11 select ARCH_WANT_IPC_PARSE_VERSION
ee951c63 12 select BUILDTIME_EXTABLE_SORT if MMU
171b3f0d 13 select CLONE_BACKWARDS
b1b3f49c 14 select CPU_PM if (SUSPEND || CPU_IDLE)
dce5c9e3 15 select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS
4477ca45 16 select GENERIC_ATOMIC64 if (CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI)
b1b3f49c 17 select GENERIC_CLOCKEVENTS_BROADCAST if SMP
171b3f0d 18 select GENERIC_IDLE_POLL_SETUP
b1b3f49c
RK
19 select GENERIC_IRQ_PROBE
20 select GENERIC_IRQ_SHOW
b1b3f49c 21 select GENERIC_PCI_IOMAP
38ff87f7 22 select GENERIC_SCHED_CLOCK
b1b3f49c
RK
23 select GENERIC_SMP_IDLE_THREAD
24 select GENERIC_STRNCPY_FROM_USER
25 select GENERIC_STRNLEN_USER
26 select HARDIRQS_SW_RESEND
7a017721 27 select HAVE_ARCH_AUDITSYSCALL if (AEABI && !OABI_COMPAT)
09f05d85 28 select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
5cbad0eb 29 select HAVE_ARCH_KGDB
91702175 30 select HAVE_ARCH_SECCOMP_FILTER if (AEABI && !OABI_COMPAT)
0693bf68 31 select HAVE_ARCH_TRACEHOOK
b1b3f49c 32 select HAVE_BPF_JIT
51aaf81f 33 select HAVE_CC_STACKPROTECTOR
171b3f0d 34 select HAVE_CONTEXT_TRACKING
b1b3f49c
RK
35 select HAVE_C_RECORDMCOUNT
36 select HAVE_DEBUG_KMEMLEAK
37 select HAVE_DMA_API_DEBUG
38 select HAVE_DMA_ATTRS
39 select HAVE_DMA_CONTIGUOUS if MMU
80be7a7f 40 select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
dce5c9e3 41 select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU
b1b3f49c 42 select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
0e341af8 43 select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
b1b3f49c 44 select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
1fe53268 45 select HAVE_GENERIC_DMA_COHERENT
b1b3f49c
RK
46 select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
47 select HAVE_IDE if PCI || ISA || PCMCIA
87c46b6c 48 select HAVE_IRQ_TIME_ACCOUNTING
e7db7b42 49 select HAVE_KERNEL_GZIP
f9b493ac 50 select HAVE_KERNEL_LZ4
6e8699f7 51 select HAVE_KERNEL_LZMA
b1b3f49c 52 select HAVE_KERNEL_LZO
a7f464f3 53 select HAVE_KERNEL_XZ
b1b3f49c
RK
54 select HAVE_KPROBES if !XIP_KERNEL
55 select HAVE_KRETPROBES if (HAVE_KPROBES)
56 select HAVE_MEMBLOCK
171b3f0d 57 select HAVE_MOD_ARCH_SPECIFIC if ARM_UNWIND
b1b3f49c 58 select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
7ada189f 59 select HAVE_PERF_EVENTS
49863894
WD
60 select HAVE_PERF_REGS
61 select HAVE_PERF_USER_STACK_DUMP
e513f8bf 62 select HAVE_REGS_AND_STACK_ACCESS_API
b1b3f49c 63 select HAVE_SYSCALL_TRACEPOINTS
af1839eb 64 select HAVE_UID16
31c1fc81 65 select HAVE_VIRT_CPU_ACCOUNTING_GEN
da0ec6f7 66 select IRQ_FORCED_THREADING
3d92a71a 67 select KTIME_SCALAR
171b3f0d 68 select MODULES_USE_ELF_REL
84f452b1 69 select NO_BOOTMEM
171b3f0d
RK
70 select OLD_SIGACTION
71 select OLD_SIGSUSPEND3
b1b3f49c
RK
72 select PERF_USE_VMALLOC
73 select RTC_LIB
74 select SYS_SUPPORTS_APM_EMULATION
171b3f0d
RK
75 # Above selects are sorted alphabetically; please add new ones
76 # according to that. Thanks.
1da177e4
LT
77 help
78 The ARM series is a line of low-power-consumption RISC chip designs
f6c8965a 79 licensed by ARM Ltd and targeted at embedded applications and
1da177e4 80 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
f6c8965a 81 manufactured, but legacy ARM-based PC hardware remains popular in
1da177e4
LT
82 Europe. There is an ARM Linux project with a web page at
83 <http://www.arm.linux.org.uk/>.
84
74facffe
RK
85config ARM_HAS_SG_CHAIN
86 bool
87
4ce63fcd
MS
88config NEED_SG_DMA_LENGTH
89 bool
90
91config ARM_DMA_USE_IOMMU
4ce63fcd 92 bool
b1b3f49c
RK
93 select ARM_HAS_SG_CHAIN
94 select NEED_SG_DMA_LENGTH
4ce63fcd 95
60460abf
SWK
96if ARM_DMA_USE_IOMMU
97
98config ARM_DMA_IOMMU_ALIGNMENT
99 int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
100 range 4 9
101 default 8
102 help
103 DMA mapping framework by default aligns all buffers to the smallest
104 PAGE_SIZE order which is greater than or equal to the requested buffer
105 size. This works well for buffers up to a few hundreds kilobytes, but
106 for larger buffers it just a waste of address space. Drivers which has
107 relatively small addressing window (like 64Mib) might run out of
108 virtual space with just a few allocations.
109
110 With this parameter you can specify the maximum PAGE_SIZE order for
111 DMA IOMMU buffers. Larger buffers will be aligned only to this
112 specified order. The order is expressed as a power of two multiplied
113 by the PAGE_SIZE.
114
115endif
116
0b05da72
HUK
117config MIGHT_HAVE_PCI
118 bool
119
75e7153a
RB
120config SYS_SUPPORTS_APM_EMULATION
121 bool
122
bc581770
LW
123config HAVE_TCM
124 bool
125 select GENERIC_ALLOCATOR
126
e119bfff
RK
127config HAVE_PROC_CPU
128 bool
129
ce816fa8 130config NO_IOPORT_MAP
5ea81769 131 bool
5ea81769 132
1da177e4
LT
133config EISA
134 bool
135 ---help---
136 The Extended Industry Standard Architecture (EISA) bus was
137 developed as an open alternative to the IBM MicroChannel bus.
138
139 The EISA bus provided some of the features of the IBM MicroChannel
140 bus while maintaining backward compatibility with cards made for
141 the older ISA bus. The EISA bus saw limited use between 1988 and
142 1995 when it was made obsolete by the PCI bus.
143
144 Say Y here if you are building a kernel for an EISA-based machine.
145
146 Otherwise, say N.
147
148config SBUS
149 bool
150
f16fb1ec
RK
151config STACKTRACE_SUPPORT
152 bool
153 default y
154
f76e9154
NP
155config HAVE_LATENCYTOP_SUPPORT
156 bool
157 depends on !SMP
158 default y
159
f16fb1ec
RK
160config LOCKDEP_SUPPORT
161 bool
162 default y
163
7ad1bcb2
RK
164config TRACE_IRQFLAGS_SUPPORT
165 bool
166 default y
167
1da177e4
LT
168config RWSEM_GENERIC_SPINLOCK
169 bool
170 default y
171
172config RWSEM_XCHGADD_ALGORITHM
173 bool
174
f0d1b0b3
DH
175config ARCH_HAS_ILOG2_U32
176 bool
f0d1b0b3
DH
177
178config ARCH_HAS_ILOG2_U64
179 bool
f0d1b0b3 180
89c52ed4
BD
181config ARCH_HAS_CPUFREQ
182 bool
183 help
184 Internal node to signify that the ARCH has CPUFREQ support
185 and that the relevant menu configurations are displayed for
186 it.
187
4a1b5733
EV
188config ARCH_HAS_BANDGAP
189 bool
190
b89c3b16
AM
191config GENERIC_HWEIGHT
192 bool
193 default y
194
1da177e4
LT
195config GENERIC_CALIBRATE_DELAY
196 bool
197 default y
198
a08b6b79
Z
199config ARCH_MAY_HAVE_PC_FDC
200 bool
201
5ac6da66
CL
202config ZONE_DMA
203 bool
5ac6da66 204
ccd7ab7f
FT
205config NEED_DMA_MAP_STATE
206 def_bool y
207
c7edc9e3
DL
208config ARCH_SUPPORTS_UPROBES
209 def_bool y
210
58af4a24
RH
211config ARCH_HAS_DMA_SET_COHERENT_MASK
212 bool
213
1da177e4
LT
214config GENERIC_ISA_DMA
215 bool
216
1da177e4
LT
217config FIQ
218 bool
219
13a5045d
RH
220config NEED_RET_TO_USER
221 bool
222
034d2f5a
AV
223config ARCH_MTD_XIP
224 bool
225
c760fc19
HC
226config VECTORS_BASE
227 hex
6afd6fae 228 default 0xffff0000 if MMU || CPU_HIGH_VECTOR
c760fc19
HC
229 default DRAM_BASE if REMAP_VECTORS_TO_RAM
230 default 0x00000000
231 help
19accfd3
RK
232 The base address of exception vectors. This must be two pages
233 in size.
c760fc19 234
dc21af99 235config ARM_PATCH_PHYS_VIRT
c1becedc
RK
236 bool "Patch physical to virtual translations at runtime" if EMBEDDED
237 default y
b511d75d 238 depends on !XIP_KERNEL && MMU
dc21af99
RK
239 depends on !ARCH_REALVIEW || !SPARSEMEM
240 help
111e9a5c
RK
241 Patch phys-to-virt and virt-to-phys translation functions at
242 boot and module load time according to the position of the
243 kernel in system memory.
dc21af99 244
111e9a5c 245 This can only be used with non-XIP MMU kernels where the base
daece596 246 of physical memory is at a 16MB boundary.
dc21af99 247
c1becedc
RK
248 Only disable this option if you know that you do not require
249 this feature (eg, building a kernel for a single machine) and
250 you need to shrink the kernel to the minimal size.
dc21af99 251
01464226
RH
252config NEED_MACH_GPIO_H
253 bool
254 help
255 Select this when mach/gpio.h is required to provide special
256 definitions for this platform. The need for mach/gpio.h should
257 be avoided when possible.
258
c334bc15
RH
259config NEED_MACH_IO_H
260 bool
261 help
262 Select this when mach/io.h is required to provide special
263 definitions for this platform. The need for mach/io.h should
264 be avoided when possible.
265
0cdc8b92 266config NEED_MACH_MEMORY_H
1b9f95f8
NP
267 bool
268 help
0cdc8b92
NP
269 Select this when mach/memory.h is required to provide special
270 definitions for this platform. The need for mach/memory.h should
271 be avoided when possible.
dc21af99 272
1b9f95f8 273config PHYS_OFFSET
974c0724 274 hex "Physical address of main memory" if MMU
0cdc8b92 275 depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
974c0724 276 default DRAM_BASE if !MMU
111e9a5c 277 help
1b9f95f8
NP
278 Please provide the physical address corresponding to the
279 location of main memory in your system.
cada3c08 280
87e040b6
SG
281config GENERIC_BUG
282 def_bool y
283 depends on BUG
284
1da177e4
LT
285source "init/Kconfig"
286
dc52ddc0
MH
287source "kernel/Kconfig.freezer"
288
1da177e4
LT
289menu "System Type"
290
3c427975
HC
291config MMU
292 bool "MMU-based Paged Memory Management Support"
293 default y
294 help
295 Select if you want MMU-based virtualised addressing space
296 support by paged memory management. If unsure, say 'Y'.
297
ccf50e23
RK
298#
299# The "ARM system type" choice list is ordered alphabetically by option
300# text. Please add new entries in the option alphabetic order.
301#
1da177e4
LT
302choice
303 prompt "ARM system type"
1420b22b
AB
304 default ARCH_VERSATILE if !MMU
305 default ARCH_MULTIPLATFORM if MMU
1da177e4 306
387798b3
RH
307config ARCH_MULTIPLATFORM
308 bool "Allow multiple platforms to be selected"
b1b3f49c 309 depends on MMU
ddb902cc 310 select ARCH_WANT_OPTIONAL_GPIOLIB
42dc836d 311 select ARM_HAS_SG_CHAIN
387798b3
RH
312 select ARM_PATCH_PHYS_VIRT
313 select AUTO_ZRELADDR
6d0add40 314 select CLKSRC_OF
66314223 315 select COMMON_CLK
ddb902cc 316 select GENERIC_CLOCKEVENTS
387798b3 317 select MULTI_IRQ_HANDLER
66314223
DN
318 select SPARSE_IRQ
319 select USE_OF
66314223 320
4af6fee1
DS
321config ARCH_INTEGRATOR
322 bool "ARM Ltd. Integrator family"
89c52ed4 323 select ARCH_HAS_CPUFREQ
b1b3f49c 324 select ARM_AMBA
fe989145 325 select ARM_PATCH_PHYS_VIRT
326 select AUTO_ZRELADDR
a613163d 327 select COMMON_CLK
f9a6aa43 328 select COMMON_CLK_VERSATILE
b1b3f49c 329 select GENERIC_CLOCKEVENTS
9904f793 330 select HAVE_TCM
c5a0adb5 331 select ICST
b1b3f49c
RK
332 select MULTI_IRQ_HANDLER
333 select NEED_MACH_MEMORY_H
f4b8b319 334 select PLAT_VERSATILE
695436e3 335 select SPARSE_IRQ
d7057e1d 336 select USE_OF
2389d501 337 select VERSATILE_FPGA_IRQ
4af6fee1
DS
338 help
339 Support for ARM's Integrator platform.
340
341config ARCH_REALVIEW
342 bool "ARM Ltd. RealView family"
b1b3f49c 343 select ARCH_WANT_OPTIONAL_GPIOLIB
4af6fee1 344 select ARM_AMBA
b1b3f49c 345 select ARM_TIMER_SP804
f9a6aa43
LW
346 select COMMON_CLK
347 select COMMON_CLK_VERSATILE
ae30ceac 348 select GENERIC_CLOCKEVENTS
b56ba8aa 349 select GPIO_PL061 if GPIOLIB
b1b3f49c 350 select ICST
0cdc8b92 351 select NEED_MACH_MEMORY_H
b1b3f49c
RK
352 select PLAT_VERSATILE
353 select PLAT_VERSATILE_CLCD
4af6fee1
DS
354 help
355 This enables support for ARM Ltd RealView boards.
356
357config ARCH_VERSATILE
358 bool "ARM Ltd. Versatile family"
b1b3f49c 359 select ARCH_WANT_OPTIONAL_GPIOLIB
4af6fee1 360 select ARM_AMBA
b1b3f49c 361 select ARM_TIMER_SP804
4af6fee1 362 select ARM_VIC
6d803ba7 363 select CLKDEV_LOOKUP
b1b3f49c 364 select GENERIC_CLOCKEVENTS
aa3831cf 365 select HAVE_MACH_CLKDEV
c5a0adb5 366 select ICST
f4b8b319 367 select PLAT_VERSATILE
3414ba8c 368 select PLAT_VERSATILE_CLCD
b1b3f49c 369 select PLAT_VERSATILE_CLOCK
2389d501 370 select VERSATILE_FPGA_IRQ
4af6fee1
DS
371 help
372 This enables support for ARM Ltd Versatile board.
373
8fc5ffa0
AV
374config ARCH_AT91
375 bool "Atmel AT91"
f373e8c0 376 select ARCH_REQUIRE_GPIOLIB
bd602995 377 select CLKDEV_LOOKUP
e261501d 378 select IRQ_DOMAIN
01464226 379 select NEED_MACH_GPIO_H
1ac02d79 380 select NEED_MACH_IO_H if PCCARD
6732ae5c
JCPV
381 select PINCTRL
382 select PINCTRL_AT91 if USE_OF
4af6fee1 383 help
929e994f
NF
384 This enables support for systems based on Atmel
385 AT91RM9200 and AT91SAM9* processors.
4af6fee1 386
93e22567
RK
387config ARCH_CLPS711X
388 bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
a3b8d4a5 389 select ARCH_REQUIRE_GPIOLIB
ea7d1bc9 390 select AUTO_ZRELADDR
c99f72ad 391 select CLKSRC_MMIO
93e22567
RK
392 select COMMON_CLK
393 select CPU_ARM720T
4a8355c4 394 select GENERIC_CLOCKEVENTS
6597619f 395 select MFD_SYSCON
93e22567
RK
396 help
397 Support for Cirrus Logic 711x/721x/731x based boards.
398
788c9700
RK
399config ARCH_GEMINI
400 bool "Cortina Systems Gemini"
788c9700 401 select ARCH_REQUIRE_GPIOLIB
f3372c01 402 select CLKSRC_MMIO
b1b3f49c 403 select CPU_FA526
f3372c01 404 select GENERIC_CLOCKEVENTS
788c9700
RK
405 help
406 Support for the Cortina Systems Gemini family SoCs
407
1da177e4
LT
408config ARCH_EBSA110
409 bool "EBSA-110"
b1b3f49c 410 select ARCH_USES_GETTIMEOFFSET
c750815e 411 select CPU_SA110
f7e68bbf 412 select ISA
c334bc15 413 select NEED_MACH_IO_H
0cdc8b92 414 select NEED_MACH_MEMORY_H
ce816fa8 415 select NO_IOPORT_MAP
1da177e4
LT
416 help
417 This is an evaluation board for the StrongARM processor available
f6c8965a 418 from Digital. It has limited hardware on-board, including an
1da177e4
LT
419 Ethernet interface, two PCMCIA sockets, two serial ports and a
420 parallel port.
421
6d85e2b0
UKK
422config ARCH_EFM32
423 bool "Energy Micro efm32"
424 depends on !MMU
425 select ARCH_REQUIRE_GPIOLIB
426 select ARM_NVIC
51aaf81f 427 select AUTO_ZRELADDR
6d85e2b0
UKK
428 select CLKSRC_OF
429 select COMMON_CLK
430 select CPU_V7M
431 select GENERIC_CLOCKEVENTS
432 select NO_DMA
ce816fa8 433 select NO_IOPORT_MAP
6d85e2b0
UKK
434 select SPARSE_IRQ
435 select USE_OF
436 help
437 Support for Energy Micro's (now Silicon Labs) efm32 Giant Gecko
438 processors.
439
e7736d47
LB
440config ARCH_EP93XX
441 bool "EP93xx-based"
b1b3f49c
RK
442 select ARCH_HAS_HOLES_MEMORYMODEL
443 select ARCH_REQUIRE_GPIOLIB
444 select ARCH_USES_GETTIMEOFFSET
e7736d47
LB
445 select ARM_AMBA
446 select ARM_VIC
6d803ba7 447 select CLKDEV_LOOKUP
b1b3f49c 448 select CPU_ARM920T
5725aeae 449 select NEED_MACH_MEMORY_H
e7736d47
LB
450 help
451 This enables support for the Cirrus EP93xx series of CPUs.
452
1da177e4
LT
453config ARCH_FOOTBRIDGE
454 bool "FootBridge"
c750815e 455 select CPU_SA110
1da177e4 456 select FOOTBRIDGE
4e8d7637 457 select GENERIC_CLOCKEVENTS
d0ee9f40 458 select HAVE_IDE
8ef6e620 459 select NEED_MACH_IO_H if !MMU
0cdc8b92 460 select NEED_MACH_MEMORY_H
f999b8bd
MM
461 help
462 Support for systems based on the DC21285 companion chip
463 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
1da177e4 464
4af6fee1
DS
465config ARCH_NETX
466 bool "Hilscher NetX based"
b1b3f49c 467 select ARM_VIC
234b6ced 468 select CLKSRC_MMIO
c750815e 469 select CPU_ARM926T
2fcfe6b8 470 select GENERIC_CLOCKEVENTS
f999b8bd 471 help
4af6fee1
DS
472 This enables support for systems based on the Hilscher NetX Soc
473
3b938be6
RK
474config ARCH_IOP13XX
475 bool "IOP13xx-based"
476 depends on MMU
b1b3f49c 477 select CPU_XSC3
0cdc8b92 478 select NEED_MACH_MEMORY_H
13a5045d 479 select NEED_RET_TO_USER
b1b3f49c
RK
480 select PCI
481 select PLAT_IOP
482 select VMSPLIT_1G
3b938be6
RK
483 help
484 Support for Intel's IOP13XX (XScale) family of processors.
485
3f7e5815
LB
486config ARCH_IOP32X
487 bool "IOP32x-based"
a4f7e763 488 depends on MMU
b1b3f49c 489 select ARCH_REQUIRE_GPIOLIB
c750815e 490 select CPU_XSCALE
e9004f50 491 select GPIO_IOP
13a5045d 492 select NEED_RET_TO_USER
f7e68bbf 493 select PCI
b1b3f49c 494 select PLAT_IOP
f999b8bd 495 help
3f7e5815
LB
496 Support for Intel's 80219 and IOP32X (XScale) family of
497 processors.
498
499config ARCH_IOP33X
500 bool "IOP33x-based"
501 depends on MMU
b1b3f49c 502 select ARCH_REQUIRE_GPIOLIB
c750815e 503 select CPU_XSCALE
e9004f50 504 select GPIO_IOP
13a5045d 505 select NEED_RET_TO_USER
3f7e5815 506 select PCI
b1b3f49c 507 select PLAT_IOP
3f7e5815
LB
508 help
509 Support for Intel's IOP33X (XScale) family of processors.
1da177e4 510
3b938be6
RK
511config ARCH_IXP4XX
512 bool "IXP4xx-based"
a4f7e763 513 depends on MMU
58af4a24 514 select ARCH_HAS_DMA_SET_COHERENT_MASK
b1b3f49c 515 select ARCH_REQUIRE_GPIOLIB
51aaf81f 516 select ARCH_SUPPORTS_BIG_ENDIAN
234b6ced 517 select CLKSRC_MMIO
c750815e 518 select CPU_XSCALE
b1b3f49c 519 select DMABOUNCE if PCI
3b938be6 520 select GENERIC_CLOCKEVENTS
0b05da72 521 select MIGHT_HAVE_PCI
c334bc15 522 select NEED_MACH_IO_H
9296d94d 523 select USB_EHCI_BIG_ENDIAN_DESC
171b3f0d 524 select USB_EHCI_BIG_ENDIAN_MMIO
c4713074 525 help
3b938be6 526 Support for Intel's IXP4XX (XScale) family of processors.
c4713074 527
edabd38e
SB
528config ARCH_DOVE
529 bool "Marvell Dove"
edabd38e 530 select ARCH_REQUIRE_GPIOLIB
756b2531 531 select CPU_PJ4
edabd38e 532 select GENERIC_CLOCKEVENTS
0f81bd43 533 select MIGHT_HAVE_PCI
171b3f0d 534 select MVEBU_MBUS
9139acd1
SH
535 select PINCTRL
536 select PINCTRL_DOVE
abcda1dc 537 select PLAT_ORION_LEGACY
edabd38e
SB
538 help
539 Support for the Marvell Dove SoC 88AP510
540
651c74c7
SB
541config ARCH_KIRKWOOD
542 bool "Marvell Kirkwood"
0e2ee0c0 543 select ARCH_HAS_CPUFREQ
a8865655 544 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 545 select CPU_FEROCEON
651c74c7 546 select GENERIC_CLOCKEVENTS
171b3f0d 547 select MVEBU_MBUS
b1b3f49c 548 select PCI
1dc831bf 549 select PCI_QUIRKS
f9e75922
AL
550 select PINCTRL
551 select PINCTRL_KIRKWOOD
abcda1dc 552 select PLAT_ORION_LEGACY
651c74c7
SB
553 help
554 Support for the following Marvell Kirkwood series SoCs:
555 88F6180, 88F6192 and 88F6281.
556
794d15b2
SS
557config ARCH_MV78XX0
558 bool "Marvell MV78xx0"
a8865655 559 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 560 select CPU_FEROCEON
794d15b2 561 select GENERIC_CLOCKEVENTS
171b3f0d 562 select MVEBU_MBUS
b1b3f49c 563 select PCI
abcda1dc 564 select PLAT_ORION_LEGACY
794d15b2
SS
565 help
566 Support for the following Marvell MV78xx0 series SoCs:
567 MV781x0, MV782x0.
568
9dd0b194 569config ARCH_ORION5X
585cf175
TP
570 bool "Marvell Orion"
571 depends on MMU
a8865655 572 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 573 select CPU_FEROCEON
51cbff1d 574 select GENERIC_CLOCKEVENTS
171b3f0d 575 select MVEBU_MBUS
b1b3f49c 576 select PCI
abcda1dc 577 select PLAT_ORION_LEGACY
585cf175 578 help
9dd0b194 579 Support for the following Marvell Orion 5x series SoCs:
d2b2a6bb 580 Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
d323ade1 581 Orion-2 (5281), Orion-1-90 (6183).
585cf175 582
788c9700 583config ARCH_MMP
2f7e8fae 584 bool "Marvell PXA168/910/MMP2"
788c9700 585 depends on MMU
788c9700 586 select ARCH_REQUIRE_GPIOLIB
6d803ba7 587 select CLKDEV_LOOKUP
b1b3f49c 588 select GENERIC_ALLOCATOR
788c9700 589 select GENERIC_CLOCKEVENTS
157d2644 590 select GPIO_PXA
c24b3114 591 select IRQ_DOMAIN
0f374561 592 select MULTI_IRQ_HANDLER
7c8f86a4 593 select PINCTRL
788c9700 594 select PLAT_PXA
0bd86961 595 select SPARSE_IRQ
788c9700 596 help
2f7e8fae 597 Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
788c9700
RK
598
599config ARCH_KS8695
600 bool "Micrel/Kendin KS8695"
98830bc9 601 select ARCH_REQUIRE_GPIOLIB
c7e783d6 602 select CLKSRC_MMIO
b1b3f49c 603 select CPU_ARM922T
c7e783d6 604 select GENERIC_CLOCKEVENTS
b1b3f49c 605 select NEED_MACH_MEMORY_H
788c9700
RK
606 help
607 Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
608 System-on-Chip devices.
609
788c9700
RK
610config ARCH_W90X900
611 bool "Nuvoton W90X900 CPU"
c52d3d68 612 select ARCH_REQUIRE_GPIOLIB
6d803ba7 613 select CLKDEV_LOOKUP
6fa5d5f7 614 select CLKSRC_MMIO
b1b3f49c 615 select CPU_ARM926T
58b5369e 616 select GENERIC_CLOCKEVENTS
788c9700 617 help
a8bc4ead 618 Support for Nuvoton (Winbond logic dept.) ARM9 processor,
619 At present, the w90x900 has been renamed nuc900, regarding
620 the ARM series product line, you can login the following
621 link address to know more.
622
623 <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
624 ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
788c9700 625
93e22567
RK
626config ARCH_LPC32XX
627 bool "NXP LPC32XX"
628 select ARCH_REQUIRE_GPIOLIB
629 select ARM_AMBA
630 select CLKDEV_LOOKUP
631 select CLKSRC_MMIO
632 select CPU_ARM926T
633 select GENERIC_CLOCKEVENTS
634 select HAVE_IDE
93e22567
RK
635 select USE_OF
636 help
637 Support for the NXP LPC32XX family of processors
638
1da177e4 639config ARCH_PXA
2c8086a5 640 bool "PXA2xx/PXA3xx-based"
a4f7e763 641 depends on MMU
89c52ed4 642 select ARCH_HAS_CPUFREQ
b1b3f49c
RK
643 select ARCH_MTD_XIP
644 select ARCH_REQUIRE_GPIOLIB
645 select ARM_CPU_SUSPEND if PM
646 select AUTO_ZRELADDR
6d803ba7 647 select CLKDEV_LOOKUP
234b6ced 648 select CLKSRC_MMIO
981d0f39 649 select GENERIC_CLOCKEVENTS
157d2644 650 select GPIO_PXA
d0ee9f40 651 select HAVE_IDE
b1b3f49c 652 select MULTI_IRQ_HANDLER
b1b3f49c
RK
653 select PLAT_PXA
654 select SPARSE_IRQ
f999b8bd 655 help
2c8086a5 656 Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
1da177e4 657
8fc1b0f8
KG
658config ARCH_MSM
659 bool "Qualcomm MSM (non-multiplatform)"
923a081c 660 select ARCH_REQUIRE_GPIOLIB
8cc7f533 661 select COMMON_CLK
b1b3f49c 662 select GENERIC_CLOCKEVENTS
49cbe786 663 help
4b53eb4f
DW
664 Support for Qualcomm MSM/QSD based systems. This runs on the
665 apps processor of the MSM/QSD and depends on a shared memory
666 interface to the modem processor which runs the baseband
667 stack and controls some vital subsystems
668 (clock and power control, etc).
49cbe786 669
bf98c1ea 670config ARCH_SHMOBILE_LEGACY
0d9fd616 671 bool "Renesas ARM SoCs (non-multiplatform)"
bf98c1ea 672 select ARCH_SHMOBILE
69469995 673 select ARM_PATCH_PHYS_VIRT
5e93c6b4 674 select CLKDEV_LOOKUP
b1b3f49c 675 select GENERIC_CLOCKEVENTS
4c3ffffd 676 select HAVE_ARM_SCU if SMP
a894fcc2 677 select HAVE_ARM_TWD if SMP
aa3831cf 678 select HAVE_MACH_CLKDEV
3b55658a 679 select HAVE_SMP
ce5ea9f3 680 select MIGHT_HAVE_CACHE_L2X0
60f1435c 681 select MULTI_IRQ_HANDLER
ce816fa8 682 select NO_IOPORT_MAP
2cd3c927 683 select PINCTRL
b1b3f49c
RK
684 select PM_GENERIC_DOMAINS if PM
685 select SPARSE_IRQ
c793c1b0 686 help
0d9fd616
LP
687 Support for Renesas ARM SoC platforms using a non-multiplatform
688 kernel. This includes the SH-Mobile, R-Mobile, EMMA-Mobile, R-Car
689 and RZ families.
c793c1b0 690
1da177e4
LT
691config ARCH_RPC
692 bool "RiscPC"
693 select ARCH_ACORN
a08b6b79 694 select ARCH_MAY_HAVE_PC_FDC
07f841b7 695 select ARCH_SPARSEMEM_ENABLE
5cfc8ee0 696 select ARCH_USES_GETTIMEOFFSET
fa04e209 697 select CPU_SA110
b1b3f49c 698 select FIQ
d0ee9f40 699 select HAVE_IDE
b1b3f49c
RK
700 select HAVE_PATA_PLATFORM
701 select ISA_DMA_API
c334bc15 702 select NEED_MACH_IO_H
0cdc8b92 703 select NEED_MACH_MEMORY_H
ce816fa8 704 select NO_IOPORT_MAP
b4811bac 705 select VIRT_TO_BUS
1da177e4
LT
706 help
707 On the Acorn Risc-PC, Linux can support the internal IDE disk and
708 CD-ROM interface, serial and parallel port, and the floppy drive.
709
710config ARCH_SA1100
711 bool "SA1100-based"
89c52ed4 712 select ARCH_HAS_CPUFREQ
b1b3f49c
RK
713 select ARCH_MTD_XIP
714 select ARCH_REQUIRE_GPIOLIB
715 select ARCH_SPARSEMEM_ENABLE
716 select CLKDEV_LOOKUP
717 select CLKSRC_MMIO
1937f5b9 718 select CPU_FREQ
b1b3f49c 719 select CPU_SA1100
3e238be2 720 select GENERIC_CLOCKEVENTS
d0ee9f40 721 select HAVE_IDE
b1b3f49c 722 select ISA
0cdc8b92 723 select NEED_MACH_MEMORY_H
375dec92 724 select SPARSE_IRQ
f999b8bd
MM
725 help
726 Support for StrongARM 11x0 based boards.
1da177e4 727
b130d5c2
KK
728config ARCH_S3C24XX
729 bool "Samsung S3C24XX SoCs"
9d56c02a 730 select ARCH_HAS_CPUFREQ
53650430 731 select ARCH_REQUIRE_GPIOLIB
335cce74 732 select ATAGS
b1b3f49c 733 select CLKDEV_LOOKUP
4280506a 734 select CLKSRC_SAMSUNG_PWM
7f78b6eb 735 select GENERIC_CLOCKEVENTS
880cf071 736 select GPIO_SAMSUNG
20676c15 737 select HAVE_S3C2410_I2C if I2C
b130d5c2 738 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 739 select HAVE_S3C_RTC if RTC_CLASS
17453dd2 740 select MULTI_IRQ_HANDLER
c334bc15 741 select NEED_MACH_IO_H
cd8dc7ae 742 select SAMSUNG_ATAGS
1da177e4 743 help
b130d5c2
KK
744 Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
745 and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
746 (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
747 Samsung SMDK2410 development board (and derivatives).
63b1f51b 748
a08ab637
BD
749config ARCH_S3C64XX
750 bool "Samsung S3C64XX"
b1b3f49c
RK
751 select ARCH_HAS_CPUFREQ
752 select ARCH_REQUIRE_GPIOLIB
1db0287a 753 select ARM_AMBA
89f0ce72 754 select ARM_VIC
335cce74 755 select ATAGS
b1b3f49c 756 select CLKDEV_LOOKUP
4280506a 757 select CLKSRC_SAMSUNG_PWM
b69f460d 758 select COMMON_CLK
70bacadb 759 select CPU_V6K
04a49b71 760 select GENERIC_CLOCKEVENTS
880cf071 761 select GPIO_SAMSUNG
b1b3f49c
RK
762 select HAVE_S3C2410_I2C if I2C
763 select HAVE_S3C2410_WATCHDOG if WATCHDOG
6700397a 764 select HAVE_TCM
ce816fa8 765 select NO_IOPORT_MAP
b1b3f49c 766 select PLAT_SAMSUNG
4ab75a3f 767 select PM_GENERIC_DOMAINS if PM
b1b3f49c
RK
768 select S3C_DEV_NAND
769 select S3C_GPIO_TRACK
cd8dc7ae 770 select SAMSUNG_ATAGS
6e2d9e93 771 select SAMSUNG_WAKEMASK
88f59738 772 select SAMSUNG_WDT_RESET
a08ab637
BD
773 help
774 Samsung S3C64XX series based systems
775
49b7a491
KK
776config ARCH_S5P64X0
777 bool "Samsung S5P6440 S5P6450"
335cce74 778 select ATAGS
d8b22d25 779 select CLKDEV_LOOKUP
4280506a 780 select CLKSRC_SAMSUNG_PWM
b1b3f49c 781 select CPU_V6
9e65bbf2 782 select GENERIC_CLOCKEVENTS
880cf071 783 select GPIO_SAMSUNG
20676c15 784 select HAVE_S3C2410_I2C if I2C
b1b3f49c 785 select HAVE_S3C2410_WATCHDOG if WATCHDOG
754961a8 786 select HAVE_S3C_RTC if RTC_CLASS
01464226 787 select NEED_MACH_GPIO_H
cd8dc7ae 788 select SAMSUNG_ATAGS
171b3f0d 789 select SAMSUNG_WDT_RESET
c4ffccdd 790 help
49b7a491
KK
791 Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
792 SMDK6450.
c4ffccdd 793
acc84707
MS
794config ARCH_S5PC100
795 bool "Samsung S5PC100"
53650430 796 select ARCH_REQUIRE_GPIOLIB
335cce74 797 select ATAGS
29e8eb0f 798 select CLKDEV_LOOKUP
4280506a 799 select CLKSRC_SAMSUNG_PWM
5a7652f2 800 select CPU_V7
6a5a2e3b 801 select GENERIC_CLOCKEVENTS
880cf071 802 select GPIO_SAMSUNG
20676c15 803 select HAVE_S3C2410_I2C if I2C
c39d8d55 804 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 805 select HAVE_S3C_RTC if RTC_CLASS
01464226 806 select NEED_MACH_GPIO_H
cd8dc7ae 807 select SAMSUNG_ATAGS
171b3f0d 808 select SAMSUNG_WDT_RESET
5a7652f2 809 help
acc84707 810 Samsung S5PC100 series based systems
5a7652f2 811
170f4e42
KK
812config ARCH_S5PV210
813 bool "Samsung S5PV210/S5PC110"
b1b3f49c 814 select ARCH_HAS_CPUFREQ
0f75a96b 815 select ARCH_HAS_HOLES_MEMORYMODEL
b1b3f49c 816 select ARCH_SPARSEMEM_ENABLE
335cce74 817 select ATAGS
b2a9dd46 818 select CLKDEV_LOOKUP
4280506a 819 select CLKSRC_SAMSUNG_PWM
b1b3f49c 820 select CPU_V7
9e65bbf2 821 select GENERIC_CLOCKEVENTS
880cf071 822 select GPIO_SAMSUNG
20676c15 823 select HAVE_S3C2410_I2C if I2C
c39d8d55 824 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 825 select HAVE_S3C_RTC if RTC_CLASS
01464226 826 select NEED_MACH_GPIO_H
0cdc8b92 827 select NEED_MACH_MEMORY_H
cd8dc7ae 828 select SAMSUNG_ATAGS
170f4e42
KK
829 help
830 Samsung S5PV210/S5PC110 series based systems
831
83014579 832config ARCH_EXYNOS
93e22567 833 bool "Samsung EXYNOS"
b1b3f49c 834 select ARCH_HAS_CPUFREQ
0f75a96b 835 select ARCH_HAS_HOLES_MEMORYMODEL
e245f969 836 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 837 select ARCH_SPARSEMEM_ENABLE
e245f969 838 select ARM_GIC
340fcb5c 839 select COMMON_CLK
b1b3f49c 840 select CPU_V7
cc0e72b8 841 select GENERIC_CLOCKEVENTS
20676c15 842 select HAVE_S3C2410_I2C if I2C
c39d8d55 843 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 844 select HAVE_S3C_RTC if RTC_CLASS
0cdc8b92 845 select NEED_MACH_MEMORY_H
6e726ea4 846 select SPARSE_IRQ
f8b1ac01 847 select USE_OF
cc0e72b8 848 help
83014579 849 Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
cc0e72b8 850
7c6337e2
KH
851config ARCH_DAVINCI
852 bool "TI DaVinci"
b1b3f49c 853 select ARCH_HAS_HOLES_MEMORYMODEL
dce1115b 854 select ARCH_REQUIRE_GPIOLIB
6d803ba7 855 select CLKDEV_LOOKUP
20e9969b 856 select GENERIC_ALLOCATOR
b1b3f49c 857 select GENERIC_CLOCKEVENTS
dc7ad3b3 858 select GENERIC_IRQ_CHIP
b1b3f49c 859 select HAVE_IDE
3ad7a42d 860 select TI_PRIV_EDMA
689e331f 861 select USE_OF
b1b3f49c 862 select ZONE_DMA
7c6337e2
KH
863 help
864 Support for TI's DaVinci platform.
865
a0694861
TL
866config ARCH_OMAP1
867 bool "TI OMAP1"
00a36698 868 depends on MMU
89c52ed4 869 select ARCH_HAS_CPUFREQ
9af915da 870 select ARCH_HAS_HOLES_MEMORYMODEL
a0694861 871 select ARCH_OMAP
21f47fbc 872 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 873 select CLKDEV_LOOKUP
d6e15d78 874 select CLKSRC_MMIO
b1b3f49c 875 select GENERIC_CLOCKEVENTS
a0694861 876 select GENERIC_IRQ_CHIP
a0694861
TL
877 select HAVE_IDE
878 select IRQ_DOMAIN
879 select NEED_MACH_IO_H if PCCARD
880 select NEED_MACH_MEMORY_H
21f47fbc 881 help
a0694861 882 Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
02c981c0 883
1da177e4
LT
884endchoice
885
387798b3
RH
886menu "Multiple platform selection"
887 depends on ARCH_MULTIPLATFORM
888
889comment "CPU Core family selection"
890
f8afae40
AB
891config ARCH_MULTI_V4
892 bool "ARMv4 based platforms (FA526)"
893 depends on !ARCH_MULTI_V6_V7
894 select ARCH_MULTI_V4_V5
895 select CPU_FA526
896
387798b3
RH
897config ARCH_MULTI_V4T
898 bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
387798b3 899 depends on !ARCH_MULTI_V6_V7
b1b3f49c 900 select ARCH_MULTI_V4_V5
24e860fb
AB
901 select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \
902 CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \
903 CPU_ARM925T || CPU_ARM940T)
387798b3
RH
904
905config ARCH_MULTI_V5
906 bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
387798b3 907 depends on !ARCH_MULTI_V6_V7
b1b3f49c 908 select ARCH_MULTI_V4_V5
12567bbd 909 select CPU_ARM926T if !(CPU_ARM946E || CPU_ARM1020 || \
24e860fb
AB
910 CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \
911 CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON)
387798b3
RH
912
913config ARCH_MULTI_V4_V5
914 bool
915
916config ARCH_MULTI_V6
8dda05cc 917 bool "ARMv6 based platforms (ARM11)"
387798b3 918 select ARCH_MULTI_V6_V7
42f4754a 919 select CPU_V6K
387798b3
RH
920
921config ARCH_MULTI_V7
8dda05cc 922 bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
387798b3
RH
923 default y
924 select ARCH_MULTI_V6_V7
b1b3f49c 925 select CPU_V7
90bc8ac7 926 select HAVE_SMP
387798b3
RH
927
928config ARCH_MULTI_V6_V7
929 bool
9352b05b 930 select MIGHT_HAVE_CACHE_L2X0
387798b3
RH
931
932config ARCH_MULTI_CPU_AUTO
933 def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
934 select ARCH_MULTI_V5
935
936endmenu
937
05e2a3de
RH
938config ARCH_VIRT
939 bool "Dummy Virtual Machine" if ARCH_MULTI_V7
4b8b5f25 940 select ARM_AMBA
05e2a3de 941 select ARM_GIC
05e2a3de 942 select ARM_PSCI
4b8b5f25 943 select HAVE_ARM_ARCH_TIMER
05e2a3de 944
ccf50e23
RK
945#
946# This is sorted alphabetically by mach-* pathname. However, plat-*
947# Kconfigs may be included either alphabetically (according to the
948# plat- suffix) or along side the corresponding mach-* source.
949#
3e93a22b
GC
950source "arch/arm/mach-mvebu/Kconfig"
951
95b8f20f
RK
952source "arch/arm/mach-at91/Kconfig"
953
8ac49e04
CD
954source "arch/arm/mach-bcm/Kconfig"
955
1c37fa10
SH
956source "arch/arm/mach-berlin/Kconfig"
957
1da177e4
LT
958source "arch/arm/mach-clps711x/Kconfig"
959
d94f944e
AV
960source "arch/arm/mach-cns3xxx/Kconfig"
961
95b8f20f
RK
962source "arch/arm/mach-davinci/Kconfig"
963
964source "arch/arm/mach-dove/Kconfig"
965
e7736d47
LB
966source "arch/arm/mach-ep93xx/Kconfig"
967
1da177e4
LT
968source "arch/arm/mach-footbridge/Kconfig"
969
59d3a193
PZ
970source "arch/arm/mach-gemini/Kconfig"
971
387798b3
RH
972source "arch/arm/mach-highbank/Kconfig"
973
389ee0c2
HZ
974source "arch/arm/mach-hisi/Kconfig"
975
1da177e4
LT
976source "arch/arm/mach-integrator/Kconfig"
977
3f7e5815
LB
978source "arch/arm/mach-iop32x/Kconfig"
979
980source "arch/arm/mach-iop33x/Kconfig"
1da177e4 981
285f5fa7
DW
982source "arch/arm/mach-iop13xx/Kconfig"
983
1da177e4
LT
984source "arch/arm/mach-ixp4xx/Kconfig"
985
828989ad
SS
986source "arch/arm/mach-keystone/Kconfig"
987
95b8f20f
RK
988source "arch/arm/mach-kirkwood/Kconfig"
989
990source "arch/arm/mach-ks8695/Kconfig"
991
95b8f20f
RK
992source "arch/arm/mach-msm/Kconfig"
993
17723fd3
JJ
994source "arch/arm/mach-moxart/Kconfig"
995
794d15b2
SS
996source "arch/arm/mach-mv78xx0/Kconfig"
997
3995eb82 998source "arch/arm/mach-imx/Kconfig"
1da177e4 999
1d3f33d5
SG
1000source "arch/arm/mach-mxs/Kconfig"
1001
95b8f20f 1002source "arch/arm/mach-netx/Kconfig"
49cbe786 1003
95b8f20f 1004source "arch/arm/mach-nomadik/Kconfig"
95b8f20f 1005
9851ca57
DT
1006source "arch/arm/mach-nspire/Kconfig"
1007
d48af15e
TL
1008source "arch/arm/plat-omap/Kconfig"
1009
1010source "arch/arm/mach-omap1/Kconfig"
1da177e4 1011
1dbae815
TL
1012source "arch/arm/mach-omap2/Kconfig"
1013
9dd0b194 1014source "arch/arm/mach-orion5x/Kconfig"
585cf175 1015
387798b3
RH
1016source "arch/arm/mach-picoxcell/Kconfig"
1017
95b8f20f
RK
1018source "arch/arm/mach-pxa/Kconfig"
1019source "arch/arm/plat-pxa/Kconfig"
585cf175 1020
95b8f20f
RK
1021source "arch/arm/mach-mmp/Kconfig"
1022
8fc1b0f8
KG
1023source "arch/arm/mach-qcom/Kconfig"
1024
95b8f20f
RK
1025source "arch/arm/mach-realview/Kconfig"
1026
d63dc051
HS
1027source "arch/arm/mach-rockchip/Kconfig"
1028
95b8f20f 1029source "arch/arm/mach-sa1100/Kconfig"
edabd38e 1030
cf383678 1031source "arch/arm/plat-samsung/Kconfig"
a21765a7 1032
387798b3
RH
1033source "arch/arm/mach-socfpga/Kconfig"
1034
a7ed099f 1035source "arch/arm/mach-spear/Kconfig"
a21765a7 1036
65ebcc11
SK
1037source "arch/arm/mach-sti/Kconfig"
1038
85fd6d63 1039source "arch/arm/mach-s3c24xx/Kconfig"
1da177e4 1040
431107ea 1041source "arch/arm/mach-s3c64xx/Kconfig"
a08ab637 1042
49b7a491 1043source "arch/arm/mach-s5p64x0/Kconfig"
c4ffccdd 1044
5a7652f2 1045source "arch/arm/mach-s5pc100/Kconfig"
5a7652f2 1046
170f4e42
KK
1047source "arch/arm/mach-s5pv210/Kconfig"
1048
83014579 1049source "arch/arm/mach-exynos/Kconfig"
cc0e72b8 1050
882d01f9 1051source "arch/arm/mach-shmobile/Kconfig"
52c543f9 1052
3b52634f
MR
1053source "arch/arm/mach-sunxi/Kconfig"
1054
156a0997
BS
1055source "arch/arm/mach-prima2/Kconfig"
1056
c5f80065
EG
1057source "arch/arm/mach-tegra/Kconfig"
1058
95b8f20f 1059source "arch/arm/mach-u300/Kconfig"
1da177e4 1060
95b8f20f 1061source "arch/arm/mach-ux500/Kconfig"
1da177e4
LT
1062
1063source "arch/arm/mach-versatile/Kconfig"
1064
ceade897 1065source "arch/arm/mach-vexpress/Kconfig"
420c34e4 1066source "arch/arm/plat-versatile/Kconfig"
ceade897 1067
6f35f9a9
TP
1068source "arch/arm/mach-vt8500/Kconfig"
1069
7ec80ddf 1070source "arch/arm/mach-w90x900/Kconfig"
1071
9a45eb69
JC
1072source "arch/arm/mach-zynq/Kconfig"
1073
1da177e4
LT
1074# Definitions to make life easier
1075config ARCH_ACORN
1076 bool
1077
7ae1f7ec
LB
1078config PLAT_IOP
1079 bool
469d3044 1080 select GENERIC_CLOCKEVENTS
7ae1f7ec 1081
69b02f6a
LB
1082config PLAT_ORION
1083 bool
bfe45e0b 1084 select CLKSRC_MMIO
b1b3f49c 1085 select COMMON_CLK
dc7ad3b3 1086 select GENERIC_IRQ_CHIP
278b45b0 1087 select IRQ_DOMAIN
69b02f6a 1088
abcda1dc
TP
1089config PLAT_ORION_LEGACY
1090 bool
1091 select PLAT_ORION
1092
bd5ce433
EM
1093config PLAT_PXA
1094 bool
1095
f4b8b319
RK
1096config PLAT_VERSATILE
1097 bool
1098
e3887714
RK
1099config ARM_TIMER_SP804
1100 bool
bfe45e0b 1101 select CLKSRC_MMIO
7a0eca71 1102 select CLKSRC_OF if OF
e3887714 1103
d9a1beaa
AC
1104source "arch/arm/firmware/Kconfig"
1105
1da177e4
LT
1106source arch/arm/mm/Kconfig
1107
958cab0f
RK
1108config ARM_NR_BANKS
1109 int
1110 default 16 if ARCH_EP93XX
1111 default 8
1112
afe4b25e 1113config IWMMXT
d93003e8
SH
1114 bool "Enable iWMMXt support"
1115 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 || CPU_PJ4B
1116 default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 || CPU_PJ4B
afe4b25e
LB
1117 help
1118 Enable support for iWMMXt context switching at run time if
1119 running on a CPU that supports it.
1120
52108641 1121config MULTI_IRQ_HANDLER
1122 bool
1123 help
1124 Allow each machine to specify it's own IRQ handler at run time.
1125
3b93e7b0
HC
1126if !MMU
1127source "arch/arm/Kconfig-nommu"
1128endif
1129
3e0a07f8
GC
1130config PJ4B_ERRATA_4742
1131 bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation"
1132 depends on CPU_PJ4B && MACH_ARMADA_370
1133 default y
1134 help
1135 When coming out of either a Wait for Interrupt (WFI) or a Wait for
1136 Event (WFE) IDLE states, a specific timing sensitivity exists between
1137 the retiring WFI/WFE instructions and the newly issued subsequent
1138 instructions. This sensitivity can result in a CPU hang scenario.
1139 Workaround:
1140 The software must insert either a Data Synchronization Barrier (DSB)
1141 or Data Memory Barrier (DMB) command immediately after the WFI/WFE
1142 instruction
1143
f0c4b8d6
WD
1144config ARM_ERRATA_326103
1145 bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
1146 depends on CPU_V6
1147 help
1148 Executing a SWP instruction to read-only memory does not set bit 11
1149 of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
1150 treat the access as a read, preventing a COW from occurring and
1151 causing the faulting task to livelock.
1152
9cba3ccc
CM
1153config ARM_ERRATA_411920
1154 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
e399b1a4 1155 depends on CPU_V6 || CPU_V6K
9cba3ccc
CM
1156 help
1157 Invalidation of the Instruction Cache operation can
1158 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
1159 It does not affect the MPCore. This option enables the ARM Ltd.
1160 recommended workaround.
1161
7ce236fc
CM
1162config ARM_ERRATA_430973
1163 bool "ARM errata: Stale prediction on replaced interworking branch"
1164 depends on CPU_V7
1165 help
1166 This option enables the workaround for the 430973 Cortex-A8
1167 (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
1168 interworking branch is replaced with another code sequence at the
1169 same virtual address, whether due to self-modifying code or virtual
1170 to physical address re-mapping, Cortex-A8 does not recover from the
1171 stale interworking branch prediction. This results in Cortex-A8
1172 executing the new code sequence in the incorrect ARM or Thumb state.
1173 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
1174 and also flushes the branch target cache at every context switch.
1175 Note that setting specific bits in the ACTLR register may not be
1176 available in non-secure mode.
1177
855c551f
CM
1178config ARM_ERRATA_458693
1179 bool "ARM errata: Processor deadlock when a false hazard is created"
1180 depends on CPU_V7
62e4d357 1181 depends on !ARCH_MULTIPLATFORM
855c551f
CM
1182 help
1183 This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1184 erratum. For very specific sequences of memory operations, it is
1185 possible for a hazard condition intended for a cache line to instead
1186 be incorrectly associated with a different cache line. This false
1187 hazard might then cause a processor deadlock. The workaround enables
1188 the L1 caching of the NEON accesses and disables the PLD instruction
1189 in the ACTLR register. Note that setting specific bits in the ACTLR
1190 register may not be available in non-secure mode.
1191
0516e464
CM
1192config ARM_ERRATA_460075
1193 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
1194 depends on CPU_V7
62e4d357 1195 depends on !ARCH_MULTIPLATFORM
0516e464
CM
1196 help
1197 This option enables the workaround for the 460075 Cortex-A8 (r2p0)
1198 erratum. Any asynchronous access to the L2 cache may encounter a
1199 situation in which recent store transactions to the L2 cache are lost
1200 and overwritten with stale memory contents from external memory. The
1201 workaround disables the write-allocate mode for the L2 cache via the
1202 ACTLR register. Note that setting specific bits in the ACTLR register
1203 may not be available in non-secure mode.
1204
9f05027c
WD
1205config ARM_ERRATA_742230
1206 bool "ARM errata: DMB operation may be faulty"
1207 depends on CPU_V7 && SMP
62e4d357 1208 depends on !ARCH_MULTIPLATFORM
9f05027c
WD
1209 help
1210 This option enables the workaround for the 742230 Cortex-A9
1211 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
1212 between two write operations may not ensure the correct visibility
1213 ordering of the two writes. This workaround sets a specific bit in
1214 the diagnostic register of the Cortex-A9 which causes the DMB
1215 instruction to behave as a DSB, ensuring the correct behaviour of
1216 the two writes.
1217
a672e99b
WD
1218config ARM_ERRATA_742231
1219 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1220 depends on CPU_V7 && SMP
62e4d357 1221 depends on !ARCH_MULTIPLATFORM
a672e99b
WD
1222 help
1223 This option enables the workaround for the 742231 Cortex-A9
1224 (r2p0..r2p2) erratum. Under certain conditions, specific to the
1225 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1226 accessing some data located in the same cache line, may get corrupted
1227 data due to bad handling of the address hazard when the line gets
1228 replaced from one of the CPUs at the same time as another CPU is
1229 accessing it. This workaround sets specific bits in the diagnostic
1230 register of the Cortex-A9 which reduces the linefill issuing
1231 capabilities of the processor.
1232
9e65582a 1233config PL310_ERRATA_588369
fa0ce403 1234 bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
2839e06c 1235 depends on CACHE_L2X0
9e65582a
SS
1236 help
1237 The PL310 L2 cache controller implements three types of Clean &
1238 Invalidate maintenance operations: by Physical Address
1239 (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
1240 They are architecturally defined to behave as the execution of a
1241 clean operation followed immediately by an invalidate operation,
1242 both performing to the same memory location. This functionality
1243 is not correctly implemented in PL310 as clean lines are not
2839e06c 1244 invalidated as a result of these operations.
cdf357f1 1245
69155794
JM
1246config ARM_ERRATA_643719
1247 bool "ARM errata: LoUIS bit field in CLIDR register is incorrect"
1248 depends on CPU_V7 && SMP
1249 help
1250 This option enables the workaround for the 643719 Cortex-A9 (prior to
1251 r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR
1252 register returns zero when it should return one. The workaround
1253 corrects this value, ensuring cache maintenance operations which use
1254 it behave as intended and avoiding data corruption.
1255
cdf357f1
WD
1256config ARM_ERRATA_720789
1257 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
e66dc745 1258 depends on CPU_V7
cdf357f1
WD
1259 help
1260 This option enables the workaround for the 720789 Cortex-A9 (prior to
1261 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1262 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1263 As a consequence of this erratum, some TLB entries which should be
1264 invalidated are not, resulting in an incoherency in the system page
1265 tables. The workaround changes the TLB flushing routines to invalidate
1266 entries regardless of the ASID.
475d92fc 1267
1f0090a1 1268config PL310_ERRATA_727915
fa0ce403 1269 bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
1f0090a1
RK
1270 depends on CACHE_L2X0
1271 help
1272 PL310 implements the Clean & Invalidate by Way L2 cache maintenance
1273 operation (offset 0x7FC). This operation runs in background so that
1274 PL310 can handle normal accesses while it is in progress. Under very
1275 rare circumstances, due to this erratum, write data can be lost when
1276 PL310 treats a cacheable write transaction during a Clean &
1277 Invalidate by Way operation.
1278
475d92fc
WD
1279config ARM_ERRATA_743622
1280 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1281 depends on CPU_V7
62e4d357 1282 depends on !ARCH_MULTIPLATFORM
475d92fc
WD
1283 help
1284 This option enables the workaround for the 743622 Cortex-A9
efbc74ac 1285 (r2p*) erratum. Under very rare conditions, a faulty
475d92fc
WD
1286 optimisation in the Cortex-A9 Store Buffer may lead to data
1287 corruption. This workaround sets a specific bit in the diagnostic
1288 register of the Cortex-A9 which disables the Store Buffer
1289 optimisation, preventing the defect from occurring. This has no
1290 visible impact on the overall performance or power consumption of the
1291 processor.
1292
9a27c27c
WD
1293config ARM_ERRATA_751472
1294 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
ba90c516 1295 depends on CPU_V7
62e4d357 1296 depends on !ARCH_MULTIPLATFORM
9a27c27c
WD
1297 help
1298 This option enables the workaround for the 751472 Cortex-A9 (prior
1299 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
1300 completion of a following broadcasted operation if the second
1301 operation is received by a CPU before the ICIALLUIS has completed,
1302 potentially leading to corrupted entries in the cache or TLB.
1303
fa0ce403
WD
1304config PL310_ERRATA_753970
1305 bool "PL310 errata: cache sync operation may be faulty"
885028e4
SK
1306 depends on CACHE_PL310
1307 help
1308 This option enables the workaround for the 753970 PL310 (r3p0) erratum.
1309
1310 Under some condition the effect of cache sync operation on
1311 the store buffer still remains when the operation completes.
1312 This means that the store buffer is always asked to drain and
1313 this prevents it from merging any further writes. The workaround
1314 is to replace the normal offset of cache sync operation (0x730)
1315 by another offset targeting an unmapped PL310 register 0x740.
1316 This has the same effect as the cache sync operation: store buffer
1317 drain and waiting for all buffers empty.
1318
fcbdc5fe
WD
1319config ARM_ERRATA_754322
1320 bool "ARM errata: possible faulty MMU translations following an ASID switch"
1321 depends on CPU_V7
1322 help
1323 This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1324 r3p*) erratum. A speculative memory access may cause a page table walk
1325 which starts prior to an ASID switch but completes afterwards. This
1326 can populate the micro-TLB with a stale entry which may be hit with
1327 the new ASID. This workaround places two dsb instructions in the mm
1328 switching code so that no page table walks can cross the ASID switch.
1329
5dab26af
WD
1330config ARM_ERRATA_754327
1331 bool "ARM errata: no automatic Store Buffer drain"
1332 depends on CPU_V7 && SMP
1333 help
1334 This option enables the workaround for the 754327 Cortex-A9 (prior to
1335 r2p0) erratum. The Store Buffer does not have any automatic draining
1336 mechanism and therefore a livelock may occur if an external agent
1337 continuously polls a memory location waiting to observe an update.
1338 This workaround defines cpu_relax() as smp_mb(), preventing correctly
1339 written polling loops from denying visibility of updates to memory.
1340
145e10e1
CM
1341config ARM_ERRATA_364296
1342 bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
fd832478 1343 depends on CPU_V6
145e10e1
CM
1344 help
1345 This options enables the workaround for the 364296 ARM1136
1346 r0p2 erratum (possible cache data corruption with
1347 hit-under-miss enabled). It sets the undocumented bit 31 in
1348 the auxiliary control register and the FI bit in the control
1349 register, thus disabling hit-under-miss without putting the
1350 processor into full low interrupt latency mode. ARM11MPCore
1351 is not affected.
1352
f630c1bd
WD
1353config ARM_ERRATA_764369
1354 bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1355 depends on CPU_V7 && SMP
1356 help
1357 This option enables the workaround for erratum 764369
1358 affecting Cortex-A9 MPCore with two or more processors (all
1359 current revisions). Under certain timing circumstances, a data
1360 cache line maintenance operation by MVA targeting an Inner
1361 Shareable memory region may fail to proceed up to either the
1362 Point of Coherency or to the Point of Unification of the
1363 system. This workaround adds a DSB instruction before the
1364 relevant cache maintenance functions and sets a specific bit
1365 in the diagnostic control register of the SCU.
1366
11ed0ba1
WD
1367config PL310_ERRATA_769419
1368 bool "PL310 errata: no automatic Store Buffer drain"
1369 depends on CACHE_L2X0
1370 help
1371 On revisions of the PL310 prior to r3p2, the Store Buffer does
1372 not automatically drain. This can cause normal, non-cacheable
1373 writes to be retained when the memory system is idle, leading
1374 to suboptimal I/O performance for drivers using coherent DMA.
1375 This option adds a write barrier to the cpu_idle loop so that,
1376 on systems with an outer cache, the store buffer is drained
1377 explicitly.
1378
7253b85c
SH
1379config ARM_ERRATA_775420
1380 bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
1381 depends on CPU_V7
1382 help
1383 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
1384 r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
1385 operation aborts with MMU exception, it might cause the processor
1386 to deadlock. This workaround puts DSB before executing ISB if
1387 an abort may occur on cache maintenance.
1388
93dc6887
CM
1389config ARM_ERRATA_798181
1390 bool "ARM errata: TLBI/DSB failure on Cortex-A15"
1391 depends on CPU_V7 && SMP
1392 help
1393 On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
1394 adequately shooting down all use of the old entries. This
1395 option enables the Linux kernel workaround for this erratum
1396 which sends an IPI to the CPUs that are running the same ASID
1397 as the one being invalidated.
1398
84b6504f
WD
1399config ARM_ERRATA_773022
1400 bool "ARM errata: incorrect instructions may be executed from loop buffer"
1401 depends on CPU_V7
1402 help
1403 This option enables the workaround for the 773022 Cortex-A15
1404 (up to r0p4) erratum. In certain rare sequences of code, the
1405 loop buffer may deliver incorrect instructions. This
1406 workaround disables the loop buffer to avoid the erratum.
1407
1da177e4
LT
1408endmenu
1409
1410source "arch/arm/common/Kconfig"
1411
1da177e4
LT
1412menu "Bus support"
1413
1414config ARM_AMBA
1415 bool
1416
1417config ISA
1418 bool
1da177e4
LT
1419 help
1420 Find out whether you have ISA slots on your motherboard. ISA is the
1421 name of a bus system, i.e. the way the CPU talks to the other stuff
1422 inside your box. Other bus systems are PCI, EISA, MicroChannel
1423 (MCA) or VESA. ISA is an older system, now being displaced by PCI;
1424 newer boards don't support it. If you have ISA, say Y, otherwise N.
1425
065909b9 1426# Select ISA DMA controller support
1da177e4
LT
1427config ISA_DMA
1428 bool
065909b9 1429 select ISA_DMA_API
1da177e4 1430
065909b9 1431# Select ISA DMA interface
5cae841b
AV
1432config ISA_DMA_API
1433 bool
5cae841b 1434
1da177e4 1435config PCI
0b05da72 1436 bool "PCI support" if MIGHT_HAVE_PCI
1da177e4
LT
1437 help
1438 Find out whether you have a PCI motherboard. PCI is the name of a
1439 bus system, i.e. the way the CPU talks to the other stuff inside
1440 your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
1441 VESA. If you have PCI, say Y, otherwise N.
1442
52882173
AV
1443config PCI_DOMAINS
1444 bool
1445 depends on PCI
1446
b080ac8a
MRJ
1447config PCI_NANOENGINE
1448 bool "BSE nanoEngine PCI support"
1449 depends on SA1100_NANOENGINE
1450 help
1451 Enable PCI on the BSE nanoEngine board.
1452
36e23590
MW
1453config PCI_SYSCALL
1454 def_bool PCI
1455
a0113a99
MR
1456config PCI_HOST_ITE8152
1457 bool
1458 depends on PCI && MACH_ARMCORE
1459 default y
1460 select DMABOUNCE
1461
1da177e4 1462source "drivers/pci/Kconfig"
3f06d157 1463source "drivers/pci/pcie/Kconfig"
1da177e4
LT
1464
1465source "drivers/pcmcia/Kconfig"
1466
1467endmenu
1468
1469menu "Kernel Features"
1470
3b55658a
DM
1471config HAVE_SMP
1472 bool
1473 help
1474 This option should be selected by machines which have an SMP-
1475 capable CPU.
1476
1477 The only effect of this option is to make the SMP-related
1478 options available to the user for configuration.
1479
1da177e4 1480config SMP
bb2d8130 1481 bool "Symmetric Multi-Processing"
fbb4ddac 1482 depends on CPU_V6K || CPU_V7
bc28248e 1483 depends on GENERIC_CLOCKEVENTS
3b55658a 1484 depends on HAVE_SMP
801bb21c 1485 depends on MMU || ARM_MPU
1da177e4
LT
1486 help
1487 This enables support for systems with more than one CPU. If you have
4a474157
RG
1488 a system with only one CPU, say N. If you have a system with more
1489 than one CPU, say Y.
1da177e4 1490
4a474157 1491 If you say N here, the kernel will run on uni- and multiprocessor
1da177e4 1492 machines, but will use only one CPU of a multiprocessor machine. If
4a474157
RG
1493 you say Y here, the kernel will run on many, but not all,
1494 uniprocessor machines. On a uniprocessor machine, the kernel
1495 will run faster if you say N here.
1da177e4 1496
395cf969 1497 See also <file:Documentation/x86/i386/IO-APIC.txt>,
1da177e4 1498 <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
50a23e6e 1499 <http://tldp.org/HOWTO/SMP-HOWTO.html>.
1da177e4
LT
1500
1501 If you don't know what to do here, say N.
1502
f00ec48f
RK
1503config SMP_ON_UP
1504 bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
801bb21c 1505 depends on SMP && !XIP_KERNEL && MMU
f00ec48f
RK
1506 default y
1507 help
1508 SMP kernels contain instructions which fail on non-SMP processors.
1509 Enabling this option allows the kernel to modify itself to make
1510 these instructions safe. Disabling it allows about 1K of space
1511 savings.
1512
1513 If you don't know what to do here, say Y.
1514
c9018aab
VG
1515config ARM_CPU_TOPOLOGY
1516 bool "Support cpu topology definition"
1517 depends on SMP && CPU_V7
1518 default y
1519 help
1520 Support ARM cpu topology definition. The MPIDR register defines
1521 affinity between processors which is then used to describe the cpu
1522 topology of an ARM System.
1523
1524config SCHED_MC
1525 bool "Multi-core scheduler support"
1526 depends on ARM_CPU_TOPOLOGY
1527 help
1528 Multi-core scheduler support improves the CPU scheduler's decision
1529 making when dealing with multi-core CPU chips at a cost of slightly
1530 increased overhead in some places. If unsure say N here.
1531
1532config SCHED_SMT
1533 bool "SMT scheduler support"
1534 depends on ARM_CPU_TOPOLOGY
1535 help
1536 Improves the CPU scheduler's decision making when dealing with
1537 MultiThreading at a cost of slightly increased overhead in some
1538 places. If unsure say N here.
1539
a8cbcd92
RK
1540config HAVE_ARM_SCU
1541 bool
a8cbcd92
RK
1542 help
1543 This option enables support for the ARM system coherency unit
1544
8a4da6e3 1545config HAVE_ARM_ARCH_TIMER
022c03a2
MZ
1546 bool "Architected timer support"
1547 depends on CPU_V7
8a4da6e3 1548 select ARM_ARCH_TIMER
0c403462 1549 select GENERIC_CLOCKEVENTS
022c03a2
MZ
1550 help
1551 This option enables support for the ARM architected timer
1552
f32f4ce2
RK
1553config HAVE_ARM_TWD
1554 bool
1555 depends on SMP
da4a686a 1556 select CLKSRC_OF if OF
f32f4ce2
RK
1557 help
1558 This options enables support for the ARM timer and watchdog unit
1559
e8db288e
NP
1560config MCPM
1561 bool "Multi-Cluster Power Management"
1562 depends on CPU_V7 && SMP
1563 help
1564 This option provides the common power management infrastructure
1565 for (multi-)cluster based systems, such as big.LITTLE based
1566 systems.
1567
1c33be57
NP
1568config BIG_LITTLE
1569 bool "big.LITTLE support (Experimental)"
1570 depends on CPU_V7 && SMP
1571 select MCPM
1572 help
1573 This option enables support selections for the big.LITTLE
1574 system architecture.
1575
1576config BL_SWITCHER
1577 bool "big.LITTLE switcher support"
1578 depends on BIG_LITTLE && MCPM && HOTPLUG_CPU
1c33be57 1579 select ARM_CPU_SUSPEND
51aaf81f 1580 select CPU_PM
1c33be57
NP
1581 help
1582 The big.LITTLE "switcher" provides the core functionality to
1583 transparently handle transition between a cluster of A15's
1584 and a cluster of A7's in a big.LITTLE system.
1585
b22537c6
NP
1586config BL_SWITCHER_DUMMY_IF
1587 tristate "Simple big.LITTLE switcher user interface"
1588 depends on BL_SWITCHER && DEBUG_KERNEL
1589 help
1590 This is a simple and dummy char dev interface to control
1591 the big.LITTLE switcher core code. It is meant for
1592 debugging purposes only.
1593
8d5796d2
LB
1594choice
1595 prompt "Memory split"
006fa259 1596 depends on MMU
8d5796d2
LB
1597 default VMSPLIT_3G
1598 help
1599 Select the desired split between kernel and user memory.
1600
1601 If you are not absolutely sure what you are doing, leave this
1602 option alone!
1603
1604 config VMSPLIT_3G
1605 bool "3G/1G user/kernel split"
1606 config VMSPLIT_2G
1607 bool "2G/2G user/kernel split"
1608 config VMSPLIT_1G
1609 bool "1G/3G user/kernel split"
1610endchoice
1611
1612config PAGE_OFFSET
1613 hex
006fa259 1614 default PHYS_OFFSET if !MMU
8d5796d2
LB
1615 default 0x40000000 if VMSPLIT_1G
1616 default 0x80000000 if VMSPLIT_2G
1617 default 0xC0000000
1618
1da177e4
LT
1619config NR_CPUS
1620 int "Maximum number of CPUs (2-32)"
1621 range 2 32
1622 depends on SMP
1623 default "4"
1624
a054a811 1625config HOTPLUG_CPU
00b7dede 1626 bool "Support for hot-pluggable CPUs"
40b31360 1627 depends on SMP
a054a811
RK
1628 help
1629 Say Y here to experiment with turning CPUs off and on. CPUs
1630 can be controlled through /sys/devices/system/cpu.
1631
2bdd424f
WD
1632config ARM_PSCI
1633 bool "Support for the ARM Power State Coordination Interface (PSCI)"
1634 depends on CPU_V7
1635 help
1636 Say Y here if you want Linux to communicate with system firmware
1637 implementing the PSCI specification for CPU-centric power
1638 management operations described in ARM document number ARM DEN
1639 0022A ("Power State Coordination Interface System Software on
1640 ARM processors").
1641
2a6ad871
MR
1642# The GPIO number here must be sorted by descending number. In case of
1643# a multiplatform kernel, we just want the highest value required by the
1644# selected platforms.
44986ab0
PDSN
1645config ARCH_NR_GPIO
1646 int
3dea19e8 1647 default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
41c3548e 1648 default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX
06b851e5 1649 default 392 if ARCH_U8500
01bb914c
TP
1650 default 352 if ARCH_VT8500
1651 default 288 if ARCH_SUNXI
2a6ad871 1652 default 264 if MACH_H4700
44986ab0
PDSN
1653 default 0
1654 help
1655 Maximum number of GPIOs in the system.
1656
1657 If unsure, leave the default value.
1658
d45a398f 1659source kernel/Kconfig.preempt
1da177e4 1660
c9218b16 1661config HZ_FIXED
f8065813 1662 int
b130d5c2 1663 default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \
a73ddc61 1664 ARCH_S5PV210 || ARCH_EXYNOS4
5248c657 1665 default AT91_TIMER_HZ if ARCH_AT91
bf98c1ea 1666 default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE_LEGACY
47d84682 1667 default 0
c9218b16
RK
1668
1669choice
47d84682 1670 depends on HZ_FIXED = 0
c9218b16
RK
1671 prompt "Timer frequency"
1672
1673config HZ_100
1674 bool "100 Hz"
1675
1676config HZ_200
1677 bool "200 Hz"
1678
1679config HZ_250
1680 bool "250 Hz"
1681
1682config HZ_300
1683 bool "300 Hz"
1684
1685config HZ_500
1686 bool "500 Hz"
1687
1688config HZ_1000
1689 bool "1000 Hz"
1690
1691endchoice
1692
1693config HZ
1694 int
47d84682 1695 default HZ_FIXED if HZ_FIXED != 0
c9218b16
RK
1696 default 100 if HZ_100
1697 default 200 if HZ_200
1698 default 250 if HZ_250
1699 default 300 if HZ_300
1700 default 500 if HZ_500
1701 default 1000
1702
1703config SCHED_HRTICK
1704 def_bool HIGH_RES_TIMERS
f8065813 1705
16c79651 1706config THUMB2_KERNEL
bc7dea00 1707 bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
4477ca45 1708 depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K
bc7dea00 1709 default y if CPU_THUMBONLY
16c79651
CM
1710 select AEABI
1711 select ARM_ASM_UNIFIED
89bace65 1712 select ARM_UNWIND
16c79651
CM
1713 help
1714 By enabling this option, the kernel will be compiled in
1715 Thumb-2 mode. A compiler/assembler that understand the unified
1716 ARM-Thumb syntax is needed.
1717
1718 If unsure, say N.
1719
6f685c5c
DM
1720config THUMB2_AVOID_R_ARM_THM_JUMP11
1721 bool "Work around buggy Thumb-2 short branch relocations in gas"
1722 depends on THUMB2_KERNEL && MODULES
1723 default y
1724 help
1725 Various binutils versions can resolve Thumb-2 branches to
1726 locally-defined, preemptible global symbols as short-range "b.n"
1727 branch instructions.
1728
1729 This is a problem, because there's no guarantee the final
1730 destination of the symbol, or any candidate locations for a
1731 trampoline, are within range of the branch. For this reason, the
1732 kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
1733 relocation in modules at all, and it makes little sense to add
1734 support.
1735
1736 The symptom is that the kernel fails with an "unsupported
1737 relocation" error when loading some modules.
1738
1739 Until fixed tools are available, passing
1740 -fno-optimize-sibling-calls to gcc should prevent gcc generating
1741 code which hits this problem, at the cost of a bit of extra runtime
1742 stack usage in some cases.
1743
1744 The problem is described in more detail at:
1745 https://bugs.launchpad.net/binutils-linaro/+bug/725126
1746
1747 Only Thumb-2 kernels are affected.
1748
1749 Unless you are sure your tools don't have this problem, say Y.
1750
0becb088
CM
1751config ARM_ASM_UNIFIED
1752 bool
1753
704bdda0
NP
1754config AEABI
1755 bool "Use the ARM EABI to compile the kernel"
1756 help
1757 This option allows for the kernel to be compiled using the latest
1758 ARM ABI (aka EABI). This is only useful if you are using a user
1759 space environment that is also compiled with EABI.
1760
1761 Since there are major incompatibilities between the legacy ABI and
1762 EABI, especially with regard to structure member alignment, this
1763 option also changes the kernel syscall calling convention to
1764 disambiguate both ABIs and allow for backward compatibility support
1765 (selected with CONFIG_OABI_COMPAT).
1766
1767 To use this you need GCC version 4.0.0 or later.
1768
6c90c872 1769config OABI_COMPAT
a73a3ff1 1770 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
d6f94fa0 1771 depends on AEABI && !THUMB2_KERNEL
6c90c872
NP
1772 help
1773 This option preserves the old syscall interface along with the
1774 new (ARM EABI) one. It also provides a compatibility layer to
1775 intercept syscalls that have structure arguments which layout
1776 in memory differs between the legacy ABI and the new ARM EABI
1777 (only for non "thumb" binaries). This option adds a tiny
1778 overhead to all syscalls and produces a slightly larger kernel.
91702175
KC
1779
1780 The seccomp filter system will not be available when this is
1781 selected, since there is no way yet to sensibly distinguish
1782 between calling conventions during filtering.
1783
6c90c872
NP
1784 If you know you'll be using only pure EABI user space then you
1785 can say N here. If this option is not selected and you attempt
1786 to execute a legacy ABI binary then the result will be
1787 UNPREDICTABLE (in fact it can be predicted that it won't work
b02f8467 1788 at all). If in doubt say N.
6c90c872 1789
eb33575c 1790config ARCH_HAS_HOLES_MEMORYMODEL
e80d6a24 1791 bool
e80d6a24 1792
05944d74
RK
1793config ARCH_SPARSEMEM_ENABLE
1794 bool
1795
07a2f737
RK
1796config ARCH_SPARSEMEM_DEFAULT
1797 def_bool ARCH_SPARSEMEM_ENABLE
1798
05944d74 1799config ARCH_SELECT_MEMORY_MODEL
be370302 1800 def_bool ARCH_SPARSEMEM_ENABLE
c80d79d7 1801
7b7bf499
WD
1802config HAVE_ARCH_PFN_VALID
1803 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
1804
053a96ca 1805config HIGHMEM
e8db89a2
RK
1806 bool "High Memory Support"
1807 depends on MMU
053a96ca
NP
1808 help
1809 The address space of ARM processors is only 4 Gigabytes large
1810 and it has to accommodate user address space, kernel address
1811 space as well as some memory mapped IO. That means that, if you
1812 have a large amount of physical memory and/or IO, not all of the
1813 memory can be "permanently mapped" by the kernel. The physical
1814 memory that is not permanently mapped is called "high memory".
1815
1816 Depending on the selected kernel/user memory split, minimum
1817 vmalloc space and actual amount of RAM, you may not need this
1818 option which should result in a slightly faster kernel.
1819
1820 If unsure, say n.
1821
65cec8e3
RK
1822config HIGHPTE
1823 bool "Allocate 2nd-level pagetables from highmem"
1824 depends on HIGHMEM
65cec8e3 1825
1b8873a0
JI
1826config HW_PERF_EVENTS
1827 bool "Enable hardware performance counter support for perf events"
f0d1bc47 1828 depends on PERF_EVENTS
1b8873a0
JI
1829 default y
1830 help
1831 Enable hardware performance counter support for perf events. If
1832 disabled, perf events will use software events only.
1833
1355e2a6
CM
1834config SYS_SUPPORTS_HUGETLBFS
1835 def_bool y
1836 depends on ARM_LPAE
1837
8d962507
CM
1838config HAVE_ARCH_TRANSPARENT_HUGEPAGE
1839 def_bool y
1840 depends on ARM_LPAE
1841
4bfab203
SC
1842config ARCH_WANT_GENERAL_HUGETLB
1843 def_bool y
1844
3f22ab27
DH
1845source "mm/Kconfig"
1846
c1b2d970 1847config FORCE_MAX_ZONEORDER
bf98c1ea
LP
1848 int "Maximum zone order" if ARCH_SHMOBILE_LEGACY
1849 range 11 64 if ARCH_SHMOBILE_LEGACY
898f08e1 1850 default "12" if SOC_AM33XX
6d85e2b0 1851 default "9" if SA1111 || ARCH_EFM32
c1b2d970
MD
1852 default "11"
1853 help
1854 The kernel memory allocator divides physically contiguous memory
1855 blocks into "zones", where each zone is a power of two number of
1856 pages. This option selects the largest power of two that the kernel
1857 keeps in the memory allocator. If you need to allocate very large
1858 blocks of physically contiguous memory, then you may need to
1859 increase this value.
1860
1861 This config option is actually maximum order plus one. For example,
1862 a value of 11 means that the largest free memory block is 2^10 pages.
1863
1da177e4
LT
1864config ALIGNMENT_TRAP
1865 bool
f12d0d7c 1866 depends on CPU_CP15_MMU
1da177e4 1867 default y if !ARCH_EBSA110
e119bfff 1868 select HAVE_PROC_CPU if PROC_FS
1da177e4 1869 help
84eb8d06 1870 ARM processors cannot fetch/store information which is not
1da177e4
LT
1871 naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1872 address divisible by 4. On 32-bit ARM processors, these non-aligned
1873 fetch/store instructions will be emulated in software if you say
1874 here, which has a severe performance impact. This is necessary for
1875 correct operation of some network protocols. With an IP-only
1876 configuration it is safe to say N, otherwise say Y.
1877
39ec58f3 1878config UACCESS_WITH_MEMCPY
38ef2ad5
LW
1879 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
1880 depends on MMU
39ec58f3
LB
1881 default y if CPU_FEROCEON
1882 help
1883 Implement faster copy_to_user and clear_user methods for CPU
1884 cores where a 8-word STM instruction give significantly higher
1885 memory write throughput than a sequence of individual 32bit stores.
1886
1887 A possible side effect is a slight increase in scheduling latency
1888 between threads sharing the same address space if they invoke
1889 such copy operations with large buffers.
1890
1891 However, if the CPU data cache is using a write-allocate mode,
1892 this option is unlikely to provide any performance gain.
1893
70c70d97
NP
1894config SECCOMP
1895 bool
1896 prompt "Enable seccomp to safely compute untrusted bytecode"
1897 ---help---
1898 This kernel feature is useful for number crunching applications
1899 that may need to compute untrusted bytecode during their
1900 execution. By using pipes or other transports made available to
1901 the process as file descriptors supporting the read/write
1902 syscalls, it's possible to isolate those applications in
1903 their own address space using seccomp. Once seccomp is
1904 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1905 and the task is only allowed to execute a few safe syscalls
1906 defined by each seccomp mode.
1907
06e6295b
SS
1908config SWIOTLB
1909 def_bool y
1910
1911config IOMMU_HELPER
1912 def_bool SWIOTLB
1913
eff8d644
SS
1914config XEN_DOM0
1915 def_bool y
1916 depends on XEN
1917
1918config XEN
1919 bool "Xen guest support on ARM (EXPERIMENTAL)"
85323a99 1920 depends on ARM && AEABI && OF
f880b67d 1921 depends on CPU_V7 && !CPU_V6
85323a99 1922 depends on !GENERIC_ATOMIC64
7693decc 1923 depends on MMU
51aaf81f 1924 select ARCH_DMA_ADDR_T_64BIT
17b7ab80 1925 select ARM_PSCI
83862ccf 1926 select SWIOTLB_XEN
eff8d644
SS
1927 help
1928 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1929
1da177e4
LT
1930endmenu
1931
1932menu "Boot options"
1933
9eb8f674
GL
1934config USE_OF
1935 bool "Flattened Device Tree support"
b1b3f49c 1936 select IRQ_DOMAIN
9eb8f674
GL
1937 select OF
1938 select OF_EARLY_FLATTREE
bcedb5f9 1939 select OF_RESERVED_MEM
9eb8f674
GL
1940 help
1941 Include support for flattened device tree machine descriptions.
1942
bd51e2f5
NP
1943config ATAGS
1944 bool "Support for the traditional ATAGS boot data passing" if USE_OF
1945 default y
1946 help
1947 This is the traditional way of passing data to the kernel at boot
1948 time. If you are solely relying on the flattened device tree (or
1949 the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1950 to remove ATAGS support from your kernel binary. If unsure,
1951 leave this to y.
1952
1953config DEPRECATED_PARAM_STRUCT
1954 bool "Provide old way to pass kernel parameters"
1955 depends on ATAGS
1956 help
1957 This was deprecated in 2001 and announced to live on for 5 years.
1958 Some old boot loaders still use this way.
1959
1da177e4
LT
1960# Compressed boot loader in ROM. Yes, we really want to ask about
1961# TEXT and BSS so we preserve their values in the config files.
1962config ZBOOT_ROM_TEXT
1963 hex "Compressed ROM boot loader base address"
1964 default "0"
1965 help
1966 The physical address at which the ROM-able zImage is to be
1967 placed in the target. Platforms which normally make use of
1968 ROM-able zImage formats normally set this to a suitable
1969 value in their defconfig file.
1970
1971 If ZBOOT_ROM is not enabled, this has no effect.
1972
1973config ZBOOT_ROM_BSS
1974 hex "Compressed ROM boot loader BSS address"
1975 default "0"
1976 help
f8c440b2
DF
1977 The base address of an area of read/write memory in the target
1978 for the ROM-able zImage which must be available while the
1979 decompressor is running. It must be large enough to hold the
1980 entire decompressed kernel plus an additional 128 KiB.
1981 Platforms which normally make use of ROM-able zImage formats
1982 normally set this to a suitable value in their defconfig file.
1da177e4
LT
1983
1984 If ZBOOT_ROM is not enabled, this has no effect.
1985
1986config ZBOOT_ROM
1987 bool "Compressed boot loader in ROM/flash"
1988 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
10968131 1989 depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR
1da177e4
LT
1990 help
1991 Say Y here if you intend to execute your compressed kernel image
1992 (zImage) directly from ROM or flash. If unsure, say N.
1993
090ab3ff
SH
1994choice
1995 prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
d6f94fa0 1996 depends on ZBOOT_ROM && ARCH_SH7372
090ab3ff
SH
1997 default ZBOOT_ROM_NONE
1998 help
1999 Include experimental SD/MMC loading code in the ROM-able zImage.
59bf8964 2000 With this enabled it is possible to write the ROM-able zImage
090ab3ff
SH
2001 kernel image to an MMC or SD card and boot the kernel straight
2002 from the reset vector. At reset the processor Mask ROM will load
59bf8964 2003 the first part of the ROM-able zImage which in turn loads the
090ab3ff
SH
2004 rest the kernel image to RAM.
2005
2006config ZBOOT_ROM_NONE
2007 bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
2008 help
2009 Do not load image from SD or MMC
2010
f45b1149
SH
2011config ZBOOT_ROM_MMCIF
2012 bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
f45b1149 2013 help
090ab3ff
SH
2014 Load image from MMCIF hardware block.
2015
2016config ZBOOT_ROM_SH_MOBILE_SDHI
2017 bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
2018 help
2019 Load image from SDHI hardware block
2020
2021endchoice
f45b1149 2022
e2a6a3aa
JB
2023config ARM_APPENDED_DTB
2024 bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
10968131 2025 depends on OF
e2a6a3aa
JB
2026 help
2027 With this option, the boot code will look for a device tree binary
2028 (DTB) appended to zImage
2029 (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
2030
2031 This is meant as a backward compatibility convenience for those
2032 systems with a bootloader that can't be upgraded to accommodate
2033 the documented boot protocol using a device tree.
2034
2035 Beware that there is very little in terms of protection against
2036 this option being confused by leftover garbage in memory that might
2037 look like a DTB header after a reboot if no actual DTB is appended
2038 to zImage. Do not leave this option active in a production kernel
2039 if you don't intend to always append a DTB. Proper passing of the
2040 location into r2 of a bootloader provided DTB is always preferable
2041 to this option.
2042
b90b9a38
NP
2043config ARM_ATAG_DTB_COMPAT
2044 bool "Supplement the appended DTB with traditional ATAG information"
2045 depends on ARM_APPENDED_DTB
2046 help
2047 Some old bootloaders can't be updated to a DTB capable one, yet
2048 they provide ATAGs with memory configuration, the ramdisk address,
2049 the kernel cmdline string, etc. Such information is dynamically
2050 provided by the bootloader and can't always be stored in a static
2051 DTB. To allow a device tree enabled kernel to be used with such
2052 bootloaders, this option allows zImage to extract the information
2053 from the ATAG list and store it at run time into the appended DTB.
2054
d0f34a11
GR
2055choice
2056 prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
2057 default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
2058
2059config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
2060 bool "Use bootloader kernel arguments if available"
2061 help
2062 Uses the command-line options passed by the boot loader instead of
2063 the device tree bootargs property. If the boot loader doesn't provide
2064 any, the device tree bootargs property will be used.
2065
2066config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
2067 bool "Extend with bootloader kernel arguments"
2068 help
2069 The command-line arguments provided by the boot loader will be
2070 appended to the the device tree bootargs property.
2071
2072endchoice
2073
1da177e4
LT
2074config CMDLINE
2075 string "Default kernel command string"
2076 default ""
2077 help
2078 On some architectures (EBSA110 and CATS), there is currently no way
2079 for the boot loader to pass arguments to the kernel. For these
2080 architectures, you should supply some command-line options at build
2081 time by entering them here. As a minimum, you should specify the
2082 memory size and the root device (e.g., mem=64M root=/dev/nfs).
2083
4394c124
VB
2084choice
2085 prompt "Kernel command line type" if CMDLINE != ""
2086 default CMDLINE_FROM_BOOTLOADER
bd51e2f5 2087 depends on ATAGS
4394c124
VB
2088
2089config CMDLINE_FROM_BOOTLOADER
2090 bool "Use bootloader kernel arguments if available"
2091 help
2092 Uses the command-line options passed by the boot loader. If
2093 the boot loader doesn't provide any, the default kernel command
2094 string provided in CMDLINE will be used.
2095
2096config CMDLINE_EXTEND
2097 bool "Extend bootloader kernel arguments"
2098 help
2099 The command-line arguments provided by the boot loader will be
2100 appended to the default kernel command string.
2101
92d2040d
AH
2102config CMDLINE_FORCE
2103 bool "Always use the default kernel command string"
92d2040d
AH
2104 help
2105 Always use the default kernel command string, even if the boot
2106 loader passes other arguments to the kernel.
2107 This is useful if you cannot or don't want to change the
2108 command-line options your boot loader passes to the kernel.
4394c124 2109endchoice
92d2040d 2110
1da177e4
LT
2111config XIP_KERNEL
2112 bool "Kernel Execute-In-Place from ROM"
10968131 2113 depends on !ARM_LPAE && !ARCH_MULTIPLATFORM
1da177e4
LT
2114 help
2115 Execute-In-Place allows the kernel to run from non-volatile storage
2116 directly addressable by the CPU, such as NOR flash. This saves RAM
2117 space since the text section of the kernel is not loaded from flash
2118 to RAM. Read-write sections, such as the data section and stack,
2119 are still copied to RAM. The XIP kernel is not compressed since
2120 it has to run directly from flash, so it will take more space to
2121 store it. The flash address used to link the kernel object files,
2122 and for storing it, is configuration dependent. Therefore, if you
2123 say Y here, you must know the proper physical address where to
2124 store the kernel image depending on your own flash memory usage.
2125
2126 Also note that the make target becomes "make xipImage" rather than
2127 "make zImage" or "make Image". The final kernel binary to put in
2128 ROM memory will be arch/arm/boot/xipImage.
2129
2130 If unsure, say N.
2131
2132config XIP_PHYS_ADDR
2133 hex "XIP Kernel Physical Location"
2134 depends on XIP_KERNEL
2135 default "0x00080000"
2136 help
2137 This is the physical address in your flash memory the kernel will
2138 be linked for and stored to. This address is dependent on your
2139 own flash usage.
2140
c587e4a6
RP
2141config KEXEC
2142 bool "Kexec system call (EXPERIMENTAL)"
19ab428f 2143 depends on (!SMP || PM_SLEEP_SMP)
c587e4a6
RP
2144 help
2145 kexec is a system call that implements the ability to shutdown your
2146 current kernel, and to start another kernel. It is like a reboot
01dd2fbf 2147 but it is independent of the system firmware. And like a reboot
c587e4a6
RP
2148 you can start any kernel with it, not just Linux.
2149
2150 It is an ongoing process to be certain the hardware in a machine
2151 is properly shutdown, so do not be surprised if this code does not
bf220695 2152 initially work for you.
c587e4a6 2153
4cd9d6f7
RP
2154config ATAGS_PROC
2155 bool "Export atags in procfs"
bd51e2f5 2156 depends on ATAGS && KEXEC
b98d7291 2157 default y
4cd9d6f7
RP
2158 help
2159 Should the atags used to boot the kernel be exported in an "atags"
2160 file in procfs. Useful with kexec.
2161
cb5d39b3
MW
2162config CRASH_DUMP
2163 bool "Build kdump crash kernel (EXPERIMENTAL)"
cb5d39b3
MW
2164 help
2165 Generate crash dump after being started by kexec. This should
2166 be normally only set in special crash dump kernels which are
2167 loaded in the main kernel with kexec-tools into a specially
2168 reserved region and then later executed after a crash by
2169 kdump/kexec. The crash dump kernel must be compiled to a
2170 memory address not used by the main kernel
2171
2172 For more details see Documentation/kdump/kdump.txt
2173
e69edc79
EM
2174config AUTO_ZRELADDR
2175 bool "Auto calculation of the decompressed kernel image address"
e69edc79
EM
2176 help
2177 ZRELADDR is the physical address where the decompressed kernel
2178 image will be placed. If AUTO_ZRELADDR is selected, the address
2179 will be determined at run-time by masking the current IP with
2180 0xf8000000. This assumes the zImage being placed in the first 128MB
2181 from start of memory.
2182
1da177e4
LT
2183endmenu
2184
ac9d7efc 2185menu "CPU Power Management"
1da177e4 2186
89c52ed4 2187if ARCH_HAS_CPUFREQ
1da177e4 2188source "drivers/cpufreq/Kconfig"
1da177e4
LT
2189endif
2190
ac9d7efc
RK
2191source "drivers/cpuidle/Kconfig"
2192
2193endmenu
2194
1da177e4
LT
2195menu "Floating point emulation"
2196
2197comment "At least one emulation must be selected"
2198
2199config FPE_NWFPE
2200 bool "NWFPE math emulation"
593c252a 2201 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
1da177e4
LT
2202 ---help---
2203 Say Y to include the NWFPE floating point emulator in the kernel.
2204 This is necessary to run most binaries. Linux does not currently
2205 support floating point hardware so you need to say Y here even if
2206 your machine has an FPA or floating point co-processor podule.
2207
2208 You may say N here if you are going to load the Acorn FPEmulator
2209 early in the bootup.
2210
2211config FPE_NWFPE_XP
2212 bool "Support extended precision"
bedf142b 2213 depends on FPE_NWFPE
1da177e4
LT
2214 help
2215 Say Y to include 80-bit support in the kernel floating-point
2216 emulator. Otherwise, only 32 and 64-bit support is compiled in.
2217 Note that gcc does not generate 80-bit operations by default,
2218 so in most cases this option only enlarges the size of the
2219 floating point emulator without any good reason.
2220
2221 You almost surely want to say N here.
2222
2223config FPE_FASTFPE
2224 bool "FastFPE math emulation (EXPERIMENTAL)"
d6f94fa0 2225 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
1da177e4
LT
2226 ---help---
2227 Say Y here to include the FAST floating point emulator in the kernel.
2228 This is an experimental much faster emulator which now also has full
2229 precision for the mantissa. It does not support any exceptions.
2230 It is very simple, and approximately 3-6 times faster than NWFPE.
2231
2232 It should be sufficient for most programs. It may be not suitable
2233 for scientific calculations, but you have to check this for yourself.
2234 If you do not feel you need a faster FP emulation you should better
2235 choose NWFPE.
2236
2237config VFP
2238 bool "VFP-format floating point maths"
e399b1a4 2239 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
1da177e4
LT
2240 help
2241 Say Y to include VFP support code in the kernel. This is needed
2242 if your hardware includes a VFP unit.
2243
2244 Please see <file:Documentation/arm/VFP/release-notes.txt> for
2245 release notes and additional status information.
2246
2247 Say N if your target does not have VFP hardware.
2248
25ebee02
CM
2249config VFPv3
2250 bool
2251 depends on VFP
2252 default y if CPU_V7
2253
b5872db4
CM
2254config NEON
2255 bool "Advanced SIMD (NEON) Extension support"
2256 depends on VFPv3 && CPU_V7
2257 help
2258 Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2259 Extension.
2260
73c132c1
AB
2261config KERNEL_MODE_NEON
2262 bool "Support for NEON in kernel mode"
c4a30c3b 2263 depends on NEON && AEABI
73c132c1
AB
2264 help
2265 Say Y to include support for NEON in kernel mode.
2266
1da177e4
LT
2267endmenu
2268
2269menu "Userspace binary formats"
2270
2271source "fs/Kconfig.binfmt"
2272
2273config ARTHUR
2274 tristate "RISC OS personality"
704bdda0 2275 depends on !AEABI
1da177e4
LT
2276 help
2277 Say Y here to include the kernel code necessary if you want to run
2278 Acorn RISC OS/Arthur binaries under Linux. This code is still very
2279 experimental; if this sounds frightening, say N and sleep in peace.
2280 You can also say M here to compile this support as a module (which
2281 will be called arthur).
2282
2283endmenu
2284
2285menu "Power management options"
2286
eceab4ac 2287source "kernel/power/Kconfig"
1da177e4 2288
f4cb5700 2289config ARCH_SUSPEND_POSSIBLE
4b1082ca 2290 depends on !ARCH_S5PC100
19a0519d 2291 depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \
f0d75153 2292 CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
f4cb5700
JB
2293 def_bool y
2294
15e0d9e3
AB
2295config ARM_CPU_SUSPEND
2296 def_bool PM_SLEEP
2297
1da177e4
LT
2298endmenu
2299
d5950b43
SR
2300source "net/Kconfig"
2301
ac25150f 2302source "drivers/Kconfig"
1da177e4
LT
2303
2304source "fs/Kconfig"
2305
1da177e4
LT
2306source "arch/arm/Kconfig.debug"
2307
2308source "security/Kconfig"
2309
2310source "crypto/Kconfig"
2311
2312source "lib/Kconfig"
749cf76c
CD
2313
2314source "arch/arm/kvm/Kconfig"
This page took 1.186205 seconds and 5 git commands to generate.