ARM: perf: replace arch_find_n_match_cpu_physical_id with of_cpu_device_node_get
[deliverable/linux.git] / arch / arm / Kconfig
CommitLineData
1da177e4
LT
1config ARM
2 bool
3 default y
b1b3f49c 4 select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
2b68f6ca 5 select ARCH_HAS_ELF_RANDOMIZE
3d06770e 6 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
171b3f0d 7 select ARCH_HAVE_CUSTOM_GPIO_H
957e3fac 8 select ARCH_HAS_GCOV_PROFILE_ALL
d7018848 9 select ARCH_MIGHT_HAVE_PC_PARPORT
4badad35 10 select ARCH_SUPPORTS_ATOMIC_RMW
017f161a 11 select ARCH_USE_BUILTIN_BSWAP
0cbad9c9 12 select ARCH_USE_CMPXCHG_LOCKREF
b1b3f49c 13 select ARCH_WANT_IPC_PARSE_VERSION
ee951c63 14 select BUILDTIME_EXTABLE_SORT if MMU
171b3f0d 15 select CLONE_BACKWARDS
b1b3f49c 16 select CPU_PM if (SUSPEND || CPU_IDLE)
dce5c9e3 17 select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS
b01aec9b
BP
18 select EDAC_SUPPORT
19 select EDAC_ATOMIC_SCRUB
36d0fd21 20 select GENERIC_ALLOCATOR
4477ca45 21 select GENERIC_ATOMIC64 if (CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI)
b1b3f49c 22 select GENERIC_CLOCKEVENTS_BROADCAST if SMP
171b3f0d 23 select GENERIC_IDLE_POLL_SETUP
b1b3f49c
RK
24 select GENERIC_IRQ_PROBE
25 select GENERIC_IRQ_SHOW
7c07005e 26 select GENERIC_IRQ_SHOW_LEVEL
b1b3f49c 27 select GENERIC_PCI_IOMAP
38ff87f7 28 select GENERIC_SCHED_CLOCK
b1b3f49c
RK
29 select GENERIC_SMP_IDLE_THREAD
30 select GENERIC_STRNCPY_FROM_USER
31 select GENERIC_STRNLEN_USER
a71b092a 32 select HANDLE_DOMAIN_IRQ
b1b3f49c 33 select HARDIRQS_SW_RESEND
7a017721 34 select HAVE_ARCH_AUDITSYSCALL if (AEABI && !OABI_COMPAT)
0b7857db 35 select HAVE_ARCH_BITREVERSE if (CPU_32v7M || CPU_32v7) && !CPU_32v6
cfeec79e
AB
36 select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL && !CPU_ENDIAN_BE32
37 select HAVE_ARCH_KGDB if !CPU_ENDIAN_BE32
91702175 38 select HAVE_ARCH_SECCOMP_FILTER if (AEABI && !OABI_COMPAT)
0693bf68 39 select HAVE_ARCH_TRACEHOOK
b1b3f49c 40 select HAVE_BPF_JIT
51aaf81f 41 select HAVE_CC_STACKPROTECTOR
171b3f0d 42 select HAVE_CONTEXT_TRACKING
b1b3f49c
RK
43 select HAVE_C_RECORDMCOUNT
44 select HAVE_DEBUG_KMEMLEAK
45 select HAVE_DMA_API_DEBUG
46 select HAVE_DMA_ATTRS
47 select HAVE_DMA_CONTIGUOUS if MMU
cfeec79e 48 select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL) && !CPU_ENDIAN_BE32
dce5c9e3 49 select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU
b1b3f49c 50 select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
0e341af8 51 select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
b1b3f49c 52 select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
1fe53268 53 select HAVE_GENERIC_DMA_COHERENT
b1b3f49c
RK
54 select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
55 select HAVE_IDE if PCI || ISA || PCMCIA
87c46b6c 56 select HAVE_IRQ_TIME_ACCOUNTING
e7db7b42 57 select HAVE_KERNEL_GZIP
f9b493ac 58 select HAVE_KERNEL_LZ4
6e8699f7 59 select HAVE_KERNEL_LZMA
b1b3f49c 60 select HAVE_KERNEL_LZO
a7f464f3 61 select HAVE_KERNEL_XZ
cb1293e2 62 select HAVE_KPROBES if !XIP_KERNEL && !CPU_ENDIAN_BE32 && !CPU_V7M
b1b3f49c
RK
63 select HAVE_KRETPROBES if (HAVE_KPROBES)
64 select HAVE_MEMBLOCK
7d485f64 65 select HAVE_MOD_ARCH_SPECIFIC
b1b3f49c 66 select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
0dc016db 67 select HAVE_OPTPROBES if !THUMB2_KERNEL
7ada189f 68 select HAVE_PERF_EVENTS
49863894
WD
69 select HAVE_PERF_REGS
70 select HAVE_PERF_USER_STACK_DUMP
a0ad5496 71 select HAVE_RCU_TABLE_FREE if (SMP && ARM_LPAE)
e513f8bf 72 select HAVE_REGS_AND_STACK_ACCESS_API
b1b3f49c 73 select HAVE_SYSCALL_TRACEPOINTS
af1839eb 74 select HAVE_UID16
31c1fc81 75 select HAVE_VIRT_CPU_ACCOUNTING_GEN
da0ec6f7 76 select IRQ_FORCED_THREADING
171b3f0d 77 select MODULES_USE_ELF_REL
84f452b1 78 select NO_BOOTMEM
171b3f0d
RK
79 select OLD_SIGACTION
80 select OLD_SIGSUSPEND3
b1b3f49c
RK
81 select PERF_USE_VMALLOC
82 select RTC_LIB
83 select SYS_SUPPORTS_APM_EMULATION
171b3f0d
RK
84 # Above selects are sorted alphabetically; please add new ones
85 # according to that. Thanks.
1da177e4
LT
86 help
87 The ARM series is a line of low-power-consumption RISC chip designs
f6c8965a 88 licensed by ARM Ltd and targeted at embedded applications and
1da177e4 89 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
f6c8965a 90 manufactured, but legacy ARM-based PC hardware remains popular in
1da177e4
LT
91 Europe. There is an ARM Linux project with a web page at
92 <http://www.arm.linux.org.uk/>.
93
74facffe 94config ARM_HAS_SG_CHAIN
308c09f1 95 select ARCH_HAS_SG_CHAIN
74facffe
RK
96 bool
97
4ce63fcd
MS
98config NEED_SG_DMA_LENGTH
99 bool
100
101config ARM_DMA_USE_IOMMU
4ce63fcd 102 bool
b1b3f49c
RK
103 select ARM_HAS_SG_CHAIN
104 select NEED_SG_DMA_LENGTH
4ce63fcd 105
60460abf
SWK
106if ARM_DMA_USE_IOMMU
107
108config ARM_DMA_IOMMU_ALIGNMENT
109 int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
110 range 4 9
111 default 8
112 help
113 DMA mapping framework by default aligns all buffers to the smallest
114 PAGE_SIZE order which is greater than or equal to the requested buffer
115 size. This works well for buffers up to a few hundreds kilobytes, but
116 for larger buffers it just a waste of address space. Drivers which has
117 relatively small addressing window (like 64Mib) might run out of
118 virtual space with just a few allocations.
119
120 With this parameter you can specify the maximum PAGE_SIZE order for
121 DMA IOMMU buffers. Larger buffers will be aligned only to this
122 specified order. The order is expressed as a power of two multiplied
123 by the PAGE_SIZE.
124
125endif
126
0b05da72
HUK
127config MIGHT_HAVE_PCI
128 bool
129
75e7153a
RB
130config SYS_SUPPORTS_APM_EMULATION
131 bool
132
bc581770
LW
133config HAVE_TCM
134 bool
135 select GENERIC_ALLOCATOR
136
e119bfff
RK
137config HAVE_PROC_CPU
138 bool
139
ce816fa8 140config NO_IOPORT_MAP
5ea81769 141 bool
5ea81769 142
1da177e4
LT
143config EISA
144 bool
145 ---help---
146 The Extended Industry Standard Architecture (EISA) bus was
147 developed as an open alternative to the IBM MicroChannel bus.
148
149 The EISA bus provided some of the features of the IBM MicroChannel
150 bus while maintaining backward compatibility with cards made for
151 the older ISA bus. The EISA bus saw limited use between 1988 and
152 1995 when it was made obsolete by the PCI bus.
153
154 Say Y here if you are building a kernel for an EISA-based machine.
155
156 Otherwise, say N.
157
158config SBUS
159 bool
160
f16fb1ec
RK
161config STACKTRACE_SUPPORT
162 bool
163 default y
164
f76e9154
NP
165config HAVE_LATENCYTOP_SUPPORT
166 bool
167 depends on !SMP
168 default y
169
f16fb1ec
RK
170config LOCKDEP_SUPPORT
171 bool
172 default y
173
7ad1bcb2
RK
174config TRACE_IRQFLAGS_SUPPORT
175 bool
cb1293e2 176 default !CPU_V7M
7ad1bcb2 177
1da177e4
LT
178config RWSEM_XCHGADD_ALGORITHM
179 bool
8a87411b 180 default y
1da177e4 181
f0d1b0b3
DH
182config ARCH_HAS_ILOG2_U32
183 bool
f0d1b0b3
DH
184
185config ARCH_HAS_ILOG2_U64
186 bool
f0d1b0b3 187
4a1b5733
EV
188config ARCH_HAS_BANDGAP
189 bool
190
b89c3b16
AM
191config GENERIC_HWEIGHT
192 bool
193 default y
194
1da177e4
LT
195config GENERIC_CALIBRATE_DELAY
196 bool
197 default y
198
a08b6b79
Z
199config ARCH_MAY_HAVE_PC_FDC
200 bool
201
5ac6da66
CL
202config ZONE_DMA
203 bool
5ac6da66 204
ccd7ab7f
FT
205config NEED_DMA_MAP_STATE
206 def_bool y
207
c7edc9e3
DL
208config ARCH_SUPPORTS_UPROBES
209 def_bool y
210
58af4a24
RH
211config ARCH_HAS_DMA_SET_COHERENT_MASK
212 bool
213
1da177e4
LT
214config GENERIC_ISA_DMA
215 bool
216
1da177e4
LT
217config FIQ
218 bool
219
13a5045d
RH
220config NEED_RET_TO_USER
221 bool
222
034d2f5a
AV
223config ARCH_MTD_XIP
224 bool
225
c760fc19
HC
226config VECTORS_BASE
227 hex
6afd6fae 228 default 0xffff0000 if MMU || CPU_HIGH_VECTOR
c760fc19
HC
229 default DRAM_BASE if REMAP_VECTORS_TO_RAM
230 default 0x00000000
231 help
19accfd3
RK
232 The base address of exception vectors. This must be two pages
233 in size.
c760fc19 234
dc21af99 235config ARM_PATCH_PHYS_VIRT
c1becedc
RK
236 bool "Patch physical to virtual translations at runtime" if EMBEDDED
237 default y
b511d75d 238 depends on !XIP_KERNEL && MMU
dc21af99
RK
239 depends on !ARCH_REALVIEW || !SPARSEMEM
240 help
111e9a5c
RK
241 Patch phys-to-virt and virt-to-phys translation functions at
242 boot and module load time according to the position of the
243 kernel in system memory.
dc21af99 244
111e9a5c 245 This can only be used with non-XIP MMU kernels where the base
daece596 246 of physical memory is at a 16MB boundary.
dc21af99 247
c1becedc
RK
248 Only disable this option if you know that you do not require
249 this feature (eg, building a kernel for a single machine) and
250 you need to shrink the kernel to the minimal size.
dc21af99 251
c334bc15
RH
252config NEED_MACH_IO_H
253 bool
254 help
255 Select this when mach/io.h is required to provide special
256 definitions for this platform. The need for mach/io.h should
257 be avoided when possible.
258
0cdc8b92 259config NEED_MACH_MEMORY_H
1b9f95f8
NP
260 bool
261 help
0cdc8b92
NP
262 Select this when mach/memory.h is required to provide special
263 definitions for this platform. The need for mach/memory.h should
264 be avoided when possible.
dc21af99 265
1b9f95f8 266config PHYS_OFFSET
974c0724 267 hex "Physical address of main memory" if MMU
c6f54a9b 268 depends on !ARM_PATCH_PHYS_VIRT
974c0724 269 default DRAM_BASE if !MMU
c6f54a9b
UKK
270 default 0x00000000 if ARCH_EBSA110 || \
271 EP93XX_SDCE3_SYNC_PHYS_OFFSET || \
272 ARCH_FOOTBRIDGE || \
273 ARCH_INTEGRATOR || \
274 ARCH_IOP13XX || \
275 ARCH_KS8695 || \
276 (ARCH_REALVIEW && !REALVIEW_HIGH_PHYS_OFFSET)
277 default 0x10000000 if ARCH_OMAP1 || ARCH_RPC
278 default 0x20000000 if ARCH_S5PV210
279 default 0x70000000 if REALVIEW_HIGH_PHYS_OFFSET
280 default 0xc0000000 if EP93XX_SDCE0_PHYS_OFFSET || ARCH_SA1100
281 default 0xd0000000 if EP93XX_SDCE1_PHYS_OFFSET
282 default 0xe0000000 if EP93XX_SDCE2_PHYS_OFFSET
283 default 0xf0000000 if EP93XX_SDCE3_ASYNC_PHYS_OFFSET
111e9a5c 284 help
1b9f95f8
NP
285 Please provide the physical address corresponding to the
286 location of main memory in your system.
cada3c08 287
87e040b6
SG
288config GENERIC_BUG
289 def_bool y
290 depends on BUG
291
1bcad26e
KS
292config PGTABLE_LEVELS
293 int
294 default 3 if ARM_LPAE
295 default 2
296
1da177e4
LT
297source "init/Kconfig"
298
dc52ddc0
MH
299source "kernel/Kconfig.freezer"
300
1da177e4
LT
301menu "System Type"
302
3c427975
HC
303config MMU
304 bool "MMU-based Paged Memory Management Support"
305 default y
306 help
307 Select if you want MMU-based virtualised addressing space
308 support by paged memory management. If unsure, say 'Y'.
309
ccf50e23
RK
310#
311# The "ARM system type" choice list is ordered alphabetically by option
312# text. Please add new entries in the option alphabetic order.
313#
1da177e4
LT
314choice
315 prompt "ARM system type"
1420b22b
AB
316 default ARCH_VERSATILE if !MMU
317 default ARCH_MULTIPLATFORM if MMU
1da177e4 318
387798b3
RH
319config ARCH_MULTIPLATFORM
320 bool "Allow multiple platforms to be selected"
b1b3f49c 321 depends on MMU
ddb902cc 322 select ARCH_WANT_OPTIONAL_GPIOLIB
42dc836d 323 select ARM_HAS_SG_CHAIN
387798b3
RH
324 select ARM_PATCH_PHYS_VIRT
325 select AUTO_ZRELADDR
6d0add40 326 select CLKSRC_OF
66314223 327 select COMMON_CLK
ddb902cc 328 select GENERIC_CLOCKEVENTS
08d38beb 329 select MIGHT_HAVE_PCI
387798b3 330 select MULTI_IRQ_HANDLER
66314223
DN
331 select SPARSE_IRQ
332 select USE_OF
66314223 333
9c77bc43
SA
334config ARM_SINGLE_ARMV7M
335 bool "ARMv7-M based platforms (Cortex-M0/M3/M4)"
336 depends on !MMU
337 select ARCH_WANT_OPTIONAL_GPIOLIB
338 select ARM_NVIC
499f1640 339 select AUTO_ZRELADDR
9c77bc43
SA
340 select CLKSRC_OF
341 select COMMON_CLK
342 select CPU_V7M
343 select GENERIC_CLOCKEVENTS
344 select NO_IOPORT_MAP
345 select SPARSE_IRQ
346 select USE_OF
347
4af6fee1
DS
348config ARCH_REALVIEW
349 bool "ARM Ltd. RealView family"
b1b3f49c 350 select ARCH_WANT_OPTIONAL_GPIOLIB
4af6fee1 351 select ARM_AMBA
b1b3f49c 352 select ARM_TIMER_SP804
f9a6aa43
LW
353 select COMMON_CLK
354 select COMMON_CLK_VERSATILE
ae30ceac 355 select GENERIC_CLOCKEVENTS
b56ba8aa 356 select GPIO_PL061 if GPIOLIB
b1b3f49c 357 select ICST
0cdc8b92 358 select NEED_MACH_MEMORY_H
b1b3f49c 359 select PLAT_VERSATILE
81cc3f86 360 select PLAT_VERSATILE_SCHED_CLOCK
4af6fee1
DS
361 help
362 This enables support for ARM Ltd RealView boards.
363
364config ARCH_VERSATILE
365 bool "ARM Ltd. Versatile family"
b1b3f49c 366 select ARCH_WANT_OPTIONAL_GPIOLIB
4af6fee1 367 select ARM_AMBA
b1b3f49c 368 select ARM_TIMER_SP804
4af6fee1 369 select ARM_VIC
6d803ba7 370 select CLKDEV_LOOKUP
b1b3f49c 371 select GENERIC_CLOCKEVENTS
aa3831cf 372 select HAVE_MACH_CLKDEV
c5a0adb5 373 select ICST
f4b8b319 374 select PLAT_VERSATILE
b1b3f49c 375 select PLAT_VERSATILE_CLOCK
81cc3f86 376 select PLAT_VERSATILE_SCHED_CLOCK
2389d501 377 select VERSATILE_FPGA_IRQ
4af6fee1
DS
378 help
379 This enables support for ARM Ltd Versatile board.
380
93e22567
RK
381config ARCH_CLPS711X
382 bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
a3b8d4a5 383 select ARCH_REQUIRE_GPIOLIB
ea7d1bc9 384 select AUTO_ZRELADDR
c99f72ad 385 select CLKSRC_MMIO
93e22567
RK
386 select COMMON_CLK
387 select CPU_ARM720T
4a8355c4 388 select GENERIC_CLOCKEVENTS
6597619f 389 select MFD_SYSCON
e4e3a37d 390 select SOC_BUS
93e22567
RK
391 help
392 Support for Cirrus Logic 711x/721x/731x based boards.
393
788c9700
RK
394config ARCH_GEMINI
395 bool "Cortina Systems Gemini"
788c9700 396 select ARCH_REQUIRE_GPIOLIB
f3372c01 397 select CLKSRC_MMIO
b1b3f49c 398 select CPU_FA526
f3372c01 399 select GENERIC_CLOCKEVENTS
788c9700
RK
400 help
401 Support for the Cortina Systems Gemini family SoCs
402
1da177e4
LT
403config ARCH_EBSA110
404 bool "EBSA-110"
b1b3f49c 405 select ARCH_USES_GETTIMEOFFSET
c750815e 406 select CPU_SA110
f7e68bbf 407 select ISA
c334bc15 408 select NEED_MACH_IO_H
0cdc8b92 409 select NEED_MACH_MEMORY_H
ce816fa8 410 select NO_IOPORT_MAP
1da177e4
LT
411 help
412 This is an evaluation board for the StrongARM processor available
f6c8965a 413 from Digital. It has limited hardware on-board, including an
1da177e4
LT
414 Ethernet interface, two PCMCIA sockets, two serial ports and a
415 parallel port.
416
e7736d47
LB
417config ARCH_EP93XX
418 bool "EP93xx-based"
b1b3f49c
RK
419 select ARCH_HAS_HOLES_MEMORYMODEL
420 select ARCH_REQUIRE_GPIOLIB
421 select ARCH_USES_GETTIMEOFFSET
e7736d47
LB
422 select ARM_AMBA
423 select ARM_VIC
6d803ba7 424 select CLKDEV_LOOKUP
b1b3f49c 425 select CPU_ARM920T
e7736d47
LB
426 help
427 This enables support for the Cirrus EP93xx series of CPUs.
428
1da177e4
LT
429config ARCH_FOOTBRIDGE
430 bool "FootBridge"
c750815e 431 select CPU_SA110
1da177e4 432 select FOOTBRIDGE
4e8d7637 433 select GENERIC_CLOCKEVENTS
d0ee9f40 434 select HAVE_IDE
8ef6e620 435 select NEED_MACH_IO_H if !MMU
0cdc8b92 436 select NEED_MACH_MEMORY_H
f999b8bd
MM
437 help
438 Support for systems based on the DC21285 companion chip
439 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
1da177e4 440
4af6fee1
DS
441config ARCH_NETX
442 bool "Hilscher NetX based"
b1b3f49c 443 select ARM_VIC
234b6ced 444 select CLKSRC_MMIO
c750815e 445 select CPU_ARM926T
2fcfe6b8 446 select GENERIC_CLOCKEVENTS
f999b8bd 447 help
4af6fee1
DS
448 This enables support for systems based on the Hilscher NetX Soc
449
3b938be6
RK
450config ARCH_IOP13XX
451 bool "IOP13xx-based"
452 depends on MMU
b1b3f49c 453 select CPU_XSC3
0cdc8b92 454 select NEED_MACH_MEMORY_H
13a5045d 455 select NEED_RET_TO_USER
b1b3f49c
RK
456 select PCI
457 select PLAT_IOP
458 select VMSPLIT_1G
37ebbcff 459 select SPARSE_IRQ
3b938be6
RK
460 help
461 Support for Intel's IOP13XX (XScale) family of processors.
462
3f7e5815
LB
463config ARCH_IOP32X
464 bool "IOP32x-based"
a4f7e763 465 depends on MMU
b1b3f49c 466 select ARCH_REQUIRE_GPIOLIB
c750815e 467 select CPU_XSCALE
e9004f50 468 select GPIO_IOP
13a5045d 469 select NEED_RET_TO_USER
f7e68bbf 470 select PCI
b1b3f49c 471 select PLAT_IOP
f999b8bd 472 help
3f7e5815
LB
473 Support for Intel's 80219 and IOP32X (XScale) family of
474 processors.
475
476config ARCH_IOP33X
477 bool "IOP33x-based"
478 depends on MMU
b1b3f49c 479 select ARCH_REQUIRE_GPIOLIB
c750815e 480 select CPU_XSCALE
e9004f50 481 select GPIO_IOP
13a5045d 482 select NEED_RET_TO_USER
3f7e5815 483 select PCI
b1b3f49c 484 select PLAT_IOP
3f7e5815
LB
485 help
486 Support for Intel's IOP33X (XScale) family of processors.
1da177e4 487
3b938be6
RK
488config ARCH_IXP4XX
489 bool "IXP4xx-based"
a4f7e763 490 depends on MMU
58af4a24 491 select ARCH_HAS_DMA_SET_COHERENT_MASK
b1b3f49c 492 select ARCH_REQUIRE_GPIOLIB
51aaf81f 493 select ARCH_SUPPORTS_BIG_ENDIAN
234b6ced 494 select CLKSRC_MMIO
c750815e 495 select CPU_XSCALE
b1b3f49c 496 select DMABOUNCE if PCI
3b938be6 497 select GENERIC_CLOCKEVENTS
0b05da72 498 select MIGHT_HAVE_PCI
c334bc15 499 select NEED_MACH_IO_H
9296d94d 500 select USB_EHCI_BIG_ENDIAN_DESC
171b3f0d 501 select USB_EHCI_BIG_ENDIAN_MMIO
c4713074 502 help
3b938be6 503 Support for Intel's IXP4XX (XScale) family of processors.
c4713074 504
edabd38e
SB
505config ARCH_DOVE
506 bool "Marvell Dove"
edabd38e 507 select ARCH_REQUIRE_GPIOLIB
756b2531 508 select CPU_PJ4
edabd38e 509 select GENERIC_CLOCKEVENTS
0f81bd43 510 select MIGHT_HAVE_PCI
171b3f0d 511 select MVEBU_MBUS
9139acd1
SH
512 select PINCTRL
513 select PINCTRL_DOVE
abcda1dc 514 select PLAT_ORION_LEGACY
edabd38e
SB
515 help
516 Support for the Marvell Dove SoC 88AP510
517
794d15b2
SS
518config ARCH_MV78XX0
519 bool "Marvell MV78xx0"
a8865655 520 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 521 select CPU_FEROCEON
794d15b2 522 select GENERIC_CLOCKEVENTS
171b3f0d 523 select MVEBU_MBUS
b1b3f49c 524 select PCI
abcda1dc 525 select PLAT_ORION_LEGACY
794d15b2
SS
526 help
527 Support for the following Marvell MV78xx0 series SoCs:
528 MV781x0, MV782x0.
529
9dd0b194 530config ARCH_ORION5X
585cf175
TP
531 bool "Marvell Orion"
532 depends on MMU
a8865655 533 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 534 select CPU_FEROCEON
51cbff1d 535 select GENERIC_CLOCKEVENTS
171b3f0d 536 select MVEBU_MBUS
b1b3f49c 537 select PCI
abcda1dc 538 select PLAT_ORION_LEGACY
585cf175 539 help
9dd0b194 540 Support for the following Marvell Orion 5x series SoCs:
d2b2a6bb 541 Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
d323ade1 542 Orion-2 (5281), Orion-1-90 (6183).
585cf175 543
788c9700 544config ARCH_MMP
2f7e8fae 545 bool "Marvell PXA168/910/MMP2"
788c9700 546 depends on MMU
788c9700 547 select ARCH_REQUIRE_GPIOLIB
6d803ba7 548 select CLKDEV_LOOKUP
b1b3f49c 549 select GENERIC_ALLOCATOR
788c9700 550 select GENERIC_CLOCKEVENTS
157d2644 551 select GPIO_PXA
c24b3114 552 select IRQ_DOMAIN
0f374561 553 select MULTI_IRQ_HANDLER
7c8f86a4 554 select PINCTRL
788c9700 555 select PLAT_PXA
0bd86961 556 select SPARSE_IRQ
788c9700 557 help
2f7e8fae 558 Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
788c9700
RK
559
560config ARCH_KS8695
561 bool "Micrel/Kendin KS8695"
98830bc9 562 select ARCH_REQUIRE_GPIOLIB
c7e783d6 563 select CLKSRC_MMIO
b1b3f49c 564 select CPU_ARM922T
c7e783d6 565 select GENERIC_CLOCKEVENTS
b1b3f49c 566 select NEED_MACH_MEMORY_H
788c9700
RK
567 help
568 Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
569 System-on-Chip devices.
570
788c9700
RK
571config ARCH_W90X900
572 bool "Nuvoton W90X900 CPU"
c52d3d68 573 select ARCH_REQUIRE_GPIOLIB
6d803ba7 574 select CLKDEV_LOOKUP
6fa5d5f7 575 select CLKSRC_MMIO
b1b3f49c 576 select CPU_ARM926T
58b5369e 577 select GENERIC_CLOCKEVENTS
788c9700 578 help
a8bc4ead 579 Support for Nuvoton (Winbond logic dept.) ARM9 processor,
580 At present, the w90x900 has been renamed nuc900, regarding
581 the ARM series product line, you can login the following
582 link address to know more.
583
584 <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
585 ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
788c9700 586
93e22567
RK
587config ARCH_LPC32XX
588 bool "NXP LPC32XX"
589 select ARCH_REQUIRE_GPIOLIB
590 select ARM_AMBA
591 select CLKDEV_LOOKUP
592 select CLKSRC_MMIO
593 select CPU_ARM926T
594 select GENERIC_CLOCKEVENTS
595 select HAVE_IDE
93e22567
RK
596 select USE_OF
597 help
598 Support for the NXP LPC32XX family of processors
599
1da177e4 600config ARCH_PXA
2c8086a5 601 bool "PXA2xx/PXA3xx-based"
a4f7e763 602 depends on MMU
b1b3f49c
RK
603 select ARCH_MTD_XIP
604 select ARCH_REQUIRE_GPIOLIB
605 select ARM_CPU_SUSPEND if PM
606 select AUTO_ZRELADDR
a1c0a6ad 607 select COMMON_CLK
6d803ba7 608 select CLKDEV_LOOKUP
234b6ced 609 select CLKSRC_MMIO
6f6caeaa 610 select CLKSRC_OF
981d0f39 611 select GENERIC_CLOCKEVENTS
157d2644 612 select GPIO_PXA
d0ee9f40 613 select HAVE_IDE
d6cf30ca 614 select IRQ_DOMAIN
b1b3f49c 615 select MULTI_IRQ_HANDLER
b1b3f49c
RK
616 select PLAT_PXA
617 select SPARSE_IRQ
f999b8bd 618 help
2c8086a5 619 Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
1da177e4 620
bf98c1ea 621config ARCH_SHMOBILE_LEGACY
0d9fd616 622 bool "Renesas ARM SoCs (non-multiplatform)"
bf98c1ea 623 select ARCH_SHMOBILE
91942d17 624 select ARM_PATCH_PHYS_VIRT if MMU
5e93c6b4 625 select CLKDEV_LOOKUP
0ed82bc9 626 select CPU_V7
b1b3f49c 627 select GENERIC_CLOCKEVENTS
4c3ffffd 628 select HAVE_ARM_SCU if SMP
a894fcc2 629 select HAVE_ARM_TWD if SMP
3b55658a 630 select HAVE_SMP
ce5ea9f3 631 select MIGHT_HAVE_CACHE_L2X0
60f1435c 632 select MULTI_IRQ_HANDLER
ce816fa8 633 select NO_IOPORT_MAP
2cd3c927 634 select PINCTRL
b1b3f49c 635 select PM_GENERIC_DOMAINS if PM
0cdc23df 636 select SH_CLK_CPG
b1b3f49c 637 select SPARSE_IRQ
c793c1b0 638 help
0d9fd616
LP
639 Support for Renesas ARM SoC platforms using a non-multiplatform
640 kernel. This includes the SH-Mobile, R-Mobile, EMMA-Mobile, R-Car
641 and RZ families.
c793c1b0 642
1da177e4
LT
643config ARCH_RPC
644 bool "RiscPC"
645 select ARCH_ACORN
a08b6b79 646 select ARCH_MAY_HAVE_PC_FDC
07f841b7 647 select ARCH_SPARSEMEM_ENABLE
5cfc8ee0 648 select ARCH_USES_GETTIMEOFFSET
fa04e209 649 select CPU_SA110
b1b3f49c 650 select FIQ
d0ee9f40 651 select HAVE_IDE
b1b3f49c
RK
652 select HAVE_PATA_PLATFORM
653 select ISA_DMA_API
c334bc15 654 select NEED_MACH_IO_H
0cdc8b92 655 select NEED_MACH_MEMORY_H
ce816fa8 656 select NO_IOPORT_MAP
b4811bac 657 select VIRT_TO_BUS
1da177e4
LT
658 help
659 On the Acorn Risc-PC, Linux can support the internal IDE disk and
660 CD-ROM interface, serial and parallel port, and the floppy drive.
661
662config ARCH_SA1100
663 bool "SA1100-based"
b1b3f49c
RK
664 select ARCH_MTD_XIP
665 select ARCH_REQUIRE_GPIOLIB
666 select ARCH_SPARSEMEM_ENABLE
667 select CLKDEV_LOOKUP
668 select CLKSRC_MMIO
1937f5b9 669 select CPU_FREQ
b1b3f49c 670 select CPU_SA1100
3e238be2 671 select GENERIC_CLOCKEVENTS
d0ee9f40 672 select HAVE_IDE
1eca42b4 673 select IRQ_DOMAIN
b1b3f49c 674 select ISA
affcab32 675 select MULTI_IRQ_HANDLER
0cdc8b92 676 select NEED_MACH_MEMORY_H
375dec92 677 select SPARSE_IRQ
f999b8bd
MM
678 help
679 Support for StrongARM 11x0 based boards.
1da177e4 680
b130d5c2
KK
681config ARCH_S3C24XX
682 bool "Samsung S3C24XX SoCs"
53650430 683 select ARCH_REQUIRE_GPIOLIB
335cce74 684 select ATAGS
b1b3f49c 685 select CLKDEV_LOOKUP
4280506a 686 select CLKSRC_SAMSUNG_PWM
7f78b6eb 687 select GENERIC_CLOCKEVENTS
880cf071 688 select GPIO_SAMSUNG
20676c15 689 select HAVE_S3C2410_I2C if I2C
b130d5c2 690 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 691 select HAVE_S3C_RTC if RTC_CLASS
17453dd2 692 select MULTI_IRQ_HANDLER
c334bc15 693 select NEED_MACH_IO_H
cd8dc7ae 694 select SAMSUNG_ATAGS
1da177e4 695 help
b130d5c2
KK
696 Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
697 and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
698 (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
699 Samsung SMDK2410 development board (and derivatives).
63b1f51b 700
a08ab637
BD
701config ARCH_S3C64XX
702 bool "Samsung S3C64XX"
b1b3f49c 703 select ARCH_REQUIRE_GPIOLIB
1db0287a 704 select ARM_AMBA
89f0ce72 705 select ARM_VIC
335cce74 706 select ATAGS
b1b3f49c 707 select CLKDEV_LOOKUP
4280506a 708 select CLKSRC_SAMSUNG_PWM
ccecba3c 709 select COMMON_CLK_SAMSUNG
70bacadb 710 select CPU_V6K
04a49b71 711 select GENERIC_CLOCKEVENTS
880cf071 712 select GPIO_SAMSUNG
b1b3f49c
RK
713 select HAVE_S3C2410_I2C if I2C
714 select HAVE_S3C2410_WATCHDOG if WATCHDOG
6700397a 715 select HAVE_TCM
ce816fa8 716 select NO_IOPORT_MAP
b1b3f49c 717 select PLAT_SAMSUNG
4ab75a3f 718 select PM_GENERIC_DOMAINS if PM
b1b3f49c
RK
719 select S3C_DEV_NAND
720 select S3C_GPIO_TRACK
cd8dc7ae 721 select SAMSUNG_ATAGS
6e2d9e93 722 select SAMSUNG_WAKEMASK
88f59738 723 select SAMSUNG_WDT_RESET
a08ab637
BD
724 help
725 Samsung S3C64XX series based systems
726
7c6337e2
KH
727config ARCH_DAVINCI
728 bool "TI DaVinci"
b1b3f49c 729 select ARCH_HAS_HOLES_MEMORYMODEL
dce1115b 730 select ARCH_REQUIRE_GPIOLIB
6d803ba7 731 select CLKDEV_LOOKUP
20e9969b 732 select GENERIC_ALLOCATOR
b1b3f49c 733 select GENERIC_CLOCKEVENTS
dc7ad3b3 734 select GENERIC_IRQ_CHIP
b1b3f49c 735 select HAVE_IDE
3ad7a42d 736 select TI_PRIV_EDMA
689e331f 737 select USE_OF
b1b3f49c 738 select ZONE_DMA
7c6337e2
KH
739 help
740 Support for TI's DaVinci platform.
741
a0694861
TL
742config ARCH_OMAP1
743 bool "TI OMAP1"
00a36698 744 depends on MMU
9af915da 745 select ARCH_HAS_HOLES_MEMORYMODEL
a0694861 746 select ARCH_OMAP
21f47fbc 747 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 748 select CLKDEV_LOOKUP
d6e15d78 749 select CLKSRC_MMIO
b1b3f49c 750 select GENERIC_CLOCKEVENTS
a0694861 751 select GENERIC_IRQ_CHIP
a0694861
TL
752 select HAVE_IDE
753 select IRQ_DOMAIN
b694331c 754 select MULTI_IRQ_HANDLER
a0694861
TL
755 select NEED_MACH_IO_H if PCCARD
756 select NEED_MACH_MEMORY_H
685e2d08 757 select SPARSE_IRQ
21f47fbc 758 help
a0694861 759 Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
02c981c0 760
1da177e4
LT
761endchoice
762
387798b3
RH
763menu "Multiple platform selection"
764 depends on ARCH_MULTIPLATFORM
765
766comment "CPU Core family selection"
767
f8afae40
AB
768config ARCH_MULTI_V4
769 bool "ARMv4 based platforms (FA526)"
770 depends on !ARCH_MULTI_V6_V7
771 select ARCH_MULTI_V4_V5
772 select CPU_FA526
773
387798b3
RH
774config ARCH_MULTI_V4T
775 bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
387798b3 776 depends on !ARCH_MULTI_V6_V7
b1b3f49c 777 select ARCH_MULTI_V4_V5
24e860fb
AB
778 select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \
779 CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \
780 CPU_ARM925T || CPU_ARM940T)
387798b3
RH
781
782config ARCH_MULTI_V5
783 bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
387798b3 784 depends on !ARCH_MULTI_V6_V7
b1b3f49c 785 select ARCH_MULTI_V4_V5
12567bbd 786 select CPU_ARM926T if !(CPU_ARM946E || CPU_ARM1020 || \
24e860fb
AB
787 CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \
788 CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON)
387798b3
RH
789
790config ARCH_MULTI_V4_V5
791 bool
792
793config ARCH_MULTI_V6
8dda05cc 794 bool "ARMv6 based platforms (ARM11)"
387798b3 795 select ARCH_MULTI_V6_V7
42f4754a 796 select CPU_V6K
387798b3
RH
797
798config ARCH_MULTI_V7
8dda05cc 799 bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
387798b3
RH
800 default y
801 select ARCH_MULTI_V6_V7
b1b3f49c 802 select CPU_V7
90bc8ac7 803 select HAVE_SMP
387798b3
RH
804
805config ARCH_MULTI_V6_V7
806 bool
9352b05b 807 select MIGHT_HAVE_CACHE_L2X0
387798b3
RH
808
809config ARCH_MULTI_CPU_AUTO
810 def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
811 select ARCH_MULTI_V5
812
813endmenu
814
05e2a3de
RH
815config ARCH_VIRT
816 bool "Dummy Virtual Machine" if ARCH_MULTI_V7
4b8b5f25 817 select ARM_AMBA
05e2a3de 818 select ARM_GIC
05e2a3de 819 select ARM_PSCI
4b8b5f25 820 select HAVE_ARM_ARCH_TIMER
05e2a3de 821
ccf50e23
RK
822#
823# This is sorted alphabetically by mach-* pathname. However, plat-*
824# Kconfigs may be included either alphabetically (according to the
825# plat- suffix) or along side the corresponding mach-* source.
826#
3e93a22b
GC
827source "arch/arm/mach-mvebu/Kconfig"
828
445d9b30
TZ
829source "arch/arm/mach-alpine/Kconfig"
830
d9bfc86d
OR
831source "arch/arm/mach-asm9260/Kconfig"
832
95b8f20f
RK
833source "arch/arm/mach-at91/Kconfig"
834
1d22924e
AB
835source "arch/arm/mach-axxia/Kconfig"
836
8ac49e04
CD
837source "arch/arm/mach-bcm/Kconfig"
838
1c37fa10
SH
839source "arch/arm/mach-berlin/Kconfig"
840
1da177e4
LT
841source "arch/arm/mach-clps711x/Kconfig"
842
d94f944e
AV
843source "arch/arm/mach-cns3xxx/Kconfig"
844
95b8f20f
RK
845source "arch/arm/mach-davinci/Kconfig"
846
df8d742e
BS
847source "arch/arm/mach-digicolor/Kconfig"
848
95b8f20f
RK
849source "arch/arm/mach-dove/Kconfig"
850
e7736d47
LB
851source "arch/arm/mach-ep93xx/Kconfig"
852
1da177e4
LT
853source "arch/arm/mach-footbridge/Kconfig"
854
59d3a193
PZ
855source "arch/arm/mach-gemini/Kconfig"
856
387798b3
RH
857source "arch/arm/mach-highbank/Kconfig"
858
389ee0c2
HZ
859source "arch/arm/mach-hisi/Kconfig"
860
1da177e4
LT
861source "arch/arm/mach-integrator/Kconfig"
862
3f7e5815
LB
863source "arch/arm/mach-iop32x/Kconfig"
864
865source "arch/arm/mach-iop33x/Kconfig"
1da177e4 866
285f5fa7
DW
867source "arch/arm/mach-iop13xx/Kconfig"
868
1da177e4
LT
869source "arch/arm/mach-ixp4xx/Kconfig"
870
828989ad
SS
871source "arch/arm/mach-keystone/Kconfig"
872
95b8f20f
RK
873source "arch/arm/mach-ks8695/Kconfig"
874
3b8f5030
CC
875source "arch/arm/mach-meson/Kconfig"
876
17723fd3
JJ
877source "arch/arm/mach-moxart/Kconfig"
878
794d15b2
SS
879source "arch/arm/mach-mv78xx0/Kconfig"
880
3995eb82 881source "arch/arm/mach-imx/Kconfig"
1da177e4 882
f682a218
MB
883source "arch/arm/mach-mediatek/Kconfig"
884
1d3f33d5
SG
885source "arch/arm/mach-mxs/Kconfig"
886
95b8f20f 887source "arch/arm/mach-netx/Kconfig"
49cbe786 888
95b8f20f 889source "arch/arm/mach-nomadik/Kconfig"
95b8f20f 890
9851ca57
DT
891source "arch/arm/mach-nspire/Kconfig"
892
d48af15e
TL
893source "arch/arm/plat-omap/Kconfig"
894
895source "arch/arm/mach-omap1/Kconfig"
1da177e4 896
1dbae815
TL
897source "arch/arm/mach-omap2/Kconfig"
898
9dd0b194 899source "arch/arm/mach-orion5x/Kconfig"
585cf175 900
387798b3
RH
901source "arch/arm/mach-picoxcell/Kconfig"
902
95b8f20f
RK
903source "arch/arm/mach-pxa/Kconfig"
904source "arch/arm/plat-pxa/Kconfig"
585cf175 905
95b8f20f
RK
906source "arch/arm/mach-mmp/Kconfig"
907
8fc1b0f8
KG
908source "arch/arm/mach-qcom/Kconfig"
909
95b8f20f
RK
910source "arch/arm/mach-realview/Kconfig"
911
d63dc051
HS
912source "arch/arm/mach-rockchip/Kconfig"
913
95b8f20f 914source "arch/arm/mach-sa1100/Kconfig"
edabd38e 915
387798b3
RH
916source "arch/arm/mach-socfpga/Kconfig"
917
a7ed099f 918source "arch/arm/mach-spear/Kconfig"
a21765a7 919
65ebcc11
SK
920source "arch/arm/mach-sti/Kconfig"
921
85fd6d63 922source "arch/arm/mach-s3c24xx/Kconfig"
1da177e4 923
431107ea 924source "arch/arm/mach-s3c64xx/Kconfig"
a08ab637 925
170f4e42
KK
926source "arch/arm/mach-s5pv210/Kconfig"
927
83014579 928source "arch/arm/mach-exynos/Kconfig"
e509b289 929source "arch/arm/plat-samsung/Kconfig"
cc0e72b8 930
882d01f9 931source "arch/arm/mach-shmobile/Kconfig"
52c543f9 932
3b52634f
MR
933source "arch/arm/mach-sunxi/Kconfig"
934
156a0997
BS
935source "arch/arm/mach-prima2/Kconfig"
936
c5f80065
EG
937source "arch/arm/mach-tegra/Kconfig"
938
95b8f20f 939source "arch/arm/mach-u300/Kconfig"
1da177e4 940
ba56a987
MY
941source "arch/arm/mach-uniphier/Kconfig"
942
95b8f20f 943source "arch/arm/mach-ux500/Kconfig"
1da177e4
LT
944
945source "arch/arm/mach-versatile/Kconfig"
946
ceade897 947source "arch/arm/mach-vexpress/Kconfig"
420c34e4 948source "arch/arm/plat-versatile/Kconfig"
ceade897 949
6f35f9a9
TP
950source "arch/arm/mach-vt8500/Kconfig"
951
7ec80ddf 952source "arch/arm/mach-w90x900/Kconfig"
953
acede515
JN
954source "arch/arm/mach-zx/Kconfig"
955
9a45eb69
JC
956source "arch/arm/mach-zynq/Kconfig"
957
499f1640
SA
958# ARMv7-M architecture
959config ARCH_EFM32
960 bool "Energy Micro efm32"
961 depends on ARM_SINGLE_ARMV7M
962 select ARCH_REQUIRE_GPIOLIB
963 help
964 Support for Energy Micro's (now Silicon Labs) efm32 Giant Gecko
965 processors.
966
967config ARCH_LPC18XX
968 bool "NXP LPC18xx/LPC43xx"
969 depends on ARM_SINGLE_ARMV7M
970 select ARCH_HAS_RESET_CONTROLLER
971 select ARM_AMBA
972 select CLKSRC_LPC32XX
973 select PINCTRL
974 help
975 Support for NXP's LPC18xx Cortex-M3 and LPC43xx Cortex-M4
976 high performance microcontrollers.
977
978config ARCH_STM32
979 bool "STMicrolectronics STM32"
980 depends on ARM_SINGLE_ARMV7M
981 select ARCH_HAS_RESET_CONTROLLER
982 select ARMV7M_SYSTICK
25263186 983 select CLKSRC_STM32
499f1640
SA
984 select RESET_CONTROLLER
985 help
986 Support for STMicroelectronics STM32 processors.
987
1da177e4
LT
988# Definitions to make life easier
989config ARCH_ACORN
990 bool
991
7ae1f7ec
LB
992config PLAT_IOP
993 bool
469d3044 994 select GENERIC_CLOCKEVENTS
7ae1f7ec 995
69b02f6a
LB
996config PLAT_ORION
997 bool
bfe45e0b 998 select CLKSRC_MMIO
b1b3f49c 999 select COMMON_CLK
dc7ad3b3 1000 select GENERIC_IRQ_CHIP
278b45b0 1001 select IRQ_DOMAIN
69b02f6a 1002
abcda1dc
TP
1003config PLAT_ORION_LEGACY
1004 bool
1005 select PLAT_ORION
1006
bd5ce433
EM
1007config PLAT_PXA
1008 bool
1009
f4b8b319
RK
1010config PLAT_VERSATILE
1011 bool
1012
d9a1beaa
AC
1013source "arch/arm/firmware/Kconfig"
1014
1da177e4
LT
1015source arch/arm/mm/Kconfig
1016
afe4b25e 1017config IWMMXT
d93003e8
SH
1018 bool "Enable iWMMXt support"
1019 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 || CPU_PJ4B
1020 default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 || CPU_PJ4B
afe4b25e
LB
1021 help
1022 Enable support for iWMMXt context switching at run time if
1023 running on a CPU that supports it.
1024
52108641 1025config MULTI_IRQ_HANDLER
1026 bool
1027 help
1028 Allow each machine to specify it's own IRQ handler at run time.
1029
3b93e7b0
HC
1030if !MMU
1031source "arch/arm/Kconfig-nommu"
1032endif
1033
3e0a07f8
GC
1034config PJ4B_ERRATA_4742
1035 bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation"
1036 depends on CPU_PJ4B && MACH_ARMADA_370
1037 default y
1038 help
1039 When coming out of either a Wait for Interrupt (WFI) or a Wait for
1040 Event (WFE) IDLE states, a specific timing sensitivity exists between
1041 the retiring WFI/WFE instructions and the newly issued subsequent
1042 instructions. This sensitivity can result in a CPU hang scenario.
1043 Workaround:
1044 The software must insert either a Data Synchronization Barrier (DSB)
1045 or Data Memory Barrier (DMB) command immediately after the WFI/WFE
1046 instruction
1047
f0c4b8d6
WD
1048config ARM_ERRATA_326103
1049 bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
1050 depends on CPU_V6
1051 help
1052 Executing a SWP instruction to read-only memory does not set bit 11
1053 of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
1054 treat the access as a read, preventing a COW from occurring and
1055 causing the faulting task to livelock.
1056
9cba3ccc
CM
1057config ARM_ERRATA_411920
1058 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
e399b1a4 1059 depends on CPU_V6 || CPU_V6K
9cba3ccc
CM
1060 help
1061 Invalidation of the Instruction Cache operation can
1062 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
1063 It does not affect the MPCore. This option enables the ARM Ltd.
1064 recommended workaround.
1065
7ce236fc
CM
1066config ARM_ERRATA_430973
1067 bool "ARM errata: Stale prediction on replaced interworking branch"
1068 depends on CPU_V7
1069 help
1070 This option enables the workaround for the 430973 Cortex-A8
79403cda 1071 r1p* erratum. If a code sequence containing an ARM/Thumb
7ce236fc
CM
1072 interworking branch is replaced with another code sequence at the
1073 same virtual address, whether due to self-modifying code or virtual
1074 to physical address re-mapping, Cortex-A8 does not recover from the
1075 stale interworking branch prediction. This results in Cortex-A8
1076 executing the new code sequence in the incorrect ARM or Thumb state.
1077 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
1078 and also flushes the branch target cache at every context switch.
1079 Note that setting specific bits in the ACTLR register may not be
1080 available in non-secure mode.
1081
855c551f
CM
1082config ARM_ERRATA_458693
1083 bool "ARM errata: Processor deadlock when a false hazard is created"
1084 depends on CPU_V7
62e4d357 1085 depends on !ARCH_MULTIPLATFORM
855c551f
CM
1086 help
1087 This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1088 erratum. For very specific sequences of memory operations, it is
1089 possible for a hazard condition intended for a cache line to instead
1090 be incorrectly associated with a different cache line. This false
1091 hazard might then cause a processor deadlock. The workaround enables
1092 the L1 caching of the NEON accesses and disables the PLD instruction
1093 in the ACTLR register. Note that setting specific bits in the ACTLR
1094 register may not be available in non-secure mode.
1095
0516e464
CM
1096config ARM_ERRATA_460075
1097 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
1098 depends on CPU_V7
62e4d357 1099 depends on !ARCH_MULTIPLATFORM
0516e464
CM
1100 help
1101 This option enables the workaround for the 460075 Cortex-A8 (r2p0)
1102 erratum. Any asynchronous access to the L2 cache may encounter a
1103 situation in which recent store transactions to the L2 cache are lost
1104 and overwritten with stale memory contents from external memory. The
1105 workaround disables the write-allocate mode for the L2 cache via the
1106 ACTLR register. Note that setting specific bits in the ACTLR register
1107 may not be available in non-secure mode.
1108
9f05027c
WD
1109config ARM_ERRATA_742230
1110 bool "ARM errata: DMB operation may be faulty"
1111 depends on CPU_V7 && SMP
62e4d357 1112 depends on !ARCH_MULTIPLATFORM
9f05027c
WD
1113 help
1114 This option enables the workaround for the 742230 Cortex-A9
1115 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
1116 between two write operations may not ensure the correct visibility
1117 ordering of the two writes. This workaround sets a specific bit in
1118 the diagnostic register of the Cortex-A9 which causes the DMB
1119 instruction to behave as a DSB, ensuring the correct behaviour of
1120 the two writes.
1121
a672e99b
WD
1122config ARM_ERRATA_742231
1123 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1124 depends on CPU_V7 && SMP
62e4d357 1125 depends on !ARCH_MULTIPLATFORM
a672e99b
WD
1126 help
1127 This option enables the workaround for the 742231 Cortex-A9
1128 (r2p0..r2p2) erratum. Under certain conditions, specific to the
1129 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1130 accessing some data located in the same cache line, may get corrupted
1131 data due to bad handling of the address hazard when the line gets
1132 replaced from one of the CPUs at the same time as another CPU is
1133 accessing it. This workaround sets specific bits in the diagnostic
1134 register of the Cortex-A9 which reduces the linefill issuing
1135 capabilities of the processor.
1136
69155794
JM
1137config ARM_ERRATA_643719
1138 bool "ARM errata: LoUIS bit field in CLIDR register is incorrect"
1139 depends on CPU_V7 && SMP
e5a5de44 1140 default y
69155794
JM
1141 help
1142 This option enables the workaround for the 643719 Cortex-A9 (prior to
1143 r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR
1144 register returns zero when it should return one. The workaround
1145 corrects this value, ensuring cache maintenance operations which use
1146 it behave as intended and avoiding data corruption.
1147
cdf357f1
WD
1148config ARM_ERRATA_720789
1149 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
e66dc745 1150 depends on CPU_V7
cdf357f1
WD
1151 help
1152 This option enables the workaround for the 720789 Cortex-A9 (prior to
1153 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1154 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1155 As a consequence of this erratum, some TLB entries which should be
1156 invalidated are not, resulting in an incoherency in the system page
1157 tables. The workaround changes the TLB flushing routines to invalidate
1158 entries regardless of the ASID.
475d92fc
WD
1159
1160config ARM_ERRATA_743622
1161 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1162 depends on CPU_V7
62e4d357 1163 depends on !ARCH_MULTIPLATFORM
475d92fc
WD
1164 help
1165 This option enables the workaround for the 743622 Cortex-A9
efbc74ac 1166 (r2p*) erratum. Under very rare conditions, a faulty
475d92fc
WD
1167 optimisation in the Cortex-A9 Store Buffer may lead to data
1168 corruption. This workaround sets a specific bit in the diagnostic
1169 register of the Cortex-A9 which disables the Store Buffer
1170 optimisation, preventing the defect from occurring. This has no
1171 visible impact on the overall performance or power consumption of the
1172 processor.
1173
9a27c27c
WD
1174config ARM_ERRATA_751472
1175 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
ba90c516 1176 depends on CPU_V7
62e4d357 1177 depends on !ARCH_MULTIPLATFORM
9a27c27c
WD
1178 help
1179 This option enables the workaround for the 751472 Cortex-A9 (prior
1180 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
1181 completion of a following broadcasted operation if the second
1182 operation is received by a CPU before the ICIALLUIS has completed,
1183 potentially leading to corrupted entries in the cache or TLB.
1184
fcbdc5fe
WD
1185config ARM_ERRATA_754322
1186 bool "ARM errata: possible faulty MMU translations following an ASID switch"
1187 depends on CPU_V7
1188 help
1189 This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1190 r3p*) erratum. A speculative memory access may cause a page table walk
1191 which starts prior to an ASID switch but completes afterwards. This
1192 can populate the micro-TLB with a stale entry which may be hit with
1193 the new ASID. This workaround places two dsb instructions in the mm
1194 switching code so that no page table walks can cross the ASID switch.
1195
5dab26af
WD
1196config ARM_ERRATA_754327
1197 bool "ARM errata: no automatic Store Buffer drain"
1198 depends on CPU_V7 && SMP
1199 help
1200 This option enables the workaround for the 754327 Cortex-A9 (prior to
1201 r2p0) erratum. The Store Buffer does not have any automatic draining
1202 mechanism and therefore a livelock may occur if an external agent
1203 continuously polls a memory location waiting to observe an update.
1204 This workaround defines cpu_relax() as smp_mb(), preventing correctly
1205 written polling loops from denying visibility of updates to memory.
1206
145e10e1
CM
1207config ARM_ERRATA_364296
1208 bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
fd832478 1209 depends on CPU_V6
145e10e1
CM
1210 help
1211 This options enables the workaround for the 364296 ARM1136
1212 r0p2 erratum (possible cache data corruption with
1213 hit-under-miss enabled). It sets the undocumented bit 31 in
1214 the auxiliary control register and the FI bit in the control
1215 register, thus disabling hit-under-miss without putting the
1216 processor into full low interrupt latency mode. ARM11MPCore
1217 is not affected.
1218
f630c1bd
WD
1219config ARM_ERRATA_764369
1220 bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1221 depends on CPU_V7 && SMP
1222 help
1223 This option enables the workaround for erratum 764369
1224 affecting Cortex-A9 MPCore with two or more processors (all
1225 current revisions). Under certain timing circumstances, a data
1226 cache line maintenance operation by MVA targeting an Inner
1227 Shareable memory region may fail to proceed up to either the
1228 Point of Coherency or to the Point of Unification of the
1229 system. This workaround adds a DSB instruction before the
1230 relevant cache maintenance functions and sets a specific bit
1231 in the diagnostic control register of the SCU.
1232
7253b85c
SH
1233config ARM_ERRATA_775420
1234 bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
1235 depends on CPU_V7
1236 help
1237 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
1238 r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
1239 operation aborts with MMU exception, it might cause the processor
1240 to deadlock. This workaround puts DSB before executing ISB if
1241 an abort may occur on cache maintenance.
1242
93dc6887
CM
1243config ARM_ERRATA_798181
1244 bool "ARM errata: TLBI/DSB failure on Cortex-A15"
1245 depends on CPU_V7 && SMP
1246 help
1247 On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
1248 adequately shooting down all use of the old entries. This
1249 option enables the Linux kernel workaround for this erratum
1250 which sends an IPI to the CPUs that are running the same ASID
1251 as the one being invalidated.
1252
84b6504f
WD
1253config ARM_ERRATA_773022
1254 bool "ARM errata: incorrect instructions may be executed from loop buffer"
1255 depends on CPU_V7
1256 help
1257 This option enables the workaround for the 773022 Cortex-A15
1258 (up to r0p4) erratum. In certain rare sequences of code, the
1259 loop buffer may deliver incorrect instructions. This
1260 workaround disables the loop buffer to avoid the erratum.
1261
1da177e4
LT
1262endmenu
1263
1264source "arch/arm/common/Kconfig"
1265
1da177e4
LT
1266menu "Bus support"
1267
1da177e4
LT
1268config ISA
1269 bool
1da177e4
LT
1270 help
1271 Find out whether you have ISA slots on your motherboard. ISA is the
1272 name of a bus system, i.e. the way the CPU talks to the other stuff
1273 inside your box. Other bus systems are PCI, EISA, MicroChannel
1274 (MCA) or VESA. ISA is an older system, now being displaced by PCI;
1275 newer boards don't support it. If you have ISA, say Y, otherwise N.
1276
065909b9 1277# Select ISA DMA controller support
1da177e4
LT
1278config ISA_DMA
1279 bool
065909b9 1280 select ISA_DMA_API
1da177e4 1281
065909b9 1282# Select ISA DMA interface
5cae841b
AV
1283config ISA_DMA_API
1284 bool
5cae841b 1285
1da177e4 1286config PCI
0b05da72 1287 bool "PCI support" if MIGHT_HAVE_PCI
1da177e4
LT
1288 help
1289 Find out whether you have a PCI motherboard. PCI is the name of a
1290 bus system, i.e. the way the CPU talks to the other stuff inside
1291 your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
1292 VESA. If you have PCI, say Y, otherwise N.
1293
52882173
AV
1294config PCI_DOMAINS
1295 bool
1296 depends on PCI
1297
8c7d1474
LP
1298config PCI_DOMAINS_GENERIC
1299 def_bool PCI_DOMAINS
1300
b080ac8a
MRJ
1301config PCI_NANOENGINE
1302 bool "BSE nanoEngine PCI support"
1303 depends on SA1100_NANOENGINE
1304 help
1305 Enable PCI on the BSE nanoEngine board.
1306
36e23590
MW
1307config PCI_SYSCALL
1308 def_bool PCI
1309
a0113a99
MR
1310config PCI_HOST_ITE8152
1311 bool
1312 depends on PCI && MACH_ARMCORE
1313 default y
1314 select DMABOUNCE
1315
1da177e4 1316source "drivers/pci/Kconfig"
3f06d157 1317source "drivers/pci/pcie/Kconfig"
1da177e4
LT
1318
1319source "drivers/pcmcia/Kconfig"
1320
1321endmenu
1322
1323menu "Kernel Features"
1324
3b55658a
DM
1325config HAVE_SMP
1326 bool
1327 help
1328 This option should be selected by machines which have an SMP-
1329 capable CPU.
1330
1331 The only effect of this option is to make the SMP-related
1332 options available to the user for configuration.
1333
1da177e4 1334config SMP
bb2d8130 1335 bool "Symmetric Multi-Processing"
fbb4ddac 1336 depends on CPU_V6K || CPU_V7
bc28248e 1337 depends on GENERIC_CLOCKEVENTS
3b55658a 1338 depends on HAVE_SMP
801bb21c 1339 depends on MMU || ARM_MPU
0361748f 1340 select IRQ_WORK
1da177e4
LT
1341 help
1342 This enables support for systems with more than one CPU. If you have
4a474157
RG
1343 a system with only one CPU, say N. If you have a system with more
1344 than one CPU, say Y.
1da177e4 1345
4a474157 1346 If you say N here, the kernel will run on uni- and multiprocessor
1da177e4 1347 machines, but will use only one CPU of a multiprocessor machine. If
4a474157
RG
1348 you say Y here, the kernel will run on many, but not all,
1349 uniprocessor machines. On a uniprocessor machine, the kernel
1350 will run faster if you say N here.
1da177e4 1351
395cf969 1352 See also <file:Documentation/x86/i386/IO-APIC.txt>,
1da177e4 1353 <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
50a23e6e 1354 <http://tldp.org/HOWTO/SMP-HOWTO.html>.
1da177e4
LT
1355
1356 If you don't know what to do here, say N.
1357
f00ec48f 1358config SMP_ON_UP
5744ff43 1359 bool "Allow booting SMP kernel on uniprocessor systems"
801bb21c 1360 depends on SMP && !XIP_KERNEL && MMU
f00ec48f
RK
1361 default y
1362 help
1363 SMP kernels contain instructions which fail on non-SMP processors.
1364 Enabling this option allows the kernel to modify itself to make
1365 these instructions safe. Disabling it allows about 1K of space
1366 savings.
1367
1368 If you don't know what to do here, say Y.
1369
c9018aab
VG
1370config ARM_CPU_TOPOLOGY
1371 bool "Support cpu topology definition"
1372 depends on SMP && CPU_V7
1373 default y
1374 help
1375 Support ARM cpu topology definition. The MPIDR register defines
1376 affinity between processors which is then used to describe the cpu
1377 topology of an ARM System.
1378
1379config SCHED_MC
1380 bool "Multi-core scheduler support"
1381 depends on ARM_CPU_TOPOLOGY
1382 help
1383 Multi-core scheduler support improves the CPU scheduler's decision
1384 making when dealing with multi-core CPU chips at a cost of slightly
1385 increased overhead in some places. If unsure say N here.
1386
1387config SCHED_SMT
1388 bool "SMT scheduler support"
1389 depends on ARM_CPU_TOPOLOGY
1390 help
1391 Improves the CPU scheduler's decision making when dealing with
1392 MultiThreading at a cost of slightly increased overhead in some
1393 places. If unsure say N here.
1394
a8cbcd92
RK
1395config HAVE_ARM_SCU
1396 bool
a8cbcd92
RK
1397 help
1398 This option enables support for the ARM system coherency unit
1399
8a4da6e3 1400config HAVE_ARM_ARCH_TIMER
022c03a2
MZ
1401 bool "Architected timer support"
1402 depends on CPU_V7
8a4da6e3 1403 select ARM_ARCH_TIMER
0c403462 1404 select GENERIC_CLOCKEVENTS
022c03a2
MZ
1405 help
1406 This option enables support for the ARM architected timer
1407
f32f4ce2
RK
1408config HAVE_ARM_TWD
1409 bool
1410 depends on SMP
da4a686a 1411 select CLKSRC_OF if OF
f32f4ce2
RK
1412 help
1413 This options enables support for the ARM timer and watchdog unit
1414
e8db288e
NP
1415config MCPM
1416 bool "Multi-Cluster Power Management"
1417 depends on CPU_V7 && SMP
1418 help
1419 This option provides the common power management infrastructure
1420 for (multi-)cluster based systems, such as big.LITTLE based
1421 systems.
1422
ebf4a5c5
HZ
1423config MCPM_QUAD_CLUSTER
1424 bool
1425 depends on MCPM
1426 help
1427 To avoid wasting resources unnecessarily, MCPM only supports up
1428 to 2 clusters by default.
1429 Platforms with 3 or 4 clusters that use MCPM must select this
1430 option to allow the additional clusters to be managed.
1431
1c33be57
NP
1432config BIG_LITTLE
1433 bool "big.LITTLE support (Experimental)"
1434 depends on CPU_V7 && SMP
1435 select MCPM
1436 help
1437 This option enables support selections for the big.LITTLE
1438 system architecture.
1439
1440config BL_SWITCHER
1441 bool "big.LITTLE switcher support"
1442 depends on BIG_LITTLE && MCPM && HOTPLUG_CPU
1c33be57 1443 select ARM_CPU_SUSPEND
51aaf81f 1444 select CPU_PM
1c33be57
NP
1445 help
1446 The big.LITTLE "switcher" provides the core functionality to
1447 transparently handle transition between a cluster of A15's
1448 and a cluster of A7's in a big.LITTLE system.
1449
b22537c6
NP
1450config BL_SWITCHER_DUMMY_IF
1451 tristate "Simple big.LITTLE switcher user interface"
1452 depends on BL_SWITCHER && DEBUG_KERNEL
1453 help
1454 This is a simple and dummy char dev interface to control
1455 the big.LITTLE switcher core code. It is meant for
1456 debugging purposes only.
1457
8d5796d2
LB
1458choice
1459 prompt "Memory split"
006fa259 1460 depends on MMU
8d5796d2
LB
1461 default VMSPLIT_3G
1462 help
1463 Select the desired split between kernel and user memory.
1464
1465 If you are not absolutely sure what you are doing, leave this
1466 option alone!
1467
1468 config VMSPLIT_3G
1469 bool "3G/1G user/kernel split"
1470 config VMSPLIT_2G
1471 bool "2G/2G user/kernel split"
1472 config VMSPLIT_1G
1473 bool "1G/3G user/kernel split"
1474endchoice
1475
1476config PAGE_OFFSET
1477 hex
006fa259 1478 default PHYS_OFFSET if !MMU
8d5796d2
LB
1479 default 0x40000000 if VMSPLIT_1G
1480 default 0x80000000 if VMSPLIT_2G
1481 default 0xC0000000
1482
1da177e4
LT
1483config NR_CPUS
1484 int "Maximum number of CPUs (2-32)"
1485 range 2 32
1486 depends on SMP
1487 default "4"
1488
a054a811 1489config HOTPLUG_CPU
00b7dede 1490 bool "Support for hot-pluggable CPUs"
40b31360 1491 depends on SMP
a054a811
RK
1492 help
1493 Say Y here to experiment with turning CPUs off and on. CPUs
1494 can be controlled through /sys/devices/system/cpu.
1495
2bdd424f
WD
1496config ARM_PSCI
1497 bool "Support for the ARM Power State Coordination Interface (PSCI)"
1498 depends on CPU_V7
1499 help
1500 Say Y here if you want Linux to communicate with system firmware
1501 implementing the PSCI specification for CPU-centric power
1502 management operations described in ARM document number ARM DEN
1503 0022A ("Power State Coordination Interface System Software on
1504 ARM processors").
1505
2a6ad871
MR
1506# The GPIO number here must be sorted by descending number. In case of
1507# a multiplatform kernel, we just want the highest value required by the
1508# selected platforms.
44986ab0
PDSN
1509config ARCH_NR_GPIO
1510 int
b35d2e56
GF
1511 default 1024 if ARCH_BRCMSTB || ARCH_SHMOBILE || ARCH_TEGRA || \
1512 ARCH_ZYNQ
aa42587a
TF
1513 default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || \
1514 SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX || ARCH_S5PV210
eb171a99 1515 default 416 if ARCH_SUNXI
06b851e5 1516 default 392 if ARCH_U8500
01bb914c 1517 default 352 if ARCH_VT8500
7b5da4c3 1518 default 288 if ARCH_ROCKCHIP
2a6ad871 1519 default 264 if MACH_H4700
44986ab0
PDSN
1520 default 0
1521 help
1522 Maximum number of GPIOs in the system.
1523
1524 If unsure, leave the default value.
1525
d45a398f 1526source kernel/Kconfig.preempt
1da177e4 1527
c9218b16 1528config HZ_FIXED
f8065813 1529 int
070b8b43 1530 default 200 if ARCH_EBSA110 || ARCH_S3C24XX || \
a73ddc61 1531 ARCH_S5PV210 || ARCH_EXYNOS4
1164f672 1532 default 128 if SOC_AT91RM9200
bf98c1ea 1533 default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE_LEGACY
47d84682 1534 default 0
c9218b16
RK
1535
1536choice
47d84682 1537 depends on HZ_FIXED = 0
c9218b16
RK
1538 prompt "Timer frequency"
1539
1540config HZ_100
1541 bool "100 Hz"
1542
1543config HZ_200
1544 bool "200 Hz"
1545
1546config HZ_250
1547 bool "250 Hz"
1548
1549config HZ_300
1550 bool "300 Hz"
1551
1552config HZ_500
1553 bool "500 Hz"
1554
1555config HZ_1000
1556 bool "1000 Hz"
1557
1558endchoice
1559
1560config HZ
1561 int
47d84682 1562 default HZ_FIXED if HZ_FIXED != 0
c9218b16
RK
1563 default 100 if HZ_100
1564 default 200 if HZ_200
1565 default 250 if HZ_250
1566 default 300 if HZ_300
1567 default 500 if HZ_500
1568 default 1000
1569
1570config SCHED_HRTICK
1571 def_bool HIGH_RES_TIMERS
f8065813 1572
16c79651 1573config THUMB2_KERNEL
bc7dea00 1574 bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
4477ca45 1575 depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K
bc7dea00 1576 default y if CPU_THUMBONLY
16c79651
CM
1577 select AEABI
1578 select ARM_ASM_UNIFIED
89bace65 1579 select ARM_UNWIND
16c79651
CM
1580 help
1581 By enabling this option, the kernel will be compiled in
1582 Thumb-2 mode. A compiler/assembler that understand the unified
1583 ARM-Thumb syntax is needed.
1584
1585 If unsure, say N.
1586
6f685c5c
DM
1587config THUMB2_AVOID_R_ARM_THM_JUMP11
1588 bool "Work around buggy Thumb-2 short branch relocations in gas"
1589 depends on THUMB2_KERNEL && MODULES
1590 default y
1591 help
1592 Various binutils versions can resolve Thumb-2 branches to
1593 locally-defined, preemptible global symbols as short-range "b.n"
1594 branch instructions.
1595
1596 This is a problem, because there's no guarantee the final
1597 destination of the symbol, or any candidate locations for a
1598 trampoline, are within range of the branch. For this reason, the
1599 kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
1600 relocation in modules at all, and it makes little sense to add
1601 support.
1602
1603 The symptom is that the kernel fails with an "unsupported
1604 relocation" error when loading some modules.
1605
1606 Until fixed tools are available, passing
1607 -fno-optimize-sibling-calls to gcc should prevent gcc generating
1608 code which hits this problem, at the cost of a bit of extra runtime
1609 stack usage in some cases.
1610
1611 The problem is described in more detail at:
1612 https://bugs.launchpad.net/binutils-linaro/+bug/725126
1613
1614 Only Thumb-2 kernels are affected.
1615
1616 Unless you are sure your tools don't have this problem, say Y.
1617
0becb088
CM
1618config ARM_ASM_UNIFIED
1619 bool
1620
704bdda0
NP
1621config AEABI
1622 bool "Use the ARM EABI to compile the kernel"
1623 help
1624 This option allows for the kernel to be compiled using the latest
1625 ARM ABI (aka EABI). This is only useful if you are using a user
1626 space environment that is also compiled with EABI.
1627
1628 Since there are major incompatibilities between the legacy ABI and
1629 EABI, especially with regard to structure member alignment, this
1630 option also changes the kernel syscall calling convention to
1631 disambiguate both ABIs and allow for backward compatibility support
1632 (selected with CONFIG_OABI_COMPAT).
1633
1634 To use this you need GCC version 4.0.0 or later.
1635
6c90c872 1636config OABI_COMPAT
a73a3ff1 1637 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
d6f94fa0 1638 depends on AEABI && !THUMB2_KERNEL
6c90c872
NP
1639 help
1640 This option preserves the old syscall interface along with the
1641 new (ARM EABI) one. It also provides a compatibility layer to
1642 intercept syscalls that have structure arguments which layout
1643 in memory differs between the legacy ABI and the new ARM EABI
1644 (only for non "thumb" binaries). This option adds a tiny
1645 overhead to all syscalls and produces a slightly larger kernel.
91702175
KC
1646
1647 The seccomp filter system will not be available when this is
1648 selected, since there is no way yet to sensibly distinguish
1649 between calling conventions during filtering.
1650
6c90c872
NP
1651 If you know you'll be using only pure EABI user space then you
1652 can say N here. If this option is not selected and you attempt
1653 to execute a legacy ABI binary then the result will be
1654 UNPREDICTABLE (in fact it can be predicted that it won't work
b02f8467 1655 at all). If in doubt say N.
6c90c872 1656
eb33575c 1657config ARCH_HAS_HOLES_MEMORYMODEL
e80d6a24 1658 bool
e80d6a24 1659
05944d74
RK
1660config ARCH_SPARSEMEM_ENABLE
1661 bool
1662
07a2f737
RK
1663config ARCH_SPARSEMEM_DEFAULT
1664 def_bool ARCH_SPARSEMEM_ENABLE
1665
05944d74 1666config ARCH_SELECT_MEMORY_MODEL
be370302 1667 def_bool ARCH_SPARSEMEM_ENABLE
c80d79d7 1668
7b7bf499
WD
1669config HAVE_ARCH_PFN_VALID
1670 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
1671
b8cd51af
SC
1672config HAVE_GENERIC_RCU_GUP
1673 def_bool y
1674 depends on ARM_LPAE
1675
053a96ca 1676config HIGHMEM
e8db89a2
RK
1677 bool "High Memory Support"
1678 depends on MMU
053a96ca
NP
1679 help
1680 The address space of ARM processors is only 4 Gigabytes large
1681 and it has to accommodate user address space, kernel address
1682 space as well as some memory mapped IO. That means that, if you
1683 have a large amount of physical memory and/or IO, not all of the
1684 memory can be "permanently mapped" by the kernel. The physical
1685 memory that is not permanently mapped is called "high memory".
1686
1687 Depending on the selected kernel/user memory split, minimum
1688 vmalloc space and actual amount of RAM, you may not need this
1689 option which should result in a slightly faster kernel.
1690
1691 If unsure, say n.
1692
65cec8e3
RK
1693config HIGHPTE
1694 bool "Allocate 2nd-level pagetables from highmem"
1695 depends on HIGHMEM
b4d103d1
RK
1696 help
1697 The VM uses one page of physical memory for each page table.
1698 For systems with a lot of processes, this can use a lot of
1699 precious low memory, eventually leading to low memory being
1700 consumed by page tables. Setting this option will allow
1701 user-space 2nd level page tables to reside in high memory.
65cec8e3 1702
1b8873a0
JI
1703config HW_PERF_EVENTS
1704 bool "Enable hardware performance counter support for perf events"
f0d1bc47 1705 depends on PERF_EVENTS
1b8873a0
JI
1706 default y
1707 help
1708 Enable hardware performance counter support for perf events. If
1709 disabled, perf events will use software events only.
1710
1355e2a6
CM
1711config SYS_SUPPORTS_HUGETLBFS
1712 def_bool y
1713 depends on ARM_LPAE
1714
8d962507
CM
1715config HAVE_ARCH_TRANSPARENT_HUGEPAGE
1716 def_bool y
1717 depends on ARM_LPAE
1718
4bfab203
SC
1719config ARCH_WANT_GENERAL_HUGETLB
1720 def_bool y
1721
7d485f64
AB
1722config ARM_MODULE_PLTS
1723 bool "Use PLTs to allow module memory to spill over into vmalloc area"
1724 depends on MODULES
1725 help
1726 Allocate PLTs when loading modules so that jumps and calls whose
1727 targets are too far away for their relative offsets to be encoded
1728 in the instructions themselves can be bounced via veneers in the
1729 module's PLT. This allows modules to be allocated in the generic
1730 vmalloc area after the dedicated module memory area has been
1731 exhausted. The modules will use slightly more memory, but after
1732 rounding up to page size, the actual memory footprint is usually
1733 the same.
1734
1735 Say y if you are getting out of memory errors while loading modules
1736
3f22ab27
DH
1737source "mm/Kconfig"
1738
c1b2d970 1739config FORCE_MAX_ZONEORDER
bf98c1ea
LP
1740 int "Maximum zone order" if ARCH_SHMOBILE_LEGACY
1741 range 11 64 if ARCH_SHMOBILE_LEGACY
898f08e1 1742 default "12" if SOC_AM33XX
6d85e2b0 1743 default "9" if SA1111 || ARCH_EFM32
c1b2d970
MD
1744 default "11"
1745 help
1746 The kernel memory allocator divides physically contiguous memory
1747 blocks into "zones", where each zone is a power of two number of
1748 pages. This option selects the largest power of two that the kernel
1749 keeps in the memory allocator. If you need to allocate very large
1750 blocks of physically contiguous memory, then you may need to
1751 increase this value.
1752
1753 This config option is actually maximum order plus one. For example,
1754 a value of 11 means that the largest free memory block is 2^10 pages.
1755
1da177e4
LT
1756config ALIGNMENT_TRAP
1757 bool
f12d0d7c 1758 depends on CPU_CP15_MMU
1da177e4 1759 default y if !ARCH_EBSA110
e119bfff 1760 select HAVE_PROC_CPU if PROC_FS
1da177e4 1761 help
84eb8d06 1762 ARM processors cannot fetch/store information which is not
1da177e4
LT
1763 naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1764 address divisible by 4. On 32-bit ARM processors, these non-aligned
1765 fetch/store instructions will be emulated in software if you say
1766 here, which has a severe performance impact. This is necessary for
1767 correct operation of some network protocols. With an IP-only
1768 configuration it is safe to say N, otherwise say Y.
1769
39ec58f3 1770config UACCESS_WITH_MEMCPY
38ef2ad5
LW
1771 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
1772 depends on MMU
39ec58f3
LB
1773 default y if CPU_FEROCEON
1774 help
1775 Implement faster copy_to_user and clear_user methods for CPU
1776 cores where a 8-word STM instruction give significantly higher
1777 memory write throughput than a sequence of individual 32bit stores.
1778
1779 A possible side effect is a slight increase in scheduling latency
1780 between threads sharing the same address space if they invoke
1781 such copy operations with large buffers.
1782
1783 However, if the CPU data cache is using a write-allocate mode,
1784 this option is unlikely to provide any performance gain.
1785
70c70d97
NP
1786config SECCOMP
1787 bool
1788 prompt "Enable seccomp to safely compute untrusted bytecode"
1789 ---help---
1790 This kernel feature is useful for number crunching applications
1791 that may need to compute untrusted bytecode during their
1792 execution. By using pipes or other transports made available to
1793 the process as file descriptors supporting the read/write
1794 syscalls, it's possible to isolate those applications in
1795 their own address space using seccomp. Once seccomp is
1796 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1797 and the task is only allowed to execute a few safe syscalls
1798 defined by each seccomp mode.
1799
06e6295b
SS
1800config SWIOTLB
1801 def_bool y
1802
1803config IOMMU_HELPER
1804 def_bool SWIOTLB
1805
eff8d644
SS
1806config XEN_DOM0
1807 def_bool y
1808 depends on XEN
1809
1810config XEN
c2ba1f7d 1811 bool "Xen guest support on ARM"
85323a99 1812 depends on ARM && AEABI && OF
f880b67d 1813 depends on CPU_V7 && !CPU_V6
85323a99 1814 depends on !GENERIC_ATOMIC64
7693decc 1815 depends on MMU
51aaf81f 1816 select ARCH_DMA_ADDR_T_64BIT
17b7ab80 1817 select ARM_PSCI
83862ccf 1818 select SWIOTLB_XEN
eff8d644
SS
1819 help
1820 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1821
1da177e4
LT
1822endmenu
1823
1824menu "Boot options"
1825
9eb8f674
GL
1826config USE_OF
1827 bool "Flattened Device Tree support"
b1b3f49c 1828 select IRQ_DOMAIN
9eb8f674
GL
1829 select OF
1830 select OF_EARLY_FLATTREE
bcedb5f9 1831 select OF_RESERVED_MEM
9eb8f674
GL
1832 help
1833 Include support for flattened device tree machine descriptions.
1834
bd51e2f5
NP
1835config ATAGS
1836 bool "Support for the traditional ATAGS boot data passing" if USE_OF
1837 default y
1838 help
1839 This is the traditional way of passing data to the kernel at boot
1840 time. If you are solely relying on the flattened device tree (or
1841 the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1842 to remove ATAGS support from your kernel binary. If unsure,
1843 leave this to y.
1844
1845config DEPRECATED_PARAM_STRUCT
1846 bool "Provide old way to pass kernel parameters"
1847 depends on ATAGS
1848 help
1849 This was deprecated in 2001 and announced to live on for 5 years.
1850 Some old boot loaders still use this way.
1851
1da177e4
LT
1852# Compressed boot loader in ROM. Yes, we really want to ask about
1853# TEXT and BSS so we preserve their values in the config files.
1854config ZBOOT_ROM_TEXT
1855 hex "Compressed ROM boot loader base address"
1856 default "0"
1857 help
1858 The physical address at which the ROM-able zImage is to be
1859 placed in the target. Platforms which normally make use of
1860 ROM-able zImage formats normally set this to a suitable
1861 value in their defconfig file.
1862
1863 If ZBOOT_ROM is not enabled, this has no effect.
1864
1865config ZBOOT_ROM_BSS
1866 hex "Compressed ROM boot loader BSS address"
1867 default "0"
1868 help
f8c440b2
DF
1869 The base address of an area of read/write memory in the target
1870 for the ROM-able zImage which must be available while the
1871 decompressor is running. It must be large enough to hold the
1872 entire decompressed kernel plus an additional 128 KiB.
1873 Platforms which normally make use of ROM-able zImage formats
1874 normally set this to a suitable value in their defconfig file.
1da177e4
LT
1875
1876 If ZBOOT_ROM is not enabled, this has no effect.
1877
1878config ZBOOT_ROM
1879 bool "Compressed boot loader in ROM/flash"
1880 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
10968131 1881 depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR
1da177e4
LT
1882 help
1883 Say Y here if you intend to execute your compressed kernel image
1884 (zImage) directly from ROM or flash. If unsure, say N.
1885
e2a6a3aa
JB
1886config ARM_APPENDED_DTB
1887 bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
10968131 1888 depends on OF
e2a6a3aa
JB
1889 help
1890 With this option, the boot code will look for a device tree binary
1891 (DTB) appended to zImage
1892 (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1893
1894 This is meant as a backward compatibility convenience for those
1895 systems with a bootloader that can't be upgraded to accommodate
1896 the documented boot protocol using a device tree.
1897
1898 Beware that there is very little in terms of protection against
1899 this option being confused by leftover garbage in memory that might
1900 look like a DTB header after a reboot if no actual DTB is appended
1901 to zImage. Do not leave this option active in a production kernel
1902 if you don't intend to always append a DTB. Proper passing of the
1903 location into r2 of a bootloader provided DTB is always preferable
1904 to this option.
1905
b90b9a38
NP
1906config ARM_ATAG_DTB_COMPAT
1907 bool "Supplement the appended DTB with traditional ATAG information"
1908 depends on ARM_APPENDED_DTB
1909 help
1910 Some old bootloaders can't be updated to a DTB capable one, yet
1911 they provide ATAGs with memory configuration, the ramdisk address,
1912 the kernel cmdline string, etc. Such information is dynamically
1913 provided by the bootloader and can't always be stored in a static
1914 DTB. To allow a device tree enabled kernel to be used with such
1915 bootloaders, this option allows zImage to extract the information
1916 from the ATAG list and store it at run time into the appended DTB.
1917
d0f34a11
GR
1918choice
1919 prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
1920 default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1921
1922config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1923 bool "Use bootloader kernel arguments if available"
1924 help
1925 Uses the command-line options passed by the boot loader instead of
1926 the device tree bootargs property. If the boot loader doesn't provide
1927 any, the device tree bootargs property will be used.
1928
1929config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
1930 bool "Extend with bootloader kernel arguments"
1931 help
1932 The command-line arguments provided by the boot loader will be
1933 appended to the the device tree bootargs property.
1934
1935endchoice
1936
1da177e4
LT
1937config CMDLINE
1938 string "Default kernel command string"
1939 default ""
1940 help
1941 On some architectures (EBSA110 and CATS), there is currently no way
1942 for the boot loader to pass arguments to the kernel. For these
1943 architectures, you should supply some command-line options at build
1944 time by entering them here. As a minimum, you should specify the
1945 memory size and the root device (e.g., mem=64M root=/dev/nfs).
1946
4394c124
VB
1947choice
1948 prompt "Kernel command line type" if CMDLINE != ""
1949 default CMDLINE_FROM_BOOTLOADER
bd51e2f5 1950 depends on ATAGS
4394c124
VB
1951
1952config CMDLINE_FROM_BOOTLOADER
1953 bool "Use bootloader kernel arguments if available"
1954 help
1955 Uses the command-line options passed by the boot loader. If
1956 the boot loader doesn't provide any, the default kernel command
1957 string provided in CMDLINE will be used.
1958
1959config CMDLINE_EXTEND
1960 bool "Extend bootloader kernel arguments"
1961 help
1962 The command-line arguments provided by the boot loader will be
1963 appended to the default kernel command string.
1964
92d2040d
AH
1965config CMDLINE_FORCE
1966 bool "Always use the default kernel command string"
92d2040d
AH
1967 help
1968 Always use the default kernel command string, even if the boot
1969 loader passes other arguments to the kernel.
1970 This is useful if you cannot or don't want to change the
1971 command-line options your boot loader passes to the kernel.
4394c124 1972endchoice
92d2040d 1973
1da177e4
LT
1974config XIP_KERNEL
1975 bool "Kernel Execute-In-Place from ROM"
10968131 1976 depends on !ARM_LPAE && !ARCH_MULTIPLATFORM
1da177e4
LT
1977 help
1978 Execute-In-Place allows the kernel to run from non-volatile storage
1979 directly addressable by the CPU, such as NOR flash. This saves RAM
1980 space since the text section of the kernel is not loaded from flash
1981 to RAM. Read-write sections, such as the data section and stack,
1982 are still copied to RAM. The XIP kernel is not compressed since
1983 it has to run directly from flash, so it will take more space to
1984 store it. The flash address used to link the kernel object files,
1985 and for storing it, is configuration dependent. Therefore, if you
1986 say Y here, you must know the proper physical address where to
1987 store the kernel image depending on your own flash memory usage.
1988
1989 Also note that the make target becomes "make xipImage" rather than
1990 "make zImage" or "make Image". The final kernel binary to put in
1991 ROM memory will be arch/arm/boot/xipImage.
1992
1993 If unsure, say N.
1994
1995config XIP_PHYS_ADDR
1996 hex "XIP Kernel Physical Location"
1997 depends on XIP_KERNEL
1998 default "0x00080000"
1999 help
2000 This is the physical address in your flash memory the kernel will
2001 be linked for and stored to. This address is dependent on your
2002 own flash usage.
2003
c587e4a6
RP
2004config KEXEC
2005 bool "Kexec system call (EXPERIMENTAL)"
19ab428f 2006 depends on (!SMP || PM_SLEEP_SMP)
cb1293e2 2007 depends on !CPU_V7M
c587e4a6
RP
2008 help
2009 kexec is a system call that implements the ability to shutdown your
2010 current kernel, and to start another kernel. It is like a reboot
01dd2fbf 2011 but it is independent of the system firmware. And like a reboot
c587e4a6
RP
2012 you can start any kernel with it, not just Linux.
2013
2014 It is an ongoing process to be certain the hardware in a machine
2015 is properly shutdown, so do not be surprised if this code does not
bf220695 2016 initially work for you.
c587e4a6 2017
4cd9d6f7
RP
2018config ATAGS_PROC
2019 bool "Export atags in procfs"
bd51e2f5 2020 depends on ATAGS && KEXEC
b98d7291 2021 default y
4cd9d6f7
RP
2022 help
2023 Should the atags used to boot the kernel be exported in an "atags"
2024 file in procfs. Useful with kexec.
2025
cb5d39b3
MW
2026config CRASH_DUMP
2027 bool "Build kdump crash kernel (EXPERIMENTAL)"
cb5d39b3
MW
2028 help
2029 Generate crash dump after being started by kexec. This should
2030 be normally only set in special crash dump kernels which are
2031 loaded in the main kernel with kexec-tools into a specially
2032 reserved region and then later executed after a crash by
2033 kdump/kexec. The crash dump kernel must be compiled to a
2034 memory address not used by the main kernel
2035
2036 For more details see Documentation/kdump/kdump.txt
2037
e69edc79
EM
2038config AUTO_ZRELADDR
2039 bool "Auto calculation of the decompressed kernel image address"
e69edc79
EM
2040 help
2041 ZRELADDR is the physical address where the decompressed kernel
2042 image will be placed. If AUTO_ZRELADDR is selected, the address
2043 will be determined at run-time by masking the current IP with
2044 0xf8000000. This assumes the zImage being placed in the first 128MB
2045 from start of memory.
2046
1da177e4
LT
2047endmenu
2048
ac9d7efc 2049menu "CPU Power Management"
1da177e4 2050
1da177e4 2051source "drivers/cpufreq/Kconfig"
1da177e4 2052
ac9d7efc
RK
2053source "drivers/cpuidle/Kconfig"
2054
2055endmenu
2056
1da177e4
LT
2057menu "Floating point emulation"
2058
2059comment "At least one emulation must be selected"
2060
2061config FPE_NWFPE
2062 bool "NWFPE math emulation"
593c252a 2063 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
1da177e4
LT
2064 ---help---
2065 Say Y to include the NWFPE floating point emulator in the kernel.
2066 This is necessary to run most binaries. Linux does not currently
2067 support floating point hardware so you need to say Y here even if
2068 your machine has an FPA or floating point co-processor podule.
2069
2070 You may say N here if you are going to load the Acorn FPEmulator
2071 early in the bootup.
2072
2073config FPE_NWFPE_XP
2074 bool "Support extended precision"
bedf142b 2075 depends on FPE_NWFPE
1da177e4
LT
2076 help
2077 Say Y to include 80-bit support in the kernel floating-point
2078 emulator. Otherwise, only 32 and 64-bit support is compiled in.
2079 Note that gcc does not generate 80-bit operations by default,
2080 so in most cases this option only enlarges the size of the
2081 floating point emulator without any good reason.
2082
2083 You almost surely want to say N here.
2084
2085config FPE_FASTFPE
2086 bool "FastFPE math emulation (EXPERIMENTAL)"
d6f94fa0 2087 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
1da177e4
LT
2088 ---help---
2089 Say Y here to include the FAST floating point emulator in the kernel.
2090 This is an experimental much faster emulator which now also has full
2091 precision for the mantissa. It does not support any exceptions.
2092 It is very simple, and approximately 3-6 times faster than NWFPE.
2093
2094 It should be sufficient for most programs. It may be not suitable
2095 for scientific calculations, but you have to check this for yourself.
2096 If you do not feel you need a faster FP emulation you should better
2097 choose NWFPE.
2098
2099config VFP
2100 bool "VFP-format floating point maths"
e399b1a4 2101 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
1da177e4
LT
2102 help
2103 Say Y to include VFP support code in the kernel. This is needed
2104 if your hardware includes a VFP unit.
2105
2106 Please see <file:Documentation/arm/VFP/release-notes.txt> for
2107 release notes and additional status information.
2108
2109 Say N if your target does not have VFP hardware.
2110
25ebee02
CM
2111config VFPv3
2112 bool
2113 depends on VFP
2114 default y if CPU_V7
2115
b5872db4
CM
2116config NEON
2117 bool "Advanced SIMD (NEON) Extension support"
2118 depends on VFPv3 && CPU_V7
2119 help
2120 Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2121 Extension.
2122
73c132c1
AB
2123config KERNEL_MODE_NEON
2124 bool "Support for NEON in kernel mode"
c4a30c3b 2125 depends on NEON && AEABI
73c132c1
AB
2126 help
2127 Say Y to include support for NEON in kernel mode.
2128
1da177e4
LT
2129endmenu
2130
2131menu "Userspace binary formats"
2132
2133source "fs/Kconfig.binfmt"
2134
1da177e4
LT
2135endmenu
2136
2137menu "Power management options"
2138
eceab4ac 2139source "kernel/power/Kconfig"
1da177e4 2140
f4cb5700 2141config ARCH_SUSPEND_POSSIBLE
19a0519d 2142 depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \
f0d75153 2143 CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
f4cb5700
JB
2144 def_bool y
2145
15e0d9e3
AB
2146config ARM_CPU_SUSPEND
2147 def_bool PM_SLEEP
2148
603fb42a
SC
2149config ARCH_HIBERNATION_POSSIBLE
2150 bool
2151 depends on MMU
2152 default y if ARCH_SUSPEND_POSSIBLE
2153
1da177e4
LT
2154endmenu
2155
d5950b43
SR
2156source "net/Kconfig"
2157
ac25150f 2158source "drivers/Kconfig"
1da177e4 2159
916f743d
KG
2160source "drivers/firmware/Kconfig"
2161
1da177e4
LT
2162source "fs/Kconfig"
2163
1da177e4
LT
2164source "arch/arm/Kconfig.debug"
2165
2166source "security/Kconfig"
2167
2168source "crypto/Kconfig"
652ccae5
AB
2169if CRYPTO
2170source "arch/arm/crypto/Kconfig"
2171endif
1da177e4
LT
2172
2173source "lib/Kconfig"
749cf76c
CD
2174
2175source "arch/arm/kvm/Kconfig"
This page took 1.251887 seconds and 5 git commands to generate.