arm: mm: introduce special ptes for LPAE
[deliverable/linux.git] / arch / arm / Kconfig
CommitLineData
1da177e4
LT
1config ARM
2 bool
3 default y
b1b3f49c
RK
4 select ARCH_BINFMT_ELF_RANDOMIZE_PIE
5 select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
3d06770e 6 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
171b3f0d 7 select ARCH_HAVE_CUSTOM_GPIO_H
d7018848 8 select ARCH_MIGHT_HAVE_PC_PARPORT
4badad35 9 select ARCH_SUPPORTS_ATOMIC_RMW
017f161a 10 select ARCH_USE_BUILTIN_BSWAP
0cbad9c9 11 select ARCH_USE_CMPXCHG_LOCKREF
b1b3f49c 12 select ARCH_WANT_IPC_PARSE_VERSION
ee951c63 13 select BUILDTIME_EXTABLE_SORT if MMU
171b3f0d 14 select CLONE_BACKWARDS
b1b3f49c 15 select CPU_PM if (SUSPEND || CPU_IDLE)
dce5c9e3 16 select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS
36d0fd21 17 select GENERIC_ALLOCATOR
4477ca45 18 select GENERIC_ATOMIC64 if (CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI)
b1b3f49c 19 select GENERIC_CLOCKEVENTS_BROADCAST if SMP
171b3f0d 20 select GENERIC_IDLE_POLL_SETUP
b1b3f49c
RK
21 select GENERIC_IRQ_PROBE
22 select GENERIC_IRQ_SHOW
b1b3f49c 23 select GENERIC_PCI_IOMAP
38ff87f7 24 select GENERIC_SCHED_CLOCK
b1b3f49c
RK
25 select GENERIC_SMP_IDLE_THREAD
26 select GENERIC_STRNCPY_FROM_USER
27 select GENERIC_STRNLEN_USER
a71b092a 28 select HANDLE_DOMAIN_IRQ
b1b3f49c 29 select HARDIRQS_SW_RESEND
7a017721 30 select HAVE_ARCH_AUDITSYSCALL if (AEABI && !OABI_COMPAT)
09f05d85 31 select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
5cbad0eb 32 select HAVE_ARCH_KGDB
91702175 33 select HAVE_ARCH_SECCOMP_FILTER if (AEABI && !OABI_COMPAT)
0693bf68 34 select HAVE_ARCH_TRACEHOOK
b1b3f49c 35 select HAVE_BPF_JIT
51aaf81f 36 select HAVE_CC_STACKPROTECTOR
171b3f0d 37 select HAVE_CONTEXT_TRACKING
b1b3f49c
RK
38 select HAVE_C_RECORDMCOUNT
39 select HAVE_DEBUG_KMEMLEAK
40 select HAVE_DMA_API_DEBUG
41 select HAVE_DMA_ATTRS
42 select HAVE_DMA_CONTIGUOUS if MMU
80be7a7f 43 select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
dce5c9e3 44 select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU
b1b3f49c 45 select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
0e341af8 46 select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
b1b3f49c 47 select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
1fe53268 48 select HAVE_GENERIC_DMA_COHERENT
b1b3f49c
RK
49 select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
50 select HAVE_IDE if PCI || ISA || PCMCIA
87c46b6c 51 select HAVE_IRQ_TIME_ACCOUNTING
e7db7b42 52 select HAVE_KERNEL_GZIP
f9b493ac 53 select HAVE_KERNEL_LZ4
6e8699f7 54 select HAVE_KERNEL_LZMA
b1b3f49c 55 select HAVE_KERNEL_LZO
a7f464f3 56 select HAVE_KERNEL_XZ
b1b3f49c
RK
57 select HAVE_KPROBES if !XIP_KERNEL
58 select HAVE_KRETPROBES if (HAVE_KPROBES)
59 select HAVE_MEMBLOCK
171b3f0d 60 select HAVE_MOD_ARCH_SPECIFIC if ARM_UNWIND
b1b3f49c 61 select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
7ada189f 62 select HAVE_PERF_EVENTS
49863894
WD
63 select HAVE_PERF_REGS
64 select HAVE_PERF_USER_STACK_DUMP
e513f8bf 65 select HAVE_REGS_AND_STACK_ACCESS_API
b1b3f49c 66 select HAVE_SYSCALL_TRACEPOINTS
af1839eb 67 select HAVE_UID16
31c1fc81 68 select HAVE_VIRT_CPU_ACCOUNTING_GEN
da0ec6f7 69 select IRQ_FORCED_THREADING
171b3f0d 70 select MODULES_USE_ELF_REL
84f452b1 71 select NO_BOOTMEM
171b3f0d
RK
72 select OLD_SIGACTION
73 select OLD_SIGSUSPEND3
b1b3f49c
RK
74 select PERF_USE_VMALLOC
75 select RTC_LIB
76 select SYS_SUPPORTS_APM_EMULATION
171b3f0d
RK
77 # Above selects are sorted alphabetically; please add new ones
78 # according to that. Thanks.
1da177e4
LT
79 help
80 The ARM series is a line of low-power-consumption RISC chip designs
f6c8965a 81 licensed by ARM Ltd and targeted at embedded applications and
1da177e4 82 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
f6c8965a 83 manufactured, but legacy ARM-based PC hardware remains popular in
1da177e4
LT
84 Europe. There is an ARM Linux project with a web page at
85 <http://www.arm.linux.org.uk/>.
86
74facffe 87config ARM_HAS_SG_CHAIN
308c09f1 88 select ARCH_HAS_SG_CHAIN
74facffe
RK
89 bool
90
4ce63fcd
MS
91config NEED_SG_DMA_LENGTH
92 bool
93
94config ARM_DMA_USE_IOMMU
4ce63fcd 95 bool
b1b3f49c
RK
96 select ARM_HAS_SG_CHAIN
97 select NEED_SG_DMA_LENGTH
4ce63fcd 98
60460abf
SWK
99if ARM_DMA_USE_IOMMU
100
101config ARM_DMA_IOMMU_ALIGNMENT
102 int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
103 range 4 9
104 default 8
105 help
106 DMA mapping framework by default aligns all buffers to the smallest
107 PAGE_SIZE order which is greater than or equal to the requested buffer
108 size. This works well for buffers up to a few hundreds kilobytes, but
109 for larger buffers it just a waste of address space. Drivers which has
110 relatively small addressing window (like 64Mib) might run out of
111 virtual space with just a few allocations.
112
113 With this parameter you can specify the maximum PAGE_SIZE order for
114 DMA IOMMU buffers. Larger buffers will be aligned only to this
115 specified order. The order is expressed as a power of two multiplied
116 by the PAGE_SIZE.
117
118endif
119
0b05da72
HUK
120config MIGHT_HAVE_PCI
121 bool
122
75e7153a
RB
123config SYS_SUPPORTS_APM_EMULATION
124 bool
125
bc581770
LW
126config HAVE_TCM
127 bool
128 select GENERIC_ALLOCATOR
129
e119bfff
RK
130config HAVE_PROC_CPU
131 bool
132
ce816fa8 133config NO_IOPORT_MAP
5ea81769 134 bool
5ea81769 135
1da177e4
LT
136config EISA
137 bool
138 ---help---
139 The Extended Industry Standard Architecture (EISA) bus was
140 developed as an open alternative to the IBM MicroChannel bus.
141
142 The EISA bus provided some of the features of the IBM MicroChannel
143 bus while maintaining backward compatibility with cards made for
144 the older ISA bus. The EISA bus saw limited use between 1988 and
145 1995 when it was made obsolete by the PCI bus.
146
147 Say Y here if you are building a kernel for an EISA-based machine.
148
149 Otherwise, say N.
150
151config SBUS
152 bool
153
f16fb1ec
RK
154config STACKTRACE_SUPPORT
155 bool
156 default y
157
f76e9154
NP
158config HAVE_LATENCYTOP_SUPPORT
159 bool
160 depends on !SMP
161 default y
162
f16fb1ec
RK
163config LOCKDEP_SUPPORT
164 bool
165 default y
166
7ad1bcb2
RK
167config TRACE_IRQFLAGS_SUPPORT
168 bool
169 default y
170
1da177e4
LT
171config RWSEM_XCHGADD_ALGORITHM
172 bool
8a87411b 173 default y
1da177e4 174
f0d1b0b3
DH
175config ARCH_HAS_ILOG2_U32
176 bool
f0d1b0b3
DH
177
178config ARCH_HAS_ILOG2_U64
179 bool
f0d1b0b3 180
4a1b5733
EV
181config ARCH_HAS_BANDGAP
182 bool
183
b89c3b16
AM
184config GENERIC_HWEIGHT
185 bool
186 default y
187
1da177e4
LT
188config GENERIC_CALIBRATE_DELAY
189 bool
190 default y
191
a08b6b79
Z
192config ARCH_MAY_HAVE_PC_FDC
193 bool
194
5ac6da66
CL
195config ZONE_DMA
196 bool
5ac6da66 197
ccd7ab7f
FT
198config NEED_DMA_MAP_STATE
199 def_bool y
200
c7edc9e3
DL
201config ARCH_SUPPORTS_UPROBES
202 def_bool y
203
58af4a24
RH
204config ARCH_HAS_DMA_SET_COHERENT_MASK
205 bool
206
1da177e4
LT
207config GENERIC_ISA_DMA
208 bool
209
1da177e4
LT
210config FIQ
211 bool
212
13a5045d
RH
213config NEED_RET_TO_USER
214 bool
215
034d2f5a
AV
216config ARCH_MTD_XIP
217 bool
218
c760fc19
HC
219config VECTORS_BASE
220 hex
6afd6fae 221 default 0xffff0000 if MMU || CPU_HIGH_VECTOR
c760fc19
HC
222 default DRAM_BASE if REMAP_VECTORS_TO_RAM
223 default 0x00000000
224 help
19accfd3
RK
225 The base address of exception vectors. This must be two pages
226 in size.
c760fc19 227
dc21af99 228config ARM_PATCH_PHYS_VIRT
c1becedc
RK
229 bool "Patch physical to virtual translations at runtime" if EMBEDDED
230 default y
b511d75d 231 depends on !XIP_KERNEL && MMU
dc21af99
RK
232 depends on !ARCH_REALVIEW || !SPARSEMEM
233 help
111e9a5c
RK
234 Patch phys-to-virt and virt-to-phys translation functions at
235 boot and module load time according to the position of the
236 kernel in system memory.
dc21af99 237
111e9a5c 238 This can only be used with non-XIP MMU kernels where the base
daece596 239 of physical memory is at a 16MB boundary.
dc21af99 240
c1becedc
RK
241 Only disable this option if you know that you do not require
242 this feature (eg, building a kernel for a single machine) and
243 you need to shrink the kernel to the minimal size.
dc21af99 244
c334bc15
RH
245config NEED_MACH_IO_H
246 bool
247 help
248 Select this when mach/io.h is required to provide special
249 definitions for this platform. The need for mach/io.h should
250 be avoided when possible.
251
0cdc8b92 252config NEED_MACH_MEMORY_H
1b9f95f8
NP
253 bool
254 help
0cdc8b92
NP
255 Select this when mach/memory.h is required to provide special
256 definitions for this platform. The need for mach/memory.h should
257 be avoided when possible.
dc21af99 258
1b9f95f8 259config PHYS_OFFSET
974c0724 260 hex "Physical address of main memory" if MMU
c6f54a9b 261 depends on !ARM_PATCH_PHYS_VIRT
974c0724 262 default DRAM_BASE if !MMU
c6f54a9b
UKK
263 default 0x00000000 if ARCH_EBSA110 || \
264 EP93XX_SDCE3_SYNC_PHYS_OFFSET || \
265 ARCH_FOOTBRIDGE || \
266 ARCH_INTEGRATOR || \
267 ARCH_IOP13XX || \
268 ARCH_KS8695 || \
269 (ARCH_REALVIEW && !REALVIEW_HIGH_PHYS_OFFSET)
270 default 0x10000000 if ARCH_OMAP1 || ARCH_RPC
271 default 0x20000000 if ARCH_S5PV210
272 default 0x70000000 if REALVIEW_HIGH_PHYS_OFFSET
273 default 0xc0000000 if EP93XX_SDCE0_PHYS_OFFSET || ARCH_SA1100
274 default 0xd0000000 if EP93XX_SDCE1_PHYS_OFFSET
275 default 0xe0000000 if EP93XX_SDCE2_PHYS_OFFSET
276 default 0xf0000000 if EP93XX_SDCE3_ASYNC_PHYS_OFFSET
111e9a5c 277 help
1b9f95f8
NP
278 Please provide the physical address corresponding to the
279 location of main memory in your system.
cada3c08 280
87e040b6
SG
281config GENERIC_BUG
282 def_bool y
283 depends on BUG
284
1da177e4
LT
285source "init/Kconfig"
286
dc52ddc0
MH
287source "kernel/Kconfig.freezer"
288
1da177e4
LT
289menu "System Type"
290
3c427975
HC
291config MMU
292 bool "MMU-based Paged Memory Management Support"
293 default y
294 help
295 Select if you want MMU-based virtualised addressing space
296 support by paged memory management. If unsure, say 'Y'.
297
ccf50e23
RK
298#
299# The "ARM system type" choice list is ordered alphabetically by option
300# text. Please add new entries in the option alphabetic order.
301#
1da177e4
LT
302choice
303 prompt "ARM system type"
1420b22b
AB
304 default ARCH_VERSATILE if !MMU
305 default ARCH_MULTIPLATFORM if MMU
1da177e4 306
387798b3
RH
307config ARCH_MULTIPLATFORM
308 bool "Allow multiple platforms to be selected"
b1b3f49c 309 depends on MMU
ddb902cc 310 select ARCH_WANT_OPTIONAL_GPIOLIB
42dc836d 311 select ARM_HAS_SG_CHAIN
387798b3
RH
312 select ARM_PATCH_PHYS_VIRT
313 select AUTO_ZRELADDR
6d0add40 314 select CLKSRC_OF
66314223 315 select COMMON_CLK
ddb902cc 316 select GENERIC_CLOCKEVENTS
08d38beb 317 select MIGHT_HAVE_PCI
387798b3 318 select MULTI_IRQ_HANDLER
66314223
DN
319 select SPARSE_IRQ
320 select USE_OF
66314223 321
4af6fee1
DS
322config ARCH_INTEGRATOR
323 bool "ARM Ltd. Integrator family"
b1b3f49c 324 select ARM_AMBA
91942d17 325 select ARM_PATCH_PHYS_VIRT if MMU
fe989145 326 select AUTO_ZRELADDR
a613163d 327 select COMMON_CLK
f9a6aa43 328 select COMMON_CLK_VERSATILE
b1b3f49c 329 select GENERIC_CLOCKEVENTS
9904f793 330 select HAVE_TCM
c5a0adb5 331 select ICST
b1b3f49c 332 select MULTI_IRQ_HANDLER
f4b8b319 333 select PLAT_VERSATILE
695436e3 334 select SPARSE_IRQ
d7057e1d 335 select USE_OF
2389d501 336 select VERSATILE_FPGA_IRQ
4af6fee1
DS
337 help
338 Support for ARM's Integrator platform.
339
340config ARCH_REALVIEW
341 bool "ARM Ltd. RealView family"
b1b3f49c 342 select ARCH_WANT_OPTIONAL_GPIOLIB
4af6fee1 343 select ARM_AMBA
b1b3f49c 344 select ARM_TIMER_SP804
f9a6aa43
LW
345 select COMMON_CLK
346 select COMMON_CLK_VERSATILE
ae30ceac 347 select GENERIC_CLOCKEVENTS
b56ba8aa 348 select GPIO_PL061 if GPIOLIB
b1b3f49c 349 select ICST
0cdc8b92 350 select NEED_MACH_MEMORY_H
b1b3f49c 351 select PLAT_VERSATILE
4af6fee1
DS
352 help
353 This enables support for ARM Ltd RealView boards.
354
355config ARCH_VERSATILE
356 bool "ARM Ltd. Versatile family"
b1b3f49c 357 select ARCH_WANT_OPTIONAL_GPIOLIB
4af6fee1 358 select ARM_AMBA
b1b3f49c 359 select ARM_TIMER_SP804
4af6fee1 360 select ARM_VIC
6d803ba7 361 select CLKDEV_LOOKUP
b1b3f49c 362 select GENERIC_CLOCKEVENTS
aa3831cf 363 select HAVE_MACH_CLKDEV
c5a0adb5 364 select ICST
f4b8b319 365 select PLAT_VERSATILE
b1b3f49c 366 select PLAT_VERSATILE_CLOCK
2389d501 367 select VERSATILE_FPGA_IRQ
4af6fee1
DS
368 help
369 This enables support for ARM Ltd Versatile board.
370
8fc5ffa0
AV
371config ARCH_AT91
372 bool "Atmel AT91"
f373e8c0 373 select ARCH_REQUIRE_GPIOLIB
bd602995 374 select CLKDEV_LOOKUP
e261501d 375 select IRQ_DOMAIN
1ac02d79 376 select NEED_MACH_IO_H if PCCARD
6732ae5c
JCPV
377 select PINCTRL
378 select PINCTRL_AT91 if USE_OF
4af6fee1 379 help
929e994f
NF
380 This enables support for systems based on Atmel
381 AT91RM9200 and AT91SAM9* processors.
4af6fee1 382
93e22567
RK
383config ARCH_CLPS711X
384 bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
a3b8d4a5 385 select ARCH_REQUIRE_GPIOLIB
ea7d1bc9 386 select AUTO_ZRELADDR
c99f72ad 387 select CLKSRC_MMIO
93e22567
RK
388 select COMMON_CLK
389 select CPU_ARM720T
4a8355c4 390 select GENERIC_CLOCKEVENTS
6597619f 391 select MFD_SYSCON
e4e3a37d 392 select SOC_BUS
93e22567
RK
393 help
394 Support for Cirrus Logic 711x/721x/731x based boards.
395
788c9700
RK
396config ARCH_GEMINI
397 bool "Cortina Systems Gemini"
788c9700 398 select ARCH_REQUIRE_GPIOLIB
f3372c01 399 select CLKSRC_MMIO
b1b3f49c 400 select CPU_FA526
f3372c01 401 select GENERIC_CLOCKEVENTS
788c9700
RK
402 help
403 Support for the Cortina Systems Gemini family SoCs
404
1da177e4
LT
405config ARCH_EBSA110
406 bool "EBSA-110"
b1b3f49c 407 select ARCH_USES_GETTIMEOFFSET
c750815e 408 select CPU_SA110
f7e68bbf 409 select ISA
c334bc15 410 select NEED_MACH_IO_H
0cdc8b92 411 select NEED_MACH_MEMORY_H
ce816fa8 412 select NO_IOPORT_MAP
1da177e4
LT
413 help
414 This is an evaluation board for the StrongARM processor available
f6c8965a 415 from Digital. It has limited hardware on-board, including an
1da177e4
LT
416 Ethernet interface, two PCMCIA sockets, two serial ports and a
417 parallel port.
418
6d85e2b0
UKK
419config ARCH_EFM32
420 bool "Energy Micro efm32"
421 depends on !MMU
422 select ARCH_REQUIRE_GPIOLIB
423 select ARM_NVIC
51aaf81f 424 select AUTO_ZRELADDR
6d85e2b0
UKK
425 select CLKSRC_OF
426 select COMMON_CLK
427 select CPU_V7M
428 select GENERIC_CLOCKEVENTS
429 select NO_DMA
ce816fa8 430 select NO_IOPORT_MAP
6d85e2b0
UKK
431 select SPARSE_IRQ
432 select USE_OF
433 help
434 Support for Energy Micro's (now Silicon Labs) efm32 Giant Gecko
435 processors.
436
e7736d47
LB
437config ARCH_EP93XX
438 bool "EP93xx-based"
b1b3f49c
RK
439 select ARCH_HAS_HOLES_MEMORYMODEL
440 select ARCH_REQUIRE_GPIOLIB
441 select ARCH_USES_GETTIMEOFFSET
e7736d47
LB
442 select ARM_AMBA
443 select ARM_VIC
6d803ba7 444 select CLKDEV_LOOKUP
b1b3f49c 445 select CPU_ARM920T
e7736d47
LB
446 help
447 This enables support for the Cirrus EP93xx series of CPUs.
448
1da177e4
LT
449config ARCH_FOOTBRIDGE
450 bool "FootBridge"
c750815e 451 select CPU_SA110
1da177e4 452 select FOOTBRIDGE
4e8d7637 453 select GENERIC_CLOCKEVENTS
d0ee9f40 454 select HAVE_IDE
8ef6e620 455 select NEED_MACH_IO_H if !MMU
0cdc8b92 456 select NEED_MACH_MEMORY_H
f999b8bd
MM
457 help
458 Support for systems based on the DC21285 companion chip
459 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
1da177e4 460
4af6fee1
DS
461config ARCH_NETX
462 bool "Hilscher NetX based"
b1b3f49c 463 select ARM_VIC
234b6ced 464 select CLKSRC_MMIO
c750815e 465 select CPU_ARM926T
2fcfe6b8 466 select GENERIC_CLOCKEVENTS
f999b8bd 467 help
4af6fee1
DS
468 This enables support for systems based on the Hilscher NetX Soc
469
3b938be6
RK
470config ARCH_IOP13XX
471 bool "IOP13xx-based"
472 depends on MMU
b1b3f49c 473 select CPU_XSC3
0cdc8b92 474 select NEED_MACH_MEMORY_H
13a5045d 475 select NEED_RET_TO_USER
b1b3f49c
RK
476 select PCI
477 select PLAT_IOP
478 select VMSPLIT_1G
37ebbcff 479 select SPARSE_IRQ
3b938be6
RK
480 help
481 Support for Intel's IOP13XX (XScale) family of processors.
482
3f7e5815
LB
483config ARCH_IOP32X
484 bool "IOP32x-based"
a4f7e763 485 depends on MMU
b1b3f49c 486 select ARCH_REQUIRE_GPIOLIB
c750815e 487 select CPU_XSCALE
e9004f50 488 select GPIO_IOP
13a5045d 489 select NEED_RET_TO_USER
f7e68bbf 490 select PCI
b1b3f49c 491 select PLAT_IOP
f999b8bd 492 help
3f7e5815
LB
493 Support for Intel's 80219 and IOP32X (XScale) family of
494 processors.
495
496config ARCH_IOP33X
497 bool "IOP33x-based"
498 depends on MMU
b1b3f49c 499 select ARCH_REQUIRE_GPIOLIB
c750815e 500 select CPU_XSCALE
e9004f50 501 select GPIO_IOP
13a5045d 502 select NEED_RET_TO_USER
3f7e5815 503 select PCI
b1b3f49c 504 select PLAT_IOP
3f7e5815
LB
505 help
506 Support for Intel's IOP33X (XScale) family of processors.
1da177e4 507
3b938be6
RK
508config ARCH_IXP4XX
509 bool "IXP4xx-based"
a4f7e763 510 depends on MMU
58af4a24 511 select ARCH_HAS_DMA_SET_COHERENT_MASK
b1b3f49c 512 select ARCH_REQUIRE_GPIOLIB
51aaf81f 513 select ARCH_SUPPORTS_BIG_ENDIAN
234b6ced 514 select CLKSRC_MMIO
c750815e 515 select CPU_XSCALE
b1b3f49c 516 select DMABOUNCE if PCI
3b938be6 517 select GENERIC_CLOCKEVENTS
0b05da72 518 select MIGHT_HAVE_PCI
c334bc15 519 select NEED_MACH_IO_H
9296d94d 520 select USB_EHCI_BIG_ENDIAN_DESC
171b3f0d 521 select USB_EHCI_BIG_ENDIAN_MMIO
c4713074 522 help
3b938be6 523 Support for Intel's IXP4XX (XScale) family of processors.
c4713074 524
edabd38e
SB
525config ARCH_DOVE
526 bool "Marvell Dove"
edabd38e 527 select ARCH_REQUIRE_GPIOLIB
756b2531 528 select CPU_PJ4
edabd38e 529 select GENERIC_CLOCKEVENTS
0f81bd43 530 select MIGHT_HAVE_PCI
171b3f0d 531 select MVEBU_MBUS
9139acd1
SH
532 select PINCTRL
533 select PINCTRL_DOVE
abcda1dc 534 select PLAT_ORION_LEGACY
edabd38e
SB
535 help
536 Support for the Marvell Dove SoC 88AP510
537
794d15b2
SS
538config ARCH_MV78XX0
539 bool "Marvell MV78xx0"
a8865655 540 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 541 select CPU_FEROCEON
794d15b2 542 select GENERIC_CLOCKEVENTS
171b3f0d 543 select MVEBU_MBUS
b1b3f49c 544 select PCI
abcda1dc 545 select PLAT_ORION_LEGACY
794d15b2
SS
546 help
547 Support for the following Marvell MV78xx0 series SoCs:
548 MV781x0, MV782x0.
549
9dd0b194 550config ARCH_ORION5X
585cf175
TP
551 bool "Marvell Orion"
552 depends on MMU
a8865655 553 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 554 select CPU_FEROCEON
51cbff1d 555 select GENERIC_CLOCKEVENTS
171b3f0d 556 select MVEBU_MBUS
b1b3f49c 557 select PCI
abcda1dc 558 select PLAT_ORION_LEGACY
585cf175 559 help
9dd0b194 560 Support for the following Marvell Orion 5x series SoCs:
d2b2a6bb 561 Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
d323ade1 562 Orion-2 (5281), Orion-1-90 (6183).
585cf175 563
788c9700 564config ARCH_MMP
2f7e8fae 565 bool "Marvell PXA168/910/MMP2"
788c9700 566 depends on MMU
788c9700 567 select ARCH_REQUIRE_GPIOLIB
6d803ba7 568 select CLKDEV_LOOKUP
b1b3f49c 569 select GENERIC_ALLOCATOR
788c9700 570 select GENERIC_CLOCKEVENTS
157d2644 571 select GPIO_PXA
c24b3114 572 select IRQ_DOMAIN
0f374561 573 select MULTI_IRQ_HANDLER
7c8f86a4 574 select PINCTRL
788c9700 575 select PLAT_PXA
0bd86961 576 select SPARSE_IRQ
788c9700 577 help
2f7e8fae 578 Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
788c9700
RK
579
580config ARCH_KS8695
581 bool "Micrel/Kendin KS8695"
98830bc9 582 select ARCH_REQUIRE_GPIOLIB
c7e783d6 583 select CLKSRC_MMIO
b1b3f49c 584 select CPU_ARM922T
c7e783d6 585 select GENERIC_CLOCKEVENTS
b1b3f49c 586 select NEED_MACH_MEMORY_H
788c9700
RK
587 help
588 Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
589 System-on-Chip devices.
590
788c9700
RK
591config ARCH_W90X900
592 bool "Nuvoton W90X900 CPU"
c52d3d68 593 select ARCH_REQUIRE_GPIOLIB
6d803ba7 594 select CLKDEV_LOOKUP
6fa5d5f7 595 select CLKSRC_MMIO
b1b3f49c 596 select CPU_ARM926T
58b5369e 597 select GENERIC_CLOCKEVENTS
788c9700 598 help
a8bc4ead 599 Support for Nuvoton (Winbond logic dept.) ARM9 processor,
600 At present, the w90x900 has been renamed nuc900, regarding
601 the ARM series product line, you can login the following
602 link address to know more.
603
604 <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
605 ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
788c9700 606
93e22567
RK
607config ARCH_LPC32XX
608 bool "NXP LPC32XX"
609 select ARCH_REQUIRE_GPIOLIB
610 select ARM_AMBA
611 select CLKDEV_LOOKUP
612 select CLKSRC_MMIO
613 select CPU_ARM926T
614 select GENERIC_CLOCKEVENTS
615 select HAVE_IDE
93e22567
RK
616 select USE_OF
617 help
618 Support for the NXP LPC32XX family of processors
619
1da177e4 620config ARCH_PXA
2c8086a5 621 bool "PXA2xx/PXA3xx-based"
a4f7e763 622 depends on MMU
b1b3f49c
RK
623 select ARCH_MTD_XIP
624 select ARCH_REQUIRE_GPIOLIB
625 select ARM_CPU_SUSPEND if PM
626 select AUTO_ZRELADDR
6d803ba7 627 select CLKDEV_LOOKUP
234b6ced 628 select CLKSRC_MMIO
6f6caeaa 629 select CLKSRC_OF
981d0f39 630 select GENERIC_CLOCKEVENTS
157d2644 631 select GPIO_PXA
d0ee9f40 632 select HAVE_IDE
b1b3f49c 633 select MULTI_IRQ_HANDLER
b1b3f49c
RK
634 select PLAT_PXA
635 select SPARSE_IRQ
f999b8bd 636 help
2c8086a5 637 Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
1da177e4 638
8fc1b0f8
KG
639config ARCH_MSM
640 bool "Qualcomm MSM (non-multiplatform)"
923a081c 641 select ARCH_REQUIRE_GPIOLIB
8cc7f533 642 select COMMON_CLK
b1b3f49c 643 select GENERIC_CLOCKEVENTS
49cbe786 644 help
4b53eb4f
DW
645 Support for Qualcomm MSM/QSD based systems. This runs on the
646 apps processor of the MSM/QSD and depends on a shared memory
647 interface to the modem processor which runs the baseband
648 stack and controls some vital subsystems
649 (clock and power control, etc).
49cbe786 650
bf98c1ea 651config ARCH_SHMOBILE_LEGACY
0d9fd616 652 bool "Renesas ARM SoCs (non-multiplatform)"
bf98c1ea 653 select ARCH_SHMOBILE
91942d17 654 select ARM_PATCH_PHYS_VIRT if MMU
5e93c6b4 655 select CLKDEV_LOOKUP
0ed82bc9 656 select CPU_V7
b1b3f49c 657 select GENERIC_CLOCKEVENTS
4c3ffffd 658 select HAVE_ARM_SCU if SMP
a894fcc2 659 select HAVE_ARM_TWD if SMP
aa3831cf 660 select HAVE_MACH_CLKDEV
3b55658a 661 select HAVE_SMP
ce5ea9f3 662 select MIGHT_HAVE_CACHE_L2X0
60f1435c 663 select MULTI_IRQ_HANDLER
ce816fa8 664 select NO_IOPORT_MAP
2cd3c927 665 select PINCTRL
b1b3f49c 666 select PM_GENERIC_DOMAINS if PM
0cdc23df 667 select SH_CLK_CPG
b1b3f49c 668 select SPARSE_IRQ
c793c1b0 669 help
0d9fd616
LP
670 Support for Renesas ARM SoC platforms using a non-multiplatform
671 kernel. This includes the SH-Mobile, R-Mobile, EMMA-Mobile, R-Car
672 and RZ families.
c793c1b0 673
1da177e4
LT
674config ARCH_RPC
675 bool "RiscPC"
676 select ARCH_ACORN
a08b6b79 677 select ARCH_MAY_HAVE_PC_FDC
07f841b7 678 select ARCH_SPARSEMEM_ENABLE
5cfc8ee0 679 select ARCH_USES_GETTIMEOFFSET
fa04e209 680 select CPU_SA110
b1b3f49c 681 select FIQ
d0ee9f40 682 select HAVE_IDE
b1b3f49c
RK
683 select HAVE_PATA_PLATFORM
684 select ISA_DMA_API
c334bc15 685 select NEED_MACH_IO_H
0cdc8b92 686 select NEED_MACH_MEMORY_H
ce816fa8 687 select NO_IOPORT_MAP
b4811bac 688 select VIRT_TO_BUS
1da177e4
LT
689 help
690 On the Acorn Risc-PC, Linux can support the internal IDE disk and
691 CD-ROM interface, serial and parallel port, and the floppy drive.
692
693config ARCH_SA1100
694 bool "SA1100-based"
b1b3f49c
RK
695 select ARCH_MTD_XIP
696 select ARCH_REQUIRE_GPIOLIB
697 select ARCH_SPARSEMEM_ENABLE
698 select CLKDEV_LOOKUP
699 select CLKSRC_MMIO
1937f5b9 700 select CPU_FREQ
b1b3f49c 701 select CPU_SA1100
3e238be2 702 select GENERIC_CLOCKEVENTS
d0ee9f40 703 select HAVE_IDE
b1b3f49c 704 select ISA
0cdc8b92 705 select NEED_MACH_MEMORY_H
375dec92 706 select SPARSE_IRQ
f999b8bd
MM
707 help
708 Support for StrongARM 11x0 based boards.
1da177e4 709
b130d5c2
KK
710config ARCH_S3C24XX
711 bool "Samsung S3C24XX SoCs"
53650430 712 select ARCH_REQUIRE_GPIOLIB
335cce74 713 select ATAGS
b1b3f49c 714 select CLKDEV_LOOKUP
4280506a 715 select CLKSRC_SAMSUNG_PWM
7f78b6eb 716 select GENERIC_CLOCKEVENTS
880cf071 717 select GPIO_SAMSUNG
20676c15 718 select HAVE_S3C2410_I2C if I2C
b130d5c2 719 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 720 select HAVE_S3C_RTC if RTC_CLASS
17453dd2 721 select MULTI_IRQ_HANDLER
c334bc15 722 select NEED_MACH_IO_H
cd8dc7ae 723 select SAMSUNG_ATAGS
1da177e4 724 help
b130d5c2
KK
725 Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
726 and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
727 (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
728 Samsung SMDK2410 development board (and derivatives).
63b1f51b 729
a08ab637
BD
730config ARCH_S3C64XX
731 bool "Samsung S3C64XX"
b1b3f49c 732 select ARCH_REQUIRE_GPIOLIB
1db0287a 733 select ARM_AMBA
89f0ce72 734 select ARM_VIC
335cce74 735 select ATAGS
b1b3f49c 736 select CLKDEV_LOOKUP
4280506a 737 select CLKSRC_SAMSUNG_PWM
ccecba3c 738 select COMMON_CLK_SAMSUNG
70bacadb 739 select CPU_V6K
04a49b71 740 select GENERIC_CLOCKEVENTS
880cf071 741 select GPIO_SAMSUNG
b1b3f49c
RK
742 select HAVE_S3C2410_I2C if I2C
743 select HAVE_S3C2410_WATCHDOG if WATCHDOG
6700397a 744 select HAVE_TCM
ce816fa8 745 select NO_IOPORT_MAP
b1b3f49c 746 select PLAT_SAMSUNG
4ab75a3f 747 select PM_GENERIC_DOMAINS if PM
b1b3f49c
RK
748 select S3C_DEV_NAND
749 select S3C_GPIO_TRACK
cd8dc7ae 750 select SAMSUNG_ATAGS
6e2d9e93 751 select SAMSUNG_WAKEMASK
88f59738 752 select SAMSUNG_WDT_RESET
a08ab637
BD
753 help
754 Samsung S3C64XX series based systems
755
7c6337e2
KH
756config ARCH_DAVINCI
757 bool "TI DaVinci"
b1b3f49c 758 select ARCH_HAS_HOLES_MEMORYMODEL
dce1115b 759 select ARCH_REQUIRE_GPIOLIB
6d803ba7 760 select CLKDEV_LOOKUP
20e9969b 761 select GENERIC_ALLOCATOR
b1b3f49c 762 select GENERIC_CLOCKEVENTS
dc7ad3b3 763 select GENERIC_IRQ_CHIP
b1b3f49c 764 select HAVE_IDE
3ad7a42d 765 select TI_PRIV_EDMA
689e331f 766 select USE_OF
b1b3f49c 767 select ZONE_DMA
7c6337e2
KH
768 help
769 Support for TI's DaVinci platform.
770
a0694861
TL
771config ARCH_OMAP1
772 bool "TI OMAP1"
00a36698 773 depends on MMU
9af915da 774 select ARCH_HAS_HOLES_MEMORYMODEL
a0694861 775 select ARCH_OMAP
21f47fbc 776 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 777 select CLKDEV_LOOKUP
d6e15d78 778 select CLKSRC_MMIO
b1b3f49c 779 select GENERIC_CLOCKEVENTS
a0694861 780 select GENERIC_IRQ_CHIP
a0694861
TL
781 select HAVE_IDE
782 select IRQ_DOMAIN
783 select NEED_MACH_IO_H if PCCARD
784 select NEED_MACH_MEMORY_H
21f47fbc 785 help
a0694861 786 Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
02c981c0 787
1da177e4
LT
788endchoice
789
387798b3
RH
790menu "Multiple platform selection"
791 depends on ARCH_MULTIPLATFORM
792
793comment "CPU Core family selection"
794
f8afae40
AB
795config ARCH_MULTI_V4
796 bool "ARMv4 based platforms (FA526)"
797 depends on !ARCH_MULTI_V6_V7
798 select ARCH_MULTI_V4_V5
799 select CPU_FA526
800
387798b3
RH
801config ARCH_MULTI_V4T
802 bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
387798b3 803 depends on !ARCH_MULTI_V6_V7
b1b3f49c 804 select ARCH_MULTI_V4_V5
24e860fb
AB
805 select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \
806 CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \
807 CPU_ARM925T || CPU_ARM940T)
387798b3
RH
808
809config ARCH_MULTI_V5
810 bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
387798b3 811 depends on !ARCH_MULTI_V6_V7
b1b3f49c 812 select ARCH_MULTI_V4_V5
12567bbd 813 select CPU_ARM926T if !(CPU_ARM946E || CPU_ARM1020 || \
24e860fb
AB
814 CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \
815 CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON)
387798b3
RH
816
817config ARCH_MULTI_V4_V5
818 bool
819
820config ARCH_MULTI_V6
8dda05cc 821 bool "ARMv6 based platforms (ARM11)"
387798b3 822 select ARCH_MULTI_V6_V7
42f4754a 823 select CPU_V6K
387798b3
RH
824
825config ARCH_MULTI_V7
8dda05cc 826 bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
387798b3
RH
827 default y
828 select ARCH_MULTI_V6_V7
b1b3f49c 829 select CPU_V7
90bc8ac7 830 select HAVE_SMP
387798b3
RH
831
832config ARCH_MULTI_V6_V7
833 bool
9352b05b 834 select MIGHT_HAVE_CACHE_L2X0
387798b3
RH
835
836config ARCH_MULTI_CPU_AUTO
837 def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
838 select ARCH_MULTI_V5
839
840endmenu
841
05e2a3de
RH
842config ARCH_VIRT
843 bool "Dummy Virtual Machine" if ARCH_MULTI_V7
4b8b5f25 844 select ARM_AMBA
05e2a3de 845 select ARM_GIC
05e2a3de 846 select ARM_PSCI
4b8b5f25 847 select HAVE_ARM_ARCH_TIMER
05e2a3de 848
ccf50e23
RK
849#
850# This is sorted alphabetically by mach-* pathname. However, plat-*
851# Kconfigs may be included either alphabetically (according to the
852# plat- suffix) or along side the corresponding mach-* source.
853#
3e93a22b
GC
854source "arch/arm/mach-mvebu/Kconfig"
855
95b8f20f
RK
856source "arch/arm/mach-at91/Kconfig"
857
1d22924e
AB
858source "arch/arm/mach-axxia/Kconfig"
859
8ac49e04
CD
860source "arch/arm/mach-bcm/Kconfig"
861
1c37fa10
SH
862source "arch/arm/mach-berlin/Kconfig"
863
1da177e4
LT
864source "arch/arm/mach-clps711x/Kconfig"
865
d94f944e
AV
866source "arch/arm/mach-cns3xxx/Kconfig"
867
95b8f20f
RK
868source "arch/arm/mach-davinci/Kconfig"
869
870source "arch/arm/mach-dove/Kconfig"
871
e7736d47
LB
872source "arch/arm/mach-ep93xx/Kconfig"
873
1da177e4
LT
874source "arch/arm/mach-footbridge/Kconfig"
875
59d3a193
PZ
876source "arch/arm/mach-gemini/Kconfig"
877
387798b3
RH
878source "arch/arm/mach-highbank/Kconfig"
879
389ee0c2
HZ
880source "arch/arm/mach-hisi/Kconfig"
881
1da177e4
LT
882source "arch/arm/mach-integrator/Kconfig"
883
3f7e5815
LB
884source "arch/arm/mach-iop32x/Kconfig"
885
886source "arch/arm/mach-iop33x/Kconfig"
1da177e4 887
285f5fa7
DW
888source "arch/arm/mach-iop13xx/Kconfig"
889
1da177e4
LT
890source "arch/arm/mach-ixp4xx/Kconfig"
891
828989ad
SS
892source "arch/arm/mach-keystone/Kconfig"
893
95b8f20f
RK
894source "arch/arm/mach-ks8695/Kconfig"
895
3b8f5030
CC
896source "arch/arm/mach-meson/Kconfig"
897
95b8f20f
RK
898source "arch/arm/mach-msm/Kconfig"
899
17723fd3
JJ
900source "arch/arm/mach-moxart/Kconfig"
901
794d15b2
SS
902source "arch/arm/mach-mv78xx0/Kconfig"
903
3995eb82 904source "arch/arm/mach-imx/Kconfig"
1da177e4 905
f682a218
MB
906source "arch/arm/mach-mediatek/Kconfig"
907
1d3f33d5
SG
908source "arch/arm/mach-mxs/Kconfig"
909
95b8f20f 910source "arch/arm/mach-netx/Kconfig"
49cbe786 911
95b8f20f 912source "arch/arm/mach-nomadik/Kconfig"
95b8f20f 913
9851ca57
DT
914source "arch/arm/mach-nspire/Kconfig"
915
d48af15e
TL
916source "arch/arm/plat-omap/Kconfig"
917
918source "arch/arm/mach-omap1/Kconfig"
1da177e4 919
1dbae815
TL
920source "arch/arm/mach-omap2/Kconfig"
921
9dd0b194 922source "arch/arm/mach-orion5x/Kconfig"
585cf175 923
387798b3
RH
924source "arch/arm/mach-picoxcell/Kconfig"
925
95b8f20f
RK
926source "arch/arm/mach-pxa/Kconfig"
927source "arch/arm/plat-pxa/Kconfig"
585cf175 928
95b8f20f
RK
929source "arch/arm/mach-mmp/Kconfig"
930
8fc1b0f8
KG
931source "arch/arm/mach-qcom/Kconfig"
932
95b8f20f
RK
933source "arch/arm/mach-realview/Kconfig"
934
d63dc051
HS
935source "arch/arm/mach-rockchip/Kconfig"
936
95b8f20f 937source "arch/arm/mach-sa1100/Kconfig"
edabd38e 938
387798b3
RH
939source "arch/arm/mach-socfpga/Kconfig"
940
a7ed099f 941source "arch/arm/mach-spear/Kconfig"
a21765a7 942
65ebcc11
SK
943source "arch/arm/mach-sti/Kconfig"
944
85fd6d63 945source "arch/arm/mach-s3c24xx/Kconfig"
1da177e4 946
431107ea 947source "arch/arm/mach-s3c64xx/Kconfig"
a08ab637 948
170f4e42
KK
949source "arch/arm/mach-s5pv210/Kconfig"
950
83014579 951source "arch/arm/mach-exynos/Kconfig"
e509b289 952source "arch/arm/plat-samsung/Kconfig"
cc0e72b8 953
882d01f9 954source "arch/arm/mach-shmobile/Kconfig"
52c543f9 955
3b52634f
MR
956source "arch/arm/mach-sunxi/Kconfig"
957
156a0997
BS
958source "arch/arm/mach-prima2/Kconfig"
959
c5f80065
EG
960source "arch/arm/mach-tegra/Kconfig"
961
95b8f20f 962source "arch/arm/mach-u300/Kconfig"
1da177e4 963
95b8f20f 964source "arch/arm/mach-ux500/Kconfig"
1da177e4
LT
965
966source "arch/arm/mach-versatile/Kconfig"
967
ceade897 968source "arch/arm/mach-vexpress/Kconfig"
420c34e4 969source "arch/arm/plat-versatile/Kconfig"
ceade897 970
6f35f9a9
TP
971source "arch/arm/mach-vt8500/Kconfig"
972
7ec80ddf 973source "arch/arm/mach-w90x900/Kconfig"
974
9a45eb69
JC
975source "arch/arm/mach-zynq/Kconfig"
976
1da177e4
LT
977# Definitions to make life easier
978config ARCH_ACORN
979 bool
980
7ae1f7ec
LB
981config PLAT_IOP
982 bool
469d3044 983 select GENERIC_CLOCKEVENTS
7ae1f7ec 984
69b02f6a
LB
985config PLAT_ORION
986 bool
bfe45e0b 987 select CLKSRC_MMIO
b1b3f49c 988 select COMMON_CLK
dc7ad3b3 989 select GENERIC_IRQ_CHIP
278b45b0 990 select IRQ_DOMAIN
69b02f6a 991
abcda1dc
TP
992config PLAT_ORION_LEGACY
993 bool
994 select PLAT_ORION
995
bd5ce433
EM
996config PLAT_PXA
997 bool
998
f4b8b319
RK
999config PLAT_VERSATILE
1000 bool
1001
e3887714
RK
1002config ARM_TIMER_SP804
1003 bool
bfe45e0b 1004 select CLKSRC_MMIO
7a0eca71 1005 select CLKSRC_OF if OF
e3887714 1006
d9a1beaa
AC
1007source "arch/arm/firmware/Kconfig"
1008
1da177e4
LT
1009source arch/arm/mm/Kconfig
1010
afe4b25e 1011config IWMMXT
d93003e8
SH
1012 bool "Enable iWMMXt support"
1013 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 || CPU_PJ4B
1014 default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 || CPU_PJ4B
afe4b25e
LB
1015 help
1016 Enable support for iWMMXt context switching at run time if
1017 running on a CPU that supports it.
1018
52108641 1019config MULTI_IRQ_HANDLER
1020 bool
1021 help
1022 Allow each machine to specify it's own IRQ handler at run time.
1023
3b93e7b0
HC
1024if !MMU
1025source "arch/arm/Kconfig-nommu"
1026endif
1027
3e0a07f8
GC
1028config PJ4B_ERRATA_4742
1029 bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation"
1030 depends on CPU_PJ4B && MACH_ARMADA_370
1031 default y
1032 help
1033 When coming out of either a Wait for Interrupt (WFI) or a Wait for
1034 Event (WFE) IDLE states, a specific timing sensitivity exists between
1035 the retiring WFI/WFE instructions and the newly issued subsequent
1036 instructions. This sensitivity can result in a CPU hang scenario.
1037 Workaround:
1038 The software must insert either a Data Synchronization Barrier (DSB)
1039 or Data Memory Barrier (DMB) command immediately after the WFI/WFE
1040 instruction
1041
f0c4b8d6
WD
1042config ARM_ERRATA_326103
1043 bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
1044 depends on CPU_V6
1045 help
1046 Executing a SWP instruction to read-only memory does not set bit 11
1047 of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
1048 treat the access as a read, preventing a COW from occurring and
1049 causing the faulting task to livelock.
1050
9cba3ccc
CM
1051config ARM_ERRATA_411920
1052 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
e399b1a4 1053 depends on CPU_V6 || CPU_V6K
9cba3ccc
CM
1054 help
1055 Invalidation of the Instruction Cache operation can
1056 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
1057 It does not affect the MPCore. This option enables the ARM Ltd.
1058 recommended workaround.
1059
7ce236fc
CM
1060config ARM_ERRATA_430973
1061 bool "ARM errata: Stale prediction on replaced interworking branch"
1062 depends on CPU_V7
1063 help
1064 This option enables the workaround for the 430973 Cortex-A8
1065 (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
1066 interworking branch is replaced with another code sequence at the
1067 same virtual address, whether due to self-modifying code or virtual
1068 to physical address re-mapping, Cortex-A8 does not recover from the
1069 stale interworking branch prediction. This results in Cortex-A8
1070 executing the new code sequence in the incorrect ARM or Thumb state.
1071 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
1072 and also flushes the branch target cache at every context switch.
1073 Note that setting specific bits in the ACTLR register may not be
1074 available in non-secure mode.
1075
855c551f
CM
1076config ARM_ERRATA_458693
1077 bool "ARM errata: Processor deadlock when a false hazard is created"
1078 depends on CPU_V7
62e4d357 1079 depends on !ARCH_MULTIPLATFORM
855c551f
CM
1080 help
1081 This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1082 erratum. For very specific sequences of memory operations, it is
1083 possible for a hazard condition intended for a cache line to instead
1084 be incorrectly associated with a different cache line. This false
1085 hazard might then cause a processor deadlock. The workaround enables
1086 the L1 caching of the NEON accesses and disables the PLD instruction
1087 in the ACTLR register. Note that setting specific bits in the ACTLR
1088 register may not be available in non-secure mode.
1089
0516e464
CM
1090config ARM_ERRATA_460075
1091 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
1092 depends on CPU_V7
62e4d357 1093 depends on !ARCH_MULTIPLATFORM
0516e464
CM
1094 help
1095 This option enables the workaround for the 460075 Cortex-A8 (r2p0)
1096 erratum. Any asynchronous access to the L2 cache may encounter a
1097 situation in which recent store transactions to the L2 cache are lost
1098 and overwritten with stale memory contents from external memory. The
1099 workaround disables the write-allocate mode for the L2 cache via the
1100 ACTLR register. Note that setting specific bits in the ACTLR register
1101 may not be available in non-secure mode.
1102
9f05027c
WD
1103config ARM_ERRATA_742230
1104 bool "ARM errata: DMB operation may be faulty"
1105 depends on CPU_V7 && SMP
62e4d357 1106 depends on !ARCH_MULTIPLATFORM
9f05027c
WD
1107 help
1108 This option enables the workaround for the 742230 Cortex-A9
1109 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
1110 between two write operations may not ensure the correct visibility
1111 ordering of the two writes. This workaround sets a specific bit in
1112 the diagnostic register of the Cortex-A9 which causes the DMB
1113 instruction to behave as a DSB, ensuring the correct behaviour of
1114 the two writes.
1115
a672e99b
WD
1116config ARM_ERRATA_742231
1117 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1118 depends on CPU_V7 && SMP
62e4d357 1119 depends on !ARCH_MULTIPLATFORM
a672e99b
WD
1120 help
1121 This option enables the workaround for the 742231 Cortex-A9
1122 (r2p0..r2p2) erratum. Under certain conditions, specific to the
1123 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1124 accessing some data located in the same cache line, may get corrupted
1125 data due to bad handling of the address hazard when the line gets
1126 replaced from one of the CPUs at the same time as another CPU is
1127 accessing it. This workaround sets specific bits in the diagnostic
1128 register of the Cortex-A9 which reduces the linefill issuing
1129 capabilities of the processor.
1130
69155794
JM
1131config ARM_ERRATA_643719
1132 bool "ARM errata: LoUIS bit field in CLIDR register is incorrect"
1133 depends on CPU_V7 && SMP
1134 help
1135 This option enables the workaround for the 643719 Cortex-A9 (prior to
1136 r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR
1137 register returns zero when it should return one. The workaround
1138 corrects this value, ensuring cache maintenance operations which use
1139 it behave as intended and avoiding data corruption.
1140
cdf357f1
WD
1141config ARM_ERRATA_720789
1142 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
e66dc745 1143 depends on CPU_V7
cdf357f1
WD
1144 help
1145 This option enables the workaround for the 720789 Cortex-A9 (prior to
1146 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1147 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1148 As a consequence of this erratum, some TLB entries which should be
1149 invalidated are not, resulting in an incoherency in the system page
1150 tables. The workaround changes the TLB flushing routines to invalidate
1151 entries regardless of the ASID.
475d92fc
WD
1152
1153config ARM_ERRATA_743622
1154 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1155 depends on CPU_V7
62e4d357 1156 depends on !ARCH_MULTIPLATFORM
475d92fc
WD
1157 help
1158 This option enables the workaround for the 743622 Cortex-A9
efbc74ac 1159 (r2p*) erratum. Under very rare conditions, a faulty
475d92fc
WD
1160 optimisation in the Cortex-A9 Store Buffer may lead to data
1161 corruption. This workaround sets a specific bit in the diagnostic
1162 register of the Cortex-A9 which disables the Store Buffer
1163 optimisation, preventing the defect from occurring. This has no
1164 visible impact on the overall performance or power consumption of the
1165 processor.
1166
9a27c27c
WD
1167config ARM_ERRATA_751472
1168 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
ba90c516 1169 depends on CPU_V7
62e4d357 1170 depends on !ARCH_MULTIPLATFORM
9a27c27c
WD
1171 help
1172 This option enables the workaround for the 751472 Cortex-A9 (prior
1173 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
1174 completion of a following broadcasted operation if the second
1175 operation is received by a CPU before the ICIALLUIS has completed,
1176 potentially leading to corrupted entries in the cache or TLB.
1177
fcbdc5fe
WD
1178config ARM_ERRATA_754322
1179 bool "ARM errata: possible faulty MMU translations following an ASID switch"
1180 depends on CPU_V7
1181 help
1182 This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1183 r3p*) erratum. A speculative memory access may cause a page table walk
1184 which starts prior to an ASID switch but completes afterwards. This
1185 can populate the micro-TLB with a stale entry which may be hit with
1186 the new ASID. This workaround places two dsb instructions in the mm
1187 switching code so that no page table walks can cross the ASID switch.
1188
5dab26af
WD
1189config ARM_ERRATA_754327
1190 bool "ARM errata: no automatic Store Buffer drain"
1191 depends on CPU_V7 && SMP
1192 help
1193 This option enables the workaround for the 754327 Cortex-A9 (prior to
1194 r2p0) erratum. The Store Buffer does not have any automatic draining
1195 mechanism and therefore a livelock may occur if an external agent
1196 continuously polls a memory location waiting to observe an update.
1197 This workaround defines cpu_relax() as smp_mb(), preventing correctly
1198 written polling loops from denying visibility of updates to memory.
1199
145e10e1
CM
1200config ARM_ERRATA_364296
1201 bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
fd832478 1202 depends on CPU_V6
145e10e1
CM
1203 help
1204 This options enables the workaround for the 364296 ARM1136
1205 r0p2 erratum (possible cache data corruption with
1206 hit-under-miss enabled). It sets the undocumented bit 31 in
1207 the auxiliary control register and the FI bit in the control
1208 register, thus disabling hit-under-miss without putting the
1209 processor into full low interrupt latency mode. ARM11MPCore
1210 is not affected.
1211
f630c1bd
WD
1212config ARM_ERRATA_764369
1213 bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1214 depends on CPU_V7 && SMP
1215 help
1216 This option enables the workaround for erratum 764369
1217 affecting Cortex-A9 MPCore with two or more processors (all
1218 current revisions). Under certain timing circumstances, a data
1219 cache line maintenance operation by MVA targeting an Inner
1220 Shareable memory region may fail to proceed up to either the
1221 Point of Coherency or to the Point of Unification of the
1222 system. This workaround adds a DSB instruction before the
1223 relevant cache maintenance functions and sets a specific bit
1224 in the diagnostic control register of the SCU.
1225
7253b85c
SH
1226config ARM_ERRATA_775420
1227 bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
1228 depends on CPU_V7
1229 help
1230 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
1231 r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
1232 operation aborts with MMU exception, it might cause the processor
1233 to deadlock. This workaround puts DSB before executing ISB if
1234 an abort may occur on cache maintenance.
1235
93dc6887
CM
1236config ARM_ERRATA_798181
1237 bool "ARM errata: TLBI/DSB failure on Cortex-A15"
1238 depends on CPU_V7 && SMP
1239 help
1240 On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
1241 adequately shooting down all use of the old entries. This
1242 option enables the Linux kernel workaround for this erratum
1243 which sends an IPI to the CPUs that are running the same ASID
1244 as the one being invalidated.
1245
84b6504f
WD
1246config ARM_ERRATA_773022
1247 bool "ARM errata: incorrect instructions may be executed from loop buffer"
1248 depends on CPU_V7
1249 help
1250 This option enables the workaround for the 773022 Cortex-A15
1251 (up to r0p4) erratum. In certain rare sequences of code, the
1252 loop buffer may deliver incorrect instructions. This
1253 workaround disables the loop buffer to avoid the erratum.
1254
1da177e4
LT
1255endmenu
1256
1257source "arch/arm/common/Kconfig"
1258
1da177e4
LT
1259menu "Bus support"
1260
1261config ARM_AMBA
1262 bool
1263
1264config ISA
1265 bool
1da177e4
LT
1266 help
1267 Find out whether you have ISA slots on your motherboard. ISA is the
1268 name of a bus system, i.e. the way the CPU talks to the other stuff
1269 inside your box. Other bus systems are PCI, EISA, MicroChannel
1270 (MCA) or VESA. ISA is an older system, now being displaced by PCI;
1271 newer boards don't support it. If you have ISA, say Y, otherwise N.
1272
065909b9 1273# Select ISA DMA controller support
1da177e4
LT
1274config ISA_DMA
1275 bool
065909b9 1276 select ISA_DMA_API
1da177e4 1277
065909b9 1278# Select ISA DMA interface
5cae841b
AV
1279config ISA_DMA_API
1280 bool
5cae841b 1281
1da177e4 1282config PCI
0b05da72 1283 bool "PCI support" if MIGHT_HAVE_PCI
1da177e4
LT
1284 help
1285 Find out whether you have a PCI motherboard. PCI is the name of a
1286 bus system, i.e. the way the CPU talks to the other stuff inside
1287 your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
1288 VESA. If you have PCI, say Y, otherwise N.
1289
52882173
AV
1290config PCI_DOMAINS
1291 bool
1292 depends on PCI
1293
b080ac8a
MRJ
1294config PCI_NANOENGINE
1295 bool "BSE nanoEngine PCI support"
1296 depends on SA1100_NANOENGINE
1297 help
1298 Enable PCI on the BSE nanoEngine board.
1299
36e23590
MW
1300config PCI_SYSCALL
1301 def_bool PCI
1302
a0113a99
MR
1303config PCI_HOST_ITE8152
1304 bool
1305 depends on PCI && MACH_ARMCORE
1306 default y
1307 select DMABOUNCE
1308
1da177e4 1309source "drivers/pci/Kconfig"
3f06d157 1310source "drivers/pci/pcie/Kconfig"
1da177e4
LT
1311
1312source "drivers/pcmcia/Kconfig"
1313
1314endmenu
1315
1316menu "Kernel Features"
1317
3b55658a
DM
1318config HAVE_SMP
1319 bool
1320 help
1321 This option should be selected by machines which have an SMP-
1322 capable CPU.
1323
1324 The only effect of this option is to make the SMP-related
1325 options available to the user for configuration.
1326
1da177e4 1327config SMP
bb2d8130 1328 bool "Symmetric Multi-Processing"
fbb4ddac 1329 depends on CPU_V6K || CPU_V7
bc28248e 1330 depends on GENERIC_CLOCKEVENTS
3b55658a 1331 depends on HAVE_SMP
801bb21c 1332 depends on MMU || ARM_MPU
1da177e4
LT
1333 help
1334 This enables support for systems with more than one CPU. If you have
4a474157
RG
1335 a system with only one CPU, say N. If you have a system with more
1336 than one CPU, say Y.
1da177e4 1337
4a474157 1338 If you say N here, the kernel will run on uni- and multiprocessor
1da177e4 1339 machines, but will use only one CPU of a multiprocessor machine. If
4a474157
RG
1340 you say Y here, the kernel will run on many, but not all,
1341 uniprocessor machines. On a uniprocessor machine, the kernel
1342 will run faster if you say N here.
1da177e4 1343
395cf969 1344 See also <file:Documentation/x86/i386/IO-APIC.txt>,
1da177e4 1345 <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
50a23e6e 1346 <http://tldp.org/HOWTO/SMP-HOWTO.html>.
1da177e4
LT
1347
1348 If you don't know what to do here, say N.
1349
f00ec48f
RK
1350config SMP_ON_UP
1351 bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
801bb21c 1352 depends on SMP && !XIP_KERNEL && MMU
f00ec48f
RK
1353 default y
1354 help
1355 SMP kernels contain instructions which fail on non-SMP processors.
1356 Enabling this option allows the kernel to modify itself to make
1357 these instructions safe. Disabling it allows about 1K of space
1358 savings.
1359
1360 If you don't know what to do here, say Y.
1361
c9018aab
VG
1362config ARM_CPU_TOPOLOGY
1363 bool "Support cpu topology definition"
1364 depends on SMP && CPU_V7
1365 default y
1366 help
1367 Support ARM cpu topology definition. The MPIDR register defines
1368 affinity between processors which is then used to describe the cpu
1369 topology of an ARM System.
1370
1371config SCHED_MC
1372 bool "Multi-core scheduler support"
1373 depends on ARM_CPU_TOPOLOGY
1374 help
1375 Multi-core scheduler support improves the CPU scheduler's decision
1376 making when dealing with multi-core CPU chips at a cost of slightly
1377 increased overhead in some places. If unsure say N here.
1378
1379config SCHED_SMT
1380 bool "SMT scheduler support"
1381 depends on ARM_CPU_TOPOLOGY
1382 help
1383 Improves the CPU scheduler's decision making when dealing with
1384 MultiThreading at a cost of slightly increased overhead in some
1385 places. If unsure say N here.
1386
a8cbcd92
RK
1387config HAVE_ARM_SCU
1388 bool
a8cbcd92
RK
1389 help
1390 This option enables support for the ARM system coherency unit
1391
8a4da6e3 1392config HAVE_ARM_ARCH_TIMER
022c03a2
MZ
1393 bool "Architected timer support"
1394 depends on CPU_V7
8a4da6e3 1395 select ARM_ARCH_TIMER
0c403462 1396 select GENERIC_CLOCKEVENTS
022c03a2
MZ
1397 help
1398 This option enables support for the ARM architected timer
1399
f32f4ce2
RK
1400config HAVE_ARM_TWD
1401 bool
1402 depends on SMP
da4a686a 1403 select CLKSRC_OF if OF
f32f4ce2
RK
1404 help
1405 This options enables support for the ARM timer and watchdog unit
1406
e8db288e
NP
1407config MCPM
1408 bool "Multi-Cluster Power Management"
1409 depends on CPU_V7 && SMP
1410 help
1411 This option provides the common power management infrastructure
1412 for (multi-)cluster based systems, such as big.LITTLE based
1413 systems.
1414
ebf4a5c5
HZ
1415config MCPM_QUAD_CLUSTER
1416 bool
1417 depends on MCPM
1418 help
1419 To avoid wasting resources unnecessarily, MCPM only supports up
1420 to 2 clusters by default.
1421 Platforms with 3 or 4 clusters that use MCPM must select this
1422 option to allow the additional clusters to be managed.
1423
1c33be57
NP
1424config BIG_LITTLE
1425 bool "big.LITTLE support (Experimental)"
1426 depends on CPU_V7 && SMP
1427 select MCPM
1428 help
1429 This option enables support selections for the big.LITTLE
1430 system architecture.
1431
1432config BL_SWITCHER
1433 bool "big.LITTLE switcher support"
1434 depends on BIG_LITTLE && MCPM && HOTPLUG_CPU
1c33be57 1435 select ARM_CPU_SUSPEND
51aaf81f 1436 select CPU_PM
1c33be57
NP
1437 help
1438 The big.LITTLE "switcher" provides the core functionality to
1439 transparently handle transition between a cluster of A15's
1440 and a cluster of A7's in a big.LITTLE system.
1441
b22537c6
NP
1442config BL_SWITCHER_DUMMY_IF
1443 tristate "Simple big.LITTLE switcher user interface"
1444 depends on BL_SWITCHER && DEBUG_KERNEL
1445 help
1446 This is a simple and dummy char dev interface to control
1447 the big.LITTLE switcher core code. It is meant for
1448 debugging purposes only.
1449
8d5796d2
LB
1450choice
1451 prompt "Memory split"
006fa259 1452 depends on MMU
8d5796d2
LB
1453 default VMSPLIT_3G
1454 help
1455 Select the desired split between kernel and user memory.
1456
1457 If you are not absolutely sure what you are doing, leave this
1458 option alone!
1459
1460 config VMSPLIT_3G
1461 bool "3G/1G user/kernel split"
1462 config VMSPLIT_2G
1463 bool "2G/2G user/kernel split"
1464 config VMSPLIT_1G
1465 bool "1G/3G user/kernel split"
1466endchoice
1467
1468config PAGE_OFFSET
1469 hex
006fa259 1470 default PHYS_OFFSET if !MMU
8d5796d2
LB
1471 default 0x40000000 if VMSPLIT_1G
1472 default 0x80000000 if VMSPLIT_2G
1473 default 0xC0000000
1474
1da177e4
LT
1475config NR_CPUS
1476 int "Maximum number of CPUs (2-32)"
1477 range 2 32
1478 depends on SMP
1479 default "4"
1480
a054a811 1481config HOTPLUG_CPU
00b7dede 1482 bool "Support for hot-pluggable CPUs"
40b31360 1483 depends on SMP
a054a811
RK
1484 help
1485 Say Y here to experiment with turning CPUs off and on. CPUs
1486 can be controlled through /sys/devices/system/cpu.
1487
2bdd424f
WD
1488config ARM_PSCI
1489 bool "Support for the ARM Power State Coordination Interface (PSCI)"
1490 depends on CPU_V7
1491 help
1492 Say Y here if you want Linux to communicate with system firmware
1493 implementing the PSCI specification for CPU-centric power
1494 management operations described in ARM document number ARM DEN
1495 0022A ("Power State Coordination Interface System Software on
1496 ARM processors").
1497
2a6ad871
MR
1498# The GPIO number here must be sorted by descending number. In case of
1499# a multiplatform kernel, we just want the highest value required by the
1500# selected platforms.
44986ab0
PDSN
1501config ARCH_NR_GPIO
1502 int
3dea19e8 1503 default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
aa42587a
TF
1504 default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || \
1505 SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX || ARCH_S5PV210
eb171a99 1506 default 416 if ARCH_SUNXI
06b851e5 1507 default 392 if ARCH_U8500
01bb914c 1508 default 352 if ARCH_VT8500
7b5da4c3 1509 default 288 if ARCH_ROCKCHIP
2a6ad871 1510 default 264 if MACH_H4700
44986ab0
PDSN
1511 default 0
1512 help
1513 Maximum number of GPIOs in the system.
1514
1515 If unsure, leave the default value.
1516
d45a398f 1517source kernel/Kconfig.preempt
1da177e4 1518
c9218b16 1519config HZ_FIXED
f8065813 1520 int
070b8b43 1521 default 200 if ARCH_EBSA110 || ARCH_S3C24XX || \
a73ddc61 1522 ARCH_S5PV210 || ARCH_EXYNOS4
5248c657 1523 default AT91_TIMER_HZ if ARCH_AT91
bf98c1ea 1524 default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE_LEGACY
47d84682 1525 default 0
c9218b16
RK
1526
1527choice
47d84682 1528 depends on HZ_FIXED = 0
c9218b16
RK
1529 prompt "Timer frequency"
1530
1531config HZ_100
1532 bool "100 Hz"
1533
1534config HZ_200
1535 bool "200 Hz"
1536
1537config HZ_250
1538 bool "250 Hz"
1539
1540config HZ_300
1541 bool "300 Hz"
1542
1543config HZ_500
1544 bool "500 Hz"
1545
1546config HZ_1000
1547 bool "1000 Hz"
1548
1549endchoice
1550
1551config HZ
1552 int
47d84682 1553 default HZ_FIXED if HZ_FIXED != 0
c9218b16
RK
1554 default 100 if HZ_100
1555 default 200 if HZ_200
1556 default 250 if HZ_250
1557 default 300 if HZ_300
1558 default 500 if HZ_500
1559 default 1000
1560
1561config SCHED_HRTICK
1562 def_bool HIGH_RES_TIMERS
f8065813 1563
16c79651 1564config THUMB2_KERNEL
bc7dea00 1565 bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
4477ca45 1566 depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K
bc7dea00 1567 default y if CPU_THUMBONLY
16c79651
CM
1568 select AEABI
1569 select ARM_ASM_UNIFIED
89bace65 1570 select ARM_UNWIND
16c79651
CM
1571 help
1572 By enabling this option, the kernel will be compiled in
1573 Thumb-2 mode. A compiler/assembler that understand the unified
1574 ARM-Thumb syntax is needed.
1575
1576 If unsure, say N.
1577
6f685c5c
DM
1578config THUMB2_AVOID_R_ARM_THM_JUMP11
1579 bool "Work around buggy Thumb-2 short branch relocations in gas"
1580 depends on THUMB2_KERNEL && MODULES
1581 default y
1582 help
1583 Various binutils versions can resolve Thumb-2 branches to
1584 locally-defined, preemptible global symbols as short-range "b.n"
1585 branch instructions.
1586
1587 This is a problem, because there's no guarantee the final
1588 destination of the symbol, or any candidate locations for a
1589 trampoline, are within range of the branch. For this reason, the
1590 kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
1591 relocation in modules at all, and it makes little sense to add
1592 support.
1593
1594 The symptom is that the kernel fails with an "unsupported
1595 relocation" error when loading some modules.
1596
1597 Until fixed tools are available, passing
1598 -fno-optimize-sibling-calls to gcc should prevent gcc generating
1599 code which hits this problem, at the cost of a bit of extra runtime
1600 stack usage in some cases.
1601
1602 The problem is described in more detail at:
1603 https://bugs.launchpad.net/binutils-linaro/+bug/725126
1604
1605 Only Thumb-2 kernels are affected.
1606
1607 Unless you are sure your tools don't have this problem, say Y.
1608
0becb088
CM
1609config ARM_ASM_UNIFIED
1610 bool
1611
704bdda0
NP
1612config AEABI
1613 bool "Use the ARM EABI to compile the kernel"
1614 help
1615 This option allows for the kernel to be compiled using the latest
1616 ARM ABI (aka EABI). This is only useful if you are using a user
1617 space environment that is also compiled with EABI.
1618
1619 Since there are major incompatibilities between the legacy ABI and
1620 EABI, especially with regard to structure member alignment, this
1621 option also changes the kernel syscall calling convention to
1622 disambiguate both ABIs and allow for backward compatibility support
1623 (selected with CONFIG_OABI_COMPAT).
1624
1625 To use this you need GCC version 4.0.0 or later.
1626
6c90c872 1627config OABI_COMPAT
a73a3ff1 1628 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
d6f94fa0 1629 depends on AEABI && !THUMB2_KERNEL
6c90c872
NP
1630 help
1631 This option preserves the old syscall interface along with the
1632 new (ARM EABI) one. It also provides a compatibility layer to
1633 intercept syscalls that have structure arguments which layout
1634 in memory differs between the legacy ABI and the new ARM EABI
1635 (only for non "thumb" binaries). This option adds a tiny
1636 overhead to all syscalls and produces a slightly larger kernel.
91702175
KC
1637
1638 The seccomp filter system will not be available when this is
1639 selected, since there is no way yet to sensibly distinguish
1640 between calling conventions during filtering.
1641
6c90c872
NP
1642 If you know you'll be using only pure EABI user space then you
1643 can say N here. If this option is not selected and you attempt
1644 to execute a legacy ABI binary then the result will be
1645 UNPREDICTABLE (in fact it can be predicted that it won't work
b02f8467 1646 at all). If in doubt say N.
6c90c872 1647
eb33575c 1648config ARCH_HAS_HOLES_MEMORYMODEL
e80d6a24 1649 bool
e80d6a24 1650
05944d74
RK
1651config ARCH_SPARSEMEM_ENABLE
1652 bool
1653
07a2f737
RK
1654config ARCH_SPARSEMEM_DEFAULT
1655 def_bool ARCH_SPARSEMEM_ENABLE
1656
05944d74 1657config ARCH_SELECT_MEMORY_MODEL
be370302 1658 def_bool ARCH_SPARSEMEM_ENABLE
c80d79d7 1659
7b7bf499
WD
1660config HAVE_ARCH_PFN_VALID
1661 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
1662
053a96ca 1663config HIGHMEM
e8db89a2
RK
1664 bool "High Memory Support"
1665 depends on MMU
053a96ca
NP
1666 help
1667 The address space of ARM processors is only 4 Gigabytes large
1668 and it has to accommodate user address space, kernel address
1669 space as well as some memory mapped IO. That means that, if you
1670 have a large amount of physical memory and/or IO, not all of the
1671 memory can be "permanently mapped" by the kernel. The physical
1672 memory that is not permanently mapped is called "high memory".
1673
1674 Depending on the selected kernel/user memory split, minimum
1675 vmalloc space and actual amount of RAM, you may not need this
1676 option which should result in a slightly faster kernel.
1677
1678 If unsure, say n.
1679
65cec8e3
RK
1680config HIGHPTE
1681 bool "Allocate 2nd-level pagetables from highmem"
1682 depends on HIGHMEM
65cec8e3 1683
1b8873a0
JI
1684config HW_PERF_EVENTS
1685 bool "Enable hardware performance counter support for perf events"
f0d1bc47 1686 depends on PERF_EVENTS
1b8873a0
JI
1687 default y
1688 help
1689 Enable hardware performance counter support for perf events. If
1690 disabled, perf events will use software events only.
1691
1355e2a6
CM
1692config SYS_SUPPORTS_HUGETLBFS
1693 def_bool y
1694 depends on ARM_LPAE
1695
8d962507
CM
1696config HAVE_ARCH_TRANSPARENT_HUGEPAGE
1697 def_bool y
1698 depends on ARM_LPAE
1699
4bfab203
SC
1700config ARCH_WANT_GENERAL_HUGETLB
1701 def_bool y
1702
3f22ab27
DH
1703source "mm/Kconfig"
1704
c1b2d970 1705config FORCE_MAX_ZONEORDER
bf98c1ea
LP
1706 int "Maximum zone order" if ARCH_SHMOBILE_LEGACY
1707 range 11 64 if ARCH_SHMOBILE_LEGACY
898f08e1 1708 default "12" if SOC_AM33XX
6d85e2b0 1709 default "9" if SA1111 || ARCH_EFM32
c1b2d970
MD
1710 default "11"
1711 help
1712 The kernel memory allocator divides physically contiguous memory
1713 blocks into "zones", where each zone is a power of two number of
1714 pages. This option selects the largest power of two that the kernel
1715 keeps in the memory allocator. If you need to allocate very large
1716 blocks of physically contiguous memory, then you may need to
1717 increase this value.
1718
1719 This config option is actually maximum order plus one. For example,
1720 a value of 11 means that the largest free memory block is 2^10 pages.
1721
1da177e4
LT
1722config ALIGNMENT_TRAP
1723 bool
f12d0d7c 1724 depends on CPU_CP15_MMU
1da177e4 1725 default y if !ARCH_EBSA110
e119bfff 1726 select HAVE_PROC_CPU if PROC_FS
1da177e4 1727 help
84eb8d06 1728 ARM processors cannot fetch/store information which is not
1da177e4
LT
1729 naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1730 address divisible by 4. On 32-bit ARM processors, these non-aligned
1731 fetch/store instructions will be emulated in software if you say
1732 here, which has a severe performance impact. This is necessary for
1733 correct operation of some network protocols. With an IP-only
1734 configuration it is safe to say N, otherwise say Y.
1735
39ec58f3 1736config UACCESS_WITH_MEMCPY
38ef2ad5
LW
1737 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
1738 depends on MMU
39ec58f3
LB
1739 default y if CPU_FEROCEON
1740 help
1741 Implement faster copy_to_user and clear_user methods for CPU
1742 cores where a 8-word STM instruction give significantly higher
1743 memory write throughput than a sequence of individual 32bit stores.
1744
1745 A possible side effect is a slight increase in scheduling latency
1746 between threads sharing the same address space if they invoke
1747 such copy operations with large buffers.
1748
1749 However, if the CPU data cache is using a write-allocate mode,
1750 this option is unlikely to provide any performance gain.
1751
70c70d97
NP
1752config SECCOMP
1753 bool
1754 prompt "Enable seccomp to safely compute untrusted bytecode"
1755 ---help---
1756 This kernel feature is useful for number crunching applications
1757 that may need to compute untrusted bytecode during their
1758 execution. By using pipes or other transports made available to
1759 the process as file descriptors supporting the read/write
1760 syscalls, it's possible to isolate those applications in
1761 their own address space using seccomp. Once seccomp is
1762 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1763 and the task is only allowed to execute a few safe syscalls
1764 defined by each seccomp mode.
1765
06e6295b
SS
1766config SWIOTLB
1767 def_bool y
1768
1769config IOMMU_HELPER
1770 def_bool SWIOTLB
1771
eff8d644
SS
1772config XEN_DOM0
1773 def_bool y
1774 depends on XEN
1775
1776config XEN
1777 bool "Xen guest support on ARM (EXPERIMENTAL)"
85323a99 1778 depends on ARM && AEABI && OF
f880b67d 1779 depends on CPU_V7 && !CPU_V6
85323a99 1780 depends on !GENERIC_ATOMIC64
7693decc 1781 depends on MMU
51aaf81f 1782 select ARCH_DMA_ADDR_T_64BIT
17b7ab80 1783 select ARM_PSCI
83862ccf 1784 select SWIOTLB_XEN
eff8d644
SS
1785 help
1786 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1787
1da177e4
LT
1788endmenu
1789
1790menu "Boot options"
1791
9eb8f674
GL
1792config USE_OF
1793 bool "Flattened Device Tree support"
b1b3f49c 1794 select IRQ_DOMAIN
9eb8f674
GL
1795 select OF
1796 select OF_EARLY_FLATTREE
bcedb5f9 1797 select OF_RESERVED_MEM
9eb8f674
GL
1798 help
1799 Include support for flattened device tree machine descriptions.
1800
bd51e2f5
NP
1801config ATAGS
1802 bool "Support for the traditional ATAGS boot data passing" if USE_OF
1803 default y
1804 help
1805 This is the traditional way of passing data to the kernel at boot
1806 time. If you are solely relying on the flattened device tree (or
1807 the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1808 to remove ATAGS support from your kernel binary. If unsure,
1809 leave this to y.
1810
1811config DEPRECATED_PARAM_STRUCT
1812 bool "Provide old way to pass kernel parameters"
1813 depends on ATAGS
1814 help
1815 This was deprecated in 2001 and announced to live on for 5 years.
1816 Some old boot loaders still use this way.
1817
1da177e4
LT
1818# Compressed boot loader in ROM. Yes, we really want to ask about
1819# TEXT and BSS so we preserve their values in the config files.
1820config ZBOOT_ROM_TEXT
1821 hex "Compressed ROM boot loader base address"
1822 default "0"
1823 help
1824 The physical address at which the ROM-able zImage is to be
1825 placed in the target. Platforms which normally make use of
1826 ROM-able zImage formats normally set this to a suitable
1827 value in their defconfig file.
1828
1829 If ZBOOT_ROM is not enabled, this has no effect.
1830
1831config ZBOOT_ROM_BSS
1832 hex "Compressed ROM boot loader BSS address"
1833 default "0"
1834 help
f8c440b2
DF
1835 The base address of an area of read/write memory in the target
1836 for the ROM-able zImage which must be available while the
1837 decompressor is running. It must be large enough to hold the
1838 entire decompressed kernel plus an additional 128 KiB.
1839 Platforms which normally make use of ROM-able zImage formats
1840 normally set this to a suitable value in their defconfig file.
1da177e4
LT
1841
1842 If ZBOOT_ROM is not enabled, this has no effect.
1843
1844config ZBOOT_ROM
1845 bool "Compressed boot loader in ROM/flash"
1846 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
10968131 1847 depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR
1da177e4
LT
1848 help
1849 Say Y here if you intend to execute your compressed kernel image
1850 (zImage) directly from ROM or flash. If unsure, say N.
1851
090ab3ff
SH
1852choice
1853 prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
d6f94fa0 1854 depends on ZBOOT_ROM && ARCH_SH7372
090ab3ff
SH
1855 default ZBOOT_ROM_NONE
1856 help
1857 Include experimental SD/MMC loading code in the ROM-able zImage.
59bf8964 1858 With this enabled it is possible to write the ROM-able zImage
090ab3ff
SH
1859 kernel image to an MMC or SD card and boot the kernel straight
1860 from the reset vector. At reset the processor Mask ROM will load
59bf8964 1861 the first part of the ROM-able zImage which in turn loads the
090ab3ff
SH
1862 rest the kernel image to RAM.
1863
1864config ZBOOT_ROM_NONE
1865 bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
1866 help
1867 Do not load image from SD or MMC
1868
f45b1149
SH
1869config ZBOOT_ROM_MMCIF
1870 bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
f45b1149 1871 help
090ab3ff
SH
1872 Load image from MMCIF hardware block.
1873
1874config ZBOOT_ROM_SH_MOBILE_SDHI
1875 bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
1876 help
1877 Load image from SDHI hardware block
1878
1879endchoice
f45b1149 1880
e2a6a3aa
JB
1881config ARM_APPENDED_DTB
1882 bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
10968131 1883 depends on OF
e2a6a3aa
JB
1884 help
1885 With this option, the boot code will look for a device tree binary
1886 (DTB) appended to zImage
1887 (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1888
1889 This is meant as a backward compatibility convenience for those
1890 systems with a bootloader that can't be upgraded to accommodate
1891 the documented boot protocol using a device tree.
1892
1893 Beware that there is very little in terms of protection against
1894 this option being confused by leftover garbage in memory that might
1895 look like a DTB header after a reboot if no actual DTB is appended
1896 to zImage. Do not leave this option active in a production kernel
1897 if you don't intend to always append a DTB. Proper passing of the
1898 location into r2 of a bootloader provided DTB is always preferable
1899 to this option.
1900
b90b9a38
NP
1901config ARM_ATAG_DTB_COMPAT
1902 bool "Supplement the appended DTB with traditional ATAG information"
1903 depends on ARM_APPENDED_DTB
1904 help
1905 Some old bootloaders can't be updated to a DTB capable one, yet
1906 they provide ATAGs with memory configuration, the ramdisk address,
1907 the kernel cmdline string, etc. Such information is dynamically
1908 provided by the bootloader and can't always be stored in a static
1909 DTB. To allow a device tree enabled kernel to be used with such
1910 bootloaders, this option allows zImage to extract the information
1911 from the ATAG list and store it at run time into the appended DTB.
1912
d0f34a11
GR
1913choice
1914 prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
1915 default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1916
1917config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1918 bool "Use bootloader kernel arguments if available"
1919 help
1920 Uses the command-line options passed by the boot loader instead of
1921 the device tree bootargs property. If the boot loader doesn't provide
1922 any, the device tree bootargs property will be used.
1923
1924config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
1925 bool "Extend with bootloader kernel arguments"
1926 help
1927 The command-line arguments provided by the boot loader will be
1928 appended to the the device tree bootargs property.
1929
1930endchoice
1931
1da177e4
LT
1932config CMDLINE
1933 string "Default kernel command string"
1934 default ""
1935 help
1936 On some architectures (EBSA110 and CATS), there is currently no way
1937 for the boot loader to pass arguments to the kernel. For these
1938 architectures, you should supply some command-line options at build
1939 time by entering them here. As a minimum, you should specify the
1940 memory size and the root device (e.g., mem=64M root=/dev/nfs).
1941
4394c124
VB
1942choice
1943 prompt "Kernel command line type" if CMDLINE != ""
1944 default CMDLINE_FROM_BOOTLOADER
bd51e2f5 1945 depends on ATAGS
4394c124
VB
1946
1947config CMDLINE_FROM_BOOTLOADER
1948 bool "Use bootloader kernel arguments if available"
1949 help
1950 Uses the command-line options passed by the boot loader. If
1951 the boot loader doesn't provide any, the default kernel command
1952 string provided in CMDLINE will be used.
1953
1954config CMDLINE_EXTEND
1955 bool "Extend bootloader kernel arguments"
1956 help
1957 The command-line arguments provided by the boot loader will be
1958 appended to the default kernel command string.
1959
92d2040d
AH
1960config CMDLINE_FORCE
1961 bool "Always use the default kernel command string"
92d2040d
AH
1962 help
1963 Always use the default kernel command string, even if the boot
1964 loader passes other arguments to the kernel.
1965 This is useful if you cannot or don't want to change the
1966 command-line options your boot loader passes to the kernel.
4394c124 1967endchoice
92d2040d 1968
1da177e4
LT
1969config XIP_KERNEL
1970 bool "Kernel Execute-In-Place from ROM"
10968131 1971 depends on !ARM_LPAE && !ARCH_MULTIPLATFORM
1da177e4
LT
1972 help
1973 Execute-In-Place allows the kernel to run from non-volatile storage
1974 directly addressable by the CPU, such as NOR flash. This saves RAM
1975 space since the text section of the kernel is not loaded from flash
1976 to RAM. Read-write sections, such as the data section and stack,
1977 are still copied to RAM. The XIP kernel is not compressed since
1978 it has to run directly from flash, so it will take more space to
1979 store it. The flash address used to link the kernel object files,
1980 and for storing it, is configuration dependent. Therefore, if you
1981 say Y here, you must know the proper physical address where to
1982 store the kernel image depending on your own flash memory usage.
1983
1984 Also note that the make target becomes "make xipImage" rather than
1985 "make zImage" or "make Image". The final kernel binary to put in
1986 ROM memory will be arch/arm/boot/xipImage.
1987
1988 If unsure, say N.
1989
1990config XIP_PHYS_ADDR
1991 hex "XIP Kernel Physical Location"
1992 depends on XIP_KERNEL
1993 default "0x00080000"
1994 help
1995 This is the physical address in your flash memory the kernel will
1996 be linked for and stored to. This address is dependent on your
1997 own flash usage.
1998
c587e4a6
RP
1999config KEXEC
2000 bool "Kexec system call (EXPERIMENTAL)"
19ab428f 2001 depends on (!SMP || PM_SLEEP_SMP)
c587e4a6
RP
2002 help
2003 kexec is a system call that implements the ability to shutdown your
2004 current kernel, and to start another kernel. It is like a reboot
01dd2fbf 2005 but it is independent of the system firmware. And like a reboot
c587e4a6
RP
2006 you can start any kernel with it, not just Linux.
2007
2008 It is an ongoing process to be certain the hardware in a machine
2009 is properly shutdown, so do not be surprised if this code does not
bf220695 2010 initially work for you.
c587e4a6 2011
4cd9d6f7
RP
2012config ATAGS_PROC
2013 bool "Export atags in procfs"
bd51e2f5 2014 depends on ATAGS && KEXEC
b98d7291 2015 default y
4cd9d6f7
RP
2016 help
2017 Should the atags used to boot the kernel be exported in an "atags"
2018 file in procfs. Useful with kexec.
2019
cb5d39b3
MW
2020config CRASH_DUMP
2021 bool "Build kdump crash kernel (EXPERIMENTAL)"
cb5d39b3
MW
2022 help
2023 Generate crash dump after being started by kexec. This should
2024 be normally only set in special crash dump kernels which are
2025 loaded in the main kernel with kexec-tools into a specially
2026 reserved region and then later executed after a crash by
2027 kdump/kexec. The crash dump kernel must be compiled to a
2028 memory address not used by the main kernel
2029
2030 For more details see Documentation/kdump/kdump.txt
2031
e69edc79
EM
2032config AUTO_ZRELADDR
2033 bool "Auto calculation of the decompressed kernel image address"
e69edc79
EM
2034 help
2035 ZRELADDR is the physical address where the decompressed kernel
2036 image will be placed. If AUTO_ZRELADDR is selected, the address
2037 will be determined at run-time by masking the current IP with
2038 0xf8000000. This assumes the zImage being placed in the first 128MB
2039 from start of memory.
2040
1da177e4
LT
2041endmenu
2042
ac9d7efc 2043menu "CPU Power Management"
1da177e4 2044
1da177e4 2045source "drivers/cpufreq/Kconfig"
1da177e4 2046
ac9d7efc
RK
2047source "drivers/cpuidle/Kconfig"
2048
2049endmenu
2050
1da177e4
LT
2051menu "Floating point emulation"
2052
2053comment "At least one emulation must be selected"
2054
2055config FPE_NWFPE
2056 bool "NWFPE math emulation"
593c252a 2057 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
1da177e4
LT
2058 ---help---
2059 Say Y to include the NWFPE floating point emulator in the kernel.
2060 This is necessary to run most binaries. Linux does not currently
2061 support floating point hardware so you need to say Y here even if
2062 your machine has an FPA or floating point co-processor podule.
2063
2064 You may say N here if you are going to load the Acorn FPEmulator
2065 early in the bootup.
2066
2067config FPE_NWFPE_XP
2068 bool "Support extended precision"
bedf142b 2069 depends on FPE_NWFPE
1da177e4
LT
2070 help
2071 Say Y to include 80-bit support in the kernel floating-point
2072 emulator. Otherwise, only 32 and 64-bit support is compiled in.
2073 Note that gcc does not generate 80-bit operations by default,
2074 so in most cases this option only enlarges the size of the
2075 floating point emulator without any good reason.
2076
2077 You almost surely want to say N here.
2078
2079config FPE_FASTFPE
2080 bool "FastFPE math emulation (EXPERIMENTAL)"
d6f94fa0 2081 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
1da177e4
LT
2082 ---help---
2083 Say Y here to include the FAST floating point emulator in the kernel.
2084 This is an experimental much faster emulator which now also has full
2085 precision for the mantissa. It does not support any exceptions.
2086 It is very simple, and approximately 3-6 times faster than NWFPE.
2087
2088 It should be sufficient for most programs. It may be not suitable
2089 for scientific calculations, but you have to check this for yourself.
2090 If you do not feel you need a faster FP emulation you should better
2091 choose NWFPE.
2092
2093config VFP
2094 bool "VFP-format floating point maths"
e399b1a4 2095 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
1da177e4
LT
2096 help
2097 Say Y to include VFP support code in the kernel. This is needed
2098 if your hardware includes a VFP unit.
2099
2100 Please see <file:Documentation/arm/VFP/release-notes.txt> for
2101 release notes and additional status information.
2102
2103 Say N if your target does not have VFP hardware.
2104
25ebee02
CM
2105config VFPv3
2106 bool
2107 depends on VFP
2108 default y if CPU_V7
2109
b5872db4
CM
2110config NEON
2111 bool "Advanced SIMD (NEON) Extension support"
2112 depends on VFPv3 && CPU_V7
2113 help
2114 Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2115 Extension.
2116
73c132c1
AB
2117config KERNEL_MODE_NEON
2118 bool "Support for NEON in kernel mode"
c4a30c3b 2119 depends on NEON && AEABI
73c132c1
AB
2120 help
2121 Say Y to include support for NEON in kernel mode.
2122
1da177e4
LT
2123endmenu
2124
2125menu "Userspace binary formats"
2126
2127source "fs/Kconfig.binfmt"
2128
2129config ARTHUR
2130 tristate "RISC OS personality"
704bdda0 2131 depends on !AEABI
1da177e4
LT
2132 help
2133 Say Y here to include the kernel code necessary if you want to run
2134 Acorn RISC OS/Arthur binaries under Linux. This code is still very
2135 experimental; if this sounds frightening, say N and sleep in peace.
2136 You can also say M here to compile this support as a module (which
2137 will be called arthur).
2138
2139endmenu
2140
2141menu "Power management options"
2142
eceab4ac 2143source "kernel/power/Kconfig"
1da177e4 2144
f4cb5700 2145config ARCH_SUSPEND_POSSIBLE
19a0519d 2146 depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \
f0d75153 2147 CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
f4cb5700
JB
2148 def_bool y
2149
15e0d9e3
AB
2150config ARM_CPU_SUSPEND
2151 def_bool PM_SLEEP
2152
603fb42a
SC
2153config ARCH_HIBERNATION_POSSIBLE
2154 bool
2155 depends on MMU
2156 default y if ARCH_SUSPEND_POSSIBLE
2157
1da177e4
LT
2158endmenu
2159
d5950b43
SR
2160source "net/Kconfig"
2161
ac25150f 2162source "drivers/Kconfig"
1da177e4
LT
2163
2164source "fs/Kconfig"
2165
1da177e4
LT
2166source "arch/arm/Kconfig.debug"
2167
2168source "security/Kconfig"
2169
2170source "crypto/Kconfig"
2171
2172source "lib/Kconfig"
749cf76c
CD
2173
2174source "arch/arm/kvm/Kconfig"
This page took 1.196124 seconds and 5 git commands to generate.