ARM: 7373/1: add support for the generic syscall.h interface
[deliverable/linux.git] / arch / arm / Kconfig
CommitLineData
1da177e4
LT
1config ARM
2 bool
3 default y
e17c6d56 4 select HAVE_AOUT
24056f52 5 select HAVE_DMA_API_DEBUG
d0ee9f40 6 select HAVE_IDE if PCI || ISA || PCMCIA
2778f620 7 select HAVE_MEMBLOCK
12b824fb 8 select RTC_LIB
75e7153a 9 select SYS_SUPPORTS_APM_EMULATION
a41297a0 10 select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI)
fe166148 11 select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
09f05d85 12 select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
5cbad0eb 13 select HAVE_ARCH_KGDB
856bc356 14 select HAVE_KPROBES if !XIP_KERNEL
9edddaa2 15 select HAVE_KRETPROBES if (HAVE_KPROBES)
606576ce 16 select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
80be7a7f
RV
17 select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
18 select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
0e341af8 19 select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
e39f5602 20 select ARCH_BINFMT_ELF_RANDOMIZE_PIE
1fe53268 21 select HAVE_GENERIC_DMA_COHERENT
e7db7b42
AT
22 select HAVE_KERNEL_GZIP
23 select HAVE_KERNEL_LZO
6e8699f7 24 select HAVE_KERNEL_LZMA
a7f464f3 25 select HAVE_KERNEL_XZ
e360adbe 26 select HAVE_IRQ_WORK
7ada189f
JI
27 select HAVE_PERF_EVENTS
28 select PERF_USE_VMALLOC
e513f8bf 29 select HAVE_REGS_AND_STACK_ACCESS_API
e399b1a4 30 select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
ed60453f 31 select HAVE_C_RECORDMCOUNT
e2a93ecc 32 select HAVE_GENERIC_HARDIRQS
37e74beb
SB
33 select HARDIRQS_SW_RESEND
34 select GENERIC_IRQ_PROBE
25a5662a 35 select GENERIC_IRQ_SHOW
1fb90263 36 select CPU_PM if (SUSPEND || CPU_IDLE)
e5bfb72c 37 select GENERIC_PCI_IOMAP
fada8dcf 38 select HAVE_BPF_JIT if NET
1da177e4
LT
39 help
40 The ARM series is a line of low-power-consumption RISC chip designs
f6c8965a 41 licensed by ARM Ltd and targeted at embedded applications and
1da177e4 42 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
f6c8965a 43 manufactured, but legacy ARM-based PC hardware remains popular in
1da177e4
LT
44 Europe. There is an ARM Linux project with a web page at
45 <http://www.arm.linux.org.uk/>.
46
74facffe
RK
47config ARM_HAS_SG_CHAIN
48 bool
49
1a189b97
RK
50config HAVE_PWM
51 bool
52
0b05da72
HUK
53config MIGHT_HAVE_PCI
54 bool
55
75e7153a
RB
56config SYS_SUPPORTS_APM_EMULATION
57 bool
58
0a938b97
DB
59config GENERIC_GPIO
60 bool
0a938b97 61
5cfc8ee0
JS
62config ARCH_USES_GETTIMEOFFSET
63 bool
64 default n
746140c7 65
0567a0c0
KH
66config GENERIC_CLOCKEVENTS
67 bool
0567a0c0 68
a8655e83
CM
69config GENERIC_CLOCKEVENTS_BROADCAST
70 bool
71 depends on GENERIC_CLOCKEVENTS
5388a6b2 72 default y if SMP
a8655e83 73
bf9dd360
RH
74config KTIME_SCALAR
75 bool
76 default y
77
bc581770
LW
78config HAVE_TCM
79 bool
80 select GENERIC_ALLOCATOR
81
e119bfff
RK
82config HAVE_PROC_CPU
83 bool
84
5ea81769
AV
85config NO_IOPORT
86 bool
5ea81769 87
1da177e4
LT
88config EISA
89 bool
90 ---help---
91 The Extended Industry Standard Architecture (EISA) bus was
92 developed as an open alternative to the IBM MicroChannel bus.
93
94 The EISA bus provided some of the features of the IBM MicroChannel
95 bus while maintaining backward compatibility with cards made for
96 the older ISA bus. The EISA bus saw limited use between 1988 and
97 1995 when it was made obsolete by the PCI bus.
98
99 Say Y here if you are building a kernel for an EISA-based machine.
100
101 Otherwise, say N.
102
103config SBUS
104 bool
105
106config MCA
107 bool
108 help
109 MicroChannel Architecture is found in some IBM PS/2 machines and
110 laptops. It is a bus system similar to PCI or ISA. See
111 <file:Documentation/mca.txt> (and especially the web page given
112 there) before attempting to build an MCA bus kernel.
113
f16fb1ec
RK
114config STACKTRACE_SUPPORT
115 bool
116 default y
117
f76e9154
NP
118config HAVE_LATENCYTOP_SUPPORT
119 bool
120 depends on !SMP
121 default y
122
f16fb1ec
RK
123config LOCKDEP_SUPPORT
124 bool
125 default y
126
7ad1bcb2
RK
127config TRACE_IRQFLAGS_SUPPORT
128 bool
129 default y
130
95c354fe
NP
131config GENERIC_LOCKBREAK
132 bool
133 default y
134 depends on SMP && PREEMPT
135
1da177e4
LT
136config RWSEM_GENERIC_SPINLOCK
137 bool
138 default y
139
140config RWSEM_XCHGADD_ALGORITHM
141 bool
142
f0d1b0b3
DH
143config ARCH_HAS_ILOG2_U32
144 bool
f0d1b0b3
DH
145
146config ARCH_HAS_ILOG2_U64
147 bool
f0d1b0b3 148
89c52ed4
BD
149config ARCH_HAS_CPUFREQ
150 bool
151 help
152 Internal node to signify that the ARCH has CPUFREQ support
153 and that the relevant menu configurations are displayed for
154 it.
155
c7b0aff4
KH
156config ARCH_HAS_CPU_IDLE_WAIT
157 def_bool y
158
b89c3b16
AM
159config GENERIC_HWEIGHT
160 bool
161 default y
162
1da177e4
LT
163config GENERIC_CALIBRATE_DELAY
164 bool
165 default y
166
a08b6b79
Z
167config ARCH_MAY_HAVE_PC_FDC
168 bool
169
5ac6da66
CL
170config ZONE_DMA
171 bool
5ac6da66 172
ccd7ab7f
FT
173config NEED_DMA_MAP_STATE
174 def_bool y
175
58af4a24
RH
176config ARCH_HAS_DMA_SET_COHERENT_MASK
177 bool
178
1da177e4
LT
179config GENERIC_ISA_DMA
180 bool
181
1da177e4
LT
182config FIQ
183 bool
184
13a5045d
RH
185config NEED_RET_TO_USER
186 bool
187
034d2f5a
AV
188config ARCH_MTD_XIP
189 bool
190
c760fc19
HC
191config VECTORS_BASE
192 hex
6afd6fae 193 default 0xffff0000 if MMU || CPU_HIGH_VECTOR
c760fc19
HC
194 default DRAM_BASE if REMAP_VECTORS_TO_RAM
195 default 0x00000000
196 help
197 The base address of exception vectors.
198
dc21af99 199config ARM_PATCH_PHYS_VIRT
c1becedc
RK
200 bool "Patch physical to virtual translations at runtime" if EMBEDDED
201 default y
b511d75d 202 depends on !XIP_KERNEL && MMU
dc21af99
RK
203 depends on !ARCH_REALVIEW || !SPARSEMEM
204 help
111e9a5c
RK
205 Patch phys-to-virt and virt-to-phys translation functions at
206 boot and module load time according to the position of the
207 kernel in system memory.
dc21af99 208
111e9a5c 209 This can only be used with non-XIP MMU kernels where the base
daece596 210 of physical memory is at a 16MB boundary.
dc21af99 211
c1becedc
RK
212 Only disable this option if you know that you do not require
213 this feature (eg, building a kernel for a single machine) and
214 you need to shrink the kernel to the minimal size.
dc21af99 215
c334bc15
RH
216config NEED_MACH_IO_H
217 bool
218 help
219 Select this when mach/io.h is required to provide special
220 definitions for this platform. The need for mach/io.h should
221 be avoided when possible.
222
0cdc8b92 223config NEED_MACH_MEMORY_H
1b9f95f8
NP
224 bool
225 help
0cdc8b92
NP
226 Select this when mach/memory.h is required to provide special
227 definitions for this platform. The need for mach/memory.h should
228 be avoided when possible.
dc21af99 229
1b9f95f8 230config PHYS_OFFSET
974c0724 231 hex "Physical address of main memory" if MMU
0cdc8b92 232 depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
974c0724 233 default DRAM_BASE if !MMU
111e9a5c 234 help
1b9f95f8
NP
235 Please provide the physical address corresponding to the
236 location of main memory in your system.
cada3c08 237
87e040b6
SG
238config GENERIC_BUG
239 def_bool y
240 depends on BUG
241
1da177e4
LT
242source "init/Kconfig"
243
dc52ddc0
MH
244source "kernel/Kconfig.freezer"
245
1da177e4
LT
246menu "System Type"
247
3c427975
HC
248config MMU
249 bool "MMU-based Paged Memory Management Support"
250 default y
251 help
252 Select if you want MMU-based virtualised addressing space
253 support by paged memory management. If unsure, say 'Y'.
254
ccf50e23
RK
255#
256# The "ARM system type" choice list is ordered alphabetically by option
257# text. Please add new entries in the option alphabetic order.
258#
1da177e4
LT
259choice
260 prompt "ARM system type"
6a0e2430 261 default ARCH_VERSATILE
1da177e4 262
4af6fee1
DS
263config ARCH_INTEGRATOR
264 bool "ARM Ltd. Integrator family"
265 select ARM_AMBA
89c52ed4 266 select ARCH_HAS_CPUFREQ
6d803ba7 267 select CLKDEV_LOOKUP
aa3831cf 268 select HAVE_MACH_CLKDEV
9904f793 269 select HAVE_TCM
c5a0adb5 270 select ICST
13edd86d 271 select GENERIC_CLOCKEVENTS
f4b8b319 272 select PLAT_VERSATILE
c41b16f8 273 select PLAT_VERSATILE_FPGA_IRQ
c334bc15 274 select NEED_MACH_IO_H
0cdc8b92 275 select NEED_MACH_MEMORY_H
695436e3 276 select SPARSE_IRQ
4af6fee1
DS
277 help
278 Support for ARM's Integrator platform.
279
280config ARCH_REALVIEW
281 bool "ARM Ltd. RealView family"
282 select ARM_AMBA
6d803ba7 283 select CLKDEV_LOOKUP
aa3831cf 284 select HAVE_MACH_CLKDEV
c5a0adb5 285 select ICST
ae30ceac 286 select GENERIC_CLOCKEVENTS
eb7fffa3 287 select ARCH_WANT_OPTIONAL_GPIOLIB
f4b8b319 288 select PLAT_VERSATILE
3cb5ee49 289 select PLAT_VERSATILE_CLCD
e3887714 290 select ARM_TIMER_SP804
b56ba8aa 291 select GPIO_PL061 if GPIOLIB
0cdc8b92 292 select NEED_MACH_MEMORY_H
4af6fee1
DS
293 help
294 This enables support for ARM Ltd RealView boards.
295
296config ARCH_VERSATILE
297 bool "ARM Ltd. Versatile family"
298 select ARM_AMBA
299 select ARM_VIC
6d803ba7 300 select CLKDEV_LOOKUP
aa3831cf 301 select HAVE_MACH_CLKDEV
c5a0adb5 302 select ICST
89df1272 303 select GENERIC_CLOCKEVENTS
bbeddc43 304 select ARCH_WANT_OPTIONAL_GPIOLIB
f4b8b319 305 select PLAT_VERSATILE
3414ba8c 306 select PLAT_VERSATILE_CLCD
c41b16f8 307 select PLAT_VERSATILE_FPGA_IRQ
e3887714 308 select ARM_TIMER_SP804
4af6fee1
DS
309 help
310 This enables support for ARM Ltd Versatile board.
311
ceade897
RK
312config ARCH_VEXPRESS
313 bool "ARM Ltd. Versatile Express family"
314 select ARCH_WANT_OPTIONAL_GPIOLIB
315 select ARM_AMBA
316 select ARM_TIMER_SP804
6d803ba7 317 select CLKDEV_LOOKUP
aa3831cf 318 select HAVE_MACH_CLKDEV
ceade897 319 select GENERIC_CLOCKEVENTS
ceade897 320 select HAVE_CLK
95c34f83 321 select HAVE_PATA_PLATFORM
ceade897 322 select ICST
ba81f502 323 select NO_IOPORT
ceade897 324 select PLAT_VERSATILE
0fb44b91 325 select PLAT_VERSATILE_CLCD
ceade897
RK
326 help
327 This enables support for the ARM Ltd Versatile Express boards.
328
8fc5ffa0
AV
329config ARCH_AT91
330 bool "Atmel AT91"
f373e8c0 331 select ARCH_REQUIRE_GPIOLIB
93686ae8 332 select HAVE_CLK
bd602995 333 select CLKDEV_LOOKUP
e261501d 334 select IRQ_DOMAIN
1ac02d79 335 select NEED_MACH_IO_H if PCCARD
4af6fee1 336 help
2b3b3516 337 This enables support for systems based on the Atmel AT91RM9200,
9918ceaf 338 AT91SAM9 processors.
4af6fee1 339
ccf50e23
RK
340config ARCH_BCMRING
341 bool "Broadcom BCMRING"
342 depends on MMU
343 select CPU_V6
344 select ARM_AMBA
82d63734 345 select ARM_TIMER_SP804
6d803ba7 346 select CLKDEV_LOOKUP
ccf50e23
RK
347 select GENERIC_CLOCKEVENTS
348 select ARCH_WANT_OPTIONAL_GPIOLIB
349 help
350 Support for Broadcom's BCMRing platform.
351
220e6cf7
RH
352config ARCH_HIGHBANK
353 bool "Calxeda Highbank-based"
354 select ARCH_WANT_OPTIONAL_GPIOLIB
355 select ARM_AMBA
356 select ARM_GIC
357 select ARM_TIMER_SP804
22d80379 358 select CACHE_L2X0
220e6cf7
RH
359 select CLKDEV_LOOKUP
360 select CPU_V7
361 select GENERIC_CLOCKEVENTS
362 select HAVE_ARM_SCU
3b55658a 363 select HAVE_SMP
fdfa64a4 364 select SPARSE_IRQ
220e6cf7
RH
365 select USE_OF
366 help
367 Support for the Calxeda Highbank SoC based boards.
368
1da177e4 369config ARCH_CLPS711X
4af6fee1 370 bool "Cirrus Logic CLPS711x/EP721x-based"
c750815e 371 select CPU_ARM720T
5cfc8ee0 372 select ARCH_USES_GETTIMEOFFSET
0cdc8b92 373 select NEED_MACH_MEMORY_H
f999b8bd
MM
374 help
375 Support for Cirrus Logic 711x/721x based boards.
1da177e4 376
d94f944e
AV
377config ARCH_CNS3XXX
378 bool "Cavium Networks CNS3XXX family"
00d2711d 379 select CPU_V6K
d94f944e
AV
380 select GENERIC_CLOCKEVENTS
381 select ARM_GIC
ce5ea9f3 382 select MIGHT_HAVE_CACHE_L2X0
0b05da72 383 select MIGHT_HAVE_PCI
5f32f7a0 384 select PCI_DOMAINS if PCI
d94f944e
AV
385 help
386 Support for Cavium Networks CNS3XXX platform.
387
788c9700
RK
388config ARCH_GEMINI
389 bool "Cortina Systems Gemini"
390 select CPU_FA526
788c9700 391 select ARCH_REQUIRE_GPIOLIB
5cfc8ee0 392 select ARCH_USES_GETTIMEOFFSET
788c9700
RK
393 help
394 Support for the Cortina Systems Gemini family SoCs
395
3a6cb8ce
AB
396config ARCH_PRIMA2
397 bool "CSR SiRFSoC PRIMA2 ARM Cortex A9 Platform"
398 select CPU_V7
3a6cb8ce
AB
399 select NO_IOPORT
400 select GENERIC_CLOCKEVENTS
401 select CLKDEV_LOOKUP
402 select GENERIC_IRQ_CHIP
ce5ea9f3 403 select MIGHT_HAVE_CACHE_L2X0
3a6cb8ce
AB
404 select USE_OF
405 select ZONE_DMA
406 help
407 Support for CSR SiRFSoC ARM Cortex A9 Platform
408
1da177e4
LT
409config ARCH_EBSA110
410 bool "EBSA-110"
c750815e 411 select CPU_SA110
f7e68bbf 412 select ISA
c5eb2a2b 413 select NO_IOPORT
5cfc8ee0 414 select ARCH_USES_GETTIMEOFFSET
c334bc15 415 select NEED_MACH_IO_H
0cdc8b92 416 select NEED_MACH_MEMORY_H
1da177e4
LT
417 help
418 This is an evaluation board for the StrongARM processor available
f6c8965a 419 from Digital. It has limited hardware on-board, including an
1da177e4
LT
420 Ethernet interface, two PCMCIA sockets, two serial ports and a
421 parallel port.
422
e7736d47
LB
423config ARCH_EP93XX
424 bool "EP93xx-based"
c750815e 425 select CPU_ARM920T
e7736d47
LB
426 select ARM_AMBA
427 select ARM_VIC
6d803ba7 428 select CLKDEV_LOOKUP
7444a72e 429 select ARCH_REQUIRE_GPIOLIB
eb33575c 430 select ARCH_HAS_HOLES_MEMORYMODEL
5cfc8ee0 431 select ARCH_USES_GETTIMEOFFSET
5725aeae 432 select NEED_MACH_MEMORY_H
e7736d47
LB
433 help
434 This enables support for the Cirrus EP93xx series of CPUs.
435
1da177e4
LT
436config ARCH_FOOTBRIDGE
437 bool "FootBridge"
c750815e 438 select CPU_SA110
1da177e4 439 select FOOTBRIDGE
4e8d7637 440 select GENERIC_CLOCKEVENTS
d0ee9f40 441 select HAVE_IDE
c334bc15 442 select NEED_MACH_IO_H
0cdc8b92 443 select NEED_MACH_MEMORY_H
f999b8bd
MM
444 help
445 Support for systems based on the DC21285 companion chip
446 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
1da177e4 447
788c9700
RK
448config ARCH_MXC
449 bool "Freescale MXC/iMX-based"
788c9700 450 select GENERIC_CLOCKEVENTS
788c9700 451 select ARCH_REQUIRE_GPIOLIB
6d803ba7 452 select CLKDEV_LOOKUP
234b6ced 453 select CLKSRC_MMIO
8b6c44f1 454 select GENERIC_IRQ_CHIP
ffa2ea3f 455 select MULTI_IRQ_HANDLER
788c9700
RK
456 help
457 Support for Freescale MXC/iMX-based family of processors
458
1d3f33d5
SG
459config ARCH_MXS
460 bool "Freescale MXS-based"
461 select GENERIC_CLOCKEVENTS
462 select ARCH_REQUIRE_GPIOLIB
b9214b97 463 select CLKDEV_LOOKUP
5c61ddcf 464 select CLKSRC_MMIO
6abda3e1 465 select HAVE_CLK_PREPARE
1d3f33d5
SG
466 help
467 Support for Freescale MXS-based family of processors
468
4af6fee1
DS
469config ARCH_NETX
470 bool "Hilscher NetX based"
234b6ced 471 select CLKSRC_MMIO
c750815e 472 select CPU_ARM926T
4af6fee1 473 select ARM_VIC
2fcfe6b8 474 select GENERIC_CLOCKEVENTS
f999b8bd 475 help
4af6fee1
DS
476 This enables support for systems based on the Hilscher NetX Soc
477
478config ARCH_H720X
479 bool "Hynix HMS720x-based"
c750815e 480 select CPU_ARM720T
4af6fee1 481 select ISA_DMA_API
5cfc8ee0 482 select ARCH_USES_GETTIMEOFFSET
4af6fee1
DS
483 help
484 This enables support for systems based on the Hynix HMS720x
485
3b938be6
RK
486config ARCH_IOP13XX
487 bool "IOP13xx-based"
488 depends on MMU
c750815e 489 select CPU_XSC3
3b938be6
RK
490 select PLAT_IOP
491 select PCI
492 select ARCH_SUPPORTS_MSI
8d5796d2 493 select VMSPLIT_1G
c334bc15 494 select NEED_MACH_IO_H
0cdc8b92 495 select NEED_MACH_MEMORY_H
13a5045d 496 select NEED_RET_TO_USER
3b938be6
RK
497 help
498 Support for Intel's IOP13XX (XScale) family of processors.
499
3f7e5815
LB
500config ARCH_IOP32X
501 bool "IOP32x-based"
a4f7e763 502 depends on MMU
c750815e 503 select CPU_XSCALE
c334bc15 504 select NEED_MACH_IO_H
13a5045d 505 select NEED_RET_TO_USER
7ae1f7ec 506 select PLAT_IOP
f7e68bbf 507 select PCI
bb2b180c 508 select ARCH_REQUIRE_GPIOLIB
f999b8bd 509 help
3f7e5815
LB
510 Support for Intel's 80219 and IOP32X (XScale) family of
511 processors.
512
513config ARCH_IOP33X
514 bool "IOP33x-based"
515 depends on MMU
c750815e 516 select CPU_XSCALE
c334bc15 517 select NEED_MACH_IO_H
13a5045d 518 select NEED_RET_TO_USER
7ae1f7ec 519 select PLAT_IOP
3f7e5815 520 select PCI
bb2b180c 521 select ARCH_REQUIRE_GPIOLIB
3f7e5815
LB
522 help
523 Support for Intel's IOP33X (XScale) family of processors.
1da177e4 524
3b938be6
RK
525config ARCH_IXP23XX
526 bool "IXP23XX-based"
a4f7e763 527 depends on MMU
c750815e 528 select CPU_XSC3
3b938be6 529 select PCI
5cfc8ee0 530 select ARCH_USES_GETTIMEOFFSET
c334bc15 531 select NEED_MACH_IO_H
0cdc8b92 532 select NEED_MACH_MEMORY_H
f999b8bd 533 help
3b938be6 534 Support for Intel's IXP23xx (XScale) family of processors.
1da177e4
LT
535
536config ARCH_IXP2000
537 bool "IXP2400/2800-based"
a4f7e763 538 depends on MMU
c750815e 539 select CPU_XSCALE
f7e68bbf 540 select PCI
5cfc8ee0 541 select ARCH_USES_GETTIMEOFFSET
c334bc15 542 select NEED_MACH_IO_H
0cdc8b92 543 select NEED_MACH_MEMORY_H
f999b8bd
MM
544 help
545 Support for Intel's IXP2400/2800 (XScale) family of processors.
1da177e4 546
3b938be6
RK
547config ARCH_IXP4XX
548 bool "IXP4xx-based"
a4f7e763 549 depends on MMU
58af4a24 550 select ARCH_HAS_DMA_SET_COHERENT_MASK
234b6ced 551 select CLKSRC_MMIO
c750815e 552 select CPU_XSCALE
8858e9af 553 select GENERIC_GPIO
3b938be6 554 select GENERIC_CLOCKEVENTS
0b05da72 555 select MIGHT_HAVE_PCI
c334bc15 556 select NEED_MACH_IO_H
485bdde7 557 select DMABOUNCE if PCI
c4713074 558 help
3b938be6 559 Support for Intel's IXP4XX (XScale) family of processors.
c4713074 560
edabd38e
SB
561config ARCH_DOVE
562 bool "Marvell Dove"
7b769bb3 563 select CPU_V7
edabd38e 564 select PCI
edabd38e 565 select ARCH_REQUIRE_GPIOLIB
edabd38e 566 select GENERIC_CLOCKEVENTS
c334bc15 567 select NEED_MACH_IO_H
edabd38e
SB
568 select PLAT_ORION
569 help
570 Support for the Marvell Dove SoC 88AP510
571
651c74c7
SB
572config ARCH_KIRKWOOD
573 bool "Marvell Kirkwood"
c750815e 574 select CPU_FEROCEON
651c74c7 575 select PCI
a8865655 576 select ARCH_REQUIRE_GPIOLIB
651c74c7 577 select GENERIC_CLOCKEVENTS
c334bc15 578 select NEED_MACH_IO_H
651c74c7
SB
579 select PLAT_ORION
580 help
581 Support for the following Marvell Kirkwood series SoCs:
582 88F6180, 88F6192 and 88F6281.
583
40805949
KW
584config ARCH_LPC32XX
585 bool "NXP LPC32XX"
234b6ced 586 select CLKSRC_MMIO
40805949
KW
587 select CPU_ARM926T
588 select ARCH_REQUIRE_GPIOLIB
589 select HAVE_IDE
590 select ARM_AMBA
591 select USB_ARCH_HAS_OHCI
6d803ba7 592 select CLKDEV_LOOKUP
40805949
KW
593 select GENERIC_CLOCKEVENTS
594 help
595 Support for the NXP LPC32XX family of processors
596
794d15b2
SS
597config ARCH_MV78XX0
598 bool "Marvell MV78xx0"
c750815e 599 select CPU_FEROCEON
794d15b2 600 select PCI
a8865655 601 select ARCH_REQUIRE_GPIOLIB
794d15b2 602 select GENERIC_CLOCKEVENTS
c334bc15 603 select NEED_MACH_IO_H
794d15b2
SS
604 select PLAT_ORION
605 help
606 Support for the following Marvell MV78xx0 series SoCs:
607 MV781x0, MV782x0.
608
9dd0b194 609config ARCH_ORION5X
585cf175
TP
610 bool "Marvell Orion"
611 depends on MMU
c750815e 612 select CPU_FEROCEON
038ee083 613 select PCI
a8865655 614 select ARCH_REQUIRE_GPIOLIB
51cbff1d 615 select GENERIC_CLOCKEVENTS
69b02f6a 616 select PLAT_ORION
585cf175 617 help
9dd0b194 618 Support for the following Marvell Orion 5x series SoCs:
d2b2a6bb 619 Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
d323ade1 620 Orion-2 (5281), Orion-1-90 (6183).
585cf175 621
788c9700 622config ARCH_MMP
2f7e8fae 623 bool "Marvell PXA168/910/MMP2"
788c9700 624 depends on MMU
788c9700 625 select ARCH_REQUIRE_GPIOLIB
6d803ba7 626 select CLKDEV_LOOKUP
788c9700 627 select GENERIC_CLOCKEVENTS
157d2644 628 select GPIO_PXA
788c9700 629 select PLAT_PXA
0bd86961 630 select SPARSE_IRQ
3c7241bd 631 select GENERIC_ALLOCATOR
788c9700 632 help
2f7e8fae 633 Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
788c9700
RK
634
635config ARCH_KS8695
636 bool "Micrel/Kendin KS8695"
637 select CPU_ARM922T
98830bc9 638 select ARCH_REQUIRE_GPIOLIB
5cfc8ee0 639 select ARCH_USES_GETTIMEOFFSET
0cdc8b92 640 select NEED_MACH_MEMORY_H
788c9700
RK
641 help
642 Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
643 System-on-Chip devices.
644
788c9700
RK
645config ARCH_W90X900
646 bool "Nuvoton W90X900 CPU"
647 select CPU_ARM926T
c52d3d68 648 select ARCH_REQUIRE_GPIOLIB
6d803ba7 649 select CLKDEV_LOOKUP
6fa5d5f7 650 select CLKSRC_MMIO
58b5369e 651 select GENERIC_CLOCKEVENTS
788c9700 652 help
a8bc4ead 653 Support for Nuvoton (Winbond logic dept.) ARM9 processor,
654 At present, the w90x900 has been renamed nuc900, regarding
655 the ARM series product line, you can login the following
656 link address to know more.
657
658 <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
659 ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
788c9700 660
c5f80065
EG
661config ARCH_TEGRA
662 bool "NVIDIA Tegra"
4073723a 663 select CLKDEV_LOOKUP
234b6ced 664 select CLKSRC_MMIO
c5f80065
EG
665 select GENERIC_CLOCKEVENTS
666 select GENERIC_GPIO
667 select HAVE_CLK
3b55658a 668 select HAVE_SMP
ce5ea9f3 669 select MIGHT_HAVE_CACHE_L2X0
c334bc15 670 select NEED_MACH_IO_H if PCI
7056d423 671 select ARCH_HAS_CPUFREQ
c5f80065
EG
672 help
673 This enables support for NVIDIA Tegra based systems (Tegra APX,
674 Tegra 6xx and Tegra 2 series).
675
af75655c
JI
676config ARCH_PICOXCELL
677 bool "Picochip picoXcell"
678 select ARCH_REQUIRE_GPIOLIB
679 select ARM_PATCH_PHYS_VIRT
680 select ARM_VIC
681 select CPU_V6K
682 select DW_APB_TIMER
683 select GENERIC_CLOCKEVENTS
684 select GENERIC_GPIO
af75655c
JI
685 select HAVE_TCM
686 select NO_IOPORT
98e27a5c 687 select SPARSE_IRQ
af75655c
JI
688 select USE_OF
689 help
690 This enables support for systems based on the Picochip picoXcell
691 family of Femtocell devices. The picoxcell support requires device tree
692 for all boards.
693
4af6fee1
DS
694config ARCH_PNX4008
695 bool "Philips Nexperia PNX4008 Mobile"
c750815e 696 select CPU_ARM926T
6d803ba7 697 select CLKDEV_LOOKUP
5cfc8ee0 698 select ARCH_USES_GETTIMEOFFSET
4af6fee1
DS
699 help
700 This enables support for Philips PNX4008 mobile platform.
701
1da177e4 702config ARCH_PXA
2c8086a5 703 bool "PXA2xx/PXA3xx-based"
a4f7e763 704 depends on MMU
034d2f5a 705 select ARCH_MTD_XIP
89c52ed4 706 select ARCH_HAS_CPUFREQ
6d803ba7 707 select CLKDEV_LOOKUP
234b6ced 708 select CLKSRC_MMIO
7444a72e 709 select ARCH_REQUIRE_GPIOLIB
981d0f39 710 select GENERIC_CLOCKEVENTS
157d2644 711 select GPIO_PXA
bd5ce433 712 select PLAT_PXA
6ac6b817 713 select SPARSE_IRQ
4e234cc0 714 select AUTO_ZRELADDR
8a97ae2f 715 select MULTI_IRQ_HANDLER
15e0d9e3 716 select ARM_CPU_SUSPEND if PM
d0ee9f40 717 select HAVE_IDE
f999b8bd 718 help
2c8086a5 719 Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
1da177e4 720
788c9700
RK
721config ARCH_MSM
722 bool "Qualcomm MSM"
4b536b8d 723 select HAVE_CLK
49cbe786 724 select GENERIC_CLOCKEVENTS
923a081c 725 select ARCH_REQUIRE_GPIOLIB
bd32344a 726 select CLKDEV_LOOKUP
49cbe786 727 help
4b53eb4f
DW
728 Support for Qualcomm MSM/QSD based systems. This runs on the
729 apps processor of the MSM/QSD and depends on a shared memory
730 interface to the modem processor which runs the baseband
731 stack and controls some vital subsystems
732 (clock and power control, etc).
49cbe786 733
c793c1b0 734config ARCH_SHMOBILE
6d72ad35
PM
735 bool "Renesas SH-Mobile / R-Mobile"
736 select HAVE_CLK
5e93c6b4 737 select CLKDEV_LOOKUP
aa3831cf 738 select HAVE_MACH_CLKDEV
3b55658a 739 select HAVE_SMP
6d72ad35 740 select GENERIC_CLOCKEVENTS
ce5ea9f3 741 select MIGHT_HAVE_CACHE_L2X0
6d72ad35
PM
742 select NO_IOPORT
743 select SPARSE_IRQ
60f1435c 744 select MULTI_IRQ_HANDLER
e3e01091 745 select PM_GENERIC_DOMAINS if PM
0cdc8b92 746 select NEED_MACH_MEMORY_H
c793c1b0 747 help
6d72ad35 748 Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
c793c1b0 749
1da177e4
LT
750config ARCH_RPC
751 bool "RiscPC"
752 select ARCH_ACORN
753 select FIQ
a08b6b79 754 select ARCH_MAY_HAVE_PC_FDC
341eb781 755 select HAVE_PATA_PLATFORM
065909b9 756 select ISA_DMA_API
5ea81769 757 select NO_IOPORT
07f841b7 758 select ARCH_SPARSEMEM_ENABLE
5cfc8ee0 759 select ARCH_USES_GETTIMEOFFSET
d0ee9f40 760 select HAVE_IDE
c334bc15 761 select NEED_MACH_IO_H
0cdc8b92 762 select NEED_MACH_MEMORY_H
1da177e4
LT
763 help
764 On the Acorn Risc-PC, Linux can support the internal IDE disk and
765 CD-ROM interface, serial and parallel port, and the floppy drive.
766
767config ARCH_SA1100
768 bool "SA1100-based"
234b6ced 769 select CLKSRC_MMIO
c750815e 770 select CPU_SA1100
f7e68bbf 771 select ISA
05944d74 772 select ARCH_SPARSEMEM_ENABLE
034d2f5a 773 select ARCH_MTD_XIP
89c52ed4 774 select ARCH_HAS_CPUFREQ
1937f5b9 775 select CPU_FREQ
3e238be2 776 select GENERIC_CLOCKEVENTS
4a8f8340 777 select CLKDEV_LOOKUP
7444a72e 778 select ARCH_REQUIRE_GPIOLIB
d0ee9f40 779 select HAVE_IDE
0cdc8b92 780 select NEED_MACH_MEMORY_H
375dec92 781 select SPARSE_IRQ
f999b8bd
MM
782 help
783 Support for StrongARM 11x0 based boards.
1da177e4 784
b130d5c2
KK
785config ARCH_S3C24XX
786 bool "Samsung S3C24XX SoCs"
0a938b97 787 select GENERIC_GPIO
9d56c02a 788 select ARCH_HAS_CPUFREQ
9483a578 789 select HAVE_CLK
e83626f2 790 select CLKDEV_LOOKUP
5cfc8ee0 791 select ARCH_USES_GETTIMEOFFSET
20676c15 792 select HAVE_S3C2410_I2C if I2C
b130d5c2
KK
793 select HAVE_S3C_RTC if RTC_CLASS
794 select HAVE_S3C2410_WATCHDOG if WATCHDOG
c334bc15 795 select NEED_MACH_IO_H
1da177e4 796 help
b130d5c2
KK
797 Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
798 and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
799 (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
800 Samsung SMDK2410 development board (and derivatives).
63b1f51b 801
a08ab637
BD
802config ARCH_S3C64XX
803 bool "Samsung S3C64XX"
89f1fa08 804 select PLAT_SAMSUNG
89f0ce72 805 select CPU_V6
89f0ce72 806 select ARM_VIC
a08ab637 807 select HAVE_CLK
6700397a 808 select HAVE_TCM
226e85f4 809 select CLKDEV_LOOKUP
89f0ce72 810 select NO_IOPORT
5cfc8ee0 811 select ARCH_USES_GETTIMEOFFSET
89c52ed4 812 select ARCH_HAS_CPUFREQ
89f0ce72
BD
813 select ARCH_REQUIRE_GPIOLIB
814 select SAMSUNG_CLKSRC
815 select SAMSUNG_IRQ_VIC_TIMER
89f0ce72 816 select S3C_GPIO_TRACK
89f0ce72
BD
817 select S3C_DEV_NAND
818 select USB_ARCH_HAS_OHCI
819 select SAMSUNG_GPIOLIB_4BIT
20676c15 820 select HAVE_S3C2410_I2C if I2C
c39d8d55 821 select HAVE_S3C2410_WATCHDOG if WATCHDOG
a08ab637
BD
822 help
823 Samsung S3C64XX series based systems
824
49b7a491
KK
825config ARCH_S5P64X0
826 bool "Samsung S5P6440 S5P6450"
c4ffccdd
KK
827 select CPU_V6
828 select GENERIC_GPIO
829 select HAVE_CLK
d8b22d25 830 select CLKDEV_LOOKUP
0665ccc4 831 select CLKSRC_MMIO
c39d8d55 832 select HAVE_S3C2410_WATCHDOG if WATCHDOG
9e65bbf2 833 select GENERIC_CLOCKEVENTS
20676c15 834 select HAVE_S3C2410_I2C if I2C
754961a8 835 select HAVE_S3C_RTC if RTC_CLASS
c4ffccdd 836 help
49b7a491
KK
837 Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
838 SMDK6450.
c4ffccdd 839
acc84707
MS
840config ARCH_S5PC100
841 bool "Samsung S5PC100"
5a7652f2
BM
842 select GENERIC_GPIO
843 select HAVE_CLK
29e8eb0f 844 select CLKDEV_LOOKUP
5a7652f2 845 select CPU_V7
925c68cd 846 select ARCH_USES_GETTIMEOFFSET
20676c15 847 select HAVE_S3C2410_I2C if I2C
754961a8 848 select HAVE_S3C_RTC if RTC_CLASS
c39d8d55 849 select HAVE_S3C2410_WATCHDOG if WATCHDOG
5a7652f2 850 help
acc84707 851 Samsung S5PC100 series based systems
5a7652f2 852
170f4e42
KK
853config ARCH_S5PV210
854 bool "Samsung S5PV210/S5PC110"
855 select CPU_V7
eecb6a84 856 select ARCH_SPARSEMEM_ENABLE
0f75a96b 857 select ARCH_HAS_HOLES_MEMORYMODEL
170f4e42
KK
858 select GENERIC_GPIO
859 select HAVE_CLK
b2a9dd46 860 select CLKDEV_LOOKUP
0665ccc4 861 select CLKSRC_MMIO
d8144aea 862 select ARCH_HAS_CPUFREQ
9e65bbf2 863 select GENERIC_CLOCKEVENTS
20676c15 864 select HAVE_S3C2410_I2C if I2C
754961a8 865 select HAVE_S3C_RTC if RTC_CLASS
c39d8d55 866 select HAVE_S3C2410_WATCHDOG if WATCHDOG
0cdc8b92 867 select NEED_MACH_MEMORY_H
170f4e42
KK
868 help
869 Samsung S5PV210/S5PC110 series based systems
870
83014579
KK
871config ARCH_EXYNOS
872 bool "SAMSUNG EXYNOS"
cc0e72b8 873 select CPU_V7
f567fa6f 874 select ARCH_SPARSEMEM_ENABLE
0f75a96b 875 select ARCH_HAS_HOLES_MEMORYMODEL
cc0e72b8
CY
876 select GENERIC_GPIO
877 select HAVE_CLK
badc4f2d 878 select CLKDEV_LOOKUP
b333fb16 879 select ARCH_HAS_CPUFREQ
cc0e72b8 880 select GENERIC_CLOCKEVENTS
754961a8 881 select HAVE_S3C_RTC if RTC_CLASS
20676c15 882 select HAVE_S3C2410_I2C if I2C
c39d8d55 883 select HAVE_S3C2410_WATCHDOG if WATCHDOG
0cdc8b92 884 select NEED_MACH_MEMORY_H
cc0e72b8 885 help
83014579 886 Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
cc0e72b8 887
1da177e4
LT
888config ARCH_SHARK
889 bool "Shark"
c750815e 890 select CPU_SA110
f7e68bbf
RK
891 select ISA
892 select ISA_DMA
3bca103a 893 select ZONE_DMA
f7e68bbf 894 select PCI
5cfc8ee0 895 select ARCH_USES_GETTIMEOFFSET
0cdc8b92 896 select NEED_MACH_MEMORY_H
c334bc15 897 select NEED_MACH_IO_H
f999b8bd
MM
898 help
899 Support for the StrongARM based Digital DNARD machine, also known
900 as "Shark" (<http://www.shark-linux.de/shark.html>).
1da177e4 901
d98aac75
LW
902config ARCH_U300
903 bool "ST-Ericsson U300 Series"
904 depends on MMU
234b6ced 905 select CLKSRC_MMIO
d98aac75 906 select CPU_ARM926T
bc581770 907 select HAVE_TCM
d98aac75 908 select ARM_AMBA
5485c1e0 909 select ARM_PATCH_PHYS_VIRT
d98aac75 910 select ARM_VIC
d98aac75 911 select GENERIC_CLOCKEVENTS
6d803ba7 912 select CLKDEV_LOOKUP
aa3831cf 913 select HAVE_MACH_CLKDEV
d98aac75 914 select GENERIC_GPIO
cc890cd7 915 select ARCH_REQUIRE_GPIOLIB
d98aac75
LW
916 help
917 Support for ST-Ericsson U300 series mobile platforms.
918
ccf50e23
RK
919config ARCH_U8500
920 bool "ST-Ericsson U8500 Series"
67ae14fc 921 depends on MMU
ccf50e23
RK
922 select CPU_V7
923 select ARM_AMBA
ccf50e23 924 select GENERIC_CLOCKEVENTS
6d803ba7 925 select CLKDEV_LOOKUP
94bdc0e2 926 select ARCH_REQUIRE_GPIOLIB
7c1a70e9 927 select ARCH_HAS_CPUFREQ
3b55658a 928 select HAVE_SMP
ce5ea9f3 929 select MIGHT_HAVE_CACHE_L2X0
ccf50e23
RK
930 help
931 Support for ST-Ericsson's Ux500 architecture
932
933config ARCH_NOMADIK
934 bool "STMicroelectronics Nomadik"
935 select ARM_AMBA
936 select ARM_VIC
937 select CPU_ARM926T
6d803ba7 938 select CLKDEV_LOOKUP
ccf50e23 939 select GENERIC_CLOCKEVENTS
ce5ea9f3 940 select MIGHT_HAVE_CACHE_L2X0
ccf50e23
RK
941 select ARCH_REQUIRE_GPIOLIB
942 help
943 Support for the Nomadik platform by ST-Ericsson
944
7c6337e2
KH
945config ARCH_DAVINCI
946 bool "TI DaVinci"
7c6337e2 947 select GENERIC_CLOCKEVENTS
dce1115b 948 select ARCH_REQUIRE_GPIOLIB
3bca103a 949 select ZONE_DMA
9232fcc9 950 select HAVE_IDE
6d803ba7 951 select CLKDEV_LOOKUP
20e9969b 952 select GENERIC_ALLOCATOR
dc7ad3b3 953 select GENERIC_IRQ_CHIP
ae88e05a 954 select ARCH_HAS_HOLES_MEMORYMODEL
7c6337e2
KH
955 help
956 Support for TI's DaVinci platform.
957
3b938be6
RK
958config ARCH_OMAP
959 bool "TI OMAP"
9483a578 960 select HAVE_CLK
7444a72e 961 select ARCH_REQUIRE_GPIOLIB
89c52ed4 962 select ARCH_HAS_CPUFREQ
354a183f 963 select CLKSRC_MMIO
06cad098 964 select GENERIC_CLOCKEVENTS
9af915da 965 select ARCH_HAS_HOLES_MEMORYMODEL
3b938be6 966 help
6e457bb0 967 Support for TI's OMAP platform (OMAP1/2/3/4).
3b938be6 968
cee37e50 969config PLAT_SPEAR
970 bool "ST SPEAr"
971 select ARM_AMBA
972 select ARCH_REQUIRE_GPIOLIB
6d803ba7 973 select CLKDEV_LOOKUP
d6e15d78 974 select CLKSRC_MMIO
cee37e50 975 select GENERIC_CLOCKEVENTS
cee37e50 976 select HAVE_CLK
977 help
978 Support for ST's SPEAr platform (SPEAr3xx, SPEAr6xx and SPEAr13xx).
979
21f47fbc
AC
980config ARCH_VT8500
981 bool "VIA/WonderMedia 85xx"
982 select CPU_ARM926T
983 select GENERIC_GPIO
984 select ARCH_HAS_CPUFREQ
985 select GENERIC_CLOCKEVENTS
986 select ARCH_REQUIRE_GPIOLIB
987 select HAVE_PWM
988 help
989 Support for VIA/WonderMedia VT8500/WM85xx System-on-Chip.
02c981c0 990
b85a3ef4
JL
991config ARCH_ZYNQ
992 bool "Xilinx Zynq ARM Cortex A9 Platform"
02c981c0 993 select CPU_V7
02c981c0
BD
994 select GENERIC_CLOCKEVENTS
995 select CLKDEV_LOOKUP
b85a3ef4
JL
996 select ARM_GIC
997 select ARM_AMBA
998 select ICST
ce5ea9f3 999 select MIGHT_HAVE_CACHE_L2X0
02c981c0 1000 select USE_OF
02c981c0 1001 help
b85a3ef4 1002 Support for Xilinx Zynq ARM Cortex A9 Platform
1da177e4
LT
1003endchoice
1004
ccf50e23
RK
1005#
1006# This is sorted alphabetically by mach-* pathname. However, plat-*
1007# Kconfigs may be included either alphabetically (according to the
1008# plat- suffix) or along side the corresponding mach-* source.
1009#
95b8f20f
RK
1010source "arch/arm/mach-at91/Kconfig"
1011
1012source "arch/arm/mach-bcmring/Kconfig"
1013
1da177e4
LT
1014source "arch/arm/mach-clps711x/Kconfig"
1015
d94f944e
AV
1016source "arch/arm/mach-cns3xxx/Kconfig"
1017
95b8f20f
RK
1018source "arch/arm/mach-davinci/Kconfig"
1019
1020source "arch/arm/mach-dove/Kconfig"
1021
e7736d47
LB
1022source "arch/arm/mach-ep93xx/Kconfig"
1023
1da177e4
LT
1024source "arch/arm/mach-footbridge/Kconfig"
1025
59d3a193
PZ
1026source "arch/arm/mach-gemini/Kconfig"
1027
95b8f20f
RK
1028source "arch/arm/mach-h720x/Kconfig"
1029
1da177e4
LT
1030source "arch/arm/mach-integrator/Kconfig"
1031
3f7e5815
LB
1032source "arch/arm/mach-iop32x/Kconfig"
1033
1034source "arch/arm/mach-iop33x/Kconfig"
1da177e4 1035
285f5fa7
DW
1036source "arch/arm/mach-iop13xx/Kconfig"
1037
1da177e4
LT
1038source "arch/arm/mach-ixp4xx/Kconfig"
1039
1040source "arch/arm/mach-ixp2000/Kconfig"
1041
c4713074
LB
1042source "arch/arm/mach-ixp23xx/Kconfig"
1043
95b8f20f
RK
1044source "arch/arm/mach-kirkwood/Kconfig"
1045
1046source "arch/arm/mach-ks8695/Kconfig"
1047
40805949
KW
1048source "arch/arm/mach-lpc32xx/Kconfig"
1049
95b8f20f
RK
1050source "arch/arm/mach-msm/Kconfig"
1051
794d15b2
SS
1052source "arch/arm/mach-mv78xx0/Kconfig"
1053
95b8f20f 1054source "arch/arm/plat-mxc/Kconfig"
1da177e4 1055
1d3f33d5
SG
1056source "arch/arm/mach-mxs/Kconfig"
1057
95b8f20f 1058source "arch/arm/mach-netx/Kconfig"
49cbe786 1059
95b8f20f
RK
1060source "arch/arm/mach-nomadik/Kconfig"
1061source "arch/arm/plat-nomadik/Kconfig"
1062
d48af15e
TL
1063source "arch/arm/plat-omap/Kconfig"
1064
1065source "arch/arm/mach-omap1/Kconfig"
1da177e4 1066
1dbae815
TL
1067source "arch/arm/mach-omap2/Kconfig"
1068
9dd0b194 1069source "arch/arm/mach-orion5x/Kconfig"
585cf175 1070
95b8f20f
RK
1071source "arch/arm/mach-pxa/Kconfig"
1072source "arch/arm/plat-pxa/Kconfig"
585cf175 1073
95b8f20f
RK
1074source "arch/arm/mach-mmp/Kconfig"
1075
1076source "arch/arm/mach-realview/Kconfig"
1077
1078source "arch/arm/mach-sa1100/Kconfig"
edabd38e 1079
cf383678 1080source "arch/arm/plat-samsung/Kconfig"
a21765a7 1081source "arch/arm/plat-s3c24xx/Kconfig"
c4ffccdd 1082source "arch/arm/plat-s5p/Kconfig"
a21765a7 1083
cee37e50 1084source "arch/arm/plat-spear/Kconfig"
a21765a7 1085
85fd6d63 1086source "arch/arm/mach-s3c24xx/Kconfig"
b130d5c2 1087if ARCH_S3C24XX
a21765a7
BD
1088source "arch/arm/mach-s3c2412/Kconfig"
1089source "arch/arm/mach-s3c2440/Kconfig"
a21765a7 1090endif
1da177e4 1091
a08ab637 1092if ARCH_S3C64XX
431107ea 1093source "arch/arm/mach-s3c64xx/Kconfig"
a08ab637
BD
1094endif
1095
49b7a491 1096source "arch/arm/mach-s5p64x0/Kconfig"
c4ffccdd 1097
5a7652f2 1098source "arch/arm/mach-s5pc100/Kconfig"
5a7652f2 1099
170f4e42
KK
1100source "arch/arm/mach-s5pv210/Kconfig"
1101
83014579 1102source "arch/arm/mach-exynos/Kconfig"
cc0e72b8 1103
882d01f9 1104source "arch/arm/mach-shmobile/Kconfig"
52c543f9 1105
c5f80065
EG
1106source "arch/arm/mach-tegra/Kconfig"
1107
95b8f20f 1108source "arch/arm/mach-u300/Kconfig"
1da177e4 1109
95b8f20f 1110source "arch/arm/mach-ux500/Kconfig"
1da177e4
LT
1111
1112source "arch/arm/mach-versatile/Kconfig"
1113
ceade897 1114source "arch/arm/mach-vexpress/Kconfig"
420c34e4 1115source "arch/arm/plat-versatile/Kconfig"
ceade897 1116
21f47fbc
AC
1117source "arch/arm/mach-vt8500/Kconfig"
1118
7ec80ddf 1119source "arch/arm/mach-w90x900/Kconfig"
1120
1da177e4
LT
1121# Definitions to make life easier
1122config ARCH_ACORN
1123 bool
1124
7ae1f7ec
LB
1125config PLAT_IOP
1126 bool
469d3044 1127 select GENERIC_CLOCKEVENTS
7ae1f7ec 1128
69b02f6a
LB
1129config PLAT_ORION
1130 bool
bfe45e0b 1131 select CLKSRC_MMIO
dc7ad3b3 1132 select GENERIC_IRQ_CHIP
69b02f6a 1133
bd5ce433
EM
1134config PLAT_PXA
1135 bool
1136
f4b8b319
RK
1137config PLAT_VERSATILE
1138 bool
1139
e3887714
RK
1140config ARM_TIMER_SP804
1141 bool
bfe45e0b 1142 select CLKSRC_MMIO
a7bf6162 1143 select HAVE_SCHED_CLOCK
e3887714 1144
1da177e4
LT
1145source arch/arm/mm/Kconfig
1146
958cab0f
RK
1147config ARM_NR_BANKS
1148 int
1149 default 16 if ARCH_EP93XX
1150 default 8
1151
afe4b25e
LB
1152config IWMMXT
1153 bool "Enable iWMMXt support"
ef6c8445
HZ
1154 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
1155 default y if PXA27x || PXA3xx || PXA95x || ARCH_MMP
afe4b25e
LB
1156 help
1157 Enable support for iWMMXt context switching at run time if
1158 running on a CPU that supports it.
1159
1da177e4
LT
1160config XSCALE_PMU
1161 bool
bfc994b5 1162 depends on CPU_XSCALE
1da177e4
LT
1163 default y
1164
0f4f0672 1165config CPU_HAS_PMU
e399b1a4 1166 depends on (CPU_V6 || CPU_V6K || CPU_V7 || XSCALE_PMU) && \
8954bb0d 1167 (!ARCH_OMAP3 || OMAP3_EMU)
0f4f0672
JI
1168 default y
1169 bool
1170
52108641 1171config MULTI_IRQ_HANDLER
1172 bool
1173 help
1174 Allow each machine to specify it's own IRQ handler at run time.
1175
3b93e7b0
HC
1176if !MMU
1177source "arch/arm/Kconfig-nommu"
1178endif
1179
9cba3ccc
CM
1180config ARM_ERRATA_411920
1181 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
e399b1a4 1182 depends on CPU_V6 || CPU_V6K
9cba3ccc
CM
1183 help
1184 Invalidation of the Instruction Cache operation can
1185 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
1186 It does not affect the MPCore. This option enables the ARM Ltd.
1187 recommended workaround.
1188
7ce236fc
CM
1189config ARM_ERRATA_430973
1190 bool "ARM errata: Stale prediction on replaced interworking branch"
1191 depends on CPU_V7
1192 help
1193 This option enables the workaround for the 430973 Cortex-A8
1194 (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
1195 interworking branch is replaced with another code sequence at the
1196 same virtual address, whether due to self-modifying code or virtual
1197 to physical address re-mapping, Cortex-A8 does not recover from the
1198 stale interworking branch prediction. This results in Cortex-A8
1199 executing the new code sequence in the incorrect ARM or Thumb state.
1200 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
1201 and also flushes the branch target cache at every context switch.
1202 Note that setting specific bits in the ACTLR register may not be
1203 available in non-secure mode.
1204
855c551f
CM
1205config ARM_ERRATA_458693
1206 bool "ARM errata: Processor deadlock when a false hazard is created"
1207 depends on CPU_V7
1208 help
1209 This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1210 erratum. For very specific sequences of memory operations, it is
1211 possible for a hazard condition intended for a cache line to instead
1212 be incorrectly associated with a different cache line. This false
1213 hazard might then cause a processor deadlock. The workaround enables
1214 the L1 caching of the NEON accesses and disables the PLD instruction
1215 in the ACTLR register. Note that setting specific bits in the ACTLR
1216 register may not be available in non-secure mode.
1217
0516e464
CM
1218config ARM_ERRATA_460075
1219 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
1220 depends on CPU_V7
1221 help
1222 This option enables the workaround for the 460075 Cortex-A8 (r2p0)
1223 erratum. Any asynchronous access to the L2 cache may encounter a
1224 situation in which recent store transactions to the L2 cache are lost
1225 and overwritten with stale memory contents from external memory. The
1226 workaround disables the write-allocate mode for the L2 cache via the
1227 ACTLR register. Note that setting specific bits in the ACTLR register
1228 may not be available in non-secure mode.
1229
9f05027c
WD
1230config ARM_ERRATA_742230
1231 bool "ARM errata: DMB operation may be faulty"
1232 depends on CPU_V7 && SMP
1233 help
1234 This option enables the workaround for the 742230 Cortex-A9
1235 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
1236 between two write operations may not ensure the correct visibility
1237 ordering of the two writes. This workaround sets a specific bit in
1238 the diagnostic register of the Cortex-A9 which causes the DMB
1239 instruction to behave as a DSB, ensuring the correct behaviour of
1240 the two writes.
1241
a672e99b
WD
1242config ARM_ERRATA_742231
1243 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1244 depends on CPU_V7 && SMP
1245 help
1246 This option enables the workaround for the 742231 Cortex-A9
1247 (r2p0..r2p2) erratum. Under certain conditions, specific to the
1248 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1249 accessing some data located in the same cache line, may get corrupted
1250 data due to bad handling of the address hazard when the line gets
1251 replaced from one of the CPUs at the same time as another CPU is
1252 accessing it. This workaround sets specific bits in the diagnostic
1253 register of the Cortex-A9 which reduces the linefill issuing
1254 capabilities of the processor.
1255
9e65582a 1256config PL310_ERRATA_588369
fa0ce403 1257 bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
2839e06c 1258 depends on CACHE_L2X0
9e65582a
SS
1259 help
1260 The PL310 L2 cache controller implements three types of Clean &
1261 Invalidate maintenance operations: by Physical Address
1262 (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
1263 They are architecturally defined to behave as the execution of a
1264 clean operation followed immediately by an invalidate operation,
1265 both performing to the same memory location. This functionality
1266 is not correctly implemented in PL310 as clean lines are not
2839e06c 1267 invalidated as a result of these operations.
cdf357f1
WD
1268
1269config ARM_ERRATA_720789
1270 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
e66dc745 1271 depends on CPU_V7
cdf357f1
WD
1272 help
1273 This option enables the workaround for the 720789 Cortex-A9 (prior to
1274 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1275 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1276 As a consequence of this erratum, some TLB entries which should be
1277 invalidated are not, resulting in an incoherency in the system page
1278 tables. The workaround changes the TLB flushing routines to invalidate
1279 entries regardless of the ASID.
475d92fc 1280
1f0090a1 1281config PL310_ERRATA_727915
fa0ce403 1282 bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
1f0090a1
RK
1283 depends on CACHE_L2X0
1284 help
1285 PL310 implements the Clean & Invalidate by Way L2 cache maintenance
1286 operation (offset 0x7FC). This operation runs in background so that
1287 PL310 can handle normal accesses while it is in progress. Under very
1288 rare circumstances, due to this erratum, write data can be lost when
1289 PL310 treats a cacheable write transaction during a Clean &
1290 Invalidate by Way operation.
1291
475d92fc
WD
1292config ARM_ERRATA_743622
1293 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1294 depends on CPU_V7
1295 help
1296 This option enables the workaround for the 743622 Cortex-A9
efbc74ac 1297 (r2p*) erratum. Under very rare conditions, a faulty
475d92fc
WD
1298 optimisation in the Cortex-A9 Store Buffer may lead to data
1299 corruption. This workaround sets a specific bit in the diagnostic
1300 register of the Cortex-A9 which disables the Store Buffer
1301 optimisation, preventing the defect from occurring. This has no
1302 visible impact on the overall performance or power consumption of the
1303 processor.
1304
9a27c27c
WD
1305config ARM_ERRATA_751472
1306 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
ba90c516 1307 depends on CPU_V7
9a27c27c
WD
1308 help
1309 This option enables the workaround for the 751472 Cortex-A9 (prior
1310 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
1311 completion of a following broadcasted operation if the second
1312 operation is received by a CPU before the ICIALLUIS has completed,
1313 potentially leading to corrupted entries in the cache or TLB.
1314
fa0ce403
WD
1315config PL310_ERRATA_753970
1316 bool "PL310 errata: cache sync operation may be faulty"
885028e4
SK
1317 depends on CACHE_PL310
1318 help
1319 This option enables the workaround for the 753970 PL310 (r3p0) erratum.
1320
1321 Under some condition the effect of cache sync operation on
1322 the store buffer still remains when the operation completes.
1323 This means that the store buffer is always asked to drain and
1324 this prevents it from merging any further writes. The workaround
1325 is to replace the normal offset of cache sync operation (0x730)
1326 by another offset targeting an unmapped PL310 register 0x740.
1327 This has the same effect as the cache sync operation: store buffer
1328 drain and waiting for all buffers empty.
1329
fcbdc5fe
WD
1330config ARM_ERRATA_754322
1331 bool "ARM errata: possible faulty MMU translations following an ASID switch"
1332 depends on CPU_V7
1333 help
1334 This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1335 r3p*) erratum. A speculative memory access may cause a page table walk
1336 which starts prior to an ASID switch but completes afterwards. This
1337 can populate the micro-TLB with a stale entry which may be hit with
1338 the new ASID. This workaround places two dsb instructions in the mm
1339 switching code so that no page table walks can cross the ASID switch.
1340
5dab26af
WD
1341config ARM_ERRATA_754327
1342 bool "ARM errata: no automatic Store Buffer drain"
1343 depends on CPU_V7 && SMP
1344 help
1345 This option enables the workaround for the 754327 Cortex-A9 (prior to
1346 r2p0) erratum. The Store Buffer does not have any automatic draining
1347 mechanism and therefore a livelock may occur if an external agent
1348 continuously polls a memory location waiting to observe an update.
1349 This workaround defines cpu_relax() as smp_mb(), preventing correctly
1350 written polling loops from denying visibility of updates to memory.
1351
145e10e1
CM
1352config ARM_ERRATA_364296
1353 bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
1354 depends on CPU_V6 && !SMP
1355 help
1356 This options enables the workaround for the 364296 ARM1136
1357 r0p2 erratum (possible cache data corruption with
1358 hit-under-miss enabled). It sets the undocumented bit 31 in
1359 the auxiliary control register and the FI bit in the control
1360 register, thus disabling hit-under-miss without putting the
1361 processor into full low interrupt latency mode. ARM11MPCore
1362 is not affected.
1363
f630c1bd
WD
1364config ARM_ERRATA_764369
1365 bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1366 depends on CPU_V7 && SMP
1367 help
1368 This option enables the workaround for erratum 764369
1369 affecting Cortex-A9 MPCore with two or more processors (all
1370 current revisions). Under certain timing circumstances, a data
1371 cache line maintenance operation by MVA targeting an Inner
1372 Shareable memory region may fail to proceed up to either the
1373 Point of Coherency or to the Point of Unification of the
1374 system. This workaround adds a DSB instruction before the
1375 relevant cache maintenance functions and sets a specific bit
1376 in the diagnostic control register of the SCU.
1377
11ed0ba1
WD
1378config PL310_ERRATA_769419
1379 bool "PL310 errata: no automatic Store Buffer drain"
1380 depends on CACHE_L2X0
1381 help
1382 On revisions of the PL310 prior to r3p2, the Store Buffer does
1383 not automatically drain. This can cause normal, non-cacheable
1384 writes to be retained when the memory system is idle, leading
1385 to suboptimal I/O performance for drivers using coherent DMA.
1386 This option adds a write barrier to the cpu_idle loop so that,
1387 on systems with an outer cache, the store buffer is drained
1388 explicitly.
1389
1da177e4
LT
1390endmenu
1391
1392source "arch/arm/common/Kconfig"
1393
1da177e4
LT
1394menu "Bus support"
1395
1396config ARM_AMBA
1397 bool
1398
1399config ISA
1400 bool
1da177e4
LT
1401 help
1402 Find out whether you have ISA slots on your motherboard. ISA is the
1403 name of a bus system, i.e. the way the CPU talks to the other stuff
1404 inside your box. Other bus systems are PCI, EISA, MicroChannel
1405 (MCA) or VESA. ISA is an older system, now being displaced by PCI;
1406 newer boards don't support it. If you have ISA, say Y, otherwise N.
1407
065909b9 1408# Select ISA DMA controller support
1da177e4
LT
1409config ISA_DMA
1410 bool
065909b9 1411 select ISA_DMA_API
1da177e4 1412
065909b9 1413# Select ISA DMA interface
5cae841b
AV
1414config ISA_DMA_API
1415 bool
5cae841b 1416
1da177e4 1417config PCI
0b05da72 1418 bool "PCI support" if MIGHT_HAVE_PCI
1da177e4
LT
1419 help
1420 Find out whether you have a PCI motherboard. PCI is the name of a
1421 bus system, i.e. the way the CPU talks to the other stuff inside
1422 your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
1423 VESA. If you have PCI, say Y, otherwise N.
1424
52882173
AV
1425config PCI_DOMAINS
1426 bool
1427 depends on PCI
1428
b080ac8a
MRJ
1429config PCI_NANOENGINE
1430 bool "BSE nanoEngine PCI support"
1431 depends on SA1100_NANOENGINE
1432 help
1433 Enable PCI on the BSE nanoEngine board.
1434
36e23590
MW
1435config PCI_SYSCALL
1436 def_bool PCI
1437
1da177e4
LT
1438# Select the host bridge type
1439config PCI_HOST_VIA82C505
1440 bool
1441 depends on PCI && ARCH_SHARK
1442 default y
1443
a0113a99
MR
1444config PCI_HOST_ITE8152
1445 bool
1446 depends on PCI && MACH_ARMCORE
1447 default y
1448 select DMABOUNCE
1449
1da177e4
LT
1450source "drivers/pci/Kconfig"
1451
1452source "drivers/pcmcia/Kconfig"
1453
1454endmenu
1455
1456menu "Kernel Features"
1457
0567a0c0
KH
1458source "kernel/time/Kconfig"
1459
3b55658a
DM
1460config HAVE_SMP
1461 bool
1462 help
1463 This option should be selected by machines which have an SMP-
1464 capable CPU.
1465
1466 The only effect of this option is to make the SMP-related
1467 options available to the user for configuration.
1468
1da177e4 1469config SMP
bb2d8130 1470 bool "Symmetric Multi-Processing"
fbb4ddac 1471 depends on CPU_V6K || CPU_V7
bc28248e 1472 depends on GENERIC_CLOCKEVENTS
3b55658a 1473 depends on HAVE_SMP
9934ebb8 1474 depends on MMU
f6dd9fa5 1475 select USE_GENERIC_SMP_HELPERS
89c3dedf 1476 select HAVE_ARM_SCU if !ARCH_MSM_SCORPIONMP
1da177e4
LT
1477 help
1478 This enables support for systems with more than one CPU. If you have
1479 a system with only one CPU, like most personal computers, say N. If
1480 you have a system with more than one CPU, say Y.
1481
1482 If you say N here, the kernel will run on single and multiprocessor
1483 machines, but will use only one CPU of a multiprocessor machine. If
1484 you say Y here, the kernel will run on many, but not all, single
1485 processor machines. On a single processor machine, the kernel will
1486 run faster if you say N here.
1487
395cf969 1488 See also <file:Documentation/x86/i386/IO-APIC.txt>,
1da177e4 1489 <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
50a23e6e 1490 <http://tldp.org/HOWTO/SMP-HOWTO.html>.
1da177e4
LT
1491
1492 If you don't know what to do here, say N.
1493
f00ec48f
RK
1494config SMP_ON_UP
1495 bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
1496 depends on EXPERIMENTAL
4d2692a7 1497 depends on SMP && !XIP_KERNEL
f00ec48f
RK
1498 default y
1499 help
1500 SMP kernels contain instructions which fail on non-SMP processors.
1501 Enabling this option allows the kernel to modify itself to make
1502 these instructions safe. Disabling it allows about 1K of space
1503 savings.
1504
1505 If you don't know what to do here, say Y.
1506
c9018aab
VG
1507config ARM_CPU_TOPOLOGY
1508 bool "Support cpu topology definition"
1509 depends on SMP && CPU_V7
1510 default y
1511 help
1512 Support ARM cpu topology definition. The MPIDR register defines
1513 affinity between processors which is then used to describe the cpu
1514 topology of an ARM System.
1515
1516config SCHED_MC
1517 bool "Multi-core scheduler support"
1518 depends on ARM_CPU_TOPOLOGY
1519 help
1520 Multi-core scheduler support improves the CPU scheduler's decision
1521 making when dealing with multi-core CPU chips at a cost of slightly
1522 increased overhead in some places. If unsure say N here.
1523
1524config SCHED_SMT
1525 bool "SMT scheduler support"
1526 depends on ARM_CPU_TOPOLOGY
1527 help
1528 Improves the CPU scheduler's decision making when dealing with
1529 MultiThreading at a cost of slightly increased overhead in some
1530 places. If unsure say N here.
1531
a8cbcd92
RK
1532config HAVE_ARM_SCU
1533 bool
a8cbcd92
RK
1534 help
1535 This option enables support for the ARM system coherency unit
1536
f32f4ce2
RK
1537config HAVE_ARM_TWD
1538 bool
1539 depends on SMP
1540 help
1541 This options enables support for the ARM timer and watchdog unit
1542
8d5796d2
LB
1543choice
1544 prompt "Memory split"
1545 default VMSPLIT_3G
1546 help
1547 Select the desired split between kernel and user memory.
1548
1549 If you are not absolutely sure what you are doing, leave this
1550 option alone!
1551
1552 config VMSPLIT_3G
1553 bool "3G/1G user/kernel split"
1554 config VMSPLIT_2G
1555 bool "2G/2G user/kernel split"
1556 config VMSPLIT_1G
1557 bool "1G/3G user/kernel split"
1558endchoice
1559
1560config PAGE_OFFSET
1561 hex
1562 default 0x40000000 if VMSPLIT_1G
1563 default 0x80000000 if VMSPLIT_2G
1564 default 0xC0000000
1565
1da177e4
LT
1566config NR_CPUS
1567 int "Maximum number of CPUs (2-32)"
1568 range 2 32
1569 depends on SMP
1570 default "4"
1571
a054a811
RK
1572config HOTPLUG_CPU
1573 bool "Support for hot-pluggable CPUs (EXPERIMENTAL)"
1574 depends on SMP && HOTPLUG && EXPERIMENTAL
1575 help
1576 Say Y here to experiment with turning CPUs off and on. CPUs
1577 can be controlled through /sys/devices/system/cpu.
1578
37ee16ae
RK
1579config LOCAL_TIMERS
1580 bool "Use local timer interrupts"
971acb9b 1581 depends on SMP
37ee16ae 1582 default y
30d8bead 1583 select HAVE_ARM_TWD if (!ARCH_MSM_SCORPIONMP && !EXYNOS4_MCT)
37ee16ae
RK
1584 help
1585 Enable support for local timers on SMP platforms, rather then the
1586 legacy IPI broadcast method. Local timers allows the system
1587 accounting to be spread across the timer interval, preventing a
1588 "thundering herd" at every timer tick.
1589
44986ab0
PDSN
1590config ARCH_NR_GPIO
1591 int
3dea19e8 1592 default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
70227a45 1593 default 355 if ARCH_U8500
9a01ec30 1594 default 264 if MACH_H4700
44986ab0
PDSN
1595 default 0
1596 help
1597 Maximum number of GPIOs in the system.
1598
1599 If unsure, leave the default value.
1600
d45a398f 1601source kernel/Kconfig.preempt
1da177e4 1602
f8065813
RK
1603config HZ
1604 int
b130d5c2 1605 default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \
a73ddc61 1606 ARCH_S5PV210 || ARCH_EXYNOS4
bfe65704 1607 default OMAP_32K_TIMER_HZ if ARCH_OMAP && OMAP_32K_TIMER
5248c657 1608 default AT91_TIMER_HZ if ARCH_AT91
5da3e714 1609 default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
f8065813
RK
1610 default 100
1611
16c79651 1612config THUMB2_KERNEL
4a50bfe3 1613 bool "Compile the kernel in Thumb-2 mode (EXPERIMENTAL)"
e399b1a4 1614 depends on CPU_V7 && !CPU_V6 && !CPU_V6K && EXPERIMENTAL
16c79651
CM
1615 select AEABI
1616 select ARM_ASM_UNIFIED
89bace65 1617 select ARM_UNWIND
16c79651
CM
1618 help
1619 By enabling this option, the kernel will be compiled in
1620 Thumb-2 mode. A compiler/assembler that understand the unified
1621 ARM-Thumb syntax is needed.
1622
1623 If unsure, say N.
1624
6f685c5c
DM
1625config THUMB2_AVOID_R_ARM_THM_JUMP11
1626 bool "Work around buggy Thumb-2 short branch relocations in gas"
1627 depends on THUMB2_KERNEL && MODULES
1628 default y
1629 help
1630 Various binutils versions can resolve Thumb-2 branches to
1631 locally-defined, preemptible global symbols as short-range "b.n"
1632 branch instructions.
1633
1634 This is a problem, because there's no guarantee the final
1635 destination of the symbol, or any candidate locations for a
1636 trampoline, are within range of the branch. For this reason, the
1637 kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
1638 relocation in modules at all, and it makes little sense to add
1639 support.
1640
1641 The symptom is that the kernel fails with an "unsupported
1642 relocation" error when loading some modules.
1643
1644 Until fixed tools are available, passing
1645 -fno-optimize-sibling-calls to gcc should prevent gcc generating
1646 code which hits this problem, at the cost of a bit of extra runtime
1647 stack usage in some cases.
1648
1649 The problem is described in more detail at:
1650 https://bugs.launchpad.net/binutils-linaro/+bug/725126
1651
1652 Only Thumb-2 kernels are affected.
1653
1654 Unless you are sure your tools don't have this problem, say Y.
1655
0becb088
CM
1656config ARM_ASM_UNIFIED
1657 bool
1658
704bdda0
NP
1659config AEABI
1660 bool "Use the ARM EABI to compile the kernel"
1661 help
1662 This option allows for the kernel to be compiled using the latest
1663 ARM ABI (aka EABI). This is only useful if you are using a user
1664 space environment that is also compiled with EABI.
1665
1666 Since there are major incompatibilities between the legacy ABI and
1667 EABI, especially with regard to structure member alignment, this
1668 option also changes the kernel syscall calling convention to
1669 disambiguate both ABIs and allow for backward compatibility support
1670 (selected with CONFIG_OABI_COMPAT).
1671
1672 To use this you need GCC version 4.0.0 or later.
1673
6c90c872 1674config OABI_COMPAT
a73a3ff1 1675 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
9bc433a1 1676 depends on AEABI && EXPERIMENTAL && !THUMB2_KERNEL
6c90c872
NP
1677 default y
1678 help
1679 This option preserves the old syscall interface along with the
1680 new (ARM EABI) one. It also provides a compatibility layer to
1681 intercept syscalls that have structure arguments which layout
1682 in memory differs between the legacy ABI and the new ARM EABI
1683 (only for non "thumb" binaries). This option adds a tiny
1684 overhead to all syscalls and produces a slightly larger kernel.
1685 If you know you'll be using only pure EABI user space then you
1686 can say N here. If this option is not selected and you attempt
1687 to execute a legacy ABI binary then the result will be
1688 UNPREDICTABLE (in fact it can be predicted that it won't work
1689 at all). If in doubt say Y.
1690
eb33575c 1691config ARCH_HAS_HOLES_MEMORYMODEL
e80d6a24 1692 bool
e80d6a24 1693
05944d74
RK
1694config ARCH_SPARSEMEM_ENABLE
1695 bool
1696
07a2f737
RK
1697config ARCH_SPARSEMEM_DEFAULT
1698 def_bool ARCH_SPARSEMEM_ENABLE
1699
05944d74 1700config ARCH_SELECT_MEMORY_MODEL
be370302 1701 def_bool ARCH_SPARSEMEM_ENABLE
c80d79d7 1702
7b7bf499
WD
1703config HAVE_ARCH_PFN_VALID
1704 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
1705
053a96ca 1706config HIGHMEM
e8db89a2
RK
1707 bool "High Memory Support"
1708 depends on MMU
053a96ca
NP
1709 help
1710 The address space of ARM processors is only 4 Gigabytes large
1711 and it has to accommodate user address space, kernel address
1712 space as well as some memory mapped IO. That means that, if you
1713 have a large amount of physical memory and/or IO, not all of the
1714 memory can be "permanently mapped" by the kernel. The physical
1715 memory that is not permanently mapped is called "high memory".
1716
1717 Depending on the selected kernel/user memory split, minimum
1718 vmalloc space and actual amount of RAM, you may not need this
1719 option which should result in a slightly faster kernel.
1720
1721 If unsure, say n.
1722
65cec8e3
RK
1723config HIGHPTE
1724 bool "Allocate 2nd-level pagetables from highmem"
1725 depends on HIGHMEM
65cec8e3 1726
1b8873a0
JI
1727config HW_PERF_EVENTS
1728 bool "Enable hardware performance counter support for perf events"
fe166148 1729 depends on PERF_EVENTS && CPU_HAS_PMU
1b8873a0
JI
1730 default y
1731 help
1732 Enable hardware performance counter support for perf events. If
1733 disabled, perf events will use software events only.
1734
3f22ab27
DH
1735source "mm/Kconfig"
1736
c1b2d970
MD
1737config FORCE_MAX_ZONEORDER
1738 int "Maximum zone order" if ARCH_SHMOBILE
1739 range 11 64 if ARCH_SHMOBILE
1740 default "9" if SA1111
1741 default "11"
1742 help
1743 The kernel memory allocator divides physically contiguous memory
1744 blocks into "zones", where each zone is a power of two number of
1745 pages. This option selects the largest power of two that the kernel
1746 keeps in the memory allocator. If you need to allocate very large
1747 blocks of physically contiguous memory, then you may need to
1748 increase this value.
1749
1750 This config option is actually maximum order plus one. For example,
1751 a value of 11 means that the largest free memory block is 2^10 pages.
1752
1da177e4
LT
1753config LEDS
1754 bool "Timer and CPU usage LEDs"
e055d5bf 1755 depends on ARCH_CDB89712 || ARCH_EBSA110 || \
8c8fdbc9 1756 ARCH_EBSA285 || ARCH_INTEGRATOR || \
1da177e4
LT
1757 ARCH_LUBBOCK || MACH_MAINSTONE || ARCH_NETWINDER || \
1758 ARCH_OMAP || ARCH_P720T || ARCH_PXA_IDP || \
73a59c1c 1759 ARCH_SA1100 || ARCH_SHARK || ARCH_VERSATILE || \
25329671 1760 ARCH_AT91 || ARCH_DAVINCI || \
ff3042fb 1761 ARCH_KS8695 || MACH_RD88F5182 || ARCH_REALVIEW
1da177e4
LT
1762 help
1763 If you say Y here, the LEDs on your machine will be used
1764 to provide useful information about your current system status.
1765
1766 If you are compiling a kernel for a NetWinder or EBSA-285, you will
1767 be able to select which LEDs are active using the options below. If
1768 you are compiling a kernel for the EBSA-110 or the LART however, the
1769 red LED will simply flash regularly to indicate that the system is
1770 still functional. It is safe to say Y here if you have a CATS
1771 system, but the driver will do nothing.
1772
1773config LEDS_TIMER
1774 bool "Timer LED" if (!ARCH_CDB89712 && !ARCH_OMAP) || \
eebdf7d7
DB
1775 OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
1776 || MACH_OMAP_PERSEUS2
1da177e4 1777 depends on LEDS
0567a0c0 1778 depends on !GENERIC_CLOCKEVENTS
1da177e4
LT
1779 default y if ARCH_EBSA110
1780 help
1781 If you say Y here, one of the system LEDs (the green one on the
1782 NetWinder, the amber one on the EBSA285, or the red one on the LART)
1783 will flash regularly to indicate that the system is still
1784 operational. This is mainly useful to kernel hackers who are
1785 debugging unstable kernels.
1786
1787 The LART uses the same LED for both Timer LED and CPU usage LED
1788 functions. You may choose to use both, but the Timer LED function
1789 will overrule the CPU usage LED.
1790
1791config LEDS_CPU
1792 bool "CPU usage LED" if (!ARCH_CDB89712 && !ARCH_EBSA110 && \
eebdf7d7
DB
1793 !ARCH_OMAP) \
1794 || OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
1795 || MACH_OMAP_PERSEUS2
1da177e4
LT
1796 depends on LEDS
1797 help
1798 If you say Y here, the red LED will be used to give a good real
1799 time indication of CPU usage, by lighting whenever the idle task
1800 is not currently executing.
1801
1802 The LART uses the same LED for both Timer LED and CPU usage LED
1803 functions. You may choose to use both, but the Timer LED function
1804 will overrule the CPU usage LED.
1805
1806config ALIGNMENT_TRAP
1807 bool
f12d0d7c 1808 depends on CPU_CP15_MMU
1da177e4 1809 default y if !ARCH_EBSA110
e119bfff 1810 select HAVE_PROC_CPU if PROC_FS
1da177e4 1811 help
84eb8d06 1812 ARM processors cannot fetch/store information which is not
1da177e4
LT
1813 naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1814 address divisible by 4. On 32-bit ARM processors, these non-aligned
1815 fetch/store instructions will be emulated in software if you say
1816 here, which has a severe performance impact. This is necessary for
1817 correct operation of some network protocols. With an IP-only
1818 configuration it is safe to say N, otherwise say Y.
1819
39ec58f3
LB
1820config UACCESS_WITH_MEMCPY
1821 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user() (EXPERIMENTAL)"
1822 depends on MMU && EXPERIMENTAL
1823 default y if CPU_FEROCEON
1824 help
1825 Implement faster copy_to_user and clear_user methods for CPU
1826 cores where a 8-word STM instruction give significantly higher
1827 memory write throughput than a sequence of individual 32bit stores.
1828
1829 A possible side effect is a slight increase in scheduling latency
1830 between threads sharing the same address space if they invoke
1831 such copy operations with large buffers.
1832
1833 However, if the CPU data cache is using a write-allocate mode,
1834 this option is unlikely to provide any performance gain.
1835
70c70d97
NP
1836config SECCOMP
1837 bool
1838 prompt "Enable seccomp to safely compute untrusted bytecode"
1839 ---help---
1840 This kernel feature is useful for number crunching applications
1841 that may need to compute untrusted bytecode during their
1842 execution. By using pipes or other transports made available to
1843 the process as file descriptors supporting the read/write
1844 syscalls, it's possible to isolate those applications in
1845 their own address space using seccomp. Once seccomp is
1846 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1847 and the task is only allowed to execute a few safe syscalls
1848 defined by each seccomp mode.
1849
c743f380
NP
1850config CC_STACKPROTECTOR
1851 bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
4a50bfe3 1852 depends on EXPERIMENTAL
c743f380
NP
1853 help
1854 This option turns on the -fstack-protector GCC feature. This
1855 feature puts, at the beginning of functions, a canary value on
1856 the stack just before the return address, and validates
1857 the value just before actually returning. Stack based buffer
1858 overflows (that need to overwrite this return address) now also
1859 overwrite the canary, which gets detected and the attack is then
1860 neutralized via a kernel panic.
1861 This feature requires gcc version 4.2 or above.
1862
73a65b3f
UKK
1863config DEPRECATED_PARAM_STRUCT
1864 bool "Provide old way to pass kernel parameters"
1865 help
1866 This was deprecated in 2001 and announced to live on for 5 years.
1867 Some old boot loaders still use this way.
1868
1da177e4
LT
1869endmenu
1870
1871menu "Boot options"
1872
9eb8f674
GL
1873config USE_OF
1874 bool "Flattened Device Tree support"
1875 select OF
1876 select OF_EARLY_FLATTREE
08a543ad 1877 select IRQ_DOMAIN
9eb8f674
GL
1878 help
1879 Include support for flattened device tree machine descriptions.
1880
1da177e4
LT
1881# Compressed boot loader in ROM. Yes, we really want to ask about
1882# TEXT and BSS so we preserve their values in the config files.
1883config ZBOOT_ROM_TEXT
1884 hex "Compressed ROM boot loader base address"
1885 default "0"
1886 help
1887 The physical address at which the ROM-able zImage is to be
1888 placed in the target. Platforms which normally make use of
1889 ROM-able zImage formats normally set this to a suitable
1890 value in their defconfig file.
1891
1892 If ZBOOT_ROM is not enabled, this has no effect.
1893
1894config ZBOOT_ROM_BSS
1895 hex "Compressed ROM boot loader BSS address"
1896 default "0"
1897 help
f8c440b2
DF
1898 The base address of an area of read/write memory in the target
1899 for the ROM-able zImage which must be available while the
1900 decompressor is running. It must be large enough to hold the
1901 entire decompressed kernel plus an additional 128 KiB.
1902 Platforms which normally make use of ROM-able zImage formats
1903 normally set this to a suitable value in their defconfig file.
1da177e4
LT
1904
1905 If ZBOOT_ROM is not enabled, this has no effect.
1906
1907config ZBOOT_ROM
1908 bool "Compressed boot loader in ROM/flash"
1909 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
1910 help
1911 Say Y here if you intend to execute your compressed kernel image
1912 (zImage) directly from ROM or flash. If unsure, say N.
1913
090ab3ff
SH
1914choice
1915 prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
1916 depends on ZBOOT_ROM && ARCH_SH7372 && EXPERIMENTAL
1917 default ZBOOT_ROM_NONE
1918 help
1919 Include experimental SD/MMC loading code in the ROM-able zImage.
1920 With this enabled it is possible to write the the ROM-able zImage
1921 kernel image to an MMC or SD card and boot the kernel straight
1922 from the reset vector. At reset the processor Mask ROM will load
1923 the first part of the the ROM-able zImage which in turn loads the
1924 rest the kernel image to RAM.
1925
1926config ZBOOT_ROM_NONE
1927 bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
1928 help
1929 Do not load image from SD or MMC
1930
f45b1149
SH
1931config ZBOOT_ROM_MMCIF
1932 bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
f45b1149 1933 help
090ab3ff
SH
1934 Load image from MMCIF hardware block.
1935
1936config ZBOOT_ROM_SH_MOBILE_SDHI
1937 bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
1938 help
1939 Load image from SDHI hardware block
1940
1941endchoice
f45b1149 1942
e2a6a3aa
JB
1943config ARM_APPENDED_DTB
1944 bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
1945 depends on OF && !ZBOOT_ROM && EXPERIMENTAL
1946 help
1947 With this option, the boot code will look for a device tree binary
1948 (DTB) appended to zImage
1949 (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1950
1951 This is meant as a backward compatibility convenience for those
1952 systems with a bootloader that can't be upgraded to accommodate
1953 the documented boot protocol using a device tree.
1954
1955 Beware that there is very little in terms of protection against
1956 this option being confused by leftover garbage in memory that might
1957 look like a DTB header after a reboot if no actual DTB is appended
1958 to zImage. Do not leave this option active in a production kernel
1959 if you don't intend to always append a DTB. Proper passing of the
1960 location into r2 of a bootloader provided DTB is always preferable
1961 to this option.
1962
b90b9a38
NP
1963config ARM_ATAG_DTB_COMPAT
1964 bool "Supplement the appended DTB with traditional ATAG information"
1965 depends on ARM_APPENDED_DTB
1966 help
1967 Some old bootloaders can't be updated to a DTB capable one, yet
1968 they provide ATAGs with memory configuration, the ramdisk address,
1969 the kernel cmdline string, etc. Such information is dynamically
1970 provided by the bootloader and can't always be stored in a static
1971 DTB. To allow a device tree enabled kernel to be used with such
1972 bootloaders, this option allows zImage to extract the information
1973 from the ATAG list and store it at run time into the appended DTB.
1974
1da177e4
LT
1975config CMDLINE
1976 string "Default kernel command string"
1977 default ""
1978 help
1979 On some architectures (EBSA110 and CATS), there is currently no way
1980 for the boot loader to pass arguments to the kernel. For these
1981 architectures, you should supply some command-line options at build
1982 time by entering them here. As a minimum, you should specify the
1983 memory size and the root device (e.g., mem=64M root=/dev/nfs).
1984
4394c124
VB
1985choice
1986 prompt "Kernel command line type" if CMDLINE != ""
1987 default CMDLINE_FROM_BOOTLOADER
1988
1989config CMDLINE_FROM_BOOTLOADER
1990 bool "Use bootloader kernel arguments if available"
1991 help
1992 Uses the command-line options passed by the boot loader. If
1993 the boot loader doesn't provide any, the default kernel command
1994 string provided in CMDLINE will be used.
1995
1996config CMDLINE_EXTEND
1997 bool "Extend bootloader kernel arguments"
1998 help
1999 The command-line arguments provided by the boot loader will be
2000 appended to the default kernel command string.
2001
92d2040d
AH
2002config CMDLINE_FORCE
2003 bool "Always use the default kernel command string"
92d2040d
AH
2004 help
2005 Always use the default kernel command string, even if the boot
2006 loader passes other arguments to the kernel.
2007 This is useful if you cannot or don't want to change the
2008 command-line options your boot loader passes to the kernel.
4394c124 2009endchoice
92d2040d 2010
1da177e4
LT
2011config XIP_KERNEL
2012 bool "Kernel Execute-In-Place from ROM"
497b7e94 2013 depends on !ZBOOT_ROM && !ARM_LPAE
1da177e4
LT
2014 help
2015 Execute-In-Place allows the kernel to run from non-volatile storage
2016 directly addressable by the CPU, such as NOR flash. This saves RAM
2017 space since the text section of the kernel is not loaded from flash
2018 to RAM. Read-write sections, such as the data section and stack,
2019 are still copied to RAM. The XIP kernel is not compressed since
2020 it has to run directly from flash, so it will take more space to
2021 store it. The flash address used to link the kernel object files,
2022 and for storing it, is configuration dependent. Therefore, if you
2023 say Y here, you must know the proper physical address where to
2024 store the kernel image depending on your own flash memory usage.
2025
2026 Also note that the make target becomes "make xipImage" rather than
2027 "make zImage" or "make Image". The final kernel binary to put in
2028 ROM memory will be arch/arm/boot/xipImage.
2029
2030 If unsure, say N.
2031
2032config XIP_PHYS_ADDR
2033 hex "XIP Kernel Physical Location"
2034 depends on XIP_KERNEL
2035 default "0x00080000"
2036 help
2037 This is the physical address in your flash memory the kernel will
2038 be linked for and stored to. This address is dependent on your
2039 own flash usage.
2040
c587e4a6
RP
2041config KEXEC
2042 bool "Kexec system call (EXPERIMENTAL)"
02b73e2e 2043 depends on EXPERIMENTAL && (!SMP || HOTPLUG_CPU)
c587e4a6
RP
2044 help
2045 kexec is a system call that implements the ability to shutdown your
2046 current kernel, and to start another kernel. It is like a reboot
01dd2fbf 2047 but it is independent of the system firmware. And like a reboot
c587e4a6
RP
2048 you can start any kernel with it, not just Linux.
2049
2050 It is an ongoing process to be certain the hardware in a machine
2051 is properly shutdown, so do not be surprised if this code does not
2052 initially work for you. It may help to enable device hotplugging
2053 support.
2054
4cd9d6f7
RP
2055config ATAGS_PROC
2056 bool "Export atags in procfs"
b98d7291
UL
2057 depends on KEXEC
2058 default y
4cd9d6f7
RP
2059 help
2060 Should the atags used to boot the kernel be exported in an "atags"
2061 file in procfs. Useful with kexec.
2062
cb5d39b3
MW
2063config CRASH_DUMP
2064 bool "Build kdump crash kernel (EXPERIMENTAL)"
2065 depends on EXPERIMENTAL
2066 help
2067 Generate crash dump after being started by kexec. This should
2068 be normally only set in special crash dump kernels which are
2069 loaded in the main kernel with kexec-tools into a specially
2070 reserved region and then later executed after a crash by
2071 kdump/kexec. The crash dump kernel must be compiled to a
2072 memory address not used by the main kernel
2073
2074 For more details see Documentation/kdump/kdump.txt
2075
e69edc79
EM
2076config AUTO_ZRELADDR
2077 bool "Auto calculation of the decompressed kernel image address"
2078 depends on !ZBOOT_ROM && !ARCH_U300
2079 help
2080 ZRELADDR is the physical address where the decompressed kernel
2081 image will be placed. If AUTO_ZRELADDR is selected, the address
2082 will be determined at run-time by masking the current IP with
2083 0xf8000000. This assumes the zImage being placed in the first 128MB
2084 from start of memory.
2085
1da177e4
LT
2086endmenu
2087
ac9d7efc 2088menu "CPU Power Management"
1da177e4 2089
89c52ed4 2090if ARCH_HAS_CPUFREQ
1da177e4
LT
2091
2092source "drivers/cpufreq/Kconfig"
2093
64f102b6
YS
2094config CPU_FREQ_IMX
2095 tristate "CPUfreq driver for i.MX CPUs"
2096 depends on ARCH_MXC && CPU_FREQ
2097 help
2098 This enables the CPUfreq driver for i.MX CPUs.
2099
1da177e4
LT
2100config CPU_FREQ_SA1100
2101 bool
1da177e4
LT
2102
2103config CPU_FREQ_SA1110
2104 bool
1da177e4
LT
2105
2106config CPU_FREQ_INTEGRATOR
2107 tristate "CPUfreq driver for ARM Integrator CPUs"
2108 depends on ARCH_INTEGRATOR && CPU_FREQ
2109 default y
2110 help
2111 This enables the CPUfreq driver for ARM Integrator CPUs.
2112
2113 For details, take a look at <file:Documentation/cpu-freq>.
2114
2115 If in doubt, say Y.
2116
9e2697ff
RK
2117config CPU_FREQ_PXA
2118 bool
2119 depends on CPU_FREQ && ARCH_PXA && PXA25x
2120 default y
ca7d156e 2121 select CPU_FREQ_TABLE
9e2697ff
RK
2122 select CPU_FREQ_DEFAULT_GOV_USERSPACE
2123
9d56c02a
BD
2124config CPU_FREQ_S3C
2125 bool
2126 help
2127 Internal configuration node for common cpufreq on Samsung SoC
2128
2129config CPU_FREQ_S3C24XX
4a50bfe3 2130 bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)"
b130d5c2 2131 depends on ARCH_S3C24XX && CPU_FREQ && EXPERIMENTAL
9d56c02a
BD
2132 select CPU_FREQ_S3C
2133 help
2134 This enables the CPUfreq driver for the Samsung S3C24XX family
2135 of CPUs.
2136
2137 For details, take a look at <file:Documentation/cpu-freq>.
2138
2139 If in doubt, say N.
2140
2141config CPU_FREQ_S3C24XX_PLL
4a50bfe3 2142 bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)"
9d56c02a
BD
2143 depends on CPU_FREQ_S3C24XX && EXPERIMENTAL
2144 help
2145 Compile in support for changing the PLL frequency from the
2146 S3C24XX series CPUfreq driver. The PLL takes time to settle
2147 after a frequency change, so by default it is not enabled.
2148
2149 This also means that the PLL tables for the selected CPU(s) will
2150 be built which may increase the size of the kernel image.
2151
2152config CPU_FREQ_S3C24XX_DEBUG
2153 bool "Debug CPUfreq Samsung driver core"
2154 depends on CPU_FREQ_S3C24XX
2155 help
2156 Enable s3c_freq_dbg for the Samsung S3C CPUfreq core
2157
2158config CPU_FREQ_S3C24XX_IODEBUG
2159 bool "Debug CPUfreq Samsung driver IO timing"
2160 depends on CPU_FREQ_S3C24XX
2161 help
2162 Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core
2163
e6d197a6
BD
2164config CPU_FREQ_S3C24XX_DEBUGFS
2165 bool "Export debugfs for CPUFreq"
2166 depends on CPU_FREQ_S3C24XX && DEBUG_FS
2167 help
2168 Export status information via debugfs.
2169
1da177e4
LT
2170endif
2171
ac9d7efc
RK
2172source "drivers/cpuidle/Kconfig"
2173
2174endmenu
2175
1da177e4
LT
2176menu "Floating point emulation"
2177
2178comment "At least one emulation must be selected"
2179
2180config FPE_NWFPE
2181 bool "NWFPE math emulation"
593c252a 2182 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
1da177e4
LT
2183 ---help---
2184 Say Y to include the NWFPE floating point emulator in the kernel.
2185 This is necessary to run most binaries. Linux does not currently
2186 support floating point hardware so you need to say Y here even if
2187 your machine has an FPA or floating point co-processor podule.
2188
2189 You may say N here if you are going to load the Acorn FPEmulator
2190 early in the bootup.
2191
2192config FPE_NWFPE_XP
2193 bool "Support extended precision"
bedf142b 2194 depends on FPE_NWFPE
1da177e4
LT
2195 help
2196 Say Y to include 80-bit support in the kernel floating-point
2197 emulator. Otherwise, only 32 and 64-bit support is compiled in.
2198 Note that gcc does not generate 80-bit operations by default,
2199 so in most cases this option only enlarges the size of the
2200 floating point emulator without any good reason.
2201
2202 You almost surely want to say N here.
2203
2204config FPE_FASTFPE
2205 bool "FastFPE math emulation (EXPERIMENTAL)"
8993a44c 2206 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 && EXPERIMENTAL
1da177e4
LT
2207 ---help---
2208 Say Y here to include the FAST floating point emulator in the kernel.
2209 This is an experimental much faster emulator which now also has full
2210 precision for the mantissa. It does not support any exceptions.
2211 It is very simple, and approximately 3-6 times faster than NWFPE.
2212
2213 It should be sufficient for most programs. It may be not suitable
2214 for scientific calculations, but you have to check this for yourself.
2215 If you do not feel you need a faster FP emulation you should better
2216 choose NWFPE.
2217
2218config VFP
2219 bool "VFP-format floating point maths"
e399b1a4 2220 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
1da177e4
LT
2221 help
2222 Say Y to include VFP support code in the kernel. This is needed
2223 if your hardware includes a VFP unit.
2224
2225 Please see <file:Documentation/arm/VFP/release-notes.txt> for
2226 release notes and additional status information.
2227
2228 Say N if your target does not have VFP hardware.
2229
25ebee02
CM
2230config VFPv3
2231 bool
2232 depends on VFP
2233 default y if CPU_V7
2234
b5872db4
CM
2235config NEON
2236 bool "Advanced SIMD (NEON) Extension support"
2237 depends on VFPv3 && CPU_V7
2238 help
2239 Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2240 Extension.
2241
1da177e4
LT
2242endmenu
2243
2244menu "Userspace binary formats"
2245
2246source "fs/Kconfig.binfmt"
2247
2248config ARTHUR
2249 tristate "RISC OS personality"
704bdda0 2250 depends on !AEABI
1da177e4
LT
2251 help
2252 Say Y here to include the kernel code necessary if you want to run
2253 Acorn RISC OS/Arthur binaries under Linux. This code is still very
2254 experimental; if this sounds frightening, say N and sleep in peace.
2255 You can also say M here to compile this support as a module (which
2256 will be called arthur).
2257
2258endmenu
2259
2260menu "Power management options"
2261
eceab4ac 2262source "kernel/power/Kconfig"
1da177e4 2263
f4cb5700 2264config ARCH_SUSPEND_POSSIBLE
6b6844dd 2265 depends on !ARCH_S5PC100
6a786182
RK
2266 depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \
2267 CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE
f4cb5700
JB
2268 def_bool y
2269
15e0d9e3
AB
2270config ARM_CPU_SUSPEND
2271 def_bool PM_SLEEP
2272
1da177e4
LT
2273endmenu
2274
d5950b43
SR
2275source "net/Kconfig"
2276
ac25150f 2277source "drivers/Kconfig"
1da177e4
LT
2278
2279source "fs/Kconfig"
2280
1da177e4
LT
2281source "arch/arm/Kconfig.debug"
2282
2283source "security/Kconfig"
2284
2285source "crypto/Kconfig"
2286
2287source "lib/Kconfig"
This page took 1.021187 seconds and 5 git commands to generate.