ARM: tegra: fix board DT pinmux setup
[deliverable/linux.git] / arch / arm / Kconfig
CommitLineData
1da177e4
LT
1config ARM
2 bool
3 default y
b1b3f49c
RK
4 select ARCH_BINFMT_ELF_RANDOMIZE_PIE
5 select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
3d06770e 6 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
171b3f0d 7 select ARCH_HAVE_CUSTOM_GPIO_H
d7018848 8 select ARCH_MIGHT_HAVE_PC_PARPORT
017f161a 9 select ARCH_USE_BUILTIN_BSWAP
0cbad9c9 10 select ARCH_USE_CMPXCHG_LOCKREF
b1b3f49c 11 select ARCH_WANT_IPC_PARSE_VERSION
ee951c63 12 select BUILDTIME_EXTABLE_SORT if MMU
171b3f0d 13 select CLONE_BACKWARDS
b1b3f49c 14 select CPU_PM if (SUSPEND || CPU_IDLE)
dce5c9e3 15 select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS
4477ca45 16 select GENERIC_ATOMIC64 if (CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI)
b1b3f49c 17 select GENERIC_CLOCKEVENTS_BROADCAST if SMP
171b3f0d 18 select GENERIC_IDLE_POLL_SETUP
b1b3f49c
RK
19 select GENERIC_IRQ_PROBE
20 select GENERIC_IRQ_SHOW
b1b3f49c 21 select GENERIC_PCI_IOMAP
38ff87f7 22 select GENERIC_SCHED_CLOCK
b1b3f49c
RK
23 select GENERIC_SMP_IDLE_THREAD
24 select GENERIC_STRNCPY_FROM_USER
25 select GENERIC_STRNLEN_USER
26 select HARDIRQS_SW_RESEND
09f05d85 27 select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
5cbad0eb 28 select HAVE_ARCH_KGDB
91702175 29 select HAVE_ARCH_SECCOMP_FILTER if (AEABI && !OABI_COMPAT)
0693bf68 30 select HAVE_ARCH_TRACEHOOK
b1b3f49c 31 select HAVE_BPF_JIT
171b3f0d 32 select HAVE_CONTEXT_TRACKING
b1b3f49c 33 select HAVE_C_RECORDMCOUNT
19952a92 34 select HAVE_CC_STACKPROTECTOR
b1b3f49c
RK
35 select HAVE_DEBUG_KMEMLEAK
36 select HAVE_DMA_API_DEBUG
37 select HAVE_DMA_ATTRS
38 select HAVE_DMA_CONTIGUOUS if MMU
80be7a7f 39 select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
dce5c9e3 40 select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU
b1b3f49c 41 select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
0e341af8 42 select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
b1b3f49c 43 select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
1fe53268 44 select HAVE_GENERIC_DMA_COHERENT
b1b3f49c
RK
45 select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
46 select HAVE_IDE if PCI || ISA || PCMCIA
87c46b6c 47 select HAVE_IRQ_TIME_ACCOUNTING
e7db7b42 48 select HAVE_KERNEL_GZIP
f9b493ac 49 select HAVE_KERNEL_LZ4
6e8699f7 50 select HAVE_KERNEL_LZMA
b1b3f49c 51 select HAVE_KERNEL_LZO
a7f464f3 52 select HAVE_KERNEL_XZ
b1b3f49c
RK
53 select HAVE_KPROBES if !XIP_KERNEL
54 select HAVE_KRETPROBES if (HAVE_KPROBES)
55 select HAVE_MEMBLOCK
171b3f0d 56 select HAVE_MOD_ARCH_SPECIFIC if ARM_UNWIND
b1b3f49c 57 select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
7ada189f 58 select HAVE_PERF_EVENTS
49863894
WD
59 select HAVE_PERF_REGS
60 select HAVE_PERF_USER_STACK_DUMP
e513f8bf 61 select HAVE_REGS_AND_STACK_ACCESS_API
b1b3f49c 62 select HAVE_SYSCALL_TRACEPOINTS
af1839eb 63 select HAVE_UID16
31c1fc81 64 select HAVE_VIRT_CPU_ACCOUNTING_GEN
da0ec6f7 65 select IRQ_FORCED_THREADING
3d92a71a 66 select KTIME_SCALAR
171b3f0d 67 select MODULES_USE_ELF_REL
84f452b1 68 select NO_BOOTMEM
171b3f0d
RK
69 select OLD_SIGACTION
70 select OLD_SIGSUSPEND3
b1b3f49c
RK
71 select PERF_USE_VMALLOC
72 select RTC_LIB
73 select SYS_SUPPORTS_APM_EMULATION
171b3f0d
RK
74 # Above selects are sorted alphabetically; please add new ones
75 # according to that. Thanks.
1da177e4
LT
76 help
77 The ARM series is a line of low-power-consumption RISC chip designs
f6c8965a 78 licensed by ARM Ltd and targeted at embedded applications and
1da177e4 79 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
f6c8965a 80 manufactured, but legacy ARM-based PC hardware remains popular in
1da177e4
LT
81 Europe. There is an ARM Linux project with a web page at
82 <http://www.arm.linux.org.uk/>.
83
74facffe
RK
84config ARM_HAS_SG_CHAIN
85 bool
86
4ce63fcd
MS
87config NEED_SG_DMA_LENGTH
88 bool
89
90config ARM_DMA_USE_IOMMU
4ce63fcd 91 bool
b1b3f49c
RK
92 select ARM_HAS_SG_CHAIN
93 select NEED_SG_DMA_LENGTH
4ce63fcd 94
60460abf
SWK
95if ARM_DMA_USE_IOMMU
96
97config ARM_DMA_IOMMU_ALIGNMENT
98 int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
99 range 4 9
100 default 8
101 help
102 DMA mapping framework by default aligns all buffers to the smallest
103 PAGE_SIZE order which is greater than or equal to the requested buffer
104 size. This works well for buffers up to a few hundreds kilobytes, but
105 for larger buffers it just a waste of address space. Drivers which has
106 relatively small addressing window (like 64Mib) might run out of
107 virtual space with just a few allocations.
108
109 With this parameter you can specify the maximum PAGE_SIZE order for
110 DMA IOMMU buffers. Larger buffers will be aligned only to this
111 specified order. The order is expressed as a power of two multiplied
112 by the PAGE_SIZE.
113
114endif
115
1a189b97
RK
116config HAVE_PWM
117 bool
118
0b05da72
HUK
119config MIGHT_HAVE_PCI
120 bool
121
75e7153a
RB
122config SYS_SUPPORTS_APM_EMULATION
123 bool
124
bc581770
LW
125config HAVE_TCM
126 bool
127 select GENERIC_ALLOCATOR
128
e119bfff
RK
129config HAVE_PROC_CPU
130 bool
131
5ea81769
AV
132config NO_IOPORT
133 bool
5ea81769 134
1da177e4
LT
135config EISA
136 bool
137 ---help---
138 The Extended Industry Standard Architecture (EISA) bus was
139 developed as an open alternative to the IBM MicroChannel bus.
140
141 The EISA bus provided some of the features of the IBM MicroChannel
142 bus while maintaining backward compatibility with cards made for
143 the older ISA bus. The EISA bus saw limited use between 1988 and
144 1995 when it was made obsolete by the PCI bus.
145
146 Say Y here if you are building a kernel for an EISA-based machine.
147
148 Otherwise, say N.
149
150config SBUS
151 bool
152
f16fb1ec
RK
153config STACKTRACE_SUPPORT
154 bool
155 default y
156
f76e9154
NP
157config HAVE_LATENCYTOP_SUPPORT
158 bool
159 depends on !SMP
160 default y
161
f16fb1ec
RK
162config LOCKDEP_SUPPORT
163 bool
164 default y
165
7ad1bcb2
RK
166config TRACE_IRQFLAGS_SUPPORT
167 bool
168 default y
169
1da177e4
LT
170config RWSEM_GENERIC_SPINLOCK
171 bool
172 default y
173
174config RWSEM_XCHGADD_ALGORITHM
175 bool
176
f0d1b0b3
DH
177config ARCH_HAS_ILOG2_U32
178 bool
f0d1b0b3
DH
179
180config ARCH_HAS_ILOG2_U64
181 bool
f0d1b0b3 182
89c52ed4
BD
183config ARCH_HAS_CPUFREQ
184 bool
185 help
186 Internal node to signify that the ARCH has CPUFREQ support
187 and that the relevant menu configurations are displayed for
188 it.
189
4a1b5733
EV
190config ARCH_HAS_BANDGAP
191 bool
192
b89c3b16
AM
193config GENERIC_HWEIGHT
194 bool
195 default y
196
1da177e4
LT
197config GENERIC_CALIBRATE_DELAY
198 bool
199 default y
200
a08b6b79
Z
201config ARCH_MAY_HAVE_PC_FDC
202 bool
203
5ac6da66
CL
204config ZONE_DMA
205 bool
5ac6da66 206
ccd7ab7f
FT
207config NEED_DMA_MAP_STATE
208 def_bool y
209
58af4a24
RH
210config ARCH_HAS_DMA_SET_COHERENT_MASK
211 bool
212
1da177e4
LT
213config GENERIC_ISA_DMA
214 bool
215
1da177e4
LT
216config FIQ
217 bool
218
13a5045d
RH
219config NEED_RET_TO_USER
220 bool
221
034d2f5a
AV
222config ARCH_MTD_XIP
223 bool
224
c760fc19
HC
225config VECTORS_BASE
226 hex
6afd6fae 227 default 0xffff0000 if MMU || CPU_HIGH_VECTOR
c760fc19
HC
228 default DRAM_BASE if REMAP_VECTORS_TO_RAM
229 default 0x00000000
230 help
19accfd3
RK
231 The base address of exception vectors. This must be two pages
232 in size.
c760fc19 233
dc21af99 234config ARM_PATCH_PHYS_VIRT
c1becedc
RK
235 bool "Patch physical to virtual translations at runtime" if EMBEDDED
236 default y
b511d75d 237 depends on !XIP_KERNEL && MMU
dc21af99
RK
238 depends on !ARCH_REALVIEW || !SPARSEMEM
239 help
111e9a5c
RK
240 Patch phys-to-virt and virt-to-phys translation functions at
241 boot and module load time according to the position of the
242 kernel in system memory.
dc21af99 243
111e9a5c 244 This can only be used with non-XIP MMU kernels where the base
daece596 245 of physical memory is at a 16MB boundary.
dc21af99 246
c1becedc
RK
247 Only disable this option if you know that you do not require
248 this feature (eg, building a kernel for a single machine) and
249 you need to shrink the kernel to the minimal size.
dc21af99 250
01464226
RH
251config NEED_MACH_GPIO_H
252 bool
253 help
254 Select this when mach/gpio.h is required to provide special
255 definitions for this platform. The need for mach/gpio.h should
256 be avoided when possible.
257
c334bc15
RH
258config NEED_MACH_IO_H
259 bool
260 help
261 Select this when mach/io.h is required to provide special
262 definitions for this platform. The need for mach/io.h should
263 be avoided when possible.
264
0cdc8b92 265config NEED_MACH_MEMORY_H
1b9f95f8
NP
266 bool
267 help
0cdc8b92
NP
268 Select this when mach/memory.h is required to provide special
269 definitions for this platform. The need for mach/memory.h should
270 be avoided when possible.
dc21af99 271
1b9f95f8 272config PHYS_OFFSET
974c0724 273 hex "Physical address of main memory" if MMU
0cdc8b92 274 depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
974c0724 275 default DRAM_BASE if !MMU
111e9a5c 276 help
1b9f95f8
NP
277 Please provide the physical address corresponding to the
278 location of main memory in your system.
cada3c08 279
87e040b6
SG
280config GENERIC_BUG
281 def_bool y
282 depends on BUG
283
1da177e4
LT
284source "init/Kconfig"
285
dc52ddc0
MH
286source "kernel/Kconfig.freezer"
287
1da177e4
LT
288menu "System Type"
289
3c427975
HC
290config MMU
291 bool "MMU-based Paged Memory Management Support"
292 default y
293 help
294 Select if you want MMU-based virtualised addressing space
295 support by paged memory management. If unsure, say 'Y'.
296
ccf50e23
RK
297#
298# The "ARM system type" choice list is ordered alphabetically by option
299# text. Please add new entries in the option alphabetic order.
300#
1da177e4
LT
301choice
302 prompt "ARM system type"
1420b22b
AB
303 default ARCH_VERSATILE if !MMU
304 default ARCH_MULTIPLATFORM if MMU
1da177e4 305
387798b3
RH
306config ARCH_MULTIPLATFORM
307 bool "Allow multiple platforms to be selected"
b1b3f49c 308 depends on MMU
387798b3
RH
309 select ARM_PATCH_PHYS_VIRT
310 select AUTO_ZRELADDR
66314223 311 select COMMON_CLK
387798b3 312 select MULTI_IRQ_HANDLER
66314223
DN
313 select SPARSE_IRQ
314 select USE_OF
66314223 315
4af6fee1
DS
316config ARCH_INTEGRATOR
317 bool "ARM Ltd. Integrator family"
89c52ed4 318 select ARCH_HAS_CPUFREQ
b1b3f49c 319 select ARM_AMBA
fe989145 320 select ARM_PATCH_PHYS_VIRT
321 select AUTO_ZRELADDR
a613163d 322 select COMMON_CLK
f9a6aa43 323 select COMMON_CLK_VERSATILE
b1b3f49c 324 select GENERIC_CLOCKEVENTS
9904f793 325 select HAVE_TCM
c5a0adb5 326 select ICST
b1b3f49c
RK
327 select MULTI_IRQ_HANDLER
328 select NEED_MACH_MEMORY_H
f4b8b319 329 select PLAT_VERSATILE
695436e3 330 select SPARSE_IRQ
d7057e1d 331 select USE_OF
2389d501 332 select VERSATILE_FPGA_IRQ
4af6fee1
DS
333 help
334 Support for ARM's Integrator platform.
335
336config ARCH_REALVIEW
337 bool "ARM Ltd. RealView family"
b1b3f49c 338 select ARCH_WANT_OPTIONAL_GPIOLIB
4af6fee1 339 select ARM_AMBA
b1b3f49c 340 select ARM_TIMER_SP804
f9a6aa43
LW
341 select COMMON_CLK
342 select COMMON_CLK_VERSATILE
ae30ceac 343 select GENERIC_CLOCKEVENTS
b56ba8aa 344 select GPIO_PL061 if GPIOLIB
b1b3f49c 345 select ICST
0cdc8b92 346 select NEED_MACH_MEMORY_H
b1b3f49c
RK
347 select PLAT_VERSATILE
348 select PLAT_VERSATILE_CLCD
4af6fee1
DS
349 help
350 This enables support for ARM Ltd RealView boards.
351
352config ARCH_VERSATILE
353 bool "ARM Ltd. Versatile family"
b1b3f49c 354 select ARCH_WANT_OPTIONAL_GPIOLIB
4af6fee1 355 select ARM_AMBA
b1b3f49c 356 select ARM_TIMER_SP804
4af6fee1 357 select ARM_VIC
6d803ba7 358 select CLKDEV_LOOKUP
b1b3f49c 359 select GENERIC_CLOCKEVENTS
aa3831cf 360 select HAVE_MACH_CLKDEV
c5a0adb5 361 select ICST
f4b8b319 362 select PLAT_VERSATILE
3414ba8c 363 select PLAT_VERSATILE_CLCD
b1b3f49c 364 select PLAT_VERSATILE_CLOCK
2389d501 365 select VERSATILE_FPGA_IRQ
4af6fee1
DS
366 help
367 This enables support for ARM Ltd Versatile board.
368
8fc5ffa0
AV
369config ARCH_AT91
370 bool "Atmel AT91"
f373e8c0 371 select ARCH_REQUIRE_GPIOLIB
bd602995 372 select CLKDEV_LOOKUP
e261501d 373 select IRQ_DOMAIN
01464226 374 select NEED_MACH_GPIO_H
1ac02d79 375 select NEED_MACH_IO_H if PCCARD
6732ae5c
JCPV
376 select PINCTRL
377 select PINCTRL_AT91 if USE_OF
4af6fee1 378 help
929e994f
NF
379 This enables support for systems based on Atmel
380 AT91RM9200 and AT91SAM9* processors.
4af6fee1 381
93e22567
RK
382config ARCH_CLPS711X
383 bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
a3b8d4a5 384 select ARCH_REQUIRE_GPIOLIB
ea7d1bc9 385 select AUTO_ZRELADDR
c99f72ad 386 select CLKSRC_MMIO
93e22567
RK
387 select COMMON_CLK
388 select CPU_ARM720T
4a8355c4 389 select GENERIC_CLOCKEVENTS
6597619f 390 select MFD_SYSCON
99f04c8f 391 select MULTI_IRQ_HANDLER
0d8be81c 392 select SPARSE_IRQ
93e22567
RK
393 help
394 Support for Cirrus Logic 711x/721x/731x based boards.
395
788c9700
RK
396config ARCH_GEMINI
397 bool "Cortina Systems Gemini"
788c9700 398 select ARCH_REQUIRE_GPIOLIB
f3372c01 399 select CLKSRC_MMIO
b1b3f49c 400 select CPU_FA526
f3372c01 401 select GENERIC_CLOCKEVENTS
788c9700
RK
402 help
403 Support for the Cortina Systems Gemini family SoCs
404
1da177e4
LT
405config ARCH_EBSA110
406 bool "EBSA-110"
b1b3f49c 407 select ARCH_USES_GETTIMEOFFSET
c750815e 408 select CPU_SA110
f7e68bbf 409 select ISA
c334bc15 410 select NEED_MACH_IO_H
0cdc8b92 411 select NEED_MACH_MEMORY_H
b1b3f49c 412 select NO_IOPORT
1da177e4
LT
413 help
414 This is an evaluation board for the StrongARM processor available
f6c8965a 415 from Digital. It has limited hardware on-board, including an
1da177e4
LT
416 Ethernet interface, two PCMCIA sockets, two serial ports and a
417 parallel port.
418
6d85e2b0
UKK
419config ARCH_EFM32
420 bool "Energy Micro efm32"
421 depends on !MMU
422 select ARCH_REQUIRE_GPIOLIB
1df13d9d 423 select AUTO_ZRELADDR
6d85e2b0
UKK
424 select ARM_NVIC
425 # CLKSRC_MMIO is wrong here, but needed until a proper fix is merged,
426 # i.e. CLKSRC_EFM32 selecting CLKSRC_MMIO
427 select CLKSRC_MMIO
428 select CLKSRC_OF
429 select COMMON_CLK
430 select CPU_V7M
431 select GENERIC_CLOCKEVENTS
432 select NO_DMA
433 select NO_IOPORT
434 select SPARSE_IRQ
435 select USE_OF
436 help
437 Support for Energy Micro's (now Silicon Labs) efm32 Giant Gecko
438 processors.
439
e7736d47
LB
440config ARCH_EP93XX
441 bool "EP93xx-based"
b1b3f49c
RK
442 select ARCH_HAS_HOLES_MEMORYMODEL
443 select ARCH_REQUIRE_GPIOLIB
444 select ARCH_USES_GETTIMEOFFSET
e7736d47
LB
445 select ARM_AMBA
446 select ARM_VIC
6d803ba7 447 select CLKDEV_LOOKUP
b1b3f49c 448 select CPU_ARM920T
5725aeae 449 select NEED_MACH_MEMORY_H
e7736d47
LB
450 help
451 This enables support for the Cirrus EP93xx series of CPUs.
452
1da177e4
LT
453config ARCH_FOOTBRIDGE
454 bool "FootBridge"
c750815e 455 select CPU_SA110
1da177e4 456 select FOOTBRIDGE
4e8d7637 457 select GENERIC_CLOCKEVENTS
d0ee9f40 458 select HAVE_IDE
8ef6e620 459 select NEED_MACH_IO_H if !MMU
0cdc8b92 460 select NEED_MACH_MEMORY_H
f999b8bd
MM
461 help
462 Support for systems based on the DC21285 companion chip
463 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
1da177e4 464
4af6fee1
DS
465config ARCH_NETX
466 bool "Hilscher NetX based"
b1b3f49c 467 select ARM_VIC
234b6ced 468 select CLKSRC_MMIO
c750815e 469 select CPU_ARM926T
2fcfe6b8 470 select GENERIC_CLOCKEVENTS
f999b8bd 471 help
4af6fee1
DS
472 This enables support for systems based on the Hilscher NetX Soc
473
3b938be6
RK
474config ARCH_IOP13XX
475 bool "IOP13xx-based"
476 depends on MMU
b1b3f49c 477 select CPU_XSC3
0cdc8b92 478 select NEED_MACH_MEMORY_H
13a5045d 479 select NEED_RET_TO_USER
b1b3f49c
RK
480 select PCI
481 select PLAT_IOP
482 select VMSPLIT_1G
3b938be6
RK
483 help
484 Support for Intel's IOP13XX (XScale) family of processors.
485
3f7e5815
LB
486config ARCH_IOP32X
487 bool "IOP32x-based"
a4f7e763 488 depends on MMU
b1b3f49c 489 select ARCH_REQUIRE_GPIOLIB
c750815e 490 select CPU_XSCALE
e9004f50 491 select GPIO_IOP
13a5045d 492 select NEED_RET_TO_USER
f7e68bbf 493 select PCI
b1b3f49c 494 select PLAT_IOP
f999b8bd 495 help
3f7e5815
LB
496 Support for Intel's 80219 and IOP32X (XScale) family of
497 processors.
498
499config ARCH_IOP33X
500 bool "IOP33x-based"
501 depends on MMU
b1b3f49c 502 select ARCH_REQUIRE_GPIOLIB
c750815e 503 select CPU_XSCALE
e9004f50 504 select GPIO_IOP
13a5045d 505 select NEED_RET_TO_USER
3f7e5815 506 select PCI
b1b3f49c 507 select PLAT_IOP
3f7e5815
LB
508 help
509 Support for Intel's IOP33X (XScale) family of processors.
1da177e4 510
3b938be6
RK
511config ARCH_IXP4XX
512 bool "IXP4xx-based"
a4f7e763 513 depends on MMU
58af4a24 514 select ARCH_HAS_DMA_SET_COHERENT_MASK
d10d2d48 515 select ARCH_SUPPORTS_BIG_ENDIAN
b1b3f49c 516 select ARCH_REQUIRE_GPIOLIB
234b6ced 517 select CLKSRC_MMIO
c750815e 518 select CPU_XSCALE
b1b3f49c 519 select DMABOUNCE if PCI
3b938be6 520 select GENERIC_CLOCKEVENTS
0b05da72 521 select MIGHT_HAVE_PCI
c334bc15 522 select NEED_MACH_IO_H
9296d94d 523 select USB_EHCI_BIG_ENDIAN_DESC
171b3f0d 524 select USB_EHCI_BIG_ENDIAN_MMIO
c4713074 525 help
3b938be6 526 Support for Intel's IXP4XX (XScale) family of processors.
c4713074 527
edabd38e
SB
528config ARCH_DOVE
529 bool "Marvell Dove"
edabd38e 530 select ARCH_REQUIRE_GPIOLIB
756b2531 531 select CPU_PJ4
edabd38e 532 select GENERIC_CLOCKEVENTS
0f81bd43 533 select MIGHT_HAVE_PCI
171b3f0d 534 select MVEBU_MBUS
9139acd1
SH
535 select PINCTRL
536 select PINCTRL_DOVE
abcda1dc 537 select PLAT_ORION_LEGACY
0f81bd43 538 select USB_ARCH_HAS_EHCI
edabd38e
SB
539 help
540 Support for the Marvell Dove SoC 88AP510
541
651c74c7
SB
542config ARCH_KIRKWOOD
543 bool "Marvell Kirkwood"
0e2ee0c0 544 select ARCH_HAS_CPUFREQ
a8865655 545 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 546 select CPU_FEROCEON
651c74c7 547 select GENERIC_CLOCKEVENTS
171b3f0d 548 select MVEBU_MBUS
b1b3f49c 549 select PCI
1dc831bf 550 select PCI_QUIRKS
f9e75922
AL
551 select PINCTRL
552 select PINCTRL_KIRKWOOD
abcda1dc 553 select PLAT_ORION_LEGACY
651c74c7
SB
554 help
555 Support for the following Marvell Kirkwood series SoCs:
556 88F6180, 88F6192 and 88F6281.
557
794d15b2
SS
558config ARCH_MV78XX0
559 bool "Marvell MV78xx0"
a8865655 560 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 561 select CPU_FEROCEON
794d15b2 562 select GENERIC_CLOCKEVENTS
171b3f0d 563 select MVEBU_MBUS
b1b3f49c 564 select PCI
abcda1dc 565 select PLAT_ORION_LEGACY
794d15b2
SS
566 help
567 Support for the following Marvell MV78xx0 series SoCs:
568 MV781x0, MV782x0.
569
9dd0b194 570config ARCH_ORION5X
585cf175
TP
571 bool "Marvell Orion"
572 depends on MMU
a8865655 573 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 574 select CPU_FEROCEON
51cbff1d 575 select GENERIC_CLOCKEVENTS
171b3f0d 576 select MVEBU_MBUS
b1b3f49c 577 select PCI
abcda1dc 578 select PLAT_ORION_LEGACY
585cf175 579 help
9dd0b194 580 Support for the following Marvell Orion 5x series SoCs:
d2b2a6bb 581 Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
d323ade1 582 Orion-2 (5281), Orion-1-90 (6183).
585cf175 583
788c9700 584config ARCH_MMP
2f7e8fae 585 bool "Marvell PXA168/910/MMP2"
788c9700 586 depends on MMU
788c9700 587 select ARCH_REQUIRE_GPIOLIB
6d803ba7 588 select CLKDEV_LOOKUP
b1b3f49c 589 select GENERIC_ALLOCATOR
788c9700 590 select GENERIC_CLOCKEVENTS
157d2644 591 select GPIO_PXA
c24b3114 592 select IRQ_DOMAIN
0f374561 593 select MULTI_IRQ_HANDLER
7c8f86a4 594 select PINCTRL
788c9700 595 select PLAT_PXA
0bd86961 596 select SPARSE_IRQ
788c9700 597 help
2f7e8fae 598 Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
788c9700
RK
599
600config ARCH_KS8695
601 bool "Micrel/Kendin KS8695"
98830bc9 602 select ARCH_REQUIRE_GPIOLIB
c7e783d6 603 select CLKSRC_MMIO
b1b3f49c 604 select CPU_ARM922T
c7e783d6 605 select GENERIC_CLOCKEVENTS
b1b3f49c 606 select NEED_MACH_MEMORY_H
788c9700
RK
607 help
608 Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
609 System-on-Chip devices.
610
788c9700
RK
611config ARCH_W90X900
612 bool "Nuvoton W90X900 CPU"
c52d3d68 613 select ARCH_REQUIRE_GPIOLIB
6d803ba7 614 select CLKDEV_LOOKUP
6fa5d5f7 615 select CLKSRC_MMIO
b1b3f49c 616 select CPU_ARM926T
58b5369e 617 select GENERIC_CLOCKEVENTS
788c9700 618 help
a8bc4ead 619 Support for Nuvoton (Winbond logic dept.) ARM9 processor,
620 At present, the w90x900 has been renamed nuc900, regarding
621 the ARM series product line, you can login the following
622 link address to know more.
623
624 <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
625 ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
788c9700 626
93e22567
RK
627config ARCH_LPC32XX
628 bool "NXP LPC32XX"
629 select ARCH_REQUIRE_GPIOLIB
630 select ARM_AMBA
631 select CLKDEV_LOOKUP
632 select CLKSRC_MMIO
633 select CPU_ARM926T
634 select GENERIC_CLOCKEVENTS
635 select HAVE_IDE
636 select HAVE_PWM
637 select USB_ARCH_HAS_OHCI
638 select USE_OF
639 help
640 Support for the NXP LPC32XX family of processors
641
1da177e4 642config ARCH_PXA
2c8086a5 643 bool "PXA2xx/PXA3xx-based"
a4f7e763 644 depends on MMU
89c52ed4 645 select ARCH_HAS_CPUFREQ
b1b3f49c
RK
646 select ARCH_MTD_XIP
647 select ARCH_REQUIRE_GPIOLIB
648 select ARM_CPU_SUSPEND if PM
649 select AUTO_ZRELADDR
6d803ba7 650 select CLKDEV_LOOKUP
234b6ced 651 select CLKSRC_MMIO
981d0f39 652 select GENERIC_CLOCKEVENTS
157d2644 653 select GPIO_PXA
d0ee9f40 654 select HAVE_IDE
b1b3f49c 655 select MULTI_IRQ_HANDLER
b1b3f49c
RK
656 select PLAT_PXA
657 select SPARSE_IRQ
f999b8bd 658 help
2c8086a5 659 Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
1da177e4 660
4f204117 661config ARCH_MSM_NODT
788c9700 662 bool "Qualcomm MSM"
4f204117 663 select ARCH_MSM
923a081c 664 select ARCH_REQUIRE_GPIOLIB
8cc7f533 665 select COMMON_CLK
b1b3f49c 666 select GENERIC_CLOCKEVENTS
49cbe786 667 help
4b53eb4f
DW
668 Support for Qualcomm MSM/QSD based systems. This runs on the
669 apps processor of the MSM/QSD and depends on a shared memory
670 interface to the modem processor which runs the baseband
671 stack and controls some vital subsystems
672 (clock and power control, etc).
49cbe786 673
bf98c1ea 674config ARCH_SHMOBILE_LEGACY
0d9fd616 675 bool "Renesas ARM SoCs (non-multiplatform)"
bf98c1ea 676 select ARCH_SHMOBILE
69469995 677 select ARM_PATCH_PHYS_VIRT
5e93c6b4 678 select CLKDEV_LOOKUP
b1b3f49c 679 select GENERIC_CLOCKEVENTS
4c3ffffd 680 select HAVE_ARM_SCU if SMP
a894fcc2 681 select HAVE_ARM_TWD if SMP
aa3831cf 682 select HAVE_MACH_CLKDEV
3b55658a 683 select HAVE_SMP
ce5ea9f3 684 select MIGHT_HAVE_CACHE_L2X0
60f1435c 685 select MULTI_IRQ_HANDLER
b1b3f49c 686 select NO_IOPORT
2cd3c927 687 select PINCTRL
b1b3f49c
RK
688 select PM_GENERIC_DOMAINS if PM
689 select SPARSE_IRQ
c793c1b0 690 help
0d9fd616
LP
691 Support for Renesas ARM SoC platforms using a non-multiplatform
692 kernel. This includes the SH-Mobile, R-Mobile, EMMA-Mobile, R-Car
693 and RZ families.
c793c1b0 694
1da177e4
LT
695config ARCH_RPC
696 bool "RiscPC"
697 select ARCH_ACORN
a08b6b79 698 select ARCH_MAY_HAVE_PC_FDC
07f841b7 699 select ARCH_SPARSEMEM_ENABLE
5cfc8ee0 700 select ARCH_USES_GETTIMEOFFSET
fa04e209 701 select CPU_SA110
b1b3f49c 702 select FIQ
d0ee9f40 703 select HAVE_IDE
b1b3f49c
RK
704 select HAVE_PATA_PLATFORM
705 select ISA_DMA_API
c334bc15 706 select NEED_MACH_IO_H
0cdc8b92 707 select NEED_MACH_MEMORY_H
b1b3f49c 708 select NO_IOPORT
b4811bac 709 select VIRT_TO_BUS
1da177e4
LT
710 help
711 On the Acorn Risc-PC, Linux can support the internal IDE disk and
712 CD-ROM interface, serial and parallel port, and the floppy drive.
713
714config ARCH_SA1100
715 bool "SA1100-based"
89c52ed4 716 select ARCH_HAS_CPUFREQ
b1b3f49c
RK
717 select ARCH_MTD_XIP
718 select ARCH_REQUIRE_GPIOLIB
719 select ARCH_SPARSEMEM_ENABLE
720 select CLKDEV_LOOKUP
721 select CLKSRC_MMIO
1937f5b9 722 select CPU_FREQ
b1b3f49c 723 select CPU_SA1100
3e238be2 724 select GENERIC_CLOCKEVENTS
d0ee9f40 725 select HAVE_IDE
b1b3f49c 726 select ISA
0cdc8b92 727 select NEED_MACH_MEMORY_H
375dec92 728 select SPARSE_IRQ
f999b8bd
MM
729 help
730 Support for StrongARM 11x0 based boards.
1da177e4 731
b130d5c2
KK
732config ARCH_S3C24XX
733 bool "Samsung S3C24XX SoCs"
9d56c02a 734 select ARCH_HAS_CPUFREQ
53650430 735 select ARCH_REQUIRE_GPIOLIB
335cce74 736 select ATAGS
b1b3f49c 737 select CLKDEV_LOOKUP
4280506a 738 select CLKSRC_SAMSUNG_PWM
7f78b6eb 739 select GENERIC_CLOCKEVENTS
880cf071 740 select GPIO_SAMSUNG
20676c15 741 select HAVE_S3C2410_I2C if I2C
b130d5c2 742 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 743 select HAVE_S3C_RTC if RTC_CLASS
17453dd2 744 select MULTI_IRQ_HANDLER
c334bc15 745 select NEED_MACH_IO_H
cd8dc7ae 746 select SAMSUNG_ATAGS
1da177e4 747 help
b130d5c2
KK
748 Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
749 and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
750 (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
751 Samsung SMDK2410 development board (and derivatives).
63b1f51b 752
a08ab637
BD
753config ARCH_S3C64XX
754 bool "Samsung S3C64XX"
b1b3f49c
RK
755 select ARCH_HAS_CPUFREQ
756 select ARCH_REQUIRE_GPIOLIB
1db0287a 757 select ARM_AMBA
89f0ce72 758 select ARM_VIC
335cce74 759 select ATAGS
b1b3f49c 760 select CLKDEV_LOOKUP
4280506a 761 select CLKSRC_SAMSUNG_PWM
b69f460d 762 select COMMON_CLK
70bacadb 763 select CPU_V6K
04a49b71 764 select GENERIC_CLOCKEVENTS
880cf071 765 select GPIO_SAMSUNG
b1b3f49c
RK
766 select HAVE_S3C2410_I2C if I2C
767 select HAVE_S3C2410_WATCHDOG if WATCHDOG
6700397a 768 select HAVE_TCM
89f0ce72 769 select NO_IOPORT
b1b3f49c 770 select PLAT_SAMSUNG
4ab75a3f 771 select PM_GENERIC_DOMAINS if PM
b1b3f49c
RK
772 select S3C_DEV_NAND
773 select S3C_GPIO_TRACK
cd8dc7ae 774 select SAMSUNG_ATAGS
6e2d9e93 775 select SAMSUNG_WAKEMASK
88f59738 776 select SAMSUNG_WDT_RESET
89f0ce72 777 select USB_ARCH_HAS_OHCI
a08ab637
BD
778 help
779 Samsung S3C64XX series based systems
780
49b7a491
KK
781config ARCH_S5P64X0
782 bool "Samsung S5P6440 S5P6450"
335cce74 783 select ATAGS
d8b22d25 784 select CLKDEV_LOOKUP
4280506a 785 select CLKSRC_SAMSUNG_PWM
b1b3f49c 786 select CPU_V6
9e65bbf2 787 select GENERIC_CLOCKEVENTS
880cf071 788 select GPIO_SAMSUNG
20676c15 789 select HAVE_S3C2410_I2C if I2C
b1b3f49c 790 select HAVE_S3C2410_WATCHDOG if WATCHDOG
754961a8 791 select HAVE_S3C_RTC if RTC_CLASS
01464226 792 select NEED_MACH_GPIO_H
cd8dc7ae 793 select SAMSUNG_ATAGS
171b3f0d 794 select SAMSUNG_WDT_RESET
c4ffccdd 795 help
49b7a491
KK
796 Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
797 SMDK6450.
c4ffccdd 798
acc84707
MS
799config ARCH_S5PC100
800 bool "Samsung S5PC100"
53650430 801 select ARCH_REQUIRE_GPIOLIB
335cce74 802 select ATAGS
29e8eb0f 803 select CLKDEV_LOOKUP
4280506a 804 select CLKSRC_SAMSUNG_PWM
5a7652f2 805 select CPU_V7
6a5a2e3b 806 select GENERIC_CLOCKEVENTS
880cf071 807 select GPIO_SAMSUNG
20676c15 808 select HAVE_S3C2410_I2C if I2C
c39d8d55 809 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 810 select HAVE_S3C_RTC if RTC_CLASS
01464226 811 select NEED_MACH_GPIO_H
cd8dc7ae 812 select SAMSUNG_ATAGS
171b3f0d 813 select SAMSUNG_WDT_RESET
5a7652f2 814 help
acc84707 815 Samsung S5PC100 series based systems
5a7652f2 816
170f4e42
KK
817config ARCH_S5PV210
818 bool "Samsung S5PV210/S5PC110"
b1b3f49c 819 select ARCH_HAS_CPUFREQ
0f75a96b 820 select ARCH_HAS_HOLES_MEMORYMODEL
b1b3f49c 821 select ARCH_SPARSEMEM_ENABLE
335cce74 822 select ATAGS
b2a9dd46 823 select CLKDEV_LOOKUP
4280506a 824 select CLKSRC_SAMSUNG_PWM
b1b3f49c 825 select CPU_V7
9e65bbf2 826 select GENERIC_CLOCKEVENTS
880cf071 827 select GPIO_SAMSUNG
20676c15 828 select HAVE_S3C2410_I2C if I2C
c39d8d55 829 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 830 select HAVE_S3C_RTC if RTC_CLASS
01464226 831 select NEED_MACH_GPIO_H
0cdc8b92 832 select NEED_MACH_MEMORY_H
cd8dc7ae 833 select SAMSUNG_ATAGS
170f4e42
KK
834 help
835 Samsung S5PV210/S5PC110 series based systems
836
83014579 837config ARCH_EXYNOS
93e22567 838 bool "Samsung EXYNOS"
b1b3f49c 839 select ARCH_HAS_CPUFREQ
0f75a96b 840 select ARCH_HAS_HOLES_MEMORYMODEL
e245f969 841 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 842 select ARCH_SPARSEMEM_ENABLE
e245f969 843 select ARM_GIC
340fcb5c 844 select COMMON_CLK
b1b3f49c 845 select CPU_V7
cc0e72b8 846 select GENERIC_CLOCKEVENTS
20676c15 847 select HAVE_S3C2410_I2C if I2C
c39d8d55 848 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 849 select HAVE_S3C_RTC if RTC_CLASS
0cdc8b92 850 select NEED_MACH_MEMORY_H
6e726ea4 851 select SPARSE_IRQ
f8b1ac01 852 select USE_OF
cc0e72b8 853 help
83014579 854 Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
cc0e72b8 855
7c6337e2
KH
856config ARCH_DAVINCI
857 bool "TI DaVinci"
b1b3f49c 858 select ARCH_HAS_HOLES_MEMORYMODEL
dce1115b 859 select ARCH_REQUIRE_GPIOLIB
6d803ba7 860 select CLKDEV_LOOKUP
20e9969b 861 select GENERIC_ALLOCATOR
b1b3f49c 862 select GENERIC_CLOCKEVENTS
dc7ad3b3 863 select GENERIC_IRQ_CHIP
b1b3f49c 864 select HAVE_IDE
3ad7a42d 865 select TI_PRIV_EDMA
689e331f 866 select USE_OF
b1b3f49c 867 select ZONE_DMA
7c6337e2
KH
868 help
869 Support for TI's DaVinci platform.
870
a0694861
TL
871config ARCH_OMAP1
872 bool "TI OMAP1"
00a36698 873 depends on MMU
89c52ed4 874 select ARCH_HAS_CPUFREQ
9af915da 875 select ARCH_HAS_HOLES_MEMORYMODEL
a0694861 876 select ARCH_OMAP
21f47fbc 877 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 878 select CLKDEV_LOOKUP
d6e15d78 879 select CLKSRC_MMIO
b1b3f49c 880 select GENERIC_CLOCKEVENTS
a0694861 881 select GENERIC_IRQ_CHIP
a0694861
TL
882 select HAVE_IDE
883 select IRQ_DOMAIN
884 select NEED_MACH_IO_H if PCCARD
885 select NEED_MACH_MEMORY_H
21f47fbc 886 help
a0694861 887 Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
02c981c0 888
1da177e4
LT
889endchoice
890
387798b3
RH
891menu "Multiple platform selection"
892 depends on ARCH_MULTIPLATFORM
893
894comment "CPU Core family selection"
895
387798b3
RH
896config ARCH_MULTI_V4T
897 bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
387798b3 898 depends on !ARCH_MULTI_V6_V7
b1b3f49c 899 select ARCH_MULTI_V4_V5
24e860fb
AB
900 select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \
901 CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \
902 CPU_ARM925T || CPU_ARM940T)
387798b3
RH
903
904config ARCH_MULTI_V5
905 bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
387798b3 906 depends on !ARCH_MULTI_V6_V7
b1b3f49c 907 select ARCH_MULTI_V4_V5
24e860fb
AB
908 select CPU_ARM926T if (!CPU_ARM946E || CPU_ARM1020 || \
909 CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \
910 CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON)
387798b3
RH
911
912config ARCH_MULTI_V4_V5
913 bool
914
915config ARCH_MULTI_V6
8dda05cc 916 bool "ARMv6 based platforms (ARM11)"
387798b3 917 select ARCH_MULTI_V6_V7
b1b3f49c 918 select CPU_V6
387798b3
RH
919
920config ARCH_MULTI_V7
8dda05cc 921 bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
387798b3
RH
922 default y
923 select ARCH_MULTI_V6_V7
b1b3f49c 924 select CPU_V7
387798b3
RH
925
926config ARCH_MULTI_V6_V7
927 bool
928
929config ARCH_MULTI_CPU_AUTO
930 def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
931 select ARCH_MULTI_V5
932
933endmenu
934
ccf50e23
RK
935#
936# This is sorted alphabetically by mach-* pathname. However, plat-*
937# Kconfigs may be included either alphabetically (according to the
938# plat- suffix) or along side the corresponding mach-* source.
939#
3e93a22b
GC
940source "arch/arm/mach-mvebu/Kconfig"
941
95b8f20f
RK
942source "arch/arm/mach-at91/Kconfig"
943
8ac49e04
CD
944source "arch/arm/mach-bcm/Kconfig"
945
f1ac922d
SW
946source "arch/arm/mach-bcm2835/Kconfig"
947
1c37fa10
SH
948source "arch/arm/mach-berlin/Kconfig"
949
1da177e4
LT
950source "arch/arm/mach-clps711x/Kconfig"
951
d94f944e
AV
952source "arch/arm/mach-cns3xxx/Kconfig"
953
95b8f20f
RK
954source "arch/arm/mach-davinci/Kconfig"
955
956source "arch/arm/mach-dove/Kconfig"
957
e7736d47
LB
958source "arch/arm/mach-ep93xx/Kconfig"
959
1da177e4
LT
960source "arch/arm/mach-footbridge/Kconfig"
961
59d3a193
PZ
962source "arch/arm/mach-gemini/Kconfig"
963
387798b3
RH
964source "arch/arm/mach-highbank/Kconfig"
965
389ee0c2
HZ
966source "arch/arm/mach-hisi/Kconfig"
967
1da177e4
LT
968source "arch/arm/mach-integrator/Kconfig"
969
3f7e5815
LB
970source "arch/arm/mach-iop32x/Kconfig"
971
972source "arch/arm/mach-iop33x/Kconfig"
1da177e4 973
285f5fa7
DW
974source "arch/arm/mach-iop13xx/Kconfig"
975
1da177e4
LT
976source "arch/arm/mach-ixp4xx/Kconfig"
977
828989ad
SS
978source "arch/arm/mach-keystone/Kconfig"
979
95b8f20f
RK
980source "arch/arm/mach-kirkwood/Kconfig"
981
982source "arch/arm/mach-ks8695/Kconfig"
983
95b8f20f
RK
984source "arch/arm/mach-msm/Kconfig"
985
17723fd3
JJ
986source "arch/arm/mach-moxart/Kconfig"
987
794d15b2
SS
988source "arch/arm/mach-mv78xx0/Kconfig"
989
3995eb82 990source "arch/arm/mach-imx/Kconfig"
1da177e4 991
1d3f33d5
SG
992source "arch/arm/mach-mxs/Kconfig"
993
95b8f20f 994source "arch/arm/mach-netx/Kconfig"
49cbe786 995
95b8f20f 996source "arch/arm/mach-nomadik/Kconfig"
95b8f20f 997
9851ca57
DT
998source "arch/arm/mach-nspire/Kconfig"
999
d48af15e
TL
1000source "arch/arm/plat-omap/Kconfig"
1001
1002source "arch/arm/mach-omap1/Kconfig"
1da177e4 1003
1dbae815
TL
1004source "arch/arm/mach-omap2/Kconfig"
1005
9dd0b194 1006source "arch/arm/mach-orion5x/Kconfig"
585cf175 1007
387798b3
RH
1008source "arch/arm/mach-picoxcell/Kconfig"
1009
95b8f20f
RK
1010source "arch/arm/mach-pxa/Kconfig"
1011source "arch/arm/plat-pxa/Kconfig"
585cf175 1012
95b8f20f
RK
1013source "arch/arm/mach-mmp/Kconfig"
1014
1015source "arch/arm/mach-realview/Kconfig"
1016
d63dc051
HS
1017source "arch/arm/mach-rockchip/Kconfig"
1018
95b8f20f 1019source "arch/arm/mach-sa1100/Kconfig"
edabd38e 1020
cf383678 1021source "arch/arm/plat-samsung/Kconfig"
a21765a7 1022
387798b3
RH
1023source "arch/arm/mach-socfpga/Kconfig"
1024
a7ed099f 1025source "arch/arm/mach-spear/Kconfig"
a21765a7 1026
65ebcc11
SK
1027source "arch/arm/mach-sti/Kconfig"
1028
85fd6d63 1029source "arch/arm/mach-s3c24xx/Kconfig"
1da177e4 1030
431107ea 1031source "arch/arm/mach-s3c64xx/Kconfig"
a08ab637 1032
49b7a491 1033source "arch/arm/mach-s5p64x0/Kconfig"
c4ffccdd 1034
5a7652f2 1035source "arch/arm/mach-s5pc100/Kconfig"
5a7652f2 1036
170f4e42
KK
1037source "arch/arm/mach-s5pv210/Kconfig"
1038
83014579 1039source "arch/arm/mach-exynos/Kconfig"
cc0e72b8 1040
882d01f9 1041source "arch/arm/mach-shmobile/Kconfig"
52c543f9 1042
3b52634f
MR
1043source "arch/arm/mach-sunxi/Kconfig"
1044
156a0997
BS
1045source "arch/arm/mach-prima2/Kconfig"
1046
c5f80065
EG
1047source "arch/arm/mach-tegra/Kconfig"
1048
95b8f20f 1049source "arch/arm/mach-u300/Kconfig"
1da177e4 1050
95b8f20f 1051source "arch/arm/mach-ux500/Kconfig"
1da177e4
LT
1052
1053source "arch/arm/mach-versatile/Kconfig"
1054
ceade897 1055source "arch/arm/mach-vexpress/Kconfig"
420c34e4 1056source "arch/arm/plat-versatile/Kconfig"
ceade897 1057
2a0ba738
MZ
1058source "arch/arm/mach-virt/Kconfig"
1059
6f35f9a9
TP
1060source "arch/arm/mach-vt8500/Kconfig"
1061
7ec80ddf 1062source "arch/arm/mach-w90x900/Kconfig"
1063
9a45eb69
JC
1064source "arch/arm/mach-zynq/Kconfig"
1065
1da177e4
LT
1066# Definitions to make life easier
1067config ARCH_ACORN
1068 bool
1069
7ae1f7ec
LB
1070config PLAT_IOP
1071 bool
469d3044 1072 select GENERIC_CLOCKEVENTS
7ae1f7ec 1073
69b02f6a
LB
1074config PLAT_ORION
1075 bool
bfe45e0b 1076 select CLKSRC_MMIO
b1b3f49c 1077 select COMMON_CLK
dc7ad3b3 1078 select GENERIC_IRQ_CHIP
278b45b0 1079 select IRQ_DOMAIN
69b02f6a 1080
abcda1dc
TP
1081config PLAT_ORION_LEGACY
1082 bool
1083 select PLAT_ORION
1084
bd5ce433
EM
1085config PLAT_PXA
1086 bool
1087
f4b8b319
RK
1088config PLAT_VERSATILE
1089 bool
1090
e3887714
RK
1091config ARM_TIMER_SP804
1092 bool
bfe45e0b 1093 select CLKSRC_MMIO
7a0eca71 1094 select CLKSRC_OF if OF
e3887714 1095
d9a1beaa
AC
1096source "arch/arm/firmware/Kconfig"
1097
1da177e4
LT
1098source arch/arm/mm/Kconfig
1099
958cab0f
RK
1100config ARM_NR_BANKS
1101 int
1102 default 16 if ARCH_EP93XX
1103 default 8
1104
afe4b25e 1105config IWMMXT
698613b6 1106 bool "Enable iWMMXt support" if !CPU_PJ4
ef6c8445 1107 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
698613b6 1108 default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4
afe4b25e
LB
1109 help
1110 Enable support for iWMMXt context switching at run time if
1111 running on a CPU that supports it.
1112
52108641 1113config MULTI_IRQ_HANDLER
1114 bool
1115 help
1116 Allow each machine to specify it's own IRQ handler at run time.
1117
3b93e7b0
HC
1118if !MMU
1119source "arch/arm/Kconfig-nommu"
1120endif
1121
3e0a07f8
GC
1122config PJ4B_ERRATA_4742
1123 bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation"
1124 depends on CPU_PJ4B && MACH_ARMADA_370
1125 default y
1126 help
1127 When coming out of either a Wait for Interrupt (WFI) or a Wait for
1128 Event (WFE) IDLE states, a specific timing sensitivity exists between
1129 the retiring WFI/WFE instructions and the newly issued subsequent
1130 instructions. This sensitivity can result in a CPU hang scenario.
1131 Workaround:
1132 The software must insert either a Data Synchronization Barrier (DSB)
1133 or Data Memory Barrier (DMB) command immediately after the WFI/WFE
1134 instruction
1135
f0c4b8d6
WD
1136config ARM_ERRATA_326103
1137 bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
1138 depends on CPU_V6
1139 help
1140 Executing a SWP instruction to read-only memory does not set bit 11
1141 of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
1142 treat the access as a read, preventing a COW from occurring and
1143 causing the faulting task to livelock.
1144
9cba3ccc
CM
1145config ARM_ERRATA_411920
1146 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
e399b1a4 1147 depends on CPU_V6 || CPU_V6K
9cba3ccc
CM
1148 help
1149 Invalidation of the Instruction Cache operation can
1150 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
1151 It does not affect the MPCore. This option enables the ARM Ltd.
1152 recommended workaround.
1153
7ce236fc
CM
1154config ARM_ERRATA_430973
1155 bool "ARM errata: Stale prediction on replaced interworking branch"
1156 depends on CPU_V7
1157 help
1158 This option enables the workaround for the 430973 Cortex-A8
1159 (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
1160 interworking branch is replaced with another code sequence at the
1161 same virtual address, whether due to self-modifying code or virtual
1162 to physical address re-mapping, Cortex-A8 does not recover from the
1163 stale interworking branch prediction. This results in Cortex-A8
1164 executing the new code sequence in the incorrect ARM or Thumb state.
1165 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
1166 and also flushes the branch target cache at every context switch.
1167 Note that setting specific bits in the ACTLR register may not be
1168 available in non-secure mode.
1169
855c551f
CM
1170config ARM_ERRATA_458693
1171 bool "ARM errata: Processor deadlock when a false hazard is created"
1172 depends on CPU_V7
62e4d357 1173 depends on !ARCH_MULTIPLATFORM
855c551f
CM
1174 help
1175 This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1176 erratum. For very specific sequences of memory operations, it is
1177 possible for a hazard condition intended for a cache line to instead
1178 be incorrectly associated with a different cache line. This false
1179 hazard might then cause a processor deadlock. The workaround enables
1180 the L1 caching of the NEON accesses and disables the PLD instruction
1181 in the ACTLR register. Note that setting specific bits in the ACTLR
1182 register may not be available in non-secure mode.
1183
0516e464
CM
1184config ARM_ERRATA_460075
1185 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
1186 depends on CPU_V7
62e4d357 1187 depends on !ARCH_MULTIPLATFORM
0516e464
CM
1188 help
1189 This option enables the workaround for the 460075 Cortex-A8 (r2p0)
1190 erratum. Any asynchronous access to the L2 cache may encounter a
1191 situation in which recent store transactions to the L2 cache are lost
1192 and overwritten with stale memory contents from external memory. The
1193 workaround disables the write-allocate mode for the L2 cache via the
1194 ACTLR register. Note that setting specific bits in the ACTLR register
1195 may not be available in non-secure mode.
1196
9f05027c
WD
1197config ARM_ERRATA_742230
1198 bool "ARM errata: DMB operation may be faulty"
1199 depends on CPU_V7 && SMP
62e4d357 1200 depends on !ARCH_MULTIPLATFORM
9f05027c
WD
1201 help
1202 This option enables the workaround for the 742230 Cortex-A9
1203 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
1204 between two write operations may not ensure the correct visibility
1205 ordering of the two writes. This workaround sets a specific bit in
1206 the diagnostic register of the Cortex-A9 which causes the DMB
1207 instruction to behave as a DSB, ensuring the correct behaviour of
1208 the two writes.
1209
a672e99b
WD
1210config ARM_ERRATA_742231
1211 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1212 depends on CPU_V7 && SMP
62e4d357 1213 depends on !ARCH_MULTIPLATFORM
a672e99b
WD
1214 help
1215 This option enables the workaround for the 742231 Cortex-A9
1216 (r2p0..r2p2) erratum. Under certain conditions, specific to the
1217 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1218 accessing some data located in the same cache line, may get corrupted
1219 data due to bad handling of the address hazard when the line gets
1220 replaced from one of the CPUs at the same time as another CPU is
1221 accessing it. This workaround sets specific bits in the diagnostic
1222 register of the Cortex-A9 which reduces the linefill issuing
1223 capabilities of the processor.
1224
9e65582a 1225config PL310_ERRATA_588369
fa0ce403 1226 bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
2839e06c 1227 depends on CACHE_L2X0
9e65582a
SS
1228 help
1229 The PL310 L2 cache controller implements three types of Clean &
1230 Invalidate maintenance operations: by Physical Address
1231 (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
1232 They are architecturally defined to behave as the execution of a
1233 clean operation followed immediately by an invalidate operation,
1234 both performing to the same memory location. This functionality
1235 is not correctly implemented in PL310 as clean lines are not
2839e06c 1236 invalidated as a result of these operations.
cdf357f1 1237
69155794
JM
1238config ARM_ERRATA_643719
1239 bool "ARM errata: LoUIS bit field in CLIDR register is incorrect"
1240 depends on CPU_V7 && SMP
1241 help
1242 This option enables the workaround for the 643719 Cortex-A9 (prior to
1243 r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR
1244 register returns zero when it should return one. The workaround
1245 corrects this value, ensuring cache maintenance operations which use
1246 it behave as intended and avoiding data corruption.
1247
cdf357f1
WD
1248config ARM_ERRATA_720789
1249 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
e66dc745 1250 depends on CPU_V7
cdf357f1
WD
1251 help
1252 This option enables the workaround for the 720789 Cortex-A9 (prior to
1253 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1254 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1255 As a consequence of this erratum, some TLB entries which should be
1256 invalidated are not, resulting in an incoherency in the system page
1257 tables. The workaround changes the TLB flushing routines to invalidate
1258 entries regardless of the ASID.
475d92fc 1259
1f0090a1 1260config PL310_ERRATA_727915
fa0ce403 1261 bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
1f0090a1
RK
1262 depends on CACHE_L2X0
1263 help
1264 PL310 implements the Clean & Invalidate by Way L2 cache maintenance
1265 operation (offset 0x7FC). This operation runs in background so that
1266 PL310 can handle normal accesses while it is in progress. Under very
1267 rare circumstances, due to this erratum, write data can be lost when
1268 PL310 treats a cacheable write transaction during a Clean &
1269 Invalidate by Way operation.
1270
475d92fc
WD
1271config ARM_ERRATA_743622
1272 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1273 depends on CPU_V7
62e4d357 1274 depends on !ARCH_MULTIPLATFORM
475d92fc
WD
1275 help
1276 This option enables the workaround for the 743622 Cortex-A9
efbc74ac 1277 (r2p*) erratum. Under very rare conditions, a faulty
475d92fc
WD
1278 optimisation in the Cortex-A9 Store Buffer may lead to data
1279 corruption. This workaround sets a specific bit in the diagnostic
1280 register of the Cortex-A9 which disables the Store Buffer
1281 optimisation, preventing the defect from occurring. This has no
1282 visible impact on the overall performance or power consumption of the
1283 processor.
1284
9a27c27c
WD
1285config ARM_ERRATA_751472
1286 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
ba90c516 1287 depends on CPU_V7
62e4d357 1288 depends on !ARCH_MULTIPLATFORM
9a27c27c
WD
1289 help
1290 This option enables the workaround for the 751472 Cortex-A9 (prior
1291 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
1292 completion of a following broadcasted operation if the second
1293 operation is received by a CPU before the ICIALLUIS has completed,
1294 potentially leading to corrupted entries in the cache or TLB.
1295
fa0ce403
WD
1296config PL310_ERRATA_753970
1297 bool "PL310 errata: cache sync operation may be faulty"
885028e4
SK
1298 depends on CACHE_PL310
1299 help
1300 This option enables the workaround for the 753970 PL310 (r3p0) erratum.
1301
1302 Under some condition the effect of cache sync operation on
1303 the store buffer still remains when the operation completes.
1304 This means that the store buffer is always asked to drain and
1305 this prevents it from merging any further writes. The workaround
1306 is to replace the normal offset of cache sync operation (0x730)
1307 by another offset targeting an unmapped PL310 register 0x740.
1308 This has the same effect as the cache sync operation: store buffer
1309 drain and waiting for all buffers empty.
1310
fcbdc5fe
WD
1311config ARM_ERRATA_754322
1312 bool "ARM errata: possible faulty MMU translations following an ASID switch"
1313 depends on CPU_V7
1314 help
1315 This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1316 r3p*) erratum. A speculative memory access may cause a page table walk
1317 which starts prior to an ASID switch but completes afterwards. This
1318 can populate the micro-TLB with a stale entry which may be hit with
1319 the new ASID. This workaround places two dsb instructions in the mm
1320 switching code so that no page table walks can cross the ASID switch.
1321
5dab26af
WD
1322config ARM_ERRATA_754327
1323 bool "ARM errata: no automatic Store Buffer drain"
1324 depends on CPU_V7 && SMP
1325 help
1326 This option enables the workaround for the 754327 Cortex-A9 (prior to
1327 r2p0) erratum. The Store Buffer does not have any automatic draining
1328 mechanism and therefore a livelock may occur if an external agent
1329 continuously polls a memory location waiting to observe an update.
1330 This workaround defines cpu_relax() as smp_mb(), preventing correctly
1331 written polling loops from denying visibility of updates to memory.
1332
145e10e1
CM
1333config ARM_ERRATA_364296
1334 bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
fd832478 1335 depends on CPU_V6
145e10e1
CM
1336 help
1337 This options enables the workaround for the 364296 ARM1136
1338 r0p2 erratum (possible cache data corruption with
1339 hit-under-miss enabled). It sets the undocumented bit 31 in
1340 the auxiliary control register and the FI bit in the control
1341 register, thus disabling hit-under-miss without putting the
1342 processor into full low interrupt latency mode. ARM11MPCore
1343 is not affected.
1344
f630c1bd
WD
1345config ARM_ERRATA_764369
1346 bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1347 depends on CPU_V7 && SMP
1348 help
1349 This option enables the workaround for erratum 764369
1350 affecting Cortex-A9 MPCore with two or more processors (all
1351 current revisions). Under certain timing circumstances, a data
1352 cache line maintenance operation by MVA targeting an Inner
1353 Shareable memory region may fail to proceed up to either the
1354 Point of Coherency or to the Point of Unification of the
1355 system. This workaround adds a DSB instruction before the
1356 relevant cache maintenance functions and sets a specific bit
1357 in the diagnostic control register of the SCU.
1358
11ed0ba1
WD
1359config PL310_ERRATA_769419
1360 bool "PL310 errata: no automatic Store Buffer drain"
1361 depends on CACHE_L2X0
1362 help
1363 On revisions of the PL310 prior to r3p2, the Store Buffer does
1364 not automatically drain. This can cause normal, non-cacheable
1365 writes to be retained when the memory system is idle, leading
1366 to suboptimal I/O performance for drivers using coherent DMA.
1367 This option adds a write barrier to the cpu_idle loop so that,
1368 on systems with an outer cache, the store buffer is drained
1369 explicitly.
1370
7253b85c
SH
1371config ARM_ERRATA_775420
1372 bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
1373 depends on CPU_V7
1374 help
1375 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
1376 r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
1377 operation aborts with MMU exception, it might cause the processor
1378 to deadlock. This workaround puts DSB before executing ISB if
1379 an abort may occur on cache maintenance.
1380
93dc6887
CM
1381config ARM_ERRATA_798181
1382 bool "ARM errata: TLBI/DSB failure on Cortex-A15"
1383 depends on CPU_V7 && SMP
1384 help
1385 On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
1386 adequately shooting down all use of the old entries. This
1387 option enables the Linux kernel workaround for this erratum
1388 which sends an IPI to the CPUs that are running the same ASID
1389 as the one being invalidated.
1390
84b6504f
WD
1391config ARM_ERRATA_773022
1392 bool "ARM errata: incorrect instructions may be executed from loop buffer"
1393 depends on CPU_V7
1394 help
1395 This option enables the workaround for the 773022 Cortex-A15
1396 (up to r0p4) erratum. In certain rare sequences of code, the
1397 loop buffer may deliver incorrect instructions. This
1398 workaround disables the loop buffer to avoid the erratum.
1399
1da177e4
LT
1400endmenu
1401
1402source "arch/arm/common/Kconfig"
1403
1da177e4
LT
1404menu "Bus support"
1405
1406config ARM_AMBA
1407 bool
1408
1409config ISA
1410 bool
1da177e4
LT
1411 help
1412 Find out whether you have ISA slots on your motherboard. ISA is the
1413 name of a bus system, i.e. the way the CPU talks to the other stuff
1414 inside your box. Other bus systems are PCI, EISA, MicroChannel
1415 (MCA) or VESA. ISA is an older system, now being displaced by PCI;
1416 newer boards don't support it. If you have ISA, say Y, otherwise N.
1417
065909b9 1418# Select ISA DMA controller support
1da177e4
LT
1419config ISA_DMA
1420 bool
065909b9 1421 select ISA_DMA_API
1da177e4 1422
065909b9 1423# Select ISA DMA interface
5cae841b
AV
1424config ISA_DMA_API
1425 bool
5cae841b 1426
1da177e4 1427config PCI
0b05da72 1428 bool "PCI support" if MIGHT_HAVE_PCI
1da177e4
LT
1429 help
1430 Find out whether you have a PCI motherboard. PCI is the name of a
1431 bus system, i.e. the way the CPU talks to the other stuff inside
1432 your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
1433 VESA. If you have PCI, say Y, otherwise N.
1434
52882173
AV
1435config PCI_DOMAINS
1436 bool
1437 depends on PCI
1438
b080ac8a
MRJ
1439config PCI_NANOENGINE
1440 bool "BSE nanoEngine PCI support"
1441 depends on SA1100_NANOENGINE
1442 help
1443 Enable PCI on the BSE nanoEngine board.
1444
36e23590
MW
1445config PCI_SYSCALL
1446 def_bool PCI
1447
a0113a99
MR
1448config PCI_HOST_ITE8152
1449 bool
1450 depends on PCI && MACH_ARMCORE
1451 default y
1452 select DMABOUNCE
1453
1da177e4 1454source "drivers/pci/Kconfig"
3f06d157 1455source "drivers/pci/pcie/Kconfig"
1da177e4
LT
1456
1457source "drivers/pcmcia/Kconfig"
1458
1459endmenu
1460
1461menu "Kernel Features"
1462
3b55658a
DM
1463config HAVE_SMP
1464 bool
1465 help
1466 This option should be selected by machines which have an SMP-
1467 capable CPU.
1468
1469 The only effect of this option is to make the SMP-related
1470 options available to the user for configuration.
1471
1da177e4 1472config SMP
bb2d8130 1473 bool "Symmetric Multi-Processing"
fbb4ddac 1474 depends on CPU_V6K || CPU_V7
bc28248e 1475 depends on GENERIC_CLOCKEVENTS
3b55658a 1476 depends on HAVE_SMP
801bb21c 1477 depends on MMU || ARM_MPU
1da177e4
LT
1478 help
1479 This enables support for systems with more than one CPU. If you have
4a474157
RG
1480 a system with only one CPU, say N. If you have a system with more
1481 than one CPU, say Y.
1da177e4 1482
4a474157 1483 If you say N here, the kernel will run on uni- and multiprocessor
1da177e4 1484 machines, but will use only one CPU of a multiprocessor machine. If
4a474157
RG
1485 you say Y here, the kernel will run on many, but not all,
1486 uniprocessor machines. On a uniprocessor machine, the kernel
1487 will run faster if you say N here.
1da177e4 1488
395cf969 1489 See also <file:Documentation/x86/i386/IO-APIC.txt>,
1da177e4 1490 <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
50a23e6e 1491 <http://tldp.org/HOWTO/SMP-HOWTO.html>.
1da177e4
LT
1492
1493 If you don't know what to do here, say N.
1494
f00ec48f
RK
1495config SMP_ON_UP
1496 bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
801bb21c 1497 depends on SMP && !XIP_KERNEL && MMU
f00ec48f
RK
1498 default y
1499 help
1500 SMP kernels contain instructions which fail on non-SMP processors.
1501 Enabling this option allows the kernel to modify itself to make
1502 these instructions safe. Disabling it allows about 1K of space
1503 savings.
1504
1505 If you don't know what to do here, say Y.
1506
c9018aab
VG
1507config ARM_CPU_TOPOLOGY
1508 bool "Support cpu topology definition"
1509 depends on SMP && CPU_V7
1510 default y
1511 help
1512 Support ARM cpu topology definition. The MPIDR register defines
1513 affinity between processors which is then used to describe the cpu
1514 topology of an ARM System.
1515
1516config SCHED_MC
1517 bool "Multi-core scheduler support"
1518 depends on ARM_CPU_TOPOLOGY
1519 help
1520 Multi-core scheduler support improves the CPU scheduler's decision
1521 making when dealing with multi-core CPU chips at a cost of slightly
1522 increased overhead in some places. If unsure say N here.
1523
1524config SCHED_SMT
1525 bool "SMT scheduler support"
1526 depends on ARM_CPU_TOPOLOGY
1527 help
1528 Improves the CPU scheduler's decision making when dealing with
1529 MultiThreading at a cost of slightly increased overhead in some
1530 places. If unsure say N here.
1531
a8cbcd92
RK
1532config HAVE_ARM_SCU
1533 bool
a8cbcd92
RK
1534 help
1535 This option enables support for the ARM system coherency unit
1536
8a4da6e3 1537config HAVE_ARM_ARCH_TIMER
022c03a2
MZ
1538 bool "Architected timer support"
1539 depends on CPU_V7
8a4da6e3 1540 select ARM_ARCH_TIMER
0c403462 1541 select GENERIC_CLOCKEVENTS
022c03a2
MZ
1542 help
1543 This option enables support for the ARM architected timer
1544
f32f4ce2
RK
1545config HAVE_ARM_TWD
1546 bool
1547 depends on SMP
da4a686a 1548 select CLKSRC_OF if OF
f32f4ce2
RK
1549 help
1550 This options enables support for the ARM timer and watchdog unit
1551
e8db288e
NP
1552config MCPM
1553 bool "Multi-Cluster Power Management"
1554 depends on CPU_V7 && SMP
1555 help
1556 This option provides the common power management infrastructure
1557 for (multi-)cluster based systems, such as big.LITTLE based
1558 systems.
1559
1c33be57
NP
1560config BIG_LITTLE
1561 bool "big.LITTLE support (Experimental)"
1562 depends on CPU_V7 && SMP
1563 select MCPM
1564 help
1565 This option enables support selections for the big.LITTLE
1566 system architecture.
1567
1568config BL_SWITCHER
1569 bool "big.LITTLE switcher support"
1570 depends on BIG_LITTLE && MCPM && HOTPLUG_CPU
1571 select CPU_PM
1572 select ARM_CPU_SUSPEND
1573 help
1574 The big.LITTLE "switcher" provides the core functionality to
1575 transparently handle transition between a cluster of A15's
1576 and a cluster of A7's in a big.LITTLE system.
1577
b22537c6
NP
1578config BL_SWITCHER_DUMMY_IF
1579 tristate "Simple big.LITTLE switcher user interface"
1580 depends on BL_SWITCHER && DEBUG_KERNEL
1581 help
1582 This is a simple and dummy char dev interface to control
1583 the big.LITTLE switcher core code. It is meant for
1584 debugging purposes only.
1585
8d5796d2
LB
1586choice
1587 prompt "Memory split"
1588 default VMSPLIT_3G
1589 help
1590 Select the desired split between kernel and user memory.
1591
1592 If you are not absolutely sure what you are doing, leave this
1593 option alone!
1594
1595 config VMSPLIT_3G
1596 bool "3G/1G user/kernel split"
1597 config VMSPLIT_2G
1598 bool "2G/2G user/kernel split"
1599 config VMSPLIT_1G
1600 bool "1G/3G user/kernel split"
1601endchoice
1602
1603config PAGE_OFFSET
1604 hex
1605 default 0x40000000 if VMSPLIT_1G
1606 default 0x80000000 if VMSPLIT_2G
1607 default 0xC0000000
1608
1da177e4
LT
1609config NR_CPUS
1610 int "Maximum number of CPUs (2-32)"
1611 range 2 32
1612 depends on SMP
1613 default "4"
1614
a054a811 1615config HOTPLUG_CPU
00b7dede 1616 bool "Support for hot-pluggable CPUs"
40b31360 1617 depends on SMP
a054a811
RK
1618 help
1619 Say Y here to experiment with turning CPUs off and on. CPUs
1620 can be controlled through /sys/devices/system/cpu.
1621
2bdd424f
WD
1622config ARM_PSCI
1623 bool "Support for the ARM Power State Coordination Interface (PSCI)"
1624 depends on CPU_V7
1625 help
1626 Say Y here if you want Linux to communicate with system firmware
1627 implementing the PSCI specification for CPU-centric power
1628 management operations described in ARM document number ARM DEN
1629 0022A ("Power State Coordination Interface System Software on
1630 ARM processors").
1631
2a6ad871
MR
1632# The GPIO number here must be sorted by descending number. In case of
1633# a multiplatform kernel, we just want the highest value required by the
1634# selected platforms.
44986ab0
PDSN
1635config ARCH_NR_GPIO
1636 int
3dea19e8 1637 default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
41c3548e 1638 default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX
06b851e5 1639 default 392 if ARCH_U8500
01bb914c
TP
1640 default 352 if ARCH_VT8500
1641 default 288 if ARCH_SUNXI
2a6ad871 1642 default 264 if MACH_H4700
44986ab0
PDSN
1643 default 0
1644 help
1645 Maximum number of GPIOs in the system.
1646
1647 If unsure, leave the default value.
1648
d45a398f 1649source kernel/Kconfig.preempt
1da177e4 1650
c9218b16 1651config HZ_FIXED
f8065813 1652 int
b130d5c2 1653 default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \
a73ddc61 1654 ARCH_S5PV210 || ARCH_EXYNOS4
5248c657 1655 default AT91_TIMER_HZ if ARCH_AT91
bf98c1ea 1656 default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE_LEGACY
47d84682 1657 default 0
c9218b16
RK
1658
1659choice
47d84682 1660 depends on HZ_FIXED = 0
c9218b16
RK
1661 prompt "Timer frequency"
1662
1663config HZ_100
1664 bool "100 Hz"
1665
1666config HZ_200
1667 bool "200 Hz"
1668
1669config HZ_250
1670 bool "250 Hz"
1671
1672config HZ_300
1673 bool "300 Hz"
1674
1675config HZ_500
1676 bool "500 Hz"
1677
1678config HZ_1000
1679 bool "1000 Hz"
1680
1681endchoice
1682
1683config HZ
1684 int
47d84682 1685 default HZ_FIXED if HZ_FIXED != 0
c9218b16
RK
1686 default 100 if HZ_100
1687 default 200 if HZ_200
1688 default 250 if HZ_250
1689 default 300 if HZ_300
1690 default 500 if HZ_500
1691 default 1000
1692
1693config SCHED_HRTICK
1694 def_bool HIGH_RES_TIMERS
f8065813 1695
16c79651 1696config THUMB2_KERNEL
bc7dea00 1697 bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
4477ca45 1698 depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K
bc7dea00 1699 default y if CPU_THUMBONLY
16c79651
CM
1700 select AEABI
1701 select ARM_ASM_UNIFIED
89bace65 1702 select ARM_UNWIND
16c79651
CM
1703 help
1704 By enabling this option, the kernel will be compiled in
1705 Thumb-2 mode. A compiler/assembler that understand the unified
1706 ARM-Thumb syntax is needed.
1707
1708 If unsure, say N.
1709
6f685c5c
DM
1710config THUMB2_AVOID_R_ARM_THM_JUMP11
1711 bool "Work around buggy Thumb-2 short branch relocations in gas"
1712 depends on THUMB2_KERNEL && MODULES
1713 default y
1714 help
1715 Various binutils versions can resolve Thumb-2 branches to
1716 locally-defined, preemptible global symbols as short-range "b.n"
1717 branch instructions.
1718
1719 This is a problem, because there's no guarantee the final
1720 destination of the symbol, or any candidate locations for a
1721 trampoline, are within range of the branch. For this reason, the
1722 kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
1723 relocation in modules at all, and it makes little sense to add
1724 support.
1725
1726 The symptom is that the kernel fails with an "unsupported
1727 relocation" error when loading some modules.
1728
1729 Until fixed tools are available, passing
1730 -fno-optimize-sibling-calls to gcc should prevent gcc generating
1731 code which hits this problem, at the cost of a bit of extra runtime
1732 stack usage in some cases.
1733
1734 The problem is described in more detail at:
1735 https://bugs.launchpad.net/binutils-linaro/+bug/725126
1736
1737 Only Thumb-2 kernels are affected.
1738
1739 Unless you are sure your tools don't have this problem, say Y.
1740
0becb088
CM
1741config ARM_ASM_UNIFIED
1742 bool
1743
704bdda0
NP
1744config AEABI
1745 bool "Use the ARM EABI to compile the kernel"
1746 help
1747 This option allows for the kernel to be compiled using the latest
1748 ARM ABI (aka EABI). This is only useful if you are using a user
1749 space environment that is also compiled with EABI.
1750
1751 Since there are major incompatibilities between the legacy ABI and
1752 EABI, especially with regard to structure member alignment, this
1753 option also changes the kernel syscall calling convention to
1754 disambiguate both ABIs and allow for backward compatibility support
1755 (selected with CONFIG_OABI_COMPAT).
1756
1757 To use this you need GCC version 4.0.0 or later.
1758
6c90c872 1759config OABI_COMPAT
a73a3ff1 1760 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
d6f94fa0 1761 depends on AEABI && !THUMB2_KERNEL
6c90c872
NP
1762 help
1763 This option preserves the old syscall interface along with the
1764 new (ARM EABI) one. It also provides a compatibility layer to
1765 intercept syscalls that have structure arguments which layout
1766 in memory differs between the legacy ABI and the new ARM EABI
1767 (only for non "thumb" binaries). This option adds a tiny
1768 overhead to all syscalls and produces a slightly larger kernel.
91702175
KC
1769
1770 The seccomp filter system will not be available when this is
1771 selected, since there is no way yet to sensibly distinguish
1772 between calling conventions during filtering.
1773
6c90c872
NP
1774 If you know you'll be using only pure EABI user space then you
1775 can say N here. If this option is not selected and you attempt
1776 to execute a legacy ABI binary then the result will be
1777 UNPREDICTABLE (in fact it can be predicted that it won't work
b02f8467 1778 at all). If in doubt say N.
6c90c872 1779
eb33575c 1780config ARCH_HAS_HOLES_MEMORYMODEL
e80d6a24 1781 bool
e80d6a24 1782
05944d74
RK
1783config ARCH_SPARSEMEM_ENABLE
1784 bool
1785
07a2f737
RK
1786config ARCH_SPARSEMEM_DEFAULT
1787 def_bool ARCH_SPARSEMEM_ENABLE
1788
05944d74 1789config ARCH_SELECT_MEMORY_MODEL
be370302 1790 def_bool ARCH_SPARSEMEM_ENABLE
c80d79d7 1791
7b7bf499
WD
1792config HAVE_ARCH_PFN_VALID
1793 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
1794
053a96ca 1795config HIGHMEM
e8db89a2
RK
1796 bool "High Memory Support"
1797 depends on MMU
053a96ca
NP
1798 help
1799 The address space of ARM processors is only 4 Gigabytes large
1800 and it has to accommodate user address space, kernel address
1801 space as well as some memory mapped IO. That means that, if you
1802 have a large amount of physical memory and/or IO, not all of the
1803 memory can be "permanently mapped" by the kernel. The physical
1804 memory that is not permanently mapped is called "high memory".
1805
1806 Depending on the selected kernel/user memory split, minimum
1807 vmalloc space and actual amount of RAM, you may not need this
1808 option which should result in a slightly faster kernel.
1809
1810 If unsure, say n.
1811
65cec8e3
RK
1812config HIGHPTE
1813 bool "Allocate 2nd-level pagetables from highmem"
1814 depends on HIGHMEM
65cec8e3 1815
1b8873a0
JI
1816config HW_PERF_EVENTS
1817 bool "Enable hardware performance counter support for perf events"
f0d1bc47 1818 depends on PERF_EVENTS
1b8873a0
JI
1819 default y
1820 help
1821 Enable hardware performance counter support for perf events. If
1822 disabled, perf events will use software events only.
1823
1355e2a6
CM
1824config SYS_SUPPORTS_HUGETLBFS
1825 def_bool y
1826 depends on ARM_LPAE
1827
8d962507
CM
1828config HAVE_ARCH_TRANSPARENT_HUGEPAGE
1829 def_bool y
1830 depends on ARM_LPAE
1831
4bfab203
SC
1832config ARCH_WANT_GENERAL_HUGETLB
1833 def_bool y
1834
3f22ab27
DH
1835source "mm/Kconfig"
1836
c1b2d970 1837config FORCE_MAX_ZONEORDER
bf98c1ea
LP
1838 int "Maximum zone order" if ARCH_SHMOBILE_LEGACY
1839 range 11 64 if ARCH_SHMOBILE_LEGACY
898f08e1 1840 default "12" if SOC_AM33XX
6d85e2b0 1841 default "9" if SA1111 || ARCH_EFM32
c1b2d970
MD
1842 default "11"
1843 help
1844 The kernel memory allocator divides physically contiguous memory
1845 blocks into "zones", where each zone is a power of two number of
1846 pages. This option selects the largest power of two that the kernel
1847 keeps in the memory allocator. If you need to allocate very large
1848 blocks of physically contiguous memory, then you may need to
1849 increase this value.
1850
1851 This config option is actually maximum order plus one. For example,
1852 a value of 11 means that the largest free memory block is 2^10 pages.
1853
1da177e4
LT
1854config ALIGNMENT_TRAP
1855 bool
f12d0d7c 1856 depends on CPU_CP15_MMU
1da177e4 1857 default y if !ARCH_EBSA110
e119bfff 1858 select HAVE_PROC_CPU if PROC_FS
1da177e4 1859 help
84eb8d06 1860 ARM processors cannot fetch/store information which is not
1da177e4
LT
1861 naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1862 address divisible by 4. On 32-bit ARM processors, these non-aligned
1863 fetch/store instructions will be emulated in software if you say
1864 here, which has a severe performance impact. This is necessary for
1865 correct operation of some network protocols. With an IP-only
1866 configuration it is safe to say N, otherwise say Y.
1867
39ec58f3 1868config UACCESS_WITH_MEMCPY
38ef2ad5
LW
1869 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
1870 depends on MMU
39ec58f3
LB
1871 default y if CPU_FEROCEON
1872 help
1873 Implement faster copy_to_user and clear_user methods for CPU
1874 cores where a 8-word STM instruction give significantly higher
1875 memory write throughput than a sequence of individual 32bit stores.
1876
1877 A possible side effect is a slight increase in scheduling latency
1878 between threads sharing the same address space if they invoke
1879 such copy operations with large buffers.
1880
1881 However, if the CPU data cache is using a write-allocate mode,
1882 this option is unlikely to provide any performance gain.
1883
70c70d97
NP
1884config SECCOMP
1885 bool
1886 prompt "Enable seccomp to safely compute untrusted bytecode"
1887 ---help---
1888 This kernel feature is useful for number crunching applications
1889 that may need to compute untrusted bytecode during their
1890 execution. By using pipes or other transports made available to
1891 the process as file descriptors supporting the read/write
1892 syscalls, it's possible to isolate those applications in
1893 their own address space using seccomp. Once seccomp is
1894 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1895 and the task is only allowed to execute a few safe syscalls
1896 defined by each seccomp mode.
1897
06e6295b
SS
1898config SWIOTLB
1899 def_bool y
1900
1901config IOMMU_HELPER
1902 def_bool SWIOTLB
1903
eff8d644
SS
1904config XEN_DOM0
1905 def_bool y
1906 depends on XEN
1907
1908config XEN
1909 bool "Xen guest support on ARM (EXPERIMENTAL)"
85323a99 1910 depends on ARM && AEABI && OF
f880b67d 1911 depends on CPU_V7 && !CPU_V6
85323a99 1912 depends on !GENERIC_ATOMIC64
17b7ab80 1913 select ARM_PSCI
83862ccf 1914 select SWIOTLB_XEN
e17b2f11 1915 select ARCH_DMA_ADDR_T_64BIT
eff8d644
SS
1916 help
1917 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1918
1da177e4
LT
1919endmenu
1920
1921menu "Boot options"
1922
9eb8f674
GL
1923config USE_OF
1924 bool "Flattened Device Tree support"
b1b3f49c 1925 select IRQ_DOMAIN
9eb8f674
GL
1926 select OF
1927 select OF_EARLY_FLATTREE
1928 help
1929 Include support for flattened device tree machine descriptions.
1930
bd51e2f5
NP
1931config ATAGS
1932 bool "Support for the traditional ATAGS boot data passing" if USE_OF
1933 default y
1934 help
1935 This is the traditional way of passing data to the kernel at boot
1936 time. If you are solely relying on the flattened device tree (or
1937 the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1938 to remove ATAGS support from your kernel binary. If unsure,
1939 leave this to y.
1940
1941config DEPRECATED_PARAM_STRUCT
1942 bool "Provide old way to pass kernel parameters"
1943 depends on ATAGS
1944 help
1945 This was deprecated in 2001 and announced to live on for 5 years.
1946 Some old boot loaders still use this way.
1947
1da177e4
LT
1948# Compressed boot loader in ROM. Yes, we really want to ask about
1949# TEXT and BSS so we preserve their values in the config files.
1950config ZBOOT_ROM_TEXT
1951 hex "Compressed ROM boot loader base address"
1952 default "0"
1953 help
1954 The physical address at which the ROM-able zImage is to be
1955 placed in the target. Platforms which normally make use of
1956 ROM-able zImage formats normally set this to a suitable
1957 value in their defconfig file.
1958
1959 If ZBOOT_ROM is not enabled, this has no effect.
1960
1961config ZBOOT_ROM_BSS
1962 hex "Compressed ROM boot loader BSS address"
1963 default "0"
1964 help
f8c440b2
DF
1965 The base address of an area of read/write memory in the target
1966 for the ROM-able zImage which must be available while the
1967 decompressor is running. It must be large enough to hold the
1968 entire decompressed kernel plus an additional 128 KiB.
1969 Platforms which normally make use of ROM-able zImage formats
1970 normally set this to a suitable value in their defconfig file.
1da177e4
LT
1971
1972 If ZBOOT_ROM is not enabled, this has no effect.
1973
1974config ZBOOT_ROM
1975 bool "Compressed boot loader in ROM/flash"
1976 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
10968131 1977 depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR
1da177e4
LT
1978 help
1979 Say Y here if you intend to execute your compressed kernel image
1980 (zImage) directly from ROM or flash. If unsure, say N.
1981
090ab3ff
SH
1982choice
1983 prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
d6f94fa0 1984 depends on ZBOOT_ROM && ARCH_SH7372
090ab3ff
SH
1985 default ZBOOT_ROM_NONE
1986 help
1987 Include experimental SD/MMC loading code in the ROM-able zImage.
59bf8964 1988 With this enabled it is possible to write the ROM-able zImage
090ab3ff
SH
1989 kernel image to an MMC or SD card and boot the kernel straight
1990 from the reset vector. At reset the processor Mask ROM will load
59bf8964 1991 the first part of the ROM-able zImage which in turn loads the
090ab3ff
SH
1992 rest the kernel image to RAM.
1993
1994config ZBOOT_ROM_NONE
1995 bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
1996 help
1997 Do not load image from SD or MMC
1998
f45b1149
SH
1999config ZBOOT_ROM_MMCIF
2000 bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
f45b1149 2001 help
090ab3ff
SH
2002 Load image from MMCIF hardware block.
2003
2004config ZBOOT_ROM_SH_MOBILE_SDHI
2005 bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
2006 help
2007 Load image from SDHI hardware block
2008
2009endchoice
f45b1149 2010
e2a6a3aa
JB
2011config ARM_APPENDED_DTB
2012 bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
10968131 2013 depends on OF
e2a6a3aa
JB
2014 help
2015 With this option, the boot code will look for a device tree binary
2016 (DTB) appended to zImage
2017 (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
2018
2019 This is meant as a backward compatibility convenience for those
2020 systems with a bootloader that can't be upgraded to accommodate
2021 the documented boot protocol using a device tree.
2022
2023 Beware that there is very little in terms of protection against
2024 this option being confused by leftover garbage in memory that might
2025 look like a DTB header after a reboot if no actual DTB is appended
2026 to zImage. Do not leave this option active in a production kernel
2027 if you don't intend to always append a DTB. Proper passing of the
2028 location into r2 of a bootloader provided DTB is always preferable
2029 to this option.
2030
b90b9a38
NP
2031config ARM_ATAG_DTB_COMPAT
2032 bool "Supplement the appended DTB with traditional ATAG information"
2033 depends on ARM_APPENDED_DTB
2034 help
2035 Some old bootloaders can't be updated to a DTB capable one, yet
2036 they provide ATAGs with memory configuration, the ramdisk address,
2037 the kernel cmdline string, etc. Such information is dynamically
2038 provided by the bootloader and can't always be stored in a static
2039 DTB. To allow a device tree enabled kernel to be used with such
2040 bootloaders, this option allows zImage to extract the information
2041 from the ATAG list and store it at run time into the appended DTB.
2042
d0f34a11
GR
2043choice
2044 prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
2045 default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
2046
2047config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
2048 bool "Use bootloader kernel arguments if available"
2049 help
2050 Uses the command-line options passed by the boot loader instead of
2051 the device tree bootargs property. If the boot loader doesn't provide
2052 any, the device tree bootargs property will be used.
2053
2054config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
2055 bool "Extend with bootloader kernel arguments"
2056 help
2057 The command-line arguments provided by the boot loader will be
2058 appended to the the device tree bootargs property.
2059
2060endchoice
2061
1da177e4
LT
2062config CMDLINE
2063 string "Default kernel command string"
2064 default ""
2065 help
2066 On some architectures (EBSA110 and CATS), there is currently no way
2067 for the boot loader to pass arguments to the kernel. For these
2068 architectures, you should supply some command-line options at build
2069 time by entering them here. As a minimum, you should specify the
2070 memory size and the root device (e.g., mem=64M root=/dev/nfs).
2071
4394c124
VB
2072choice
2073 prompt "Kernel command line type" if CMDLINE != ""
2074 default CMDLINE_FROM_BOOTLOADER
bd51e2f5 2075 depends on ATAGS
4394c124
VB
2076
2077config CMDLINE_FROM_BOOTLOADER
2078 bool "Use bootloader kernel arguments if available"
2079 help
2080 Uses the command-line options passed by the boot loader. If
2081 the boot loader doesn't provide any, the default kernel command
2082 string provided in CMDLINE will be used.
2083
2084config CMDLINE_EXTEND
2085 bool "Extend bootloader kernel arguments"
2086 help
2087 The command-line arguments provided by the boot loader will be
2088 appended to the default kernel command string.
2089
92d2040d
AH
2090config CMDLINE_FORCE
2091 bool "Always use the default kernel command string"
92d2040d
AH
2092 help
2093 Always use the default kernel command string, even if the boot
2094 loader passes other arguments to the kernel.
2095 This is useful if you cannot or don't want to change the
2096 command-line options your boot loader passes to the kernel.
4394c124 2097endchoice
92d2040d 2098
1da177e4
LT
2099config XIP_KERNEL
2100 bool "Kernel Execute-In-Place from ROM"
10968131 2101 depends on !ARM_LPAE && !ARCH_MULTIPLATFORM
1da177e4
LT
2102 help
2103 Execute-In-Place allows the kernel to run from non-volatile storage
2104 directly addressable by the CPU, such as NOR flash. This saves RAM
2105 space since the text section of the kernel is not loaded from flash
2106 to RAM. Read-write sections, such as the data section and stack,
2107 are still copied to RAM. The XIP kernel is not compressed since
2108 it has to run directly from flash, so it will take more space to
2109 store it. The flash address used to link the kernel object files,
2110 and for storing it, is configuration dependent. Therefore, if you
2111 say Y here, you must know the proper physical address where to
2112 store the kernel image depending on your own flash memory usage.
2113
2114 Also note that the make target becomes "make xipImage" rather than
2115 "make zImage" or "make Image". The final kernel binary to put in
2116 ROM memory will be arch/arm/boot/xipImage.
2117
2118 If unsure, say N.
2119
2120config XIP_PHYS_ADDR
2121 hex "XIP Kernel Physical Location"
2122 depends on XIP_KERNEL
2123 default "0x00080000"
2124 help
2125 This is the physical address in your flash memory the kernel will
2126 be linked for and stored to. This address is dependent on your
2127 own flash usage.
2128
c587e4a6
RP
2129config KEXEC
2130 bool "Kexec system call (EXPERIMENTAL)"
19ab428f 2131 depends on (!SMP || PM_SLEEP_SMP)
c587e4a6
RP
2132 help
2133 kexec is a system call that implements the ability to shutdown your
2134 current kernel, and to start another kernel. It is like a reboot
01dd2fbf 2135 but it is independent of the system firmware. And like a reboot
c587e4a6
RP
2136 you can start any kernel with it, not just Linux.
2137
2138 It is an ongoing process to be certain the hardware in a machine
2139 is properly shutdown, so do not be surprised if this code does not
bf220695 2140 initially work for you.
c587e4a6 2141
4cd9d6f7
RP
2142config ATAGS_PROC
2143 bool "Export atags in procfs"
bd51e2f5 2144 depends on ATAGS && KEXEC
b98d7291 2145 default y
4cd9d6f7
RP
2146 help
2147 Should the atags used to boot the kernel be exported in an "atags"
2148 file in procfs. Useful with kexec.
2149
cb5d39b3
MW
2150config CRASH_DUMP
2151 bool "Build kdump crash kernel (EXPERIMENTAL)"
cb5d39b3
MW
2152 help
2153 Generate crash dump after being started by kexec. This should
2154 be normally only set in special crash dump kernels which are
2155 loaded in the main kernel with kexec-tools into a specially
2156 reserved region and then later executed after a crash by
2157 kdump/kexec. The crash dump kernel must be compiled to a
2158 memory address not used by the main kernel
2159
2160 For more details see Documentation/kdump/kdump.txt
2161
e69edc79
EM
2162config AUTO_ZRELADDR
2163 bool "Auto calculation of the decompressed kernel image address"
e69edc79
EM
2164 help
2165 ZRELADDR is the physical address where the decompressed kernel
2166 image will be placed. If AUTO_ZRELADDR is selected, the address
2167 will be determined at run-time by masking the current IP with
2168 0xf8000000. This assumes the zImage being placed in the first 128MB
2169 from start of memory.
2170
1da177e4
LT
2171endmenu
2172
ac9d7efc 2173menu "CPU Power Management"
1da177e4 2174
89c52ed4 2175if ARCH_HAS_CPUFREQ
1da177e4 2176source "drivers/cpufreq/Kconfig"
1da177e4
LT
2177endif
2178
ac9d7efc
RK
2179source "drivers/cpuidle/Kconfig"
2180
2181endmenu
2182
1da177e4
LT
2183menu "Floating point emulation"
2184
2185comment "At least one emulation must be selected"
2186
2187config FPE_NWFPE
2188 bool "NWFPE math emulation"
593c252a 2189 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
1da177e4
LT
2190 ---help---
2191 Say Y to include the NWFPE floating point emulator in the kernel.
2192 This is necessary to run most binaries. Linux does not currently
2193 support floating point hardware so you need to say Y here even if
2194 your machine has an FPA or floating point co-processor podule.
2195
2196 You may say N here if you are going to load the Acorn FPEmulator
2197 early in the bootup.
2198
2199config FPE_NWFPE_XP
2200 bool "Support extended precision"
bedf142b 2201 depends on FPE_NWFPE
1da177e4
LT
2202 help
2203 Say Y to include 80-bit support in the kernel floating-point
2204 emulator. Otherwise, only 32 and 64-bit support is compiled in.
2205 Note that gcc does not generate 80-bit operations by default,
2206 so in most cases this option only enlarges the size of the
2207 floating point emulator without any good reason.
2208
2209 You almost surely want to say N here.
2210
2211config FPE_FASTFPE
2212 bool "FastFPE math emulation (EXPERIMENTAL)"
d6f94fa0 2213 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
1da177e4
LT
2214 ---help---
2215 Say Y here to include the FAST floating point emulator in the kernel.
2216 This is an experimental much faster emulator which now also has full
2217 precision for the mantissa. It does not support any exceptions.
2218 It is very simple, and approximately 3-6 times faster than NWFPE.
2219
2220 It should be sufficient for most programs. It may be not suitable
2221 for scientific calculations, but you have to check this for yourself.
2222 If you do not feel you need a faster FP emulation you should better
2223 choose NWFPE.
2224
2225config VFP
2226 bool "VFP-format floating point maths"
e399b1a4 2227 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
1da177e4
LT
2228 help
2229 Say Y to include VFP support code in the kernel. This is needed
2230 if your hardware includes a VFP unit.
2231
2232 Please see <file:Documentation/arm/VFP/release-notes.txt> for
2233 release notes and additional status information.
2234
2235 Say N if your target does not have VFP hardware.
2236
25ebee02
CM
2237config VFPv3
2238 bool
2239 depends on VFP
2240 default y if CPU_V7
2241
b5872db4
CM
2242config NEON
2243 bool "Advanced SIMD (NEON) Extension support"
2244 depends on VFPv3 && CPU_V7
2245 help
2246 Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2247 Extension.
2248
73c132c1
AB
2249config KERNEL_MODE_NEON
2250 bool "Support for NEON in kernel mode"
c4a30c3b 2251 depends on NEON && AEABI
73c132c1
AB
2252 help
2253 Say Y to include support for NEON in kernel mode.
2254
1da177e4
LT
2255endmenu
2256
2257menu "Userspace binary formats"
2258
2259source "fs/Kconfig.binfmt"
2260
2261config ARTHUR
2262 tristate "RISC OS personality"
704bdda0 2263 depends on !AEABI
1da177e4
LT
2264 help
2265 Say Y here to include the kernel code necessary if you want to run
2266 Acorn RISC OS/Arthur binaries under Linux. This code is still very
2267 experimental; if this sounds frightening, say N and sleep in peace.
2268 You can also say M here to compile this support as a module (which
2269 will be called arthur).
2270
2271endmenu
2272
2273menu "Power management options"
2274
eceab4ac 2275source "kernel/power/Kconfig"
1da177e4 2276
f4cb5700 2277config ARCH_SUSPEND_POSSIBLE
4b1082ca 2278 depends on !ARCH_S5PC100
19a0519d 2279 depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \
3f5d0819 2280 CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
f4cb5700
JB
2281 def_bool y
2282
15e0d9e3
AB
2283config ARM_CPU_SUSPEND
2284 def_bool PM_SLEEP
2285
1da177e4
LT
2286endmenu
2287
d5950b43
SR
2288source "net/Kconfig"
2289
ac25150f 2290source "drivers/Kconfig"
1da177e4
LT
2291
2292source "fs/Kconfig"
2293
1da177e4
LT
2294source "arch/arm/Kconfig.debug"
2295
2296source "security/Kconfig"
2297
2298source "crypto/Kconfig"
2299
2300source "lib/Kconfig"
749cf76c
CD
2301
2302source "arch/arm/kvm/Kconfig"
This page took 1.166092 seconds and 5 git commands to generate.