Merge branch 'upstream' of git://git.linux-mips.org/pub/scm/ralf/upstream-linus
[deliverable/linux.git] / arch / arm / Kconfig
CommitLineData
1da177e4
LT
1config ARM
2 bool
3 default y
b1b3f49c 4 select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
2b68f6ca 5 select ARCH_HAS_ELF_RANDOMIZE
3d06770e 6 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
171b3f0d 7 select ARCH_HAVE_CUSTOM_GPIO_H
957e3fac 8 select ARCH_HAS_GCOV_PROFILE_ALL
d7018848 9 select ARCH_MIGHT_HAVE_PC_PARPORT
4badad35 10 select ARCH_SUPPORTS_ATOMIC_RMW
017f161a 11 select ARCH_USE_BUILTIN_BSWAP
0cbad9c9 12 select ARCH_USE_CMPXCHG_LOCKREF
b1b3f49c 13 select ARCH_WANT_IPC_PARSE_VERSION
ee951c63 14 select BUILDTIME_EXTABLE_SORT if MMU
171b3f0d 15 select CLONE_BACKWARDS
b1b3f49c 16 select CPU_PM if (SUSPEND || CPU_IDLE)
dce5c9e3 17 select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS
36d0fd21 18 select GENERIC_ALLOCATOR
4477ca45 19 select GENERIC_ATOMIC64 if (CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI)
b1b3f49c 20 select GENERIC_CLOCKEVENTS_BROADCAST if SMP
171b3f0d 21 select GENERIC_IDLE_POLL_SETUP
b1b3f49c
RK
22 select GENERIC_IRQ_PROBE
23 select GENERIC_IRQ_SHOW
7c07005e 24 select GENERIC_IRQ_SHOW_LEVEL
b1b3f49c 25 select GENERIC_PCI_IOMAP
38ff87f7 26 select GENERIC_SCHED_CLOCK
b1b3f49c
RK
27 select GENERIC_SMP_IDLE_THREAD
28 select GENERIC_STRNCPY_FROM_USER
29 select GENERIC_STRNLEN_USER
a71b092a 30 select HANDLE_DOMAIN_IRQ
b1b3f49c 31 select HARDIRQS_SW_RESEND
7a017721 32 select HAVE_ARCH_AUDITSYSCALL if (AEABI && !OABI_COMPAT)
0b7857db 33 select HAVE_ARCH_BITREVERSE if (CPU_32v7M || CPU_32v7) && !CPU_32v6
09f05d85 34 select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
5cbad0eb 35 select HAVE_ARCH_KGDB
91702175 36 select HAVE_ARCH_SECCOMP_FILTER if (AEABI && !OABI_COMPAT)
0693bf68 37 select HAVE_ARCH_TRACEHOOK
b1b3f49c 38 select HAVE_BPF_JIT
51aaf81f 39 select HAVE_CC_STACKPROTECTOR
171b3f0d 40 select HAVE_CONTEXT_TRACKING
b1b3f49c
RK
41 select HAVE_C_RECORDMCOUNT
42 select HAVE_DEBUG_KMEMLEAK
43 select HAVE_DMA_API_DEBUG
44 select HAVE_DMA_ATTRS
45 select HAVE_DMA_CONTIGUOUS if MMU
80be7a7f 46 select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
dce5c9e3 47 select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU
b1b3f49c 48 select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
0e341af8 49 select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
b1b3f49c 50 select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
1fe53268 51 select HAVE_GENERIC_DMA_COHERENT
b1b3f49c
RK
52 select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
53 select HAVE_IDE if PCI || ISA || PCMCIA
87c46b6c 54 select HAVE_IRQ_TIME_ACCOUNTING
e7db7b42 55 select HAVE_KERNEL_GZIP
f9b493ac 56 select HAVE_KERNEL_LZ4
6e8699f7 57 select HAVE_KERNEL_LZMA
b1b3f49c 58 select HAVE_KERNEL_LZO
a7f464f3 59 select HAVE_KERNEL_XZ
b1b3f49c
RK
60 select HAVE_KPROBES if !XIP_KERNEL
61 select HAVE_KRETPROBES if (HAVE_KPROBES)
62 select HAVE_MEMBLOCK
171b3f0d 63 select HAVE_MOD_ARCH_SPECIFIC if ARM_UNWIND
b1b3f49c 64 select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
0dc016db 65 select HAVE_OPTPROBES if !THUMB2_KERNEL
7ada189f 66 select HAVE_PERF_EVENTS
49863894
WD
67 select HAVE_PERF_REGS
68 select HAVE_PERF_USER_STACK_DUMP
a0ad5496 69 select HAVE_RCU_TABLE_FREE if (SMP && ARM_LPAE)
e513f8bf 70 select HAVE_REGS_AND_STACK_ACCESS_API
b1b3f49c 71 select HAVE_SYSCALL_TRACEPOINTS
af1839eb 72 select HAVE_UID16
31c1fc81 73 select HAVE_VIRT_CPU_ACCOUNTING_GEN
da0ec6f7 74 select IRQ_FORCED_THREADING
171b3f0d 75 select MODULES_USE_ELF_REL
84f452b1 76 select NO_BOOTMEM
171b3f0d
RK
77 select OLD_SIGACTION
78 select OLD_SIGSUSPEND3
b1b3f49c
RK
79 select PERF_USE_VMALLOC
80 select RTC_LIB
81 select SYS_SUPPORTS_APM_EMULATION
171b3f0d
RK
82 # Above selects are sorted alphabetically; please add new ones
83 # according to that. Thanks.
1da177e4
LT
84 help
85 The ARM series is a line of low-power-consumption RISC chip designs
f6c8965a 86 licensed by ARM Ltd and targeted at embedded applications and
1da177e4 87 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
f6c8965a 88 manufactured, but legacy ARM-based PC hardware remains popular in
1da177e4
LT
89 Europe. There is an ARM Linux project with a web page at
90 <http://www.arm.linux.org.uk/>.
91
74facffe 92config ARM_HAS_SG_CHAIN
308c09f1 93 select ARCH_HAS_SG_CHAIN
74facffe
RK
94 bool
95
4ce63fcd
MS
96config NEED_SG_DMA_LENGTH
97 bool
98
99config ARM_DMA_USE_IOMMU
4ce63fcd 100 bool
b1b3f49c
RK
101 select ARM_HAS_SG_CHAIN
102 select NEED_SG_DMA_LENGTH
4ce63fcd 103
60460abf
SWK
104if ARM_DMA_USE_IOMMU
105
106config ARM_DMA_IOMMU_ALIGNMENT
107 int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
108 range 4 9
109 default 8
110 help
111 DMA mapping framework by default aligns all buffers to the smallest
112 PAGE_SIZE order which is greater than or equal to the requested buffer
113 size. This works well for buffers up to a few hundreds kilobytes, but
114 for larger buffers it just a waste of address space. Drivers which has
115 relatively small addressing window (like 64Mib) might run out of
116 virtual space with just a few allocations.
117
118 With this parameter you can specify the maximum PAGE_SIZE order for
119 DMA IOMMU buffers. Larger buffers will be aligned only to this
120 specified order. The order is expressed as a power of two multiplied
121 by the PAGE_SIZE.
122
123endif
124
0b05da72
HUK
125config MIGHT_HAVE_PCI
126 bool
127
75e7153a
RB
128config SYS_SUPPORTS_APM_EMULATION
129 bool
130
bc581770
LW
131config HAVE_TCM
132 bool
133 select GENERIC_ALLOCATOR
134
e119bfff
RK
135config HAVE_PROC_CPU
136 bool
137
ce816fa8 138config NO_IOPORT_MAP
5ea81769 139 bool
5ea81769 140
1da177e4
LT
141config EISA
142 bool
143 ---help---
144 The Extended Industry Standard Architecture (EISA) bus was
145 developed as an open alternative to the IBM MicroChannel bus.
146
147 The EISA bus provided some of the features of the IBM MicroChannel
148 bus while maintaining backward compatibility with cards made for
149 the older ISA bus. The EISA bus saw limited use between 1988 and
150 1995 when it was made obsolete by the PCI bus.
151
152 Say Y here if you are building a kernel for an EISA-based machine.
153
154 Otherwise, say N.
155
156config SBUS
157 bool
158
f16fb1ec
RK
159config STACKTRACE_SUPPORT
160 bool
161 default y
162
f76e9154
NP
163config HAVE_LATENCYTOP_SUPPORT
164 bool
165 depends on !SMP
166 default y
167
f16fb1ec
RK
168config LOCKDEP_SUPPORT
169 bool
170 default y
171
7ad1bcb2
RK
172config TRACE_IRQFLAGS_SUPPORT
173 bool
174 default y
175
1da177e4
LT
176config RWSEM_XCHGADD_ALGORITHM
177 bool
8a87411b 178 default y
1da177e4 179
f0d1b0b3
DH
180config ARCH_HAS_ILOG2_U32
181 bool
f0d1b0b3
DH
182
183config ARCH_HAS_ILOG2_U64
184 bool
f0d1b0b3 185
4a1b5733
EV
186config ARCH_HAS_BANDGAP
187 bool
188
b89c3b16
AM
189config GENERIC_HWEIGHT
190 bool
191 default y
192
1da177e4
LT
193config GENERIC_CALIBRATE_DELAY
194 bool
195 default y
196
a08b6b79
Z
197config ARCH_MAY_HAVE_PC_FDC
198 bool
199
5ac6da66
CL
200config ZONE_DMA
201 bool
5ac6da66 202
ccd7ab7f
FT
203config NEED_DMA_MAP_STATE
204 def_bool y
205
c7edc9e3
DL
206config ARCH_SUPPORTS_UPROBES
207 def_bool y
208
58af4a24
RH
209config ARCH_HAS_DMA_SET_COHERENT_MASK
210 bool
211
1da177e4
LT
212config GENERIC_ISA_DMA
213 bool
214
1da177e4
LT
215config FIQ
216 bool
217
13a5045d
RH
218config NEED_RET_TO_USER
219 bool
220
034d2f5a
AV
221config ARCH_MTD_XIP
222 bool
223
c760fc19
HC
224config VECTORS_BASE
225 hex
6afd6fae 226 default 0xffff0000 if MMU || CPU_HIGH_VECTOR
c760fc19
HC
227 default DRAM_BASE if REMAP_VECTORS_TO_RAM
228 default 0x00000000
229 help
19accfd3
RK
230 The base address of exception vectors. This must be two pages
231 in size.
c760fc19 232
dc21af99 233config ARM_PATCH_PHYS_VIRT
c1becedc
RK
234 bool "Patch physical to virtual translations at runtime" if EMBEDDED
235 default y
b511d75d 236 depends on !XIP_KERNEL && MMU
dc21af99
RK
237 depends on !ARCH_REALVIEW || !SPARSEMEM
238 help
111e9a5c
RK
239 Patch phys-to-virt and virt-to-phys translation functions at
240 boot and module load time according to the position of the
241 kernel in system memory.
dc21af99 242
111e9a5c 243 This can only be used with non-XIP MMU kernels where the base
daece596 244 of physical memory is at a 16MB boundary.
dc21af99 245
c1becedc
RK
246 Only disable this option if you know that you do not require
247 this feature (eg, building a kernel for a single machine) and
248 you need to shrink the kernel to the minimal size.
dc21af99 249
c334bc15
RH
250config NEED_MACH_IO_H
251 bool
252 help
253 Select this when mach/io.h is required to provide special
254 definitions for this platform. The need for mach/io.h should
255 be avoided when possible.
256
0cdc8b92 257config NEED_MACH_MEMORY_H
1b9f95f8
NP
258 bool
259 help
0cdc8b92
NP
260 Select this when mach/memory.h is required to provide special
261 definitions for this platform. The need for mach/memory.h should
262 be avoided when possible.
dc21af99 263
1b9f95f8 264config PHYS_OFFSET
974c0724 265 hex "Physical address of main memory" if MMU
c6f54a9b 266 depends on !ARM_PATCH_PHYS_VIRT
974c0724 267 default DRAM_BASE if !MMU
c6f54a9b
UKK
268 default 0x00000000 if ARCH_EBSA110 || \
269 EP93XX_SDCE3_SYNC_PHYS_OFFSET || \
270 ARCH_FOOTBRIDGE || \
271 ARCH_INTEGRATOR || \
272 ARCH_IOP13XX || \
273 ARCH_KS8695 || \
274 (ARCH_REALVIEW && !REALVIEW_HIGH_PHYS_OFFSET)
275 default 0x10000000 if ARCH_OMAP1 || ARCH_RPC
276 default 0x20000000 if ARCH_S5PV210
277 default 0x70000000 if REALVIEW_HIGH_PHYS_OFFSET
278 default 0xc0000000 if EP93XX_SDCE0_PHYS_OFFSET || ARCH_SA1100
279 default 0xd0000000 if EP93XX_SDCE1_PHYS_OFFSET
280 default 0xe0000000 if EP93XX_SDCE2_PHYS_OFFSET
281 default 0xf0000000 if EP93XX_SDCE3_ASYNC_PHYS_OFFSET
111e9a5c 282 help
1b9f95f8
NP
283 Please provide the physical address corresponding to the
284 location of main memory in your system.
cada3c08 285
87e040b6
SG
286config GENERIC_BUG
287 def_bool y
288 depends on BUG
289
1bcad26e
KS
290config PGTABLE_LEVELS
291 int
292 default 3 if ARM_LPAE
293 default 2
294
1da177e4
LT
295source "init/Kconfig"
296
dc52ddc0
MH
297source "kernel/Kconfig.freezer"
298
1da177e4
LT
299menu "System Type"
300
3c427975
HC
301config MMU
302 bool "MMU-based Paged Memory Management Support"
303 default y
304 help
305 Select if you want MMU-based virtualised addressing space
306 support by paged memory management. If unsure, say 'Y'.
307
ccf50e23
RK
308#
309# The "ARM system type" choice list is ordered alphabetically by option
310# text. Please add new entries in the option alphabetic order.
311#
1da177e4
LT
312choice
313 prompt "ARM system type"
1420b22b
AB
314 default ARCH_VERSATILE if !MMU
315 default ARCH_MULTIPLATFORM if MMU
1da177e4 316
387798b3
RH
317config ARCH_MULTIPLATFORM
318 bool "Allow multiple platforms to be selected"
b1b3f49c 319 depends on MMU
ddb902cc 320 select ARCH_WANT_OPTIONAL_GPIOLIB
42dc836d 321 select ARM_HAS_SG_CHAIN
387798b3
RH
322 select ARM_PATCH_PHYS_VIRT
323 select AUTO_ZRELADDR
6d0add40 324 select CLKSRC_OF
66314223 325 select COMMON_CLK
ddb902cc 326 select GENERIC_CLOCKEVENTS
08d38beb 327 select MIGHT_HAVE_PCI
387798b3 328 select MULTI_IRQ_HANDLER
66314223
DN
329 select SPARSE_IRQ
330 select USE_OF
66314223 331
4af6fee1
DS
332config ARCH_REALVIEW
333 bool "ARM Ltd. RealView family"
b1b3f49c 334 select ARCH_WANT_OPTIONAL_GPIOLIB
4af6fee1 335 select ARM_AMBA
b1b3f49c 336 select ARM_TIMER_SP804
f9a6aa43
LW
337 select COMMON_CLK
338 select COMMON_CLK_VERSATILE
ae30ceac 339 select GENERIC_CLOCKEVENTS
b56ba8aa 340 select GPIO_PL061 if GPIOLIB
b1b3f49c 341 select ICST
0cdc8b92 342 select NEED_MACH_MEMORY_H
b1b3f49c 343 select PLAT_VERSATILE
81cc3f86 344 select PLAT_VERSATILE_SCHED_CLOCK
4af6fee1
DS
345 help
346 This enables support for ARM Ltd RealView boards.
347
348config ARCH_VERSATILE
349 bool "ARM Ltd. Versatile family"
b1b3f49c 350 select ARCH_WANT_OPTIONAL_GPIOLIB
4af6fee1 351 select ARM_AMBA
b1b3f49c 352 select ARM_TIMER_SP804
4af6fee1 353 select ARM_VIC
6d803ba7 354 select CLKDEV_LOOKUP
b1b3f49c 355 select GENERIC_CLOCKEVENTS
aa3831cf 356 select HAVE_MACH_CLKDEV
c5a0adb5 357 select ICST
f4b8b319 358 select PLAT_VERSATILE
b1b3f49c 359 select PLAT_VERSATILE_CLOCK
81cc3f86 360 select PLAT_VERSATILE_SCHED_CLOCK
2389d501 361 select VERSATILE_FPGA_IRQ
4af6fee1
DS
362 help
363 This enables support for ARM Ltd Versatile board.
364
8fc5ffa0
AV
365config ARCH_AT91
366 bool "Atmel AT91"
f373e8c0 367 select ARCH_REQUIRE_GPIOLIB
bd602995 368 select CLKDEV_LOOKUP
e261501d 369 select IRQ_DOMAIN
1ac02d79 370 select NEED_MACH_IO_H if PCCARD
6732ae5c 371 select PINCTRL
d48346c1
NF
372 select PINCTRL_AT91
373 select USE_OF
4af6fee1 374 help
929e994f 375 This enables support for systems based on Atmel
32963a8e 376 AT91RM9200, AT91SAM9 and SAMA5 processors.
4af6fee1 377
93e22567
RK
378config ARCH_CLPS711X
379 bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
a3b8d4a5 380 select ARCH_REQUIRE_GPIOLIB
ea7d1bc9 381 select AUTO_ZRELADDR
c99f72ad 382 select CLKSRC_MMIO
93e22567
RK
383 select COMMON_CLK
384 select CPU_ARM720T
4a8355c4 385 select GENERIC_CLOCKEVENTS
6597619f 386 select MFD_SYSCON
e4e3a37d 387 select SOC_BUS
93e22567
RK
388 help
389 Support for Cirrus Logic 711x/721x/731x based boards.
390
788c9700
RK
391config ARCH_GEMINI
392 bool "Cortina Systems Gemini"
788c9700 393 select ARCH_REQUIRE_GPIOLIB
f3372c01 394 select CLKSRC_MMIO
b1b3f49c 395 select CPU_FA526
f3372c01 396 select GENERIC_CLOCKEVENTS
788c9700
RK
397 help
398 Support for the Cortina Systems Gemini family SoCs
399
1da177e4
LT
400config ARCH_EBSA110
401 bool "EBSA-110"
b1b3f49c 402 select ARCH_USES_GETTIMEOFFSET
c750815e 403 select CPU_SA110
f7e68bbf 404 select ISA
c334bc15 405 select NEED_MACH_IO_H
0cdc8b92 406 select NEED_MACH_MEMORY_H
ce816fa8 407 select NO_IOPORT_MAP
1da177e4
LT
408 help
409 This is an evaluation board for the StrongARM processor available
f6c8965a 410 from Digital. It has limited hardware on-board, including an
1da177e4
LT
411 Ethernet interface, two PCMCIA sockets, two serial ports and a
412 parallel port.
413
6d85e2b0
UKK
414config ARCH_EFM32
415 bool "Energy Micro efm32"
416 depends on !MMU
417 select ARCH_REQUIRE_GPIOLIB
418 select ARM_NVIC
51aaf81f 419 select AUTO_ZRELADDR
6d85e2b0
UKK
420 select CLKSRC_OF
421 select COMMON_CLK
422 select CPU_V7M
423 select GENERIC_CLOCKEVENTS
424 select NO_DMA
ce816fa8 425 select NO_IOPORT_MAP
6d85e2b0
UKK
426 select SPARSE_IRQ
427 select USE_OF
428 help
429 Support for Energy Micro's (now Silicon Labs) efm32 Giant Gecko
430 processors.
431
e7736d47
LB
432config ARCH_EP93XX
433 bool "EP93xx-based"
b1b3f49c
RK
434 select ARCH_HAS_HOLES_MEMORYMODEL
435 select ARCH_REQUIRE_GPIOLIB
436 select ARCH_USES_GETTIMEOFFSET
e7736d47
LB
437 select ARM_AMBA
438 select ARM_VIC
6d803ba7 439 select CLKDEV_LOOKUP
b1b3f49c 440 select CPU_ARM920T
e7736d47
LB
441 help
442 This enables support for the Cirrus EP93xx series of CPUs.
443
1da177e4
LT
444config ARCH_FOOTBRIDGE
445 bool "FootBridge"
c750815e 446 select CPU_SA110
1da177e4 447 select FOOTBRIDGE
4e8d7637 448 select GENERIC_CLOCKEVENTS
d0ee9f40 449 select HAVE_IDE
8ef6e620 450 select NEED_MACH_IO_H if !MMU
0cdc8b92 451 select NEED_MACH_MEMORY_H
f999b8bd
MM
452 help
453 Support for systems based on the DC21285 companion chip
454 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
1da177e4 455
4af6fee1
DS
456config ARCH_NETX
457 bool "Hilscher NetX based"
b1b3f49c 458 select ARM_VIC
234b6ced 459 select CLKSRC_MMIO
c750815e 460 select CPU_ARM926T
2fcfe6b8 461 select GENERIC_CLOCKEVENTS
f999b8bd 462 help
4af6fee1
DS
463 This enables support for systems based on the Hilscher NetX Soc
464
3b938be6
RK
465config ARCH_IOP13XX
466 bool "IOP13xx-based"
467 depends on MMU
b1b3f49c 468 select CPU_XSC3
0cdc8b92 469 select NEED_MACH_MEMORY_H
13a5045d 470 select NEED_RET_TO_USER
b1b3f49c
RK
471 select PCI
472 select PLAT_IOP
473 select VMSPLIT_1G
37ebbcff 474 select SPARSE_IRQ
3b938be6
RK
475 help
476 Support for Intel's IOP13XX (XScale) family of processors.
477
3f7e5815
LB
478config ARCH_IOP32X
479 bool "IOP32x-based"
a4f7e763 480 depends on MMU
b1b3f49c 481 select ARCH_REQUIRE_GPIOLIB
c750815e 482 select CPU_XSCALE
e9004f50 483 select GPIO_IOP
13a5045d 484 select NEED_RET_TO_USER
f7e68bbf 485 select PCI
b1b3f49c 486 select PLAT_IOP
f999b8bd 487 help
3f7e5815
LB
488 Support for Intel's 80219 and IOP32X (XScale) family of
489 processors.
490
491config ARCH_IOP33X
492 bool "IOP33x-based"
493 depends on MMU
b1b3f49c 494 select ARCH_REQUIRE_GPIOLIB
c750815e 495 select CPU_XSCALE
e9004f50 496 select GPIO_IOP
13a5045d 497 select NEED_RET_TO_USER
3f7e5815 498 select PCI
b1b3f49c 499 select PLAT_IOP
3f7e5815
LB
500 help
501 Support for Intel's IOP33X (XScale) family of processors.
1da177e4 502
3b938be6
RK
503config ARCH_IXP4XX
504 bool "IXP4xx-based"
a4f7e763 505 depends on MMU
58af4a24 506 select ARCH_HAS_DMA_SET_COHERENT_MASK
b1b3f49c 507 select ARCH_REQUIRE_GPIOLIB
51aaf81f 508 select ARCH_SUPPORTS_BIG_ENDIAN
234b6ced 509 select CLKSRC_MMIO
c750815e 510 select CPU_XSCALE
b1b3f49c 511 select DMABOUNCE if PCI
3b938be6 512 select GENERIC_CLOCKEVENTS
0b05da72 513 select MIGHT_HAVE_PCI
c334bc15 514 select NEED_MACH_IO_H
9296d94d 515 select USB_EHCI_BIG_ENDIAN_DESC
171b3f0d 516 select USB_EHCI_BIG_ENDIAN_MMIO
c4713074 517 help
3b938be6 518 Support for Intel's IXP4XX (XScale) family of processors.
c4713074 519
edabd38e
SB
520config ARCH_DOVE
521 bool "Marvell Dove"
edabd38e 522 select ARCH_REQUIRE_GPIOLIB
756b2531 523 select CPU_PJ4
edabd38e 524 select GENERIC_CLOCKEVENTS
0f81bd43 525 select MIGHT_HAVE_PCI
171b3f0d 526 select MVEBU_MBUS
9139acd1
SH
527 select PINCTRL
528 select PINCTRL_DOVE
abcda1dc 529 select PLAT_ORION_LEGACY
edabd38e
SB
530 help
531 Support for the Marvell Dove SoC 88AP510
532
794d15b2
SS
533config ARCH_MV78XX0
534 bool "Marvell MV78xx0"
a8865655 535 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 536 select CPU_FEROCEON
794d15b2 537 select GENERIC_CLOCKEVENTS
171b3f0d 538 select MVEBU_MBUS
b1b3f49c 539 select PCI
abcda1dc 540 select PLAT_ORION_LEGACY
794d15b2
SS
541 help
542 Support for the following Marvell MV78xx0 series SoCs:
543 MV781x0, MV782x0.
544
9dd0b194 545config ARCH_ORION5X
585cf175
TP
546 bool "Marvell Orion"
547 depends on MMU
a8865655 548 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 549 select CPU_FEROCEON
51cbff1d 550 select GENERIC_CLOCKEVENTS
171b3f0d 551 select MVEBU_MBUS
b1b3f49c 552 select PCI
abcda1dc 553 select PLAT_ORION_LEGACY
585cf175 554 help
9dd0b194 555 Support for the following Marvell Orion 5x series SoCs:
d2b2a6bb 556 Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
d323ade1 557 Orion-2 (5281), Orion-1-90 (6183).
585cf175 558
788c9700 559config ARCH_MMP
2f7e8fae 560 bool "Marvell PXA168/910/MMP2"
788c9700 561 depends on MMU
788c9700 562 select ARCH_REQUIRE_GPIOLIB
6d803ba7 563 select CLKDEV_LOOKUP
b1b3f49c 564 select GENERIC_ALLOCATOR
788c9700 565 select GENERIC_CLOCKEVENTS
157d2644 566 select GPIO_PXA
c24b3114 567 select IRQ_DOMAIN
0f374561 568 select MULTI_IRQ_HANDLER
7c8f86a4 569 select PINCTRL
788c9700 570 select PLAT_PXA
0bd86961 571 select SPARSE_IRQ
788c9700 572 help
2f7e8fae 573 Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
788c9700
RK
574
575config ARCH_KS8695
576 bool "Micrel/Kendin KS8695"
98830bc9 577 select ARCH_REQUIRE_GPIOLIB
c7e783d6 578 select CLKSRC_MMIO
b1b3f49c 579 select CPU_ARM922T
c7e783d6 580 select GENERIC_CLOCKEVENTS
b1b3f49c 581 select NEED_MACH_MEMORY_H
788c9700
RK
582 help
583 Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
584 System-on-Chip devices.
585
788c9700
RK
586config ARCH_W90X900
587 bool "Nuvoton W90X900 CPU"
c52d3d68 588 select ARCH_REQUIRE_GPIOLIB
6d803ba7 589 select CLKDEV_LOOKUP
6fa5d5f7 590 select CLKSRC_MMIO
b1b3f49c 591 select CPU_ARM926T
58b5369e 592 select GENERIC_CLOCKEVENTS
788c9700 593 help
a8bc4ead 594 Support for Nuvoton (Winbond logic dept.) ARM9 processor,
595 At present, the w90x900 has been renamed nuc900, regarding
596 the ARM series product line, you can login the following
597 link address to know more.
598
599 <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
600 ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
788c9700 601
93e22567
RK
602config ARCH_LPC32XX
603 bool "NXP LPC32XX"
604 select ARCH_REQUIRE_GPIOLIB
605 select ARM_AMBA
606 select CLKDEV_LOOKUP
607 select CLKSRC_MMIO
608 select CPU_ARM926T
609 select GENERIC_CLOCKEVENTS
610 select HAVE_IDE
93e22567
RK
611 select USE_OF
612 help
613 Support for the NXP LPC32XX family of processors
614
1da177e4 615config ARCH_PXA
2c8086a5 616 bool "PXA2xx/PXA3xx-based"
a4f7e763 617 depends on MMU
b1b3f49c
RK
618 select ARCH_MTD_XIP
619 select ARCH_REQUIRE_GPIOLIB
620 select ARM_CPU_SUSPEND if PM
621 select AUTO_ZRELADDR
6d803ba7 622 select CLKDEV_LOOKUP
234b6ced 623 select CLKSRC_MMIO
6f6caeaa 624 select CLKSRC_OF
981d0f39 625 select GENERIC_CLOCKEVENTS
157d2644 626 select GPIO_PXA
d0ee9f40 627 select HAVE_IDE
d6cf30ca 628 select IRQ_DOMAIN
b1b3f49c 629 select MULTI_IRQ_HANDLER
b1b3f49c
RK
630 select PLAT_PXA
631 select SPARSE_IRQ
f999b8bd 632 help
2c8086a5 633 Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
1da177e4 634
8fc1b0f8
KG
635config ARCH_MSM
636 bool "Qualcomm MSM (non-multiplatform)"
923a081c 637 select ARCH_REQUIRE_GPIOLIB
8cc7f533 638 select COMMON_CLK
b1b3f49c 639 select GENERIC_CLOCKEVENTS
49cbe786 640 help
4b53eb4f
DW
641 Support for Qualcomm MSM/QSD based systems. This runs on the
642 apps processor of the MSM/QSD and depends on a shared memory
643 interface to the modem processor which runs the baseband
644 stack and controls some vital subsystems
645 (clock and power control, etc).
49cbe786 646
bf98c1ea 647config ARCH_SHMOBILE_LEGACY
0d9fd616 648 bool "Renesas ARM SoCs (non-multiplatform)"
bf98c1ea 649 select ARCH_SHMOBILE
91942d17 650 select ARM_PATCH_PHYS_VIRT if MMU
5e93c6b4 651 select CLKDEV_LOOKUP
0ed82bc9 652 select CPU_V7
b1b3f49c 653 select GENERIC_CLOCKEVENTS
4c3ffffd 654 select HAVE_ARM_SCU if SMP
a894fcc2 655 select HAVE_ARM_TWD if SMP
aa3831cf 656 select HAVE_MACH_CLKDEV
3b55658a 657 select HAVE_SMP
ce5ea9f3 658 select MIGHT_HAVE_CACHE_L2X0
60f1435c 659 select MULTI_IRQ_HANDLER
ce816fa8 660 select NO_IOPORT_MAP
2cd3c927 661 select PINCTRL
b1b3f49c 662 select PM_GENERIC_DOMAINS if PM
0cdc23df 663 select SH_CLK_CPG
b1b3f49c 664 select SPARSE_IRQ
c793c1b0 665 help
0d9fd616
LP
666 Support for Renesas ARM SoC platforms using a non-multiplatform
667 kernel. This includes the SH-Mobile, R-Mobile, EMMA-Mobile, R-Car
668 and RZ families.
c793c1b0 669
1da177e4
LT
670config ARCH_RPC
671 bool "RiscPC"
672 select ARCH_ACORN
a08b6b79 673 select ARCH_MAY_HAVE_PC_FDC
07f841b7 674 select ARCH_SPARSEMEM_ENABLE
5cfc8ee0 675 select ARCH_USES_GETTIMEOFFSET
fa04e209 676 select CPU_SA110
b1b3f49c 677 select FIQ
d0ee9f40 678 select HAVE_IDE
b1b3f49c
RK
679 select HAVE_PATA_PLATFORM
680 select ISA_DMA_API
c334bc15 681 select NEED_MACH_IO_H
0cdc8b92 682 select NEED_MACH_MEMORY_H
ce816fa8 683 select NO_IOPORT_MAP
b4811bac 684 select VIRT_TO_BUS
1da177e4
LT
685 help
686 On the Acorn Risc-PC, Linux can support the internal IDE disk and
687 CD-ROM interface, serial and parallel port, and the floppy drive.
688
689config ARCH_SA1100
690 bool "SA1100-based"
b1b3f49c
RK
691 select ARCH_MTD_XIP
692 select ARCH_REQUIRE_GPIOLIB
693 select ARCH_SPARSEMEM_ENABLE
694 select CLKDEV_LOOKUP
695 select CLKSRC_MMIO
1937f5b9 696 select CPU_FREQ
b1b3f49c 697 select CPU_SA1100
3e238be2 698 select GENERIC_CLOCKEVENTS
d0ee9f40 699 select HAVE_IDE
1eca42b4 700 select IRQ_DOMAIN
b1b3f49c 701 select ISA
affcab32 702 select MULTI_IRQ_HANDLER
0cdc8b92 703 select NEED_MACH_MEMORY_H
375dec92 704 select SPARSE_IRQ
f999b8bd
MM
705 help
706 Support for StrongARM 11x0 based boards.
1da177e4 707
b130d5c2
KK
708config ARCH_S3C24XX
709 bool "Samsung S3C24XX SoCs"
53650430 710 select ARCH_REQUIRE_GPIOLIB
335cce74 711 select ATAGS
b1b3f49c 712 select CLKDEV_LOOKUP
4280506a 713 select CLKSRC_SAMSUNG_PWM
7f78b6eb 714 select GENERIC_CLOCKEVENTS
880cf071 715 select GPIO_SAMSUNG
20676c15 716 select HAVE_S3C2410_I2C if I2C
b130d5c2 717 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 718 select HAVE_S3C_RTC if RTC_CLASS
17453dd2 719 select MULTI_IRQ_HANDLER
c334bc15 720 select NEED_MACH_IO_H
cd8dc7ae 721 select SAMSUNG_ATAGS
1da177e4 722 help
b130d5c2
KK
723 Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
724 and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
725 (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
726 Samsung SMDK2410 development board (and derivatives).
63b1f51b 727
a08ab637
BD
728config ARCH_S3C64XX
729 bool "Samsung S3C64XX"
b1b3f49c 730 select ARCH_REQUIRE_GPIOLIB
1db0287a 731 select ARM_AMBA
89f0ce72 732 select ARM_VIC
335cce74 733 select ATAGS
b1b3f49c 734 select CLKDEV_LOOKUP
4280506a 735 select CLKSRC_SAMSUNG_PWM
ccecba3c 736 select COMMON_CLK_SAMSUNG
70bacadb 737 select CPU_V6K
04a49b71 738 select GENERIC_CLOCKEVENTS
880cf071 739 select GPIO_SAMSUNG
b1b3f49c
RK
740 select HAVE_S3C2410_I2C if I2C
741 select HAVE_S3C2410_WATCHDOG if WATCHDOG
6700397a 742 select HAVE_TCM
ce816fa8 743 select NO_IOPORT_MAP
b1b3f49c 744 select PLAT_SAMSUNG
4ab75a3f 745 select PM_GENERIC_DOMAINS if PM
b1b3f49c
RK
746 select S3C_DEV_NAND
747 select S3C_GPIO_TRACK
cd8dc7ae 748 select SAMSUNG_ATAGS
6e2d9e93 749 select SAMSUNG_WAKEMASK
88f59738 750 select SAMSUNG_WDT_RESET
a08ab637
BD
751 help
752 Samsung S3C64XX series based systems
753
7c6337e2
KH
754config ARCH_DAVINCI
755 bool "TI DaVinci"
b1b3f49c 756 select ARCH_HAS_HOLES_MEMORYMODEL
dce1115b 757 select ARCH_REQUIRE_GPIOLIB
6d803ba7 758 select CLKDEV_LOOKUP
20e9969b 759 select GENERIC_ALLOCATOR
b1b3f49c 760 select GENERIC_CLOCKEVENTS
dc7ad3b3 761 select GENERIC_IRQ_CHIP
b1b3f49c 762 select HAVE_IDE
3ad7a42d 763 select TI_PRIV_EDMA
689e331f 764 select USE_OF
b1b3f49c 765 select ZONE_DMA
7c6337e2
KH
766 help
767 Support for TI's DaVinci platform.
768
a0694861
TL
769config ARCH_OMAP1
770 bool "TI OMAP1"
00a36698 771 depends on MMU
9af915da 772 select ARCH_HAS_HOLES_MEMORYMODEL
a0694861 773 select ARCH_OMAP
21f47fbc 774 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 775 select CLKDEV_LOOKUP
d6e15d78 776 select CLKSRC_MMIO
b1b3f49c 777 select GENERIC_CLOCKEVENTS
a0694861 778 select GENERIC_IRQ_CHIP
a0694861
TL
779 select HAVE_IDE
780 select IRQ_DOMAIN
781 select NEED_MACH_IO_H if PCCARD
782 select NEED_MACH_MEMORY_H
21f47fbc 783 help
a0694861 784 Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
02c981c0 785
1da177e4
LT
786endchoice
787
387798b3
RH
788menu "Multiple platform selection"
789 depends on ARCH_MULTIPLATFORM
790
791comment "CPU Core family selection"
792
f8afae40
AB
793config ARCH_MULTI_V4
794 bool "ARMv4 based platforms (FA526)"
795 depends on !ARCH_MULTI_V6_V7
796 select ARCH_MULTI_V4_V5
797 select CPU_FA526
798
387798b3
RH
799config ARCH_MULTI_V4T
800 bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
387798b3 801 depends on !ARCH_MULTI_V6_V7
b1b3f49c 802 select ARCH_MULTI_V4_V5
24e860fb
AB
803 select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \
804 CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \
805 CPU_ARM925T || CPU_ARM940T)
387798b3
RH
806
807config ARCH_MULTI_V5
808 bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
387798b3 809 depends on !ARCH_MULTI_V6_V7
b1b3f49c 810 select ARCH_MULTI_V4_V5
12567bbd 811 select CPU_ARM926T if !(CPU_ARM946E || CPU_ARM1020 || \
24e860fb
AB
812 CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \
813 CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON)
387798b3
RH
814
815config ARCH_MULTI_V4_V5
816 bool
817
818config ARCH_MULTI_V6
8dda05cc 819 bool "ARMv6 based platforms (ARM11)"
387798b3 820 select ARCH_MULTI_V6_V7
42f4754a 821 select CPU_V6K
387798b3
RH
822
823config ARCH_MULTI_V7
8dda05cc 824 bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
387798b3
RH
825 default y
826 select ARCH_MULTI_V6_V7
b1b3f49c 827 select CPU_V7
90bc8ac7 828 select HAVE_SMP
387798b3
RH
829
830config ARCH_MULTI_V6_V7
831 bool
9352b05b 832 select MIGHT_HAVE_CACHE_L2X0
387798b3
RH
833
834config ARCH_MULTI_CPU_AUTO
835 def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
836 select ARCH_MULTI_V5
837
838endmenu
839
05e2a3de
RH
840config ARCH_VIRT
841 bool "Dummy Virtual Machine" if ARCH_MULTI_V7
4b8b5f25 842 select ARM_AMBA
05e2a3de 843 select ARM_GIC
05e2a3de 844 select ARM_PSCI
4b8b5f25 845 select HAVE_ARM_ARCH_TIMER
05e2a3de 846
ccf50e23
RK
847#
848# This is sorted alphabetically by mach-* pathname. However, plat-*
849# Kconfigs may be included either alphabetically (according to the
850# plat- suffix) or along side the corresponding mach-* source.
851#
3e93a22b
GC
852source "arch/arm/mach-mvebu/Kconfig"
853
d9bfc86d
OR
854source "arch/arm/mach-asm9260/Kconfig"
855
95b8f20f
RK
856source "arch/arm/mach-at91/Kconfig"
857
1d22924e
AB
858source "arch/arm/mach-axxia/Kconfig"
859
8ac49e04
CD
860source "arch/arm/mach-bcm/Kconfig"
861
1c37fa10
SH
862source "arch/arm/mach-berlin/Kconfig"
863
1da177e4
LT
864source "arch/arm/mach-clps711x/Kconfig"
865
d94f944e
AV
866source "arch/arm/mach-cns3xxx/Kconfig"
867
95b8f20f
RK
868source "arch/arm/mach-davinci/Kconfig"
869
df8d742e
BS
870source "arch/arm/mach-digicolor/Kconfig"
871
95b8f20f
RK
872source "arch/arm/mach-dove/Kconfig"
873
e7736d47
LB
874source "arch/arm/mach-ep93xx/Kconfig"
875
1da177e4
LT
876source "arch/arm/mach-footbridge/Kconfig"
877
59d3a193
PZ
878source "arch/arm/mach-gemini/Kconfig"
879
387798b3
RH
880source "arch/arm/mach-highbank/Kconfig"
881
389ee0c2
HZ
882source "arch/arm/mach-hisi/Kconfig"
883
1da177e4
LT
884source "arch/arm/mach-integrator/Kconfig"
885
3f7e5815
LB
886source "arch/arm/mach-iop32x/Kconfig"
887
888source "arch/arm/mach-iop33x/Kconfig"
1da177e4 889
285f5fa7
DW
890source "arch/arm/mach-iop13xx/Kconfig"
891
1da177e4
LT
892source "arch/arm/mach-ixp4xx/Kconfig"
893
828989ad
SS
894source "arch/arm/mach-keystone/Kconfig"
895
95b8f20f
RK
896source "arch/arm/mach-ks8695/Kconfig"
897
3b8f5030
CC
898source "arch/arm/mach-meson/Kconfig"
899
95b8f20f
RK
900source "arch/arm/mach-msm/Kconfig"
901
17723fd3
JJ
902source "arch/arm/mach-moxart/Kconfig"
903
794d15b2
SS
904source "arch/arm/mach-mv78xx0/Kconfig"
905
3995eb82 906source "arch/arm/mach-imx/Kconfig"
1da177e4 907
f682a218
MB
908source "arch/arm/mach-mediatek/Kconfig"
909
1d3f33d5
SG
910source "arch/arm/mach-mxs/Kconfig"
911
95b8f20f 912source "arch/arm/mach-netx/Kconfig"
49cbe786 913
95b8f20f 914source "arch/arm/mach-nomadik/Kconfig"
95b8f20f 915
9851ca57
DT
916source "arch/arm/mach-nspire/Kconfig"
917
d48af15e
TL
918source "arch/arm/plat-omap/Kconfig"
919
920source "arch/arm/mach-omap1/Kconfig"
1da177e4 921
1dbae815
TL
922source "arch/arm/mach-omap2/Kconfig"
923
9dd0b194 924source "arch/arm/mach-orion5x/Kconfig"
585cf175 925
387798b3
RH
926source "arch/arm/mach-picoxcell/Kconfig"
927
95b8f20f
RK
928source "arch/arm/mach-pxa/Kconfig"
929source "arch/arm/plat-pxa/Kconfig"
585cf175 930
95b8f20f
RK
931source "arch/arm/mach-mmp/Kconfig"
932
8fc1b0f8
KG
933source "arch/arm/mach-qcom/Kconfig"
934
95b8f20f
RK
935source "arch/arm/mach-realview/Kconfig"
936
d63dc051
HS
937source "arch/arm/mach-rockchip/Kconfig"
938
95b8f20f 939source "arch/arm/mach-sa1100/Kconfig"
edabd38e 940
387798b3
RH
941source "arch/arm/mach-socfpga/Kconfig"
942
a7ed099f 943source "arch/arm/mach-spear/Kconfig"
a21765a7 944
65ebcc11
SK
945source "arch/arm/mach-sti/Kconfig"
946
85fd6d63 947source "arch/arm/mach-s3c24xx/Kconfig"
1da177e4 948
431107ea 949source "arch/arm/mach-s3c64xx/Kconfig"
a08ab637 950
170f4e42
KK
951source "arch/arm/mach-s5pv210/Kconfig"
952
83014579 953source "arch/arm/mach-exynos/Kconfig"
e509b289 954source "arch/arm/plat-samsung/Kconfig"
cc0e72b8 955
882d01f9 956source "arch/arm/mach-shmobile/Kconfig"
52c543f9 957
3b52634f
MR
958source "arch/arm/mach-sunxi/Kconfig"
959
156a0997
BS
960source "arch/arm/mach-prima2/Kconfig"
961
c5f80065
EG
962source "arch/arm/mach-tegra/Kconfig"
963
95b8f20f 964source "arch/arm/mach-u300/Kconfig"
1da177e4 965
95b8f20f 966source "arch/arm/mach-ux500/Kconfig"
1da177e4
LT
967
968source "arch/arm/mach-versatile/Kconfig"
969
ceade897 970source "arch/arm/mach-vexpress/Kconfig"
420c34e4 971source "arch/arm/plat-versatile/Kconfig"
ceade897 972
6f35f9a9
TP
973source "arch/arm/mach-vt8500/Kconfig"
974
7ec80ddf 975source "arch/arm/mach-w90x900/Kconfig"
976
9a45eb69
JC
977source "arch/arm/mach-zynq/Kconfig"
978
1da177e4
LT
979# Definitions to make life easier
980config ARCH_ACORN
981 bool
982
7ae1f7ec
LB
983config PLAT_IOP
984 bool
469d3044 985 select GENERIC_CLOCKEVENTS
7ae1f7ec 986
69b02f6a
LB
987config PLAT_ORION
988 bool
bfe45e0b 989 select CLKSRC_MMIO
b1b3f49c 990 select COMMON_CLK
dc7ad3b3 991 select GENERIC_IRQ_CHIP
278b45b0 992 select IRQ_DOMAIN
69b02f6a 993
abcda1dc
TP
994config PLAT_ORION_LEGACY
995 bool
996 select PLAT_ORION
997
bd5ce433
EM
998config PLAT_PXA
999 bool
1000
f4b8b319
RK
1001config PLAT_VERSATILE
1002 bool
1003
e3887714
RK
1004config ARM_TIMER_SP804
1005 bool
bfe45e0b 1006 select CLKSRC_MMIO
7a0eca71 1007 select CLKSRC_OF if OF
e3887714 1008
d9a1beaa
AC
1009source "arch/arm/firmware/Kconfig"
1010
1da177e4
LT
1011source arch/arm/mm/Kconfig
1012
afe4b25e 1013config IWMMXT
d93003e8
SH
1014 bool "Enable iWMMXt support"
1015 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 || CPU_PJ4B
1016 default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 || CPU_PJ4B
afe4b25e
LB
1017 help
1018 Enable support for iWMMXt context switching at run time if
1019 running on a CPU that supports it.
1020
52108641 1021config MULTI_IRQ_HANDLER
1022 bool
1023 help
1024 Allow each machine to specify it's own IRQ handler at run time.
1025
3b93e7b0
HC
1026if !MMU
1027source "arch/arm/Kconfig-nommu"
1028endif
1029
3e0a07f8
GC
1030config PJ4B_ERRATA_4742
1031 bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation"
1032 depends on CPU_PJ4B && MACH_ARMADA_370
1033 default y
1034 help
1035 When coming out of either a Wait for Interrupt (WFI) or a Wait for
1036 Event (WFE) IDLE states, a specific timing sensitivity exists between
1037 the retiring WFI/WFE instructions and the newly issued subsequent
1038 instructions. This sensitivity can result in a CPU hang scenario.
1039 Workaround:
1040 The software must insert either a Data Synchronization Barrier (DSB)
1041 or Data Memory Barrier (DMB) command immediately after the WFI/WFE
1042 instruction
1043
f0c4b8d6
WD
1044config ARM_ERRATA_326103
1045 bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
1046 depends on CPU_V6
1047 help
1048 Executing a SWP instruction to read-only memory does not set bit 11
1049 of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
1050 treat the access as a read, preventing a COW from occurring and
1051 causing the faulting task to livelock.
1052
9cba3ccc
CM
1053config ARM_ERRATA_411920
1054 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
e399b1a4 1055 depends on CPU_V6 || CPU_V6K
9cba3ccc
CM
1056 help
1057 Invalidation of the Instruction Cache operation can
1058 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
1059 It does not affect the MPCore. This option enables the ARM Ltd.
1060 recommended workaround.
1061
7ce236fc
CM
1062config ARM_ERRATA_430973
1063 bool "ARM errata: Stale prediction on replaced interworking branch"
1064 depends on CPU_V7
1065 help
1066 This option enables the workaround for the 430973 Cortex-A8
79403cda 1067 r1p* erratum. If a code sequence containing an ARM/Thumb
7ce236fc
CM
1068 interworking branch is replaced with another code sequence at the
1069 same virtual address, whether due to self-modifying code or virtual
1070 to physical address re-mapping, Cortex-A8 does not recover from the
1071 stale interworking branch prediction. This results in Cortex-A8
1072 executing the new code sequence in the incorrect ARM or Thumb state.
1073 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
1074 and also flushes the branch target cache at every context switch.
1075 Note that setting specific bits in the ACTLR register may not be
1076 available in non-secure mode.
1077
855c551f
CM
1078config ARM_ERRATA_458693
1079 bool "ARM errata: Processor deadlock when a false hazard is created"
1080 depends on CPU_V7
62e4d357 1081 depends on !ARCH_MULTIPLATFORM
855c551f
CM
1082 help
1083 This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1084 erratum. For very specific sequences of memory operations, it is
1085 possible for a hazard condition intended for a cache line to instead
1086 be incorrectly associated with a different cache line. This false
1087 hazard might then cause a processor deadlock. The workaround enables
1088 the L1 caching of the NEON accesses and disables the PLD instruction
1089 in the ACTLR register. Note that setting specific bits in the ACTLR
1090 register may not be available in non-secure mode.
1091
0516e464
CM
1092config ARM_ERRATA_460075
1093 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
1094 depends on CPU_V7
62e4d357 1095 depends on !ARCH_MULTIPLATFORM
0516e464
CM
1096 help
1097 This option enables the workaround for the 460075 Cortex-A8 (r2p0)
1098 erratum. Any asynchronous access to the L2 cache may encounter a
1099 situation in which recent store transactions to the L2 cache are lost
1100 and overwritten with stale memory contents from external memory. The
1101 workaround disables the write-allocate mode for the L2 cache via the
1102 ACTLR register. Note that setting specific bits in the ACTLR register
1103 may not be available in non-secure mode.
1104
9f05027c
WD
1105config ARM_ERRATA_742230
1106 bool "ARM errata: DMB operation may be faulty"
1107 depends on CPU_V7 && SMP
62e4d357 1108 depends on !ARCH_MULTIPLATFORM
9f05027c
WD
1109 help
1110 This option enables the workaround for the 742230 Cortex-A9
1111 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
1112 between two write operations may not ensure the correct visibility
1113 ordering of the two writes. This workaround sets a specific bit in
1114 the diagnostic register of the Cortex-A9 which causes the DMB
1115 instruction to behave as a DSB, ensuring the correct behaviour of
1116 the two writes.
1117
a672e99b
WD
1118config ARM_ERRATA_742231
1119 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1120 depends on CPU_V7 && SMP
62e4d357 1121 depends on !ARCH_MULTIPLATFORM
a672e99b
WD
1122 help
1123 This option enables the workaround for the 742231 Cortex-A9
1124 (r2p0..r2p2) erratum. Under certain conditions, specific to the
1125 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1126 accessing some data located in the same cache line, may get corrupted
1127 data due to bad handling of the address hazard when the line gets
1128 replaced from one of the CPUs at the same time as another CPU is
1129 accessing it. This workaround sets specific bits in the diagnostic
1130 register of the Cortex-A9 which reduces the linefill issuing
1131 capabilities of the processor.
1132
69155794
JM
1133config ARM_ERRATA_643719
1134 bool "ARM errata: LoUIS bit field in CLIDR register is incorrect"
1135 depends on CPU_V7 && SMP
e5a5de44 1136 default y
69155794
JM
1137 help
1138 This option enables the workaround for the 643719 Cortex-A9 (prior to
1139 r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR
1140 register returns zero when it should return one. The workaround
1141 corrects this value, ensuring cache maintenance operations which use
1142 it behave as intended and avoiding data corruption.
1143
cdf357f1
WD
1144config ARM_ERRATA_720789
1145 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
e66dc745 1146 depends on CPU_V7
cdf357f1
WD
1147 help
1148 This option enables the workaround for the 720789 Cortex-A9 (prior to
1149 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1150 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1151 As a consequence of this erratum, some TLB entries which should be
1152 invalidated are not, resulting in an incoherency in the system page
1153 tables. The workaround changes the TLB flushing routines to invalidate
1154 entries regardless of the ASID.
475d92fc
WD
1155
1156config ARM_ERRATA_743622
1157 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1158 depends on CPU_V7
62e4d357 1159 depends on !ARCH_MULTIPLATFORM
475d92fc
WD
1160 help
1161 This option enables the workaround for the 743622 Cortex-A9
efbc74ac 1162 (r2p*) erratum. Under very rare conditions, a faulty
475d92fc
WD
1163 optimisation in the Cortex-A9 Store Buffer may lead to data
1164 corruption. This workaround sets a specific bit in the diagnostic
1165 register of the Cortex-A9 which disables the Store Buffer
1166 optimisation, preventing the defect from occurring. This has no
1167 visible impact on the overall performance or power consumption of the
1168 processor.
1169
9a27c27c
WD
1170config ARM_ERRATA_751472
1171 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
ba90c516 1172 depends on CPU_V7
62e4d357 1173 depends on !ARCH_MULTIPLATFORM
9a27c27c
WD
1174 help
1175 This option enables the workaround for the 751472 Cortex-A9 (prior
1176 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
1177 completion of a following broadcasted operation if the second
1178 operation is received by a CPU before the ICIALLUIS has completed,
1179 potentially leading to corrupted entries in the cache or TLB.
1180
fcbdc5fe
WD
1181config ARM_ERRATA_754322
1182 bool "ARM errata: possible faulty MMU translations following an ASID switch"
1183 depends on CPU_V7
1184 help
1185 This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1186 r3p*) erratum. A speculative memory access may cause a page table walk
1187 which starts prior to an ASID switch but completes afterwards. This
1188 can populate the micro-TLB with a stale entry which may be hit with
1189 the new ASID. This workaround places two dsb instructions in the mm
1190 switching code so that no page table walks can cross the ASID switch.
1191
5dab26af
WD
1192config ARM_ERRATA_754327
1193 bool "ARM errata: no automatic Store Buffer drain"
1194 depends on CPU_V7 && SMP
1195 help
1196 This option enables the workaround for the 754327 Cortex-A9 (prior to
1197 r2p0) erratum. The Store Buffer does not have any automatic draining
1198 mechanism and therefore a livelock may occur if an external agent
1199 continuously polls a memory location waiting to observe an update.
1200 This workaround defines cpu_relax() as smp_mb(), preventing correctly
1201 written polling loops from denying visibility of updates to memory.
1202
145e10e1
CM
1203config ARM_ERRATA_364296
1204 bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
fd832478 1205 depends on CPU_V6
145e10e1
CM
1206 help
1207 This options enables the workaround for the 364296 ARM1136
1208 r0p2 erratum (possible cache data corruption with
1209 hit-under-miss enabled). It sets the undocumented bit 31 in
1210 the auxiliary control register and the FI bit in the control
1211 register, thus disabling hit-under-miss without putting the
1212 processor into full low interrupt latency mode. ARM11MPCore
1213 is not affected.
1214
f630c1bd
WD
1215config ARM_ERRATA_764369
1216 bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1217 depends on CPU_V7 && SMP
1218 help
1219 This option enables the workaround for erratum 764369
1220 affecting Cortex-A9 MPCore with two or more processors (all
1221 current revisions). Under certain timing circumstances, a data
1222 cache line maintenance operation by MVA targeting an Inner
1223 Shareable memory region may fail to proceed up to either the
1224 Point of Coherency or to the Point of Unification of the
1225 system. This workaround adds a DSB instruction before the
1226 relevant cache maintenance functions and sets a specific bit
1227 in the diagnostic control register of the SCU.
1228
7253b85c
SH
1229config ARM_ERRATA_775420
1230 bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
1231 depends on CPU_V7
1232 help
1233 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
1234 r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
1235 operation aborts with MMU exception, it might cause the processor
1236 to deadlock. This workaround puts DSB before executing ISB if
1237 an abort may occur on cache maintenance.
1238
93dc6887
CM
1239config ARM_ERRATA_798181
1240 bool "ARM errata: TLBI/DSB failure on Cortex-A15"
1241 depends on CPU_V7 && SMP
1242 help
1243 On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
1244 adequately shooting down all use of the old entries. This
1245 option enables the Linux kernel workaround for this erratum
1246 which sends an IPI to the CPUs that are running the same ASID
1247 as the one being invalidated.
1248
84b6504f
WD
1249config ARM_ERRATA_773022
1250 bool "ARM errata: incorrect instructions may be executed from loop buffer"
1251 depends on CPU_V7
1252 help
1253 This option enables the workaround for the 773022 Cortex-A15
1254 (up to r0p4) erratum. In certain rare sequences of code, the
1255 loop buffer may deliver incorrect instructions. This
1256 workaround disables the loop buffer to avoid the erratum.
1257
1da177e4
LT
1258endmenu
1259
1260source "arch/arm/common/Kconfig"
1261
1da177e4
LT
1262menu "Bus support"
1263
1da177e4
LT
1264config ISA
1265 bool
1da177e4
LT
1266 help
1267 Find out whether you have ISA slots on your motherboard. ISA is the
1268 name of a bus system, i.e. the way the CPU talks to the other stuff
1269 inside your box. Other bus systems are PCI, EISA, MicroChannel
1270 (MCA) or VESA. ISA is an older system, now being displaced by PCI;
1271 newer boards don't support it. If you have ISA, say Y, otherwise N.
1272
065909b9 1273# Select ISA DMA controller support
1da177e4
LT
1274config ISA_DMA
1275 bool
065909b9 1276 select ISA_DMA_API
1da177e4 1277
065909b9 1278# Select ISA DMA interface
5cae841b
AV
1279config ISA_DMA_API
1280 bool
5cae841b 1281
1da177e4 1282config PCI
0b05da72 1283 bool "PCI support" if MIGHT_HAVE_PCI
1da177e4
LT
1284 help
1285 Find out whether you have a PCI motherboard. PCI is the name of a
1286 bus system, i.e. the way the CPU talks to the other stuff inside
1287 your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
1288 VESA. If you have PCI, say Y, otherwise N.
1289
52882173
AV
1290config PCI_DOMAINS
1291 bool
1292 depends on PCI
1293
8c7d1474
LP
1294config PCI_DOMAINS_GENERIC
1295 def_bool PCI_DOMAINS
1296
b080ac8a
MRJ
1297config PCI_NANOENGINE
1298 bool "BSE nanoEngine PCI support"
1299 depends on SA1100_NANOENGINE
1300 help
1301 Enable PCI on the BSE nanoEngine board.
1302
36e23590
MW
1303config PCI_SYSCALL
1304 def_bool PCI
1305
a0113a99
MR
1306config PCI_HOST_ITE8152
1307 bool
1308 depends on PCI && MACH_ARMCORE
1309 default y
1310 select DMABOUNCE
1311
1da177e4 1312source "drivers/pci/Kconfig"
3f06d157 1313source "drivers/pci/pcie/Kconfig"
1da177e4
LT
1314
1315source "drivers/pcmcia/Kconfig"
1316
1317endmenu
1318
1319menu "Kernel Features"
1320
3b55658a
DM
1321config HAVE_SMP
1322 bool
1323 help
1324 This option should be selected by machines which have an SMP-
1325 capable CPU.
1326
1327 The only effect of this option is to make the SMP-related
1328 options available to the user for configuration.
1329
1da177e4 1330config SMP
bb2d8130 1331 bool "Symmetric Multi-Processing"
fbb4ddac 1332 depends on CPU_V6K || CPU_V7
bc28248e 1333 depends on GENERIC_CLOCKEVENTS
3b55658a 1334 depends on HAVE_SMP
801bb21c 1335 depends on MMU || ARM_MPU
1da177e4
LT
1336 help
1337 This enables support for systems with more than one CPU. If you have
4a474157
RG
1338 a system with only one CPU, say N. If you have a system with more
1339 than one CPU, say Y.
1da177e4 1340
4a474157 1341 If you say N here, the kernel will run on uni- and multiprocessor
1da177e4 1342 machines, but will use only one CPU of a multiprocessor machine. If
4a474157
RG
1343 you say Y here, the kernel will run on many, but not all,
1344 uniprocessor machines. On a uniprocessor machine, the kernel
1345 will run faster if you say N here.
1da177e4 1346
395cf969 1347 See also <file:Documentation/x86/i386/IO-APIC.txt>,
1da177e4 1348 <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
50a23e6e 1349 <http://tldp.org/HOWTO/SMP-HOWTO.html>.
1da177e4
LT
1350
1351 If you don't know what to do here, say N.
1352
f00ec48f 1353config SMP_ON_UP
5744ff43 1354 bool "Allow booting SMP kernel on uniprocessor systems"
801bb21c 1355 depends on SMP && !XIP_KERNEL && MMU
f00ec48f
RK
1356 default y
1357 help
1358 SMP kernels contain instructions which fail on non-SMP processors.
1359 Enabling this option allows the kernel to modify itself to make
1360 these instructions safe. Disabling it allows about 1K of space
1361 savings.
1362
1363 If you don't know what to do here, say Y.
1364
c9018aab
VG
1365config ARM_CPU_TOPOLOGY
1366 bool "Support cpu topology definition"
1367 depends on SMP && CPU_V7
1368 default y
1369 help
1370 Support ARM cpu topology definition. The MPIDR register defines
1371 affinity between processors which is then used to describe the cpu
1372 topology of an ARM System.
1373
1374config SCHED_MC
1375 bool "Multi-core scheduler support"
1376 depends on ARM_CPU_TOPOLOGY
1377 help
1378 Multi-core scheduler support improves the CPU scheduler's decision
1379 making when dealing with multi-core CPU chips at a cost of slightly
1380 increased overhead in some places. If unsure say N here.
1381
1382config SCHED_SMT
1383 bool "SMT scheduler support"
1384 depends on ARM_CPU_TOPOLOGY
1385 help
1386 Improves the CPU scheduler's decision making when dealing with
1387 MultiThreading at a cost of slightly increased overhead in some
1388 places. If unsure say N here.
1389
a8cbcd92
RK
1390config HAVE_ARM_SCU
1391 bool
a8cbcd92
RK
1392 help
1393 This option enables support for the ARM system coherency unit
1394
8a4da6e3 1395config HAVE_ARM_ARCH_TIMER
022c03a2
MZ
1396 bool "Architected timer support"
1397 depends on CPU_V7
8a4da6e3 1398 select ARM_ARCH_TIMER
0c403462 1399 select GENERIC_CLOCKEVENTS
022c03a2
MZ
1400 help
1401 This option enables support for the ARM architected timer
1402
f32f4ce2
RK
1403config HAVE_ARM_TWD
1404 bool
1405 depends on SMP
da4a686a 1406 select CLKSRC_OF if OF
f32f4ce2
RK
1407 help
1408 This options enables support for the ARM timer and watchdog unit
1409
e8db288e
NP
1410config MCPM
1411 bool "Multi-Cluster Power Management"
1412 depends on CPU_V7 && SMP
1413 help
1414 This option provides the common power management infrastructure
1415 for (multi-)cluster based systems, such as big.LITTLE based
1416 systems.
1417
ebf4a5c5
HZ
1418config MCPM_QUAD_CLUSTER
1419 bool
1420 depends on MCPM
1421 help
1422 To avoid wasting resources unnecessarily, MCPM only supports up
1423 to 2 clusters by default.
1424 Platforms with 3 or 4 clusters that use MCPM must select this
1425 option to allow the additional clusters to be managed.
1426
1c33be57
NP
1427config BIG_LITTLE
1428 bool "big.LITTLE support (Experimental)"
1429 depends on CPU_V7 && SMP
1430 select MCPM
1431 help
1432 This option enables support selections for the big.LITTLE
1433 system architecture.
1434
1435config BL_SWITCHER
1436 bool "big.LITTLE switcher support"
1437 depends on BIG_LITTLE && MCPM && HOTPLUG_CPU
1c33be57 1438 select ARM_CPU_SUSPEND
51aaf81f 1439 select CPU_PM
1c33be57
NP
1440 help
1441 The big.LITTLE "switcher" provides the core functionality to
1442 transparently handle transition between a cluster of A15's
1443 and a cluster of A7's in a big.LITTLE system.
1444
b22537c6
NP
1445config BL_SWITCHER_DUMMY_IF
1446 tristate "Simple big.LITTLE switcher user interface"
1447 depends on BL_SWITCHER && DEBUG_KERNEL
1448 help
1449 This is a simple and dummy char dev interface to control
1450 the big.LITTLE switcher core code. It is meant for
1451 debugging purposes only.
1452
8d5796d2
LB
1453choice
1454 prompt "Memory split"
006fa259 1455 depends on MMU
8d5796d2
LB
1456 default VMSPLIT_3G
1457 help
1458 Select the desired split between kernel and user memory.
1459
1460 If you are not absolutely sure what you are doing, leave this
1461 option alone!
1462
1463 config VMSPLIT_3G
1464 bool "3G/1G user/kernel split"
1465 config VMSPLIT_2G
1466 bool "2G/2G user/kernel split"
1467 config VMSPLIT_1G
1468 bool "1G/3G user/kernel split"
1469endchoice
1470
1471config PAGE_OFFSET
1472 hex
006fa259 1473 default PHYS_OFFSET if !MMU
8d5796d2
LB
1474 default 0x40000000 if VMSPLIT_1G
1475 default 0x80000000 if VMSPLIT_2G
1476 default 0xC0000000
1477
1da177e4
LT
1478config NR_CPUS
1479 int "Maximum number of CPUs (2-32)"
1480 range 2 32
1481 depends on SMP
1482 default "4"
1483
a054a811 1484config HOTPLUG_CPU
00b7dede 1485 bool "Support for hot-pluggable CPUs"
40b31360 1486 depends on SMP
a054a811
RK
1487 help
1488 Say Y here to experiment with turning CPUs off and on. CPUs
1489 can be controlled through /sys/devices/system/cpu.
1490
2bdd424f
WD
1491config ARM_PSCI
1492 bool "Support for the ARM Power State Coordination Interface (PSCI)"
1493 depends on CPU_V7
1494 help
1495 Say Y here if you want Linux to communicate with system firmware
1496 implementing the PSCI specification for CPU-centric power
1497 management operations described in ARM document number ARM DEN
1498 0022A ("Power State Coordination Interface System Software on
1499 ARM processors").
1500
2a6ad871
MR
1501# The GPIO number here must be sorted by descending number. In case of
1502# a multiplatform kernel, we just want the highest value required by the
1503# selected platforms.
44986ab0
PDSN
1504config ARCH_NR_GPIO
1505 int
6a4d8f36 1506 default 1024 if ARCH_SHMOBILE || ARCH_TEGRA || ARCH_ZYNQ
aa42587a
TF
1507 default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || \
1508 SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX || ARCH_S5PV210
eb171a99 1509 default 416 if ARCH_SUNXI
06b851e5 1510 default 392 if ARCH_U8500
01bb914c 1511 default 352 if ARCH_VT8500
7b5da4c3 1512 default 288 if ARCH_ROCKCHIP
2a6ad871 1513 default 264 if MACH_H4700
44986ab0
PDSN
1514 default 0
1515 help
1516 Maximum number of GPIOs in the system.
1517
1518 If unsure, leave the default value.
1519
d45a398f 1520source kernel/Kconfig.preempt
1da177e4 1521
c9218b16 1522config HZ_FIXED
f8065813 1523 int
070b8b43 1524 default 200 if ARCH_EBSA110 || ARCH_S3C24XX || \
a73ddc61 1525 ARCH_S5PV210 || ARCH_EXYNOS4
5248c657 1526 default AT91_TIMER_HZ if ARCH_AT91
bf98c1ea 1527 default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE_LEGACY
47d84682 1528 default 0
c9218b16
RK
1529
1530choice
47d84682 1531 depends on HZ_FIXED = 0
c9218b16
RK
1532 prompt "Timer frequency"
1533
1534config HZ_100
1535 bool "100 Hz"
1536
1537config HZ_200
1538 bool "200 Hz"
1539
1540config HZ_250
1541 bool "250 Hz"
1542
1543config HZ_300
1544 bool "300 Hz"
1545
1546config HZ_500
1547 bool "500 Hz"
1548
1549config HZ_1000
1550 bool "1000 Hz"
1551
1552endchoice
1553
1554config HZ
1555 int
47d84682 1556 default HZ_FIXED if HZ_FIXED != 0
c9218b16
RK
1557 default 100 if HZ_100
1558 default 200 if HZ_200
1559 default 250 if HZ_250
1560 default 300 if HZ_300
1561 default 500 if HZ_500
1562 default 1000
1563
1564config SCHED_HRTICK
1565 def_bool HIGH_RES_TIMERS
f8065813 1566
16c79651 1567config THUMB2_KERNEL
bc7dea00 1568 bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
4477ca45 1569 depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K
bc7dea00 1570 default y if CPU_THUMBONLY
16c79651
CM
1571 select AEABI
1572 select ARM_ASM_UNIFIED
89bace65 1573 select ARM_UNWIND
16c79651
CM
1574 help
1575 By enabling this option, the kernel will be compiled in
1576 Thumb-2 mode. A compiler/assembler that understand the unified
1577 ARM-Thumb syntax is needed.
1578
1579 If unsure, say N.
1580
6f685c5c
DM
1581config THUMB2_AVOID_R_ARM_THM_JUMP11
1582 bool "Work around buggy Thumb-2 short branch relocations in gas"
1583 depends on THUMB2_KERNEL && MODULES
1584 default y
1585 help
1586 Various binutils versions can resolve Thumb-2 branches to
1587 locally-defined, preemptible global symbols as short-range "b.n"
1588 branch instructions.
1589
1590 This is a problem, because there's no guarantee the final
1591 destination of the symbol, or any candidate locations for a
1592 trampoline, are within range of the branch. For this reason, the
1593 kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
1594 relocation in modules at all, and it makes little sense to add
1595 support.
1596
1597 The symptom is that the kernel fails with an "unsupported
1598 relocation" error when loading some modules.
1599
1600 Until fixed tools are available, passing
1601 -fno-optimize-sibling-calls to gcc should prevent gcc generating
1602 code which hits this problem, at the cost of a bit of extra runtime
1603 stack usage in some cases.
1604
1605 The problem is described in more detail at:
1606 https://bugs.launchpad.net/binutils-linaro/+bug/725126
1607
1608 Only Thumb-2 kernels are affected.
1609
1610 Unless you are sure your tools don't have this problem, say Y.
1611
0becb088
CM
1612config ARM_ASM_UNIFIED
1613 bool
1614
704bdda0
NP
1615config AEABI
1616 bool "Use the ARM EABI to compile the kernel"
1617 help
1618 This option allows for the kernel to be compiled using the latest
1619 ARM ABI (aka EABI). This is only useful if you are using a user
1620 space environment that is also compiled with EABI.
1621
1622 Since there are major incompatibilities between the legacy ABI and
1623 EABI, especially with regard to structure member alignment, this
1624 option also changes the kernel syscall calling convention to
1625 disambiguate both ABIs and allow for backward compatibility support
1626 (selected with CONFIG_OABI_COMPAT).
1627
1628 To use this you need GCC version 4.0.0 or later.
1629
6c90c872 1630config OABI_COMPAT
a73a3ff1 1631 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
d6f94fa0 1632 depends on AEABI && !THUMB2_KERNEL
6c90c872
NP
1633 help
1634 This option preserves the old syscall interface along with the
1635 new (ARM EABI) one. It also provides a compatibility layer to
1636 intercept syscalls that have structure arguments which layout
1637 in memory differs between the legacy ABI and the new ARM EABI
1638 (only for non "thumb" binaries). This option adds a tiny
1639 overhead to all syscalls and produces a slightly larger kernel.
91702175
KC
1640
1641 The seccomp filter system will not be available when this is
1642 selected, since there is no way yet to sensibly distinguish
1643 between calling conventions during filtering.
1644
6c90c872
NP
1645 If you know you'll be using only pure EABI user space then you
1646 can say N here. If this option is not selected and you attempt
1647 to execute a legacy ABI binary then the result will be
1648 UNPREDICTABLE (in fact it can be predicted that it won't work
b02f8467 1649 at all). If in doubt say N.
6c90c872 1650
eb33575c 1651config ARCH_HAS_HOLES_MEMORYMODEL
e80d6a24 1652 bool
e80d6a24 1653
05944d74
RK
1654config ARCH_SPARSEMEM_ENABLE
1655 bool
1656
07a2f737
RK
1657config ARCH_SPARSEMEM_DEFAULT
1658 def_bool ARCH_SPARSEMEM_ENABLE
1659
05944d74 1660config ARCH_SELECT_MEMORY_MODEL
be370302 1661 def_bool ARCH_SPARSEMEM_ENABLE
c80d79d7 1662
7b7bf499
WD
1663config HAVE_ARCH_PFN_VALID
1664 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
1665
b8cd51af
SC
1666config HAVE_GENERIC_RCU_GUP
1667 def_bool y
1668 depends on ARM_LPAE
1669
053a96ca 1670config HIGHMEM
e8db89a2
RK
1671 bool "High Memory Support"
1672 depends on MMU
053a96ca
NP
1673 help
1674 The address space of ARM processors is only 4 Gigabytes large
1675 and it has to accommodate user address space, kernel address
1676 space as well as some memory mapped IO. That means that, if you
1677 have a large amount of physical memory and/or IO, not all of the
1678 memory can be "permanently mapped" by the kernel. The physical
1679 memory that is not permanently mapped is called "high memory".
1680
1681 Depending on the selected kernel/user memory split, minimum
1682 vmalloc space and actual amount of RAM, you may not need this
1683 option which should result in a slightly faster kernel.
1684
1685 If unsure, say n.
1686
65cec8e3
RK
1687config HIGHPTE
1688 bool "Allocate 2nd-level pagetables from highmem"
1689 depends on HIGHMEM
65cec8e3 1690
1b8873a0
JI
1691config HW_PERF_EVENTS
1692 bool "Enable hardware performance counter support for perf events"
f0d1bc47 1693 depends on PERF_EVENTS
1b8873a0
JI
1694 default y
1695 help
1696 Enable hardware performance counter support for perf events. If
1697 disabled, perf events will use software events only.
1698
1355e2a6
CM
1699config SYS_SUPPORTS_HUGETLBFS
1700 def_bool y
1701 depends on ARM_LPAE
1702
8d962507
CM
1703config HAVE_ARCH_TRANSPARENT_HUGEPAGE
1704 def_bool y
1705 depends on ARM_LPAE
1706
4bfab203
SC
1707config ARCH_WANT_GENERAL_HUGETLB
1708 def_bool y
1709
3f22ab27
DH
1710source "mm/Kconfig"
1711
c1b2d970 1712config FORCE_MAX_ZONEORDER
bf98c1ea
LP
1713 int "Maximum zone order" if ARCH_SHMOBILE_LEGACY
1714 range 11 64 if ARCH_SHMOBILE_LEGACY
898f08e1 1715 default "12" if SOC_AM33XX
6d85e2b0 1716 default "9" if SA1111 || ARCH_EFM32
c1b2d970
MD
1717 default "11"
1718 help
1719 The kernel memory allocator divides physically contiguous memory
1720 blocks into "zones", where each zone is a power of two number of
1721 pages. This option selects the largest power of two that the kernel
1722 keeps in the memory allocator. If you need to allocate very large
1723 blocks of physically contiguous memory, then you may need to
1724 increase this value.
1725
1726 This config option is actually maximum order plus one. For example,
1727 a value of 11 means that the largest free memory block is 2^10 pages.
1728
1da177e4
LT
1729config ALIGNMENT_TRAP
1730 bool
f12d0d7c 1731 depends on CPU_CP15_MMU
1da177e4 1732 default y if !ARCH_EBSA110
e119bfff 1733 select HAVE_PROC_CPU if PROC_FS
1da177e4 1734 help
84eb8d06 1735 ARM processors cannot fetch/store information which is not
1da177e4
LT
1736 naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1737 address divisible by 4. On 32-bit ARM processors, these non-aligned
1738 fetch/store instructions will be emulated in software if you say
1739 here, which has a severe performance impact. This is necessary for
1740 correct operation of some network protocols. With an IP-only
1741 configuration it is safe to say N, otherwise say Y.
1742
39ec58f3 1743config UACCESS_WITH_MEMCPY
38ef2ad5
LW
1744 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
1745 depends on MMU
39ec58f3
LB
1746 default y if CPU_FEROCEON
1747 help
1748 Implement faster copy_to_user and clear_user methods for CPU
1749 cores where a 8-word STM instruction give significantly higher
1750 memory write throughput than a sequence of individual 32bit stores.
1751
1752 A possible side effect is a slight increase in scheduling latency
1753 between threads sharing the same address space if they invoke
1754 such copy operations with large buffers.
1755
1756 However, if the CPU data cache is using a write-allocate mode,
1757 this option is unlikely to provide any performance gain.
1758
70c70d97
NP
1759config SECCOMP
1760 bool
1761 prompt "Enable seccomp to safely compute untrusted bytecode"
1762 ---help---
1763 This kernel feature is useful for number crunching applications
1764 that may need to compute untrusted bytecode during their
1765 execution. By using pipes or other transports made available to
1766 the process as file descriptors supporting the read/write
1767 syscalls, it's possible to isolate those applications in
1768 their own address space using seccomp. Once seccomp is
1769 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1770 and the task is only allowed to execute a few safe syscalls
1771 defined by each seccomp mode.
1772
06e6295b
SS
1773config SWIOTLB
1774 def_bool y
1775
1776config IOMMU_HELPER
1777 def_bool SWIOTLB
1778
eff8d644
SS
1779config XEN_DOM0
1780 def_bool y
1781 depends on XEN
1782
1783config XEN
c2ba1f7d 1784 bool "Xen guest support on ARM"
85323a99 1785 depends on ARM && AEABI && OF
f880b67d 1786 depends on CPU_V7 && !CPU_V6
85323a99 1787 depends on !GENERIC_ATOMIC64
7693decc 1788 depends on MMU
51aaf81f 1789 select ARCH_DMA_ADDR_T_64BIT
17b7ab80 1790 select ARM_PSCI
83862ccf 1791 select SWIOTLB_XEN
eff8d644
SS
1792 help
1793 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1794
1da177e4
LT
1795endmenu
1796
1797menu "Boot options"
1798
9eb8f674
GL
1799config USE_OF
1800 bool "Flattened Device Tree support"
b1b3f49c 1801 select IRQ_DOMAIN
9eb8f674
GL
1802 select OF
1803 select OF_EARLY_FLATTREE
bcedb5f9 1804 select OF_RESERVED_MEM
9eb8f674
GL
1805 help
1806 Include support for flattened device tree machine descriptions.
1807
bd51e2f5
NP
1808config ATAGS
1809 bool "Support for the traditional ATAGS boot data passing" if USE_OF
1810 default y
1811 help
1812 This is the traditional way of passing data to the kernel at boot
1813 time. If you are solely relying on the flattened device tree (or
1814 the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1815 to remove ATAGS support from your kernel binary. If unsure,
1816 leave this to y.
1817
1818config DEPRECATED_PARAM_STRUCT
1819 bool "Provide old way to pass kernel parameters"
1820 depends on ATAGS
1821 help
1822 This was deprecated in 2001 and announced to live on for 5 years.
1823 Some old boot loaders still use this way.
1824
1da177e4
LT
1825# Compressed boot loader in ROM. Yes, we really want to ask about
1826# TEXT and BSS so we preserve their values in the config files.
1827config ZBOOT_ROM_TEXT
1828 hex "Compressed ROM boot loader base address"
1829 default "0"
1830 help
1831 The physical address at which the ROM-able zImage is to be
1832 placed in the target. Platforms which normally make use of
1833 ROM-able zImage formats normally set this to a suitable
1834 value in their defconfig file.
1835
1836 If ZBOOT_ROM is not enabled, this has no effect.
1837
1838config ZBOOT_ROM_BSS
1839 hex "Compressed ROM boot loader BSS address"
1840 default "0"
1841 help
f8c440b2
DF
1842 The base address of an area of read/write memory in the target
1843 for the ROM-able zImage which must be available while the
1844 decompressor is running. It must be large enough to hold the
1845 entire decompressed kernel plus an additional 128 KiB.
1846 Platforms which normally make use of ROM-able zImage formats
1847 normally set this to a suitable value in their defconfig file.
1da177e4
LT
1848
1849 If ZBOOT_ROM is not enabled, this has no effect.
1850
1851config ZBOOT_ROM
1852 bool "Compressed boot loader in ROM/flash"
1853 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
10968131 1854 depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR
1da177e4
LT
1855 help
1856 Say Y here if you intend to execute your compressed kernel image
1857 (zImage) directly from ROM or flash. If unsure, say N.
1858
090ab3ff
SH
1859choice
1860 prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
d6f94fa0 1861 depends on ZBOOT_ROM && ARCH_SH7372
090ab3ff
SH
1862 default ZBOOT_ROM_NONE
1863 help
1864 Include experimental SD/MMC loading code in the ROM-able zImage.
59bf8964 1865 With this enabled it is possible to write the ROM-able zImage
090ab3ff
SH
1866 kernel image to an MMC or SD card and boot the kernel straight
1867 from the reset vector. At reset the processor Mask ROM will load
59bf8964 1868 the first part of the ROM-able zImage which in turn loads the
090ab3ff
SH
1869 rest the kernel image to RAM.
1870
1871config ZBOOT_ROM_NONE
1872 bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
1873 help
1874 Do not load image from SD or MMC
1875
f45b1149
SH
1876config ZBOOT_ROM_MMCIF
1877 bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
f45b1149 1878 help
090ab3ff
SH
1879 Load image from MMCIF hardware block.
1880
1881config ZBOOT_ROM_SH_MOBILE_SDHI
1882 bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
1883 help
1884 Load image from SDHI hardware block
1885
1886endchoice
f45b1149 1887
e2a6a3aa
JB
1888config ARM_APPENDED_DTB
1889 bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
10968131 1890 depends on OF
e2a6a3aa
JB
1891 help
1892 With this option, the boot code will look for a device tree binary
1893 (DTB) appended to zImage
1894 (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1895
1896 This is meant as a backward compatibility convenience for those
1897 systems with a bootloader that can't be upgraded to accommodate
1898 the documented boot protocol using a device tree.
1899
1900 Beware that there is very little in terms of protection against
1901 this option being confused by leftover garbage in memory that might
1902 look like a DTB header after a reboot if no actual DTB is appended
1903 to zImage. Do not leave this option active in a production kernel
1904 if you don't intend to always append a DTB. Proper passing of the
1905 location into r2 of a bootloader provided DTB is always preferable
1906 to this option.
1907
b90b9a38
NP
1908config ARM_ATAG_DTB_COMPAT
1909 bool "Supplement the appended DTB with traditional ATAG information"
1910 depends on ARM_APPENDED_DTB
1911 help
1912 Some old bootloaders can't be updated to a DTB capable one, yet
1913 they provide ATAGs with memory configuration, the ramdisk address,
1914 the kernel cmdline string, etc. Such information is dynamically
1915 provided by the bootloader and can't always be stored in a static
1916 DTB. To allow a device tree enabled kernel to be used with such
1917 bootloaders, this option allows zImage to extract the information
1918 from the ATAG list and store it at run time into the appended DTB.
1919
d0f34a11
GR
1920choice
1921 prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
1922 default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1923
1924config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1925 bool "Use bootloader kernel arguments if available"
1926 help
1927 Uses the command-line options passed by the boot loader instead of
1928 the device tree bootargs property. If the boot loader doesn't provide
1929 any, the device tree bootargs property will be used.
1930
1931config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
1932 bool "Extend with bootloader kernel arguments"
1933 help
1934 The command-line arguments provided by the boot loader will be
1935 appended to the the device tree bootargs property.
1936
1937endchoice
1938
1da177e4
LT
1939config CMDLINE
1940 string "Default kernel command string"
1941 default ""
1942 help
1943 On some architectures (EBSA110 and CATS), there is currently no way
1944 for the boot loader to pass arguments to the kernel. For these
1945 architectures, you should supply some command-line options at build
1946 time by entering them here. As a minimum, you should specify the
1947 memory size and the root device (e.g., mem=64M root=/dev/nfs).
1948
4394c124
VB
1949choice
1950 prompt "Kernel command line type" if CMDLINE != ""
1951 default CMDLINE_FROM_BOOTLOADER
bd51e2f5 1952 depends on ATAGS
4394c124
VB
1953
1954config CMDLINE_FROM_BOOTLOADER
1955 bool "Use bootloader kernel arguments if available"
1956 help
1957 Uses the command-line options passed by the boot loader. If
1958 the boot loader doesn't provide any, the default kernel command
1959 string provided in CMDLINE will be used.
1960
1961config CMDLINE_EXTEND
1962 bool "Extend bootloader kernel arguments"
1963 help
1964 The command-line arguments provided by the boot loader will be
1965 appended to the default kernel command string.
1966
92d2040d
AH
1967config CMDLINE_FORCE
1968 bool "Always use the default kernel command string"
92d2040d
AH
1969 help
1970 Always use the default kernel command string, even if the boot
1971 loader passes other arguments to the kernel.
1972 This is useful if you cannot or don't want to change the
1973 command-line options your boot loader passes to the kernel.
4394c124 1974endchoice
92d2040d 1975
1da177e4
LT
1976config XIP_KERNEL
1977 bool "Kernel Execute-In-Place from ROM"
10968131 1978 depends on !ARM_LPAE && !ARCH_MULTIPLATFORM
1da177e4
LT
1979 help
1980 Execute-In-Place allows the kernel to run from non-volatile storage
1981 directly addressable by the CPU, such as NOR flash. This saves RAM
1982 space since the text section of the kernel is not loaded from flash
1983 to RAM. Read-write sections, such as the data section and stack,
1984 are still copied to RAM. The XIP kernel is not compressed since
1985 it has to run directly from flash, so it will take more space to
1986 store it. The flash address used to link the kernel object files,
1987 and for storing it, is configuration dependent. Therefore, if you
1988 say Y here, you must know the proper physical address where to
1989 store the kernel image depending on your own flash memory usage.
1990
1991 Also note that the make target becomes "make xipImage" rather than
1992 "make zImage" or "make Image". The final kernel binary to put in
1993 ROM memory will be arch/arm/boot/xipImage.
1994
1995 If unsure, say N.
1996
1997config XIP_PHYS_ADDR
1998 hex "XIP Kernel Physical Location"
1999 depends on XIP_KERNEL
2000 default "0x00080000"
2001 help
2002 This is the physical address in your flash memory the kernel will
2003 be linked for and stored to. This address is dependent on your
2004 own flash usage.
2005
c587e4a6
RP
2006config KEXEC
2007 bool "Kexec system call (EXPERIMENTAL)"
19ab428f 2008 depends on (!SMP || PM_SLEEP_SMP)
c587e4a6
RP
2009 help
2010 kexec is a system call that implements the ability to shutdown your
2011 current kernel, and to start another kernel. It is like a reboot
01dd2fbf 2012 but it is independent of the system firmware. And like a reboot
c587e4a6
RP
2013 you can start any kernel with it, not just Linux.
2014
2015 It is an ongoing process to be certain the hardware in a machine
2016 is properly shutdown, so do not be surprised if this code does not
bf220695 2017 initially work for you.
c587e4a6 2018
4cd9d6f7
RP
2019config ATAGS_PROC
2020 bool "Export atags in procfs"
bd51e2f5 2021 depends on ATAGS && KEXEC
b98d7291 2022 default y
4cd9d6f7
RP
2023 help
2024 Should the atags used to boot the kernel be exported in an "atags"
2025 file in procfs. Useful with kexec.
2026
cb5d39b3
MW
2027config CRASH_DUMP
2028 bool "Build kdump crash kernel (EXPERIMENTAL)"
cb5d39b3
MW
2029 help
2030 Generate crash dump after being started by kexec. This should
2031 be normally only set in special crash dump kernels which are
2032 loaded in the main kernel with kexec-tools into a specially
2033 reserved region and then later executed after a crash by
2034 kdump/kexec. The crash dump kernel must be compiled to a
2035 memory address not used by the main kernel
2036
2037 For more details see Documentation/kdump/kdump.txt
2038
e69edc79
EM
2039config AUTO_ZRELADDR
2040 bool "Auto calculation of the decompressed kernel image address"
e69edc79
EM
2041 help
2042 ZRELADDR is the physical address where the decompressed kernel
2043 image will be placed. If AUTO_ZRELADDR is selected, the address
2044 will be determined at run-time by masking the current IP with
2045 0xf8000000. This assumes the zImage being placed in the first 128MB
2046 from start of memory.
2047
1da177e4
LT
2048endmenu
2049
ac9d7efc 2050menu "CPU Power Management"
1da177e4 2051
1da177e4 2052source "drivers/cpufreq/Kconfig"
1da177e4 2053
ac9d7efc
RK
2054source "drivers/cpuidle/Kconfig"
2055
2056endmenu
2057
1da177e4
LT
2058menu "Floating point emulation"
2059
2060comment "At least one emulation must be selected"
2061
2062config FPE_NWFPE
2063 bool "NWFPE math emulation"
593c252a 2064 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
1da177e4
LT
2065 ---help---
2066 Say Y to include the NWFPE floating point emulator in the kernel.
2067 This is necessary to run most binaries. Linux does not currently
2068 support floating point hardware so you need to say Y here even if
2069 your machine has an FPA or floating point co-processor podule.
2070
2071 You may say N here if you are going to load the Acorn FPEmulator
2072 early in the bootup.
2073
2074config FPE_NWFPE_XP
2075 bool "Support extended precision"
bedf142b 2076 depends on FPE_NWFPE
1da177e4
LT
2077 help
2078 Say Y to include 80-bit support in the kernel floating-point
2079 emulator. Otherwise, only 32 and 64-bit support is compiled in.
2080 Note that gcc does not generate 80-bit operations by default,
2081 so in most cases this option only enlarges the size of the
2082 floating point emulator without any good reason.
2083
2084 You almost surely want to say N here.
2085
2086config FPE_FASTFPE
2087 bool "FastFPE math emulation (EXPERIMENTAL)"
d6f94fa0 2088 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
1da177e4
LT
2089 ---help---
2090 Say Y here to include the FAST floating point emulator in the kernel.
2091 This is an experimental much faster emulator which now also has full
2092 precision for the mantissa. It does not support any exceptions.
2093 It is very simple, and approximately 3-6 times faster than NWFPE.
2094
2095 It should be sufficient for most programs. It may be not suitable
2096 for scientific calculations, but you have to check this for yourself.
2097 If you do not feel you need a faster FP emulation you should better
2098 choose NWFPE.
2099
2100config VFP
2101 bool "VFP-format floating point maths"
e399b1a4 2102 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
1da177e4
LT
2103 help
2104 Say Y to include VFP support code in the kernel. This is needed
2105 if your hardware includes a VFP unit.
2106
2107 Please see <file:Documentation/arm/VFP/release-notes.txt> for
2108 release notes and additional status information.
2109
2110 Say N if your target does not have VFP hardware.
2111
25ebee02
CM
2112config VFPv3
2113 bool
2114 depends on VFP
2115 default y if CPU_V7
2116
b5872db4
CM
2117config NEON
2118 bool "Advanced SIMD (NEON) Extension support"
2119 depends on VFPv3 && CPU_V7
2120 help
2121 Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2122 Extension.
2123
73c132c1
AB
2124config KERNEL_MODE_NEON
2125 bool "Support for NEON in kernel mode"
c4a30c3b 2126 depends on NEON && AEABI
73c132c1
AB
2127 help
2128 Say Y to include support for NEON in kernel mode.
2129
1da177e4
LT
2130endmenu
2131
2132menu "Userspace binary formats"
2133
2134source "fs/Kconfig.binfmt"
2135
1da177e4
LT
2136endmenu
2137
2138menu "Power management options"
2139
eceab4ac 2140source "kernel/power/Kconfig"
1da177e4 2141
f4cb5700 2142config ARCH_SUSPEND_POSSIBLE
19a0519d 2143 depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \
f0d75153 2144 CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
f4cb5700
JB
2145 def_bool y
2146
15e0d9e3
AB
2147config ARM_CPU_SUSPEND
2148 def_bool PM_SLEEP
2149
603fb42a
SC
2150config ARCH_HIBERNATION_POSSIBLE
2151 bool
2152 depends on MMU
2153 default y if ARCH_SUSPEND_POSSIBLE
2154
1da177e4
LT
2155endmenu
2156
d5950b43
SR
2157source "net/Kconfig"
2158
ac25150f 2159source "drivers/Kconfig"
1da177e4
LT
2160
2161source "fs/Kconfig"
2162
1da177e4
LT
2163source "arch/arm/Kconfig.debug"
2164
2165source "security/Kconfig"
2166
2167source "crypto/Kconfig"
652ccae5
AB
2168if CRYPTO
2169source "arch/arm/crypto/Kconfig"
2170endif
1da177e4
LT
2171
2172source "lib/Kconfig"
749cf76c
CD
2173
2174source "arch/arm/kvm/Kconfig"
This page took 1.38258 seconds and 5 git commands to generate.