ARM: enable ARM_PATCH_PHYS_VIRT by default
[deliverable/linux.git] / arch / arm / Kconfig
CommitLineData
1da177e4
LT
1config ARM
2 bool
3 default y
e17c6d56 4 select HAVE_AOUT
24056f52 5 select HAVE_DMA_API_DEBUG
2064c946 6 select HAVE_IDE
2778f620 7 select HAVE_MEMBLOCK
12b824fb 8 select RTC_LIB
75e7153a 9 select SYS_SUPPORTS_APM_EMULATION
a41297a0 10 select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI)
fe166148 11 select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
5cbad0eb 12 select HAVE_ARCH_KGDB
856bc356 13 select HAVE_KPROBES if !XIP_KERNEL
9edddaa2 14 select HAVE_KRETPROBES if (HAVE_KPROBES)
606576ce 15 select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
80be7a7f
RV
16 select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
17 select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
0e341af8 18 select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
1fe53268 19 select HAVE_GENERIC_DMA_COHERENT
e7db7b42
AT
20 select HAVE_KERNEL_GZIP
21 select HAVE_KERNEL_LZO
6e8699f7 22 select HAVE_KERNEL_LZMA
e360adbe 23 select HAVE_IRQ_WORK
7ada189f
JI
24 select HAVE_PERF_EVENTS
25 select PERF_USE_VMALLOC
e513f8bf 26 select HAVE_REGS_AND_STACK_ACCESS_API
e399b1a4 27 select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
ed60453f 28 select HAVE_C_RECORDMCOUNT
e2a93ecc
LB
29 select HAVE_GENERIC_HARDIRQS
30 select HAVE_SPARSE_IRQ
25a5662a 31 select GENERIC_IRQ_SHOW
1da177e4
LT
32 help
33 The ARM series is a line of low-power-consumption RISC chip designs
f6c8965a 34 licensed by ARM Ltd and targeted at embedded applications and
1da177e4 35 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
f6c8965a 36 manufactured, but legacy ARM-based PC hardware remains popular in
1da177e4
LT
37 Europe. There is an ARM Linux project with a web page at
38 <http://www.arm.linux.org.uk/>.
39
74facffe
RK
40config ARM_HAS_SG_CHAIN
41 bool
42
1a189b97
RK
43config HAVE_PWM
44 bool
45
0b05da72
HUK
46config MIGHT_HAVE_PCI
47 bool
48
75e7153a
RB
49config SYS_SUPPORTS_APM_EMULATION
50 bool
51
112f38a4
RK
52config HAVE_SCHED_CLOCK
53 bool
54
0a938b97
DB
55config GENERIC_GPIO
56 bool
0a938b97 57
5cfc8ee0
JS
58config ARCH_USES_GETTIMEOFFSET
59 bool
60 default n
746140c7 61
0567a0c0
KH
62config GENERIC_CLOCKEVENTS
63 bool
0567a0c0 64
a8655e83
CM
65config GENERIC_CLOCKEVENTS_BROADCAST
66 bool
67 depends on GENERIC_CLOCKEVENTS
5388a6b2 68 default y if SMP
a8655e83 69
bf9dd360
RH
70config KTIME_SCALAR
71 bool
72 default y
73
bc581770
LW
74config HAVE_TCM
75 bool
76 select GENERIC_ALLOCATOR
77
e119bfff
RK
78config HAVE_PROC_CPU
79 bool
80
5ea81769
AV
81config NO_IOPORT
82 bool
5ea81769 83
1da177e4
LT
84config EISA
85 bool
86 ---help---
87 The Extended Industry Standard Architecture (EISA) bus was
88 developed as an open alternative to the IBM MicroChannel bus.
89
90 The EISA bus provided some of the features of the IBM MicroChannel
91 bus while maintaining backward compatibility with cards made for
92 the older ISA bus. The EISA bus saw limited use between 1988 and
93 1995 when it was made obsolete by the PCI bus.
94
95 Say Y here if you are building a kernel for an EISA-based machine.
96
97 Otherwise, say N.
98
99config SBUS
100 bool
101
102config MCA
103 bool
104 help
105 MicroChannel Architecture is found in some IBM PS/2 machines and
106 laptops. It is a bus system similar to PCI or ISA. See
107 <file:Documentation/mca.txt> (and especially the web page given
108 there) before attempting to build an MCA bus kernel.
109
f16fb1ec
RK
110config STACKTRACE_SUPPORT
111 bool
112 default y
113
f76e9154
NP
114config HAVE_LATENCYTOP_SUPPORT
115 bool
116 depends on !SMP
117 default y
118
f16fb1ec
RK
119config LOCKDEP_SUPPORT
120 bool
121 default y
122
7ad1bcb2
RK
123config TRACE_IRQFLAGS_SUPPORT
124 bool
125 default y
126
4a2581a0
TG
127config HARDIRQS_SW_RESEND
128 bool
129 default y
130
131config GENERIC_IRQ_PROBE
132 bool
133 default y
134
95c354fe
NP
135config GENERIC_LOCKBREAK
136 bool
137 default y
138 depends on SMP && PREEMPT
139
1da177e4
LT
140config RWSEM_GENERIC_SPINLOCK
141 bool
142 default y
143
144config RWSEM_XCHGADD_ALGORITHM
145 bool
146
f0d1b0b3
DH
147config ARCH_HAS_ILOG2_U32
148 bool
f0d1b0b3
DH
149
150config ARCH_HAS_ILOG2_U64
151 bool
f0d1b0b3 152
89c52ed4
BD
153config ARCH_HAS_CPUFREQ
154 bool
155 help
156 Internal node to signify that the ARCH has CPUFREQ support
157 and that the relevant menu configurations are displayed for
158 it.
159
c7b0aff4
KH
160config ARCH_HAS_CPU_IDLE_WAIT
161 def_bool y
162
b89c3b16
AM
163config GENERIC_HWEIGHT
164 bool
165 default y
166
1da177e4
LT
167config GENERIC_CALIBRATE_DELAY
168 bool
169 default y
170
a08b6b79
Z
171config ARCH_MAY_HAVE_PC_FDC
172 bool
173
5ac6da66
CL
174config ZONE_DMA
175 bool
5ac6da66 176
ccd7ab7f
FT
177config NEED_DMA_MAP_STATE
178 def_bool y
179
1da177e4
LT
180config GENERIC_ISA_DMA
181 bool
182
1da177e4
LT
183config FIQ
184 bool
185
034d2f5a
AV
186config ARCH_MTD_XIP
187 bool
188
c760fc19
HC
189config VECTORS_BASE
190 hex
6afd6fae 191 default 0xffff0000 if MMU || CPU_HIGH_VECTOR
c760fc19
HC
192 default DRAM_BASE if REMAP_VECTORS_TO_RAM
193 default 0x00000000
194 help
195 The base address of exception vectors.
196
dc21af99 197config ARM_PATCH_PHYS_VIRT
c1becedc
RK
198 bool "Patch physical to virtual translations at runtime" if EMBEDDED
199 default y
b511d75d 200 depends on !XIP_KERNEL && MMU
dc21af99
RK
201 depends on !ARCH_REALVIEW || !SPARSEMEM
202 help
111e9a5c
RK
203 Patch phys-to-virt and virt-to-phys translation functions at
204 boot and module load time according to the position of the
205 kernel in system memory.
dc21af99 206
111e9a5c
RK
207 This can only be used with non-XIP MMU kernels where the base
208 of physical memory is at a 16MB boundary, or theoretically 64K
209 for the MSM machine class.
dc21af99 210
c1becedc
RK
211 Only disable this option if you know that you do not require
212 this feature (eg, building a kernel for a single machine) and
213 you need to shrink the kernel to the minimal size.
214
cada3c08
RK
215config ARM_PATCH_PHYS_VIRT_16BIT
216 def_bool y
217 depends on ARM_PATCH_PHYS_VIRT && ARCH_MSM
111e9a5c
RK
218 help
219 This option extends the physical to virtual translation patching
220 to allow physical memory down to a theoretical minimum of 64K
221 boundaries.
cada3c08 222
1da177e4
LT
223source "init/Kconfig"
224
dc52ddc0
MH
225source "kernel/Kconfig.freezer"
226
1da177e4
LT
227menu "System Type"
228
3c427975
HC
229config MMU
230 bool "MMU-based Paged Memory Management Support"
231 default y
232 help
233 Select if you want MMU-based virtualised addressing space
234 support by paged memory management. If unsure, say 'Y'.
235
ccf50e23
RK
236#
237# The "ARM system type" choice list is ordered alphabetically by option
238# text. Please add new entries in the option alphabetic order.
239#
1da177e4
LT
240choice
241 prompt "ARM system type"
6a0e2430 242 default ARCH_VERSATILE
1da177e4 243
4af6fee1
DS
244config ARCH_INTEGRATOR
245 bool "ARM Ltd. Integrator family"
246 select ARM_AMBA
89c52ed4 247 select ARCH_HAS_CPUFREQ
6d803ba7 248 select CLKDEV_LOOKUP
aa3831cf 249 select HAVE_MACH_CLKDEV
c5a0adb5 250 select ICST
13edd86d 251 select GENERIC_CLOCKEVENTS
f4b8b319 252 select PLAT_VERSATILE
c41b16f8 253 select PLAT_VERSATILE_FPGA_IRQ
4af6fee1
DS
254 help
255 Support for ARM's Integrator platform.
256
257config ARCH_REALVIEW
258 bool "ARM Ltd. RealView family"
259 select ARM_AMBA
6d803ba7 260 select CLKDEV_LOOKUP
aa3831cf 261 select HAVE_MACH_CLKDEV
c5a0adb5 262 select ICST
ae30ceac 263 select GENERIC_CLOCKEVENTS
eb7fffa3 264 select ARCH_WANT_OPTIONAL_GPIOLIB
f4b8b319 265 select PLAT_VERSATILE
3cb5ee49 266 select PLAT_VERSATILE_CLCD
e3887714 267 select ARM_TIMER_SP804
b56ba8aa 268 select GPIO_PL061 if GPIOLIB
4af6fee1
DS
269 help
270 This enables support for ARM Ltd RealView boards.
271
272config ARCH_VERSATILE
273 bool "ARM Ltd. Versatile family"
274 select ARM_AMBA
275 select ARM_VIC
6d803ba7 276 select CLKDEV_LOOKUP
aa3831cf 277 select HAVE_MACH_CLKDEV
c5a0adb5 278 select ICST
89df1272 279 select GENERIC_CLOCKEVENTS
bbeddc43 280 select ARCH_WANT_OPTIONAL_GPIOLIB
f4b8b319 281 select PLAT_VERSATILE
3414ba8c 282 select PLAT_VERSATILE_CLCD
c41b16f8 283 select PLAT_VERSATILE_FPGA_IRQ
e3887714 284 select ARM_TIMER_SP804
4af6fee1
DS
285 help
286 This enables support for ARM Ltd Versatile board.
287
ceade897
RK
288config ARCH_VEXPRESS
289 bool "ARM Ltd. Versatile Express family"
290 select ARCH_WANT_OPTIONAL_GPIOLIB
291 select ARM_AMBA
292 select ARM_TIMER_SP804
6d803ba7 293 select CLKDEV_LOOKUP
aa3831cf 294 select HAVE_MACH_CLKDEV
ceade897 295 select GENERIC_CLOCKEVENTS
ceade897 296 select HAVE_CLK
95c34f83 297 select HAVE_PATA_PLATFORM
ceade897
RK
298 select ICST
299 select PLAT_VERSATILE
0fb44b91 300 select PLAT_VERSATILE_CLCD
ceade897
RK
301 help
302 This enables support for the ARM Ltd Versatile Express boards.
303
8fc5ffa0
AV
304config ARCH_AT91
305 bool "Atmel AT91"
f373e8c0 306 select ARCH_REQUIRE_GPIOLIB
93686ae8 307 select HAVE_CLK
bd602995 308 select CLKDEV_LOOKUP
4af6fee1 309 help
2b3b3516
AV
310 This enables support for systems based on the Atmel AT91RM9200,
311 AT91SAM9 and AT91CAP9 processors.
4af6fee1 312
ccf50e23
RK
313config ARCH_BCMRING
314 bool "Broadcom BCMRING"
315 depends on MMU
316 select CPU_V6
317 select ARM_AMBA
82d63734 318 select ARM_TIMER_SP804
6d803ba7 319 select CLKDEV_LOOKUP
ccf50e23
RK
320 select GENERIC_CLOCKEVENTS
321 select ARCH_WANT_OPTIONAL_GPIOLIB
322 help
323 Support for Broadcom's BCMRing platform.
324
1da177e4 325config ARCH_CLPS711X
4af6fee1 326 bool "Cirrus Logic CLPS711x/EP721x-based"
c750815e 327 select CPU_ARM720T
5cfc8ee0 328 select ARCH_USES_GETTIMEOFFSET
f999b8bd
MM
329 help
330 Support for Cirrus Logic 711x/721x based boards.
1da177e4 331
d94f944e
AV
332config ARCH_CNS3XXX
333 bool "Cavium Networks CNS3XXX family"
00d2711d 334 select CPU_V6K
d94f944e
AV
335 select GENERIC_CLOCKEVENTS
336 select ARM_GIC
0b05da72 337 select MIGHT_HAVE_PCI
5f32f7a0 338 select PCI_DOMAINS if PCI
d94f944e
AV
339 help
340 Support for Cavium Networks CNS3XXX platform.
341
788c9700
RK
342config ARCH_GEMINI
343 bool "Cortina Systems Gemini"
344 select CPU_FA526
788c9700 345 select ARCH_REQUIRE_GPIOLIB
5cfc8ee0 346 select ARCH_USES_GETTIMEOFFSET
788c9700
RK
347 help
348 Support for the Cortina Systems Gemini family SoCs
349
3a6cb8ce
AB
350config ARCH_PRIMA2
351 bool "CSR SiRFSoC PRIMA2 ARM Cortex A9 Platform"
352 select CPU_V7
353 select GENERIC_TIME
354 select NO_IOPORT
355 select GENERIC_CLOCKEVENTS
356 select CLKDEV_LOOKUP
357 select GENERIC_IRQ_CHIP
358 select USE_OF
359 select ZONE_DMA
360 help
361 Support for CSR SiRFSoC ARM Cortex A9 Platform
362
1da177e4
LT
363config ARCH_EBSA110
364 bool "EBSA-110"
c750815e 365 select CPU_SA110
f7e68bbf 366 select ISA
c5eb2a2b 367 select NO_IOPORT
5cfc8ee0 368 select ARCH_USES_GETTIMEOFFSET
1da177e4
LT
369 help
370 This is an evaluation board for the StrongARM processor available
f6c8965a 371 from Digital. It has limited hardware on-board, including an
1da177e4
LT
372 Ethernet interface, two PCMCIA sockets, two serial ports and a
373 parallel port.
374
e7736d47
LB
375config ARCH_EP93XX
376 bool "EP93xx-based"
c750815e 377 select CPU_ARM920T
e7736d47
LB
378 select ARM_AMBA
379 select ARM_VIC
6d803ba7 380 select CLKDEV_LOOKUP
7444a72e 381 select ARCH_REQUIRE_GPIOLIB
eb33575c 382 select ARCH_HAS_HOLES_MEMORYMODEL
5cfc8ee0 383 select ARCH_USES_GETTIMEOFFSET
e7736d47
LB
384 help
385 This enables support for the Cirrus EP93xx series of CPUs.
386
1da177e4
LT
387config ARCH_FOOTBRIDGE
388 bool "FootBridge"
c750815e 389 select CPU_SA110
1da177e4 390 select FOOTBRIDGE
4e8d7637 391 select GENERIC_CLOCKEVENTS
f999b8bd
MM
392 help
393 Support for systems based on the DC21285 companion chip
394 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
1da177e4 395
788c9700
RK
396config ARCH_MXC
397 bool "Freescale MXC/iMX-based"
788c9700 398 select GENERIC_CLOCKEVENTS
788c9700 399 select ARCH_REQUIRE_GPIOLIB
6d803ba7 400 select CLKDEV_LOOKUP
234b6ced 401 select CLKSRC_MMIO
8b6c44f1 402 select GENERIC_IRQ_CHIP
c124befc 403 select HAVE_SCHED_CLOCK
788c9700
RK
404 help
405 Support for Freescale MXC/iMX-based family of processors
406
1d3f33d5
SG
407config ARCH_MXS
408 bool "Freescale MXS-based"
409 select GENERIC_CLOCKEVENTS
410 select ARCH_REQUIRE_GPIOLIB
b9214b97 411 select CLKDEV_LOOKUP
5c61ddcf 412 select CLKSRC_MMIO
1d3f33d5
SG
413 help
414 Support for Freescale MXS-based family of processors
415
4af6fee1
DS
416config ARCH_NETX
417 bool "Hilscher NetX based"
234b6ced 418 select CLKSRC_MMIO
c750815e 419 select CPU_ARM926T
4af6fee1 420 select ARM_VIC
2fcfe6b8 421 select GENERIC_CLOCKEVENTS
f999b8bd 422 help
4af6fee1
DS
423 This enables support for systems based on the Hilscher NetX Soc
424
425config ARCH_H720X
426 bool "Hynix HMS720x-based"
c750815e 427 select CPU_ARM720T
4af6fee1 428 select ISA_DMA_API
5cfc8ee0 429 select ARCH_USES_GETTIMEOFFSET
4af6fee1
DS
430 help
431 This enables support for systems based on the Hynix HMS720x
432
3b938be6
RK
433config ARCH_IOP13XX
434 bool "IOP13xx-based"
435 depends on MMU
c750815e 436 select CPU_XSC3
3b938be6
RK
437 select PLAT_IOP
438 select PCI
439 select ARCH_SUPPORTS_MSI
8d5796d2 440 select VMSPLIT_1G
3b938be6
RK
441 help
442 Support for Intel's IOP13XX (XScale) family of processors.
443
3f7e5815
LB
444config ARCH_IOP32X
445 bool "IOP32x-based"
a4f7e763 446 depends on MMU
c750815e 447 select CPU_XSCALE
7ae1f7ec 448 select PLAT_IOP
f7e68bbf 449 select PCI
bb2b180c 450 select ARCH_REQUIRE_GPIOLIB
f999b8bd 451 help
3f7e5815
LB
452 Support for Intel's 80219 and IOP32X (XScale) family of
453 processors.
454
455config ARCH_IOP33X
456 bool "IOP33x-based"
457 depends on MMU
c750815e 458 select CPU_XSCALE
7ae1f7ec 459 select PLAT_IOP
3f7e5815 460 select PCI
bb2b180c 461 select ARCH_REQUIRE_GPIOLIB
3f7e5815
LB
462 help
463 Support for Intel's IOP33X (XScale) family of processors.
1da177e4 464
3b938be6
RK
465config ARCH_IXP23XX
466 bool "IXP23XX-based"
a4f7e763 467 depends on MMU
c750815e 468 select CPU_XSC3
3b938be6 469 select PCI
5cfc8ee0 470 select ARCH_USES_GETTIMEOFFSET
f999b8bd 471 help
3b938be6 472 Support for Intel's IXP23xx (XScale) family of processors.
1da177e4
LT
473
474config ARCH_IXP2000
475 bool "IXP2400/2800-based"
a4f7e763 476 depends on MMU
c750815e 477 select CPU_XSCALE
f7e68bbf 478 select PCI
5cfc8ee0 479 select ARCH_USES_GETTIMEOFFSET
f999b8bd
MM
480 help
481 Support for Intel's IXP2400/2800 (XScale) family of processors.
1da177e4 482
3b938be6
RK
483config ARCH_IXP4XX
484 bool "IXP4xx-based"
a4f7e763 485 depends on MMU
234b6ced 486 select CLKSRC_MMIO
c750815e 487 select CPU_XSCALE
8858e9af 488 select GENERIC_GPIO
3b938be6 489 select GENERIC_CLOCKEVENTS
5b0d495c 490 select HAVE_SCHED_CLOCK
0b05da72 491 select MIGHT_HAVE_PCI
485bdde7 492 select DMABOUNCE if PCI
c4713074 493 help
3b938be6 494 Support for Intel's IXP4XX (XScale) family of processors.
c4713074 495
edabd38e
SB
496config ARCH_DOVE
497 bool "Marvell Dove"
7b769bb3 498 select CPU_V7
edabd38e 499 select PCI
edabd38e 500 select ARCH_REQUIRE_GPIOLIB
edabd38e
SB
501 select GENERIC_CLOCKEVENTS
502 select PLAT_ORION
503 help
504 Support for the Marvell Dove SoC 88AP510
505
651c74c7
SB
506config ARCH_KIRKWOOD
507 bool "Marvell Kirkwood"
c750815e 508 select CPU_FEROCEON
651c74c7 509 select PCI
a8865655 510 select ARCH_REQUIRE_GPIOLIB
651c74c7
SB
511 select GENERIC_CLOCKEVENTS
512 select PLAT_ORION
513 help
514 Support for the following Marvell Kirkwood series SoCs:
515 88F6180, 88F6192 and 88F6281.
516
40805949
KW
517config ARCH_LPC32XX
518 bool "NXP LPC32XX"
234b6ced 519 select CLKSRC_MMIO
40805949
KW
520 select CPU_ARM926T
521 select ARCH_REQUIRE_GPIOLIB
522 select HAVE_IDE
523 select ARM_AMBA
524 select USB_ARCH_HAS_OHCI
6d803ba7 525 select CLKDEV_LOOKUP
40805949
KW
526 select GENERIC_TIME
527 select GENERIC_CLOCKEVENTS
528 help
529 Support for the NXP LPC32XX family of processors
530
794d15b2
SS
531config ARCH_MV78XX0
532 bool "Marvell MV78xx0"
c750815e 533 select CPU_FEROCEON
794d15b2 534 select PCI
a8865655 535 select ARCH_REQUIRE_GPIOLIB
794d15b2
SS
536 select GENERIC_CLOCKEVENTS
537 select PLAT_ORION
538 help
539 Support for the following Marvell MV78xx0 series SoCs:
540 MV781x0, MV782x0.
541
9dd0b194 542config ARCH_ORION5X
585cf175
TP
543 bool "Marvell Orion"
544 depends on MMU
c750815e 545 select CPU_FEROCEON
038ee083 546 select PCI
a8865655 547 select ARCH_REQUIRE_GPIOLIB
51cbff1d 548 select GENERIC_CLOCKEVENTS
69b02f6a 549 select PLAT_ORION
585cf175 550 help
9dd0b194 551 Support for the following Marvell Orion 5x series SoCs:
d2b2a6bb 552 Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
d323ade1 553 Orion-2 (5281), Orion-1-90 (6183).
585cf175 554
788c9700 555config ARCH_MMP
2f7e8fae 556 bool "Marvell PXA168/910/MMP2"
788c9700 557 depends on MMU
788c9700 558 select ARCH_REQUIRE_GPIOLIB
6d803ba7 559 select CLKDEV_LOOKUP
788c9700 560 select GENERIC_CLOCKEVENTS
28bb7bc6 561 select HAVE_SCHED_CLOCK
788c9700
RK
562 select TICK_ONESHOT
563 select PLAT_PXA
0bd86961 564 select SPARSE_IRQ
788c9700 565 help
2f7e8fae 566 Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
788c9700
RK
567
568config ARCH_KS8695
569 bool "Micrel/Kendin KS8695"
570 select CPU_ARM922T
98830bc9 571 select ARCH_REQUIRE_GPIOLIB
5cfc8ee0 572 select ARCH_USES_GETTIMEOFFSET
788c9700
RK
573 help
574 Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
575 System-on-Chip devices.
576
788c9700
RK
577config ARCH_W90X900
578 bool "Nuvoton W90X900 CPU"
579 select CPU_ARM926T
c52d3d68 580 select ARCH_REQUIRE_GPIOLIB
6d803ba7 581 select CLKDEV_LOOKUP
6fa5d5f7 582 select CLKSRC_MMIO
58b5369e 583 select GENERIC_CLOCKEVENTS
788c9700 584 help
a8bc4ead 585 Support for Nuvoton (Winbond logic dept.) ARM9 processor,
586 At present, the w90x900 has been renamed nuc900, regarding
587 the ARM series product line, you can login the following
588 link address to know more.
589
590 <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
591 ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
788c9700 592
a62e9030 593config ARCH_NUC93X
594 bool "Nuvoton NUC93X CPU"
595 select CPU_ARM926T
6d803ba7 596 select CLKDEV_LOOKUP
a62e9030 597 help
598 Support for Nuvoton (Winbond logic dept.) NUC93X MCU,The NUC93X is a
599 low-power and high performance MPEG-4/JPEG multimedia controller chip.
600
c5f80065
EG
601config ARCH_TEGRA
602 bool "NVIDIA Tegra"
4073723a 603 select CLKDEV_LOOKUP
234b6ced 604 select CLKSRC_MMIO
c5f80065
EG
605 select GENERIC_TIME
606 select GENERIC_CLOCKEVENTS
607 select GENERIC_GPIO
608 select HAVE_CLK
e3f4c0ab 609 select HAVE_SCHED_CLOCK
7056d423 610 select ARCH_HAS_CPUFREQ
c5f80065
EG
611 help
612 This enables support for NVIDIA Tegra based systems (Tegra APX,
613 Tegra 6xx and Tegra 2 series).
614
4af6fee1
DS
615config ARCH_PNX4008
616 bool "Philips Nexperia PNX4008 Mobile"
c750815e 617 select CPU_ARM926T
6d803ba7 618 select CLKDEV_LOOKUP
5cfc8ee0 619 select ARCH_USES_GETTIMEOFFSET
4af6fee1
DS
620 help
621 This enables support for Philips PNX4008 mobile platform.
622
1da177e4 623config ARCH_PXA
2c8086a5 624 bool "PXA2xx/PXA3xx-based"
a4f7e763 625 depends on MMU
034d2f5a 626 select ARCH_MTD_XIP
89c52ed4 627 select ARCH_HAS_CPUFREQ
6d803ba7 628 select CLKDEV_LOOKUP
234b6ced 629 select CLKSRC_MMIO
7444a72e 630 select ARCH_REQUIRE_GPIOLIB
981d0f39 631 select GENERIC_CLOCKEVENTS
7ce83018 632 select HAVE_SCHED_CLOCK
a88264c2 633 select TICK_ONESHOT
bd5ce433 634 select PLAT_PXA
6ac6b817 635 select SPARSE_IRQ
4e234cc0 636 select AUTO_ZRELADDR
8a97ae2f 637 select MULTI_IRQ_HANDLER
f999b8bd 638 help
2c8086a5 639 Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
1da177e4 640
788c9700
RK
641config ARCH_MSM
642 bool "Qualcomm MSM"
4b536b8d 643 select HAVE_CLK
49cbe786 644 select GENERIC_CLOCKEVENTS
923a081c 645 select ARCH_REQUIRE_GPIOLIB
bd32344a 646 select CLKDEV_LOOKUP
49cbe786 647 help
4b53eb4f
DW
648 Support for Qualcomm MSM/QSD based systems. This runs on the
649 apps processor of the MSM/QSD and depends on a shared memory
650 interface to the modem processor which runs the baseband
651 stack and controls some vital subsystems
652 (clock and power control, etc).
49cbe786 653
c793c1b0 654config ARCH_SHMOBILE
6d72ad35
PM
655 bool "Renesas SH-Mobile / R-Mobile"
656 select HAVE_CLK
5e93c6b4 657 select CLKDEV_LOOKUP
aa3831cf 658 select HAVE_MACH_CLKDEV
6d72ad35
PM
659 select GENERIC_CLOCKEVENTS
660 select NO_IOPORT
661 select SPARSE_IRQ
60f1435c 662 select MULTI_IRQ_HANDLER
e3e01091 663 select PM_GENERIC_DOMAINS if PM
c793c1b0 664 help
6d72ad35 665 Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
c793c1b0 666
1da177e4
LT
667config ARCH_RPC
668 bool "RiscPC"
669 select ARCH_ACORN
670 select FIQ
671 select TIMER_ACORN
a08b6b79 672 select ARCH_MAY_HAVE_PC_FDC
341eb781 673 select HAVE_PATA_PLATFORM
065909b9 674 select ISA_DMA_API
5ea81769 675 select NO_IOPORT
07f841b7 676 select ARCH_SPARSEMEM_ENABLE
5cfc8ee0 677 select ARCH_USES_GETTIMEOFFSET
1da177e4
LT
678 help
679 On the Acorn Risc-PC, Linux can support the internal IDE disk and
680 CD-ROM interface, serial and parallel port, and the floppy drive.
681
682config ARCH_SA1100
683 bool "SA1100-based"
234b6ced 684 select CLKSRC_MMIO
c750815e 685 select CPU_SA1100
f7e68bbf 686 select ISA
05944d74 687 select ARCH_SPARSEMEM_ENABLE
034d2f5a 688 select ARCH_MTD_XIP
89c52ed4 689 select ARCH_HAS_CPUFREQ
1937f5b9 690 select CPU_FREQ
3e238be2 691 select GENERIC_CLOCKEVENTS
9483a578 692 select HAVE_CLK
5094b92f 693 select HAVE_SCHED_CLOCK
3e238be2 694 select TICK_ONESHOT
7444a72e 695 select ARCH_REQUIRE_GPIOLIB
f999b8bd
MM
696 help
697 Support for StrongARM 11x0 based boards.
1da177e4
LT
698
699config ARCH_S3C2410
63b1f51b 700 bool "Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443, S3C2450"
0a938b97 701 select GENERIC_GPIO
9d56c02a 702 select ARCH_HAS_CPUFREQ
9483a578 703 select HAVE_CLK
e83626f2 704 select CLKDEV_LOOKUP
5cfc8ee0 705 select ARCH_USES_GETTIMEOFFSET
20676c15 706 select HAVE_S3C2410_I2C if I2C
1da177e4
LT
707 help
708 Samsung S3C2410X CPU based systems, such as the Simtec Electronics
709 BAST (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or
f6c8965a 710 the Samsung SMDK2410 development board (and derivatives).
1da177e4 711
63b1f51b 712 Note, the S3C2416 and the S3C2450 are so close that they even share
25985edc 713 the same SoC ID code. This means that there is no separate machine
63b1f51b
BD
714 directory (no arch/arm/mach-s3c2450) as the S3C2416 was first.
715
a08ab637
BD
716config ARCH_S3C64XX
717 bool "Samsung S3C64XX"
89f1fa08 718 select PLAT_SAMSUNG
89f0ce72 719 select CPU_V6
89f0ce72 720 select ARM_VIC
a08ab637 721 select HAVE_CLK
226e85f4 722 select CLKDEV_LOOKUP
89f0ce72 723 select NO_IOPORT
5cfc8ee0 724 select ARCH_USES_GETTIMEOFFSET
89c52ed4 725 select ARCH_HAS_CPUFREQ
89f0ce72
BD
726 select ARCH_REQUIRE_GPIOLIB
727 select SAMSUNG_CLKSRC
728 select SAMSUNG_IRQ_VIC_TIMER
729 select SAMSUNG_IRQ_UART
730 select S3C_GPIO_TRACK
731 select S3C_GPIO_PULL_UPDOWN
732 select S3C_GPIO_CFG_S3C24XX
733 select S3C_GPIO_CFG_S3C64XX
734 select S3C_DEV_NAND
735 select USB_ARCH_HAS_OHCI
736 select SAMSUNG_GPIOLIB_4BIT
20676c15 737 select HAVE_S3C2410_I2C if I2C
c39d8d55 738 select HAVE_S3C2410_WATCHDOG if WATCHDOG
a08ab637
BD
739 help
740 Samsung S3C64XX series based systems
741
49b7a491
KK
742config ARCH_S5P64X0
743 bool "Samsung S5P6440 S5P6450"
c4ffccdd
KK
744 select CPU_V6
745 select GENERIC_GPIO
746 select HAVE_CLK
d8b22d25 747 select CLKDEV_LOOKUP
0665ccc4 748 select CLKSRC_MMIO
c39d8d55 749 select HAVE_S3C2410_WATCHDOG if WATCHDOG
9e65bbf2
SK
750 select GENERIC_CLOCKEVENTS
751 select HAVE_SCHED_CLOCK
20676c15 752 select HAVE_S3C2410_I2C if I2C
754961a8 753 select HAVE_S3C_RTC if RTC_CLASS
c4ffccdd 754 help
49b7a491
KK
755 Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
756 SMDK6450.
c4ffccdd 757
acc84707
MS
758config ARCH_S5PC100
759 bool "Samsung S5PC100"
5a7652f2
BM
760 select GENERIC_GPIO
761 select HAVE_CLK
29e8eb0f 762 select CLKDEV_LOOKUP
5a7652f2 763 select CPU_V7
d6d502fa 764 select ARM_L1_CACHE_SHIFT_6
925c68cd 765 select ARCH_USES_GETTIMEOFFSET
20676c15 766 select HAVE_S3C2410_I2C if I2C
754961a8 767 select HAVE_S3C_RTC if RTC_CLASS
c39d8d55 768 select HAVE_S3C2410_WATCHDOG if WATCHDOG
5a7652f2 769 help
acc84707 770 Samsung S5PC100 series based systems
5a7652f2 771
170f4e42
KK
772config ARCH_S5PV210
773 bool "Samsung S5PV210/S5PC110"
774 select CPU_V7
eecb6a84 775 select ARCH_SPARSEMEM_ENABLE
0f75a96b 776 select ARCH_HAS_HOLES_MEMORYMODEL
170f4e42
KK
777 select GENERIC_GPIO
778 select HAVE_CLK
b2a9dd46 779 select CLKDEV_LOOKUP
0665ccc4 780 select CLKSRC_MMIO
170f4e42 781 select ARM_L1_CACHE_SHIFT_6
d8144aea 782 select ARCH_HAS_CPUFREQ
9e65bbf2
SK
783 select GENERIC_CLOCKEVENTS
784 select HAVE_SCHED_CLOCK
20676c15 785 select HAVE_S3C2410_I2C if I2C
754961a8 786 select HAVE_S3C_RTC if RTC_CLASS
c39d8d55 787 select HAVE_S3C2410_WATCHDOG if WATCHDOG
170f4e42
KK
788 help
789 Samsung S5PV210/S5PC110 series based systems
790
10606aad
KK
791config ARCH_EXYNOS4
792 bool "Samsung EXYNOS4"
cc0e72b8 793 select CPU_V7
f567fa6f 794 select ARCH_SPARSEMEM_ENABLE
0f75a96b 795 select ARCH_HAS_HOLES_MEMORYMODEL
cc0e72b8
CY
796 select GENERIC_GPIO
797 select HAVE_CLK
badc4f2d 798 select CLKDEV_LOOKUP
b333fb16 799 select ARCH_HAS_CPUFREQ
cc0e72b8 800 select GENERIC_CLOCKEVENTS
754961a8 801 select HAVE_S3C_RTC if RTC_CLASS
20676c15 802 select HAVE_S3C2410_I2C if I2C
c39d8d55 803 select HAVE_S3C2410_WATCHDOG if WATCHDOG
cc0e72b8 804 help
10606aad 805 Samsung EXYNOS4 series based systems
cc0e72b8 806
1da177e4
LT
807config ARCH_SHARK
808 bool "Shark"
c750815e 809 select CPU_SA110
f7e68bbf
RK
810 select ISA
811 select ISA_DMA
3bca103a 812 select ZONE_DMA
f7e68bbf 813 select PCI
5cfc8ee0 814 select ARCH_USES_GETTIMEOFFSET
f999b8bd
MM
815 help
816 Support for the StrongARM based Digital DNARD machine, also known
817 as "Shark" (<http://www.shark-linux.de/shark.html>).
1da177e4 818
83ef3338
HK
819config ARCH_TCC_926
820 bool "Telechips TCC ARM926-based systems"
234b6ced 821 select CLKSRC_MMIO
83ef3338
HK
822 select CPU_ARM926T
823 select HAVE_CLK
6d803ba7 824 select CLKDEV_LOOKUP
83ef3338
HK
825 select GENERIC_CLOCKEVENTS
826 help
827 Support for Telechips TCC ARM926-based systems.
828
d98aac75
LW
829config ARCH_U300
830 bool "ST-Ericsson U300 Series"
831 depends on MMU
234b6ced 832 select CLKSRC_MMIO
d98aac75 833 select CPU_ARM926T
5c21b7ca 834 select HAVE_SCHED_CLOCK
bc581770 835 select HAVE_TCM
d98aac75
LW
836 select ARM_AMBA
837 select ARM_VIC
d98aac75 838 select GENERIC_CLOCKEVENTS
6d803ba7 839 select CLKDEV_LOOKUP
aa3831cf 840 select HAVE_MACH_CLKDEV
d98aac75
LW
841 select GENERIC_GPIO
842 help
843 Support for ST-Ericsson U300 series mobile platforms.
844
ccf50e23
RK
845config ARCH_U8500
846 bool "ST-Ericsson U8500 Series"
847 select CPU_V7
848 select ARM_AMBA
ccf50e23 849 select GENERIC_CLOCKEVENTS
6d803ba7 850 select CLKDEV_LOOKUP
94bdc0e2 851 select ARCH_REQUIRE_GPIOLIB
7c1a70e9 852 select ARCH_HAS_CPUFREQ
ccf50e23
RK
853 help
854 Support for ST-Ericsson's Ux500 architecture
855
856config ARCH_NOMADIK
857 bool "STMicroelectronics Nomadik"
858 select ARM_AMBA
859 select ARM_VIC
860 select CPU_ARM926T
6d803ba7 861 select CLKDEV_LOOKUP
ccf50e23 862 select GENERIC_CLOCKEVENTS
ccf50e23
RK
863 select ARCH_REQUIRE_GPIOLIB
864 help
865 Support for the Nomadik platform by ST-Ericsson
866
7c6337e2
KH
867config ARCH_DAVINCI
868 bool "TI DaVinci"
7c6337e2 869 select GENERIC_CLOCKEVENTS
dce1115b 870 select ARCH_REQUIRE_GPIOLIB
3bca103a 871 select ZONE_DMA
9232fcc9 872 select HAVE_IDE
6d803ba7 873 select CLKDEV_LOOKUP
20e9969b 874 select GENERIC_ALLOCATOR
dc7ad3b3 875 select GENERIC_IRQ_CHIP
ae88e05a 876 select ARCH_HAS_HOLES_MEMORYMODEL
7c6337e2
KH
877 help
878 Support for TI's DaVinci platform.
879
3b938be6
RK
880config ARCH_OMAP
881 bool "TI OMAP"
9483a578 882 select HAVE_CLK
7444a72e 883 select ARCH_REQUIRE_GPIOLIB
89c52ed4 884 select ARCH_HAS_CPUFREQ
354a183f 885 select CLKSRC_MMIO
06cad098 886 select GENERIC_CLOCKEVENTS
dc548fbb 887 select HAVE_SCHED_CLOCK
9af915da 888 select ARCH_HAS_HOLES_MEMORYMODEL
3b938be6 889 help
6e457bb0 890 Support for TI's OMAP platform (OMAP1/2/3/4).
3b938be6 891
cee37e50 892config PLAT_SPEAR
893 bool "ST SPEAr"
894 select ARM_AMBA
895 select ARCH_REQUIRE_GPIOLIB
6d803ba7 896 select CLKDEV_LOOKUP
d6e15d78 897 select CLKSRC_MMIO
cee37e50 898 select GENERIC_CLOCKEVENTS
cee37e50 899 select HAVE_CLK
900 help
901 Support for ST's SPEAr platform (SPEAr3xx, SPEAr6xx and SPEAr13xx).
902
21f47fbc
AC
903config ARCH_VT8500
904 bool "VIA/WonderMedia 85xx"
905 select CPU_ARM926T
906 select GENERIC_GPIO
907 select ARCH_HAS_CPUFREQ
908 select GENERIC_CLOCKEVENTS
909 select ARCH_REQUIRE_GPIOLIB
910 select HAVE_PWM
911 help
912 Support for VIA/WonderMedia VT8500/WM85xx System-on-Chip.
02c981c0 913
b85a3ef4
JL
914config ARCH_ZYNQ
915 bool "Xilinx Zynq ARM Cortex A9 Platform"
02c981c0
BD
916 select CPU_V7
917 select GENERIC_TIME
02c981c0
BD
918 select GENERIC_CLOCKEVENTS
919 select CLKDEV_LOOKUP
b85a3ef4
JL
920 select ARM_GIC
921 select ARM_AMBA
922 select ICST
02c981c0 923 select USE_OF
02c981c0 924 help
b85a3ef4 925 Support for Xilinx Zynq ARM Cortex A9 Platform
1da177e4
LT
926endchoice
927
ccf50e23
RK
928#
929# This is sorted alphabetically by mach-* pathname. However, plat-*
930# Kconfigs may be included either alphabetically (according to the
931# plat- suffix) or along side the corresponding mach-* source.
932#
95b8f20f
RK
933source "arch/arm/mach-at91/Kconfig"
934
935source "arch/arm/mach-bcmring/Kconfig"
936
1da177e4
LT
937source "arch/arm/mach-clps711x/Kconfig"
938
d94f944e
AV
939source "arch/arm/mach-cns3xxx/Kconfig"
940
95b8f20f
RK
941source "arch/arm/mach-davinci/Kconfig"
942
943source "arch/arm/mach-dove/Kconfig"
944
e7736d47
LB
945source "arch/arm/mach-ep93xx/Kconfig"
946
1da177e4
LT
947source "arch/arm/mach-footbridge/Kconfig"
948
59d3a193
PZ
949source "arch/arm/mach-gemini/Kconfig"
950
95b8f20f
RK
951source "arch/arm/mach-h720x/Kconfig"
952
1da177e4
LT
953source "arch/arm/mach-integrator/Kconfig"
954
3f7e5815
LB
955source "arch/arm/mach-iop32x/Kconfig"
956
957source "arch/arm/mach-iop33x/Kconfig"
1da177e4 958
285f5fa7
DW
959source "arch/arm/mach-iop13xx/Kconfig"
960
1da177e4
LT
961source "arch/arm/mach-ixp4xx/Kconfig"
962
963source "arch/arm/mach-ixp2000/Kconfig"
964
c4713074
LB
965source "arch/arm/mach-ixp23xx/Kconfig"
966
95b8f20f
RK
967source "arch/arm/mach-kirkwood/Kconfig"
968
969source "arch/arm/mach-ks8695/Kconfig"
970
40805949
KW
971source "arch/arm/mach-lpc32xx/Kconfig"
972
95b8f20f
RK
973source "arch/arm/mach-msm/Kconfig"
974
794d15b2
SS
975source "arch/arm/mach-mv78xx0/Kconfig"
976
95b8f20f 977source "arch/arm/plat-mxc/Kconfig"
1da177e4 978
1d3f33d5
SG
979source "arch/arm/mach-mxs/Kconfig"
980
95b8f20f 981source "arch/arm/mach-netx/Kconfig"
49cbe786 982
95b8f20f
RK
983source "arch/arm/mach-nomadik/Kconfig"
984source "arch/arm/plat-nomadik/Kconfig"
985
186f93ea 986source "arch/arm/mach-nuc93x/Kconfig"
1da177e4 987
d48af15e
TL
988source "arch/arm/plat-omap/Kconfig"
989
990source "arch/arm/mach-omap1/Kconfig"
1da177e4 991
1dbae815
TL
992source "arch/arm/mach-omap2/Kconfig"
993
9dd0b194 994source "arch/arm/mach-orion5x/Kconfig"
585cf175 995
95b8f20f
RK
996source "arch/arm/mach-pxa/Kconfig"
997source "arch/arm/plat-pxa/Kconfig"
585cf175 998
95b8f20f
RK
999source "arch/arm/mach-mmp/Kconfig"
1000
1001source "arch/arm/mach-realview/Kconfig"
1002
1003source "arch/arm/mach-sa1100/Kconfig"
edabd38e 1004
cf383678 1005source "arch/arm/plat-samsung/Kconfig"
a21765a7 1006source "arch/arm/plat-s3c24xx/Kconfig"
c4ffccdd 1007source "arch/arm/plat-s5p/Kconfig"
a21765a7 1008
cee37e50 1009source "arch/arm/plat-spear/Kconfig"
a21765a7 1010
83ef3338
HK
1011source "arch/arm/plat-tcc/Kconfig"
1012
a21765a7 1013if ARCH_S3C2410
1da177e4 1014source "arch/arm/mach-s3c2410/Kconfig"
a21765a7 1015source "arch/arm/mach-s3c2412/Kconfig"
f1290a49 1016source "arch/arm/mach-s3c2416/Kconfig"
a21765a7 1017source "arch/arm/mach-s3c2440/Kconfig"
e4d06e39 1018source "arch/arm/mach-s3c2443/Kconfig"
a21765a7 1019endif
1da177e4 1020
a08ab637 1021if ARCH_S3C64XX
431107ea 1022source "arch/arm/mach-s3c64xx/Kconfig"
a08ab637
BD
1023endif
1024
49b7a491 1025source "arch/arm/mach-s5p64x0/Kconfig"
c4ffccdd 1026
5a7652f2 1027source "arch/arm/mach-s5pc100/Kconfig"
5a7652f2 1028
170f4e42
KK
1029source "arch/arm/mach-s5pv210/Kconfig"
1030
10606aad 1031source "arch/arm/mach-exynos4/Kconfig"
cc0e72b8 1032
882d01f9 1033source "arch/arm/mach-shmobile/Kconfig"
52c543f9 1034
c5f80065
EG
1035source "arch/arm/mach-tegra/Kconfig"
1036
95b8f20f 1037source "arch/arm/mach-u300/Kconfig"
1da177e4 1038
95b8f20f 1039source "arch/arm/mach-ux500/Kconfig"
1da177e4
LT
1040
1041source "arch/arm/mach-versatile/Kconfig"
1042
ceade897 1043source "arch/arm/mach-vexpress/Kconfig"
420c34e4 1044source "arch/arm/plat-versatile/Kconfig"
ceade897 1045
21f47fbc
AC
1046source "arch/arm/mach-vt8500/Kconfig"
1047
7ec80ddf 1048source "arch/arm/mach-w90x900/Kconfig"
1049
1da177e4
LT
1050# Definitions to make life easier
1051config ARCH_ACORN
1052 bool
1053
7ae1f7ec
LB
1054config PLAT_IOP
1055 bool
469d3044 1056 select GENERIC_CLOCKEVENTS
08f26b1e 1057 select HAVE_SCHED_CLOCK
7ae1f7ec 1058
69b02f6a
LB
1059config PLAT_ORION
1060 bool
bfe45e0b 1061 select CLKSRC_MMIO
dc7ad3b3 1062 select GENERIC_IRQ_CHIP
f06a1624 1063 select HAVE_SCHED_CLOCK
69b02f6a 1064
bd5ce433
EM
1065config PLAT_PXA
1066 bool
1067
f4b8b319
RK
1068config PLAT_VERSATILE
1069 bool
1070
e3887714
RK
1071config ARM_TIMER_SP804
1072 bool
bfe45e0b 1073 select CLKSRC_MMIO
e3887714 1074
1da177e4
LT
1075source arch/arm/mm/Kconfig
1076
afe4b25e
LB
1077config IWMMXT
1078 bool "Enable iWMMXt support"
ef6c8445
HZ
1079 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
1080 default y if PXA27x || PXA3xx || PXA95x || ARCH_MMP
afe4b25e
LB
1081 help
1082 Enable support for iWMMXt context switching at run time if
1083 running on a CPU that supports it.
1084
1da177e4
LT
1085# bool 'Use XScale PMU as timer source' CONFIG_XSCALE_PMU_TIMER
1086config XSCALE_PMU
1087 bool
1088 depends on CPU_XSCALE && !XSCALE_PMU_TIMER
1089 default y
1090
0f4f0672 1091config CPU_HAS_PMU
e399b1a4 1092 depends on (CPU_V6 || CPU_V6K || CPU_V7 || XSCALE_PMU) && \
8954bb0d 1093 (!ARCH_OMAP3 || OMAP3_EMU)
0f4f0672
JI
1094 default y
1095 bool
1096
52108641 1097config MULTI_IRQ_HANDLER
1098 bool
1099 help
1100 Allow each machine to specify it's own IRQ handler at run time.
1101
3b93e7b0
HC
1102if !MMU
1103source "arch/arm/Kconfig-nommu"
1104endif
1105
9cba3ccc
CM
1106config ARM_ERRATA_411920
1107 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
e399b1a4 1108 depends on CPU_V6 || CPU_V6K
9cba3ccc
CM
1109 help
1110 Invalidation of the Instruction Cache operation can
1111 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
1112 It does not affect the MPCore. This option enables the ARM Ltd.
1113 recommended workaround.
1114
7ce236fc
CM
1115config ARM_ERRATA_430973
1116 bool "ARM errata: Stale prediction on replaced interworking branch"
1117 depends on CPU_V7
1118 help
1119 This option enables the workaround for the 430973 Cortex-A8
1120 (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
1121 interworking branch is replaced with another code sequence at the
1122 same virtual address, whether due to self-modifying code or virtual
1123 to physical address re-mapping, Cortex-A8 does not recover from the
1124 stale interworking branch prediction. This results in Cortex-A8
1125 executing the new code sequence in the incorrect ARM or Thumb state.
1126 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
1127 and also flushes the branch target cache at every context switch.
1128 Note that setting specific bits in the ACTLR register may not be
1129 available in non-secure mode.
1130
855c551f
CM
1131config ARM_ERRATA_458693
1132 bool "ARM errata: Processor deadlock when a false hazard is created"
1133 depends on CPU_V7
1134 help
1135 This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1136 erratum. For very specific sequences of memory operations, it is
1137 possible for a hazard condition intended for a cache line to instead
1138 be incorrectly associated with a different cache line. This false
1139 hazard might then cause a processor deadlock. The workaround enables
1140 the L1 caching of the NEON accesses and disables the PLD instruction
1141 in the ACTLR register. Note that setting specific bits in the ACTLR
1142 register may not be available in non-secure mode.
1143
0516e464
CM
1144config ARM_ERRATA_460075
1145 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
1146 depends on CPU_V7
1147 help
1148 This option enables the workaround for the 460075 Cortex-A8 (r2p0)
1149 erratum. Any asynchronous access to the L2 cache may encounter a
1150 situation in which recent store transactions to the L2 cache are lost
1151 and overwritten with stale memory contents from external memory. The
1152 workaround disables the write-allocate mode for the L2 cache via the
1153 ACTLR register. Note that setting specific bits in the ACTLR register
1154 may not be available in non-secure mode.
1155
9f05027c
WD
1156config ARM_ERRATA_742230
1157 bool "ARM errata: DMB operation may be faulty"
1158 depends on CPU_V7 && SMP
1159 help
1160 This option enables the workaround for the 742230 Cortex-A9
1161 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
1162 between two write operations may not ensure the correct visibility
1163 ordering of the two writes. This workaround sets a specific bit in
1164 the diagnostic register of the Cortex-A9 which causes the DMB
1165 instruction to behave as a DSB, ensuring the correct behaviour of
1166 the two writes.
1167
a672e99b
WD
1168config ARM_ERRATA_742231
1169 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1170 depends on CPU_V7 && SMP
1171 help
1172 This option enables the workaround for the 742231 Cortex-A9
1173 (r2p0..r2p2) erratum. Under certain conditions, specific to the
1174 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1175 accessing some data located in the same cache line, may get corrupted
1176 data due to bad handling of the address hazard when the line gets
1177 replaced from one of the CPUs at the same time as another CPU is
1178 accessing it. This workaround sets specific bits in the diagnostic
1179 register of the Cortex-A9 which reduces the linefill issuing
1180 capabilities of the processor.
1181
9e65582a
SS
1182config PL310_ERRATA_588369
1183 bool "Clean & Invalidate maintenance operations do not invalidate clean lines"
2839e06c 1184 depends on CACHE_L2X0
9e65582a
SS
1185 help
1186 The PL310 L2 cache controller implements three types of Clean &
1187 Invalidate maintenance operations: by Physical Address
1188 (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
1189 They are architecturally defined to behave as the execution of a
1190 clean operation followed immediately by an invalidate operation,
1191 both performing to the same memory location. This functionality
1192 is not correctly implemented in PL310 as clean lines are not
2839e06c 1193 invalidated as a result of these operations.
cdf357f1
WD
1194
1195config ARM_ERRATA_720789
1196 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
1197 depends on CPU_V7 && SMP
1198 help
1199 This option enables the workaround for the 720789 Cortex-A9 (prior to
1200 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1201 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1202 As a consequence of this erratum, some TLB entries which should be
1203 invalidated are not, resulting in an incoherency in the system page
1204 tables. The workaround changes the TLB flushing routines to invalidate
1205 entries regardless of the ASID.
475d92fc 1206
1f0090a1
RK
1207config PL310_ERRATA_727915
1208 bool "Background Clean & Invalidate by Way operation can cause data corruption"
1209 depends on CACHE_L2X0
1210 help
1211 PL310 implements the Clean & Invalidate by Way L2 cache maintenance
1212 operation (offset 0x7FC). This operation runs in background so that
1213 PL310 can handle normal accesses while it is in progress. Under very
1214 rare circumstances, due to this erratum, write data can be lost when
1215 PL310 treats a cacheable write transaction during a Clean &
1216 Invalidate by Way operation.
1217
475d92fc
WD
1218config ARM_ERRATA_743622
1219 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1220 depends on CPU_V7
1221 help
1222 This option enables the workaround for the 743622 Cortex-A9
1223 (r2p0..r2p2) erratum. Under very rare conditions, a faulty
1224 optimisation in the Cortex-A9 Store Buffer may lead to data
1225 corruption. This workaround sets a specific bit in the diagnostic
1226 register of the Cortex-A9 which disables the Store Buffer
1227 optimisation, preventing the defect from occurring. This has no
1228 visible impact on the overall performance or power consumption of the
1229 processor.
1230
9a27c27c
WD
1231config ARM_ERRATA_751472
1232 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
1233 depends on CPU_V7 && SMP
1234 help
1235 This option enables the workaround for the 751472 Cortex-A9 (prior
1236 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
1237 completion of a following broadcasted operation if the second
1238 operation is received by a CPU before the ICIALLUIS has completed,
1239 potentially leading to corrupted entries in the cache or TLB.
1240
885028e4
SK
1241config ARM_ERRATA_753970
1242 bool "ARM errata: cache sync operation may be faulty"
1243 depends on CACHE_PL310
1244 help
1245 This option enables the workaround for the 753970 PL310 (r3p0) erratum.
1246
1247 Under some condition the effect of cache sync operation on
1248 the store buffer still remains when the operation completes.
1249 This means that the store buffer is always asked to drain and
1250 this prevents it from merging any further writes. The workaround
1251 is to replace the normal offset of cache sync operation (0x730)
1252 by another offset targeting an unmapped PL310 register 0x740.
1253 This has the same effect as the cache sync operation: store buffer
1254 drain and waiting for all buffers empty.
1255
fcbdc5fe
WD
1256config ARM_ERRATA_754322
1257 bool "ARM errata: possible faulty MMU translations following an ASID switch"
1258 depends on CPU_V7
1259 help
1260 This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1261 r3p*) erratum. A speculative memory access may cause a page table walk
1262 which starts prior to an ASID switch but completes afterwards. This
1263 can populate the micro-TLB with a stale entry which may be hit with
1264 the new ASID. This workaround places two dsb instructions in the mm
1265 switching code so that no page table walks can cross the ASID switch.
1266
5dab26af
WD
1267config ARM_ERRATA_754327
1268 bool "ARM errata: no automatic Store Buffer drain"
1269 depends on CPU_V7 && SMP
1270 help
1271 This option enables the workaround for the 754327 Cortex-A9 (prior to
1272 r2p0) erratum. The Store Buffer does not have any automatic draining
1273 mechanism and therefore a livelock may occur if an external agent
1274 continuously polls a memory location waiting to observe an update.
1275 This workaround defines cpu_relax() as smp_mb(), preventing correctly
1276 written polling loops from denying visibility of updates to memory.
1277
1da177e4
LT
1278endmenu
1279
1280source "arch/arm/common/Kconfig"
1281
1da177e4
LT
1282menu "Bus support"
1283
1284config ARM_AMBA
1285 bool
1286
1287config ISA
1288 bool
1da177e4
LT
1289 help
1290 Find out whether you have ISA slots on your motherboard. ISA is the
1291 name of a bus system, i.e. the way the CPU talks to the other stuff
1292 inside your box. Other bus systems are PCI, EISA, MicroChannel
1293 (MCA) or VESA. ISA is an older system, now being displaced by PCI;
1294 newer boards don't support it. If you have ISA, say Y, otherwise N.
1295
065909b9 1296# Select ISA DMA controller support
1da177e4
LT
1297config ISA_DMA
1298 bool
065909b9 1299 select ISA_DMA_API
1da177e4 1300
065909b9 1301# Select ISA DMA interface
5cae841b
AV
1302config ISA_DMA_API
1303 bool
5cae841b 1304
1da177e4 1305config PCI
0b05da72 1306 bool "PCI support" if MIGHT_HAVE_PCI
1da177e4
LT
1307 help
1308 Find out whether you have a PCI motherboard. PCI is the name of a
1309 bus system, i.e. the way the CPU talks to the other stuff inside
1310 your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
1311 VESA. If you have PCI, say Y, otherwise N.
1312
52882173
AV
1313config PCI_DOMAINS
1314 bool
1315 depends on PCI
1316
b080ac8a
MRJ
1317config PCI_NANOENGINE
1318 bool "BSE nanoEngine PCI support"
1319 depends on SA1100_NANOENGINE
1320 help
1321 Enable PCI on the BSE nanoEngine board.
1322
36e23590
MW
1323config PCI_SYSCALL
1324 def_bool PCI
1325
1da177e4
LT
1326# Select the host bridge type
1327config PCI_HOST_VIA82C505
1328 bool
1329 depends on PCI && ARCH_SHARK
1330 default y
1331
a0113a99
MR
1332config PCI_HOST_ITE8152
1333 bool
1334 depends on PCI && MACH_ARMCORE
1335 default y
1336 select DMABOUNCE
1337
1da177e4
LT
1338source "drivers/pci/Kconfig"
1339
1340source "drivers/pcmcia/Kconfig"
1341
1342endmenu
1343
1344menu "Kernel Features"
1345
0567a0c0
KH
1346source "kernel/time/Kconfig"
1347
1da177e4 1348config SMP
bb2d8130 1349 bool "Symmetric Multi-Processing"
fbb4ddac 1350 depends on CPU_V6K || CPU_V7
bc28248e 1351 depends on GENERIC_CLOCKEVENTS
971acb9b 1352 depends on REALVIEW_EB_ARM11MP || REALVIEW_EB_A9MP || \
89c3dedf 1353 MACH_REALVIEW_PB11MP || MACH_REALVIEW_PBX || ARCH_OMAP4 || \
10606aad 1354 ARCH_EXYNOS4 || ARCH_TEGRA || ARCH_U8500 || ARCH_VEXPRESS_CA9X4 || \
e9d728f5 1355 ARCH_MSM_SCORPIONMP || ARCH_SHMOBILE
f6dd9fa5 1356 select USE_GENERIC_SMP_HELPERS
89c3dedf 1357 select HAVE_ARM_SCU if !ARCH_MSM_SCORPIONMP
1da177e4
LT
1358 help
1359 This enables support for systems with more than one CPU. If you have
1360 a system with only one CPU, like most personal computers, say N. If
1361 you have a system with more than one CPU, say Y.
1362
1363 If you say N here, the kernel will run on single and multiprocessor
1364 machines, but will use only one CPU of a multiprocessor machine. If
1365 you say Y here, the kernel will run on many, but not all, single
1366 processor machines. On a single processor machine, the kernel will
1367 run faster if you say N here.
1368
03502faa 1369 See also <file:Documentation/i386/IO-APIC.txt>,
1da177e4 1370 <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
50a23e6e 1371 <http://tldp.org/HOWTO/SMP-HOWTO.html>.
1da177e4
LT
1372
1373 If you don't know what to do here, say N.
1374
f00ec48f
RK
1375config SMP_ON_UP
1376 bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
1377 depends on EXPERIMENTAL
4d2692a7 1378 depends on SMP && !XIP_KERNEL
f00ec48f
RK
1379 default y
1380 help
1381 SMP kernels contain instructions which fail on non-SMP processors.
1382 Enabling this option allows the kernel to modify itself to make
1383 these instructions safe. Disabling it allows about 1K of space
1384 savings.
1385
1386 If you don't know what to do here, say Y.
1387
a8cbcd92
RK
1388config HAVE_ARM_SCU
1389 bool
a8cbcd92
RK
1390 help
1391 This option enables support for the ARM system coherency unit
1392
f32f4ce2
RK
1393config HAVE_ARM_TWD
1394 bool
1395 depends on SMP
15095bb0 1396 select TICK_ONESHOT
f32f4ce2
RK
1397 help
1398 This options enables support for the ARM timer and watchdog unit
1399
8d5796d2
LB
1400choice
1401 prompt "Memory split"
1402 default VMSPLIT_3G
1403 help
1404 Select the desired split between kernel and user memory.
1405
1406 If you are not absolutely sure what you are doing, leave this
1407 option alone!
1408
1409 config VMSPLIT_3G
1410 bool "3G/1G user/kernel split"
1411 config VMSPLIT_2G
1412 bool "2G/2G user/kernel split"
1413 config VMSPLIT_1G
1414 bool "1G/3G user/kernel split"
1415endchoice
1416
1417config PAGE_OFFSET
1418 hex
1419 default 0x40000000 if VMSPLIT_1G
1420 default 0x80000000 if VMSPLIT_2G
1421 default 0xC0000000
1422
1da177e4
LT
1423config NR_CPUS
1424 int "Maximum number of CPUs (2-32)"
1425 range 2 32
1426 depends on SMP
1427 default "4"
1428
a054a811
RK
1429config HOTPLUG_CPU
1430 bool "Support for hot-pluggable CPUs (EXPERIMENTAL)"
1431 depends on SMP && HOTPLUG && EXPERIMENTAL
1432 help
1433 Say Y here to experiment with turning CPUs off and on. CPUs
1434 can be controlled through /sys/devices/system/cpu.
1435
37ee16ae
RK
1436config LOCAL_TIMERS
1437 bool "Use local timer interrupts"
971acb9b 1438 depends on SMP
37ee16ae 1439 default y
30d8bead 1440 select HAVE_ARM_TWD if (!ARCH_MSM_SCORPIONMP && !EXYNOS4_MCT)
37ee16ae
RK
1441 help
1442 Enable support for local timers on SMP platforms, rather then the
1443 legacy IPI broadcast method. Local timers allows the system
1444 accounting to be spread across the timer interval, preventing a
1445 "thundering herd" at every timer tick.
1446
d45a398f 1447source kernel/Kconfig.preempt
1da177e4 1448
f8065813
RK
1449config HZ
1450 int
49b7a491 1451 default 200 if ARCH_EBSA110 || ARCH_S3C2410 || ARCH_S5P64X0 || \
a73ddc61 1452 ARCH_S5PV210 || ARCH_EXYNOS4
bfe65704 1453 default OMAP_32K_TIMER_HZ if ARCH_OMAP && OMAP_32K_TIMER
5248c657 1454 default AT91_TIMER_HZ if ARCH_AT91
5da3e714 1455 default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
f8065813
RK
1456 default 100
1457
16c79651 1458config THUMB2_KERNEL
4a50bfe3 1459 bool "Compile the kernel in Thumb-2 mode (EXPERIMENTAL)"
e399b1a4 1460 depends on CPU_V7 && !CPU_V6 && !CPU_V6K && EXPERIMENTAL
16c79651
CM
1461 select AEABI
1462 select ARM_ASM_UNIFIED
1463 help
1464 By enabling this option, the kernel will be compiled in
1465 Thumb-2 mode. A compiler/assembler that understand the unified
1466 ARM-Thumb syntax is needed.
1467
1468 If unsure, say N.
1469
6f685c5c
DM
1470config THUMB2_AVOID_R_ARM_THM_JUMP11
1471 bool "Work around buggy Thumb-2 short branch relocations in gas"
1472 depends on THUMB2_KERNEL && MODULES
1473 default y
1474 help
1475 Various binutils versions can resolve Thumb-2 branches to
1476 locally-defined, preemptible global symbols as short-range "b.n"
1477 branch instructions.
1478
1479 This is a problem, because there's no guarantee the final
1480 destination of the symbol, or any candidate locations for a
1481 trampoline, are within range of the branch. For this reason, the
1482 kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
1483 relocation in modules at all, and it makes little sense to add
1484 support.
1485
1486 The symptom is that the kernel fails with an "unsupported
1487 relocation" error when loading some modules.
1488
1489 Until fixed tools are available, passing
1490 -fno-optimize-sibling-calls to gcc should prevent gcc generating
1491 code which hits this problem, at the cost of a bit of extra runtime
1492 stack usage in some cases.
1493
1494 The problem is described in more detail at:
1495 https://bugs.launchpad.net/binutils-linaro/+bug/725126
1496
1497 Only Thumb-2 kernels are affected.
1498
1499 Unless you are sure your tools don't have this problem, say Y.
1500
0becb088
CM
1501config ARM_ASM_UNIFIED
1502 bool
1503
704bdda0
NP
1504config AEABI
1505 bool "Use the ARM EABI to compile the kernel"
1506 help
1507 This option allows for the kernel to be compiled using the latest
1508 ARM ABI (aka EABI). This is only useful if you are using a user
1509 space environment that is also compiled with EABI.
1510
1511 Since there are major incompatibilities between the legacy ABI and
1512 EABI, especially with regard to structure member alignment, this
1513 option also changes the kernel syscall calling convention to
1514 disambiguate both ABIs and allow for backward compatibility support
1515 (selected with CONFIG_OABI_COMPAT).
1516
1517 To use this you need GCC version 4.0.0 or later.
1518
6c90c872 1519config OABI_COMPAT
a73a3ff1 1520 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
9bc433a1 1521 depends on AEABI && EXPERIMENTAL && !THUMB2_KERNEL
6c90c872
NP
1522 default y
1523 help
1524 This option preserves the old syscall interface along with the
1525 new (ARM EABI) one. It also provides a compatibility layer to
1526 intercept syscalls that have structure arguments which layout
1527 in memory differs between the legacy ABI and the new ARM EABI
1528 (only for non "thumb" binaries). This option adds a tiny
1529 overhead to all syscalls and produces a slightly larger kernel.
1530 If you know you'll be using only pure EABI user space then you
1531 can say N here. If this option is not selected and you attempt
1532 to execute a legacy ABI binary then the result will be
1533 UNPREDICTABLE (in fact it can be predicted that it won't work
1534 at all). If in doubt say Y.
1535
eb33575c 1536config ARCH_HAS_HOLES_MEMORYMODEL
e80d6a24 1537 bool
e80d6a24 1538
05944d74
RK
1539config ARCH_SPARSEMEM_ENABLE
1540 bool
1541
07a2f737
RK
1542config ARCH_SPARSEMEM_DEFAULT
1543 def_bool ARCH_SPARSEMEM_ENABLE
1544
05944d74 1545config ARCH_SELECT_MEMORY_MODEL
be370302 1546 def_bool ARCH_SPARSEMEM_ENABLE
c80d79d7 1547
7b7bf499
WD
1548config HAVE_ARCH_PFN_VALID
1549 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
1550
053a96ca 1551config HIGHMEM
e8db89a2
RK
1552 bool "High Memory Support"
1553 depends on MMU
053a96ca
NP
1554 help
1555 The address space of ARM processors is only 4 Gigabytes large
1556 and it has to accommodate user address space, kernel address
1557 space as well as some memory mapped IO. That means that, if you
1558 have a large amount of physical memory and/or IO, not all of the
1559 memory can be "permanently mapped" by the kernel. The physical
1560 memory that is not permanently mapped is called "high memory".
1561
1562 Depending on the selected kernel/user memory split, minimum
1563 vmalloc space and actual amount of RAM, you may not need this
1564 option which should result in a slightly faster kernel.
1565
1566 If unsure, say n.
1567
65cec8e3
RK
1568config HIGHPTE
1569 bool "Allocate 2nd-level pagetables from highmem"
1570 depends on HIGHMEM
65cec8e3 1571
1b8873a0
JI
1572config HW_PERF_EVENTS
1573 bool "Enable hardware performance counter support for perf events"
fe166148 1574 depends on PERF_EVENTS && CPU_HAS_PMU
1b8873a0
JI
1575 default y
1576 help
1577 Enable hardware performance counter support for perf events. If
1578 disabled, perf events will use software events only.
1579
3f22ab27
DH
1580source "mm/Kconfig"
1581
c1b2d970
MD
1582config FORCE_MAX_ZONEORDER
1583 int "Maximum zone order" if ARCH_SHMOBILE
1584 range 11 64 if ARCH_SHMOBILE
1585 default "9" if SA1111
1586 default "11"
1587 help
1588 The kernel memory allocator divides physically contiguous memory
1589 blocks into "zones", where each zone is a power of two number of
1590 pages. This option selects the largest power of two that the kernel
1591 keeps in the memory allocator. If you need to allocate very large
1592 blocks of physically contiguous memory, then you may need to
1593 increase this value.
1594
1595 This config option is actually maximum order plus one. For example,
1596 a value of 11 means that the largest free memory block is 2^10 pages.
1597
1da177e4
LT
1598config LEDS
1599 bool "Timer and CPU usage LEDs"
e055d5bf 1600 depends on ARCH_CDB89712 || ARCH_EBSA110 || \
8c8fdbc9 1601 ARCH_EBSA285 || ARCH_INTEGRATOR || \
1da177e4
LT
1602 ARCH_LUBBOCK || MACH_MAINSTONE || ARCH_NETWINDER || \
1603 ARCH_OMAP || ARCH_P720T || ARCH_PXA_IDP || \
73a59c1c 1604 ARCH_SA1100 || ARCH_SHARK || ARCH_VERSATILE || \
25329671 1605 ARCH_AT91 || ARCH_DAVINCI || \
ff3042fb 1606 ARCH_KS8695 || MACH_RD88F5182 || ARCH_REALVIEW
1da177e4
LT
1607 help
1608 If you say Y here, the LEDs on your machine will be used
1609 to provide useful information about your current system status.
1610
1611 If you are compiling a kernel for a NetWinder or EBSA-285, you will
1612 be able to select which LEDs are active using the options below. If
1613 you are compiling a kernel for the EBSA-110 or the LART however, the
1614 red LED will simply flash regularly to indicate that the system is
1615 still functional. It is safe to say Y here if you have a CATS
1616 system, but the driver will do nothing.
1617
1618config LEDS_TIMER
1619 bool "Timer LED" if (!ARCH_CDB89712 && !ARCH_OMAP) || \
eebdf7d7
DB
1620 OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
1621 || MACH_OMAP_PERSEUS2
1da177e4 1622 depends on LEDS
0567a0c0 1623 depends on !GENERIC_CLOCKEVENTS
1da177e4
LT
1624 default y if ARCH_EBSA110
1625 help
1626 If you say Y here, one of the system LEDs (the green one on the
1627 NetWinder, the amber one on the EBSA285, or the red one on the LART)
1628 will flash regularly to indicate that the system is still
1629 operational. This is mainly useful to kernel hackers who are
1630 debugging unstable kernels.
1631
1632 The LART uses the same LED for both Timer LED and CPU usage LED
1633 functions. You may choose to use both, but the Timer LED function
1634 will overrule the CPU usage LED.
1635
1636config LEDS_CPU
1637 bool "CPU usage LED" if (!ARCH_CDB89712 && !ARCH_EBSA110 && \
eebdf7d7
DB
1638 !ARCH_OMAP) \
1639 || OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
1640 || MACH_OMAP_PERSEUS2
1da177e4
LT
1641 depends on LEDS
1642 help
1643 If you say Y here, the red LED will be used to give a good real
1644 time indication of CPU usage, by lighting whenever the idle task
1645 is not currently executing.
1646
1647 The LART uses the same LED for both Timer LED and CPU usage LED
1648 functions. You may choose to use both, but the Timer LED function
1649 will overrule the CPU usage LED.
1650
1651config ALIGNMENT_TRAP
1652 bool
f12d0d7c 1653 depends on CPU_CP15_MMU
1da177e4 1654 default y if !ARCH_EBSA110
e119bfff 1655 select HAVE_PROC_CPU if PROC_FS
1da177e4 1656 help
84eb8d06 1657 ARM processors cannot fetch/store information which is not
1da177e4
LT
1658 naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1659 address divisible by 4. On 32-bit ARM processors, these non-aligned
1660 fetch/store instructions will be emulated in software if you say
1661 here, which has a severe performance impact. This is necessary for
1662 correct operation of some network protocols. With an IP-only
1663 configuration it is safe to say N, otherwise say Y.
1664
39ec58f3
LB
1665config UACCESS_WITH_MEMCPY
1666 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user() (EXPERIMENTAL)"
1667 depends on MMU && EXPERIMENTAL
1668 default y if CPU_FEROCEON
1669 help
1670 Implement faster copy_to_user and clear_user methods for CPU
1671 cores where a 8-word STM instruction give significantly higher
1672 memory write throughput than a sequence of individual 32bit stores.
1673
1674 A possible side effect is a slight increase in scheduling latency
1675 between threads sharing the same address space if they invoke
1676 such copy operations with large buffers.
1677
1678 However, if the CPU data cache is using a write-allocate mode,
1679 this option is unlikely to provide any performance gain.
1680
70c70d97
NP
1681config SECCOMP
1682 bool
1683 prompt "Enable seccomp to safely compute untrusted bytecode"
1684 ---help---
1685 This kernel feature is useful for number crunching applications
1686 that may need to compute untrusted bytecode during their
1687 execution. By using pipes or other transports made available to
1688 the process as file descriptors supporting the read/write
1689 syscalls, it's possible to isolate those applications in
1690 their own address space using seccomp. Once seccomp is
1691 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1692 and the task is only allowed to execute a few safe syscalls
1693 defined by each seccomp mode.
1694
c743f380
NP
1695config CC_STACKPROTECTOR
1696 bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
4a50bfe3 1697 depends on EXPERIMENTAL
c743f380
NP
1698 help
1699 This option turns on the -fstack-protector GCC feature. This
1700 feature puts, at the beginning of functions, a canary value on
1701 the stack just before the return address, and validates
1702 the value just before actually returning. Stack based buffer
1703 overflows (that need to overwrite this return address) now also
1704 overwrite the canary, which gets detected and the attack is then
1705 neutralized via a kernel panic.
1706 This feature requires gcc version 4.2 or above.
1707
73a65b3f
UKK
1708config DEPRECATED_PARAM_STRUCT
1709 bool "Provide old way to pass kernel parameters"
1710 help
1711 This was deprecated in 2001 and announced to live on for 5 years.
1712 Some old boot loaders still use this way.
1713
1da177e4
LT
1714endmenu
1715
1716menu "Boot options"
1717
9eb8f674
GL
1718config USE_OF
1719 bool "Flattened Device Tree support"
1720 select OF
1721 select OF_EARLY_FLATTREE
08a543ad 1722 select IRQ_DOMAIN
9eb8f674
GL
1723 help
1724 Include support for flattened device tree machine descriptions.
1725
1da177e4
LT
1726# Compressed boot loader in ROM. Yes, we really want to ask about
1727# TEXT and BSS so we preserve their values in the config files.
1728config ZBOOT_ROM_TEXT
1729 hex "Compressed ROM boot loader base address"
1730 default "0"
1731 help
1732 The physical address at which the ROM-able zImage is to be
1733 placed in the target. Platforms which normally make use of
1734 ROM-able zImage formats normally set this to a suitable
1735 value in their defconfig file.
1736
1737 If ZBOOT_ROM is not enabled, this has no effect.
1738
1739config ZBOOT_ROM_BSS
1740 hex "Compressed ROM boot loader BSS address"
1741 default "0"
1742 help
f8c440b2
DF
1743 The base address of an area of read/write memory in the target
1744 for the ROM-able zImage which must be available while the
1745 decompressor is running. It must be large enough to hold the
1746 entire decompressed kernel plus an additional 128 KiB.
1747 Platforms which normally make use of ROM-able zImage formats
1748 normally set this to a suitable value in their defconfig file.
1da177e4
LT
1749
1750 If ZBOOT_ROM is not enabled, this has no effect.
1751
1752config ZBOOT_ROM
1753 bool "Compressed boot loader in ROM/flash"
1754 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
1755 help
1756 Say Y here if you intend to execute your compressed kernel image
1757 (zImage) directly from ROM or flash. If unsure, say N.
1758
090ab3ff
SH
1759choice
1760 prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
1761 depends on ZBOOT_ROM && ARCH_SH7372 && EXPERIMENTAL
1762 default ZBOOT_ROM_NONE
1763 help
1764 Include experimental SD/MMC loading code in the ROM-able zImage.
1765 With this enabled it is possible to write the the ROM-able zImage
1766 kernel image to an MMC or SD card and boot the kernel straight
1767 from the reset vector. At reset the processor Mask ROM will load
1768 the first part of the the ROM-able zImage which in turn loads the
1769 rest the kernel image to RAM.
1770
1771config ZBOOT_ROM_NONE
1772 bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
1773 help
1774 Do not load image from SD or MMC
1775
f45b1149
SH
1776config ZBOOT_ROM_MMCIF
1777 bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
f45b1149 1778 help
090ab3ff
SH
1779 Load image from MMCIF hardware block.
1780
1781config ZBOOT_ROM_SH_MOBILE_SDHI
1782 bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
1783 help
1784 Load image from SDHI hardware block
1785
1786endchoice
f45b1149 1787
1da177e4
LT
1788config CMDLINE
1789 string "Default kernel command string"
1790 default ""
1791 help
1792 On some architectures (EBSA110 and CATS), there is currently no way
1793 for the boot loader to pass arguments to the kernel. For these
1794 architectures, you should supply some command-line options at build
1795 time by entering them here. As a minimum, you should specify the
1796 memory size and the root device (e.g., mem=64M root=/dev/nfs).
1797
4394c124
VB
1798choice
1799 prompt "Kernel command line type" if CMDLINE != ""
1800 default CMDLINE_FROM_BOOTLOADER
1801
1802config CMDLINE_FROM_BOOTLOADER
1803 bool "Use bootloader kernel arguments if available"
1804 help
1805 Uses the command-line options passed by the boot loader. If
1806 the boot loader doesn't provide any, the default kernel command
1807 string provided in CMDLINE will be used.
1808
1809config CMDLINE_EXTEND
1810 bool "Extend bootloader kernel arguments"
1811 help
1812 The command-line arguments provided by the boot loader will be
1813 appended to the default kernel command string.
1814
92d2040d
AH
1815config CMDLINE_FORCE
1816 bool "Always use the default kernel command string"
92d2040d
AH
1817 help
1818 Always use the default kernel command string, even if the boot
1819 loader passes other arguments to the kernel.
1820 This is useful if you cannot or don't want to change the
1821 command-line options your boot loader passes to the kernel.
4394c124 1822endchoice
92d2040d 1823
1da177e4
LT
1824config XIP_KERNEL
1825 bool "Kernel Execute-In-Place from ROM"
1826 depends on !ZBOOT_ROM
1827 help
1828 Execute-In-Place allows the kernel to run from non-volatile storage
1829 directly addressable by the CPU, such as NOR flash. This saves RAM
1830 space since the text section of the kernel is not loaded from flash
1831 to RAM. Read-write sections, such as the data section and stack,
1832 are still copied to RAM. The XIP kernel is not compressed since
1833 it has to run directly from flash, so it will take more space to
1834 store it. The flash address used to link the kernel object files,
1835 and for storing it, is configuration dependent. Therefore, if you
1836 say Y here, you must know the proper physical address where to
1837 store the kernel image depending on your own flash memory usage.
1838
1839 Also note that the make target becomes "make xipImage" rather than
1840 "make zImage" or "make Image". The final kernel binary to put in
1841 ROM memory will be arch/arm/boot/xipImage.
1842
1843 If unsure, say N.
1844
1845config XIP_PHYS_ADDR
1846 hex "XIP Kernel Physical Location"
1847 depends on XIP_KERNEL
1848 default "0x00080000"
1849 help
1850 This is the physical address in your flash memory the kernel will
1851 be linked for and stored to. This address is dependent on your
1852 own flash usage.
1853
c587e4a6
RP
1854config KEXEC
1855 bool "Kexec system call (EXPERIMENTAL)"
1856 depends on EXPERIMENTAL
1857 help
1858 kexec is a system call that implements the ability to shutdown your
1859 current kernel, and to start another kernel. It is like a reboot
01dd2fbf 1860 but it is independent of the system firmware. And like a reboot
c587e4a6
RP
1861 you can start any kernel with it, not just Linux.
1862
1863 It is an ongoing process to be certain the hardware in a machine
1864 is properly shutdown, so do not be surprised if this code does not
1865 initially work for you. It may help to enable device hotplugging
1866 support.
1867
4cd9d6f7
RP
1868config ATAGS_PROC
1869 bool "Export atags in procfs"
b98d7291
UL
1870 depends on KEXEC
1871 default y
4cd9d6f7
RP
1872 help
1873 Should the atags used to boot the kernel be exported in an "atags"
1874 file in procfs. Useful with kexec.
1875
cb5d39b3
MW
1876config CRASH_DUMP
1877 bool "Build kdump crash kernel (EXPERIMENTAL)"
1878 depends on EXPERIMENTAL
1879 help
1880 Generate crash dump after being started by kexec. This should
1881 be normally only set in special crash dump kernels which are
1882 loaded in the main kernel with kexec-tools into a specially
1883 reserved region and then later executed after a crash by
1884 kdump/kexec. The crash dump kernel must be compiled to a
1885 memory address not used by the main kernel
1886
1887 For more details see Documentation/kdump/kdump.txt
1888
e69edc79
EM
1889config AUTO_ZRELADDR
1890 bool "Auto calculation of the decompressed kernel image address"
1891 depends on !ZBOOT_ROM && !ARCH_U300
1892 help
1893 ZRELADDR is the physical address where the decompressed kernel
1894 image will be placed. If AUTO_ZRELADDR is selected, the address
1895 will be determined at run-time by masking the current IP with
1896 0xf8000000. This assumes the zImage being placed in the first 128MB
1897 from start of memory.
1898
1da177e4
LT
1899endmenu
1900
ac9d7efc 1901menu "CPU Power Management"
1da177e4 1902
89c52ed4 1903if ARCH_HAS_CPUFREQ
1da177e4
LT
1904
1905source "drivers/cpufreq/Kconfig"
1906
64f102b6
YS
1907config CPU_FREQ_IMX
1908 tristate "CPUfreq driver for i.MX CPUs"
1909 depends on ARCH_MXC && CPU_FREQ
1910 help
1911 This enables the CPUfreq driver for i.MX CPUs.
1912
1da177e4
LT
1913config CPU_FREQ_SA1100
1914 bool
1da177e4
LT
1915
1916config CPU_FREQ_SA1110
1917 bool
1da177e4
LT
1918
1919config CPU_FREQ_INTEGRATOR
1920 tristate "CPUfreq driver for ARM Integrator CPUs"
1921 depends on ARCH_INTEGRATOR && CPU_FREQ
1922 default y
1923 help
1924 This enables the CPUfreq driver for ARM Integrator CPUs.
1925
1926 For details, take a look at <file:Documentation/cpu-freq>.
1927
1928 If in doubt, say Y.
1929
9e2697ff
RK
1930config CPU_FREQ_PXA
1931 bool
1932 depends on CPU_FREQ && ARCH_PXA && PXA25x
1933 default y
1934 select CPU_FREQ_DEFAULT_GOV_USERSPACE
1935
9d56c02a
BD
1936config CPU_FREQ_S3C
1937 bool
1938 help
1939 Internal configuration node for common cpufreq on Samsung SoC
1940
1941config CPU_FREQ_S3C24XX
4a50bfe3 1942 bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)"
9d56c02a
BD
1943 depends on ARCH_S3C2410 && CPU_FREQ && EXPERIMENTAL
1944 select CPU_FREQ_S3C
1945 help
1946 This enables the CPUfreq driver for the Samsung S3C24XX family
1947 of CPUs.
1948
1949 For details, take a look at <file:Documentation/cpu-freq>.
1950
1951 If in doubt, say N.
1952
1953config CPU_FREQ_S3C24XX_PLL
4a50bfe3 1954 bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)"
9d56c02a
BD
1955 depends on CPU_FREQ_S3C24XX && EXPERIMENTAL
1956 help
1957 Compile in support for changing the PLL frequency from the
1958 S3C24XX series CPUfreq driver. The PLL takes time to settle
1959 after a frequency change, so by default it is not enabled.
1960
1961 This also means that the PLL tables for the selected CPU(s) will
1962 be built which may increase the size of the kernel image.
1963
1964config CPU_FREQ_S3C24XX_DEBUG
1965 bool "Debug CPUfreq Samsung driver core"
1966 depends on CPU_FREQ_S3C24XX
1967 help
1968 Enable s3c_freq_dbg for the Samsung S3C CPUfreq core
1969
1970config CPU_FREQ_S3C24XX_IODEBUG
1971 bool "Debug CPUfreq Samsung driver IO timing"
1972 depends on CPU_FREQ_S3C24XX
1973 help
1974 Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core
1975
e6d197a6
BD
1976config CPU_FREQ_S3C24XX_DEBUGFS
1977 bool "Export debugfs for CPUFreq"
1978 depends on CPU_FREQ_S3C24XX && DEBUG_FS
1979 help
1980 Export status information via debugfs.
1981
1da177e4
LT
1982endif
1983
ac9d7efc
RK
1984source "drivers/cpuidle/Kconfig"
1985
1986endmenu
1987
1da177e4
LT
1988menu "Floating point emulation"
1989
1990comment "At least one emulation must be selected"
1991
1992config FPE_NWFPE
1993 bool "NWFPE math emulation"
593c252a 1994 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
1da177e4
LT
1995 ---help---
1996 Say Y to include the NWFPE floating point emulator in the kernel.
1997 This is necessary to run most binaries. Linux does not currently
1998 support floating point hardware so you need to say Y here even if
1999 your machine has an FPA or floating point co-processor podule.
2000
2001 You may say N here if you are going to load the Acorn FPEmulator
2002 early in the bootup.
2003
2004config FPE_NWFPE_XP
2005 bool "Support extended precision"
bedf142b 2006 depends on FPE_NWFPE
1da177e4
LT
2007 help
2008 Say Y to include 80-bit support in the kernel floating-point
2009 emulator. Otherwise, only 32 and 64-bit support is compiled in.
2010 Note that gcc does not generate 80-bit operations by default,
2011 so in most cases this option only enlarges the size of the
2012 floating point emulator without any good reason.
2013
2014 You almost surely want to say N here.
2015
2016config FPE_FASTFPE
2017 bool "FastFPE math emulation (EXPERIMENTAL)"
8993a44c 2018 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 && EXPERIMENTAL
1da177e4
LT
2019 ---help---
2020 Say Y here to include the FAST floating point emulator in the kernel.
2021 This is an experimental much faster emulator which now also has full
2022 precision for the mantissa. It does not support any exceptions.
2023 It is very simple, and approximately 3-6 times faster than NWFPE.
2024
2025 It should be sufficient for most programs. It may be not suitable
2026 for scientific calculations, but you have to check this for yourself.
2027 If you do not feel you need a faster FP emulation you should better
2028 choose NWFPE.
2029
2030config VFP
2031 bool "VFP-format floating point maths"
e399b1a4 2032 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
1da177e4
LT
2033 help
2034 Say Y to include VFP support code in the kernel. This is needed
2035 if your hardware includes a VFP unit.
2036
2037 Please see <file:Documentation/arm/VFP/release-notes.txt> for
2038 release notes and additional status information.
2039
2040 Say N if your target does not have VFP hardware.
2041
25ebee02
CM
2042config VFPv3
2043 bool
2044 depends on VFP
2045 default y if CPU_V7
2046
b5872db4
CM
2047config NEON
2048 bool "Advanced SIMD (NEON) Extension support"
2049 depends on VFPv3 && CPU_V7
2050 help
2051 Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2052 Extension.
2053
1da177e4
LT
2054endmenu
2055
2056menu "Userspace binary formats"
2057
2058source "fs/Kconfig.binfmt"
2059
2060config ARTHUR
2061 tristate "RISC OS personality"
704bdda0 2062 depends on !AEABI
1da177e4
LT
2063 help
2064 Say Y here to include the kernel code necessary if you want to run
2065 Acorn RISC OS/Arthur binaries under Linux. This code is still very
2066 experimental; if this sounds frightening, say N and sleep in peace.
2067 You can also say M here to compile this support as a module (which
2068 will be called arthur).
2069
2070endmenu
2071
2072menu "Power management options"
2073
eceab4ac 2074source "kernel/power/Kconfig"
1da177e4 2075
f4cb5700 2076config ARCH_SUSPEND_POSSIBLE
586893eb 2077 depends on !ARCH_S5P64X0 && !ARCH_S5PC100
6a786182
RK
2078 depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \
2079 CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE
f4cb5700
JB
2080 def_bool y
2081
1da177e4
LT
2082endmenu
2083
d5950b43
SR
2084source "net/Kconfig"
2085
ac25150f 2086source "drivers/Kconfig"
1da177e4
LT
2087
2088source "fs/Kconfig"
2089
1da177e4
LT
2090source "arch/arm/Kconfig.debug"
2091
2092source "security/Kconfig"
2093
2094source "crypto/Kconfig"
2095
2096source "lib/Kconfig"
This page took 1.14045 seconds and 5 git commands to generate.