acpi: Export the acpi_processor_get_performance_info
[deliverable/linux.git] / arch / arm / Kconfig
CommitLineData
1da177e4
LT
1config ARM
2 bool
3 default y
b1b3f49c
RK
4 select ARCH_BINFMT_ELF_RANDOMIZE_PIE
5 select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
7563bbf8 6 select ARCH_HAVE_CUSTOM_GPIO_H
3d06770e 7 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
b1b3f49c 8 select ARCH_WANT_IPC_PARSE_VERSION
ee951c63 9 select BUILDTIME_EXTABLE_SORT if MMU
b1b3f49c 10 select CPU_PM if (SUSPEND || CPU_IDLE)
39b175a0 11 select DCACHE_WORD_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && !CPU_BIG_ENDIAN && MMU
a41297a0 12 select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI)
b1b3f49c
RK
13 select GENERIC_CLOCKEVENTS_BROADCAST if SMP
14 select GENERIC_IRQ_PROBE
15 select GENERIC_IRQ_SHOW
b1b3f49c
RK
16 select GENERIC_PCI_IOMAP
17 select GENERIC_SMP_IDLE_THREAD
18 select GENERIC_STRNCPY_FROM_USER
19 select GENERIC_STRNLEN_USER
20 select HARDIRQS_SW_RESEND
21 select HAVE_AOUT
09f05d85 22 select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
5cbad0eb 23 select HAVE_ARCH_KGDB
4095ccc3 24 select HAVE_ARCH_SECCOMP_FILTER
0693bf68 25 select HAVE_ARCH_TRACEHOOK
b1b3f49c
RK
26 select HAVE_BPF_JIT
27 select HAVE_C_RECORDMCOUNT
28 select HAVE_DEBUG_KMEMLEAK
29 select HAVE_DMA_API_DEBUG
30 select HAVE_DMA_ATTRS
31 select HAVE_DMA_CONTIGUOUS if MMU
80be7a7f 32 select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
b1b3f49c 33 select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
0e341af8 34 select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
b1b3f49c 35 select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
1fe53268 36 select HAVE_GENERIC_DMA_COHERENT
b1b3f49c
RK
37 select HAVE_GENERIC_HARDIRQS
38 select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
39 select HAVE_IDE if PCI || ISA || PCMCIA
e7db7b42 40 select HAVE_KERNEL_GZIP
6e8699f7 41 select HAVE_KERNEL_LZMA
b1b3f49c 42 select HAVE_KERNEL_LZO
a7f464f3 43 select HAVE_KERNEL_XZ
b1b3f49c
RK
44 select HAVE_KPROBES if !XIP_KERNEL
45 select HAVE_KRETPROBES if (HAVE_KPROBES)
46 select HAVE_MEMBLOCK
47 select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
7ada189f 48 select HAVE_PERF_EVENTS
e513f8bf 49 select HAVE_REGS_AND_STACK_ACCESS_API
b1b3f49c 50 select HAVE_SYSCALL_TRACEPOINTS
af1839eb 51 select HAVE_UID16
3d92a71a 52 select KTIME_SCALAR
b1b3f49c
RK
53 select PERF_USE_VMALLOC
54 select RTC_LIB
55 select SYS_SUPPORTS_APM_EMULATION
786d35d4
DH
56 select HAVE_MOD_ARCH_SPECIFIC if ARM_UNWIND
57 select MODULES_USE_ELF_REL
38a61b6b 58 select CLONE_BACKWARDS
b68fec24 59 select OLD_SIGSUSPEND3
50bcb7e4 60 select OLD_SIGACTION
1da177e4
LT
61 help
62 The ARM series is a line of low-power-consumption RISC chip designs
f6c8965a 63 licensed by ARM Ltd and targeted at embedded applications and
1da177e4 64 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
f6c8965a 65 manufactured, but legacy ARM-based PC hardware remains popular in
1da177e4
LT
66 Europe. There is an ARM Linux project with a web page at
67 <http://www.arm.linux.org.uk/>.
68
74facffe
RK
69config ARM_HAS_SG_CHAIN
70 bool
71
4ce63fcd
MS
72config NEED_SG_DMA_LENGTH
73 bool
74
75config ARM_DMA_USE_IOMMU
4ce63fcd 76 bool
b1b3f49c
RK
77 select ARM_HAS_SG_CHAIN
78 select NEED_SG_DMA_LENGTH
4ce63fcd 79
1a189b97
RK
80config HAVE_PWM
81 bool
82
0b05da72
HUK
83config MIGHT_HAVE_PCI
84 bool
85
75e7153a
RB
86config SYS_SUPPORTS_APM_EMULATION
87 bool
88
0a938b97
DB
89config GENERIC_GPIO
90 bool
0a938b97 91
bc581770
LW
92config HAVE_TCM
93 bool
94 select GENERIC_ALLOCATOR
95
e119bfff
RK
96config HAVE_PROC_CPU
97 bool
98
5ea81769
AV
99config NO_IOPORT
100 bool
5ea81769 101
1da177e4
LT
102config EISA
103 bool
104 ---help---
105 The Extended Industry Standard Architecture (EISA) bus was
106 developed as an open alternative to the IBM MicroChannel bus.
107
108 The EISA bus provided some of the features of the IBM MicroChannel
109 bus while maintaining backward compatibility with cards made for
110 the older ISA bus. The EISA bus saw limited use between 1988 and
111 1995 when it was made obsolete by the PCI bus.
112
113 Say Y here if you are building a kernel for an EISA-based machine.
114
115 Otherwise, say N.
116
117config SBUS
118 bool
119
f16fb1ec
RK
120config STACKTRACE_SUPPORT
121 bool
122 default y
123
f76e9154
NP
124config HAVE_LATENCYTOP_SUPPORT
125 bool
126 depends on !SMP
127 default y
128
f16fb1ec
RK
129config LOCKDEP_SUPPORT
130 bool
131 default y
132
7ad1bcb2
RK
133config TRACE_IRQFLAGS_SUPPORT
134 bool
135 default y
136
1da177e4
LT
137config RWSEM_GENERIC_SPINLOCK
138 bool
139 default y
140
141config RWSEM_XCHGADD_ALGORITHM
142 bool
143
f0d1b0b3
DH
144config ARCH_HAS_ILOG2_U32
145 bool
f0d1b0b3
DH
146
147config ARCH_HAS_ILOG2_U64
148 bool
f0d1b0b3 149
89c52ed4
BD
150config ARCH_HAS_CPUFREQ
151 bool
152 help
153 Internal node to signify that the ARCH has CPUFREQ support
154 and that the relevant menu configurations are displayed for
155 it.
156
b89c3b16
AM
157config GENERIC_HWEIGHT
158 bool
159 default y
160
1da177e4
LT
161config GENERIC_CALIBRATE_DELAY
162 bool
163 default y
164
a08b6b79
Z
165config ARCH_MAY_HAVE_PC_FDC
166 bool
167
5ac6da66
CL
168config ZONE_DMA
169 bool
5ac6da66 170
ccd7ab7f
FT
171config NEED_DMA_MAP_STATE
172 def_bool y
173
58af4a24
RH
174config ARCH_HAS_DMA_SET_COHERENT_MASK
175 bool
176
1da177e4
LT
177config GENERIC_ISA_DMA
178 bool
179
1da177e4
LT
180config FIQ
181 bool
182
13a5045d
RH
183config NEED_RET_TO_USER
184 bool
185
034d2f5a
AV
186config ARCH_MTD_XIP
187 bool
188
c760fc19
HC
189config VECTORS_BASE
190 hex
6afd6fae 191 default 0xffff0000 if MMU || CPU_HIGH_VECTOR
c760fc19
HC
192 default DRAM_BASE if REMAP_VECTORS_TO_RAM
193 default 0x00000000
194 help
195 The base address of exception vectors.
196
dc21af99 197config ARM_PATCH_PHYS_VIRT
c1becedc
RK
198 bool "Patch physical to virtual translations at runtime" if EMBEDDED
199 default y
b511d75d 200 depends on !XIP_KERNEL && MMU
dc21af99
RK
201 depends on !ARCH_REALVIEW || !SPARSEMEM
202 help
111e9a5c
RK
203 Patch phys-to-virt and virt-to-phys translation functions at
204 boot and module load time according to the position of the
205 kernel in system memory.
dc21af99 206
111e9a5c 207 This can only be used with non-XIP MMU kernels where the base
daece596 208 of physical memory is at a 16MB boundary.
dc21af99 209
c1becedc
RK
210 Only disable this option if you know that you do not require
211 this feature (eg, building a kernel for a single machine) and
212 you need to shrink the kernel to the minimal size.
dc21af99 213
01464226
RH
214config NEED_MACH_GPIO_H
215 bool
216 help
217 Select this when mach/gpio.h is required to provide special
218 definitions for this platform. The need for mach/gpio.h should
219 be avoided when possible.
220
c334bc15
RH
221config NEED_MACH_IO_H
222 bool
223 help
224 Select this when mach/io.h is required to provide special
225 definitions for this platform. The need for mach/io.h should
226 be avoided when possible.
227
0cdc8b92 228config NEED_MACH_MEMORY_H
1b9f95f8
NP
229 bool
230 help
0cdc8b92
NP
231 Select this when mach/memory.h is required to provide special
232 definitions for this platform. The need for mach/memory.h should
233 be avoided when possible.
dc21af99 234
1b9f95f8 235config PHYS_OFFSET
974c0724 236 hex "Physical address of main memory" if MMU
0cdc8b92 237 depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
974c0724 238 default DRAM_BASE if !MMU
111e9a5c 239 help
1b9f95f8
NP
240 Please provide the physical address corresponding to the
241 location of main memory in your system.
cada3c08 242
87e040b6
SG
243config GENERIC_BUG
244 def_bool y
245 depends on BUG
246
1da177e4
LT
247source "init/Kconfig"
248
dc52ddc0
MH
249source "kernel/Kconfig.freezer"
250
1da177e4
LT
251menu "System Type"
252
3c427975
HC
253config MMU
254 bool "MMU-based Paged Memory Management Support"
255 default y
256 help
257 Select if you want MMU-based virtualised addressing space
258 support by paged memory management. If unsure, say 'Y'.
259
ccf50e23
RK
260#
261# The "ARM system type" choice list is ordered alphabetically by option
262# text. Please add new entries in the option alphabetic order.
263#
1da177e4
LT
264choice
265 prompt "ARM system type"
1420b22b
AB
266 default ARCH_VERSATILE if !MMU
267 default ARCH_MULTIPLATFORM if MMU
1da177e4 268
387798b3
RH
269config ARCH_MULTIPLATFORM
270 bool "Allow multiple platforms to be selected"
b1b3f49c 271 depends on MMU
387798b3
RH
272 select ARM_PATCH_PHYS_VIRT
273 select AUTO_ZRELADDR
66314223 274 select COMMON_CLK
387798b3 275 select MULTI_IRQ_HANDLER
66314223
DN
276 select SPARSE_IRQ
277 select USE_OF
66314223 278
4af6fee1
DS
279config ARCH_INTEGRATOR
280 bool "ARM Ltd. Integrator family"
89c52ed4 281 select ARCH_HAS_CPUFREQ
b1b3f49c 282 select ARM_AMBA
a613163d 283 select COMMON_CLK
f9a6aa43 284 select COMMON_CLK_VERSATILE
b1b3f49c 285 select GENERIC_CLOCKEVENTS
9904f793 286 select HAVE_TCM
c5a0adb5 287 select ICST
b1b3f49c
RK
288 select MULTI_IRQ_HANDLER
289 select NEED_MACH_MEMORY_H
f4b8b319 290 select PLAT_VERSATILE
695436e3 291 select SPARSE_IRQ
2389d501 292 select VERSATILE_FPGA_IRQ
4af6fee1
DS
293 help
294 Support for ARM's Integrator platform.
295
296config ARCH_REALVIEW
297 bool "ARM Ltd. RealView family"
b1b3f49c 298 select ARCH_WANT_OPTIONAL_GPIOLIB
4af6fee1 299 select ARM_AMBA
b1b3f49c 300 select ARM_TIMER_SP804
f9a6aa43
LW
301 select COMMON_CLK
302 select COMMON_CLK_VERSATILE
ae30ceac 303 select GENERIC_CLOCKEVENTS
b56ba8aa 304 select GPIO_PL061 if GPIOLIB
b1b3f49c 305 select ICST
0cdc8b92 306 select NEED_MACH_MEMORY_H
b1b3f49c
RK
307 select PLAT_VERSATILE
308 select PLAT_VERSATILE_CLCD
4af6fee1
DS
309 help
310 This enables support for ARM Ltd RealView boards.
311
312config ARCH_VERSATILE
313 bool "ARM Ltd. Versatile family"
b1b3f49c 314 select ARCH_WANT_OPTIONAL_GPIOLIB
4af6fee1 315 select ARM_AMBA
b1b3f49c 316 select ARM_TIMER_SP804
4af6fee1 317 select ARM_VIC
6d803ba7 318 select CLKDEV_LOOKUP
b1b3f49c 319 select GENERIC_CLOCKEVENTS
aa3831cf 320 select HAVE_MACH_CLKDEV
c5a0adb5 321 select ICST
f4b8b319 322 select PLAT_VERSATILE
3414ba8c 323 select PLAT_VERSATILE_CLCD
b1b3f49c 324 select PLAT_VERSATILE_CLOCK
2389d501 325 select VERSATILE_FPGA_IRQ
4af6fee1
DS
326 help
327 This enables support for ARM Ltd Versatile board.
328
8fc5ffa0
AV
329config ARCH_AT91
330 bool "Atmel AT91"
f373e8c0 331 select ARCH_REQUIRE_GPIOLIB
bd602995 332 select CLKDEV_LOOKUP
b1b3f49c 333 select HAVE_CLK
e261501d 334 select IRQ_DOMAIN
01464226 335 select NEED_MACH_GPIO_H
1ac02d79 336 select NEED_MACH_IO_H if PCCARD
6732ae5c
JCPV
337 select PINCTRL
338 select PINCTRL_AT91 if USE_OF
4af6fee1 339 help
929e994f
NF
340 This enables support for systems based on Atmel
341 AT91RM9200 and AT91SAM9* processors.
4af6fee1 342
ec9653b8
SA
343config ARCH_BCM2835
344 bool "Broadcom BCM2835 family"
805504ab 345 select ARCH_REQUIRE_GPIOLIB
ec9653b8
SA
346 select ARM_AMBA
347 select ARM_ERRATA_411920
348 select ARM_TIMER_SP804
349 select CLKDEV_LOOKUP
c1b724f6 350 select CLKSRC_OF
ec9653b8
SA
351 select COMMON_CLK
352 select CPU_V6
353 select GENERIC_CLOCKEVENTS
354 select MULTI_IRQ_HANDLER
805504ab
SW
355 select PINCTRL
356 select PINCTRL_BCM2835
ec9653b8
SA
357 select SPARSE_IRQ
358 select USE_OF
359 help
360 This enables support for the Broadcom BCM2835 SoC. This SoC is
361 use in the Raspberry Pi, and Roku 2 devices.
362
d94f944e
AV
363config ARCH_CNS3XXX
364 bool "Cavium Networks CNS3XXX family"
b1b3f49c 365 select ARM_GIC
00d2711d 366 select CPU_V6K
d94f944e 367 select GENERIC_CLOCKEVENTS
ce5ea9f3 368 select MIGHT_HAVE_CACHE_L2X0
0b05da72 369 select MIGHT_HAVE_PCI
5f32f7a0 370 select PCI_DOMAINS if PCI
d94f944e
AV
371 help
372 Support for Cavium Networks CNS3XXX platform.
373
93e22567
RK
374config ARCH_CLPS711X
375 bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
a3b8d4a5 376 select ARCH_REQUIRE_GPIOLIB
ea7d1bc9 377 select AUTO_ZRELADDR
93e22567
RK
378 select CLKDEV_LOOKUP
379 select COMMON_CLK
380 select CPU_ARM720T
4a8355c4 381 select GENERIC_CLOCKEVENTS
99f04c8f 382 select MULTI_IRQ_HANDLER
93e22567 383 select NEED_MACH_MEMORY_H
0d8be81c 384 select SPARSE_IRQ
93e22567
RK
385 help
386 Support for Cirrus Logic 711x/721x/731x based boards.
387
788c9700
RK
388config ARCH_GEMINI
389 bool "Cortina Systems Gemini"
788c9700 390 select ARCH_REQUIRE_GPIOLIB
5cfc8ee0 391 select ARCH_USES_GETTIMEOFFSET
b1b3f49c 392 select CPU_FA526
788c9700
RK
393 help
394 Support for the Cortina Systems Gemini family SoCs
395
156a0997
BS
396config ARCH_SIRF
397 bool "CSR SiRF"
f6387092 398 select ARCH_REQUIRE_GPIOLIB
20ddfa93 399 select AUTO_ZRELADDR
198678b0 400 select COMMON_CLK
b1b3f49c 401 select GENERIC_CLOCKEVENTS
3a6cb8ce 402 select GENERIC_IRQ_CHIP
ce5ea9f3 403 select MIGHT_HAVE_CACHE_L2X0
b1b3f49c 404 select NO_IOPORT
cbd8d842
BS
405 select PINCTRL
406 select PINCTRL_SIRF
3a6cb8ce 407 select USE_OF
3a6cb8ce 408 help
156a0997 409 Support for CSR SiRFprimaII/Marco/Polo platforms
3a6cb8ce 410
1da177e4
LT
411config ARCH_EBSA110
412 bool "EBSA-110"
b1b3f49c 413 select ARCH_USES_GETTIMEOFFSET
c750815e 414 select CPU_SA110
f7e68bbf 415 select ISA
c334bc15 416 select NEED_MACH_IO_H
0cdc8b92 417 select NEED_MACH_MEMORY_H
b1b3f49c 418 select NO_IOPORT
1da177e4
LT
419 help
420 This is an evaluation board for the StrongARM processor available
f6c8965a 421 from Digital. It has limited hardware on-board, including an
1da177e4
LT
422 Ethernet interface, two PCMCIA sockets, two serial ports and a
423 parallel port.
424
e7736d47
LB
425config ARCH_EP93XX
426 bool "EP93xx-based"
b1b3f49c
RK
427 select ARCH_HAS_HOLES_MEMORYMODEL
428 select ARCH_REQUIRE_GPIOLIB
429 select ARCH_USES_GETTIMEOFFSET
e7736d47
LB
430 select ARM_AMBA
431 select ARM_VIC
6d803ba7 432 select CLKDEV_LOOKUP
b1b3f49c 433 select CPU_ARM920T
5725aeae 434 select NEED_MACH_MEMORY_H
e7736d47
LB
435 help
436 This enables support for the Cirrus EP93xx series of CPUs.
437
1da177e4
LT
438config ARCH_FOOTBRIDGE
439 bool "FootBridge"
c750815e 440 select CPU_SA110
1da177e4 441 select FOOTBRIDGE
4e8d7637 442 select GENERIC_CLOCKEVENTS
d0ee9f40 443 select HAVE_IDE
8ef6e620 444 select NEED_MACH_IO_H if !MMU
0cdc8b92 445 select NEED_MACH_MEMORY_H
f999b8bd
MM
446 help
447 Support for systems based on the DC21285 companion chip
448 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
1da177e4 449
1d3f33d5
SG
450config ARCH_MXS
451 bool "Freescale MXS-based"
1d3f33d5 452 select ARCH_REQUIRE_GPIOLIB
b9214b97 453 select CLKDEV_LOOKUP
5c61ddcf 454 select CLKSRC_MMIO
2664681f 455 select COMMON_CLK
b1b3f49c 456 select GENERIC_CLOCKEVENTS
6abda3e1 457 select HAVE_CLK_PREPARE
4e0a1b8c 458 select MULTI_IRQ_HANDLER
a0f5e363 459 select PINCTRL
c2668206 460 select SPARSE_IRQ
6c4d4efb 461 select USE_OF
1d3f33d5
SG
462 help
463 Support for Freescale MXS-based family of processors
464
4af6fee1
DS
465config ARCH_NETX
466 bool "Hilscher NetX based"
b1b3f49c 467 select ARM_VIC
234b6ced 468 select CLKSRC_MMIO
c750815e 469 select CPU_ARM926T
2fcfe6b8 470 select GENERIC_CLOCKEVENTS
f999b8bd 471 help
4af6fee1
DS
472 This enables support for systems based on the Hilscher NetX Soc
473
474config ARCH_H720X
475 bool "Hynix HMS720x-based"
b1b3f49c 476 select ARCH_USES_GETTIMEOFFSET
c750815e 477 select CPU_ARM720T
4af6fee1
DS
478 select ISA_DMA_API
479 help
480 This enables support for systems based on the Hynix HMS720x
481
3b938be6
RK
482config ARCH_IOP13XX
483 bool "IOP13xx-based"
484 depends on MMU
3b938be6 485 select ARCH_SUPPORTS_MSI
b1b3f49c 486 select CPU_XSC3
0cdc8b92 487 select NEED_MACH_MEMORY_H
13a5045d 488 select NEED_RET_TO_USER
b1b3f49c
RK
489 select PCI
490 select PLAT_IOP
491 select VMSPLIT_1G
3b938be6
RK
492 help
493 Support for Intel's IOP13XX (XScale) family of processors.
494
3f7e5815
LB
495config ARCH_IOP32X
496 bool "IOP32x-based"
a4f7e763 497 depends on MMU
b1b3f49c 498 select ARCH_REQUIRE_GPIOLIB
c750815e 499 select CPU_XSCALE
01464226 500 select NEED_MACH_GPIO_H
13a5045d 501 select NEED_RET_TO_USER
f7e68bbf 502 select PCI
b1b3f49c 503 select PLAT_IOP
f999b8bd 504 help
3f7e5815
LB
505 Support for Intel's 80219 and IOP32X (XScale) family of
506 processors.
507
508config ARCH_IOP33X
509 bool "IOP33x-based"
510 depends on MMU
b1b3f49c 511 select ARCH_REQUIRE_GPIOLIB
c750815e 512 select CPU_XSCALE
01464226 513 select NEED_MACH_GPIO_H
13a5045d 514 select NEED_RET_TO_USER
3f7e5815 515 select PCI
b1b3f49c 516 select PLAT_IOP
3f7e5815
LB
517 help
518 Support for Intel's IOP33X (XScale) family of processors.
1da177e4 519
3b938be6
RK
520config ARCH_IXP4XX
521 bool "IXP4xx-based"
a4f7e763 522 depends on MMU
58af4a24 523 select ARCH_HAS_DMA_SET_COHERENT_MASK
b1b3f49c 524 select ARCH_REQUIRE_GPIOLIB
234b6ced 525 select CLKSRC_MMIO
c750815e 526 select CPU_XSCALE
b1b3f49c 527 select DMABOUNCE if PCI
3b938be6 528 select GENERIC_CLOCKEVENTS
0b05da72 529 select MIGHT_HAVE_PCI
c334bc15 530 select NEED_MACH_IO_H
c4713074 531 help
3b938be6 532 Support for Intel's IXP4XX (XScale) family of processors.
c4713074 533
edabd38e
SB
534config ARCH_DOVE
535 bool "Marvell Dove"
edabd38e 536 select ARCH_REQUIRE_GPIOLIB
5b03df9a 537 select COMMON_CLK_DOVE
b1b3f49c 538 select CPU_V7
edabd38e 539 select GENERIC_CLOCKEVENTS
0f81bd43 540 select MIGHT_HAVE_PCI
9139acd1
SH
541 select PINCTRL
542 select PINCTRL_DOVE
abcda1dc 543 select PLAT_ORION_LEGACY
0f81bd43 544 select USB_ARCH_HAS_EHCI
edabd38e
SB
545 help
546 Support for the Marvell Dove SoC 88AP510
547
651c74c7
SB
548config ARCH_KIRKWOOD
549 bool "Marvell Kirkwood"
a8865655 550 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 551 select CPU_FEROCEON
651c74c7 552 select GENERIC_CLOCKEVENTS
b1b3f49c 553 select PCI
1dc831bf 554 select PCI_QUIRKS
f9e75922
AL
555 select PINCTRL
556 select PINCTRL_KIRKWOOD
abcda1dc 557 select PLAT_ORION_LEGACY
651c74c7
SB
558 help
559 Support for the following Marvell Kirkwood series SoCs:
560 88F6180, 88F6192 and 88F6281.
561
794d15b2
SS
562config ARCH_MV78XX0
563 bool "Marvell MV78xx0"
a8865655 564 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 565 select CPU_FEROCEON
794d15b2 566 select GENERIC_CLOCKEVENTS
b1b3f49c 567 select PCI
abcda1dc 568 select PLAT_ORION_LEGACY
794d15b2
SS
569 help
570 Support for the following Marvell MV78xx0 series SoCs:
571 MV781x0, MV782x0.
572
9dd0b194 573config ARCH_ORION5X
585cf175
TP
574 bool "Marvell Orion"
575 depends on MMU
a8865655 576 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 577 select CPU_FEROCEON
51cbff1d 578 select GENERIC_CLOCKEVENTS
b1b3f49c 579 select PCI
abcda1dc 580 select PLAT_ORION_LEGACY
585cf175 581 help
9dd0b194 582 Support for the following Marvell Orion 5x series SoCs:
d2b2a6bb 583 Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
d323ade1 584 Orion-2 (5281), Orion-1-90 (6183).
585cf175 585
788c9700 586config ARCH_MMP
2f7e8fae 587 bool "Marvell PXA168/910/MMP2"
788c9700 588 depends on MMU
788c9700 589 select ARCH_REQUIRE_GPIOLIB
6d803ba7 590 select CLKDEV_LOOKUP
b1b3f49c 591 select GENERIC_ALLOCATOR
788c9700 592 select GENERIC_CLOCKEVENTS
157d2644 593 select GPIO_PXA
c24b3114 594 select IRQ_DOMAIN
b1b3f49c 595 select NEED_MACH_GPIO_H
7c8f86a4 596 select PINCTRL
788c9700 597 select PLAT_PXA
0bd86961 598 select SPARSE_IRQ
788c9700 599 help
2f7e8fae 600 Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
788c9700
RK
601
602config ARCH_KS8695
603 bool "Micrel/Kendin KS8695"
98830bc9 604 select ARCH_REQUIRE_GPIOLIB
c7e783d6 605 select CLKSRC_MMIO
b1b3f49c 606 select CPU_ARM922T
c7e783d6 607 select GENERIC_CLOCKEVENTS
b1b3f49c 608 select NEED_MACH_MEMORY_H
788c9700
RK
609 help
610 Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
611 System-on-Chip devices.
612
788c9700
RK
613config ARCH_W90X900
614 bool "Nuvoton W90X900 CPU"
c52d3d68 615 select ARCH_REQUIRE_GPIOLIB
6d803ba7 616 select CLKDEV_LOOKUP
6fa5d5f7 617 select CLKSRC_MMIO
b1b3f49c 618 select CPU_ARM926T
58b5369e 619 select GENERIC_CLOCKEVENTS
788c9700 620 help
a8bc4ead 621 Support for Nuvoton (Winbond logic dept.) ARM9 processor,
622 At present, the w90x900 has been renamed nuc900, regarding
623 the ARM series product line, you can login the following
624 link address to know more.
625
626 <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
627 ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
788c9700 628
93e22567
RK
629config ARCH_LPC32XX
630 bool "NXP LPC32XX"
631 select ARCH_REQUIRE_GPIOLIB
632 select ARM_AMBA
633 select CLKDEV_LOOKUP
634 select CLKSRC_MMIO
635 select CPU_ARM926T
636 select GENERIC_CLOCKEVENTS
637 select HAVE_IDE
638 select HAVE_PWM
639 select USB_ARCH_HAS_OHCI
640 select USE_OF
641 help
642 Support for the NXP LPC32XX family of processors
643
c5f80065
EG
644config ARCH_TEGRA
645 bool "NVIDIA Tegra"
b1b3f49c 646 select ARCH_HAS_CPUFREQ
23c8c4b4 647 select ARCH_REQUIRE_GPIOLIB
4073723a 648 select CLKDEV_LOOKUP
234b6ced 649 select CLKSRC_MMIO
1711b1e1 650 select CLKSRC_OF
b1b3f49c 651 select COMMON_CLK
c5f80065 652 select GENERIC_CLOCKEVENTS
c5f80065 653 select HAVE_CLK
3b55658a 654 select HAVE_SMP
ce5ea9f3 655 select MIGHT_HAVE_CACHE_L2X0
c5a4d6b0 656 select SPARSE_IRQ
2c95b7e0 657 select USE_OF
c5f80065
EG
658 help
659 This enables support for NVIDIA Tegra based systems (Tegra APX,
660 Tegra 6xx and Tegra 2 series).
661
1da177e4 662config ARCH_PXA
2c8086a5 663 bool "PXA2xx/PXA3xx-based"
a4f7e763 664 depends on MMU
89c52ed4 665 select ARCH_HAS_CPUFREQ
b1b3f49c
RK
666 select ARCH_MTD_XIP
667 select ARCH_REQUIRE_GPIOLIB
668 select ARM_CPU_SUSPEND if PM
669 select AUTO_ZRELADDR
6d803ba7 670 select CLKDEV_LOOKUP
234b6ced 671 select CLKSRC_MMIO
981d0f39 672 select GENERIC_CLOCKEVENTS
157d2644 673 select GPIO_PXA
d0ee9f40 674 select HAVE_IDE
b1b3f49c 675 select MULTI_IRQ_HANDLER
01464226 676 select NEED_MACH_GPIO_H
b1b3f49c
RK
677 select PLAT_PXA
678 select SPARSE_IRQ
f999b8bd 679 help
2c8086a5 680 Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
1da177e4 681
788c9700
RK
682config ARCH_MSM
683 bool "Qualcomm MSM"
923a081c 684 select ARCH_REQUIRE_GPIOLIB
bd32344a 685 select CLKDEV_LOOKUP
b1b3f49c
RK
686 select GENERIC_CLOCKEVENTS
687 select HAVE_CLK
49cbe786 688 help
4b53eb4f
DW
689 Support for Qualcomm MSM/QSD based systems. This runs on the
690 apps processor of the MSM/QSD and depends on a shared memory
691 interface to the modem processor which runs the baseband
692 stack and controls some vital subsystems
693 (clock and power control, etc).
49cbe786 694
c793c1b0 695config ARCH_SHMOBILE
6d72ad35 696 bool "Renesas SH-Mobile / R-Mobile"
5e93c6b4 697 select CLKDEV_LOOKUP
b1b3f49c
RK
698 select GENERIC_CLOCKEVENTS
699 select HAVE_CLK
aa3831cf 700 select HAVE_MACH_CLKDEV
3b55658a 701 select HAVE_SMP
ce5ea9f3 702 select MIGHT_HAVE_CACHE_L2X0
60f1435c 703 select MULTI_IRQ_HANDLER
0cdc8b92 704 select NEED_MACH_MEMORY_H
b1b3f49c 705 select NO_IOPORT
a47029c1 706 select PINCTRL
b1b3f49c
RK
707 select PM_GENERIC_DOMAINS if PM
708 select SPARSE_IRQ
c793c1b0 709 help
6d72ad35 710 Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
c793c1b0 711
1da177e4
LT
712config ARCH_RPC
713 bool "RiscPC"
714 select ARCH_ACORN
a08b6b79 715 select ARCH_MAY_HAVE_PC_FDC
07f841b7 716 select ARCH_SPARSEMEM_ENABLE
5cfc8ee0 717 select ARCH_USES_GETTIMEOFFSET
b1b3f49c 718 select FIQ
d0ee9f40 719 select HAVE_IDE
b1b3f49c
RK
720 select HAVE_PATA_PLATFORM
721 select ISA_DMA_API
c334bc15 722 select NEED_MACH_IO_H
0cdc8b92 723 select NEED_MACH_MEMORY_H
b1b3f49c 724 select NO_IOPORT
1da177e4
LT
725 help
726 On the Acorn Risc-PC, Linux can support the internal IDE disk and
727 CD-ROM interface, serial and parallel port, and the floppy drive.
728
729config ARCH_SA1100
730 bool "SA1100-based"
89c52ed4 731 select ARCH_HAS_CPUFREQ
b1b3f49c
RK
732 select ARCH_MTD_XIP
733 select ARCH_REQUIRE_GPIOLIB
734 select ARCH_SPARSEMEM_ENABLE
735 select CLKDEV_LOOKUP
736 select CLKSRC_MMIO
1937f5b9 737 select CPU_FREQ
b1b3f49c 738 select CPU_SA1100
3e238be2 739 select GENERIC_CLOCKEVENTS
d0ee9f40 740 select HAVE_IDE
b1b3f49c 741 select ISA
01464226 742 select NEED_MACH_GPIO_H
0cdc8b92 743 select NEED_MACH_MEMORY_H
375dec92 744 select SPARSE_IRQ
f999b8bd
MM
745 help
746 Support for StrongARM 11x0 based boards.
1da177e4 747
b130d5c2
KK
748config ARCH_S3C24XX
749 bool "Samsung S3C24XX SoCs"
9d56c02a 750 select ARCH_HAS_CPUFREQ
5cfc8ee0 751 select ARCH_USES_GETTIMEOFFSET
b1b3f49c 752 select CLKDEV_LOOKUP
b1b3f49c 753 select HAVE_CLK
20676c15 754 select HAVE_S3C2410_I2C if I2C
b130d5c2 755 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 756 select HAVE_S3C_RTC if RTC_CLASS
01464226 757 select NEED_MACH_GPIO_H
c334bc15 758 select NEED_MACH_IO_H
1da177e4 759 help
b130d5c2
KK
760 Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
761 and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
762 (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
763 Samsung SMDK2410 development board (and derivatives).
63b1f51b 764
a08ab637
BD
765config ARCH_S3C64XX
766 bool "Samsung S3C64XX"
b1b3f49c
RK
767 select ARCH_HAS_CPUFREQ
768 select ARCH_REQUIRE_GPIOLIB
769 select ARCH_USES_GETTIMEOFFSET
89f0ce72 770 select ARM_VIC
b1b3f49c
RK
771 select CLKDEV_LOOKUP
772 select CPU_V6
a08ab637 773 select HAVE_CLK
b1b3f49c
RK
774 select HAVE_S3C2410_I2C if I2C
775 select HAVE_S3C2410_WATCHDOG if WATCHDOG
6700397a 776 select HAVE_TCM
b1b3f49c 777 select NEED_MACH_GPIO_H
89f0ce72 778 select NO_IOPORT
b1b3f49c
RK
779 select PLAT_SAMSUNG
780 select S3C_DEV_NAND
781 select S3C_GPIO_TRACK
89f0ce72 782 select SAMSUNG_CLKSRC
b1b3f49c 783 select SAMSUNG_GPIOLIB_4BIT
89f0ce72 784 select SAMSUNG_IRQ_VIC_TIMER
89f0ce72 785 select USB_ARCH_HAS_OHCI
a08ab637
BD
786 help
787 Samsung S3C64XX series based systems
788
49b7a491
KK
789config ARCH_S5P64X0
790 bool "Samsung S5P6440 S5P6450"
d8b22d25 791 select CLKDEV_LOOKUP
0665ccc4 792 select CLKSRC_MMIO
b1b3f49c 793 select CPU_V6
9e65bbf2 794 select GENERIC_CLOCKEVENTS
b1b3f49c 795 select HAVE_CLK
20676c15 796 select HAVE_S3C2410_I2C if I2C
b1b3f49c 797 select HAVE_S3C2410_WATCHDOG if WATCHDOG
754961a8 798 select HAVE_S3C_RTC if RTC_CLASS
01464226 799 select NEED_MACH_GPIO_H
c4ffccdd 800 help
49b7a491
KK
801 Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
802 SMDK6450.
c4ffccdd 803
acc84707
MS
804config ARCH_S5PC100
805 bool "Samsung S5PC100"
b1b3f49c 806 select ARCH_USES_GETTIMEOFFSET
29e8eb0f 807 select CLKDEV_LOOKUP
5a7652f2 808 select CPU_V7
b1b3f49c 809 select HAVE_CLK
20676c15 810 select HAVE_S3C2410_I2C if I2C
c39d8d55 811 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 812 select HAVE_S3C_RTC if RTC_CLASS
01464226 813 select NEED_MACH_GPIO_H
5a7652f2 814 help
acc84707 815 Samsung S5PC100 series based systems
5a7652f2 816
170f4e42
KK
817config ARCH_S5PV210
818 bool "Samsung S5PV210/S5PC110"
b1b3f49c 819 select ARCH_HAS_CPUFREQ
0f75a96b 820 select ARCH_HAS_HOLES_MEMORYMODEL
b1b3f49c 821 select ARCH_SPARSEMEM_ENABLE
b2a9dd46 822 select CLKDEV_LOOKUP
0665ccc4 823 select CLKSRC_MMIO
b1b3f49c 824 select CPU_V7
9e65bbf2 825 select GENERIC_CLOCKEVENTS
b1b3f49c 826 select HAVE_CLK
20676c15 827 select HAVE_S3C2410_I2C if I2C
c39d8d55 828 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 829 select HAVE_S3C_RTC if RTC_CLASS
01464226 830 select NEED_MACH_GPIO_H
0cdc8b92 831 select NEED_MACH_MEMORY_H
170f4e42
KK
832 help
833 Samsung S5PV210/S5PC110 series based systems
834
83014579 835config ARCH_EXYNOS
93e22567 836 bool "Samsung EXYNOS"
b1b3f49c 837 select ARCH_HAS_CPUFREQ
0f75a96b 838 select ARCH_HAS_HOLES_MEMORYMODEL
b1b3f49c 839 select ARCH_SPARSEMEM_ENABLE
badc4f2d 840 select CLKDEV_LOOKUP
b1b3f49c 841 select CPU_V7
cc0e72b8 842 select GENERIC_CLOCKEVENTS
b1b3f49c 843 select HAVE_CLK
20676c15 844 select HAVE_S3C2410_I2C if I2C
c39d8d55 845 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 846 select HAVE_S3C_RTC if RTC_CLASS
01464226 847 select NEED_MACH_GPIO_H
0cdc8b92 848 select NEED_MACH_MEMORY_H
cc0e72b8 849 help
83014579 850 Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
cc0e72b8 851
1da177e4
LT
852config ARCH_SHARK
853 bool "Shark"
b1b3f49c 854 select ARCH_USES_GETTIMEOFFSET
c750815e 855 select CPU_SA110
f7e68bbf
RK
856 select ISA
857 select ISA_DMA
0cdc8b92 858 select NEED_MACH_MEMORY_H
b1b3f49c
RK
859 select PCI
860 select ZONE_DMA
f999b8bd
MM
861 help
862 Support for the StrongARM based Digital DNARD machine, also known
863 as "Shark" (<http://www.shark-linux.de/shark.html>).
1da177e4 864
d98aac75
LW
865config ARCH_U300
866 bool "ST-Ericsson U300 Series"
867 depends on MMU
b1b3f49c 868 select ARCH_REQUIRE_GPIOLIB
d98aac75 869 select ARM_AMBA
5485c1e0 870 select ARM_PATCH_PHYS_VIRT
d98aac75 871 select ARM_VIC
6d803ba7 872 select CLKDEV_LOOKUP
b1b3f49c 873 select CLKSRC_MMIO
50667d63 874 select COMMON_CLK
b1b3f49c
RK
875 select CPU_ARM926T
876 select GENERIC_CLOCKEVENTS
b1b3f49c 877 select HAVE_TCM
a4fe292f 878 select SPARSE_IRQ
d98aac75
LW
879 help
880 Support for ST-Ericsson U300 series mobile platforms.
881
ccf50e23
RK
882config ARCH_U8500
883 bool "ST-Ericsson U8500 Series"
67ae14fc 884 depends on MMU
b1b3f49c
RK
885 select ARCH_HAS_CPUFREQ
886 select ARCH_REQUIRE_GPIOLIB
ccf50e23 887 select ARM_AMBA
6d803ba7 888 select CLKDEV_LOOKUP
b1b3f49c
RK
889 select CPU_V7
890 select GENERIC_CLOCKEVENTS
3b55658a 891 select HAVE_SMP
ce5ea9f3 892 select MIGHT_HAVE_CACHE_L2X0
c3b9d1db 893 select SPARSE_IRQ
ccf50e23
RK
894 help
895 Support for ST-Ericsson's Ux500 architecture
896
897config ARCH_NOMADIK
898 bool "STMicroelectronics Nomadik"
b1b3f49c 899 select ARCH_REQUIRE_GPIOLIB
ccf50e23
RK
900 select ARM_AMBA
901 select ARM_VIC
5f66d482 902 select CLKSRC_NOMADIK_MTU
4a31bd28 903 select COMMON_CLK
b1b3f49c 904 select CPU_ARM926T
ccf50e23 905 select GENERIC_CLOCKEVENTS
b1b3f49c 906 select MIGHT_HAVE_CACHE_L2X0
f015941f 907 select USE_OF
0fa7be40 908 select PINCTRL
2601ccfe 909 select PINCTRL_STN8815
c3b9d1db 910 select SPARSE_IRQ
ccf50e23
RK
911 help
912 Support for the Nomadik platform by ST-Ericsson
913
93e22567
RK
914config PLAT_SPEAR
915 bool "ST SPEAr"
42099322 916 select ARCH_HAS_CPUFREQ
93e22567
RK
917 select ARCH_REQUIRE_GPIOLIB
918 select ARM_AMBA
919 select CLKDEV_LOOKUP
920 select CLKSRC_MMIO
921 select COMMON_CLK
922 select GENERIC_CLOCKEVENTS
923 select HAVE_CLK
924 help
925 Support for ST's SPEAr platform (SPEAr3xx, SPEAr6xx and SPEAr13xx).
926
7c6337e2
KH
927config ARCH_DAVINCI
928 bool "TI DaVinci"
b1b3f49c 929 select ARCH_HAS_HOLES_MEMORYMODEL
dce1115b 930 select ARCH_REQUIRE_GPIOLIB
6d803ba7 931 select CLKDEV_LOOKUP
20e9969b 932 select GENERIC_ALLOCATOR
b1b3f49c 933 select GENERIC_CLOCKEVENTS
dc7ad3b3 934 select GENERIC_IRQ_CHIP
b1b3f49c 935 select HAVE_IDE
01464226 936 select NEED_MACH_GPIO_H
689e331f 937 select USE_OF
b1b3f49c 938 select ZONE_DMA
7c6337e2
KH
939 help
940 Support for TI's DaVinci platform.
941
a0694861
TL
942config ARCH_OMAP1
943 bool "TI OMAP1"
00a36698 944 depends on MMU
89c52ed4 945 select ARCH_HAS_CPUFREQ
9af915da 946 select ARCH_HAS_HOLES_MEMORYMODEL
a0694861 947 select ARCH_OMAP
21f47fbc 948 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 949 select CLKDEV_LOOKUP
d6e15d78 950 select CLKSRC_MMIO
b1b3f49c 951 select GENERIC_CLOCKEVENTS
a0694861 952 select GENERIC_IRQ_CHIP
e9a91de7 953 select HAVE_CLK
a0694861
TL
954 select HAVE_IDE
955 select IRQ_DOMAIN
956 select NEED_MACH_IO_H if PCCARD
957 select NEED_MACH_MEMORY_H
21f47fbc 958 help
a0694861 959 Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
02c981c0 960
1da177e4
LT
961endchoice
962
387798b3
RH
963menu "Multiple platform selection"
964 depends on ARCH_MULTIPLATFORM
965
966comment "CPU Core family selection"
967
968config ARCH_MULTI_V4
969 bool "ARMv4 based platforms (FA526, StrongARM)"
387798b3 970 depends on !ARCH_MULTI_V6_V7
b1b3f49c 971 select ARCH_MULTI_V4_V5
387798b3
RH
972
973config ARCH_MULTI_V4T
974 bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
387798b3 975 depends on !ARCH_MULTI_V6_V7
b1b3f49c 976 select ARCH_MULTI_V4_V5
387798b3
RH
977
978config ARCH_MULTI_V5
979 bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
387798b3 980 depends on !ARCH_MULTI_V6_V7
b1b3f49c 981 select ARCH_MULTI_V4_V5
387798b3
RH
982
983config ARCH_MULTI_V4_V5
984 bool
985
986config ARCH_MULTI_V6
987 bool "ARMv6 based platforms (ARM11, Scorpion, ...)"
387798b3 988 select ARCH_MULTI_V6_V7
b1b3f49c 989 select CPU_V6
387798b3
RH
990
991config ARCH_MULTI_V7
992 bool "ARMv7 based platforms (Cortex-A, PJ4, Krait)"
387798b3
RH
993 default y
994 select ARCH_MULTI_V6_V7
b1b3f49c
RK
995 select ARCH_VEXPRESS
996 select CPU_V7
387798b3
RH
997
998config ARCH_MULTI_V6_V7
999 bool
1000
1001config ARCH_MULTI_CPU_AUTO
1002 def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
1003 select ARCH_MULTI_V5
1004
1005endmenu
1006
ccf50e23
RK
1007#
1008# This is sorted alphabetically by mach-* pathname. However, plat-*
1009# Kconfigs may be included either alphabetically (according to the
1010# plat- suffix) or along side the corresponding mach-* source.
1011#
3e93a22b
GC
1012source "arch/arm/mach-mvebu/Kconfig"
1013
95b8f20f
RK
1014source "arch/arm/mach-at91/Kconfig"
1015
8ac49e04
CD
1016source "arch/arm/mach-bcm/Kconfig"
1017
1da177e4
LT
1018source "arch/arm/mach-clps711x/Kconfig"
1019
d94f944e
AV
1020source "arch/arm/mach-cns3xxx/Kconfig"
1021
95b8f20f
RK
1022source "arch/arm/mach-davinci/Kconfig"
1023
1024source "arch/arm/mach-dove/Kconfig"
1025
e7736d47
LB
1026source "arch/arm/mach-ep93xx/Kconfig"
1027
1da177e4
LT
1028source "arch/arm/mach-footbridge/Kconfig"
1029
59d3a193
PZ
1030source "arch/arm/mach-gemini/Kconfig"
1031
95b8f20f
RK
1032source "arch/arm/mach-h720x/Kconfig"
1033
387798b3
RH
1034source "arch/arm/mach-highbank/Kconfig"
1035
1da177e4
LT
1036source "arch/arm/mach-integrator/Kconfig"
1037
3f7e5815
LB
1038source "arch/arm/mach-iop32x/Kconfig"
1039
1040source "arch/arm/mach-iop33x/Kconfig"
1da177e4 1041
285f5fa7
DW
1042source "arch/arm/mach-iop13xx/Kconfig"
1043
1da177e4
LT
1044source "arch/arm/mach-ixp4xx/Kconfig"
1045
95b8f20f
RK
1046source "arch/arm/mach-kirkwood/Kconfig"
1047
1048source "arch/arm/mach-ks8695/Kconfig"
1049
95b8f20f
RK
1050source "arch/arm/mach-msm/Kconfig"
1051
794d15b2
SS
1052source "arch/arm/mach-mv78xx0/Kconfig"
1053
3995eb82 1054source "arch/arm/mach-imx/Kconfig"
1da177e4 1055
1d3f33d5
SG
1056source "arch/arm/mach-mxs/Kconfig"
1057
95b8f20f 1058source "arch/arm/mach-netx/Kconfig"
49cbe786 1059
95b8f20f 1060source "arch/arm/mach-nomadik/Kconfig"
95b8f20f 1061
d48af15e
TL
1062source "arch/arm/plat-omap/Kconfig"
1063
1064source "arch/arm/mach-omap1/Kconfig"
1da177e4 1065
1dbae815
TL
1066source "arch/arm/mach-omap2/Kconfig"
1067
9dd0b194 1068source "arch/arm/mach-orion5x/Kconfig"
585cf175 1069
387798b3
RH
1070source "arch/arm/mach-picoxcell/Kconfig"
1071
95b8f20f
RK
1072source "arch/arm/mach-pxa/Kconfig"
1073source "arch/arm/plat-pxa/Kconfig"
585cf175 1074
95b8f20f
RK
1075source "arch/arm/mach-mmp/Kconfig"
1076
1077source "arch/arm/mach-realview/Kconfig"
1078
1079source "arch/arm/mach-sa1100/Kconfig"
edabd38e 1080
cf383678 1081source "arch/arm/plat-samsung/Kconfig"
a21765a7 1082
387798b3
RH
1083source "arch/arm/mach-socfpga/Kconfig"
1084
cee37e50 1085source "arch/arm/plat-spear/Kconfig"
a21765a7 1086
85fd6d63 1087source "arch/arm/mach-s3c24xx/Kconfig"
1da177e4 1088
a08ab637 1089if ARCH_S3C64XX
431107ea 1090source "arch/arm/mach-s3c64xx/Kconfig"
a08ab637
BD
1091endif
1092
49b7a491 1093source "arch/arm/mach-s5p64x0/Kconfig"
c4ffccdd 1094
5a7652f2 1095source "arch/arm/mach-s5pc100/Kconfig"
5a7652f2 1096
170f4e42
KK
1097source "arch/arm/mach-s5pv210/Kconfig"
1098
83014579 1099source "arch/arm/mach-exynos/Kconfig"
cc0e72b8 1100
882d01f9 1101source "arch/arm/mach-shmobile/Kconfig"
52c543f9 1102
3b52634f
MR
1103source "arch/arm/mach-sunxi/Kconfig"
1104
156a0997
BS
1105source "arch/arm/mach-prima2/Kconfig"
1106
c5f80065
EG
1107source "arch/arm/mach-tegra/Kconfig"
1108
95b8f20f 1109source "arch/arm/mach-u300/Kconfig"
1da177e4 1110
95b8f20f 1111source "arch/arm/mach-ux500/Kconfig"
1da177e4
LT
1112
1113source "arch/arm/mach-versatile/Kconfig"
1114
ceade897 1115source "arch/arm/mach-vexpress/Kconfig"
420c34e4 1116source "arch/arm/plat-versatile/Kconfig"
ceade897 1117
2a0ba738
MZ
1118source "arch/arm/mach-virt/Kconfig"
1119
6f35f9a9
TP
1120source "arch/arm/mach-vt8500/Kconfig"
1121
7ec80ddf 1122source "arch/arm/mach-w90x900/Kconfig"
1123
9a45eb69
JC
1124source "arch/arm/mach-zynq/Kconfig"
1125
1da177e4
LT
1126# Definitions to make life easier
1127config ARCH_ACORN
1128 bool
1129
7ae1f7ec
LB
1130config PLAT_IOP
1131 bool
469d3044 1132 select GENERIC_CLOCKEVENTS
7ae1f7ec 1133
69b02f6a
LB
1134config PLAT_ORION
1135 bool
bfe45e0b 1136 select CLKSRC_MMIO
b1b3f49c 1137 select COMMON_CLK
dc7ad3b3 1138 select GENERIC_IRQ_CHIP
278b45b0 1139 select IRQ_DOMAIN
69b02f6a 1140
abcda1dc
TP
1141config PLAT_ORION_LEGACY
1142 bool
1143 select PLAT_ORION
1144
bd5ce433
EM
1145config PLAT_PXA
1146 bool
1147
f4b8b319
RK
1148config PLAT_VERSATILE
1149 bool
1150
e3887714
RK
1151config ARM_TIMER_SP804
1152 bool
bfe45e0b 1153 select CLKSRC_MMIO
a7bf6162 1154 select HAVE_SCHED_CLOCK
e3887714 1155
1da177e4
LT
1156source arch/arm/mm/Kconfig
1157
958cab0f
RK
1158config ARM_NR_BANKS
1159 int
1160 default 16 if ARCH_EP93XX
1161 default 8
1162
afe4b25e
LB
1163config IWMMXT
1164 bool "Enable iWMMXt support"
ef6c8445 1165 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
49ea7fc0 1166 default y if PXA27x || PXA3xx || ARCH_MMP
afe4b25e
LB
1167 help
1168 Enable support for iWMMXt context switching at run time if
1169 running on a CPU that supports it.
1170
1da177e4
LT
1171config XSCALE_PMU
1172 bool
bfc994b5 1173 depends on CPU_XSCALE
1da177e4
LT
1174 default y
1175
52108641 1176config MULTI_IRQ_HANDLER
1177 bool
1178 help
1179 Allow each machine to specify it's own IRQ handler at run time.
1180
3b93e7b0
HC
1181if !MMU
1182source "arch/arm/Kconfig-nommu"
1183endif
1184
f0c4b8d6
WD
1185config ARM_ERRATA_326103
1186 bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
1187 depends on CPU_V6
1188 help
1189 Executing a SWP instruction to read-only memory does not set bit 11
1190 of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
1191 treat the access as a read, preventing a COW from occurring and
1192 causing the faulting task to livelock.
1193
9cba3ccc
CM
1194config ARM_ERRATA_411920
1195 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
e399b1a4 1196 depends on CPU_V6 || CPU_V6K
9cba3ccc
CM
1197 help
1198 Invalidation of the Instruction Cache operation can
1199 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
1200 It does not affect the MPCore. This option enables the ARM Ltd.
1201 recommended workaround.
1202
7ce236fc
CM
1203config ARM_ERRATA_430973
1204 bool "ARM errata: Stale prediction on replaced interworking branch"
1205 depends on CPU_V7
1206 help
1207 This option enables the workaround for the 430973 Cortex-A8
1208 (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
1209 interworking branch is replaced with another code sequence at the
1210 same virtual address, whether due to self-modifying code or virtual
1211 to physical address re-mapping, Cortex-A8 does not recover from the
1212 stale interworking branch prediction. This results in Cortex-A8
1213 executing the new code sequence in the incorrect ARM or Thumb state.
1214 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
1215 and also flushes the branch target cache at every context switch.
1216 Note that setting specific bits in the ACTLR register may not be
1217 available in non-secure mode.
1218
855c551f
CM
1219config ARM_ERRATA_458693
1220 bool "ARM errata: Processor deadlock when a false hazard is created"
1221 depends on CPU_V7
62e4d357 1222 depends on !ARCH_MULTIPLATFORM
855c551f
CM
1223 help
1224 This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1225 erratum. For very specific sequences of memory operations, it is
1226 possible for a hazard condition intended for a cache line to instead
1227 be incorrectly associated with a different cache line. This false
1228 hazard might then cause a processor deadlock. The workaround enables
1229 the L1 caching of the NEON accesses and disables the PLD instruction
1230 in the ACTLR register. Note that setting specific bits in the ACTLR
1231 register may not be available in non-secure mode.
1232
0516e464
CM
1233config ARM_ERRATA_460075
1234 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
1235 depends on CPU_V7
62e4d357 1236 depends on !ARCH_MULTIPLATFORM
0516e464
CM
1237 help
1238 This option enables the workaround for the 460075 Cortex-A8 (r2p0)
1239 erratum. Any asynchronous access to the L2 cache may encounter a
1240 situation in which recent store transactions to the L2 cache are lost
1241 and overwritten with stale memory contents from external memory. The
1242 workaround disables the write-allocate mode for the L2 cache via the
1243 ACTLR register. Note that setting specific bits in the ACTLR register
1244 may not be available in non-secure mode.
1245
9f05027c
WD
1246config ARM_ERRATA_742230
1247 bool "ARM errata: DMB operation may be faulty"
1248 depends on CPU_V7 && SMP
62e4d357 1249 depends on !ARCH_MULTIPLATFORM
9f05027c
WD
1250 help
1251 This option enables the workaround for the 742230 Cortex-A9
1252 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
1253 between two write operations may not ensure the correct visibility
1254 ordering of the two writes. This workaround sets a specific bit in
1255 the diagnostic register of the Cortex-A9 which causes the DMB
1256 instruction to behave as a DSB, ensuring the correct behaviour of
1257 the two writes.
1258
a672e99b
WD
1259config ARM_ERRATA_742231
1260 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1261 depends on CPU_V7 && SMP
62e4d357 1262 depends on !ARCH_MULTIPLATFORM
a672e99b
WD
1263 help
1264 This option enables the workaround for the 742231 Cortex-A9
1265 (r2p0..r2p2) erratum. Under certain conditions, specific to the
1266 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1267 accessing some data located in the same cache line, may get corrupted
1268 data due to bad handling of the address hazard when the line gets
1269 replaced from one of the CPUs at the same time as another CPU is
1270 accessing it. This workaround sets specific bits in the diagnostic
1271 register of the Cortex-A9 which reduces the linefill issuing
1272 capabilities of the processor.
1273
9e65582a 1274config PL310_ERRATA_588369
fa0ce403 1275 bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
2839e06c 1276 depends on CACHE_L2X0
9e65582a
SS
1277 help
1278 The PL310 L2 cache controller implements three types of Clean &
1279 Invalidate maintenance operations: by Physical Address
1280 (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
1281 They are architecturally defined to behave as the execution of a
1282 clean operation followed immediately by an invalidate operation,
1283 both performing to the same memory location. This functionality
1284 is not correctly implemented in PL310 as clean lines are not
2839e06c 1285 invalidated as a result of these operations.
cdf357f1
WD
1286
1287config ARM_ERRATA_720789
1288 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
e66dc745 1289 depends on CPU_V7
cdf357f1
WD
1290 help
1291 This option enables the workaround for the 720789 Cortex-A9 (prior to
1292 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1293 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1294 As a consequence of this erratum, some TLB entries which should be
1295 invalidated are not, resulting in an incoherency in the system page
1296 tables. The workaround changes the TLB flushing routines to invalidate
1297 entries regardless of the ASID.
475d92fc 1298
1f0090a1 1299config PL310_ERRATA_727915
fa0ce403 1300 bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
1f0090a1
RK
1301 depends on CACHE_L2X0
1302 help
1303 PL310 implements the Clean & Invalidate by Way L2 cache maintenance
1304 operation (offset 0x7FC). This operation runs in background so that
1305 PL310 can handle normal accesses while it is in progress. Under very
1306 rare circumstances, due to this erratum, write data can be lost when
1307 PL310 treats a cacheable write transaction during a Clean &
1308 Invalidate by Way operation.
1309
475d92fc
WD
1310config ARM_ERRATA_743622
1311 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1312 depends on CPU_V7
62e4d357 1313 depends on !ARCH_MULTIPLATFORM
475d92fc
WD
1314 help
1315 This option enables the workaround for the 743622 Cortex-A9
efbc74ac 1316 (r2p*) erratum. Under very rare conditions, a faulty
475d92fc
WD
1317 optimisation in the Cortex-A9 Store Buffer may lead to data
1318 corruption. This workaround sets a specific bit in the diagnostic
1319 register of the Cortex-A9 which disables the Store Buffer
1320 optimisation, preventing the defect from occurring. This has no
1321 visible impact on the overall performance or power consumption of the
1322 processor.
1323
9a27c27c
WD
1324config ARM_ERRATA_751472
1325 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
ba90c516 1326 depends on CPU_V7
62e4d357 1327 depends on !ARCH_MULTIPLATFORM
9a27c27c
WD
1328 help
1329 This option enables the workaround for the 751472 Cortex-A9 (prior
1330 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
1331 completion of a following broadcasted operation if the second
1332 operation is received by a CPU before the ICIALLUIS has completed,
1333 potentially leading to corrupted entries in the cache or TLB.
1334
fa0ce403
WD
1335config PL310_ERRATA_753970
1336 bool "PL310 errata: cache sync operation may be faulty"
885028e4
SK
1337 depends on CACHE_PL310
1338 help
1339 This option enables the workaround for the 753970 PL310 (r3p0) erratum.
1340
1341 Under some condition the effect of cache sync operation on
1342 the store buffer still remains when the operation completes.
1343 This means that the store buffer is always asked to drain and
1344 this prevents it from merging any further writes. The workaround
1345 is to replace the normal offset of cache sync operation (0x730)
1346 by another offset targeting an unmapped PL310 register 0x740.
1347 This has the same effect as the cache sync operation: store buffer
1348 drain and waiting for all buffers empty.
1349
fcbdc5fe
WD
1350config ARM_ERRATA_754322
1351 bool "ARM errata: possible faulty MMU translations following an ASID switch"
1352 depends on CPU_V7
1353 help
1354 This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1355 r3p*) erratum. A speculative memory access may cause a page table walk
1356 which starts prior to an ASID switch but completes afterwards. This
1357 can populate the micro-TLB with a stale entry which may be hit with
1358 the new ASID. This workaround places two dsb instructions in the mm
1359 switching code so that no page table walks can cross the ASID switch.
1360
5dab26af
WD
1361config ARM_ERRATA_754327
1362 bool "ARM errata: no automatic Store Buffer drain"
1363 depends on CPU_V7 && SMP
1364 help
1365 This option enables the workaround for the 754327 Cortex-A9 (prior to
1366 r2p0) erratum. The Store Buffer does not have any automatic draining
1367 mechanism and therefore a livelock may occur if an external agent
1368 continuously polls a memory location waiting to observe an update.
1369 This workaround defines cpu_relax() as smp_mb(), preventing correctly
1370 written polling loops from denying visibility of updates to memory.
1371
145e10e1
CM
1372config ARM_ERRATA_364296
1373 bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
1374 depends on CPU_V6 && !SMP
1375 help
1376 This options enables the workaround for the 364296 ARM1136
1377 r0p2 erratum (possible cache data corruption with
1378 hit-under-miss enabled). It sets the undocumented bit 31 in
1379 the auxiliary control register and the FI bit in the control
1380 register, thus disabling hit-under-miss without putting the
1381 processor into full low interrupt latency mode. ARM11MPCore
1382 is not affected.
1383
f630c1bd
WD
1384config ARM_ERRATA_764369
1385 bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1386 depends on CPU_V7 && SMP
1387 help
1388 This option enables the workaround for erratum 764369
1389 affecting Cortex-A9 MPCore with two or more processors (all
1390 current revisions). Under certain timing circumstances, a data
1391 cache line maintenance operation by MVA targeting an Inner
1392 Shareable memory region may fail to proceed up to either the
1393 Point of Coherency or to the Point of Unification of the
1394 system. This workaround adds a DSB instruction before the
1395 relevant cache maintenance functions and sets a specific bit
1396 in the diagnostic control register of the SCU.
1397
11ed0ba1
WD
1398config PL310_ERRATA_769419
1399 bool "PL310 errata: no automatic Store Buffer drain"
1400 depends on CACHE_L2X0
1401 help
1402 On revisions of the PL310 prior to r3p2, the Store Buffer does
1403 not automatically drain. This can cause normal, non-cacheable
1404 writes to be retained when the memory system is idle, leading
1405 to suboptimal I/O performance for drivers using coherent DMA.
1406 This option adds a write barrier to the cpu_idle loop so that,
1407 on systems with an outer cache, the store buffer is drained
1408 explicitly.
1409
7253b85c
SH
1410config ARM_ERRATA_775420
1411 bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
1412 depends on CPU_V7
1413 help
1414 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
1415 r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
1416 operation aborts with MMU exception, it might cause the processor
1417 to deadlock. This workaround puts DSB before executing ISB if
1418 an abort may occur on cache maintenance.
1419
1da177e4
LT
1420endmenu
1421
1422source "arch/arm/common/Kconfig"
1423
1da177e4
LT
1424menu "Bus support"
1425
1426config ARM_AMBA
1427 bool
1428
1429config ISA
1430 bool
1da177e4
LT
1431 help
1432 Find out whether you have ISA slots on your motherboard. ISA is the
1433 name of a bus system, i.e. the way the CPU talks to the other stuff
1434 inside your box. Other bus systems are PCI, EISA, MicroChannel
1435 (MCA) or VESA. ISA is an older system, now being displaced by PCI;
1436 newer boards don't support it. If you have ISA, say Y, otherwise N.
1437
065909b9 1438# Select ISA DMA controller support
1da177e4
LT
1439config ISA_DMA
1440 bool
065909b9 1441 select ISA_DMA_API
1da177e4 1442
a5d533ee
AB
1443config ARCH_NO_VIRT_TO_BUS
1444 def_bool y
1445 depends on !ARCH_RPC && !ARCH_NETWINDER && !ARCH_SHARK
1446
065909b9 1447# Select ISA DMA interface
5cae841b
AV
1448config ISA_DMA_API
1449 bool
5cae841b 1450
1da177e4 1451config PCI
0b05da72 1452 bool "PCI support" if MIGHT_HAVE_PCI
1da177e4
LT
1453 help
1454 Find out whether you have a PCI motherboard. PCI is the name of a
1455 bus system, i.e. the way the CPU talks to the other stuff inside
1456 your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
1457 VESA. If you have PCI, say Y, otherwise N.
1458
52882173
AV
1459config PCI_DOMAINS
1460 bool
1461 depends on PCI
1462
b080ac8a
MRJ
1463config PCI_NANOENGINE
1464 bool "BSE nanoEngine PCI support"
1465 depends on SA1100_NANOENGINE
1466 help
1467 Enable PCI on the BSE nanoEngine board.
1468
36e23590
MW
1469config PCI_SYSCALL
1470 def_bool PCI
1471
1da177e4
LT
1472# Select the host bridge type
1473config PCI_HOST_VIA82C505
1474 bool
1475 depends on PCI && ARCH_SHARK
1476 default y
1477
a0113a99
MR
1478config PCI_HOST_ITE8152
1479 bool
1480 depends on PCI && MACH_ARMCORE
1481 default y
1482 select DMABOUNCE
1483
1da177e4
LT
1484source "drivers/pci/Kconfig"
1485
1486source "drivers/pcmcia/Kconfig"
1487
1488endmenu
1489
1490menu "Kernel Features"
1491
3b55658a
DM
1492config HAVE_SMP
1493 bool
1494 help
1495 This option should be selected by machines which have an SMP-
1496 capable CPU.
1497
1498 The only effect of this option is to make the SMP-related
1499 options available to the user for configuration.
1500
1da177e4 1501config SMP
bb2d8130 1502 bool "Symmetric Multi-Processing"
fbb4ddac 1503 depends on CPU_V6K || CPU_V7
bc28248e 1504 depends on GENERIC_CLOCKEVENTS
3b55658a 1505 depends on HAVE_SMP
9934ebb8 1506 depends on MMU
89c3dedf 1507 select HAVE_ARM_SCU if !ARCH_MSM_SCORPIONMP
b1b3f49c 1508 select USE_GENERIC_SMP_HELPERS
1da177e4
LT
1509 help
1510 This enables support for systems with more than one CPU. If you have
1511 a system with only one CPU, like most personal computers, say N. If
1512 you have a system with more than one CPU, say Y.
1513
1514 If you say N here, the kernel will run on single and multiprocessor
1515 machines, but will use only one CPU of a multiprocessor machine. If
1516 you say Y here, the kernel will run on many, but not all, single
1517 processor machines. On a single processor machine, the kernel will
1518 run faster if you say N here.
1519
395cf969 1520 See also <file:Documentation/x86/i386/IO-APIC.txt>,
1da177e4 1521 <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
50a23e6e 1522 <http://tldp.org/HOWTO/SMP-HOWTO.html>.
1da177e4
LT
1523
1524 If you don't know what to do here, say N.
1525
f00ec48f
RK
1526config SMP_ON_UP
1527 bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
4d2692a7 1528 depends on SMP && !XIP_KERNEL
f00ec48f
RK
1529 default y
1530 help
1531 SMP kernels contain instructions which fail on non-SMP processors.
1532 Enabling this option allows the kernel to modify itself to make
1533 these instructions safe. Disabling it allows about 1K of space
1534 savings.
1535
1536 If you don't know what to do here, say Y.
1537
c9018aab
VG
1538config ARM_CPU_TOPOLOGY
1539 bool "Support cpu topology definition"
1540 depends on SMP && CPU_V7
1541 default y
1542 help
1543 Support ARM cpu topology definition. The MPIDR register defines
1544 affinity between processors which is then used to describe the cpu
1545 topology of an ARM System.
1546
1547config SCHED_MC
1548 bool "Multi-core scheduler support"
1549 depends on ARM_CPU_TOPOLOGY
1550 help
1551 Multi-core scheduler support improves the CPU scheduler's decision
1552 making when dealing with multi-core CPU chips at a cost of slightly
1553 increased overhead in some places. If unsure say N here.
1554
1555config SCHED_SMT
1556 bool "SMT scheduler support"
1557 depends on ARM_CPU_TOPOLOGY
1558 help
1559 Improves the CPU scheduler's decision making when dealing with
1560 MultiThreading at a cost of slightly increased overhead in some
1561 places. If unsure say N here.
1562
a8cbcd92
RK
1563config HAVE_ARM_SCU
1564 bool
a8cbcd92
RK
1565 help
1566 This option enables support for the ARM system coherency unit
1567
8a4da6e3 1568config HAVE_ARM_ARCH_TIMER
022c03a2
MZ
1569 bool "Architected timer support"
1570 depends on CPU_V7
8a4da6e3 1571 select ARM_ARCH_TIMER
022c03a2
MZ
1572 help
1573 This option enables support for the ARM architected timer
1574
f32f4ce2
RK
1575config HAVE_ARM_TWD
1576 bool
1577 depends on SMP
1578 help
1579 This options enables support for the ARM timer and watchdog unit
1580
8d5796d2
LB
1581choice
1582 prompt "Memory split"
1583 default VMSPLIT_3G
1584 help
1585 Select the desired split between kernel and user memory.
1586
1587 If you are not absolutely sure what you are doing, leave this
1588 option alone!
1589
1590 config VMSPLIT_3G
1591 bool "3G/1G user/kernel split"
1592 config VMSPLIT_2G
1593 bool "2G/2G user/kernel split"
1594 config VMSPLIT_1G
1595 bool "1G/3G user/kernel split"
1596endchoice
1597
1598config PAGE_OFFSET
1599 hex
1600 default 0x40000000 if VMSPLIT_1G
1601 default 0x80000000 if VMSPLIT_2G
1602 default 0xC0000000
1603
1da177e4
LT
1604config NR_CPUS
1605 int "Maximum number of CPUs (2-32)"
1606 range 2 32
1607 depends on SMP
1608 default "4"
1609
a054a811 1610config HOTPLUG_CPU
00b7dede
RK
1611 bool "Support for hot-pluggable CPUs"
1612 depends on SMP && HOTPLUG
a054a811
RK
1613 help
1614 Say Y here to experiment with turning CPUs off and on. CPUs
1615 can be controlled through /sys/devices/system/cpu.
1616
2bdd424f
WD
1617config ARM_PSCI
1618 bool "Support for the ARM Power State Coordination Interface (PSCI)"
1619 depends on CPU_V7
1620 help
1621 Say Y here if you want Linux to communicate with system firmware
1622 implementing the PSCI specification for CPU-centric power
1623 management operations described in ARM document number ARM DEN
1624 0022A ("Power State Coordination Interface System Software on
1625 ARM processors").
1626
37ee16ae
RK
1627config LOCAL_TIMERS
1628 bool "Use local timer interrupts"
971acb9b 1629 depends on SMP
37ee16ae 1630 default y
30d8bead 1631 select HAVE_ARM_TWD if (!ARCH_MSM_SCORPIONMP && !EXYNOS4_MCT)
37ee16ae
RK
1632 help
1633 Enable support for local timers on SMP platforms, rather then the
1634 legacy IPI broadcast method. Local timers allows the system
1635 accounting to be spread across the timer interval, preventing a
1636 "thundering herd" at every timer tick.
1637
44986ab0
PDSN
1638config ARCH_NR_GPIO
1639 int
3dea19e8 1640 default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
70227a45 1641 default 355 if ARCH_U8500
9a01ec30 1642 default 264 if MACH_H4700
39f47d9f 1643 default 512 if SOC_OMAP5
e590b91e 1644 default 288 if ARCH_VT8500 || ARCH_SUNXI
44986ab0
PDSN
1645 default 0
1646 help
1647 Maximum number of GPIOs in the system.
1648
1649 If unsure, leave the default value.
1650
d45a398f 1651source kernel/Kconfig.preempt
1da177e4 1652
f8065813
RK
1653config HZ
1654 int
b130d5c2 1655 default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \
a73ddc61 1656 ARCH_S5PV210 || ARCH_EXYNOS4
bfe65704 1657 default OMAP_32K_TIMER_HZ if ARCH_OMAP && OMAP_32K_TIMER
5248c657 1658 default AT91_TIMER_HZ if ARCH_AT91
5da3e714 1659 default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
f8065813
RK
1660 default 100
1661
b28748fb
RK
1662config SCHED_HRTICK
1663 def_bool HIGH_RES_TIMERS
1664
16c79651 1665config THUMB2_KERNEL
00b7dede
RK
1666 bool "Compile the kernel in Thumb-2 mode"
1667 depends on CPU_V7 && !CPU_V6 && !CPU_V6K
16c79651
CM
1668 select AEABI
1669 select ARM_ASM_UNIFIED
89bace65 1670 select ARM_UNWIND
16c79651
CM
1671 help
1672 By enabling this option, the kernel will be compiled in
1673 Thumb-2 mode. A compiler/assembler that understand the unified
1674 ARM-Thumb syntax is needed.
1675
1676 If unsure, say N.
1677
6f685c5c
DM
1678config THUMB2_AVOID_R_ARM_THM_JUMP11
1679 bool "Work around buggy Thumb-2 short branch relocations in gas"
1680 depends on THUMB2_KERNEL && MODULES
1681 default y
1682 help
1683 Various binutils versions can resolve Thumb-2 branches to
1684 locally-defined, preemptible global symbols as short-range "b.n"
1685 branch instructions.
1686
1687 This is a problem, because there's no guarantee the final
1688 destination of the symbol, or any candidate locations for a
1689 trampoline, are within range of the branch. For this reason, the
1690 kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
1691 relocation in modules at all, and it makes little sense to add
1692 support.
1693
1694 The symptom is that the kernel fails with an "unsupported
1695 relocation" error when loading some modules.
1696
1697 Until fixed tools are available, passing
1698 -fno-optimize-sibling-calls to gcc should prevent gcc generating
1699 code which hits this problem, at the cost of a bit of extra runtime
1700 stack usage in some cases.
1701
1702 The problem is described in more detail at:
1703 https://bugs.launchpad.net/binutils-linaro/+bug/725126
1704
1705 Only Thumb-2 kernels are affected.
1706
1707 Unless you are sure your tools don't have this problem, say Y.
1708
0becb088
CM
1709config ARM_ASM_UNIFIED
1710 bool
1711
704bdda0
NP
1712config AEABI
1713 bool "Use the ARM EABI to compile the kernel"
1714 help
1715 This option allows for the kernel to be compiled using the latest
1716 ARM ABI (aka EABI). This is only useful if you are using a user
1717 space environment that is also compiled with EABI.
1718
1719 Since there are major incompatibilities between the legacy ABI and
1720 EABI, especially with regard to structure member alignment, this
1721 option also changes the kernel syscall calling convention to
1722 disambiguate both ABIs and allow for backward compatibility support
1723 (selected with CONFIG_OABI_COMPAT).
1724
1725 To use this you need GCC version 4.0.0 or later.
1726
6c90c872 1727config OABI_COMPAT
a73a3ff1 1728 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
d6f94fa0 1729 depends on AEABI && !THUMB2_KERNEL
6c90c872
NP
1730 default y
1731 help
1732 This option preserves the old syscall interface along with the
1733 new (ARM EABI) one. It also provides a compatibility layer to
1734 intercept syscalls that have structure arguments which layout
1735 in memory differs between the legacy ABI and the new ARM EABI
1736 (only for non "thumb" binaries). This option adds a tiny
1737 overhead to all syscalls and produces a slightly larger kernel.
1738 If you know you'll be using only pure EABI user space then you
1739 can say N here. If this option is not selected and you attempt
1740 to execute a legacy ABI binary then the result will be
1741 UNPREDICTABLE (in fact it can be predicted that it won't work
1742 at all). If in doubt say Y.
1743
eb33575c 1744config ARCH_HAS_HOLES_MEMORYMODEL
e80d6a24 1745 bool
e80d6a24 1746
05944d74
RK
1747config ARCH_SPARSEMEM_ENABLE
1748 bool
1749
07a2f737
RK
1750config ARCH_SPARSEMEM_DEFAULT
1751 def_bool ARCH_SPARSEMEM_ENABLE
1752
05944d74 1753config ARCH_SELECT_MEMORY_MODEL
be370302 1754 def_bool ARCH_SPARSEMEM_ENABLE
c80d79d7 1755
7b7bf499
WD
1756config HAVE_ARCH_PFN_VALID
1757 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
1758
053a96ca 1759config HIGHMEM
e8db89a2
RK
1760 bool "High Memory Support"
1761 depends on MMU
053a96ca
NP
1762 help
1763 The address space of ARM processors is only 4 Gigabytes large
1764 and it has to accommodate user address space, kernel address
1765 space as well as some memory mapped IO. That means that, if you
1766 have a large amount of physical memory and/or IO, not all of the
1767 memory can be "permanently mapped" by the kernel. The physical
1768 memory that is not permanently mapped is called "high memory".
1769
1770 Depending on the selected kernel/user memory split, minimum
1771 vmalloc space and actual amount of RAM, you may not need this
1772 option which should result in a slightly faster kernel.
1773
1774 If unsure, say n.
1775
65cec8e3
RK
1776config HIGHPTE
1777 bool "Allocate 2nd-level pagetables from highmem"
1778 depends on HIGHMEM
65cec8e3 1779
1b8873a0
JI
1780config HW_PERF_EVENTS
1781 bool "Enable hardware performance counter support for perf events"
f0d1bc47 1782 depends on PERF_EVENTS
1b8873a0
JI
1783 default y
1784 help
1785 Enable hardware performance counter support for perf events. If
1786 disabled, perf events will use software events only.
1787
3f22ab27
DH
1788source "mm/Kconfig"
1789
c1b2d970
MD
1790config FORCE_MAX_ZONEORDER
1791 int "Maximum zone order" if ARCH_SHMOBILE
1792 range 11 64 if ARCH_SHMOBILE
898f08e1 1793 default "12" if SOC_AM33XX
c1b2d970
MD
1794 default "9" if SA1111
1795 default "11"
1796 help
1797 The kernel memory allocator divides physically contiguous memory
1798 blocks into "zones", where each zone is a power of two number of
1799 pages. This option selects the largest power of two that the kernel
1800 keeps in the memory allocator. If you need to allocate very large
1801 blocks of physically contiguous memory, then you may need to
1802 increase this value.
1803
1804 This config option is actually maximum order plus one. For example,
1805 a value of 11 means that the largest free memory block is 2^10 pages.
1806
1da177e4
LT
1807config ALIGNMENT_TRAP
1808 bool
f12d0d7c 1809 depends on CPU_CP15_MMU
1da177e4 1810 default y if !ARCH_EBSA110
e119bfff 1811 select HAVE_PROC_CPU if PROC_FS
1da177e4 1812 help
84eb8d06 1813 ARM processors cannot fetch/store information which is not
1da177e4
LT
1814 naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1815 address divisible by 4. On 32-bit ARM processors, these non-aligned
1816 fetch/store instructions will be emulated in software if you say
1817 here, which has a severe performance impact. This is necessary for
1818 correct operation of some network protocols. With an IP-only
1819 configuration it is safe to say N, otherwise say Y.
1820
39ec58f3 1821config UACCESS_WITH_MEMCPY
38ef2ad5
LW
1822 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
1823 depends on MMU
39ec58f3
LB
1824 default y if CPU_FEROCEON
1825 help
1826 Implement faster copy_to_user and clear_user methods for CPU
1827 cores where a 8-word STM instruction give significantly higher
1828 memory write throughput than a sequence of individual 32bit stores.
1829
1830 A possible side effect is a slight increase in scheduling latency
1831 between threads sharing the same address space if they invoke
1832 such copy operations with large buffers.
1833
1834 However, if the CPU data cache is using a write-allocate mode,
1835 this option is unlikely to provide any performance gain.
1836
70c70d97
NP
1837config SECCOMP
1838 bool
1839 prompt "Enable seccomp to safely compute untrusted bytecode"
1840 ---help---
1841 This kernel feature is useful for number crunching applications
1842 that may need to compute untrusted bytecode during their
1843 execution. By using pipes or other transports made available to
1844 the process as file descriptors supporting the read/write
1845 syscalls, it's possible to isolate those applications in
1846 their own address space using seccomp. Once seccomp is
1847 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1848 and the task is only allowed to execute a few safe syscalls
1849 defined by each seccomp mode.
1850
c743f380
NP
1851config CC_STACKPROTECTOR
1852 bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
1853 help
1854 This option turns on the -fstack-protector GCC feature. This
1855 feature puts, at the beginning of functions, a canary value on
1856 the stack just before the return address, and validates
1857 the value just before actually returning. Stack based buffer
1858 overflows (that need to overwrite this return address) now also
1859 overwrite the canary, which gets detected and the attack is then
1860 neutralized via a kernel panic.
1861 This feature requires gcc version 4.2 or above.
1862
eff8d644
SS
1863config XEN_DOM0
1864 def_bool y
1865 depends on XEN
1866
1867config XEN
1868 bool "Xen guest support on ARM (EXPERIMENTAL)"
d6f94fa0 1869 depends on ARM && OF
f880b67d 1870 depends on CPU_V7 && !CPU_V6
eff8d644
SS
1871 help
1872 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1873
1da177e4
LT
1874endmenu
1875
1876menu "Boot options"
1877
9eb8f674
GL
1878config USE_OF
1879 bool "Flattened Device Tree support"
b1b3f49c 1880 select IRQ_DOMAIN
9eb8f674
GL
1881 select OF
1882 select OF_EARLY_FLATTREE
1883 help
1884 Include support for flattened device tree machine descriptions.
1885
bd51e2f5
NP
1886config ATAGS
1887 bool "Support for the traditional ATAGS boot data passing" if USE_OF
1888 default y
1889 help
1890 This is the traditional way of passing data to the kernel at boot
1891 time. If you are solely relying on the flattened device tree (or
1892 the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1893 to remove ATAGS support from your kernel binary. If unsure,
1894 leave this to y.
1895
1896config DEPRECATED_PARAM_STRUCT
1897 bool "Provide old way to pass kernel parameters"
1898 depends on ATAGS
1899 help
1900 This was deprecated in 2001 and announced to live on for 5 years.
1901 Some old boot loaders still use this way.
1902
1da177e4
LT
1903# Compressed boot loader in ROM. Yes, we really want to ask about
1904# TEXT and BSS so we preserve their values in the config files.
1905config ZBOOT_ROM_TEXT
1906 hex "Compressed ROM boot loader base address"
1907 default "0"
1908 help
1909 The physical address at which the ROM-able zImage is to be
1910 placed in the target. Platforms which normally make use of
1911 ROM-able zImage formats normally set this to a suitable
1912 value in their defconfig file.
1913
1914 If ZBOOT_ROM is not enabled, this has no effect.
1915
1916config ZBOOT_ROM_BSS
1917 hex "Compressed ROM boot loader BSS address"
1918 default "0"
1919 help
f8c440b2
DF
1920 The base address of an area of read/write memory in the target
1921 for the ROM-able zImage which must be available while the
1922 decompressor is running. It must be large enough to hold the
1923 entire decompressed kernel plus an additional 128 KiB.
1924 Platforms which normally make use of ROM-able zImage formats
1925 normally set this to a suitable value in their defconfig file.
1da177e4
LT
1926
1927 If ZBOOT_ROM is not enabled, this has no effect.
1928
1929config ZBOOT_ROM
1930 bool "Compressed boot loader in ROM/flash"
1931 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
1932 help
1933 Say Y here if you intend to execute your compressed kernel image
1934 (zImage) directly from ROM or flash. If unsure, say N.
1935
090ab3ff
SH
1936choice
1937 prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
d6f94fa0 1938 depends on ZBOOT_ROM && ARCH_SH7372
090ab3ff
SH
1939 default ZBOOT_ROM_NONE
1940 help
1941 Include experimental SD/MMC loading code in the ROM-able zImage.
59bf8964 1942 With this enabled it is possible to write the ROM-able zImage
090ab3ff
SH
1943 kernel image to an MMC or SD card and boot the kernel straight
1944 from the reset vector. At reset the processor Mask ROM will load
59bf8964 1945 the first part of the ROM-able zImage which in turn loads the
090ab3ff
SH
1946 rest the kernel image to RAM.
1947
1948config ZBOOT_ROM_NONE
1949 bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
1950 help
1951 Do not load image from SD or MMC
1952
f45b1149
SH
1953config ZBOOT_ROM_MMCIF
1954 bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
f45b1149 1955 help
090ab3ff
SH
1956 Load image from MMCIF hardware block.
1957
1958config ZBOOT_ROM_SH_MOBILE_SDHI
1959 bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
1960 help
1961 Load image from SDHI hardware block
1962
1963endchoice
f45b1149 1964
e2a6a3aa
JB
1965config ARM_APPENDED_DTB
1966 bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
d6f94fa0 1967 depends on OF && !ZBOOT_ROM
e2a6a3aa
JB
1968 help
1969 With this option, the boot code will look for a device tree binary
1970 (DTB) appended to zImage
1971 (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1972
1973 This is meant as a backward compatibility convenience for those
1974 systems with a bootloader that can't be upgraded to accommodate
1975 the documented boot protocol using a device tree.
1976
1977 Beware that there is very little in terms of protection against
1978 this option being confused by leftover garbage in memory that might
1979 look like a DTB header after a reboot if no actual DTB is appended
1980 to zImage. Do not leave this option active in a production kernel
1981 if you don't intend to always append a DTB. Proper passing of the
1982 location into r2 of a bootloader provided DTB is always preferable
1983 to this option.
1984
b90b9a38
NP
1985config ARM_ATAG_DTB_COMPAT
1986 bool "Supplement the appended DTB with traditional ATAG information"
1987 depends on ARM_APPENDED_DTB
1988 help
1989 Some old bootloaders can't be updated to a DTB capable one, yet
1990 they provide ATAGs with memory configuration, the ramdisk address,
1991 the kernel cmdline string, etc. Such information is dynamically
1992 provided by the bootloader and can't always be stored in a static
1993 DTB. To allow a device tree enabled kernel to be used with such
1994 bootloaders, this option allows zImage to extract the information
1995 from the ATAG list and store it at run time into the appended DTB.
1996
d0f34a11
GR
1997choice
1998 prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
1999 default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
2000
2001config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
2002 bool "Use bootloader kernel arguments if available"
2003 help
2004 Uses the command-line options passed by the boot loader instead of
2005 the device tree bootargs property. If the boot loader doesn't provide
2006 any, the device tree bootargs property will be used.
2007
2008config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
2009 bool "Extend with bootloader kernel arguments"
2010 help
2011 The command-line arguments provided by the boot loader will be
2012 appended to the the device tree bootargs property.
2013
2014endchoice
2015
1da177e4
LT
2016config CMDLINE
2017 string "Default kernel command string"
2018 default ""
2019 help
2020 On some architectures (EBSA110 and CATS), there is currently no way
2021 for the boot loader to pass arguments to the kernel. For these
2022 architectures, you should supply some command-line options at build
2023 time by entering them here. As a minimum, you should specify the
2024 memory size and the root device (e.g., mem=64M root=/dev/nfs).
2025
4394c124
VB
2026choice
2027 prompt "Kernel command line type" if CMDLINE != ""
2028 default CMDLINE_FROM_BOOTLOADER
bd51e2f5 2029 depends on ATAGS
4394c124
VB
2030
2031config CMDLINE_FROM_BOOTLOADER
2032 bool "Use bootloader kernel arguments if available"
2033 help
2034 Uses the command-line options passed by the boot loader. If
2035 the boot loader doesn't provide any, the default kernel command
2036 string provided in CMDLINE will be used.
2037
2038config CMDLINE_EXTEND
2039 bool "Extend bootloader kernel arguments"
2040 help
2041 The command-line arguments provided by the boot loader will be
2042 appended to the default kernel command string.
2043
92d2040d
AH
2044config CMDLINE_FORCE
2045 bool "Always use the default kernel command string"
92d2040d
AH
2046 help
2047 Always use the default kernel command string, even if the boot
2048 loader passes other arguments to the kernel.
2049 This is useful if you cannot or don't want to change the
2050 command-line options your boot loader passes to the kernel.
4394c124 2051endchoice
92d2040d 2052
1da177e4
LT
2053config XIP_KERNEL
2054 bool "Kernel Execute-In-Place from ROM"
387798b3 2055 depends on !ZBOOT_ROM && !ARM_LPAE && !ARCH_MULTIPLATFORM
1da177e4
LT
2056 help
2057 Execute-In-Place allows the kernel to run from non-volatile storage
2058 directly addressable by the CPU, such as NOR flash. This saves RAM
2059 space since the text section of the kernel is not loaded from flash
2060 to RAM. Read-write sections, such as the data section and stack,
2061 are still copied to RAM. The XIP kernel is not compressed since
2062 it has to run directly from flash, so it will take more space to
2063 store it. The flash address used to link the kernel object files,
2064 and for storing it, is configuration dependent. Therefore, if you
2065 say Y here, you must know the proper physical address where to
2066 store the kernel image depending on your own flash memory usage.
2067
2068 Also note that the make target becomes "make xipImage" rather than
2069 "make zImage" or "make Image". The final kernel binary to put in
2070 ROM memory will be arch/arm/boot/xipImage.
2071
2072 If unsure, say N.
2073
2074config XIP_PHYS_ADDR
2075 hex "XIP Kernel Physical Location"
2076 depends on XIP_KERNEL
2077 default "0x00080000"
2078 help
2079 This is the physical address in your flash memory the kernel will
2080 be linked for and stored to. This address is dependent on your
2081 own flash usage.
2082
c587e4a6
RP
2083config KEXEC
2084 bool "Kexec system call (EXPERIMENTAL)"
d6f94fa0 2085 depends on (!SMP || HOTPLUG_CPU)
c587e4a6
RP
2086 help
2087 kexec is a system call that implements the ability to shutdown your
2088 current kernel, and to start another kernel. It is like a reboot
01dd2fbf 2089 but it is independent of the system firmware. And like a reboot
c587e4a6
RP
2090 you can start any kernel with it, not just Linux.
2091
2092 It is an ongoing process to be certain the hardware in a machine
2093 is properly shutdown, so do not be surprised if this code does not
2094 initially work for you. It may help to enable device hotplugging
2095 support.
2096
4cd9d6f7
RP
2097config ATAGS_PROC
2098 bool "Export atags in procfs"
bd51e2f5 2099 depends on ATAGS && KEXEC
b98d7291 2100 default y
4cd9d6f7
RP
2101 help
2102 Should the atags used to boot the kernel be exported in an "atags"
2103 file in procfs. Useful with kexec.
2104
cb5d39b3
MW
2105config CRASH_DUMP
2106 bool "Build kdump crash kernel (EXPERIMENTAL)"
cb5d39b3
MW
2107 help
2108 Generate crash dump after being started by kexec. This should
2109 be normally only set in special crash dump kernels which are
2110 loaded in the main kernel with kexec-tools into a specially
2111 reserved region and then later executed after a crash by
2112 kdump/kexec. The crash dump kernel must be compiled to a
2113 memory address not used by the main kernel
2114
2115 For more details see Documentation/kdump/kdump.txt
2116
e69edc79
EM
2117config AUTO_ZRELADDR
2118 bool "Auto calculation of the decompressed kernel image address"
2119 depends on !ZBOOT_ROM && !ARCH_U300
2120 help
2121 ZRELADDR is the physical address where the decompressed kernel
2122 image will be placed. If AUTO_ZRELADDR is selected, the address
2123 will be determined at run-time by masking the current IP with
2124 0xf8000000. This assumes the zImage being placed in the first 128MB
2125 from start of memory.
2126
1da177e4
LT
2127endmenu
2128
ac9d7efc 2129menu "CPU Power Management"
1da177e4 2130
89c52ed4 2131if ARCH_HAS_CPUFREQ
1da177e4
LT
2132
2133source "drivers/cpufreq/Kconfig"
2134
64f102b6
YS
2135config CPU_FREQ_IMX
2136 tristate "CPUfreq driver for i.MX CPUs"
2137 depends on ARCH_MXC && CPU_FREQ
f637c4c9 2138 select CPU_FREQ_TABLE
64f102b6
YS
2139 help
2140 This enables the CPUfreq driver for i.MX CPUs.
2141
1da177e4
LT
2142config CPU_FREQ_SA1100
2143 bool
1da177e4
LT
2144
2145config CPU_FREQ_SA1110
2146 bool
1da177e4
LT
2147
2148config CPU_FREQ_INTEGRATOR
2149 tristate "CPUfreq driver for ARM Integrator CPUs"
2150 depends on ARCH_INTEGRATOR && CPU_FREQ
2151 default y
2152 help
2153 This enables the CPUfreq driver for ARM Integrator CPUs.
2154
2155 For details, take a look at <file:Documentation/cpu-freq>.
2156
2157 If in doubt, say Y.
2158
9e2697ff
RK
2159config CPU_FREQ_PXA
2160 bool
2161 depends on CPU_FREQ && ARCH_PXA && PXA25x
2162 default y
2163 select CPU_FREQ_DEFAULT_GOV_USERSPACE
b1b3f49c 2164 select CPU_FREQ_TABLE
9e2697ff 2165
9d56c02a
BD
2166config CPU_FREQ_S3C
2167 bool
2168 help
2169 Internal configuration node for common cpufreq on Samsung SoC
2170
2171config CPU_FREQ_S3C24XX
4a50bfe3 2172 bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)"
d6f94fa0 2173 depends on ARCH_S3C24XX && CPU_FREQ
9d56c02a
BD
2174 select CPU_FREQ_S3C
2175 help
2176 This enables the CPUfreq driver for the Samsung S3C24XX family
2177 of CPUs.
2178
2179 For details, take a look at <file:Documentation/cpu-freq>.
2180
2181 If in doubt, say N.
2182
2183config CPU_FREQ_S3C24XX_PLL
4a50bfe3 2184 bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)"
d6f94fa0 2185 depends on CPU_FREQ_S3C24XX
9d56c02a
BD
2186 help
2187 Compile in support for changing the PLL frequency from the
2188 S3C24XX series CPUfreq driver. The PLL takes time to settle
2189 after a frequency change, so by default it is not enabled.
2190
2191 This also means that the PLL tables for the selected CPU(s) will
2192 be built which may increase the size of the kernel image.
2193
2194config CPU_FREQ_S3C24XX_DEBUG
2195 bool "Debug CPUfreq Samsung driver core"
2196 depends on CPU_FREQ_S3C24XX
2197 help
2198 Enable s3c_freq_dbg for the Samsung S3C CPUfreq core
2199
2200config CPU_FREQ_S3C24XX_IODEBUG
2201 bool "Debug CPUfreq Samsung driver IO timing"
2202 depends on CPU_FREQ_S3C24XX
2203 help
2204 Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core
2205
e6d197a6
BD
2206config CPU_FREQ_S3C24XX_DEBUGFS
2207 bool "Export debugfs for CPUFreq"
2208 depends on CPU_FREQ_S3C24XX && DEBUG_FS
2209 help
2210 Export status information via debugfs.
2211
1da177e4
LT
2212endif
2213
ac9d7efc
RK
2214source "drivers/cpuidle/Kconfig"
2215
2216endmenu
2217
1da177e4
LT
2218menu "Floating point emulation"
2219
2220comment "At least one emulation must be selected"
2221
2222config FPE_NWFPE
2223 bool "NWFPE math emulation"
593c252a 2224 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
1da177e4
LT
2225 ---help---
2226 Say Y to include the NWFPE floating point emulator in the kernel.
2227 This is necessary to run most binaries. Linux does not currently
2228 support floating point hardware so you need to say Y here even if
2229 your machine has an FPA or floating point co-processor podule.
2230
2231 You may say N here if you are going to load the Acorn FPEmulator
2232 early in the bootup.
2233
2234config FPE_NWFPE_XP
2235 bool "Support extended precision"
bedf142b 2236 depends on FPE_NWFPE
1da177e4
LT
2237 help
2238 Say Y to include 80-bit support in the kernel floating-point
2239 emulator. Otherwise, only 32 and 64-bit support is compiled in.
2240 Note that gcc does not generate 80-bit operations by default,
2241 so in most cases this option only enlarges the size of the
2242 floating point emulator without any good reason.
2243
2244 You almost surely want to say N here.
2245
2246config FPE_FASTFPE
2247 bool "FastFPE math emulation (EXPERIMENTAL)"
d6f94fa0 2248 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
1da177e4
LT
2249 ---help---
2250 Say Y here to include the FAST floating point emulator in the kernel.
2251 This is an experimental much faster emulator which now also has full
2252 precision for the mantissa. It does not support any exceptions.
2253 It is very simple, and approximately 3-6 times faster than NWFPE.
2254
2255 It should be sufficient for most programs. It may be not suitable
2256 for scientific calculations, but you have to check this for yourself.
2257 If you do not feel you need a faster FP emulation you should better
2258 choose NWFPE.
2259
2260config VFP
2261 bool "VFP-format floating point maths"
e399b1a4 2262 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
1da177e4
LT
2263 help
2264 Say Y to include VFP support code in the kernel. This is needed
2265 if your hardware includes a VFP unit.
2266
2267 Please see <file:Documentation/arm/VFP/release-notes.txt> for
2268 release notes and additional status information.
2269
2270 Say N if your target does not have VFP hardware.
2271
25ebee02
CM
2272config VFPv3
2273 bool
2274 depends on VFP
2275 default y if CPU_V7
2276
b5872db4
CM
2277config NEON
2278 bool "Advanced SIMD (NEON) Extension support"
2279 depends on VFPv3 && CPU_V7
2280 help
2281 Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2282 Extension.
2283
1da177e4
LT
2284endmenu
2285
2286menu "Userspace binary formats"
2287
2288source "fs/Kconfig.binfmt"
2289
2290config ARTHUR
2291 tristate "RISC OS personality"
704bdda0 2292 depends on !AEABI
1da177e4
LT
2293 help
2294 Say Y here to include the kernel code necessary if you want to run
2295 Acorn RISC OS/Arthur binaries under Linux. This code is still very
2296 experimental; if this sounds frightening, say N and sleep in peace.
2297 You can also say M here to compile this support as a module (which
2298 will be called arthur).
2299
2300endmenu
2301
2302menu "Power management options"
2303
eceab4ac 2304source "kernel/power/Kconfig"
1da177e4 2305
f4cb5700 2306config ARCH_SUSPEND_POSSIBLE
4b1082ca 2307 depends on !ARCH_S5PC100
6a786182 2308 depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \
3f5d0819 2309 CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
f4cb5700
JB
2310 def_bool y
2311
15e0d9e3
AB
2312config ARM_CPU_SUSPEND
2313 def_bool PM_SLEEP
2314
1da177e4
LT
2315endmenu
2316
d5950b43
SR
2317source "net/Kconfig"
2318
ac25150f 2319source "drivers/Kconfig"
1da177e4
LT
2320
2321source "fs/Kconfig"
2322
1da177e4
LT
2323source "arch/arm/Kconfig.debug"
2324
2325source "security/Kconfig"
2326
2327source "crypto/Kconfig"
2328
2329source "lib/Kconfig"
749cf76c
CD
2330
2331source "arch/arm/kvm/Kconfig"
This page took 1.140023 seconds and 5 git commands to generate.