Merge branch 'kirkwood/cleanup' of git://git.infradead.org/users/jcooper/linux into...
[deliverable/linux.git] / arch / arm / Kconfig
CommitLineData
1da177e4
LT
1config ARM
2 bool
3 default y
7563bbf8 4 select ARCH_HAVE_CUSTOM_GPIO_H
e17c6d56 5 select HAVE_AOUT
24056f52 6 select HAVE_DMA_API_DEBUG
d0ee9f40 7 select HAVE_IDE if PCI || ISA || PCMCIA
2dc6a016 8 select HAVE_DMA_ATTRS
e092705b 9 select HAVE_DMA_CONTIGUOUS if MMU
2778f620 10 select HAVE_MEMBLOCK
12b824fb 11 select RTC_LIB
75e7153a 12 select SYS_SUPPORTS_APM_EMULATION
a41297a0 13 select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI)
7463449b 14 select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
fe166148 15 select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
09f05d85 16 select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
5cbad0eb 17 select HAVE_ARCH_KGDB
0693bf68 18 select HAVE_ARCH_TRACEHOOK
856bc356 19 select HAVE_KPROBES if !XIP_KERNEL
9edddaa2 20 select HAVE_KRETPROBES if (HAVE_KPROBES)
606576ce 21 select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
80be7a7f
RV
22 select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
23 select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
0e341af8 24 select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
e39f5602 25 select ARCH_BINFMT_ELF_RANDOMIZE_PIE
1fe53268 26 select HAVE_GENERIC_DMA_COHERENT
e7db7b42
AT
27 select HAVE_KERNEL_GZIP
28 select HAVE_KERNEL_LZO
6e8699f7 29 select HAVE_KERNEL_LZMA
a7f464f3 30 select HAVE_KERNEL_XZ
e360adbe 31 select HAVE_IRQ_WORK
7ada189f
JI
32 select HAVE_PERF_EVENTS
33 select PERF_USE_VMALLOC
e513f8bf 34 select HAVE_REGS_AND_STACK_ACCESS_API
e399b1a4 35 select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
ed60453f 36 select HAVE_C_RECORDMCOUNT
e2a93ecc 37 select HAVE_GENERIC_HARDIRQS
37e74beb
SB
38 select HARDIRQS_SW_RESEND
39 select GENERIC_IRQ_PROBE
25a5662a 40 select GENERIC_IRQ_SHOW
c1d7e01d 41 select ARCH_WANT_IPC_PARSE_VERSION
d4aa8b15 42 select HARDIRQS_SW_RESEND
1fb90263 43 select CPU_PM if (SUSPEND || CPU_IDLE)
e5bfb72c 44 select GENERIC_PCI_IOMAP
e47b65b0 45 select HAVE_BPF_JIT
84ec6d57 46 select GENERIC_SMP_IDLE_THREAD
3d92a71a
AMG
47 select KTIME_SCALAR
48 select GENERIC_CLOCKEVENTS_BROADCAST if SMP
8c56cc8b
WD
49 select GENERIC_STRNCPY_FROM_USER
50 select GENERIC_STRNLEN_USER
b9a50f74 51 select DCACHE_WORD_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && !CPU_BIG_ENDIAN
1da177e4
LT
52 help
53 The ARM series is a line of low-power-consumption RISC chip designs
f6c8965a 54 licensed by ARM Ltd and targeted at embedded applications and
1da177e4 55 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
f6c8965a 56 manufactured, but legacy ARM-based PC hardware remains popular in
1da177e4
LT
57 Europe. There is an ARM Linux project with a web page at
58 <http://www.arm.linux.org.uk/>.
59
74facffe
RK
60config ARM_HAS_SG_CHAIN
61 bool
62
4ce63fcd
MS
63config NEED_SG_DMA_LENGTH
64 bool
65
66config ARM_DMA_USE_IOMMU
67 select NEED_SG_DMA_LENGTH
68 select ARM_HAS_SG_CHAIN
69 bool
70
1a189b97
RK
71config HAVE_PWM
72 bool
73
0b05da72
HUK
74config MIGHT_HAVE_PCI
75 bool
76
75e7153a
RB
77config SYS_SUPPORTS_APM_EMULATION
78 bool
79
0a938b97
DB
80config GENERIC_GPIO
81 bool
0a938b97 82
bc581770
LW
83config HAVE_TCM
84 bool
85 select GENERIC_ALLOCATOR
86
e119bfff
RK
87config HAVE_PROC_CPU
88 bool
89
5ea81769
AV
90config NO_IOPORT
91 bool
5ea81769 92
1da177e4
LT
93config EISA
94 bool
95 ---help---
96 The Extended Industry Standard Architecture (EISA) bus was
97 developed as an open alternative to the IBM MicroChannel bus.
98
99 The EISA bus provided some of the features of the IBM MicroChannel
100 bus while maintaining backward compatibility with cards made for
101 the older ISA bus. The EISA bus saw limited use between 1988 and
102 1995 when it was made obsolete by the PCI bus.
103
104 Say Y here if you are building a kernel for an EISA-based machine.
105
106 Otherwise, say N.
107
108config SBUS
109 bool
110
f16fb1ec
RK
111config STACKTRACE_SUPPORT
112 bool
113 default y
114
f76e9154
NP
115config HAVE_LATENCYTOP_SUPPORT
116 bool
117 depends on !SMP
118 default y
119
f16fb1ec
RK
120config LOCKDEP_SUPPORT
121 bool
122 default y
123
7ad1bcb2
RK
124config TRACE_IRQFLAGS_SUPPORT
125 bool
126 default y
127
1da177e4
LT
128config RWSEM_GENERIC_SPINLOCK
129 bool
130 default y
131
132config RWSEM_XCHGADD_ALGORITHM
133 bool
134
f0d1b0b3
DH
135config ARCH_HAS_ILOG2_U32
136 bool
f0d1b0b3
DH
137
138config ARCH_HAS_ILOG2_U64
139 bool
f0d1b0b3 140
89c52ed4
BD
141config ARCH_HAS_CPUFREQ
142 bool
143 help
144 Internal node to signify that the ARCH has CPUFREQ support
145 and that the relevant menu configurations are displayed for
146 it.
147
b89c3b16
AM
148config GENERIC_HWEIGHT
149 bool
150 default y
151
1da177e4
LT
152config GENERIC_CALIBRATE_DELAY
153 bool
154 default y
155
a08b6b79
Z
156config ARCH_MAY_HAVE_PC_FDC
157 bool
158
5ac6da66
CL
159config ZONE_DMA
160 bool
5ac6da66 161
ccd7ab7f
FT
162config NEED_DMA_MAP_STATE
163 def_bool y
164
58af4a24
RH
165config ARCH_HAS_DMA_SET_COHERENT_MASK
166 bool
167
1da177e4
LT
168config GENERIC_ISA_DMA
169 bool
170
1da177e4
LT
171config FIQ
172 bool
173
13a5045d
RH
174config NEED_RET_TO_USER
175 bool
176
034d2f5a
AV
177config ARCH_MTD_XIP
178 bool
179
c760fc19
HC
180config VECTORS_BASE
181 hex
6afd6fae 182 default 0xffff0000 if MMU || CPU_HIGH_VECTOR
c760fc19
HC
183 default DRAM_BASE if REMAP_VECTORS_TO_RAM
184 default 0x00000000
185 help
186 The base address of exception vectors.
187
dc21af99 188config ARM_PATCH_PHYS_VIRT
c1becedc
RK
189 bool "Patch physical to virtual translations at runtime" if EMBEDDED
190 default y
b511d75d 191 depends on !XIP_KERNEL && MMU
dc21af99
RK
192 depends on !ARCH_REALVIEW || !SPARSEMEM
193 help
111e9a5c
RK
194 Patch phys-to-virt and virt-to-phys translation functions at
195 boot and module load time according to the position of the
196 kernel in system memory.
dc21af99 197
111e9a5c 198 This can only be used with non-XIP MMU kernels where the base
daece596 199 of physical memory is at a 16MB boundary.
dc21af99 200
c1becedc
RK
201 Only disable this option if you know that you do not require
202 this feature (eg, building a kernel for a single machine) and
203 you need to shrink the kernel to the minimal size.
dc21af99 204
01464226
RH
205config NEED_MACH_GPIO_H
206 bool
207 help
208 Select this when mach/gpio.h is required to provide special
209 definitions for this platform. The need for mach/gpio.h should
210 be avoided when possible.
211
c334bc15
RH
212config NEED_MACH_IO_H
213 bool
214 help
215 Select this when mach/io.h is required to provide special
216 definitions for this platform. The need for mach/io.h should
217 be avoided when possible.
218
0cdc8b92 219config NEED_MACH_MEMORY_H
1b9f95f8
NP
220 bool
221 help
0cdc8b92
NP
222 Select this when mach/memory.h is required to provide special
223 definitions for this platform. The need for mach/memory.h should
224 be avoided when possible.
dc21af99 225
1b9f95f8 226config PHYS_OFFSET
974c0724 227 hex "Physical address of main memory" if MMU
0cdc8b92 228 depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
974c0724 229 default DRAM_BASE if !MMU
111e9a5c 230 help
1b9f95f8
NP
231 Please provide the physical address corresponding to the
232 location of main memory in your system.
cada3c08 233
87e040b6
SG
234config GENERIC_BUG
235 def_bool y
236 depends on BUG
237
1da177e4
LT
238source "init/Kconfig"
239
dc52ddc0
MH
240source "kernel/Kconfig.freezer"
241
1da177e4
LT
242menu "System Type"
243
3c427975
HC
244config MMU
245 bool "MMU-based Paged Memory Management Support"
246 default y
247 help
248 Select if you want MMU-based virtualised addressing space
249 support by paged memory management. If unsure, say 'Y'.
250
ccf50e23
RK
251#
252# The "ARM system type" choice list is ordered alphabetically by option
253# text. Please add new entries in the option alphabetic order.
254#
1da177e4
LT
255choice
256 prompt "ARM system type"
387798b3 257 default ARCH_MULTIPLATFORM
1da177e4 258
387798b3
RH
259config ARCH_MULTIPLATFORM
260 bool "Allow multiple platforms to be selected"
261 select ARM_PATCH_PHYS_VIRT
262 select AUTO_ZRELADDR
66314223 263 select COMMON_CLK
387798b3 264 select MULTI_IRQ_HANDLER
66314223
DN
265 select SPARSE_IRQ
266 select USE_OF
387798b3 267 depends on MMU
66314223 268
4af6fee1
DS
269config ARCH_INTEGRATOR
270 bool "ARM Ltd. Integrator family"
271 select ARM_AMBA
89c52ed4 272 select ARCH_HAS_CPUFREQ
a613163d 273 select COMMON_CLK
f9a6aa43 274 select COMMON_CLK_VERSATILE
9904f793 275 select HAVE_TCM
c5a0adb5 276 select ICST
13edd86d 277 select GENERIC_CLOCKEVENTS
f4b8b319 278 select PLAT_VERSATILE
c41b16f8 279 select PLAT_VERSATILE_FPGA_IRQ
0cdc8b92 280 select NEED_MACH_MEMORY_H
695436e3 281 select SPARSE_IRQ
3108e6ab 282 select MULTI_IRQ_HANDLER
4af6fee1
DS
283 help
284 Support for ARM's Integrator platform.
285
286config ARCH_REALVIEW
287 bool "ARM Ltd. RealView family"
288 select ARM_AMBA
f9a6aa43
LW
289 select COMMON_CLK
290 select COMMON_CLK_VERSATILE
c5a0adb5 291 select ICST
ae30ceac 292 select GENERIC_CLOCKEVENTS
eb7fffa3 293 select ARCH_WANT_OPTIONAL_GPIOLIB
f4b8b319 294 select PLAT_VERSATILE
3cb5ee49 295 select PLAT_VERSATILE_CLCD
e3887714 296 select ARM_TIMER_SP804
b56ba8aa 297 select GPIO_PL061 if GPIOLIB
0cdc8b92 298 select NEED_MACH_MEMORY_H
4af6fee1
DS
299 help
300 This enables support for ARM Ltd RealView boards.
301
302config ARCH_VERSATILE
303 bool "ARM Ltd. Versatile family"
304 select ARM_AMBA
305 select ARM_VIC
6d803ba7 306 select CLKDEV_LOOKUP
aa3831cf 307 select HAVE_MACH_CLKDEV
c5a0adb5 308 select ICST
89df1272 309 select GENERIC_CLOCKEVENTS
bbeddc43 310 select ARCH_WANT_OPTIONAL_GPIOLIB
f4b8b319 311 select PLAT_VERSATILE
56a34b03 312 select PLAT_VERSATILE_CLOCK
3414ba8c 313 select PLAT_VERSATILE_CLCD
c41b16f8 314 select PLAT_VERSATILE_FPGA_IRQ
e3887714 315 select ARM_TIMER_SP804
4af6fee1
DS
316 help
317 This enables support for ARM Ltd Versatile board.
318
8fc5ffa0
AV
319config ARCH_AT91
320 bool "Atmel AT91"
f373e8c0 321 select ARCH_REQUIRE_GPIOLIB
93686ae8 322 select HAVE_CLK
bd602995 323 select CLKDEV_LOOKUP
e261501d 324 select IRQ_DOMAIN
01464226 325 select NEED_MACH_GPIO_H
1ac02d79 326 select NEED_MACH_IO_H if PCCARD
4af6fee1 327 help
929e994f
NF
328 This enables support for systems based on Atmel
329 AT91RM9200 and AT91SAM9* processors.
4af6fee1 330
ec9653b8
SA
331config ARCH_BCM2835
332 bool "Broadcom BCM2835 family"
333 select ARCH_WANT_OPTIONAL_GPIOLIB
334 select ARM_AMBA
335 select ARM_ERRATA_411920
336 select ARM_TIMER_SP804
337 select CLKDEV_LOOKUP
338 select COMMON_CLK
339 select CPU_V6
340 select GENERIC_CLOCKEVENTS
341 select MULTI_IRQ_HANDLER
342 select SPARSE_IRQ
343 select USE_OF
344 help
345 This enables support for the Broadcom BCM2835 SoC. This SoC is
346 use in the Raspberry Pi, and Roku 2 devices.
347
ccf50e23
RK
348config ARCH_BCMRING
349 bool "Broadcom BCMRING"
350 depends on MMU
351 select CPU_V6
352 select ARM_AMBA
82d63734 353 select ARM_TIMER_SP804
6d803ba7 354 select CLKDEV_LOOKUP
ccf50e23
RK
355 select GENERIC_CLOCKEVENTS
356 select ARCH_WANT_OPTIONAL_GPIOLIB
357 help
358 Support for Broadcom's BCMRing platform.
359
1da177e4 360config ARCH_CLPS711X
0e2fce59 361 bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
c750815e 362 select CPU_ARM720T
5cfc8ee0 363 select ARCH_USES_GETTIMEOFFSET
0cdc8b92 364 select NEED_MACH_MEMORY_H
f999b8bd 365 help
0e2fce59 366 Support for Cirrus Logic 711x/721x/731x based boards.
1da177e4 367
d94f944e
AV
368config ARCH_CNS3XXX
369 bool "Cavium Networks CNS3XXX family"
00d2711d 370 select CPU_V6K
d94f944e
AV
371 select GENERIC_CLOCKEVENTS
372 select ARM_GIC
ce5ea9f3 373 select MIGHT_HAVE_CACHE_L2X0
0b05da72 374 select MIGHT_HAVE_PCI
5f32f7a0 375 select PCI_DOMAINS if PCI
d94f944e
AV
376 help
377 Support for Cavium Networks CNS3XXX platform.
378
788c9700
RK
379config ARCH_GEMINI
380 bool "Cortina Systems Gemini"
381 select CPU_FA526
788c9700 382 select ARCH_REQUIRE_GPIOLIB
5cfc8ee0 383 select ARCH_USES_GETTIMEOFFSET
788c9700
RK
384 help
385 Support for the Cortina Systems Gemini family SoCs
386
156a0997
BS
387config ARCH_SIRF
388 bool "CSR SiRF"
3a6cb8ce 389 select NO_IOPORT
f6387092 390 select ARCH_REQUIRE_GPIOLIB
3a6cb8ce 391 select GENERIC_CLOCKEVENTS
198678b0 392 select COMMON_CLK
3a6cb8ce 393 select GENERIC_IRQ_CHIP
ce5ea9f3 394 select MIGHT_HAVE_CACHE_L2X0
cbd8d842
BS
395 select PINCTRL
396 select PINCTRL_SIRF
3a6cb8ce 397 select USE_OF
3a6cb8ce 398 help
156a0997 399 Support for CSR SiRFprimaII/Marco/Polo platforms
3a6cb8ce 400
1da177e4
LT
401config ARCH_EBSA110
402 bool "EBSA-110"
c750815e 403 select CPU_SA110
f7e68bbf 404 select ISA
c5eb2a2b 405 select NO_IOPORT
5cfc8ee0 406 select ARCH_USES_GETTIMEOFFSET
c334bc15 407 select NEED_MACH_IO_H
0cdc8b92 408 select NEED_MACH_MEMORY_H
1da177e4
LT
409 help
410 This is an evaluation board for the StrongARM processor available
f6c8965a 411 from Digital. It has limited hardware on-board, including an
1da177e4
LT
412 Ethernet interface, two PCMCIA sockets, two serial ports and a
413 parallel port.
414
e7736d47
LB
415config ARCH_EP93XX
416 bool "EP93xx-based"
c750815e 417 select CPU_ARM920T
e7736d47
LB
418 select ARM_AMBA
419 select ARM_VIC
6d803ba7 420 select CLKDEV_LOOKUP
7444a72e 421 select ARCH_REQUIRE_GPIOLIB
eb33575c 422 select ARCH_HAS_HOLES_MEMORYMODEL
5cfc8ee0 423 select ARCH_USES_GETTIMEOFFSET
5725aeae 424 select NEED_MACH_MEMORY_H
e7736d47
LB
425 help
426 This enables support for the Cirrus EP93xx series of CPUs.
427
1da177e4
LT
428config ARCH_FOOTBRIDGE
429 bool "FootBridge"
c750815e 430 select CPU_SA110
1da177e4 431 select FOOTBRIDGE
4e8d7637 432 select GENERIC_CLOCKEVENTS
d0ee9f40 433 select HAVE_IDE
8ef6e620 434 select NEED_MACH_IO_H if !MMU
0cdc8b92 435 select NEED_MACH_MEMORY_H
f999b8bd
MM
436 help
437 Support for systems based on the DC21285 companion chip
438 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
1da177e4 439
788c9700
RK
440config ARCH_MXC
441 bool "Freescale MXC/iMX-based"
788c9700 442 select GENERIC_CLOCKEVENTS
788c9700 443 select ARCH_REQUIRE_GPIOLIB
6d803ba7 444 select CLKDEV_LOOKUP
234b6ced 445 select CLKSRC_MMIO
8b6c44f1 446 select GENERIC_IRQ_CHIP
ffa2ea3f 447 select MULTI_IRQ_HANDLER
8842a9e2 448 select SPARSE_IRQ
3e62af82 449 select USE_OF
788c9700
RK
450 help
451 Support for Freescale MXC/iMX-based family of processors
452
1d3f33d5
SG
453config ARCH_MXS
454 bool "Freescale MXS-based"
455 select GENERIC_CLOCKEVENTS
456 select ARCH_REQUIRE_GPIOLIB
b9214b97 457 select CLKDEV_LOOKUP
5c61ddcf 458 select CLKSRC_MMIO
2664681f 459 select COMMON_CLK
6abda3e1 460 select HAVE_CLK_PREPARE
a0f5e363 461 select PINCTRL
6c4d4efb 462 select USE_OF
1d3f33d5
SG
463 help
464 Support for Freescale MXS-based family of processors
465
4af6fee1
DS
466config ARCH_NETX
467 bool "Hilscher NetX based"
234b6ced 468 select CLKSRC_MMIO
c750815e 469 select CPU_ARM926T
4af6fee1 470 select ARM_VIC
2fcfe6b8 471 select GENERIC_CLOCKEVENTS
f999b8bd 472 help
4af6fee1
DS
473 This enables support for systems based on the Hilscher NetX Soc
474
475config ARCH_H720X
476 bool "Hynix HMS720x-based"
c750815e 477 select CPU_ARM720T
4af6fee1 478 select ISA_DMA_API
5cfc8ee0 479 select ARCH_USES_GETTIMEOFFSET
4af6fee1
DS
480 help
481 This enables support for systems based on the Hynix HMS720x
482
3b938be6
RK
483config ARCH_IOP13XX
484 bool "IOP13xx-based"
485 depends on MMU
c750815e 486 select CPU_XSC3
3b938be6
RK
487 select PLAT_IOP
488 select PCI
489 select ARCH_SUPPORTS_MSI
8d5796d2 490 select VMSPLIT_1G
0cdc8b92 491 select NEED_MACH_MEMORY_H
13a5045d 492 select NEED_RET_TO_USER
3b938be6
RK
493 help
494 Support for Intel's IOP13XX (XScale) family of processors.
495
3f7e5815
LB
496config ARCH_IOP32X
497 bool "IOP32x-based"
a4f7e763 498 depends on MMU
c750815e 499 select CPU_XSCALE
01464226 500 select NEED_MACH_GPIO_H
c334bc15 501 select NEED_MACH_IO_H
13a5045d 502 select NEED_RET_TO_USER
7ae1f7ec 503 select PLAT_IOP
f7e68bbf 504 select PCI
bb2b180c 505 select ARCH_REQUIRE_GPIOLIB
f999b8bd 506 help
3f7e5815
LB
507 Support for Intel's 80219 and IOP32X (XScale) family of
508 processors.
509
510config ARCH_IOP33X
511 bool "IOP33x-based"
512 depends on MMU
c750815e 513 select CPU_XSCALE
01464226 514 select NEED_MACH_GPIO_H
c334bc15 515 select NEED_MACH_IO_H
13a5045d 516 select NEED_RET_TO_USER
7ae1f7ec 517 select PLAT_IOP
3f7e5815 518 select PCI
bb2b180c 519 select ARCH_REQUIRE_GPIOLIB
3f7e5815
LB
520 help
521 Support for Intel's IOP33X (XScale) family of processors.
1da177e4 522
3b938be6
RK
523config ARCH_IXP4XX
524 bool "IXP4xx-based"
a4f7e763 525 depends on MMU
58af4a24 526 select ARCH_HAS_DMA_SET_COHERENT_MASK
234b6ced 527 select CLKSRC_MMIO
c750815e 528 select CPU_XSCALE
9dde0ae3 529 select ARCH_REQUIRE_GPIOLIB
3b938be6 530 select GENERIC_CLOCKEVENTS
0b05da72 531 select MIGHT_HAVE_PCI
c334bc15 532 select NEED_MACH_IO_H
485bdde7 533 select DMABOUNCE if PCI
c4713074 534 help
3b938be6 535 Support for Intel's IXP4XX (XScale) family of processors.
c4713074 536
edabd38e
SB
537config ARCH_DOVE
538 bool "Marvell Dove"
7b769bb3 539 select CPU_V7
edabd38e 540 select ARCH_REQUIRE_GPIOLIB
edabd38e 541 select GENERIC_CLOCKEVENTS
0f81bd43 542 select MIGHT_HAVE_PCI
edabd38e 543 select PLAT_ORION
0f81bd43 544 select USB_ARCH_HAS_EHCI
edabd38e
SB
545 help
546 Support for the Marvell Dove SoC 88AP510
547
651c74c7
SB
548config ARCH_KIRKWOOD
549 bool "Marvell Kirkwood"
c750815e 550 select CPU_FEROCEON
651c74c7 551 select PCI
a8865655 552 select ARCH_REQUIRE_GPIOLIB
651c74c7
SB
553 select GENERIC_CLOCKEVENTS
554 select PLAT_ORION
555 help
556 Support for the following Marvell Kirkwood series SoCs:
557 88F6180, 88F6192 and 88F6281.
558
40805949
KW
559config ARCH_LPC32XX
560 bool "NXP LPC32XX"
234b6ced 561 select CLKSRC_MMIO
40805949
KW
562 select CPU_ARM926T
563 select ARCH_REQUIRE_GPIOLIB
564 select HAVE_IDE
565 select ARM_AMBA
566 select USB_ARCH_HAS_OHCI
6d803ba7 567 select CLKDEV_LOOKUP
40805949 568 select GENERIC_CLOCKEVENTS
f5c42271 569 select USE_OF
c49a1830 570 select HAVE_PWM
40805949
KW
571 help
572 Support for the NXP LPC32XX family of processors
573
794d15b2
SS
574config ARCH_MV78XX0
575 bool "Marvell MV78xx0"
c750815e 576 select CPU_FEROCEON
794d15b2 577 select PCI
a8865655 578 select ARCH_REQUIRE_GPIOLIB
794d15b2
SS
579 select GENERIC_CLOCKEVENTS
580 select PLAT_ORION
581 help
582 Support for the following Marvell MV78xx0 series SoCs:
583 MV781x0, MV782x0.
584
9dd0b194 585config ARCH_ORION5X
585cf175
TP
586 bool "Marvell Orion"
587 depends on MMU
c750815e 588 select CPU_FEROCEON
038ee083 589 select PCI
a8865655 590 select ARCH_REQUIRE_GPIOLIB
51cbff1d 591 select GENERIC_CLOCKEVENTS
69b02f6a 592 select PLAT_ORION
585cf175 593 help
9dd0b194 594 Support for the following Marvell Orion 5x series SoCs:
d2b2a6bb 595 Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
d323ade1 596 Orion-2 (5281), Orion-1-90 (6183).
585cf175 597
788c9700 598config ARCH_MMP
2f7e8fae 599 bool "Marvell PXA168/910/MMP2"
788c9700 600 depends on MMU
788c9700 601 select ARCH_REQUIRE_GPIOLIB
6d803ba7 602 select CLKDEV_LOOKUP
788c9700 603 select GENERIC_CLOCKEVENTS
157d2644 604 select GPIO_PXA
c24b3114 605 select IRQ_DOMAIN
788c9700 606 select PLAT_PXA
0bd86961 607 select SPARSE_IRQ
3c7241bd 608 select GENERIC_ALLOCATOR
01464226 609 select NEED_MACH_GPIO_H
788c9700 610 help
2f7e8fae 611 Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
788c9700
RK
612
613config ARCH_KS8695
614 bool "Micrel/Kendin KS8695"
615 select CPU_ARM922T
98830bc9 616 select ARCH_REQUIRE_GPIOLIB
0cdc8b92 617 select NEED_MACH_MEMORY_H
c7e783d6
LW
618 select CLKSRC_MMIO
619 select GENERIC_CLOCKEVENTS
788c9700
RK
620 help
621 Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
622 System-on-Chip devices.
623
788c9700
RK
624config ARCH_W90X900
625 bool "Nuvoton W90X900 CPU"
626 select CPU_ARM926T
c52d3d68 627 select ARCH_REQUIRE_GPIOLIB
6d803ba7 628 select CLKDEV_LOOKUP
6fa5d5f7 629 select CLKSRC_MMIO
58b5369e 630 select GENERIC_CLOCKEVENTS
788c9700 631 help
a8bc4ead 632 Support for Nuvoton (Winbond logic dept.) ARM9 processor,
633 At present, the w90x900 has been renamed nuc900, regarding
634 the ARM series product line, you can login the following
635 link address to know more.
636
637 <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
638 ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
788c9700 639
c5f80065
EG
640config ARCH_TEGRA
641 bool "NVIDIA Tegra"
4073723a 642 select CLKDEV_LOOKUP
234b6ced 643 select CLKSRC_MMIO
c5f80065
EG
644 select GENERIC_CLOCKEVENTS
645 select GENERIC_GPIO
646 select HAVE_CLK
3b55658a 647 select HAVE_SMP
ce5ea9f3 648 select MIGHT_HAVE_CACHE_L2X0
7056d423 649 select ARCH_HAS_CPUFREQ
2c95b7e0 650 select USE_OF
92fe58f0 651 select COMMON_CLK
c5f80065
EG
652 help
653 This enables support for NVIDIA Tegra based systems (Tegra APX,
654 Tegra 6xx and Tegra 2 series).
655
1da177e4 656config ARCH_PXA
2c8086a5 657 bool "PXA2xx/PXA3xx-based"
a4f7e763 658 depends on MMU
034d2f5a 659 select ARCH_MTD_XIP
89c52ed4 660 select ARCH_HAS_CPUFREQ
6d803ba7 661 select CLKDEV_LOOKUP
234b6ced 662 select CLKSRC_MMIO
7444a72e 663 select ARCH_REQUIRE_GPIOLIB
981d0f39 664 select GENERIC_CLOCKEVENTS
157d2644 665 select GPIO_PXA
bd5ce433 666 select PLAT_PXA
6ac6b817 667 select SPARSE_IRQ
4e234cc0 668 select AUTO_ZRELADDR
8a97ae2f 669 select MULTI_IRQ_HANDLER
15e0d9e3 670 select ARM_CPU_SUSPEND if PM
d0ee9f40 671 select HAVE_IDE
01464226 672 select NEED_MACH_GPIO_H
f999b8bd 673 help
2c8086a5 674 Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
1da177e4 675
788c9700
RK
676config ARCH_MSM
677 bool "Qualcomm MSM"
4b536b8d 678 select HAVE_CLK
49cbe786 679 select GENERIC_CLOCKEVENTS
923a081c 680 select ARCH_REQUIRE_GPIOLIB
bd32344a 681 select CLKDEV_LOOKUP
49cbe786 682 help
4b53eb4f
DW
683 Support for Qualcomm MSM/QSD based systems. This runs on the
684 apps processor of the MSM/QSD and depends on a shared memory
685 interface to the modem processor which runs the baseband
686 stack and controls some vital subsystems
687 (clock and power control, etc).
49cbe786 688
c793c1b0 689config ARCH_SHMOBILE
6d72ad35
PM
690 bool "Renesas SH-Mobile / R-Mobile"
691 select HAVE_CLK
5e93c6b4 692 select CLKDEV_LOOKUP
aa3831cf 693 select HAVE_MACH_CLKDEV
3b55658a 694 select HAVE_SMP
6d72ad35 695 select GENERIC_CLOCKEVENTS
ce5ea9f3 696 select MIGHT_HAVE_CACHE_L2X0
6d72ad35
PM
697 select NO_IOPORT
698 select SPARSE_IRQ
60f1435c 699 select MULTI_IRQ_HANDLER
e3e01091 700 select PM_GENERIC_DOMAINS if PM
0cdc8b92 701 select NEED_MACH_MEMORY_H
c793c1b0 702 help
6d72ad35 703 Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
c793c1b0 704
1da177e4
LT
705config ARCH_RPC
706 bool "RiscPC"
707 select ARCH_ACORN
708 select FIQ
a08b6b79 709 select ARCH_MAY_HAVE_PC_FDC
341eb781 710 select HAVE_PATA_PLATFORM
065909b9 711 select ISA_DMA_API
5ea81769 712 select NO_IOPORT
07f841b7 713 select ARCH_SPARSEMEM_ENABLE
5cfc8ee0 714 select ARCH_USES_GETTIMEOFFSET
d0ee9f40 715 select HAVE_IDE
c334bc15 716 select NEED_MACH_IO_H
0cdc8b92 717 select NEED_MACH_MEMORY_H
1da177e4
LT
718 help
719 On the Acorn Risc-PC, Linux can support the internal IDE disk and
720 CD-ROM interface, serial and parallel port, and the floppy drive.
721
722config ARCH_SA1100
723 bool "SA1100-based"
234b6ced 724 select CLKSRC_MMIO
c750815e 725 select CPU_SA1100
f7e68bbf 726 select ISA
05944d74 727 select ARCH_SPARSEMEM_ENABLE
034d2f5a 728 select ARCH_MTD_XIP
89c52ed4 729 select ARCH_HAS_CPUFREQ
1937f5b9 730 select CPU_FREQ
3e238be2 731 select GENERIC_CLOCKEVENTS
4a8f8340 732 select CLKDEV_LOOKUP
7444a72e 733 select ARCH_REQUIRE_GPIOLIB
d0ee9f40 734 select HAVE_IDE
01464226 735 select NEED_MACH_GPIO_H
0cdc8b92 736 select NEED_MACH_MEMORY_H
375dec92 737 select SPARSE_IRQ
f999b8bd
MM
738 help
739 Support for StrongARM 11x0 based boards.
1da177e4 740
b130d5c2
KK
741config ARCH_S3C24XX
742 bool "Samsung S3C24XX SoCs"
0a938b97 743 select GENERIC_GPIO
9d56c02a 744 select ARCH_HAS_CPUFREQ
9483a578 745 select HAVE_CLK
e83626f2 746 select CLKDEV_LOOKUP
5cfc8ee0 747 select ARCH_USES_GETTIMEOFFSET
20676c15 748 select HAVE_S3C2410_I2C if I2C
b130d5c2
KK
749 select HAVE_S3C_RTC if RTC_CLASS
750 select HAVE_S3C2410_WATCHDOG if WATCHDOG
01464226 751 select NEED_MACH_GPIO_H
c334bc15 752 select NEED_MACH_IO_H
1da177e4 753 help
b130d5c2
KK
754 Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
755 and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
756 (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
757 Samsung SMDK2410 development board (and derivatives).
63b1f51b 758
a08ab637
BD
759config ARCH_S3C64XX
760 bool "Samsung S3C64XX"
89f1fa08 761 select PLAT_SAMSUNG
89f0ce72 762 select CPU_V6
89f0ce72 763 select ARM_VIC
a08ab637 764 select HAVE_CLK
6700397a 765 select HAVE_TCM
226e85f4 766 select CLKDEV_LOOKUP
89f0ce72 767 select NO_IOPORT
5cfc8ee0 768 select ARCH_USES_GETTIMEOFFSET
89c52ed4 769 select ARCH_HAS_CPUFREQ
89f0ce72
BD
770 select ARCH_REQUIRE_GPIOLIB
771 select SAMSUNG_CLKSRC
772 select SAMSUNG_IRQ_VIC_TIMER
89f0ce72 773 select S3C_GPIO_TRACK
89f0ce72
BD
774 select S3C_DEV_NAND
775 select USB_ARCH_HAS_OHCI
776 select SAMSUNG_GPIOLIB_4BIT
20676c15 777 select HAVE_S3C2410_I2C if I2C
c39d8d55 778 select HAVE_S3C2410_WATCHDOG if WATCHDOG
01464226 779 select NEED_MACH_GPIO_H
a08ab637
BD
780 help
781 Samsung S3C64XX series based systems
782
49b7a491
KK
783config ARCH_S5P64X0
784 bool "Samsung S5P6440 S5P6450"
c4ffccdd
KK
785 select CPU_V6
786 select GENERIC_GPIO
787 select HAVE_CLK
d8b22d25 788 select CLKDEV_LOOKUP
0665ccc4 789 select CLKSRC_MMIO
c39d8d55 790 select HAVE_S3C2410_WATCHDOG if WATCHDOG
9e65bbf2 791 select GENERIC_CLOCKEVENTS
20676c15 792 select HAVE_S3C2410_I2C if I2C
754961a8 793 select HAVE_S3C_RTC if RTC_CLASS
01464226 794 select NEED_MACH_GPIO_H
c4ffccdd 795 help
49b7a491
KK
796 Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
797 SMDK6450.
c4ffccdd 798
acc84707
MS
799config ARCH_S5PC100
800 bool "Samsung S5PC100"
5a7652f2
BM
801 select GENERIC_GPIO
802 select HAVE_CLK
29e8eb0f 803 select CLKDEV_LOOKUP
5a7652f2 804 select CPU_V7
925c68cd 805 select ARCH_USES_GETTIMEOFFSET
20676c15 806 select HAVE_S3C2410_I2C if I2C
754961a8 807 select HAVE_S3C_RTC if RTC_CLASS
c39d8d55 808 select HAVE_S3C2410_WATCHDOG if WATCHDOG
01464226 809 select NEED_MACH_GPIO_H
5a7652f2 810 help
acc84707 811 Samsung S5PC100 series based systems
5a7652f2 812
170f4e42
KK
813config ARCH_S5PV210
814 bool "Samsung S5PV210/S5PC110"
815 select CPU_V7
eecb6a84 816 select ARCH_SPARSEMEM_ENABLE
0f75a96b 817 select ARCH_HAS_HOLES_MEMORYMODEL
170f4e42
KK
818 select GENERIC_GPIO
819 select HAVE_CLK
b2a9dd46 820 select CLKDEV_LOOKUP
0665ccc4 821 select CLKSRC_MMIO
d8144aea 822 select ARCH_HAS_CPUFREQ
9e65bbf2 823 select GENERIC_CLOCKEVENTS
20676c15 824 select HAVE_S3C2410_I2C if I2C
754961a8 825 select HAVE_S3C_RTC if RTC_CLASS
c39d8d55 826 select HAVE_S3C2410_WATCHDOG if WATCHDOG
01464226 827 select NEED_MACH_GPIO_H
0cdc8b92 828 select NEED_MACH_MEMORY_H
170f4e42
KK
829 help
830 Samsung S5PV210/S5PC110 series based systems
831
83014579
KK
832config ARCH_EXYNOS
833 bool "SAMSUNG EXYNOS"
cc0e72b8 834 select CPU_V7
f567fa6f 835 select ARCH_SPARSEMEM_ENABLE
0f75a96b 836 select ARCH_HAS_HOLES_MEMORYMODEL
cc0e72b8
CY
837 select GENERIC_GPIO
838 select HAVE_CLK
badc4f2d 839 select CLKDEV_LOOKUP
b333fb16 840 select ARCH_HAS_CPUFREQ
cc0e72b8 841 select GENERIC_CLOCKEVENTS
754961a8 842 select HAVE_S3C_RTC if RTC_CLASS
20676c15 843 select HAVE_S3C2410_I2C if I2C
c39d8d55 844 select HAVE_S3C2410_WATCHDOG if WATCHDOG
01464226 845 select NEED_MACH_GPIO_H
0cdc8b92 846 select NEED_MACH_MEMORY_H
cc0e72b8 847 help
83014579 848 Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
cc0e72b8 849
1da177e4
LT
850config ARCH_SHARK
851 bool "Shark"
c750815e 852 select CPU_SA110
f7e68bbf
RK
853 select ISA
854 select ISA_DMA
3bca103a 855 select ZONE_DMA
f7e68bbf 856 select PCI
5cfc8ee0 857 select ARCH_USES_GETTIMEOFFSET
0cdc8b92 858 select NEED_MACH_MEMORY_H
f999b8bd
MM
859 help
860 Support for the StrongARM based Digital DNARD machine, also known
861 as "Shark" (<http://www.shark-linux.de/shark.html>).
1da177e4 862
d98aac75
LW
863config ARCH_U300
864 bool "ST-Ericsson U300 Series"
865 depends on MMU
234b6ced 866 select CLKSRC_MMIO
d98aac75 867 select CPU_ARM926T
bc581770 868 select HAVE_TCM
d98aac75 869 select ARM_AMBA
5485c1e0 870 select ARM_PATCH_PHYS_VIRT
d98aac75 871 select ARM_VIC
d98aac75 872 select GENERIC_CLOCKEVENTS
6d803ba7 873 select CLKDEV_LOOKUP
50667d63 874 select COMMON_CLK
d98aac75 875 select GENERIC_GPIO
cc890cd7 876 select ARCH_REQUIRE_GPIOLIB
a4fe292f 877 select SPARSE_IRQ
d98aac75
LW
878 help
879 Support for ST-Ericsson U300 series mobile platforms.
880
ccf50e23
RK
881config ARCH_U8500
882 bool "ST-Ericsson U8500 Series"
67ae14fc 883 depends on MMU
ccf50e23
RK
884 select CPU_V7
885 select ARM_AMBA
ccf50e23 886 select GENERIC_CLOCKEVENTS
6d803ba7 887 select CLKDEV_LOOKUP
94bdc0e2 888 select ARCH_REQUIRE_GPIOLIB
7c1a70e9 889 select ARCH_HAS_CPUFREQ
3b55658a 890 select HAVE_SMP
ce5ea9f3 891 select MIGHT_HAVE_CACHE_L2X0
ccf50e23
RK
892 help
893 Support for ST-Ericsson's Ux500 architecture
894
895config ARCH_NOMADIK
896 bool "STMicroelectronics Nomadik"
897 select ARM_AMBA
898 select ARM_VIC
899 select CPU_ARM926T
4a31bd28 900 select COMMON_CLK
ccf50e23 901 select GENERIC_CLOCKEVENTS
0fa7be40 902 select PINCTRL
ce5ea9f3 903 select MIGHT_HAVE_CACHE_L2X0
ccf50e23
RK
904 select ARCH_REQUIRE_GPIOLIB
905 help
906 Support for the Nomadik platform by ST-Ericsson
907
7c6337e2
KH
908config ARCH_DAVINCI
909 bool "TI DaVinci"
7c6337e2 910 select GENERIC_CLOCKEVENTS
dce1115b 911 select ARCH_REQUIRE_GPIOLIB
3bca103a 912 select ZONE_DMA
9232fcc9 913 select HAVE_IDE
6d803ba7 914 select CLKDEV_LOOKUP
20e9969b 915 select GENERIC_ALLOCATOR
dc7ad3b3 916 select GENERIC_IRQ_CHIP
ae88e05a 917 select ARCH_HAS_HOLES_MEMORYMODEL
01464226 918 select NEED_MACH_GPIO_H
7c6337e2
KH
919 help
920 Support for TI's DaVinci platform.
921
3b938be6
RK
922config ARCH_OMAP
923 bool "TI OMAP"
00a36698 924 depends on MMU
9483a578 925 select HAVE_CLK
7444a72e 926 select ARCH_REQUIRE_GPIOLIB
89c52ed4 927 select ARCH_HAS_CPUFREQ
354a183f 928 select CLKSRC_MMIO
06cad098 929 select GENERIC_CLOCKEVENTS
9af915da 930 select ARCH_HAS_HOLES_MEMORYMODEL
01464226 931 select NEED_MACH_GPIO_H
3b938be6 932 help
6e457bb0 933 Support for TI's OMAP platform (OMAP1/2/3/4).
3b938be6 934
cee37e50 935config PLAT_SPEAR
936 bool "ST SPEAr"
937 select ARM_AMBA
938 select ARCH_REQUIRE_GPIOLIB
6d803ba7 939 select CLKDEV_LOOKUP
5df33a62 940 select COMMON_CLK
d6e15d78 941 select CLKSRC_MMIO
cee37e50 942 select GENERIC_CLOCKEVENTS
cee37e50 943 select HAVE_CLK
944 help
945 Support for ST's SPEAr platform (SPEAr3xx, SPEAr6xx and SPEAr13xx).
946
21f47fbc
AC
947config ARCH_VT8500
948 bool "VIA/WonderMedia 85xx"
949 select CPU_ARM926T
950 select GENERIC_GPIO
951 select ARCH_HAS_CPUFREQ
952 select GENERIC_CLOCKEVENTS
953 select ARCH_REQUIRE_GPIOLIB
21f47fbc
AC
954 help
955 Support for VIA/WonderMedia VT8500/WM85xx System-on-Chip.
02c981c0 956
b85a3ef4
JL
957config ARCH_ZYNQ
958 bool "Xilinx Zynq ARM Cortex A9 Platform"
02c981c0 959 select CPU_V7
02c981c0
BD
960 select GENERIC_CLOCKEVENTS
961 select CLKDEV_LOOKUP
b85a3ef4
JL
962 select ARM_GIC
963 select ARM_AMBA
964 select ICST
ce5ea9f3 965 select MIGHT_HAVE_CACHE_L2X0
02c981c0 966 select USE_OF
02c981c0 967 help
b85a3ef4 968 Support for Xilinx Zynq ARM Cortex A9 Platform
1da177e4
LT
969endchoice
970
387798b3
RH
971menu "Multiple platform selection"
972 depends on ARCH_MULTIPLATFORM
973
974comment "CPU Core family selection"
975
976config ARCH_MULTI_V4
977 bool "ARMv4 based platforms (FA526, StrongARM)"
978 select ARCH_MULTI_V4_V5
979 depends on !ARCH_MULTI_V6_V7
980
981config ARCH_MULTI_V4T
982 bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
983 select ARCH_MULTI_V4_V5
984 depends on !ARCH_MULTI_V6_V7
985
986config ARCH_MULTI_V5
987 bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
988 select ARCH_MULTI_V4_V5
989 depends on !ARCH_MULTI_V6_V7
990
991config ARCH_MULTI_V4_V5
992 bool
993
994config ARCH_MULTI_V6
995 bool "ARMv6 based platforms (ARM11, Scorpion, ...)"
996 select CPU_V6
997 select ARCH_MULTI_V6_V7
998
999config ARCH_MULTI_V7
1000 bool "ARMv7 based platforms (Cortex-A, PJ4, Krait)"
1001 select CPU_V7
61727630 1002 select ARCH_VEXPRESS
387798b3
RH
1003 default y
1004 select ARCH_MULTI_V6_V7
1005
1006config ARCH_MULTI_V6_V7
1007 bool
1008
1009config ARCH_MULTI_CPU_AUTO
1010 def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
1011 select ARCH_MULTI_V5
1012
1013endmenu
1014
ccf50e23
RK
1015#
1016# This is sorted alphabetically by mach-* pathname. However, plat-*
1017# Kconfigs may be included either alphabetically (according to the
1018# plat- suffix) or along side the corresponding mach-* source.
1019#
3e93a22b
GC
1020source "arch/arm/mach-mvebu/Kconfig"
1021
95b8f20f
RK
1022source "arch/arm/mach-at91/Kconfig"
1023
1024source "arch/arm/mach-bcmring/Kconfig"
1025
1da177e4
LT
1026source "arch/arm/mach-clps711x/Kconfig"
1027
d94f944e
AV
1028source "arch/arm/mach-cns3xxx/Kconfig"
1029
95b8f20f
RK
1030source "arch/arm/mach-davinci/Kconfig"
1031
1032source "arch/arm/mach-dove/Kconfig"
1033
e7736d47
LB
1034source "arch/arm/mach-ep93xx/Kconfig"
1035
1da177e4
LT
1036source "arch/arm/mach-footbridge/Kconfig"
1037
59d3a193
PZ
1038source "arch/arm/mach-gemini/Kconfig"
1039
95b8f20f
RK
1040source "arch/arm/mach-h720x/Kconfig"
1041
387798b3
RH
1042source "arch/arm/mach-highbank/Kconfig"
1043
1da177e4
LT
1044source "arch/arm/mach-integrator/Kconfig"
1045
3f7e5815
LB
1046source "arch/arm/mach-iop32x/Kconfig"
1047
1048source "arch/arm/mach-iop33x/Kconfig"
1da177e4 1049
285f5fa7
DW
1050source "arch/arm/mach-iop13xx/Kconfig"
1051
1da177e4
LT
1052source "arch/arm/mach-ixp4xx/Kconfig"
1053
95b8f20f
RK
1054source "arch/arm/mach-kirkwood/Kconfig"
1055
1056source "arch/arm/mach-ks8695/Kconfig"
1057
95b8f20f
RK
1058source "arch/arm/mach-msm/Kconfig"
1059
794d15b2
SS
1060source "arch/arm/mach-mv78xx0/Kconfig"
1061
95b8f20f 1062source "arch/arm/plat-mxc/Kconfig"
1da177e4 1063
1d3f33d5
SG
1064source "arch/arm/mach-mxs/Kconfig"
1065
95b8f20f 1066source "arch/arm/mach-netx/Kconfig"
49cbe786 1067
95b8f20f
RK
1068source "arch/arm/mach-nomadik/Kconfig"
1069source "arch/arm/plat-nomadik/Kconfig"
1070
d48af15e
TL
1071source "arch/arm/plat-omap/Kconfig"
1072
1073source "arch/arm/mach-omap1/Kconfig"
1da177e4 1074
1dbae815
TL
1075source "arch/arm/mach-omap2/Kconfig"
1076
9dd0b194 1077source "arch/arm/mach-orion5x/Kconfig"
585cf175 1078
387798b3
RH
1079source "arch/arm/mach-picoxcell/Kconfig"
1080
95b8f20f
RK
1081source "arch/arm/mach-pxa/Kconfig"
1082source "arch/arm/plat-pxa/Kconfig"
585cf175 1083
95b8f20f
RK
1084source "arch/arm/mach-mmp/Kconfig"
1085
1086source "arch/arm/mach-realview/Kconfig"
1087
1088source "arch/arm/mach-sa1100/Kconfig"
edabd38e 1089
cf383678 1090source "arch/arm/plat-samsung/Kconfig"
a21765a7
BD
1091source "arch/arm/plat-s3c24xx/Kconfig"
1092
387798b3
RH
1093source "arch/arm/mach-socfpga/Kconfig"
1094
cee37e50 1095source "arch/arm/plat-spear/Kconfig"
a21765a7 1096
85fd6d63 1097source "arch/arm/mach-s3c24xx/Kconfig"
b130d5c2 1098if ARCH_S3C24XX
a21765a7
BD
1099source "arch/arm/mach-s3c2412/Kconfig"
1100source "arch/arm/mach-s3c2440/Kconfig"
a21765a7 1101endif
1da177e4 1102
a08ab637 1103if ARCH_S3C64XX
431107ea 1104source "arch/arm/mach-s3c64xx/Kconfig"
a08ab637
BD
1105endif
1106
49b7a491 1107source "arch/arm/mach-s5p64x0/Kconfig"
c4ffccdd 1108
5a7652f2 1109source "arch/arm/mach-s5pc100/Kconfig"
5a7652f2 1110
170f4e42
KK
1111source "arch/arm/mach-s5pv210/Kconfig"
1112
83014579 1113source "arch/arm/mach-exynos/Kconfig"
cc0e72b8 1114
882d01f9 1115source "arch/arm/mach-shmobile/Kconfig"
52c543f9 1116
156a0997
BS
1117source "arch/arm/mach-prima2/Kconfig"
1118
c5f80065
EG
1119source "arch/arm/mach-tegra/Kconfig"
1120
95b8f20f 1121source "arch/arm/mach-u300/Kconfig"
1da177e4 1122
95b8f20f 1123source "arch/arm/mach-ux500/Kconfig"
1da177e4
LT
1124
1125source "arch/arm/mach-versatile/Kconfig"
1126
ceade897 1127source "arch/arm/mach-vexpress/Kconfig"
420c34e4 1128source "arch/arm/plat-versatile/Kconfig"
ceade897 1129
21f47fbc
AC
1130source "arch/arm/mach-vt8500/Kconfig"
1131
7ec80ddf 1132source "arch/arm/mach-w90x900/Kconfig"
1133
1da177e4
LT
1134# Definitions to make life easier
1135config ARCH_ACORN
1136 bool
1137
7ae1f7ec
LB
1138config PLAT_IOP
1139 bool
469d3044 1140 select GENERIC_CLOCKEVENTS
7ae1f7ec 1141
69b02f6a
LB
1142config PLAT_ORION
1143 bool
bfe45e0b 1144 select CLKSRC_MMIO
dc7ad3b3 1145 select GENERIC_IRQ_CHIP
278b45b0 1146 select IRQ_DOMAIN
2f129bf4 1147 select COMMON_CLK
69b02f6a 1148
bd5ce433
EM
1149config PLAT_PXA
1150 bool
1151
f4b8b319
RK
1152config PLAT_VERSATILE
1153 bool
1154
e3887714
RK
1155config ARM_TIMER_SP804
1156 bool
bfe45e0b 1157 select CLKSRC_MMIO
a7bf6162 1158 select HAVE_SCHED_CLOCK
e3887714 1159
1da177e4
LT
1160source arch/arm/mm/Kconfig
1161
958cab0f
RK
1162config ARM_NR_BANKS
1163 int
1164 default 16 if ARCH_EP93XX
1165 default 8
1166
afe4b25e
LB
1167config IWMMXT
1168 bool "Enable iWMMXt support"
ef6c8445
HZ
1169 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
1170 default y if PXA27x || PXA3xx || PXA95x || ARCH_MMP
afe4b25e
LB
1171 help
1172 Enable support for iWMMXt context switching at run time if
1173 running on a CPU that supports it.
1174
1da177e4
LT
1175config XSCALE_PMU
1176 bool
bfc994b5 1177 depends on CPU_XSCALE
1da177e4
LT
1178 default y
1179
52108641 1180config MULTI_IRQ_HANDLER
1181 bool
1182 help
1183 Allow each machine to specify it's own IRQ handler at run time.
1184
3b93e7b0
HC
1185if !MMU
1186source "arch/arm/Kconfig-nommu"
1187endif
1188
f0c4b8d6
WD
1189config ARM_ERRATA_326103
1190 bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
1191 depends on CPU_V6
1192 help
1193 Executing a SWP instruction to read-only memory does not set bit 11
1194 of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
1195 treat the access as a read, preventing a COW from occurring and
1196 causing the faulting task to livelock.
1197
9cba3ccc
CM
1198config ARM_ERRATA_411920
1199 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
e399b1a4 1200 depends on CPU_V6 || CPU_V6K
9cba3ccc
CM
1201 help
1202 Invalidation of the Instruction Cache operation can
1203 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
1204 It does not affect the MPCore. This option enables the ARM Ltd.
1205 recommended workaround.
1206
7ce236fc
CM
1207config ARM_ERRATA_430973
1208 bool "ARM errata: Stale prediction on replaced interworking branch"
1209 depends on CPU_V7
1210 help
1211 This option enables the workaround for the 430973 Cortex-A8
1212 (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
1213 interworking branch is replaced with another code sequence at the
1214 same virtual address, whether due to self-modifying code or virtual
1215 to physical address re-mapping, Cortex-A8 does not recover from the
1216 stale interworking branch prediction. This results in Cortex-A8
1217 executing the new code sequence in the incorrect ARM or Thumb state.
1218 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
1219 and also flushes the branch target cache at every context switch.
1220 Note that setting specific bits in the ACTLR register may not be
1221 available in non-secure mode.
1222
855c551f
CM
1223config ARM_ERRATA_458693
1224 bool "ARM errata: Processor deadlock when a false hazard is created"
1225 depends on CPU_V7
1226 help
1227 This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1228 erratum. For very specific sequences of memory operations, it is
1229 possible for a hazard condition intended for a cache line to instead
1230 be incorrectly associated with a different cache line. This false
1231 hazard might then cause a processor deadlock. The workaround enables
1232 the L1 caching of the NEON accesses and disables the PLD instruction
1233 in the ACTLR register. Note that setting specific bits in the ACTLR
1234 register may not be available in non-secure mode.
1235
0516e464
CM
1236config ARM_ERRATA_460075
1237 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
1238 depends on CPU_V7
1239 help
1240 This option enables the workaround for the 460075 Cortex-A8 (r2p0)
1241 erratum. Any asynchronous access to the L2 cache may encounter a
1242 situation in which recent store transactions to the L2 cache are lost
1243 and overwritten with stale memory contents from external memory. The
1244 workaround disables the write-allocate mode for the L2 cache via the
1245 ACTLR register. Note that setting specific bits in the ACTLR register
1246 may not be available in non-secure mode.
1247
9f05027c
WD
1248config ARM_ERRATA_742230
1249 bool "ARM errata: DMB operation may be faulty"
1250 depends on CPU_V7 && SMP
1251 help
1252 This option enables the workaround for the 742230 Cortex-A9
1253 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
1254 between two write operations may not ensure the correct visibility
1255 ordering of the two writes. This workaround sets a specific bit in
1256 the diagnostic register of the Cortex-A9 which causes the DMB
1257 instruction to behave as a DSB, ensuring the correct behaviour of
1258 the two writes.
1259
a672e99b
WD
1260config ARM_ERRATA_742231
1261 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1262 depends on CPU_V7 && SMP
1263 help
1264 This option enables the workaround for the 742231 Cortex-A9
1265 (r2p0..r2p2) erratum. Under certain conditions, specific to the
1266 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1267 accessing some data located in the same cache line, may get corrupted
1268 data due to bad handling of the address hazard when the line gets
1269 replaced from one of the CPUs at the same time as another CPU is
1270 accessing it. This workaround sets specific bits in the diagnostic
1271 register of the Cortex-A9 which reduces the linefill issuing
1272 capabilities of the processor.
1273
9e65582a 1274config PL310_ERRATA_588369
fa0ce403 1275 bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
2839e06c 1276 depends on CACHE_L2X0
9e65582a
SS
1277 help
1278 The PL310 L2 cache controller implements three types of Clean &
1279 Invalidate maintenance operations: by Physical Address
1280 (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
1281 They are architecturally defined to behave as the execution of a
1282 clean operation followed immediately by an invalidate operation,
1283 both performing to the same memory location. This functionality
1284 is not correctly implemented in PL310 as clean lines are not
2839e06c 1285 invalidated as a result of these operations.
cdf357f1
WD
1286
1287config ARM_ERRATA_720789
1288 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
e66dc745 1289 depends on CPU_V7
cdf357f1
WD
1290 help
1291 This option enables the workaround for the 720789 Cortex-A9 (prior to
1292 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1293 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1294 As a consequence of this erratum, some TLB entries which should be
1295 invalidated are not, resulting in an incoherency in the system page
1296 tables. The workaround changes the TLB flushing routines to invalidate
1297 entries regardless of the ASID.
475d92fc 1298
1f0090a1 1299config PL310_ERRATA_727915
fa0ce403 1300 bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
1f0090a1
RK
1301 depends on CACHE_L2X0
1302 help
1303 PL310 implements the Clean & Invalidate by Way L2 cache maintenance
1304 operation (offset 0x7FC). This operation runs in background so that
1305 PL310 can handle normal accesses while it is in progress. Under very
1306 rare circumstances, due to this erratum, write data can be lost when
1307 PL310 treats a cacheable write transaction during a Clean &
1308 Invalidate by Way operation.
1309
475d92fc
WD
1310config ARM_ERRATA_743622
1311 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1312 depends on CPU_V7
1313 help
1314 This option enables the workaround for the 743622 Cortex-A9
efbc74ac 1315 (r2p*) erratum. Under very rare conditions, a faulty
475d92fc
WD
1316 optimisation in the Cortex-A9 Store Buffer may lead to data
1317 corruption. This workaround sets a specific bit in the diagnostic
1318 register of the Cortex-A9 which disables the Store Buffer
1319 optimisation, preventing the defect from occurring. This has no
1320 visible impact on the overall performance or power consumption of the
1321 processor.
1322
9a27c27c
WD
1323config ARM_ERRATA_751472
1324 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
ba90c516 1325 depends on CPU_V7
9a27c27c
WD
1326 help
1327 This option enables the workaround for the 751472 Cortex-A9 (prior
1328 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
1329 completion of a following broadcasted operation if the second
1330 operation is received by a CPU before the ICIALLUIS has completed,
1331 potentially leading to corrupted entries in the cache or TLB.
1332
fa0ce403
WD
1333config PL310_ERRATA_753970
1334 bool "PL310 errata: cache sync operation may be faulty"
885028e4
SK
1335 depends on CACHE_PL310
1336 help
1337 This option enables the workaround for the 753970 PL310 (r3p0) erratum.
1338
1339 Under some condition the effect of cache sync operation on
1340 the store buffer still remains when the operation completes.
1341 This means that the store buffer is always asked to drain and
1342 this prevents it from merging any further writes. The workaround
1343 is to replace the normal offset of cache sync operation (0x730)
1344 by another offset targeting an unmapped PL310 register 0x740.
1345 This has the same effect as the cache sync operation: store buffer
1346 drain and waiting for all buffers empty.
1347
fcbdc5fe
WD
1348config ARM_ERRATA_754322
1349 bool "ARM errata: possible faulty MMU translations following an ASID switch"
1350 depends on CPU_V7
1351 help
1352 This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1353 r3p*) erratum. A speculative memory access may cause a page table walk
1354 which starts prior to an ASID switch but completes afterwards. This
1355 can populate the micro-TLB with a stale entry which may be hit with
1356 the new ASID. This workaround places two dsb instructions in the mm
1357 switching code so that no page table walks can cross the ASID switch.
1358
5dab26af
WD
1359config ARM_ERRATA_754327
1360 bool "ARM errata: no automatic Store Buffer drain"
1361 depends on CPU_V7 && SMP
1362 help
1363 This option enables the workaround for the 754327 Cortex-A9 (prior to
1364 r2p0) erratum. The Store Buffer does not have any automatic draining
1365 mechanism and therefore a livelock may occur if an external agent
1366 continuously polls a memory location waiting to observe an update.
1367 This workaround defines cpu_relax() as smp_mb(), preventing correctly
1368 written polling loops from denying visibility of updates to memory.
1369
145e10e1
CM
1370config ARM_ERRATA_364296
1371 bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
1372 depends on CPU_V6 && !SMP
1373 help
1374 This options enables the workaround for the 364296 ARM1136
1375 r0p2 erratum (possible cache data corruption with
1376 hit-under-miss enabled). It sets the undocumented bit 31 in
1377 the auxiliary control register and the FI bit in the control
1378 register, thus disabling hit-under-miss without putting the
1379 processor into full low interrupt latency mode. ARM11MPCore
1380 is not affected.
1381
f630c1bd
WD
1382config ARM_ERRATA_764369
1383 bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1384 depends on CPU_V7 && SMP
1385 help
1386 This option enables the workaround for erratum 764369
1387 affecting Cortex-A9 MPCore with two or more processors (all
1388 current revisions). Under certain timing circumstances, a data
1389 cache line maintenance operation by MVA targeting an Inner
1390 Shareable memory region may fail to proceed up to either the
1391 Point of Coherency or to the Point of Unification of the
1392 system. This workaround adds a DSB instruction before the
1393 relevant cache maintenance functions and sets a specific bit
1394 in the diagnostic control register of the SCU.
1395
11ed0ba1
WD
1396config PL310_ERRATA_769419
1397 bool "PL310 errata: no automatic Store Buffer drain"
1398 depends on CACHE_L2X0
1399 help
1400 On revisions of the PL310 prior to r3p2, the Store Buffer does
1401 not automatically drain. This can cause normal, non-cacheable
1402 writes to be retained when the memory system is idle, leading
1403 to suboptimal I/O performance for drivers using coherent DMA.
1404 This option adds a write barrier to the cpu_idle loop so that,
1405 on systems with an outer cache, the store buffer is drained
1406 explicitly.
1407
1da177e4
LT
1408endmenu
1409
1410source "arch/arm/common/Kconfig"
1411
1da177e4
LT
1412menu "Bus support"
1413
1414config ARM_AMBA
1415 bool
1416
1417config ISA
1418 bool
1da177e4
LT
1419 help
1420 Find out whether you have ISA slots on your motherboard. ISA is the
1421 name of a bus system, i.e. the way the CPU talks to the other stuff
1422 inside your box. Other bus systems are PCI, EISA, MicroChannel
1423 (MCA) or VESA. ISA is an older system, now being displaced by PCI;
1424 newer boards don't support it. If you have ISA, say Y, otherwise N.
1425
065909b9 1426# Select ISA DMA controller support
1da177e4
LT
1427config ISA_DMA
1428 bool
065909b9 1429 select ISA_DMA_API
1da177e4 1430
065909b9 1431# Select ISA DMA interface
5cae841b
AV
1432config ISA_DMA_API
1433 bool
5cae841b 1434
1da177e4 1435config PCI
0b05da72 1436 bool "PCI support" if MIGHT_HAVE_PCI
1da177e4
LT
1437 help
1438 Find out whether you have a PCI motherboard. PCI is the name of a
1439 bus system, i.e. the way the CPU talks to the other stuff inside
1440 your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
1441 VESA. If you have PCI, say Y, otherwise N.
1442
52882173
AV
1443config PCI_DOMAINS
1444 bool
1445 depends on PCI
1446
b080ac8a
MRJ
1447config PCI_NANOENGINE
1448 bool "BSE nanoEngine PCI support"
1449 depends on SA1100_NANOENGINE
1450 help
1451 Enable PCI on the BSE nanoEngine board.
1452
36e23590
MW
1453config PCI_SYSCALL
1454 def_bool PCI
1455
1da177e4
LT
1456# Select the host bridge type
1457config PCI_HOST_VIA82C505
1458 bool
1459 depends on PCI && ARCH_SHARK
1460 default y
1461
a0113a99
MR
1462config PCI_HOST_ITE8152
1463 bool
1464 depends on PCI && MACH_ARMCORE
1465 default y
1466 select DMABOUNCE
1467
1da177e4
LT
1468source "drivers/pci/Kconfig"
1469
1470source "drivers/pcmcia/Kconfig"
1471
1472endmenu
1473
1474menu "Kernel Features"
1475
3b55658a
DM
1476config HAVE_SMP
1477 bool
1478 help
1479 This option should be selected by machines which have an SMP-
1480 capable CPU.
1481
1482 The only effect of this option is to make the SMP-related
1483 options available to the user for configuration.
1484
1da177e4 1485config SMP
bb2d8130 1486 bool "Symmetric Multi-Processing"
fbb4ddac 1487 depends on CPU_V6K || CPU_V7
bc28248e 1488 depends on GENERIC_CLOCKEVENTS
3b55658a 1489 depends on HAVE_SMP
9934ebb8 1490 depends on MMU
f6dd9fa5 1491 select USE_GENERIC_SMP_HELPERS
89c3dedf 1492 select HAVE_ARM_SCU if !ARCH_MSM_SCORPIONMP
1da177e4
LT
1493 help
1494 This enables support for systems with more than one CPU. If you have
1495 a system with only one CPU, like most personal computers, say N. If
1496 you have a system with more than one CPU, say Y.
1497
1498 If you say N here, the kernel will run on single and multiprocessor
1499 machines, but will use only one CPU of a multiprocessor machine. If
1500 you say Y here, the kernel will run on many, but not all, single
1501 processor machines. On a single processor machine, the kernel will
1502 run faster if you say N here.
1503
395cf969 1504 See also <file:Documentation/x86/i386/IO-APIC.txt>,
1da177e4 1505 <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
50a23e6e 1506 <http://tldp.org/HOWTO/SMP-HOWTO.html>.
1da177e4
LT
1507
1508 If you don't know what to do here, say N.
1509
f00ec48f
RK
1510config SMP_ON_UP
1511 bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
1512 depends on EXPERIMENTAL
4d2692a7 1513 depends on SMP && !XIP_KERNEL
f00ec48f
RK
1514 default y
1515 help
1516 SMP kernels contain instructions which fail on non-SMP processors.
1517 Enabling this option allows the kernel to modify itself to make
1518 these instructions safe. Disabling it allows about 1K of space
1519 savings.
1520
1521 If you don't know what to do here, say Y.
1522
c9018aab
VG
1523config ARM_CPU_TOPOLOGY
1524 bool "Support cpu topology definition"
1525 depends on SMP && CPU_V7
1526 default y
1527 help
1528 Support ARM cpu topology definition. The MPIDR register defines
1529 affinity between processors which is then used to describe the cpu
1530 topology of an ARM System.
1531
1532config SCHED_MC
1533 bool "Multi-core scheduler support"
1534 depends on ARM_CPU_TOPOLOGY
1535 help
1536 Multi-core scheduler support improves the CPU scheduler's decision
1537 making when dealing with multi-core CPU chips at a cost of slightly
1538 increased overhead in some places. If unsure say N here.
1539
1540config SCHED_SMT
1541 bool "SMT scheduler support"
1542 depends on ARM_CPU_TOPOLOGY
1543 help
1544 Improves the CPU scheduler's decision making when dealing with
1545 MultiThreading at a cost of slightly increased overhead in some
1546 places. If unsure say N here.
1547
a8cbcd92
RK
1548config HAVE_ARM_SCU
1549 bool
a8cbcd92
RK
1550 help
1551 This option enables support for the ARM system coherency unit
1552
022c03a2
MZ
1553config ARM_ARCH_TIMER
1554 bool "Architected timer support"
1555 depends on CPU_V7
1556 help
1557 This option enables support for the ARM architected timer
1558
f32f4ce2
RK
1559config HAVE_ARM_TWD
1560 bool
1561 depends on SMP
1562 help
1563 This options enables support for the ARM timer and watchdog unit
1564
8d5796d2
LB
1565choice
1566 prompt "Memory split"
1567 default VMSPLIT_3G
1568 help
1569 Select the desired split between kernel and user memory.
1570
1571 If you are not absolutely sure what you are doing, leave this
1572 option alone!
1573
1574 config VMSPLIT_3G
1575 bool "3G/1G user/kernel split"
1576 config VMSPLIT_2G
1577 bool "2G/2G user/kernel split"
1578 config VMSPLIT_1G
1579 bool "1G/3G user/kernel split"
1580endchoice
1581
1582config PAGE_OFFSET
1583 hex
1584 default 0x40000000 if VMSPLIT_1G
1585 default 0x80000000 if VMSPLIT_2G
1586 default 0xC0000000
1587
1da177e4
LT
1588config NR_CPUS
1589 int "Maximum number of CPUs (2-32)"
1590 range 2 32
1591 depends on SMP
1592 default "4"
1593
a054a811
RK
1594config HOTPLUG_CPU
1595 bool "Support for hot-pluggable CPUs (EXPERIMENTAL)"
1596 depends on SMP && HOTPLUG && EXPERIMENTAL
1597 help
1598 Say Y here to experiment with turning CPUs off and on. CPUs
1599 can be controlled through /sys/devices/system/cpu.
1600
37ee16ae
RK
1601config LOCAL_TIMERS
1602 bool "Use local timer interrupts"
971acb9b 1603 depends on SMP
37ee16ae 1604 default y
30d8bead 1605 select HAVE_ARM_TWD if (!ARCH_MSM_SCORPIONMP && !EXYNOS4_MCT)
37ee16ae
RK
1606 help
1607 Enable support for local timers on SMP platforms, rather then the
1608 legacy IPI broadcast method. Local timers allows the system
1609 accounting to be spread across the timer interval, preventing a
1610 "thundering herd" at every timer tick.
1611
44986ab0
PDSN
1612config ARCH_NR_GPIO
1613 int
3dea19e8 1614 default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
70227a45 1615 default 355 if ARCH_U8500
9a01ec30 1616 default 264 if MACH_H4700
39f47d9f 1617 default 512 if SOC_OMAP5
44986ab0
PDSN
1618 default 0
1619 help
1620 Maximum number of GPIOs in the system.
1621
1622 If unsure, leave the default value.
1623
d45a398f 1624source kernel/Kconfig.preempt
1da177e4 1625
f8065813
RK
1626config HZ
1627 int
b130d5c2 1628 default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \
a73ddc61 1629 ARCH_S5PV210 || ARCH_EXYNOS4
bfe65704 1630 default OMAP_32K_TIMER_HZ if ARCH_OMAP && OMAP_32K_TIMER
5248c657 1631 default AT91_TIMER_HZ if ARCH_AT91
5da3e714 1632 default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
f8065813
RK
1633 default 100
1634
16c79651 1635config THUMB2_KERNEL
4a50bfe3 1636 bool "Compile the kernel in Thumb-2 mode (EXPERIMENTAL)"
e399b1a4 1637 depends on CPU_V7 && !CPU_V6 && !CPU_V6K && EXPERIMENTAL
16c79651
CM
1638 select AEABI
1639 select ARM_ASM_UNIFIED
89bace65 1640 select ARM_UNWIND
16c79651
CM
1641 help
1642 By enabling this option, the kernel will be compiled in
1643 Thumb-2 mode. A compiler/assembler that understand the unified
1644 ARM-Thumb syntax is needed.
1645
1646 If unsure, say N.
1647
6f685c5c
DM
1648config THUMB2_AVOID_R_ARM_THM_JUMP11
1649 bool "Work around buggy Thumb-2 short branch relocations in gas"
1650 depends on THUMB2_KERNEL && MODULES
1651 default y
1652 help
1653 Various binutils versions can resolve Thumb-2 branches to
1654 locally-defined, preemptible global symbols as short-range "b.n"
1655 branch instructions.
1656
1657 This is a problem, because there's no guarantee the final
1658 destination of the symbol, or any candidate locations for a
1659 trampoline, are within range of the branch. For this reason, the
1660 kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
1661 relocation in modules at all, and it makes little sense to add
1662 support.
1663
1664 The symptom is that the kernel fails with an "unsupported
1665 relocation" error when loading some modules.
1666
1667 Until fixed tools are available, passing
1668 -fno-optimize-sibling-calls to gcc should prevent gcc generating
1669 code which hits this problem, at the cost of a bit of extra runtime
1670 stack usage in some cases.
1671
1672 The problem is described in more detail at:
1673 https://bugs.launchpad.net/binutils-linaro/+bug/725126
1674
1675 Only Thumb-2 kernels are affected.
1676
1677 Unless you are sure your tools don't have this problem, say Y.
1678
0becb088
CM
1679config ARM_ASM_UNIFIED
1680 bool
1681
704bdda0
NP
1682config AEABI
1683 bool "Use the ARM EABI to compile the kernel"
1684 help
1685 This option allows for the kernel to be compiled using the latest
1686 ARM ABI (aka EABI). This is only useful if you are using a user
1687 space environment that is also compiled with EABI.
1688
1689 Since there are major incompatibilities between the legacy ABI and
1690 EABI, especially with regard to structure member alignment, this
1691 option also changes the kernel syscall calling convention to
1692 disambiguate both ABIs and allow for backward compatibility support
1693 (selected with CONFIG_OABI_COMPAT).
1694
1695 To use this you need GCC version 4.0.0 or later.
1696
6c90c872 1697config OABI_COMPAT
a73a3ff1 1698 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
9bc433a1 1699 depends on AEABI && EXPERIMENTAL && !THUMB2_KERNEL
6c90c872
NP
1700 default y
1701 help
1702 This option preserves the old syscall interface along with the
1703 new (ARM EABI) one. It also provides a compatibility layer to
1704 intercept syscalls that have structure arguments which layout
1705 in memory differs between the legacy ABI and the new ARM EABI
1706 (only for non "thumb" binaries). This option adds a tiny
1707 overhead to all syscalls and produces a slightly larger kernel.
1708 If you know you'll be using only pure EABI user space then you
1709 can say N here. If this option is not selected and you attempt
1710 to execute a legacy ABI binary then the result will be
1711 UNPREDICTABLE (in fact it can be predicted that it won't work
1712 at all). If in doubt say Y.
1713
eb33575c 1714config ARCH_HAS_HOLES_MEMORYMODEL
e80d6a24 1715 bool
e80d6a24 1716
05944d74
RK
1717config ARCH_SPARSEMEM_ENABLE
1718 bool
1719
07a2f737
RK
1720config ARCH_SPARSEMEM_DEFAULT
1721 def_bool ARCH_SPARSEMEM_ENABLE
1722
05944d74 1723config ARCH_SELECT_MEMORY_MODEL
be370302 1724 def_bool ARCH_SPARSEMEM_ENABLE
c80d79d7 1725
7b7bf499
WD
1726config HAVE_ARCH_PFN_VALID
1727 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
1728
053a96ca 1729config HIGHMEM
e8db89a2
RK
1730 bool "High Memory Support"
1731 depends on MMU
053a96ca
NP
1732 help
1733 The address space of ARM processors is only 4 Gigabytes large
1734 and it has to accommodate user address space, kernel address
1735 space as well as some memory mapped IO. That means that, if you
1736 have a large amount of physical memory and/or IO, not all of the
1737 memory can be "permanently mapped" by the kernel. The physical
1738 memory that is not permanently mapped is called "high memory".
1739
1740 Depending on the selected kernel/user memory split, minimum
1741 vmalloc space and actual amount of RAM, you may not need this
1742 option which should result in a slightly faster kernel.
1743
1744 If unsure, say n.
1745
65cec8e3
RK
1746config HIGHPTE
1747 bool "Allocate 2nd-level pagetables from highmem"
1748 depends on HIGHMEM
65cec8e3 1749
1b8873a0
JI
1750config HW_PERF_EVENTS
1751 bool "Enable hardware performance counter support for perf events"
f0d1bc47 1752 depends on PERF_EVENTS
1b8873a0
JI
1753 default y
1754 help
1755 Enable hardware performance counter support for perf events. If
1756 disabled, perf events will use software events only.
1757
3f22ab27
DH
1758source "mm/Kconfig"
1759
c1b2d970
MD
1760config FORCE_MAX_ZONEORDER
1761 int "Maximum zone order" if ARCH_SHMOBILE
1762 range 11 64 if ARCH_SHMOBILE
1763 default "9" if SA1111
1764 default "11"
1765 help
1766 The kernel memory allocator divides physically contiguous memory
1767 blocks into "zones", where each zone is a power of two number of
1768 pages. This option selects the largest power of two that the kernel
1769 keeps in the memory allocator. If you need to allocate very large
1770 blocks of physically contiguous memory, then you may need to
1771 increase this value.
1772
1773 This config option is actually maximum order plus one. For example,
1774 a value of 11 means that the largest free memory block is 2^10 pages.
1775
1da177e4
LT
1776config LEDS
1777 bool "Timer and CPU usage LEDs"
e055d5bf 1778 depends on ARCH_CDB89712 || ARCH_EBSA110 || \
8c8fdbc9 1779 ARCH_EBSA285 || ARCH_INTEGRATOR || \
1da177e4
LT
1780 ARCH_LUBBOCK || MACH_MAINSTONE || ARCH_NETWINDER || \
1781 ARCH_OMAP || ARCH_P720T || ARCH_PXA_IDP || \
73a59c1c 1782 ARCH_SA1100 || ARCH_SHARK || ARCH_VERSATILE || \
25329671 1783 ARCH_AT91 || ARCH_DAVINCI || \
ff3042fb 1784 ARCH_KS8695 || MACH_RD88F5182 || ARCH_REALVIEW
1da177e4
LT
1785 help
1786 If you say Y here, the LEDs on your machine will be used
1787 to provide useful information about your current system status.
1788
1789 If you are compiling a kernel for a NetWinder or EBSA-285, you will
1790 be able to select which LEDs are active using the options below. If
1791 you are compiling a kernel for the EBSA-110 or the LART however, the
1792 red LED will simply flash regularly to indicate that the system is
1793 still functional. It is safe to say Y here if you have a CATS
1794 system, but the driver will do nothing.
1795
1796config LEDS_TIMER
1797 bool "Timer LED" if (!ARCH_CDB89712 && !ARCH_OMAP) || \
eebdf7d7
DB
1798 OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
1799 || MACH_OMAP_PERSEUS2
1da177e4 1800 depends on LEDS
0567a0c0 1801 depends on !GENERIC_CLOCKEVENTS
1da177e4
LT
1802 default y if ARCH_EBSA110
1803 help
1804 If you say Y here, one of the system LEDs (the green one on the
1805 NetWinder, the amber one on the EBSA285, or the red one on the LART)
1806 will flash regularly to indicate that the system is still
1807 operational. This is mainly useful to kernel hackers who are
1808 debugging unstable kernels.
1809
1810 The LART uses the same LED for both Timer LED and CPU usage LED
1811 functions. You may choose to use both, but the Timer LED function
1812 will overrule the CPU usage LED.
1813
1814config LEDS_CPU
1815 bool "CPU usage LED" if (!ARCH_CDB89712 && !ARCH_EBSA110 && \
eebdf7d7
DB
1816 !ARCH_OMAP) \
1817 || OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
1818 || MACH_OMAP_PERSEUS2
1da177e4
LT
1819 depends on LEDS
1820 help
1821 If you say Y here, the red LED will be used to give a good real
1822 time indication of CPU usage, by lighting whenever the idle task
1823 is not currently executing.
1824
1825 The LART uses the same LED for both Timer LED and CPU usage LED
1826 functions. You may choose to use both, but the Timer LED function
1827 will overrule the CPU usage LED.
1828
1829config ALIGNMENT_TRAP
1830 bool
f12d0d7c 1831 depends on CPU_CP15_MMU
1da177e4 1832 default y if !ARCH_EBSA110
e119bfff 1833 select HAVE_PROC_CPU if PROC_FS
1da177e4 1834 help
84eb8d06 1835 ARM processors cannot fetch/store information which is not
1da177e4
LT
1836 naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1837 address divisible by 4. On 32-bit ARM processors, these non-aligned
1838 fetch/store instructions will be emulated in software if you say
1839 here, which has a severe performance impact. This is necessary for
1840 correct operation of some network protocols. With an IP-only
1841 configuration it is safe to say N, otherwise say Y.
1842
39ec58f3
LB
1843config UACCESS_WITH_MEMCPY
1844 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user() (EXPERIMENTAL)"
1845 depends on MMU && EXPERIMENTAL
1846 default y if CPU_FEROCEON
1847 help
1848 Implement faster copy_to_user and clear_user methods for CPU
1849 cores where a 8-word STM instruction give significantly higher
1850 memory write throughput than a sequence of individual 32bit stores.
1851
1852 A possible side effect is a slight increase in scheduling latency
1853 between threads sharing the same address space if they invoke
1854 such copy operations with large buffers.
1855
1856 However, if the CPU data cache is using a write-allocate mode,
1857 this option is unlikely to provide any performance gain.
1858
70c70d97
NP
1859config SECCOMP
1860 bool
1861 prompt "Enable seccomp to safely compute untrusted bytecode"
1862 ---help---
1863 This kernel feature is useful for number crunching applications
1864 that may need to compute untrusted bytecode during their
1865 execution. By using pipes or other transports made available to
1866 the process as file descriptors supporting the read/write
1867 syscalls, it's possible to isolate those applications in
1868 their own address space using seccomp. Once seccomp is
1869 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1870 and the task is only allowed to execute a few safe syscalls
1871 defined by each seccomp mode.
1872
c743f380
NP
1873config CC_STACKPROTECTOR
1874 bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
4a50bfe3 1875 depends on EXPERIMENTAL
c743f380
NP
1876 help
1877 This option turns on the -fstack-protector GCC feature. This
1878 feature puts, at the beginning of functions, a canary value on
1879 the stack just before the return address, and validates
1880 the value just before actually returning. Stack based buffer
1881 overflows (that need to overwrite this return address) now also
1882 overwrite the canary, which gets detected and the attack is then
1883 neutralized via a kernel panic.
1884 This feature requires gcc version 4.2 or above.
1885
73a65b3f
UKK
1886config DEPRECATED_PARAM_STRUCT
1887 bool "Provide old way to pass kernel parameters"
1888 help
1889 This was deprecated in 2001 and announced to live on for 5 years.
1890 Some old boot loaders still use this way.
1891
1da177e4
LT
1892endmenu
1893
1894menu "Boot options"
1895
9eb8f674
GL
1896config USE_OF
1897 bool "Flattened Device Tree support"
1898 select OF
1899 select OF_EARLY_FLATTREE
08a543ad 1900 select IRQ_DOMAIN
9eb8f674
GL
1901 help
1902 Include support for flattened device tree machine descriptions.
1903
1da177e4
LT
1904# Compressed boot loader in ROM. Yes, we really want to ask about
1905# TEXT and BSS so we preserve their values in the config files.
1906config ZBOOT_ROM_TEXT
1907 hex "Compressed ROM boot loader base address"
1908 default "0"
1909 help
1910 The physical address at which the ROM-able zImage is to be
1911 placed in the target. Platforms which normally make use of
1912 ROM-able zImage formats normally set this to a suitable
1913 value in their defconfig file.
1914
1915 If ZBOOT_ROM is not enabled, this has no effect.
1916
1917config ZBOOT_ROM_BSS
1918 hex "Compressed ROM boot loader BSS address"
1919 default "0"
1920 help
f8c440b2
DF
1921 The base address of an area of read/write memory in the target
1922 for the ROM-able zImage which must be available while the
1923 decompressor is running. It must be large enough to hold the
1924 entire decompressed kernel plus an additional 128 KiB.
1925 Platforms which normally make use of ROM-able zImage formats
1926 normally set this to a suitable value in their defconfig file.
1da177e4
LT
1927
1928 If ZBOOT_ROM is not enabled, this has no effect.
1929
1930config ZBOOT_ROM
1931 bool "Compressed boot loader in ROM/flash"
1932 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
1933 help
1934 Say Y here if you intend to execute your compressed kernel image
1935 (zImage) directly from ROM or flash. If unsure, say N.
1936
090ab3ff
SH
1937choice
1938 prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
1939 depends on ZBOOT_ROM && ARCH_SH7372 && EXPERIMENTAL
1940 default ZBOOT_ROM_NONE
1941 help
1942 Include experimental SD/MMC loading code in the ROM-able zImage.
59bf8964 1943 With this enabled it is possible to write the ROM-able zImage
090ab3ff
SH
1944 kernel image to an MMC or SD card and boot the kernel straight
1945 from the reset vector. At reset the processor Mask ROM will load
59bf8964 1946 the first part of the ROM-able zImage which in turn loads the
090ab3ff
SH
1947 rest the kernel image to RAM.
1948
1949config ZBOOT_ROM_NONE
1950 bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
1951 help
1952 Do not load image from SD or MMC
1953
f45b1149
SH
1954config ZBOOT_ROM_MMCIF
1955 bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
f45b1149 1956 help
090ab3ff
SH
1957 Load image from MMCIF hardware block.
1958
1959config ZBOOT_ROM_SH_MOBILE_SDHI
1960 bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
1961 help
1962 Load image from SDHI hardware block
1963
1964endchoice
f45b1149 1965
e2a6a3aa
JB
1966config ARM_APPENDED_DTB
1967 bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
1968 depends on OF && !ZBOOT_ROM && EXPERIMENTAL
1969 help
1970 With this option, the boot code will look for a device tree binary
1971 (DTB) appended to zImage
1972 (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1973
1974 This is meant as a backward compatibility convenience for those
1975 systems with a bootloader that can't be upgraded to accommodate
1976 the documented boot protocol using a device tree.
1977
1978 Beware that there is very little in terms of protection against
1979 this option being confused by leftover garbage in memory that might
1980 look like a DTB header after a reboot if no actual DTB is appended
1981 to zImage. Do not leave this option active in a production kernel
1982 if you don't intend to always append a DTB. Proper passing of the
1983 location into r2 of a bootloader provided DTB is always preferable
1984 to this option.
1985
b90b9a38
NP
1986config ARM_ATAG_DTB_COMPAT
1987 bool "Supplement the appended DTB with traditional ATAG information"
1988 depends on ARM_APPENDED_DTB
1989 help
1990 Some old bootloaders can't be updated to a DTB capable one, yet
1991 they provide ATAGs with memory configuration, the ramdisk address,
1992 the kernel cmdline string, etc. Such information is dynamically
1993 provided by the bootloader and can't always be stored in a static
1994 DTB. To allow a device tree enabled kernel to be used with such
1995 bootloaders, this option allows zImage to extract the information
1996 from the ATAG list and store it at run time into the appended DTB.
1997
d0f34a11
GR
1998choice
1999 prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
2000 default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
2001
2002config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
2003 bool "Use bootloader kernel arguments if available"
2004 help
2005 Uses the command-line options passed by the boot loader instead of
2006 the device tree bootargs property. If the boot loader doesn't provide
2007 any, the device tree bootargs property will be used.
2008
2009config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
2010 bool "Extend with bootloader kernel arguments"
2011 help
2012 The command-line arguments provided by the boot loader will be
2013 appended to the the device tree bootargs property.
2014
2015endchoice
2016
1da177e4
LT
2017config CMDLINE
2018 string "Default kernel command string"
2019 default ""
2020 help
2021 On some architectures (EBSA110 and CATS), there is currently no way
2022 for the boot loader to pass arguments to the kernel. For these
2023 architectures, you should supply some command-line options at build
2024 time by entering them here. As a minimum, you should specify the
2025 memory size and the root device (e.g., mem=64M root=/dev/nfs).
2026
4394c124
VB
2027choice
2028 prompt "Kernel command line type" if CMDLINE != ""
2029 default CMDLINE_FROM_BOOTLOADER
2030
2031config CMDLINE_FROM_BOOTLOADER
2032 bool "Use bootloader kernel arguments if available"
2033 help
2034 Uses the command-line options passed by the boot loader. If
2035 the boot loader doesn't provide any, the default kernel command
2036 string provided in CMDLINE will be used.
2037
2038config CMDLINE_EXTEND
2039 bool "Extend bootloader kernel arguments"
2040 help
2041 The command-line arguments provided by the boot loader will be
2042 appended to the default kernel command string.
2043
92d2040d
AH
2044config CMDLINE_FORCE
2045 bool "Always use the default kernel command string"
92d2040d
AH
2046 help
2047 Always use the default kernel command string, even if the boot
2048 loader passes other arguments to the kernel.
2049 This is useful if you cannot or don't want to change the
2050 command-line options your boot loader passes to the kernel.
4394c124 2051endchoice
92d2040d 2052
1da177e4
LT
2053config XIP_KERNEL
2054 bool "Kernel Execute-In-Place from ROM"
387798b3 2055 depends on !ZBOOT_ROM && !ARM_LPAE && !ARCH_MULTIPLATFORM
1da177e4
LT
2056 help
2057 Execute-In-Place allows the kernel to run from non-volatile storage
2058 directly addressable by the CPU, such as NOR flash. This saves RAM
2059 space since the text section of the kernel is not loaded from flash
2060 to RAM. Read-write sections, such as the data section and stack,
2061 are still copied to RAM. The XIP kernel is not compressed since
2062 it has to run directly from flash, so it will take more space to
2063 store it. The flash address used to link the kernel object files,
2064 and for storing it, is configuration dependent. Therefore, if you
2065 say Y here, you must know the proper physical address where to
2066 store the kernel image depending on your own flash memory usage.
2067
2068 Also note that the make target becomes "make xipImage" rather than
2069 "make zImage" or "make Image". The final kernel binary to put in
2070 ROM memory will be arch/arm/boot/xipImage.
2071
2072 If unsure, say N.
2073
2074config XIP_PHYS_ADDR
2075 hex "XIP Kernel Physical Location"
2076 depends on XIP_KERNEL
2077 default "0x00080000"
2078 help
2079 This is the physical address in your flash memory the kernel will
2080 be linked for and stored to. This address is dependent on your
2081 own flash usage.
2082
c587e4a6
RP
2083config KEXEC
2084 bool "Kexec system call (EXPERIMENTAL)"
02b73e2e 2085 depends on EXPERIMENTAL && (!SMP || HOTPLUG_CPU)
c587e4a6
RP
2086 help
2087 kexec is a system call that implements the ability to shutdown your
2088 current kernel, and to start another kernel. It is like a reboot
01dd2fbf 2089 but it is independent of the system firmware. And like a reboot
c587e4a6
RP
2090 you can start any kernel with it, not just Linux.
2091
2092 It is an ongoing process to be certain the hardware in a machine
2093 is properly shutdown, so do not be surprised if this code does not
2094 initially work for you. It may help to enable device hotplugging
2095 support.
2096
4cd9d6f7
RP
2097config ATAGS_PROC
2098 bool "Export atags in procfs"
b98d7291
UL
2099 depends on KEXEC
2100 default y
4cd9d6f7
RP
2101 help
2102 Should the atags used to boot the kernel be exported in an "atags"
2103 file in procfs. Useful with kexec.
2104
cb5d39b3
MW
2105config CRASH_DUMP
2106 bool "Build kdump crash kernel (EXPERIMENTAL)"
2107 depends on EXPERIMENTAL
2108 help
2109 Generate crash dump after being started by kexec. This should
2110 be normally only set in special crash dump kernels which are
2111 loaded in the main kernel with kexec-tools into a specially
2112 reserved region and then later executed after a crash by
2113 kdump/kexec. The crash dump kernel must be compiled to a
2114 memory address not used by the main kernel
2115
2116 For more details see Documentation/kdump/kdump.txt
2117
e69edc79
EM
2118config AUTO_ZRELADDR
2119 bool "Auto calculation of the decompressed kernel image address"
2120 depends on !ZBOOT_ROM && !ARCH_U300
2121 help
2122 ZRELADDR is the physical address where the decompressed kernel
2123 image will be placed. If AUTO_ZRELADDR is selected, the address
2124 will be determined at run-time by masking the current IP with
2125 0xf8000000. This assumes the zImage being placed in the first 128MB
2126 from start of memory.
2127
1da177e4
LT
2128endmenu
2129
ac9d7efc 2130menu "CPU Power Management"
1da177e4 2131
89c52ed4 2132if ARCH_HAS_CPUFREQ
1da177e4
LT
2133
2134source "drivers/cpufreq/Kconfig"
2135
64f102b6
YS
2136config CPU_FREQ_IMX
2137 tristate "CPUfreq driver for i.MX CPUs"
2138 depends on ARCH_MXC && CPU_FREQ
f637c4c9 2139 select CPU_FREQ_TABLE
64f102b6
YS
2140 help
2141 This enables the CPUfreq driver for i.MX CPUs.
2142
1da177e4
LT
2143config CPU_FREQ_SA1100
2144 bool
1da177e4
LT
2145
2146config CPU_FREQ_SA1110
2147 bool
1da177e4
LT
2148
2149config CPU_FREQ_INTEGRATOR
2150 tristate "CPUfreq driver for ARM Integrator CPUs"
2151 depends on ARCH_INTEGRATOR && CPU_FREQ
2152 default y
2153 help
2154 This enables the CPUfreq driver for ARM Integrator CPUs.
2155
2156 For details, take a look at <file:Documentation/cpu-freq>.
2157
2158 If in doubt, say Y.
2159
9e2697ff
RK
2160config CPU_FREQ_PXA
2161 bool
2162 depends on CPU_FREQ && ARCH_PXA && PXA25x
2163 default y
ca7d156e 2164 select CPU_FREQ_TABLE
9e2697ff
RK
2165 select CPU_FREQ_DEFAULT_GOV_USERSPACE
2166
9d56c02a
BD
2167config CPU_FREQ_S3C
2168 bool
2169 help
2170 Internal configuration node for common cpufreq on Samsung SoC
2171
2172config CPU_FREQ_S3C24XX
4a50bfe3 2173 bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)"
b130d5c2 2174 depends on ARCH_S3C24XX && CPU_FREQ && EXPERIMENTAL
9d56c02a
BD
2175 select CPU_FREQ_S3C
2176 help
2177 This enables the CPUfreq driver for the Samsung S3C24XX family
2178 of CPUs.
2179
2180 For details, take a look at <file:Documentation/cpu-freq>.
2181
2182 If in doubt, say N.
2183
2184config CPU_FREQ_S3C24XX_PLL
4a50bfe3 2185 bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)"
9d56c02a
BD
2186 depends on CPU_FREQ_S3C24XX && EXPERIMENTAL
2187 help
2188 Compile in support for changing the PLL frequency from the
2189 S3C24XX series CPUfreq driver. The PLL takes time to settle
2190 after a frequency change, so by default it is not enabled.
2191
2192 This also means that the PLL tables for the selected CPU(s) will
2193 be built which may increase the size of the kernel image.
2194
2195config CPU_FREQ_S3C24XX_DEBUG
2196 bool "Debug CPUfreq Samsung driver core"
2197 depends on CPU_FREQ_S3C24XX
2198 help
2199 Enable s3c_freq_dbg for the Samsung S3C CPUfreq core
2200
2201config CPU_FREQ_S3C24XX_IODEBUG
2202 bool "Debug CPUfreq Samsung driver IO timing"
2203 depends on CPU_FREQ_S3C24XX
2204 help
2205 Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core
2206
e6d197a6
BD
2207config CPU_FREQ_S3C24XX_DEBUGFS
2208 bool "Export debugfs for CPUFreq"
2209 depends on CPU_FREQ_S3C24XX && DEBUG_FS
2210 help
2211 Export status information via debugfs.
2212
1da177e4
LT
2213endif
2214
ac9d7efc
RK
2215source "drivers/cpuidle/Kconfig"
2216
2217endmenu
2218
1da177e4
LT
2219menu "Floating point emulation"
2220
2221comment "At least one emulation must be selected"
2222
2223config FPE_NWFPE
2224 bool "NWFPE math emulation"
593c252a 2225 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
1da177e4
LT
2226 ---help---
2227 Say Y to include the NWFPE floating point emulator in the kernel.
2228 This is necessary to run most binaries. Linux does not currently
2229 support floating point hardware so you need to say Y here even if
2230 your machine has an FPA or floating point co-processor podule.
2231
2232 You may say N here if you are going to load the Acorn FPEmulator
2233 early in the bootup.
2234
2235config FPE_NWFPE_XP
2236 bool "Support extended precision"
bedf142b 2237 depends on FPE_NWFPE
1da177e4
LT
2238 help
2239 Say Y to include 80-bit support in the kernel floating-point
2240 emulator. Otherwise, only 32 and 64-bit support is compiled in.
2241 Note that gcc does not generate 80-bit operations by default,
2242 so in most cases this option only enlarges the size of the
2243 floating point emulator without any good reason.
2244
2245 You almost surely want to say N here.
2246
2247config FPE_FASTFPE
2248 bool "FastFPE math emulation (EXPERIMENTAL)"
8993a44c 2249 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 && EXPERIMENTAL
1da177e4
LT
2250 ---help---
2251 Say Y here to include the FAST floating point emulator in the kernel.
2252 This is an experimental much faster emulator which now also has full
2253 precision for the mantissa. It does not support any exceptions.
2254 It is very simple, and approximately 3-6 times faster than NWFPE.
2255
2256 It should be sufficient for most programs. It may be not suitable
2257 for scientific calculations, but you have to check this for yourself.
2258 If you do not feel you need a faster FP emulation you should better
2259 choose NWFPE.
2260
2261config VFP
2262 bool "VFP-format floating point maths"
e399b1a4 2263 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
1da177e4
LT
2264 help
2265 Say Y to include VFP support code in the kernel. This is needed
2266 if your hardware includes a VFP unit.
2267
2268 Please see <file:Documentation/arm/VFP/release-notes.txt> for
2269 release notes and additional status information.
2270
2271 Say N if your target does not have VFP hardware.
2272
25ebee02
CM
2273config VFPv3
2274 bool
2275 depends on VFP
2276 default y if CPU_V7
2277
b5872db4
CM
2278config NEON
2279 bool "Advanced SIMD (NEON) Extension support"
2280 depends on VFPv3 && CPU_V7
2281 help
2282 Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2283 Extension.
2284
1da177e4
LT
2285endmenu
2286
2287menu "Userspace binary formats"
2288
2289source "fs/Kconfig.binfmt"
2290
2291config ARTHUR
2292 tristate "RISC OS personality"
704bdda0 2293 depends on !AEABI
1da177e4
LT
2294 help
2295 Say Y here to include the kernel code necessary if you want to run
2296 Acorn RISC OS/Arthur binaries under Linux. This code is still very
2297 experimental; if this sounds frightening, say N and sleep in peace.
2298 You can also say M here to compile this support as a module (which
2299 will be called arthur).
2300
2301endmenu
2302
2303menu "Power management options"
2304
eceab4ac 2305source "kernel/power/Kconfig"
1da177e4 2306
f4cb5700 2307config ARCH_SUSPEND_POSSIBLE
3d5e8af4 2308 depends on !ARCH_S5PC100 && !ARCH_TEGRA
6a786182 2309 depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \
3f5d0819 2310 CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
f4cb5700
JB
2311 def_bool y
2312
15e0d9e3
AB
2313config ARM_CPU_SUSPEND
2314 def_bool PM_SLEEP
2315
1da177e4
LT
2316endmenu
2317
d5950b43
SR
2318source "net/Kconfig"
2319
ac25150f 2320source "drivers/Kconfig"
1da177e4
LT
2321
2322source "fs/Kconfig"
2323
1da177e4
LT
2324source "arch/arm/Kconfig.debug"
2325
2326source "security/Kconfig"
2327
2328source "crypto/Kconfig"
2329
2330source "lib/Kconfig"
This page took 1.048292 seconds and 5 git commands to generate.