ARM: add infra-structure for BCM2835 and Raspberry Pi
[deliverable/linux.git] / arch / arm / Kconfig
CommitLineData
1da177e4
LT
1config ARM
2 bool
3 default y
7563bbf8 4 select ARCH_HAVE_CUSTOM_GPIO_H
e17c6d56 5 select HAVE_AOUT
24056f52 6 select HAVE_DMA_API_DEBUG
d0ee9f40 7 select HAVE_IDE if PCI || ISA || PCMCIA
2dc6a016 8 select HAVE_DMA_ATTRS
e092705b 9 select HAVE_DMA_CONTIGUOUS if MMU
2778f620 10 select HAVE_MEMBLOCK
12b824fb 11 select RTC_LIB
75e7153a 12 select SYS_SUPPORTS_APM_EMULATION
a41297a0 13 select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI)
7463449b 14 select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
fe166148 15 select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
09f05d85 16 select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
5cbad0eb 17 select HAVE_ARCH_KGDB
0693bf68 18 select HAVE_ARCH_TRACEHOOK
856bc356 19 select HAVE_KPROBES if !XIP_KERNEL
9edddaa2 20 select HAVE_KRETPROBES if (HAVE_KPROBES)
606576ce 21 select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
80be7a7f
RV
22 select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
23 select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
0e341af8 24 select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
e39f5602 25 select ARCH_BINFMT_ELF_RANDOMIZE_PIE
1fe53268 26 select HAVE_GENERIC_DMA_COHERENT
e7db7b42
AT
27 select HAVE_KERNEL_GZIP
28 select HAVE_KERNEL_LZO
6e8699f7 29 select HAVE_KERNEL_LZMA
a7f464f3 30 select HAVE_KERNEL_XZ
e360adbe 31 select HAVE_IRQ_WORK
7ada189f
JI
32 select HAVE_PERF_EVENTS
33 select PERF_USE_VMALLOC
e513f8bf 34 select HAVE_REGS_AND_STACK_ACCESS_API
e399b1a4 35 select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
ed60453f 36 select HAVE_C_RECORDMCOUNT
e2a93ecc 37 select HAVE_GENERIC_HARDIRQS
37e74beb
SB
38 select HARDIRQS_SW_RESEND
39 select GENERIC_IRQ_PROBE
25a5662a 40 select GENERIC_IRQ_SHOW
c1d7e01d 41 select ARCH_WANT_IPC_PARSE_VERSION
d4aa8b15 42 select HARDIRQS_SW_RESEND
1fb90263 43 select CPU_PM if (SUSPEND || CPU_IDLE)
e5bfb72c 44 select GENERIC_PCI_IOMAP
e47b65b0 45 select HAVE_BPF_JIT
84ec6d57 46 select GENERIC_SMP_IDLE_THREAD
3d92a71a
AMG
47 select KTIME_SCALAR
48 select GENERIC_CLOCKEVENTS_BROADCAST if SMP
8c56cc8b
WD
49 select GENERIC_STRNCPY_FROM_USER
50 select GENERIC_STRNLEN_USER
b9a50f74 51 select DCACHE_WORD_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && !CPU_BIG_ENDIAN
1da177e4
LT
52 help
53 The ARM series is a line of low-power-consumption RISC chip designs
f6c8965a 54 licensed by ARM Ltd and targeted at embedded applications and
1da177e4 55 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
f6c8965a 56 manufactured, but legacy ARM-based PC hardware remains popular in
1da177e4
LT
57 Europe. There is an ARM Linux project with a web page at
58 <http://www.arm.linux.org.uk/>.
59
74facffe
RK
60config ARM_HAS_SG_CHAIN
61 bool
62
4ce63fcd
MS
63config NEED_SG_DMA_LENGTH
64 bool
65
66config ARM_DMA_USE_IOMMU
67 select NEED_SG_DMA_LENGTH
68 select ARM_HAS_SG_CHAIN
69 bool
70
1a189b97
RK
71config HAVE_PWM
72 bool
73
0b05da72
HUK
74config MIGHT_HAVE_PCI
75 bool
76
75e7153a
RB
77config SYS_SUPPORTS_APM_EMULATION
78 bool
79
0a938b97
DB
80config GENERIC_GPIO
81 bool
0a938b97 82
bc581770
LW
83config HAVE_TCM
84 bool
85 select GENERIC_ALLOCATOR
86
e119bfff
RK
87config HAVE_PROC_CPU
88 bool
89
5ea81769
AV
90config NO_IOPORT
91 bool
5ea81769 92
1da177e4
LT
93config EISA
94 bool
95 ---help---
96 The Extended Industry Standard Architecture (EISA) bus was
97 developed as an open alternative to the IBM MicroChannel bus.
98
99 The EISA bus provided some of the features of the IBM MicroChannel
100 bus while maintaining backward compatibility with cards made for
101 the older ISA bus. The EISA bus saw limited use between 1988 and
102 1995 when it was made obsolete by the PCI bus.
103
104 Say Y here if you are building a kernel for an EISA-based machine.
105
106 Otherwise, say N.
107
108config SBUS
109 bool
110
f16fb1ec
RK
111config STACKTRACE_SUPPORT
112 bool
113 default y
114
f76e9154
NP
115config HAVE_LATENCYTOP_SUPPORT
116 bool
117 depends on !SMP
118 default y
119
f16fb1ec
RK
120config LOCKDEP_SUPPORT
121 bool
122 default y
123
7ad1bcb2
RK
124config TRACE_IRQFLAGS_SUPPORT
125 bool
126 default y
127
1da177e4
LT
128config RWSEM_GENERIC_SPINLOCK
129 bool
130 default y
131
132config RWSEM_XCHGADD_ALGORITHM
133 bool
134
f0d1b0b3
DH
135config ARCH_HAS_ILOG2_U32
136 bool
f0d1b0b3
DH
137
138config ARCH_HAS_ILOG2_U64
139 bool
f0d1b0b3 140
89c52ed4
BD
141config ARCH_HAS_CPUFREQ
142 bool
143 help
144 Internal node to signify that the ARCH has CPUFREQ support
145 and that the relevant menu configurations are displayed for
146 it.
147
b89c3b16
AM
148config GENERIC_HWEIGHT
149 bool
150 default y
151
1da177e4
LT
152config GENERIC_CALIBRATE_DELAY
153 bool
154 default y
155
a08b6b79
Z
156config ARCH_MAY_HAVE_PC_FDC
157 bool
158
5ac6da66
CL
159config ZONE_DMA
160 bool
5ac6da66 161
ccd7ab7f
FT
162config NEED_DMA_MAP_STATE
163 def_bool y
164
58af4a24
RH
165config ARCH_HAS_DMA_SET_COHERENT_MASK
166 bool
167
1da177e4
LT
168config GENERIC_ISA_DMA
169 bool
170
1da177e4
LT
171config FIQ
172 bool
173
13a5045d
RH
174config NEED_RET_TO_USER
175 bool
176
034d2f5a
AV
177config ARCH_MTD_XIP
178 bool
179
c760fc19
HC
180config VECTORS_BASE
181 hex
6afd6fae 182 default 0xffff0000 if MMU || CPU_HIGH_VECTOR
c760fc19
HC
183 default DRAM_BASE if REMAP_VECTORS_TO_RAM
184 default 0x00000000
185 help
186 The base address of exception vectors.
187
dc21af99 188config ARM_PATCH_PHYS_VIRT
c1becedc
RK
189 bool "Patch physical to virtual translations at runtime" if EMBEDDED
190 default y
b511d75d 191 depends on !XIP_KERNEL && MMU
dc21af99
RK
192 depends on !ARCH_REALVIEW || !SPARSEMEM
193 help
111e9a5c
RK
194 Patch phys-to-virt and virt-to-phys translation functions at
195 boot and module load time according to the position of the
196 kernel in system memory.
dc21af99 197
111e9a5c 198 This can only be used with non-XIP MMU kernels where the base
daece596 199 of physical memory is at a 16MB boundary.
dc21af99 200
c1becedc
RK
201 Only disable this option if you know that you do not require
202 this feature (eg, building a kernel for a single machine) and
203 you need to shrink the kernel to the minimal size.
dc21af99 204
c334bc15
RH
205config NEED_MACH_IO_H
206 bool
207 help
208 Select this when mach/io.h is required to provide special
209 definitions for this platform. The need for mach/io.h should
210 be avoided when possible.
211
0cdc8b92 212config NEED_MACH_MEMORY_H
1b9f95f8
NP
213 bool
214 help
0cdc8b92
NP
215 Select this when mach/memory.h is required to provide special
216 definitions for this platform. The need for mach/memory.h should
217 be avoided when possible.
dc21af99 218
1b9f95f8 219config PHYS_OFFSET
974c0724 220 hex "Physical address of main memory" if MMU
0cdc8b92 221 depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
974c0724 222 default DRAM_BASE if !MMU
111e9a5c 223 help
1b9f95f8
NP
224 Please provide the physical address corresponding to the
225 location of main memory in your system.
cada3c08 226
87e040b6
SG
227config GENERIC_BUG
228 def_bool y
229 depends on BUG
230
1da177e4
LT
231source "init/Kconfig"
232
dc52ddc0
MH
233source "kernel/Kconfig.freezer"
234
1da177e4
LT
235menu "System Type"
236
3c427975
HC
237config MMU
238 bool "MMU-based Paged Memory Management Support"
239 default y
240 help
241 Select if you want MMU-based virtualised addressing space
242 support by paged memory management. If unsure, say 'Y'.
243
ccf50e23
RK
244#
245# The "ARM system type" choice list is ordered alphabetically by option
246# text. Please add new entries in the option alphabetic order.
247#
1da177e4
LT
248choice
249 prompt "ARM system type"
6a0e2430 250 default ARCH_VERSATILE
1da177e4 251
66314223
DN
252config ARCH_SOCFPGA
253 bool "Altera SOCFPGA family"
254 select ARCH_WANT_OPTIONAL_GPIOLIB
255 select ARM_AMBA
256 select ARM_GIC
257 select CACHE_L2X0
258 select CLKDEV_LOOKUP
259 select COMMON_CLK
260 select CPU_V7
261 select DW_APB_TIMER
262 select DW_APB_TIMER_OF
263 select GENERIC_CLOCKEVENTS
264 select GPIO_PL061 if GPIOLIB
265 select HAVE_ARM_SCU
266 select SPARSE_IRQ
267 select USE_OF
268 help
269 This enables support for Altera SOCFPGA Cyclone V platform
270
4af6fee1
DS
271config ARCH_INTEGRATOR
272 bool "ARM Ltd. Integrator family"
273 select ARM_AMBA
89c52ed4 274 select ARCH_HAS_CPUFREQ
a613163d
LW
275 select COMMON_CLK
276 select CLK_VERSATILE
9904f793 277 select HAVE_TCM
c5a0adb5 278 select ICST
13edd86d 279 select GENERIC_CLOCKEVENTS
f4b8b319 280 select PLAT_VERSATILE
c41b16f8 281 select PLAT_VERSATILE_FPGA_IRQ
c334bc15 282 select NEED_MACH_IO_H
0cdc8b92 283 select NEED_MACH_MEMORY_H
695436e3 284 select SPARSE_IRQ
3108e6ab 285 select MULTI_IRQ_HANDLER
4af6fee1
DS
286 help
287 Support for ARM's Integrator platform.
288
289config ARCH_REALVIEW
290 bool "ARM Ltd. RealView family"
291 select ARM_AMBA
6d803ba7 292 select CLKDEV_LOOKUP
aa3831cf 293 select HAVE_MACH_CLKDEV
c5a0adb5 294 select ICST
ae30ceac 295 select GENERIC_CLOCKEVENTS
eb7fffa3 296 select ARCH_WANT_OPTIONAL_GPIOLIB
f4b8b319 297 select PLAT_VERSATILE
56a34b03 298 select PLAT_VERSATILE_CLOCK
3cb5ee49 299 select PLAT_VERSATILE_CLCD
e3887714 300 select ARM_TIMER_SP804
b56ba8aa 301 select GPIO_PL061 if GPIOLIB
0cdc8b92 302 select NEED_MACH_MEMORY_H
4af6fee1
DS
303 help
304 This enables support for ARM Ltd RealView boards.
305
306config ARCH_VERSATILE
307 bool "ARM Ltd. Versatile family"
308 select ARM_AMBA
309 select ARM_VIC
6d803ba7 310 select CLKDEV_LOOKUP
aa3831cf 311 select HAVE_MACH_CLKDEV
c5a0adb5 312 select ICST
89df1272 313 select GENERIC_CLOCKEVENTS
bbeddc43 314 select ARCH_WANT_OPTIONAL_GPIOLIB
9b0f7e39 315 select NEED_MACH_IO_H if PCI
f4b8b319 316 select PLAT_VERSATILE
56a34b03 317 select PLAT_VERSATILE_CLOCK
3414ba8c 318 select PLAT_VERSATILE_CLCD
c41b16f8 319 select PLAT_VERSATILE_FPGA_IRQ
e3887714 320 select ARM_TIMER_SP804
4af6fee1
DS
321 help
322 This enables support for ARM Ltd Versatile board.
323
ceade897
RK
324config ARCH_VEXPRESS
325 bool "ARM Ltd. Versatile Express family"
326 select ARCH_WANT_OPTIONAL_GPIOLIB
327 select ARM_AMBA
328 select ARM_TIMER_SP804
6d803ba7 329 select CLKDEV_LOOKUP
d1b8a775 330 select COMMON_CLK
ceade897 331 select GENERIC_CLOCKEVENTS
ceade897 332 select HAVE_CLK
95c34f83 333 select HAVE_PATA_PLATFORM
ceade897 334 select ICST
ba81f502 335 select NO_IOPORT
ceade897 336 select PLAT_VERSATILE
0fb44b91 337 select PLAT_VERSATILE_CLCD
b2a54ff0 338 select REGULATOR_FIXED_VOLTAGE if REGULATOR
ceade897
RK
339 help
340 This enables support for the ARM Ltd Versatile Express boards.
341
8fc5ffa0
AV
342config ARCH_AT91
343 bool "Atmel AT91"
f373e8c0 344 select ARCH_REQUIRE_GPIOLIB
93686ae8 345 select HAVE_CLK
bd602995 346 select CLKDEV_LOOKUP
e261501d 347 select IRQ_DOMAIN
1ac02d79 348 select NEED_MACH_IO_H if PCCARD
4af6fee1 349 help
929e994f
NF
350 This enables support for systems based on Atmel
351 AT91RM9200 and AT91SAM9* processors.
4af6fee1 352
ec9653b8
SA
353config ARCH_BCM2835
354 bool "Broadcom BCM2835 family"
355 select ARCH_WANT_OPTIONAL_GPIOLIB
356 select ARM_AMBA
357 select ARM_ERRATA_411920
358 select ARM_TIMER_SP804
359 select CLKDEV_LOOKUP
360 select COMMON_CLK
361 select CPU_V6
362 select GENERIC_CLOCKEVENTS
363 select MULTI_IRQ_HANDLER
364 select SPARSE_IRQ
365 select USE_OF
366 help
367 This enables support for the Broadcom BCM2835 SoC. This SoC is
368 use in the Raspberry Pi, and Roku 2 devices.
369
ccf50e23
RK
370config ARCH_BCMRING
371 bool "Broadcom BCMRING"
372 depends on MMU
373 select CPU_V6
374 select ARM_AMBA
82d63734 375 select ARM_TIMER_SP804
6d803ba7 376 select CLKDEV_LOOKUP
ccf50e23
RK
377 select GENERIC_CLOCKEVENTS
378 select ARCH_WANT_OPTIONAL_GPIOLIB
379 help
380 Support for Broadcom's BCMRing platform.
381
220e6cf7
RH
382config ARCH_HIGHBANK
383 bool "Calxeda Highbank-based"
384 select ARCH_WANT_OPTIONAL_GPIOLIB
385 select ARM_AMBA
386 select ARM_GIC
387 select ARM_TIMER_SP804
22d80379 388 select CACHE_L2X0
220e6cf7 389 select CLKDEV_LOOKUP
8d4d9f52 390 select COMMON_CLK
220e6cf7
RH
391 select CPU_V7
392 select GENERIC_CLOCKEVENTS
393 select HAVE_ARM_SCU
3b55658a 394 select HAVE_SMP
fdfa64a4 395 select SPARSE_IRQ
220e6cf7
RH
396 select USE_OF
397 help
398 Support for the Calxeda Highbank SoC based boards.
399
1da177e4 400config ARCH_CLPS711X
0e2fce59 401 bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
c750815e 402 select CPU_ARM720T
5cfc8ee0 403 select ARCH_USES_GETTIMEOFFSET
0cdc8b92 404 select NEED_MACH_MEMORY_H
f999b8bd 405 help
0e2fce59 406 Support for Cirrus Logic 711x/721x/731x based boards.
1da177e4 407
d94f944e
AV
408config ARCH_CNS3XXX
409 bool "Cavium Networks CNS3XXX family"
00d2711d 410 select CPU_V6K
d94f944e
AV
411 select GENERIC_CLOCKEVENTS
412 select ARM_GIC
ce5ea9f3 413 select MIGHT_HAVE_CACHE_L2X0
0b05da72 414 select MIGHT_HAVE_PCI
5f32f7a0 415 select PCI_DOMAINS if PCI
d94f944e
AV
416 help
417 Support for Cavium Networks CNS3XXX platform.
418
788c9700
RK
419config ARCH_GEMINI
420 bool "Cortina Systems Gemini"
421 select CPU_FA526
788c9700 422 select ARCH_REQUIRE_GPIOLIB
5cfc8ee0 423 select ARCH_USES_GETTIMEOFFSET
788c9700
RK
424 help
425 Support for the Cortina Systems Gemini family SoCs
426
3a6cb8ce
AB
427config ARCH_PRIMA2
428 bool "CSR SiRFSoC PRIMA2 ARM Cortex A9 Platform"
429 select CPU_V7
3a6cb8ce 430 select NO_IOPORT
f6387092 431 select ARCH_REQUIRE_GPIOLIB
3a6cb8ce
AB
432 select GENERIC_CLOCKEVENTS
433 select CLKDEV_LOOKUP
434 select GENERIC_IRQ_CHIP
ce5ea9f3 435 select MIGHT_HAVE_CACHE_L2X0
cbd8d842
BS
436 select PINCTRL
437 select PINCTRL_SIRF
3a6cb8ce
AB
438 select USE_OF
439 select ZONE_DMA
440 help
441 Support for CSR SiRFSoC ARM Cortex A9 Platform
442
1da177e4
LT
443config ARCH_EBSA110
444 bool "EBSA-110"
c750815e 445 select CPU_SA110
f7e68bbf 446 select ISA
c5eb2a2b 447 select NO_IOPORT
5cfc8ee0 448 select ARCH_USES_GETTIMEOFFSET
c334bc15 449 select NEED_MACH_IO_H
0cdc8b92 450 select NEED_MACH_MEMORY_H
1da177e4
LT
451 help
452 This is an evaluation board for the StrongARM processor available
f6c8965a 453 from Digital. It has limited hardware on-board, including an
1da177e4
LT
454 Ethernet interface, two PCMCIA sockets, two serial ports and a
455 parallel port.
456
e7736d47
LB
457config ARCH_EP93XX
458 bool "EP93xx-based"
c750815e 459 select CPU_ARM920T
e7736d47
LB
460 select ARM_AMBA
461 select ARM_VIC
6d803ba7 462 select CLKDEV_LOOKUP
7444a72e 463 select ARCH_REQUIRE_GPIOLIB
eb33575c 464 select ARCH_HAS_HOLES_MEMORYMODEL
5cfc8ee0 465 select ARCH_USES_GETTIMEOFFSET
5725aeae 466 select NEED_MACH_MEMORY_H
e7736d47
LB
467 help
468 This enables support for the Cirrus EP93xx series of CPUs.
469
1da177e4
LT
470config ARCH_FOOTBRIDGE
471 bool "FootBridge"
c750815e 472 select CPU_SA110
1da177e4 473 select FOOTBRIDGE
4e8d7637 474 select GENERIC_CLOCKEVENTS
d0ee9f40 475 select HAVE_IDE
c334bc15 476 select NEED_MACH_IO_H
0cdc8b92 477 select NEED_MACH_MEMORY_H
f999b8bd
MM
478 help
479 Support for systems based on the DC21285 companion chip
480 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
1da177e4 481
788c9700
RK
482config ARCH_MXC
483 bool "Freescale MXC/iMX-based"
788c9700 484 select GENERIC_CLOCKEVENTS
788c9700 485 select ARCH_REQUIRE_GPIOLIB
6d803ba7 486 select CLKDEV_LOOKUP
234b6ced 487 select CLKSRC_MMIO
8b6c44f1 488 select GENERIC_IRQ_CHIP
ffa2ea3f 489 select MULTI_IRQ_HANDLER
8842a9e2 490 select SPARSE_IRQ
3e62af82 491 select USE_OF
788c9700
RK
492 help
493 Support for Freescale MXC/iMX-based family of processors
494
1d3f33d5
SG
495config ARCH_MXS
496 bool "Freescale MXS-based"
497 select GENERIC_CLOCKEVENTS
498 select ARCH_REQUIRE_GPIOLIB
b9214b97 499 select CLKDEV_LOOKUP
5c61ddcf 500 select CLKSRC_MMIO
2664681f 501 select COMMON_CLK
6abda3e1 502 select HAVE_CLK_PREPARE
a0f5e363 503 select PINCTRL
6c4d4efb 504 select USE_OF
1d3f33d5
SG
505 help
506 Support for Freescale MXS-based family of processors
507
4af6fee1
DS
508config ARCH_NETX
509 bool "Hilscher NetX based"
234b6ced 510 select CLKSRC_MMIO
c750815e 511 select CPU_ARM926T
4af6fee1 512 select ARM_VIC
2fcfe6b8 513 select GENERIC_CLOCKEVENTS
f999b8bd 514 help
4af6fee1
DS
515 This enables support for systems based on the Hilscher NetX Soc
516
517config ARCH_H720X
518 bool "Hynix HMS720x-based"
c750815e 519 select CPU_ARM720T
4af6fee1 520 select ISA_DMA_API
5cfc8ee0 521 select ARCH_USES_GETTIMEOFFSET
4af6fee1
DS
522 help
523 This enables support for systems based on the Hynix HMS720x
524
3b938be6
RK
525config ARCH_IOP13XX
526 bool "IOP13xx-based"
527 depends on MMU
c750815e 528 select CPU_XSC3
3b938be6
RK
529 select PLAT_IOP
530 select PCI
531 select ARCH_SUPPORTS_MSI
8d5796d2 532 select VMSPLIT_1G
c334bc15 533 select NEED_MACH_IO_H
0cdc8b92 534 select NEED_MACH_MEMORY_H
13a5045d 535 select NEED_RET_TO_USER
3b938be6
RK
536 help
537 Support for Intel's IOP13XX (XScale) family of processors.
538
3f7e5815
LB
539config ARCH_IOP32X
540 bool "IOP32x-based"
a4f7e763 541 depends on MMU
c750815e 542 select CPU_XSCALE
c334bc15 543 select NEED_MACH_IO_H
13a5045d 544 select NEED_RET_TO_USER
7ae1f7ec 545 select PLAT_IOP
f7e68bbf 546 select PCI
bb2b180c 547 select ARCH_REQUIRE_GPIOLIB
f999b8bd 548 help
3f7e5815
LB
549 Support for Intel's 80219 and IOP32X (XScale) family of
550 processors.
551
552config ARCH_IOP33X
553 bool "IOP33x-based"
554 depends on MMU
c750815e 555 select CPU_XSCALE
c334bc15 556 select NEED_MACH_IO_H
13a5045d 557 select NEED_RET_TO_USER
7ae1f7ec 558 select PLAT_IOP
3f7e5815 559 select PCI
bb2b180c 560 select ARCH_REQUIRE_GPIOLIB
3f7e5815
LB
561 help
562 Support for Intel's IOP33X (XScale) family of processors.
1da177e4 563
3b938be6
RK
564config ARCH_IXP4XX
565 bool "IXP4xx-based"
a4f7e763 566 depends on MMU
58af4a24 567 select ARCH_HAS_DMA_SET_COHERENT_MASK
234b6ced 568 select CLKSRC_MMIO
c750815e 569 select CPU_XSCALE
9dde0ae3 570 select ARCH_REQUIRE_GPIOLIB
3b938be6 571 select GENERIC_CLOCKEVENTS
0b05da72 572 select MIGHT_HAVE_PCI
c334bc15 573 select NEED_MACH_IO_H
485bdde7 574 select DMABOUNCE if PCI
c4713074 575 help
3b938be6 576 Support for Intel's IXP4XX (XScale) family of processors.
c4713074 577
3e93a22b
GC
578config ARCH_MVEBU
579 bool "Marvell SOCs with Device Tree support"
580 select GENERIC_CLOCKEVENTS
581 select MULTI_IRQ_HANDLER
582 select SPARSE_IRQ
583 select CLKSRC_MMIO
584 select GENERIC_IRQ_CHIP
585 select IRQ_DOMAIN
586 select COMMON_CLK
587 help
588 Support for the Marvell SoC Family with device tree support
589
edabd38e
SB
590config ARCH_DOVE
591 bool "Marvell Dove"
7b769bb3 592 select CPU_V7
edabd38e 593 select PCI
edabd38e 594 select ARCH_REQUIRE_GPIOLIB
edabd38e 595 select GENERIC_CLOCKEVENTS
c334bc15 596 select NEED_MACH_IO_H
edabd38e
SB
597 select PLAT_ORION
598 help
599 Support for the Marvell Dove SoC 88AP510
600
651c74c7
SB
601config ARCH_KIRKWOOD
602 bool "Marvell Kirkwood"
c750815e 603 select CPU_FEROCEON
651c74c7 604 select PCI
a8865655 605 select ARCH_REQUIRE_GPIOLIB
651c74c7 606 select GENERIC_CLOCKEVENTS
c334bc15 607 select NEED_MACH_IO_H
651c74c7
SB
608 select PLAT_ORION
609 help
610 Support for the following Marvell Kirkwood series SoCs:
611 88F6180, 88F6192 and 88F6281.
612
40805949
KW
613config ARCH_LPC32XX
614 bool "NXP LPC32XX"
234b6ced 615 select CLKSRC_MMIO
40805949
KW
616 select CPU_ARM926T
617 select ARCH_REQUIRE_GPIOLIB
618 select HAVE_IDE
619 select ARM_AMBA
620 select USB_ARCH_HAS_OHCI
6d803ba7 621 select CLKDEV_LOOKUP
40805949 622 select GENERIC_CLOCKEVENTS
f5c42271 623 select USE_OF
c49a1830 624 select HAVE_PWM
40805949
KW
625 help
626 Support for the NXP LPC32XX family of processors
627
794d15b2
SS
628config ARCH_MV78XX0
629 bool "Marvell MV78xx0"
c750815e 630 select CPU_FEROCEON
794d15b2 631 select PCI
a8865655 632 select ARCH_REQUIRE_GPIOLIB
794d15b2 633 select GENERIC_CLOCKEVENTS
c334bc15 634 select NEED_MACH_IO_H
794d15b2
SS
635 select PLAT_ORION
636 help
637 Support for the following Marvell MV78xx0 series SoCs:
638 MV781x0, MV782x0.
639
9dd0b194 640config ARCH_ORION5X
585cf175
TP
641 bool "Marvell Orion"
642 depends on MMU
c750815e 643 select CPU_FEROCEON
038ee083 644 select PCI
a8865655 645 select ARCH_REQUIRE_GPIOLIB
51cbff1d 646 select GENERIC_CLOCKEVENTS
b5e12229 647 select NEED_MACH_IO_H
69b02f6a 648 select PLAT_ORION
585cf175 649 help
9dd0b194 650 Support for the following Marvell Orion 5x series SoCs:
d2b2a6bb 651 Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
d323ade1 652 Orion-2 (5281), Orion-1-90 (6183).
585cf175 653
788c9700 654config ARCH_MMP
2f7e8fae 655 bool "Marvell PXA168/910/MMP2"
788c9700 656 depends on MMU
788c9700 657 select ARCH_REQUIRE_GPIOLIB
6d803ba7 658 select CLKDEV_LOOKUP
788c9700 659 select GENERIC_CLOCKEVENTS
157d2644 660 select GPIO_PXA
c24b3114 661 select IRQ_DOMAIN
788c9700 662 select PLAT_PXA
0bd86961 663 select SPARSE_IRQ
3c7241bd 664 select GENERIC_ALLOCATOR
788c9700 665 help
2f7e8fae 666 Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
788c9700
RK
667
668config ARCH_KS8695
669 bool "Micrel/Kendin KS8695"
670 select CPU_ARM922T
98830bc9 671 select ARCH_REQUIRE_GPIOLIB
5cfc8ee0 672 select ARCH_USES_GETTIMEOFFSET
0cdc8b92 673 select NEED_MACH_MEMORY_H
788c9700
RK
674 help
675 Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
676 System-on-Chip devices.
677
788c9700
RK
678config ARCH_W90X900
679 bool "Nuvoton W90X900 CPU"
680 select CPU_ARM926T
c52d3d68 681 select ARCH_REQUIRE_GPIOLIB
6d803ba7 682 select CLKDEV_LOOKUP
6fa5d5f7 683 select CLKSRC_MMIO
58b5369e 684 select GENERIC_CLOCKEVENTS
788c9700 685 help
a8bc4ead 686 Support for Nuvoton (Winbond logic dept.) ARM9 processor,
687 At present, the w90x900 has been renamed nuc900, regarding
688 the ARM series product line, you can login the following
689 link address to know more.
690
691 <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
692 ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
788c9700 693
c5f80065
EG
694config ARCH_TEGRA
695 bool "NVIDIA Tegra"
4073723a 696 select CLKDEV_LOOKUP
234b6ced 697 select CLKSRC_MMIO
c5f80065
EG
698 select GENERIC_CLOCKEVENTS
699 select GENERIC_GPIO
700 select HAVE_CLK
3b55658a 701 select HAVE_SMP
ce5ea9f3 702 select MIGHT_HAVE_CACHE_L2X0
c334bc15 703 select NEED_MACH_IO_H if PCI
7056d423 704 select ARCH_HAS_CPUFREQ
2c95b7e0 705 select USE_OF
c5f80065
EG
706 help
707 This enables support for NVIDIA Tegra based systems (Tegra APX,
708 Tegra 6xx and Tegra 2 series).
709
af75655c
JI
710config ARCH_PICOXCELL
711 bool "Picochip picoXcell"
712 select ARCH_REQUIRE_GPIOLIB
713 select ARM_PATCH_PHYS_VIRT
714 select ARM_VIC
715 select CPU_V6K
716 select DW_APB_TIMER
cfda5901 717 select DW_APB_TIMER_OF
af75655c
JI
718 select GENERIC_CLOCKEVENTS
719 select GENERIC_GPIO
af75655c
JI
720 select HAVE_TCM
721 select NO_IOPORT
98e27a5c 722 select SPARSE_IRQ
af75655c
JI
723 select USE_OF
724 help
725 This enables support for systems based on the Picochip picoXcell
726 family of Femtocell devices. The picoxcell support requires device tree
727 for all boards.
728
4af6fee1
DS
729config ARCH_PNX4008
730 bool "Philips Nexperia PNX4008 Mobile"
c750815e 731 select CPU_ARM926T
6d803ba7 732 select CLKDEV_LOOKUP
5cfc8ee0 733 select ARCH_USES_GETTIMEOFFSET
4af6fee1
DS
734 help
735 This enables support for Philips PNX4008 mobile platform.
736
1da177e4 737config ARCH_PXA
2c8086a5 738 bool "PXA2xx/PXA3xx-based"
a4f7e763 739 depends on MMU
034d2f5a 740 select ARCH_MTD_XIP
89c52ed4 741 select ARCH_HAS_CPUFREQ
6d803ba7 742 select CLKDEV_LOOKUP
234b6ced 743 select CLKSRC_MMIO
7444a72e 744 select ARCH_REQUIRE_GPIOLIB
981d0f39 745 select GENERIC_CLOCKEVENTS
157d2644 746 select GPIO_PXA
bd5ce433 747 select PLAT_PXA
6ac6b817 748 select SPARSE_IRQ
4e234cc0 749 select AUTO_ZRELADDR
8a97ae2f 750 select MULTI_IRQ_HANDLER
15e0d9e3 751 select ARM_CPU_SUSPEND if PM
d0ee9f40 752 select HAVE_IDE
f999b8bd 753 help
2c8086a5 754 Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
1da177e4 755
788c9700
RK
756config ARCH_MSM
757 bool "Qualcomm MSM"
4b536b8d 758 select HAVE_CLK
49cbe786 759 select GENERIC_CLOCKEVENTS
923a081c 760 select ARCH_REQUIRE_GPIOLIB
bd32344a 761 select CLKDEV_LOOKUP
49cbe786 762 help
4b53eb4f
DW
763 Support for Qualcomm MSM/QSD based systems. This runs on the
764 apps processor of the MSM/QSD and depends on a shared memory
765 interface to the modem processor which runs the baseband
766 stack and controls some vital subsystems
767 (clock and power control, etc).
49cbe786 768
c793c1b0 769config ARCH_SHMOBILE
6d72ad35
PM
770 bool "Renesas SH-Mobile / R-Mobile"
771 select HAVE_CLK
5e93c6b4 772 select CLKDEV_LOOKUP
aa3831cf 773 select HAVE_MACH_CLKDEV
3b55658a 774 select HAVE_SMP
6d72ad35 775 select GENERIC_CLOCKEVENTS
ce5ea9f3 776 select MIGHT_HAVE_CACHE_L2X0
6d72ad35
PM
777 select NO_IOPORT
778 select SPARSE_IRQ
60f1435c 779 select MULTI_IRQ_HANDLER
e3e01091 780 select PM_GENERIC_DOMAINS if PM
0cdc8b92 781 select NEED_MACH_MEMORY_H
c793c1b0 782 help
6d72ad35 783 Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
c793c1b0 784
1da177e4
LT
785config ARCH_RPC
786 bool "RiscPC"
787 select ARCH_ACORN
788 select FIQ
a08b6b79 789 select ARCH_MAY_HAVE_PC_FDC
341eb781 790 select HAVE_PATA_PLATFORM
065909b9 791 select ISA_DMA_API
5ea81769 792 select NO_IOPORT
07f841b7 793 select ARCH_SPARSEMEM_ENABLE
5cfc8ee0 794 select ARCH_USES_GETTIMEOFFSET
d0ee9f40 795 select HAVE_IDE
c334bc15 796 select NEED_MACH_IO_H
0cdc8b92 797 select NEED_MACH_MEMORY_H
1da177e4
LT
798 help
799 On the Acorn Risc-PC, Linux can support the internal IDE disk and
800 CD-ROM interface, serial and parallel port, and the floppy drive.
801
802config ARCH_SA1100
803 bool "SA1100-based"
234b6ced 804 select CLKSRC_MMIO
c750815e 805 select CPU_SA1100
f7e68bbf 806 select ISA
05944d74 807 select ARCH_SPARSEMEM_ENABLE
034d2f5a 808 select ARCH_MTD_XIP
89c52ed4 809 select ARCH_HAS_CPUFREQ
1937f5b9 810 select CPU_FREQ
3e238be2 811 select GENERIC_CLOCKEVENTS
4a8f8340 812 select CLKDEV_LOOKUP
7444a72e 813 select ARCH_REQUIRE_GPIOLIB
d0ee9f40 814 select HAVE_IDE
0cdc8b92 815 select NEED_MACH_MEMORY_H
375dec92 816 select SPARSE_IRQ
f999b8bd
MM
817 help
818 Support for StrongARM 11x0 based boards.
1da177e4 819
b130d5c2
KK
820config ARCH_S3C24XX
821 bool "Samsung S3C24XX SoCs"
0a938b97 822 select GENERIC_GPIO
9d56c02a 823 select ARCH_HAS_CPUFREQ
9483a578 824 select HAVE_CLK
e83626f2 825 select CLKDEV_LOOKUP
5cfc8ee0 826 select ARCH_USES_GETTIMEOFFSET
20676c15 827 select HAVE_S3C2410_I2C if I2C
b130d5c2
KK
828 select HAVE_S3C_RTC if RTC_CLASS
829 select HAVE_S3C2410_WATCHDOG if WATCHDOG
c334bc15 830 select NEED_MACH_IO_H
1da177e4 831 help
b130d5c2
KK
832 Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
833 and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
834 (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
835 Samsung SMDK2410 development board (and derivatives).
63b1f51b 836
a08ab637
BD
837config ARCH_S3C64XX
838 bool "Samsung S3C64XX"
89f1fa08 839 select PLAT_SAMSUNG
89f0ce72 840 select CPU_V6
89f0ce72 841 select ARM_VIC
a08ab637 842 select HAVE_CLK
6700397a 843 select HAVE_TCM
226e85f4 844 select CLKDEV_LOOKUP
89f0ce72 845 select NO_IOPORT
5cfc8ee0 846 select ARCH_USES_GETTIMEOFFSET
89c52ed4 847 select ARCH_HAS_CPUFREQ
89f0ce72
BD
848 select ARCH_REQUIRE_GPIOLIB
849 select SAMSUNG_CLKSRC
850 select SAMSUNG_IRQ_VIC_TIMER
89f0ce72 851 select S3C_GPIO_TRACK
89f0ce72
BD
852 select S3C_DEV_NAND
853 select USB_ARCH_HAS_OHCI
854 select SAMSUNG_GPIOLIB_4BIT
20676c15 855 select HAVE_S3C2410_I2C if I2C
c39d8d55 856 select HAVE_S3C2410_WATCHDOG if WATCHDOG
a08ab637
BD
857 help
858 Samsung S3C64XX series based systems
859
49b7a491
KK
860config ARCH_S5P64X0
861 bool "Samsung S5P6440 S5P6450"
c4ffccdd
KK
862 select CPU_V6
863 select GENERIC_GPIO
864 select HAVE_CLK
d8b22d25 865 select CLKDEV_LOOKUP
0665ccc4 866 select CLKSRC_MMIO
c39d8d55 867 select HAVE_S3C2410_WATCHDOG if WATCHDOG
9e65bbf2 868 select GENERIC_CLOCKEVENTS
20676c15 869 select HAVE_S3C2410_I2C if I2C
754961a8 870 select HAVE_S3C_RTC if RTC_CLASS
c4ffccdd 871 help
49b7a491
KK
872 Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
873 SMDK6450.
c4ffccdd 874
acc84707
MS
875config ARCH_S5PC100
876 bool "Samsung S5PC100"
5a7652f2
BM
877 select GENERIC_GPIO
878 select HAVE_CLK
29e8eb0f 879 select CLKDEV_LOOKUP
5a7652f2 880 select CPU_V7
925c68cd 881 select ARCH_USES_GETTIMEOFFSET
20676c15 882 select HAVE_S3C2410_I2C if I2C
754961a8 883 select HAVE_S3C_RTC if RTC_CLASS
c39d8d55 884 select HAVE_S3C2410_WATCHDOG if WATCHDOG
5a7652f2 885 help
acc84707 886 Samsung S5PC100 series based systems
5a7652f2 887
170f4e42
KK
888config ARCH_S5PV210
889 bool "Samsung S5PV210/S5PC110"
890 select CPU_V7
eecb6a84 891 select ARCH_SPARSEMEM_ENABLE
0f75a96b 892 select ARCH_HAS_HOLES_MEMORYMODEL
170f4e42
KK
893 select GENERIC_GPIO
894 select HAVE_CLK
b2a9dd46 895 select CLKDEV_LOOKUP
0665ccc4 896 select CLKSRC_MMIO
d8144aea 897 select ARCH_HAS_CPUFREQ
9e65bbf2 898 select GENERIC_CLOCKEVENTS
20676c15 899 select HAVE_S3C2410_I2C if I2C
754961a8 900 select HAVE_S3C_RTC if RTC_CLASS
c39d8d55 901 select HAVE_S3C2410_WATCHDOG if WATCHDOG
0cdc8b92 902 select NEED_MACH_MEMORY_H
170f4e42
KK
903 help
904 Samsung S5PV210/S5PC110 series based systems
905
83014579
KK
906config ARCH_EXYNOS
907 bool "SAMSUNG EXYNOS"
cc0e72b8 908 select CPU_V7
f567fa6f 909 select ARCH_SPARSEMEM_ENABLE
0f75a96b 910 select ARCH_HAS_HOLES_MEMORYMODEL
cc0e72b8
CY
911 select GENERIC_GPIO
912 select HAVE_CLK
badc4f2d 913 select CLKDEV_LOOKUP
b333fb16 914 select ARCH_HAS_CPUFREQ
cc0e72b8 915 select GENERIC_CLOCKEVENTS
754961a8 916 select HAVE_S3C_RTC if RTC_CLASS
20676c15 917 select HAVE_S3C2410_I2C if I2C
c39d8d55 918 select HAVE_S3C2410_WATCHDOG if WATCHDOG
0cdc8b92 919 select NEED_MACH_MEMORY_H
cc0e72b8 920 help
83014579 921 Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
cc0e72b8 922
1da177e4
LT
923config ARCH_SHARK
924 bool "Shark"
c750815e 925 select CPU_SA110
f7e68bbf
RK
926 select ISA
927 select ISA_DMA
3bca103a 928 select ZONE_DMA
f7e68bbf 929 select PCI
5cfc8ee0 930 select ARCH_USES_GETTIMEOFFSET
0cdc8b92 931 select NEED_MACH_MEMORY_H
c334bc15 932 select NEED_MACH_IO_H
f999b8bd
MM
933 help
934 Support for the StrongARM based Digital DNARD machine, also known
935 as "Shark" (<http://www.shark-linux.de/shark.html>).
1da177e4 936
d98aac75
LW
937config ARCH_U300
938 bool "ST-Ericsson U300 Series"
939 depends on MMU
234b6ced 940 select CLKSRC_MMIO
d98aac75 941 select CPU_ARM926T
bc581770 942 select HAVE_TCM
d98aac75 943 select ARM_AMBA
5485c1e0 944 select ARM_PATCH_PHYS_VIRT
d98aac75 945 select ARM_VIC
d98aac75 946 select GENERIC_CLOCKEVENTS
6d803ba7 947 select CLKDEV_LOOKUP
50667d63 948 select COMMON_CLK
d98aac75 949 select GENERIC_GPIO
cc890cd7 950 select ARCH_REQUIRE_GPIOLIB
d98aac75
LW
951 help
952 Support for ST-Ericsson U300 series mobile platforms.
953
ccf50e23
RK
954config ARCH_U8500
955 bool "ST-Ericsson U8500 Series"
67ae14fc 956 depends on MMU
ccf50e23
RK
957 select CPU_V7
958 select ARM_AMBA
ccf50e23 959 select GENERIC_CLOCKEVENTS
6d803ba7 960 select CLKDEV_LOOKUP
94bdc0e2 961 select ARCH_REQUIRE_GPIOLIB
7c1a70e9 962 select ARCH_HAS_CPUFREQ
3b55658a 963 select HAVE_SMP
ce5ea9f3 964 select MIGHT_HAVE_CACHE_L2X0
ccf50e23
RK
965 help
966 Support for ST-Ericsson's Ux500 architecture
967
968config ARCH_NOMADIK
969 bool "STMicroelectronics Nomadik"
970 select ARM_AMBA
971 select ARM_VIC
972 select CPU_ARM926T
4a31bd28 973 select COMMON_CLK
ccf50e23 974 select GENERIC_CLOCKEVENTS
0fa7be40 975 select PINCTRL
ce5ea9f3 976 select MIGHT_HAVE_CACHE_L2X0
ccf50e23
RK
977 select ARCH_REQUIRE_GPIOLIB
978 help
979 Support for the Nomadik platform by ST-Ericsson
980
7c6337e2
KH
981config ARCH_DAVINCI
982 bool "TI DaVinci"
7c6337e2 983 select GENERIC_CLOCKEVENTS
dce1115b 984 select ARCH_REQUIRE_GPIOLIB
3bca103a 985 select ZONE_DMA
9232fcc9 986 select HAVE_IDE
6d803ba7 987 select CLKDEV_LOOKUP
20e9969b 988 select GENERIC_ALLOCATOR
dc7ad3b3 989 select GENERIC_IRQ_CHIP
ae88e05a 990 select ARCH_HAS_HOLES_MEMORYMODEL
7c6337e2
KH
991 help
992 Support for TI's DaVinci platform.
993
3b938be6
RK
994config ARCH_OMAP
995 bool "TI OMAP"
00a36698 996 depends on MMU
9483a578 997 select HAVE_CLK
7444a72e 998 select ARCH_REQUIRE_GPIOLIB
89c52ed4 999 select ARCH_HAS_CPUFREQ
354a183f 1000 select CLKSRC_MMIO
06cad098 1001 select GENERIC_CLOCKEVENTS
9af915da 1002 select ARCH_HAS_HOLES_MEMORYMODEL
3b938be6 1003 help
6e457bb0 1004 Support for TI's OMAP platform (OMAP1/2/3/4).
3b938be6 1005
cee37e50 1006config PLAT_SPEAR
1007 bool "ST SPEAr"
1008 select ARM_AMBA
1009 select ARCH_REQUIRE_GPIOLIB
6d803ba7 1010 select CLKDEV_LOOKUP
5df33a62 1011 select COMMON_CLK
d6e15d78 1012 select CLKSRC_MMIO
cee37e50 1013 select GENERIC_CLOCKEVENTS
cee37e50 1014 select HAVE_CLK
1015 help
1016 Support for ST's SPEAr platform (SPEAr3xx, SPEAr6xx and SPEAr13xx).
1017
21f47fbc
AC
1018config ARCH_VT8500
1019 bool "VIA/WonderMedia 85xx"
1020 select CPU_ARM926T
1021 select GENERIC_GPIO
1022 select ARCH_HAS_CPUFREQ
1023 select GENERIC_CLOCKEVENTS
1024 select ARCH_REQUIRE_GPIOLIB
21f47fbc
AC
1025 help
1026 Support for VIA/WonderMedia VT8500/WM85xx System-on-Chip.
02c981c0 1027
b85a3ef4
JL
1028config ARCH_ZYNQ
1029 bool "Xilinx Zynq ARM Cortex A9 Platform"
02c981c0 1030 select CPU_V7
02c981c0
BD
1031 select GENERIC_CLOCKEVENTS
1032 select CLKDEV_LOOKUP
b85a3ef4
JL
1033 select ARM_GIC
1034 select ARM_AMBA
1035 select ICST
ce5ea9f3 1036 select MIGHT_HAVE_CACHE_L2X0
02c981c0 1037 select USE_OF
02c981c0 1038 help
b85a3ef4 1039 Support for Xilinx Zynq ARM Cortex A9 Platform
1da177e4
LT
1040endchoice
1041
ccf50e23
RK
1042#
1043# This is sorted alphabetically by mach-* pathname. However, plat-*
1044# Kconfigs may be included either alphabetically (according to the
1045# plat- suffix) or along side the corresponding mach-* source.
1046#
3e93a22b
GC
1047source "arch/arm/mach-mvebu/Kconfig"
1048
95b8f20f
RK
1049source "arch/arm/mach-at91/Kconfig"
1050
1051source "arch/arm/mach-bcmring/Kconfig"
1052
1da177e4
LT
1053source "arch/arm/mach-clps711x/Kconfig"
1054
d94f944e
AV
1055source "arch/arm/mach-cns3xxx/Kconfig"
1056
95b8f20f
RK
1057source "arch/arm/mach-davinci/Kconfig"
1058
1059source "arch/arm/mach-dove/Kconfig"
1060
e7736d47
LB
1061source "arch/arm/mach-ep93xx/Kconfig"
1062
1da177e4
LT
1063source "arch/arm/mach-footbridge/Kconfig"
1064
59d3a193
PZ
1065source "arch/arm/mach-gemini/Kconfig"
1066
95b8f20f
RK
1067source "arch/arm/mach-h720x/Kconfig"
1068
1da177e4
LT
1069source "arch/arm/mach-integrator/Kconfig"
1070
3f7e5815
LB
1071source "arch/arm/mach-iop32x/Kconfig"
1072
1073source "arch/arm/mach-iop33x/Kconfig"
1da177e4 1074
285f5fa7
DW
1075source "arch/arm/mach-iop13xx/Kconfig"
1076
1da177e4
LT
1077source "arch/arm/mach-ixp4xx/Kconfig"
1078
95b8f20f
RK
1079source "arch/arm/mach-kirkwood/Kconfig"
1080
1081source "arch/arm/mach-ks8695/Kconfig"
1082
95b8f20f
RK
1083source "arch/arm/mach-msm/Kconfig"
1084
794d15b2
SS
1085source "arch/arm/mach-mv78xx0/Kconfig"
1086
95b8f20f 1087source "arch/arm/plat-mxc/Kconfig"
1da177e4 1088
1d3f33d5
SG
1089source "arch/arm/mach-mxs/Kconfig"
1090
95b8f20f 1091source "arch/arm/mach-netx/Kconfig"
49cbe786 1092
95b8f20f
RK
1093source "arch/arm/mach-nomadik/Kconfig"
1094source "arch/arm/plat-nomadik/Kconfig"
1095
d48af15e
TL
1096source "arch/arm/plat-omap/Kconfig"
1097
1098source "arch/arm/mach-omap1/Kconfig"
1da177e4 1099
1dbae815
TL
1100source "arch/arm/mach-omap2/Kconfig"
1101
9dd0b194 1102source "arch/arm/mach-orion5x/Kconfig"
585cf175 1103
95b8f20f
RK
1104source "arch/arm/mach-pxa/Kconfig"
1105source "arch/arm/plat-pxa/Kconfig"
585cf175 1106
95b8f20f
RK
1107source "arch/arm/mach-mmp/Kconfig"
1108
1109source "arch/arm/mach-realview/Kconfig"
1110
1111source "arch/arm/mach-sa1100/Kconfig"
edabd38e 1112
cf383678 1113source "arch/arm/plat-samsung/Kconfig"
a21765a7
BD
1114source "arch/arm/plat-s3c24xx/Kconfig"
1115
cee37e50 1116source "arch/arm/plat-spear/Kconfig"
a21765a7 1117
85fd6d63 1118source "arch/arm/mach-s3c24xx/Kconfig"
b130d5c2 1119if ARCH_S3C24XX
a21765a7
BD
1120source "arch/arm/mach-s3c2412/Kconfig"
1121source "arch/arm/mach-s3c2440/Kconfig"
a21765a7 1122endif
1da177e4 1123
a08ab637 1124if ARCH_S3C64XX
431107ea 1125source "arch/arm/mach-s3c64xx/Kconfig"
a08ab637
BD
1126endif
1127
49b7a491 1128source "arch/arm/mach-s5p64x0/Kconfig"
c4ffccdd 1129
5a7652f2 1130source "arch/arm/mach-s5pc100/Kconfig"
5a7652f2 1131
170f4e42
KK
1132source "arch/arm/mach-s5pv210/Kconfig"
1133
83014579 1134source "arch/arm/mach-exynos/Kconfig"
cc0e72b8 1135
882d01f9 1136source "arch/arm/mach-shmobile/Kconfig"
52c543f9 1137
c5f80065
EG
1138source "arch/arm/mach-tegra/Kconfig"
1139
95b8f20f 1140source "arch/arm/mach-u300/Kconfig"
1da177e4 1141
95b8f20f 1142source "arch/arm/mach-ux500/Kconfig"
1da177e4
LT
1143
1144source "arch/arm/mach-versatile/Kconfig"
1145
ceade897 1146source "arch/arm/mach-vexpress/Kconfig"
420c34e4 1147source "arch/arm/plat-versatile/Kconfig"
ceade897 1148
21f47fbc
AC
1149source "arch/arm/mach-vt8500/Kconfig"
1150
7ec80ddf 1151source "arch/arm/mach-w90x900/Kconfig"
1152
1da177e4
LT
1153# Definitions to make life easier
1154config ARCH_ACORN
1155 bool
1156
7ae1f7ec
LB
1157config PLAT_IOP
1158 bool
469d3044 1159 select GENERIC_CLOCKEVENTS
7ae1f7ec 1160
69b02f6a
LB
1161config PLAT_ORION
1162 bool
bfe45e0b 1163 select CLKSRC_MMIO
dc7ad3b3 1164 select GENERIC_IRQ_CHIP
278b45b0 1165 select IRQ_DOMAIN
2f129bf4 1166 select COMMON_CLK
69b02f6a 1167
bd5ce433
EM
1168config PLAT_PXA
1169 bool
1170
f4b8b319
RK
1171config PLAT_VERSATILE
1172 bool
1173
e3887714
RK
1174config ARM_TIMER_SP804
1175 bool
bfe45e0b 1176 select CLKSRC_MMIO
a7bf6162 1177 select HAVE_SCHED_CLOCK
e3887714 1178
1da177e4
LT
1179source arch/arm/mm/Kconfig
1180
958cab0f
RK
1181config ARM_NR_BANKS
1182 int
1183 default 16 if ARCH_EP93XX
1184 default 8
1185
afe4b25e
LB
1186config IWMMXT
1187 bool "Enable iWMMXt support"
ef6c8445
HZ
1188 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
1189 default y if PXA27x || PXA3xx || PXA95x || ARCH_MMP
afe4b25e
LB
1190 help
1191 Enable support for iWMMXt context switching at run time if
1192 running on a CPU that supports it.
1193
1da177e4
LT
1194config XSCALE_PMU
1195 bool
bfc994b5 1196 depends on CPU_XSCALE
1da177e4
LT
1197 default y
1198
0f4f0672 1199config CPU_HAS_PMU
e399b1a4 1200 depends on (CPU_V6 || CPU_V6K || CPU_V7 || XSCALE_PMU) && \
8954bb0d 1201 (!ARCH_OMAP3 || OMAP3_EMU)
0f4f0672
JI
1202 default y
1203 bool
1204
52108641 1205config MULTI_IRQ_HANDLER
1206 bool
1207 help
1208 Allow each machine to specify it's own IRQ handler at run time.
1209
3b93e7b0
HC
1210if !MMU
1211source "arch/arm/Kconfig-nommu"
1212endif
1213
f0c4b8d6
WD
1214config ARM_ERRATA_326103
1215 bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
1216 depends on CPU_V6
1217 help
1218 Executing a SWP instruction to read-only memory does not set bit 11
1219 of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
1220 treat the access as a read, preventing a COW from occurring and
1221 causing the faulting task to livelock.
1222
9cba3ccc
CM
1223config ARM_ERRATA_411920
1224 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
e399b1a4 1225 depends on CPU_V6 || CPU_V6K
9cba3ccc
CM
1226 help
1227 Invalidation of the Instruction Cache operation can
1228 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
1229 It does not affect the MPCore. This option enables the ARM Ltd.
1230 recommended workaround.
1231
7ce236fc
CM
1232config ARM_ERRATA_430973
1233 bool "ARM errata: Stale prediction on replaced interworking branch"
1234 depends on CPU_V7
1235 help
1236 This option enables the workaround for the 430973 Cortex-A8
1237 (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
1238 interworking branch is replaced with another code sequence at the
1239 same virtual address, whether due to self-modifying code or virtual
1240 to physical address re-mapping, Cortex-A8 does not recover from the
1241 stale interworking branch prediction. This results in Cortex-A8
1242 executing the new code sequence in the incorrect ARM or Thumb state.
1243 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
1244 and also flushes the branch target cache at every context switch.
1245 Note that setting specific bits in the ACTLR register may not be
1246 available in non-secure mode.
1247
855c551f
CM
1248config ARM_ERRATA_458693
1249 bool "ARM errata: Processor deadlock when a false hazard is created"
1250 depends on CPU_V7
1251 help
1252 This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1253 erratum. For very specific sequences of memory operations, it is
1254 possible for a hazard condition intended for a cache line to instead
1255 be incorrectly associated with a different cache line. This false
1256 hazard might then cause a processor deadlock. The workaround enables
1257 the L1 caching of the NEON accesses and disables the PLD instruction
1258 in the ACTLR register. Note that setting specific bits in the ACTLR
1259 register may not be available in non-secure mode.
1260
0516e464
CM
1261config ARM_ERRATA_460075
1262 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
1263 depends on CPU_V7
1264 help
1265 This option enables the workaround for the 460075 Cortex-A8 (r2p0)
1266 erratum. Any asynchronous access to the L2 cache may encounter a
1267 situation in which recent store transactions to the L2 cache are lost
1268 and overwritten with stale memory contents from external memory. The
1269 workaround disables the write-allocate mode for the L2 cache via the
1270 ACTLR register. Note that setting specific bits in the ACTLR register
1271 may not be available in non-secure mode.
1272
9f05027c
WD
1273config ARM_ERRATA_742230
1274 bool "ARM errata: DMB operation may be faulty"
1275 depends on CPU_V7 && SMP
1276 help
1277 This option enables the workaround for the 742230 Cortex-A9
1278 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
1279 between two write operations may not ensure the correct visibility
1280 ordering of the two writes. This workaround sets a specific bit in
1281 the diagnostic register of the Cortex-A9 which causes the DMB
1282 instruction to behave as a DSB, ensuring the correct behaviour of
1283 the two writes.
1284
a672e99b
WD
1285config ARM_ERRATA_742231
1286 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1287 depends on CPU_V7 && SMP
1288 help
1289 This option enables the workaround for the 742231 Cortex-A9
1290 (r2p0..r2p2) erratum. Under certain conditions, specific to the
1291 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1292 accessing some data located in the same cache line, may get corrupted
1293 data due to bad handling of the address hazard when the line gets
1294 replaced from one of the CPUs at the same time as another CPU is
1295 accessing it. This workaround sets specific bits in the diagnostic
1296 register of the Cortex-A9 which reduces the linefill issuing
1297 capabilities of the processor.
1298
9e65582a 1299config PL310_ERRATA_588369
fa0ce403 1300 bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
2839e06c 1301 depends on CACHE_L2X0
9e65582a
SS
1302 help
1303 The PL310 L2 cache controller implements three types of Clean &
1304 Invalidate maintenance operations: by Physical Address
1305 (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
1306 They are architecturally defined to behave as the execution of a
1307 clean operation followed immediately by an invalidate operation,
1308 both performing to the same memory location. This functionality
1309 is not correctly implemented in PL310 as clean lines are not
2839e06c 1310 invalidated as a result of these operations.
cdf357f1
WD
1311
1312config ARM_ERRATA_720789
1313 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
e66dc745 1314 depends on CPU_V7
cdf357f1
WD
1315 help
1316 This option enables the workaround for the 720789 Cortex-A9 (prior to
1317 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1318 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1319 As a consequence of this erratum, some TLB entries which should be
1320 invalidated are not, resulting in an incoherency in the system page
1321 tables. The workaround changes the TLB flushing routines to invalidate
1322 entries regardless of the ASID.
475d92fc 1323
1f0090a1 1324config PL310_ERRATA_727915
fa0ce403 1325 bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
1f0090a1
RK
1326 depends on CACHE_L2X0
1327 help
1328 PL310 implements the Clean & Invalidate by Way L2 cache maintenance
1329 operation (offset 0x7FC). This operation runs in background so that
1330 PL310 can handle normal accesses while it is in progress. Under very
1331 rare circumstances, due to this erratum, write data can be lost when
1332 PL310 treats a cacheable write transaction during a Clean &
1333 Invalidate by Way operation.
1334
475d92fc
WD
1335config ARM_ERRATA_743622
1336 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1337 depends on CPU_V7
1338 help
1339 This option enables the workaround for the 743622 Cortex-A9
efbc74ac 1340 (r2p*) erratum. Under very rare conditions, a faulty
475d92fc
WD
1341 optimisation in the Cortex-A9 Store Buffer may lead to data
1342 corruption. This workaround sets a specific bit in the diagnostic
1343 register of the Cortex-A9 which disables the Store Buffer
1344 optimisation, preventing the defect from occurring. This has no
1345 visible impact on the overall performance or power consumption of the
1346 processor.
1347
9a27c27c
WD
1348config ARM_ERRATA_751472
1349 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
ba90c516 1350 depends on CPU_V7
9a27c27c
WD
1351 help
1352 This option enables the workaround for the 751472 Cortex-A9 (prior
1353 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
1354 completion of a following broadcasted operation if the second
1355 operation is received by a CPU before the ICIALLUIS has completed,
1356 potentially leading to corrupted entries in the cache or TLB.
1357
fa0ce403
WD
1358config PL310_ERRATA_753970
1359 bool "PL310 errata: cache sync operation may be faulty"
885028e4
SK
1360 depends on CACHE_PL310
1361 help
1362 This option enables the workaround for the 753970 PL310 (r3p0) erratum.
1363
1364 Under some condition the effect of cache sync operation on
1365 the store buffer still remains when the operation completes.
1366 This means that the store buffer is always asked to drain and
1367 this prevents it from merging any further writes. The workaround
1368 is to replace the normal offset of cache sync operation (0x730)
1369 by another offset targeting an unmapped PL310 register 0x740.
1370 This has the same effect as the cache sync operation: store buffer
1371 drain and waiting for all buffers empty.
1372
fcbdc5fe
WD
1373config ARM_ERRATA_754322
1374 bool "ARM errata: possible faulty MMU translations following an ASID switch"
1375 depends on CPU_V7
1376 help
1377 This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1378 r3p*) erratum. A speculative memory access may cause a page table walk
1379 which starts prior to an ASID switch but completes afterwards. This
1380 can populate the micro-TLB with a stale entry which may be hit with
1381 the new ASID. This workaround places two dsb instructions in the mm
1382 switching code so that no page table walks can cross the ASID switch.
1383
5dab26af
WD
1384config ARM_ERRATA_754327
1385 bool "ARM errata: no automatic Store Buffer drain"
1386 depends on CPU_V7 && SMP
1387 help
1388 This option enables the workaround for the 754327 Cortex-A9 (prior to
1389 r2p0) erratum. The Store Buffer does not have any automatic draining
1390 mechanism and therefore a livelock may occur if an external agent
1391 continuously polls a memory location waiting to observe an update.
1392 This workaround defines cpu_relax() as smp_mb(), preventing correctly
1393 written polling loops from denying visibility of updates to memory.
1394
145e10e1
CM
1395config ARM_ERRATA_364296
1396 bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
1397 depends on CPU_V6 && !SMP
1398 help
1399 This options enables the workaround for the 364296 ARM1136
1400 r0p2 erratum (possible cache data corruption with
1401 hit-under-miss enabled). It sets the undocumented bit 31 in
1402 the auxiliary control register and the FI bit in the control
1403 register, thus disabling hit-under-miss without putting the
1404 processor into full low interrupt latency mode. ARM11MPCore
1405 is not affected.
1406
f630c1bd
WD
1407config ARM_ERRATA_764369
1408 bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1409 depends on CPU_V7 && SMP
1410 help
1411 This option enables the workaround for erratum 764369
1412 affecting Cortex-A9 MPCore with two or more processors (all
1413 current revisions). Under certain timing circumstances, a data
1414 cache line maintenance operation by MVA targeting an Inner
1415 Shareable memory region may fail to proceed up to either the
1416 Point of Coherency or to the Point of Unification of the
1417 system. This workaround adds a DSB instruction before the
1418 relevant cache maintenance functions and sets a specific bit
1419 in the diagnostic control register of the SCU.
1420
11ed0ba1
WD
1421config PL310_ERRATA_769419
1422 bool "PL310 errata: no automatic Store Buffer drain"
1423 depends on CACHE_L2X0
1424 help
1425 On revisions of the PL310 prior to r3p2, the Store Buffer does
1426 not automatically drain. This can cause normal, non-cacheable
1427 writes to be retained when the memory system is idle, leading
1428 to suboptimal I/O performance for drivers using coherent DMA.
1429 This option adds a write barrier to the cpu_idle loop so that,
1430 on systems with an outer cache, the store buffer is drained
1431 explicitly.
1432
1da177e4
LT
1433endmenu
1434
1435source "arch/arm/common/Kconfig"
1436
1da177e4
LT
1437menu "Bus support"
1438
1439config ARM_AMBA
1440 bool
1441
1442config ISA
1443 bool
1da177e4
LT
1444 help
1445 Find out whether you have ISA slots on your motherboard. ISA is the
1446 name of a bus system, i.e. the way the CPU talks to the other stuff
1447 inside your box. Other bus systems are PCI, EISA, MicroChannel
1448 (MCA) or VESA. ISA is an older system, now being displaced by PCI;
1449 newer boards don't support it. If you have ISA, say Y, otherwise N.
1450
065909b9 1451# Select ISA DMA controller support
1da177e4
LT
1452config ISA_DMA
1453 bool
065909b9 1454 select ISA_DMA_API
1da177e4 1455
065909b9 1456# Select ISA DMA interface
5cae841b
AV
1457config ISA_DMA_API
1458 bool
5cae841b 1459
1da177e4 1460config PCI
0b05da72 1461 bool "PCI support" if MIGHT_HAVE_PCI
1da177e4
LT
1462 help
1463 Find out whether you have a PCI motherboard. PCI is the name of a
1464 bus system, i.e. the way the CPU talks to the other stuff inside
1465 your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
1466 VESA. If you have PCI, say Y, otherwise N.
1467
52882173
AV
1468config PCI_DOMAINS
1469 bool
1470 depends on PCI
1471
b080ac8a
MRJ
1472config PCI_NANOENGINE
1473 bool "BSE nanoEngine PCI support"
1474 depends on SA1100_NANOENGINE
1475 help
1476 Enable PCI on the BSE nanoEngine board.
1477
36e23590
MW
1478config PCI_SYSCALL
1479 def_bool PCI
1480
1da177e4
LT
1481# Select the host bridge type
1482config PCI_HOST_VIA82C505
1483 bool
1484 depends on PCI && ARCH_SHARK
1485 default y
1486
a0113a99
MR
1487config PCI_HOST_ITE8152
1488 bool
1489 depends on PCI && MACH_ARMCORE
1490 default y
1491 select DMABOUNCE
1492
1da177e4
LT
1493source "drivers/pci/Kconfig"
1494
1495source "drivers/pcmcia/Kconfig"
1496
1497endmenu
1498
1499menu "Kernel Features"
1500
3b55658a
DM
1501config HAVE_SMP
1502 bool
1503 help
1504 This option should be selected by machines which have an SMP-
1505 capable CPU.
1506
1507 The only effect of this option is to make the SMP-related
1508 options available to the user for configuration.
1509
1da177e4 1510config SMP
bb2d8130 1511 bool "Symmetric Multi-Processing"
fbb4ddac 1512 depends on CPU_V6K || CPU_V7
bc28248e 1513 depends on GENERIC_CLOCKEVENTS
3b55658a 1514 depends on HAVE_SMP
9934ebb8 1515 depends on MMU
f6dd9fa5 1516 select USE_GENERIC_SMP_HELPERS
89c3dedf 1517 select HAVE_ARM_SCU if !ARCH_MSM_SCORPIONMP
1da177e4
LT
1518 help
1519 This enables support for systems with more than one CPU. If you have
1520 a system with only one CPU, like most personal computers, say N. If
1521 you have a system with more than one CPU, say Y.
1522
1523 If you say N here, the kernel will run on single and multiprocessor
1524 machines, but will use only one CPU of a multiprocessor machine. If
1525 you say Y here, the kernel will run on many, but not all, single
1526 processor machines. On a single processor machine, the kernel will
1527 run faster if you say N here.
1528
395cf969 1529 See also <file:Documentation/x86/i386/IO-APIC.txt>,
1da177e4 1530 <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
50a23e6e 1531 <http://tldp.org/HOWTO/SMP-HOWTO.html>.
1da177e4
LT
1532
1533 If you don't know what to do here, say N.
1534
f00ec48f
RK
1535config SMP_ON_UP
1536 bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
1537 depends on EXPERIMENTAL
4d2692a7 1538 depends on SMP && !XIP_KERNEL
f00ec48f
RK
1539 default y
1540 help
1541 SMP kernels contain instructions which fail on non-SMP processors.
1542 Enabling this option allows the kernel to modify itself to make
1543 these instructions safe. Disabling it allows about 1K of space
1544 savings.
1545
1546 If you don't know what to do here, say Y.
1547
c9018aab
VG
1548config ARM_CPU_TOPOLOGY
1549 bool "Support cpu topology definition"
1550 depends on SMP && CPU_V7
1551 default y
1552 help
1553 Support ARM cpu topology definition. The MPIDR register defines
1554 affinity between processors which is then used to describe the cpu
1555 topology of an ARM System.
1556
1557config SCHED_MC
1558 bool "Multi-core scheduler support"
1559 depends on ARM_CPU_TOPOLOGY
1560 help
1561 Multi-core scheduler support improves the CPU scheduler's decision
1562 making when dealing with multi-core CPU chips at a cost of slightly
1563 increased overhead in some places. If unsure say N here.
1564
1565config SCHED_SMT
1566 bool "SMT scheduler support"
1567 depends on ARM_CPU_TOPOLOGY
1568 help
1569 Improves the CPU scheduler's decision making when dealing with
1570 MultiThreading at a cost of slightly increased overhead in some
1571 places. If unsure say N here.
1572
a8cbcd92
RK
1573config HAVE_ARM_SCU
1574 bool
a8cbcd92
RK
1575 help
1576 This option enables support for the ARM system coherency unit
1577
022c03a2
MZ
1578config ARM_ARCH_TIMER
1579 bool "Architected timer support"
1580 depends on CPU_V7
1581 help
1582 This option enables support for the ARM architected timer
1583
f32f4ce2
RK
1584config HAVE_ARM_TWD
1585 bool
1586 depends on SMP
1587 help
1588 This options enables support for the ARM timer and watchdog unit
1589
8d5796d2
LB
1590choice
1591 prompt "Memory split"
1592 default VMSPLIT_3G
1593 help
1594 Select the desired split between kernel and user memory.
1595
1596 If you are not absolutely sure what you are doing, leave this
1597 option alone!
1598
1599 config VMSPLIT_3G
1600 bool "3G/1G user/kernel split"
1601 config VMSPLIT_2G
1602 bool "2G/2G user/kernel split"
1603 config VMSPLIT_1G
1604 bool "1G/3G user/kernel split"
1605endchoice
1606
1607config PAGE_OFFSET
1608 hex
1609 default 0x40000000 if VMSPLIT_1G
1610 default 0x80000000 if VMSPLIT_2G
1611 default 0xC0000000
1612
1da177e4
LT
1613config NR_CPUS
1614 int "Maximum number of CPUs (2-32)"
1615 range 2 32
1616 depends on SMP
1617 default "4"
1618
a054a811
RK
1619config HOTPLUG_CPU
1620 bool "Support for hot-pluggable CPUs (EXPERIMENTAL)"
1621 depends on SMP && HOTPLUG && EXPERIMENTAL
1622 help
1623 Say Y here to experiment with turning CPUs off and on. CPUs
1624 can be controlled through /sys/devices/system/cpu.
1625
37ee16ae
RK
1626config LOCAL_TIMERS
1627 bool "Use local timer interrupts"
971acb9b 1628 depends on SMP
37ee16ae 1629 default y
30d8bead 1630 select HAVE_ARM_TWD if (!ARCH_MSM_SCORPIONMP && !EXYNOS4_MCT)
37ee16ae
RK
1631 help
1632 Enable support for local timers on SMP platforms, rather then the
1633 legacy IPI broadcast method. Local timers allows the system
1634 accounting to be spread across the timer interval, preventing a
1635 "thundering herd" at every timer tick.
1636
44986ab0
PDSN
1637config ARCH_NR_GPIO
1638 int
3dea19e8 1639 default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
70227a45 1640 default 355 if ARCH_U8500
9a01ec30 1641 default 264 if MACH_H4700
39f47d9f 1642 default 512 if SOC_OMAP5
44986ab0
PDSN
1643 default 0
1644 help
1645 Maximum number of GPIOs in the system.
1646
1647 If unsure, leave the default value.
1648
d45a398f 1649source kernel/Kconfig.preempt
1da177e4 1650
f8065813
RK
1651config HZ
1652 int
b130d5c2 1653 default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \
a73ddc61 1654 ARCH_S5PV210 || ARCH_EXYNOS4
bfe65704 1655 default OMAP_32K_TIMER_HZ if ARCH_OMAP && OMAP_32K_TIMER
5248c657 1656 default AT91_TIMER_HZ if ARCH_AT91
5da3e714 1657 default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
f8065813
RK
1658 default 100
1659
16c79651 1660config THUMB2_KERNEL
4a50bfe3 1661 bool "Compile the kernel in Thumb-2 mode (EXPERIMENTAL)"
e399b1a4 1662 depends on CPU_V7 && !CPU_V6 && !CPU_V6K && EXPERIMENTAL
16c79651
CM
1663 select AEABI
1664 select ARM_ASM_UNIFIED
89bace65 1665 select ARM_UNWIND
16c79651
CM
1666 help
1667 By enabling this option, the kernel will be compiled in
1668 Thumb-2 mode. A compiler/assembler that understand the unified
1669 ARM-Thumb syntax is needed.
1670
1671 If unsure, say N.
1672
6f685c5c
DM
1673config THUMB2_AVOID_R_ARM_THM_JUMP11
1674 bool "Work around buggy Thumb-2 short branch relocations in gas"
1675 depends on THUMB2_KERNEL && MODULES
1676 default y
1677 help
1678 Various binutils versions can resolve Thumb-2 branches to
1679 locally-defined, preemptible global symbols as short-range "b.n"
1680 branch instructions.
1681
1682 This is a problem, because there's no guarantee the final
1683 destination of the symbol, or any candidate locations for a
1684 trampoline, are within range of the branch. For this reason, the
1685 kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
1686 relocation in modules at all, and it makes little sense to add
1687 support.
1688
1689 The symptom is that the kernel fails with an "unsupported
1690 relocation" error when loading some modules.
1691
1692 Until fixed tools are available, passing
1693 -fno-optimize-sibling-calls to gcc should prevent gcc generating
1694 code which hits this problem, at the cost of a bit of extra runtime
1695 stack usage in some cases.
1696
1697 The problem is described in more detail at:
1698 https://bugs.launchpad.net/binutils-linaro/+bug/725126
1699
1700 Only Thumb-2 kernels are affected.
1701
1702 Unless you are sure your tools don't have this problem, say Y.
1703
0becb088
CM
1704config ARM_ASM_UNIFIED
1705 bool
1706
704bdda0
NP
1707config AEABI
1708 bool "Use the ARM EABI to compile the kernel"
1709 help
1710 This option allows for the kernel to be compiled using the latest
1711 ARM ABI (aka EABI). This is only useful if you are using a user
1712 space environment that is also compiled with EABI.
1713
1714 Since there are major incompatibilities between the legacy ABI and
1715 EABI, especially with regard to structure member alignment, this
1716 option also changes the kernel syscall calling convention to
1717 disambiguate both ABIs and allow for backward compatibility support
1718 (selected with CONFIG_OABI_COMPAT).
1719
1720 To use this you need GCC version 4.0.0 or later.
1721
6c90c872 1722config OABI_COMPAT
a73a3ff1 1723 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
9bc433a1 1724 depends on AEABI && EXPERIMENTAL && !THUMB2_KERNEL
6c90c872
NP
1725 default y
1726 help
1727 This option preserves the old syscall interface along with the
1728 new (ARM EABI) one. It also provides a compatibility layer to
1729 intercept syscalls that have structure arguments which layout
1730 in memory differs between the legacy ABI and the new ARM EABI
1731 (only for non "thumb" binaries). This option adds a tiny
1732 overhead to all syscalls and produces a slightly larger kernel.
1733 If you know you'll be using only pure EABI user space then you
1734 can say N here. If this option is not selected and you attempt
1735 to execute a legacy ABI binary then the result will be
1736 UNPREDICTABLE (in fact it can be predicted that it won't work
1737 at all). If in doubt say Y.
1738
eb33575c 1739config ARCH_HAS_HOLES_MEMORYMODEL
e80d6a24 1740 bool
e80d6a24 1741
05944d74
RK
1742config ARCH_SPARSEMEM_ENABLE
1743 bool
1744
07a2f737
RK
1745config ARCH_SPARSEMEM_DEFAULT
1746 def_bool ARCH_SPARSEMEM_ENABLE
1747
05944d74 1748config ARCH_SELECT_MEMORY_MODEL
be370302 1749 def_bool ARCH_SPARSEMEM_ENABLE
c80d79d7 1750
7b7bf499
WD
1751config HAVE_ARCH_PFN_VALID
1752 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
1753
053a96ca 1754config HIGHMEM
e8db89a2
RK
1755 bool "High Memory Support"
1756 depends on MMU
053a96ca
NP
1757 help
1758 The address space of ARM processors is only 4 Gigabytes large
1759 and it has to accommodate user address space, kernel address
1760 space as well as some memory mapped IO. That means that, if you
1761 have a large amount of physical memory and/or IO, not all of the
1762 memory can be "permanently mapped" by the kernel. The physical
1763 memory that is not permanently mapped is called "high memory".
1764
1765 Depending on the selected kernel/user memory split, minimum
1766 vmalloc space and actual amount of RAM, you may not need this
1767 option which should result in a slightly faster kernel.
1768
1769 If unsure, say n.
1770
65cec8e3
RK
1771config HIGHPTE
1772 bool "Allocate 2nd-level pagetables from highmem"
1773 depends on HIGHMEM
65cec8e3 1774
1b8873a0
JI
1775config HW_PERF_EVENTS
1776 bool "Enable hardware performance counter support for perf events"
fe166148 1777 depends on PERF_EVENTS && CPU_HAS_PMU
1b8873a0
JI
1778 default y
1779 help
1780 Enable hardware performance counter support for perf events. If
1781 disabled, perf events will use software events only.
1782
3f22ab27
DH
1783source "mm/Kconfig"
1784
c1b2d970
MD
1785config FORCE_MAX_ZONEORDER
1786 int "Maximum zone order" if ARCH_SHMOBILE
1787 range 11 64 if ARCH_SHMOBILE
1788 default "9" if SA1111
1789 default "11"
1790 help
1791 The kernel memory allocator divides physically contiguous memory
1792 blocks into "zones", where each zone is a power of two number of
1793 pages. This option selects the largest power of two that the kernel
1794 keeps in the memory allocator. If you need to allocate very large
1795 blocks of physically contiguous memory, then you may need to
1796 increase this value.
1797
1798 This config option is actually maximum order plus one. For example,
1799 a value of 11 means that the largest free memory block is 2^10 pages.
1800
1da177e4
LT
1801config LEDS
1802 bool "Timer and CPU usage LEDs"
e055d5bf 1803 depends on ARCH_CDB89712 || ARCH_EBSA110 || \
8c8fdbc9 1804 ARCH_EBSA285 || ARCH_INTEGRATOR || \
1da177e4
LT
1805 ARCH_LUBBOCK || MACH_MAINSTONE || ARCH_NETWINDER || \
1806 ARCH_OMAP || ARCH_P720T || ARCH_PXA_IDP || \
73a59c1c 1807 ARCH_SA1100 || ARCH_SHARK || ARCH_VERSATILE || \
25329671 1808 ARCH_AT91 || ARCH_DAVINCI || \
ff3042fb 1809 ARCH_KS8695 || MACH_RD88F5182 || ARCH_REALVIEW
1da177e4
LT
1810 help
1811 If you say Y here, the LEDs on your machine will be used
1812 to provide useful information about your current system status.
1813
1814 If you are compiling a kernel for a NetWinder or EBSA-285, you will
1815 be able to select which LEDs are active using the options below. If
1816 you are compiling a kernel for the EBSA-110 or the LART however, the
1817 red LED will simply flash regularly to indicate that the system is
1818 still functional. It is safe to say Y here if you have a CATS
1819 system, but the driver will do nothing.
1820
1821config LEDS_TIMER
1822 bool "Timer LED" if (!ARCH_CDB89712 && !ARCH_OMAP) || \
eebdf7d7
DB
1823 OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
1824 || MACH_OMAP_PERSEUS2
1da177e4 1825 depends on LEDS
0567a0c0 1826 depends on !GENERIC_CLOCKEVENTS
1da177e4
LT
1827 default y if ARCH_EBSA110
1828 help
1829 If you say Y here, one of the system LEDs (the green one on the
1830 NetWinder, the amber one on the EBSA285, or the red one on the LART)
1831 will flash regularly to indicate that the system is still
1832 operational. This is mainly useful to kernel hackers who are
1833 debugging unstable kernels.
1834
1835 The LART uses the same LED for both Timer LED and CPU usage LED
1836 functions. You may choose to use both, but the Timer LED function
1837 will overrule the CPU usage LED.
1838
1839config LEDS_CPU
1840 bool "CPU usage LED" if (!ARCH_CDB89712 && !ARCH_EBSA110 && \
eebdf7d7
DB
1841 !ARCH_OMAP) \
1842 || OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
1843 || MACH_OMAP_PERSEUS2
1da177e4
LT
1844 depends on LEDS
1845 help
1846 If you say Y here, the red LED will be used to give a good real
1847 time indication of CPU usage, by lighting whenever the idle task
1848 is not currently executing.
1849
1850 The LART uses the same LED for both Timer LED and CPU usage LED
1851 functions. You may choose to use both, but the Timer LED function
1852 will overrule the CPU usage LED.
1853
1854config ALIGNMENT_TRAP
1855 bool
f12d0d7c 1856 depends on CPU_CP15_MMU
1da177e4 1857 default y if !ARCH_EBSA110
e119bfff 1858 select HAVE_PROC_CPU if PROC_FS
1da177e4 1859 help
84eb8d06 1860 ARM processors cannot fetch/store information which is not
1da177e4
LT
1861 naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1862 address divisible by 4. On 32-bit ARM processors, these non-aligned
1863 fetch/store instructions will be emulated in software if you say
1864 here, which has a severe performance impact. This is necessary for
1865 correct operation of some network protocols. With an IP-only
1866 configuration it is safe to say N, otherwise say Y.
1867
39ec58f3
LB
1868config UACCESS_WITH_MEMCPY
1869 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user() (EXPERIMENTAL)"
1870 depends on MMU && EXPERIMENTAL
1871 default y if CPU_FEROCEON
1872 help
1873 Implement faster copy_to_user and clear_user methods for CPU
1874 cores where a 8-word STM instruction give significantly higher
1875 memory write throughput than a sequence of individual 32bit stores.
1876
1877 A possible side effect is a slight increase in scheduling latency
1878 between threads sharing the same address space if they invoke
1879 such copy operations with large buffers.
1880
1881 However, if the CPU data cache is using a write-allocate mode,
1882 this option is unlikely to provide any performance gain.
1883
70c70d97
NP
1884config SECCOMP
1885 bool
1886 prompt "Enable seccomp to safely compute untrusted bytecode"
1887 ---help---
1888 This kernel feature is useful for number crunching applications
1889 that may need to compute untrusted bytecode during their
1890 execution. By using pipes or other transports made available to
1891 the process as file descriptors supporting the read/write
1892 syscalls, it's possible to isolate those applications in
1893 their own address space using seccomp. Once seccomp is
1894 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1895 and the task is only allowed to execute a few safe syscalls
1896 defined by each seccomp mode.
1897
c743f380
NP
1898config CC_STACKPROTECTOR
1899 bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
4a50bfe3 1900 depends on EXPERIMENTAL
c743f380
NP
1901 help
1902 This option turns on the -fstack-protector GCC feature. This
1903 feature puts, at the beginning of functions, a canary value on
1904 the stack just before the return address, and validates
1905 the value just before actually returning. Stack based buffer
1906 overflows (that need to overwrite this return address) now also
1907 overwrite the canary, which gets detected and the attack is then
1908 neutralized via a kernel panic.
1909 This feature requires gcc version 4.2 or above.
1910
73a65b3f
UKK
1911config DEPRECATED_PARAM_STRUCT
1912 bool "Provide old way to pass kernel parameters"
1913 help
1914 This was deprecated in 2001 and announced to live on for 5 years.
1915 Some old boot loaders still use this way.
1916
1da177e4
LT
1917endmenu
1918
1919menu "Boot options"
1920
9eb8f674
GL
1921config USE_OF
1922 bool "Flattened Device Tree support"
1923 select OF
1924 select OF_EARLY_FLATTREE
08a543ad 1925 select IRQ_DOMAIN
9eb8f674
GL
1926 help
1927 Include support for flattened device tree machine descriptions.
1928
1da177e4
LT
1929# Compressed boot loader in ROM. Yes, we really want to ask about
1930# TEXT and BSS so we preserve their values in the config files.
1931config ZBOOT_ROM_TEXT
1932 hex "Compressed ROM boot loader base address"
1933 default "0"
1934 help
1935 The physical address at which the ROM-able zImage is to be
1936 placed in the target. Platforms which normally make use of
1937 ROM-able zImage formats normally set this to a suitable
1938 value in their defconfig file.
1939
1940 If ZBOOT_ROM is not enabled, this has no effect.
1941
1942config ZBOOT_ROM_BSS
1943 hex "Compressed ROM boot loader BSS address"
1944 default "0"
1945 help
f8c440b2
DF
1946 The base address of an area of read/write memory in the target
1947 for the ROM-able zImage which must be available while the
1948 decompressor is running. It must be large enough to hold the
1949 entire decompressed kernel plus an additional 128 KiB.
1950 Platforms which normally make use of ROM-able zImage formats
1951 normally set this to a suitable value in their defconfig file.
1da177e4
LT
1952
1953 If ZBOOT_ROM is not enabled, this has no effect.
1954
1955config ZBOOT_ROM
1956 bool "Compressed boot loader in ROM/flash"
1957 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
1958 help
1959 Say Y here if you intend to execute your compressed kernel image
1960 (zImage) directly from ROM or flash. If unsure, say N.
1961
090ab3ff
SH
1962choice
1963 prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
1964 depends on ZBOOT_ROM && ARCH_SH7372 && EXPERIMENTAL
1965 default ZBOOT_ROM_NONE
1966 help
1967 Include experimental SD/MMC loading code in the ROM-able zImage.
59bf8964 1968 With this enabled it is possible to write the ROM-able zImage
090ab3ff
SH
1969 kernel image to an MMC or SD card and boot the kernel straight
1970 from the reset vector. At reset the processor Mask ROM will load
59bf8964 1971 the first part of the ROM-able zImage which in turn loads the
090ab3ff
SH
1972 rest the kernel image to RAM.
1973
1974config ZBOOT_ROM_NONE
1975 bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
1976 help
1977 Do not load image from SD or MMC
1978
f45b1149
SH
1979config ZBOOT_ROM_MMCIF
1980 bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
f45b1149 1981 help
090ab3ff
SH
1982 Load image from MMCIF hardware block.
1983
1984config ZBOOT_ROM_SH_MOBILE_SDHI
1985 bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
1986 help
1987 Load image from SDHI hardware block
1988
1989endchoice
f45b1149 1990
e2a6a3aa
JB
1991config ARM_APPENDED_DTB
1992 bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
1993 depends on OF && !ZBOOT_ROM && EXPERIMENTAL
1994 help
1995 With this option, the boot code will look for a device tree binary
1996 (DTB) appended to zImage
1997 (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1998
1999 This is meant as a backward compatibility convenience for those
2000 systems with a bootloader that can't be upgraded to accommodate
2001 the documented boot protocol using a device tree.
2002
2003 Beware that there is very little in terms of protection against
2004 this option being confused by leftover garbage in memory that might
2005 look like a DTB header after a reboot if no actual DTB is appended
2006 to zImage. Do not leave this option active in a production kernel
2007 if you don't intend to always append a DTB. Proper passing of the
2008 location into r2 of a bootloader provided DTB is always preferable
2009 to this option.
2010
b90b9a38
NP
2011config ARM_ATAG_DTB_COMPAT
2012 bool "Supplement the appended DTB with traditional ATAG information"
2013 depends on ARM_APPENDED_DTB
2014 help
2015 Some old bootloaders can't be updated to a DTB capable one, yet
2016 they provide ATAGs with memory configuration, the ramdisk address,
2017 the kernel cmdline string, etc. Such information is dynamically
2018 provided by the bootloader and can't always be stored in a static
2019 DTB. To allow a device tree enabled kernel to be used with such
2020 bootloaders, this option allows zImage to extract the information
2021 from the ATAG list and store it at run time into the appended DTB.
2022
d0f34a11
GR
2023choice
2024 prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
2025 default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
2026
2027config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
2028 bool "Use bootloader kernel arguments if available"
2029 help
2030 Uses the command-line options passed by the boot loader instead of
2031 the device tree bootargs property. If the boot loader doesn't provide
2032 any, the device tree bootargs property will be used.
2033
2034config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
2035 bool "Extend with bootloader kernel arguments"
2036 help
2037 The command-line arguments provided by the boot loader will be
2038 appended to the the device tree bootargs property.
2039
2040endchoice
2041
1da177e4
LT
2042config CMDLINE
2043 string "Default kernel command string"
2044 default ""
2045 help
2046 On some architectures (EBSA110 and CATS), there is currently no way
2047 for the boot loader to pass arguments to the kernel. For these
2048 architectures, you should supply some command-line options at build
2049 time by entering them here. As a minimum, you should specify the
2050 memory size and the root device (e.g., mem=64M root=/dev/nfs).
2051
4394c124
VB
2052choice
2053 prompt "Kernel command line type" if CMDLINE != ""
2054 default CMDLINE_FROM_BOOTLOADER
2055
2056config CMDLINE_FROM_BOOTLOADER
2057 bool "Use bootloader kernel arguments if available"
2058 help
2059 Uses the command-line options passed by the boot loader. If
2060 the boot loader doesn't provide any, the default kernel command
2061 string provided in CMDLINE will be used.
2062
2063config CMDLINE_EXTEND
2064 bool "Extend bootloader kernel arguments"
2065 help
2066 The command-line arguments provided by the boot loader will be
2067 appended to the default kernel command string.
2068
92d2040d
AH
2069config CMDLINE_FORCE
2070 bool "Always use the default kernel command string"
92d2040d
AH
2071 help
2072 Always use the default kernel command string, even if the boot
2073 loader passes other arguments to the kernel.
2074 This is useful if you cannot or don't want to change the
2075 command-line options your boot loader passes to the kernel.
4394c124 2076endchoice
92d2040d 2077
1da177e4
LT
2078config XIP_KERNEL
2079 bool "Kernel Execute-In-Place from ROM"
497b7e94 2080 depends on !ZBOOT_ROM && !ARM_LPAE
1da177e4
LT
2081 help
2082 Execute-In-Place allows the kernel to run from non-volatile storage
2083 directly addressable by the CPU, such as NOR flash. This saves RAM
2084 space since the text section of the kernel is not loaded from flash
2085 to RAM. Read-write sections, such as the data section and stack,
2086 are still copied to RAM. The XIP kernel is not compressed since
2087 it has to run directly from flash, so it will take more space to
2088 store it. The flash address used to link the kernel object files,
2089 and for storing it, is configuration dependent. Therefore, if you
2090 say Y here, you must know the proper physical address where to
2091 store the kernel image depending on your own flash memory usage.
2092
2093 Also note that the make target becomes "make xipImage" rather than
2094 "make zImage" or "make Image". The final kernel binary to put in
2095 ROM memory will be arch/arm/boot/xipImage.
2096
2097 If unsure, say N.
2098
2099config XIP_PHYS_ADDR
2100 hex "XIP Kernel Physical Location"
2101 depends on XIP_KERNEL
2102 default "0x00080000"
2103 help
2104 This is the physical address in your flash memory the kernel will
2105 be linked for and stored to. This address is dependent on your
2106 own flash usage.
2107
c587e4a6
RP
2108config KEXEC
2109 bool "Kexec system call (EXPERIMENTAL)"
02b73e2e 2110 depends on EXPERIMENTAL && (!SMP || HOTPLUG_CPU)
c587e4a6
RP
2111 help
2112 kexec is a system call that implements the ability to shutdown your
2113 current kernel, and to start another kernel. It is like a reboot
01dd2fbf 2114 but it is independent of the system firmware. And like a reboot
c587e4a6
RP
2115 you can start any kernel with it, not just Linux.
2116
2117 It is an ongoing process to be certain the hardware in a machine
2118 is properly shutdown, so do not be surprised if this code does not
2119 initially work for you. It may help to enable device hotplugging
2120 support.
2121
4cd9d6f7
RP
2122config ATAGS_PROC
2123 bool "Export atags in procfs"
b98d7291
UL
2124 depends on KEXEC
2125 default y
4cd9d6f7
RP
2126 help
2127 Should the atags used to boot the kernel be exported in an "atags"
2128 file in procfs. Useful with kexec.
2129
cb5d39b3
MW
2130config CRASH_DUMP
2131 bool "Build kdump crash kernel (EXPERIMENTAL)"
2132 depends on EXPERIMENTAL
2133 help
2134 Generate crash dump after being started by kexec. This should
2135 be normally only set in special crash dump kernels which are
2136 loaded in the main kernel with kexec-tools into a specially
2137 reserved region and then later executed after a crash by
2138 kdump/kexec. The crash dump kernel must be compiled to a
2139 memory address not used by the main kernel
2140
2141 For more details see Documentation/kdump/kdump.txt
2142
e69edc79
EM
2143config AUTO_ZRELADDR
2144 bool "Auto calculation of the decompressed kernel image address"
2145 depends on !ZBOOT_ROM && !ARCH_U300
2146 help
2147 ZRELADDR is the physical address where the decompressed kernel
2148 image will be placed. If AUTO_ZRELADDR is selected, the address
2149 will be determined at run-time by masking the current IP with
2150 0xf8000000. This assumes the zImage being placed in the first 128MB
2151 from start of memory.
2152
1da177e4
LT
2153endmenu
2154
ac9d7efc 2155menu "CPU Power Management"
1da177e4 2156
89c52ed4 2157if ARCH_HAS_CPUFREQ
1da177e4
LT
2158
2159source "drivers/cpufreq/Kconfig"
2160
64f102b6
YS
2161config CPU_FREQ_IMX
2162 tristate "CPUfreq driver for i.MX CPUs"
2163 depends on ARCH_MXC && CPU_FREQ
f637c4c9 2164 select CPU_FREQ_TABLE
64f102b6
YS
2165 help
2166 This enables the CPUfreq driver for i.MX CPUs.
2167
1da177e4
LT
2168config CPU_FREQ_SA1100
2169 bool
1da177e4
LT
2170
2171config CPU_FREQ_SA1110
2172 bool
1da177e4
LT
2173
2174config CPU_FREQ_INTEGRATOR
2175 tristate "CPUfreq driver for ARM Integrator CPUs"
2176 depends on ARCH_INTEGRATOR && CPU_FREQ
2177 default y
2178 help
2179 This enables the CPUfreq driver for ARM Integrator CPUs.
2180
2181 For details, take a look at <file:Documentation/cpu-freq>.
2182
2183 If in doubt, say Y.
2184
9e2697ff
RK
2185config CPU_FREQ_PXA
2186 bool
2187 depends on CPU_FREQ && ARCH_PXA && PXA25x
2188 default y
ca7d156e 2189 select CPU_FREQ_TABLE
9e2697ff
RK
2190 select CPU_FREQ_DEFAULT_GOV_USERSPACE
2191
9d56c02a
BD
2192config CPU_FREQ_S3C
2193 bool
2194 help
2195 Internal configuration node for common cpufreq on Samsung SoC
2196
2197config CPU_FREQ_S3C24XX
4a50bfe3 2198 bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)"
b130d5c2 2199 depends on ARCH_S3C24XX && CPU_FREQ && EXPERIMENTAL
9d56c02a
BD
2200 select CPU_FREQ_S3C
2201 help
2202 This enables the CPUfreq driver for the Samsung S3C24XX family
2203 of CPUs.
2204
2205 For details, take a look at <file:Documentation/cpu-freq>.
2206
2207 If in doubt, say N.
2208
2209config CPU_FREQ_S3C24XX_PLL
4a50bfe3 2210 bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)"
9d56c02a
BD
2211 depends on CPU_FREQ_S3C24XX && EXPERIMENTAL
2212 help
2213 Compile in support for changing the PLL frequency from the
2214 S3C24XX series CPUfreq driver. The PLL takes time to settle
2215 after a frequency change, so by default it is not enabled.
2216
2217 This also means that the PLL tables for the selected CPU(s) will
2218 be built which may increase the size of the kernel image.
2219
2220config CPU_FREQ_S3C24XX_DEBUG
2221 bool "Debug CPUfreq Samsung driver core"
2222 depends on CPU_FREQ_S3C24XX
2223 help
2224 Enable s3c_freq_dbg for the Samsung S3C CPUfreq core
2225
2226config CPU_FREQ_S3C24XX_IODEBUG
2227 bool "Debug CPUfreq Samsung driver IO timing"
2228 depends on CPU_FREQ_S3C24XX
2229 help
2230 Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core
2231
e6d197a6
BD
2232config CPU_FREQ_S3C24XX_DEBUGFS
2233 bool "Export debugfs for CPUFreq"
2234 depends on CPU_FREQ_S3C24XX && DEBUG_FS
2235 help
2236 Export status information via debugfs.
2237
1da177e4
LT
2238endif
2239
ac9d7efc
RK
2240source "drivers/cpuidle/Kconfig"
2241
2242endmenu
2243
1da177e4
LT
2244menu "Floating point emulation"
2245
2246comment "At least one emulation must be selected"
2247
2248config FPE_NWFPE
2249 bool "NWFPE math emulation"
593c252a 2250 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
1da177e4
LT
2251 ---help---
2252 Say Y to include the NWFPE floating point emulator in the kernel.
2253 This is necessary to run most binaries. Linux does not currently
2254 support floating point hardware so you need to say Y here even if
2255 your machine has an FPA or floating point co-processor podule.
2256
2257 You may say N here if you are going to load the Acorn FPEmulator
2258 early in the bootup.
2259
2260config FPE_NWFPE_XP
2261 bool "Support extended precision"
bedf142b 2262 depends on FPE_NWFPE
1da177e4
LT
2263 help
2264 Say Y to include 80-bit support in the kernel floating-point
2265 emulator. Otherwise, only 32 and 64-bit support is compiled in.
2266 Note that gcc does not generate 80-bit operations by default,
2267 so in most cases this option only enlarges the size of the
2268 floating point emulator without any good reason.
2269
2270 You almost surely want to say N here.
2271
2272config FPE_FASTFPE
2273 bool "FastFPE math emulation (EXPERIMENTAL)"
8993a44c 2274 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 && EXPERIMENTAL
1da177e4
LT
2275 ---help---
2276 Say Y here to include the FAST floating point emulator in the kernel.
2277 This is an experimental much faster emulator which now also has full
2278 precision for the mantissa. It does not support any exceptions.
2279 It is very simple, and approximately 3-6 times faster than NWFPE.
2280
2281 It should be sufficient for most programs. It may be not suitable
2282 for scientific calculations, but you have to check this for yourself.
2283 If you do not feel you need a faster FP emulation you should better
2284 choose NWFPE.
2285
2286config VFP
2287 bool "VFP-format floating point maths"
e399b1a4 2288 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
1da177e4
LT
2289 help
2290 Say Y to include VFP support code in the kernel. This is needed
2291 if your hardware includes a VFP unit.
2292
2293 Please see <file:Documentation/arm/VFP/release-notes.txt> for
2294 release notes and additional status information.
2295
2296 Say N if your target does not have VFP hardware.
2297
25ebee02
CM
2298config VFPv3
2299 bool
2300 depends on VFP
2301 default y if CPU_V7
2302
b5872db4
CM
2303config NEON
2304 bool "Advanced SIMD (NEON) Extension support"
2305 depends on VFPv3 && CPU_V7
2306 help
2307 Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2308 Extension.
2309
1da177e4
LT
2310endmenu
2311
2312menu "Userspace binary formats"
2313
2314source "fs/Kconfig.binfmt"
2315
2316config ARTHUR
2317 tristate "RISC OS personality"
704bdda0 2318 depends on !AEABI
1da177e4
LT
2319 help
2320 Say Y here to include the kernel code necessary if you want to run
2321 Acorn RISC OS/Arthur binaries under Linux. This code is still very
2322 experimental; if this sounds frightening, say N and sleep in peace.
2323 You can also say M here to compile this support as a module (which
2324 will be called arthur).
2325
2326endmenu
2327
2328menu "Power management options"
2329
eceab4ac 2330source "kernel/power/Kconfig"
1da177e4 2331
f4cb5700 2332config ARCH_SUSPEND_POSSIBLE
3d5e8af4 2333 depends on !ARCH_S5PC100 && !ARCH_TEGRA
6a786182 2334 depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \
3f5d0819 2335 CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
f4cb5700
JB
2336 def_bool y
2337
15e0d9e3
AB
2338config ARM_CPU_SUSPEND
2339 def_bool PM_SLEEP
2340
1da177e4
LT
2341endmenu
2342
d5950b43
SR
2343source "net/Kconfig"
2344
ac25150f 2345source "drivers/Kconfig"
1da177e4
LT
2346
2347source "fs/Kconfig"
2348
1da177e4
LT
2349source "arch/arm/Kconfig.debug"
2350
2351source "security/Kconfig"
2352
2353source "crypto/Kconfig"
2354
2355source "lib/Kconfig"
This page took 1.037874 seconds and 5 git commands to generate.