ARM: pxa: trizeps4 and trizeps4wl use the same file
[deliverable/linux.git] / arch / arm / Kconfig
CommitLineData
1da177e4
LT
1config ARM
2 bool
3 default y
b1b3f49c
RK
4 select ARCH_BINFMT_ELF_RANDOMIZE_PIE
5 select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
3d06770e 6 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
171b3f0d 7 select ARCH_HAVE_CUSTOM_GPIO_H
d7018848 8 select ARCH_MIGHT_HAVE_PC_PARPORT
017f161a 9 select ARCH_USE_BUILTIN_BSWAP
0cbad9c9 10 select ARCH_USE_CMPXCHG_LOCKREF
b1b3f49c 11 select ARCH_WANT_IPC_PARSE_VERSION
ee951c63 12 select BUILDTIME_EXTABLE_SORT if MMU
171b3f0d 13 select CLONE_BACKWARDS
b1b3f49c 14 select CPU_PM if (SUSPEND || CPU_IDLE)
dce5c9e3 15 select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS
4477ca45 16 select GENERIC_ATOMIC64 if (CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI)
b1b3f49c 17 select GENERIC_CLOCKEVENTS_BROADCAST if SMP
171b3f0d 18 select GENERIC_IDLE_POLL_SETUP
b1b3f49c
RK
19 select GENERIC_IRQ_PROBE
20 select GENERIC_IRQ_SHOW
b1b3f49c 21 select GENERIC_PCI_IOMAP
38ff87f7 22 select GENERIC_SCHED_CLOCK
b1b3f49c
RK
23 select GENERIC_SMP_IDLE_THREAD
24 select GENERIC_STRNCPY_FROM_USER
25 select GENERIC_STRNLEN_USER
26 select HARDIRQS_SW_RESEND
09f05d85 27 select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
5cbad0eb 28 select HAVE_ARCH_KGDB
91702175 29 select HAVE_ARCH_SECCOMP_FILTER if (AEABI && !OABI_COMPAT)
0693bf68 30 select HAVE_ARCH_TRACEHOOK
b1b3f49c 31 select HAVE_BPF_JIT
171b3f0d 32 select HAVE_CONTEXT_TRACKING
b1b3f49c 33 select HAVE_C_RECORDMCOUNT
19952a92 34 select HAVE_CC_STACKPROTECTOR
b1b3f49c
RK
35 select HAVE_DEBUG_KMEMLEAK
36 select HAVE_DMA_API_DEBUG
37 select HAVE_DMA_ATTRS
38 select HAVE_DMA_CONTIGUOUS if MMU
80be7a7f 39 select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
dce5c9e3 40 select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU
b1b3f49c 41 select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
0e341af8 42 select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
b1b3f49c 43 select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
1fe53268 44 select HAVE_GENERIC_DMA_COHERENT
b1b3f49c
RK
45 select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
46 select HAVE_IDE if PCI || ISA || PCMCIA
87c46b6c 47 select HAVE_IRQ_TIME_ACCOUNTING
e7db7b42 48 select HAVE_KERNEL_GZIP
f9b493ac 49 select HAVE_KERNEL_LZ4
6e8699f7 50 select HAVE_KERNEL_LZMA
b1b3f49c 51 select HAVE_KERNEL_LZO
a7f464f3 52 select HAVE_KERNEL_XZ
b1b3f49c
RK
53 select HAVE_KPROBES if !XIP_KERNEL
54 select HAVE_KRETPROBES if (HAVE_KPROBES)
55 select HAVE_MEMBLOCK
171b3f0d 56 select HAVE_MOD_ARCH_SPECIFIC if ARM_UNWIND
b1b3f49c 57 select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
7ada189f 58 select HAVE_PERF_EVENTS
49863894
WD
59 select HAVE_PERF_REGS
60 select HAVE_PERF_USER_STACK_DUMP
e513f8bf 61 select HAVE_REGS_AND_STACK_ACCESS_API
b1b3f49c 62 select HAVE_SYSCALL_TRACEPOINTS
af1839eb 63 select HAVE_UID16
31c1fc81 64 select HAVE_VIRT_CPU_ACCOUNTING_GEN
da0ec6f7 65 select IRQ_FORCED_THREADING
3d92a71a 66 select KTIME_SCALAR
171b3f0d 67 select MODULES_USE_ELF_REL
84f452b1 68 select NO_BOOTMEM
171b3f0d
RK
69 select OLD_SIGACTION
70 select OLD_SIGSUSPEND3
b1b3f49c
RK
71 select PERF_USE_VMALLOC
72 select RTC_LIB
73 select SYS_SUPPORTS_APM_EMULATION
171b3f0d
RK
74 # Above selects are sorted alphabetically; please add new ones
75 # according to that. Thanks.
1da177e4
LT
76 help
77 The ARM series is a line of low-power-consumption RISC chip designs
f6c8965a 78 licensed by ARM Ltd and targeted at embedded applications and
1da177e4 79 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
f6c8965a 80 manufactured, but legacy ARM-based PC hardware remains popular in
1da177e4
LT
81 Europe. There is an ARM Linux project with a web page at
82 <http://www.arm.linux.org.uk/>.
83
74facffe
RK
84config ARM_HAS_SG_CHAIN
85 bool
86
4ce63fcd
MS
87config NEED_SG_DMA_LENGTH
88 bool
89
90config ARM_DMA_USE_IOMMU
4ce63fcd 91 bool
b1b3f49c
RK
92 select ARM_HAS_SG_CHAIN
93 select NEED_SG_DMA_LENGTH
4ce63fcd 94
60460abf
SWK
95if ARM_DMA_USE_IOMMU
96
97config ARM_DMA_IOMMU_ALIGNMENT
98 int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
99 range 4 9
100 default 8
101 help
102 DMA mapping framework by default aligns all buffers to the smallest
103 PAGE_SIZE order which is greater than or equal to the requested buffer
104 size. This works well for buffers up to a few hundreds kilobytes, but
105 for larger buffers it just a waste of address space. Drivers which has
106 relatively small addressing window (like 64Mib) might run out of
107 virtual space with just a few allocations.
108
109 With this parameter you can specify the maximum PAGE_SIZE order for
110 DMA IOMMU buffers. Larger buffers will be aligned only to this
111 specified order. The order is expressed as a power of two multiplied
112 by the PAGE_SIZE.
113
114endif
115
1a189b97
RK
116config HAVE_PWM
117 bool
118
0b05da72
HUK
119config MIGHT_HAVE_PCI
120 bool
121
75e7153a
RB
122config SYS_SUPPORTS_APM_EMULATION
123 bool
124
bc581770
LW
125config HAVE_TCM
126 bool
127 select GENERIC_ALLOCATOR
128
e119bfff
RK
129config HAVE_PROC_CPU
130 bool
131
5ea81769
AV
132config NO_IOPORT
133 bool
5ea81769 134
1da177e4
LT
135config EISA
136 bool
137 ---help---
138 The Extended Industry Standard Architecture (EISA) bus was
139 developed as an open alternative to the IBM MicroChannel bus.
140
141 The EISA bus provided some of the features of the IBM MicroChannel
142 bus while maintaining backward compatibility with cards made for
143 the older ISA bus. The EISA bus saw limited use between 1988 and
144 1995 when it was made obsolete by the PCI bus.
145
146 Say Y here if you are building a kernel for an EISA-based machine.
147
148 Otherwise, say N.
149
150config SBUS
151 bool
152
f16fb1ec
RK
153config STACKTRACE_SUPPORT
154 bool
155 default y
156
f76e9154
NP
157config HAVE_LATENCYTOP_SUPPORT
158 bool
159 depends on !SMP
160 default y
161
f16fb1ec
RK
162config LOCKDEP_SUPPORT
163 bool
164 default y
165
7ad1bcb2
RK
166config TRACE_IRQFLAGS_SUPPORT
167 bool
168 default y
169
1da177e4
LT
170config RWSEM_GENERIC_SPINLOCK
171 bool
172 default y
173
174config RWSEM_XCHGADD_ALGORITHM
175 bool
176
f0d1b0b3
DH
177config ARCH_HAS_ILOG2_U32
178 bool
f0d1b0b3
DH
179
180config ARCH_HAS_ILOG2_U64
181 bool
f0d1b0b3 182
89c52ed4
BD
183config ARCH_HAS_CPUFREQ
184 bool
185 help
186 Internal node to signify that the ARCH has CPUFREQ support
187 and that the relevant menu configurations are displayed for
188 it.
189
4a1b5733
EV
190config ARCH_HAS_BANDGAP
191 bool
192
b89c3b16
AM
193config GENERIC_HWEIGHT
194 bool
195 default y
196
1da177e4
LT
197config GENERIC_CALIBRATE_DELAY
198 bool
199 default y
200
a08b6b79
Z
201config ARCH_MAY_HAVE_PC_FDC
202 bool
203
5ac6da66
CL
204config ZONE_DMA
205 bool
5ac6da66 206
ccd7ab7f
FT
207config NEED_DMA_MAP_STATE
208 def_bool y
209
58af4a24
RH
210config ARCH_HAS_DMA_SET_COHERENT_MASK
211 bool
212
1da177e4
LT
213config GENERIC_ISA_DMA
214 bool
215
1da177e4
LT
216config FIQ
217 bool
218
13a5045d
RH
219config NEED_RET_TO_USER
220 bool
221
034d2f5a
AV
222config ARCH_MTD_XIP
223 bool
224
c760fc19
HC
225config VECTORS_BASE
226 hex
6afd6fae 227 default 0xffff0000 if MMU || CPU_HIGH_VECTOR
c760fc19
HC
228 default DRAM_BASE if REMAP_VECTORS_TO_RAM
229 default 0x00000000
230 help
19accfd3
RK
231 The base address of exception vectors. This must be two pages
232 in size.
c760fc19 233
dc21af99 234config ARM_PATCH_PHYS_VIRT
c1becedc
RK
235 bool "Patch physical to virtual translations at runtime" if EMBEDDED
236 default y
b511d75d 237 depends on !XIP_KERNEL && MMU
dc21af99
RK
238 depends on !ARCH_REALVIEW || !SPARSEMEM
239 help
111e9a5c
RK
240 Patch phys-to-virt and virt-to-phys translation functions at
241 boot and module load time according to the position of the
242 kernel in system memory.
dc21af99 243
111e9a5c 244 This can only be used with non-XIP MMU kernels where the base
daece596 245 of physical memory is at a 16MB boundary.
dc21af99 246
c1becedc
RK
247 Only disable this option if you know that you do not require
248 this feature (eg, building a kernel for a single machine) and
249 you need to shrink the kernel to the minimal size.
dc21af99 250
01464226
RH
251config NEED_MACH_GPIO_H
252 bool
253 help
254 Select this when mach/gpio.h is required to provide special
255 definitions for this platform. The need for mach/gpio.h should
256 be avoided when possible.
257
c334bc15
RH
258config NEED_MACH_IO_H
259 bool
260 help
261 Select this when mach/io.h is required to provide special
262 definitions for this platform. The need for mach/io.h should
263 be avoided when possible.
264
0cdc8b92 265config NEED_MACH_MEMORY_H
1b9f95f8
NP
266 bool
267 help
0cdc8b92
NP
268 Select this when mach/memory.h is required to provide special
269 definitions for this platform. The need for mach/memory.h should
270 be avoided when possible.
dc21af99 271
1b9f95f8 272config PHYS_OFFSET
974c0724 273 hex "Physical address of main memory" if MMU
0cdc8b92 274 depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
974c0724 275 default DRAM_BASE if !MMU
111e9a5c 276 help
1b9f95f8
NP
277 Please provide the physical address corresponding to the
278 location of main memory in your system.
cada3c08 279
87e040b6
SG
280config GENERIC_BUG
281 def_bool y
282 depends on BUG
283
1da177e4
LT
284source "init/Kconfig"
285
dc52ddc0
MH
286source "kernel/Kconfig.freezer"
287
1da177e4
LT
288menu "System Type"
289
3c427975
HC
290config MMU
291 bool "MMU-based Paged Memory Management Support"
292 default y
293 help
294 Select if you want MMU-based virtualised addressing space
295 support by paged memory management. If unsure, say 'Y'.
296
ccf50e23
RK
297#
298# The "ARM system type" choice list is ordered alphabetically by option
299# text. Please add new entries in the option alphabetic order.
300#
1da177e4
LT
301choice
302 prompt "ARM system type"
1420b22b
AB
303 default ARCH_VERSATILE if !MMU
304 default ARCH_MULTIPLATFORM if MMU
1da177e4 305
387798b3
RH
306config ARCH_MULTIPLATFORM
307 bool "Allow multiple platforms to be selected"
b1b3f49c 308 depends on MMU
387798b3
RH
309 select ARM_PATCH_PHYS_VIRT
310 select AUTO_ZRELADDR
66314223 311 select COMMON_CLK
387798b3 312 select MULTI_IRQ_HANDLER
66314223
DN
313 select SPARSE_IRQ
314 select USE_OF
66314223 315
4af6fee1
DS
316config ARCH_INTEGRATOR
317 bool "ARM Ltd. Integrator family"
89c52ed4 318 select ARCH_HAS_CPUFREQ
b1b3f49c 319 select ARM_AMBA
fe989145 320 select ARM_PATCH_PHYS_VIRT
321 select AUTO_ZRELADDR
a613163d 322 select COMMON_CLK
f9a6aa43 323 select COMMON_CLK_VERSATILE
b1b3f49c 324 select GENERIC_CLOCKEVENTS
9904f793 325 select HAVE_TCM
c5a0adb5 326 select ICST
b1b3f49c
RK
327 select MULTI_IRQ_HANDLER
328 select NEED_MACH_MEMORY_H
f4b8b319 329 select PLAT_VERSATILE
695436e3 330 select SPARSE_IRQ
d7057e1d 331 select USE_OF
2389d501 332 select VERSATILE_FPGA_IRQ
4af6fee1
DS
333 help
334 Support for ARM's Integrator platform.
335
336config ARCH_REALVIEW
337 bool "ARM Ltd. RealView family"
b1b3f49c 338 select ARCH_WANT_OPTIONAL_GPIOLIB
4af6fee1 339 select ARM_AMBA
b1b3f49c 340 select ARM_TIMER_SP804
f9a6aa43
LW
341 select COMMON_CLK
342 select COMMON_CLK_VERSATILE
ae30ceac 343 select GENERIC_CLOCKEVENTS
b56ba8aa 344 select GPIO_PL061 if GPIOLIB
b1b3f49c 345 select ICST
0cdc8b92 346 select NEED_MACH_MEMORY_H
b1b3f49c
RK
347 select PLAT_VERSATILE
348 select PLAT_VERSATILE_CLCD
4af6fee1
DS
349 help
350 This enables support for ARM Ltd RealView boards.
351
352config ARCH_VERSATILE
353 bool "ARM Ltd. Versatile family"
b1b3f49c 354 select ARCH_WANT_OPTIONAL_GPIOLIB
4af6fee1 355 select ARM_AMBA
b1b3f49c 356 select ARM_TIMER_SP804
4af6fee1 357 select ARM_VIC
6d803ba7 358 select CLKDEV_LOOKUP
b1b3f49c 359 select GENERIC_CLOCKEVENTS
aa3831cf 360 select HAVE_MACH_CLKDEV
c5a0adb5 361 select ICST
f4b8b319 362 select PLAT_VERSATILE
3414ba8c 363 select PLAT_VERSATILE_CLCD
b1b3f49c 364 select PLAT_VERSATILE_CLOCK
2389d501 365 select VERSATILE_FPGA_IRQ
4af6fee1
DS
366 help
367 This enables support for ARM Ltd Versatile board.
368
8fc5ffa0
AV
369config ARCH_AT91
370 bool "Atmel AT91"
f373e8c0 371 select ARCH_REQUIRE_GPIOLIB
bd602995 372 select CLKDEV_LOOKUP
e261501d 373 select IRQ_DOMAIN
01464226 374 select NEED_MACH_GPIO_H
1ac02d79 375 select NEED_MACH_IO_H if PCCARD
6732ae5c
JCPV
376 select PINCTRL
377 select PINCTRL_AT91 if USE_OF
4af6fee1 378 help
929e994f
NF
379 This enables support for systems based on Atmel
380 AT91RM9200 and AT91SAM9* processors.
4af6fee1 381
93e22567
RK
382config ARCH_CLPS711X
383 bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
a3b8d4a5 384 select ARCH_REQUIRE_GPIOLIB
ea7d1bc9 385 select AUTO_ZRELADDR
c99f72ad 386 select CLKSRC_MMIO
93e22567
RK
387 select COMMON_CLK
388 select CPU_ARM720T
4a8355c4 389 select GENERIC_CLOCKEVENTS
6597619f 390 select MFD_SYSCON
99f04c8f 391 select MULTI_IRQ_HANDLER
0d8be81c 392 select SPARSE_IRQ
93e22567
RK
393 help
394 Support for Cirrus Logic 711x/721x/731x based boards.
395
788c9700
RK
396config ARCH_GEMINI
397 bool "Cortina Systems Gemini"
788c9700 398 select ARCH_REQUIRE_GPIOLIB
f3372c01 399 select CLKSRC_MMIO
b1b3f49c 400 select CPU_FA526
f3372c01 401 select GENERIC_CLOCKEVENTS
788c9700
RK
402 help
403 Support for the Cortina Systems Gemini family SoCs
404
1da177e4
LT
405config ARCH_EBSA110
406 bool "EBSA-110"
b1b3f49c 407 select ARCH_USES_GETTIMEOFFSET
c750815e 408 select CPU_SA110
f7e68bbf 409 select ISA
c334bc15 410 select NEED_MACH_IO_H
0cdc8b92 411 select NEED_MACH_MEMORY_H
b1b3f49c 412 select NO_IOPORT
1da177e4
LT
413 help
414 This is an evaluation board for the StrongARM processor available
f6c8965a 415 from Digital. It has limited hardware on-board, including an
1da177e4
LT
416 Ethernet interface, two PCMCIA sockets, two serial ports and a
417 parallel port.
418
6d85e2b0
UKK
419config ARCH_EFM32
420 bool "Energy Micro efm32"
421 depends on !MMU
422 select ARCH_REQUIRE_GPIOLIB
1df13d9d 423 select AUTO_ZRELADDR
6d85e2b0
UKK
424 select ARM_NVIC
425 # CLKSRC_MMIO is wrong here, but needed until a proper fix is merged,
426 # i.e. CLKSRC_EFM32 selecting CLKSRC_MMIO
427 select CLKSRC_MMIO
428 select CLKSRC_OF
429 select COMMON_CLK
430 select CPU_V7M
431 select GENERIC_CLOCKEVENTS
432 select NO_DMA
433 select NO_IOPORT
434 select SPARSE_IRQ
435 select USE_OF
436 help
437 Support for Energy Micro's (now Silicon Labs) efm32 Giant Gecko
438 processors.
439
e7736d47
LB
440config ARCH_EP93XX
441 bool "EP93xx-based"
b1b3f49c
RK
442 select ARCH_HAS_HOLES_MEMORYMODEL
443 select ARCH_REQUIRE_GPIOLIB
444 select ARCH_USES_GETTIMEOFFSET
e7736d47
LB
445 select ARM_AMBA
446 select ARM_VIC
6d803ba7 447 select CLKDEV_LOOKUP
b1b3f49c 448 select CPU_ARM920T
5725aeae 449 select NEED_MACH_MEMORY_H
e7736d47
LB
450 help
451 This enables support for the Cirrus EP93xx series of CPUs.
452
1da177e4
LT
453config ARCH_FOOTBRIDGE
454 bool "FootBridge"
c750815e 455 select CPU_SA110
1da177e4 456 select FOOTBRIDGE
4e8d7637 457 select GENERIC_CLOCKEVENTS
d0ee9f40 458 select HAVE_IDE
8ef6e620 459 select NEED_MACH_IO_H if !MMU
0cdc8b92 460 select NEED_MACH_MEMORY_H
f999b8bd
MM
461 help
462 Support for systems based on the DC21285 companion chip
463 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
1da177e4 464
4af6fee1
DS
465config ARCH_NETX
466 bool "Hilscher NetX based"
b1b3f49c 467 select ARM_VIC
234b6ced 468 select CLKSRC_MMIO
c750815e 469 select CPU_ARM926T
2fcfe6b8 470 select GENERIC_CLOCKEVENTS
f999b8bd 471 help
4af6fee1
DS
472 This enables support for systems based on the Hilscher NetX Soc
473
3b938be6
RK
474config ARCH_IOP13XX
475 bool "IOP13xx-based"
476 depends on MMU
b1b3f49c 477 select CPU_XSC3
0cdc8b92 478 select NEED_MACH_MEMORY_H
13a5045d 479 select NEED_RET_TO_USER
b1b3f49c
RK
480 select PCI
481 select PLAT_IOP
482 select VMSPLIT_1G
3b938be6
RK
483 help
484 Support for Intel's IOP13XX (XScale) family of processors.
485
3f7e5815
LB
486config ARCH_IOP32X
487 bool "IOP32x-based"
a4f7e763 488 depends on MMU
b1b3f49c 489 select ARCH_REQUIRE_GPIOLIB
c750815e 490 select CPU_XSCALE
e9004f50 491 select GPIO_IOP
13a5045d 492 select NEED_RET_TO_USER
f7e68bbf 493 select PCI
b1b3f49c 494 select PLAT_IOP
f999b8bd 495 help
3f7e5815
LB
496 Support for Intel's 80219 and IOP32X (XScale) family of
497 processors.
498
499config ARCH_IOP33X
500 bool "IOP33x-based"
501 depends on MMU
b1b3f49c 502 select ARCH_REQUIRE_GPIOLIB
c750815e 503 select CPU_XSCALE
e9004f50 504 select GPIO_IOP
13a5045d 505 select NEED_RET_TO_USER
3f7e5815 506 select PCI
b1b3f49c 507 select PLAT_IOP
3f7e5815
LB
508 help
509 Support for Intel's IOP33X (XScale) family of processors.
1da177e4 510
3b938be6
RK
511config ARCH_IXP4XX
512 bool "IXP4xx-based"
a4f7e763 513 depends on MMU
58af4a24 514 select ARCH_HAS_DMA_SET_COHERENT_MASK
d10d2d48 515 select ARCH_SUPPORTS_BIG_ENDIAN
b1b3f49c 516 select ARCH_REQUIRE_GPIOLIB
234b6ced 517 select CLKSRC_MMIO
c750815e 518 select CPU_XSCALE
b1b3f49c 519 select DMABOUNCE if PCI
3b938be6 520 select GENERIC_CLOCKEVENTS
0b05da72 521 select MIGHT_HAVE_PCI
c334bc15 522 select NEED_MACH_IO_H
9296d94d 523 select USB_EHCI_BIG_ENDIAN_DESC
171b3f0d 524 select USB_EHCI_BIG_ENDIAN_MMIO
c4713074 525 help
3b938be6 526 Support for Intel's IXP4XX (XScale) family of processors.
c4713074 527
edabd38e
SB
528config ARCH_DOVE
529 bool "Marvell Dove"
edabd38e 530 select ARCH_REQUIRE_GPIOLIB
756b2531 531 select CPU_PJ4
edabd38e 532 select GENERIC_CLOCKEVENTS
0f81bd43 533 select MIGHT_HAVE_PCI
171b3f0d 534 select MVEBU_MBUS
9139acd1
SH
535 select PINCTRL
536 select PINCTRL_DOVE
abcda1dc 537 select PLAT_ORION_LEGACY
0f81bd43 538 select USB_ARCH_HAS_EHCI
edabd38e
SB
539 help
540 Support for the Marvell Dove SoC 88AP510
541
651c74c7
SB
542config ARCH_KIRKWOOD
543 bool "Marvell Kirkwood"
0e2ee0c0 544 select ARCH_HAS_CPUFREQ
a8865655 545 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 546 select CPU_FEROCEON
651c74c7 547 select GENERIC_CLOCKEVENTS
171b3f0d 548 select MVEBU_MBUS
b1b3f49c 549 select PCI
1dc831bf 550 select PCI_QUIRKS
f9e75922
AL
551 select PINCTRL
552 select PINCTRL_KIRKWOOD
abcda1dc 553 select PLAT_ORION_LEGACY
651c74c7
SB
554 help
555 Support for the following Marvell Kirkwood series SoCs:
556 88F6180, 88F6192 and 88F6281.
557
794d15b2
SS
558config ARCH_MV78XX0
559 bool "Marvell MV78xx0"
a8865655 560 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 561 select CPU_FEROCEON
794d15b2 562 select GENERIC_CLOCKEVENTS
171b3f0d 563 select MVEBU_MBUS
b1b3f49c 564 select PCI
abcda1dc 565 select PLAT_ORION_LEGACY
794d15b2
SS
566 help
567 Support for the following Marvell MV78xx0 series SoCs:
568 MV781x0, MV782x0.
569
9dd0b194 570config ARCH_ORION5X
585cf175
TP
571 bool "Marvell Orion"
572 depends on MMU
a8865655 573 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 574 select CPU_FEROCEON
51cbff1d 575 select GENERIC_CLOCKEVENTS
171b3f0d 576 select MVEBU_MBUS
b1b3f49c 577 select PCI
abcda1dc 578 select PLAT_ORION_LEGACY
585cf175 579 help
9dd0b194 580 Support for the following Marvell Orion 5x series SoCs:
d2b2a6bb 581 Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
d323ade1 582 Orion-2 (5281), Orion-1-90 (6183).
585cf175 583
788c9700 584config ARCH_MMP
2f7e8fae 585 bool "Marvell PXA168/910/MMP2"
788c9700 586 depends on MMU
788c9700 587 select ARCH_REQUIRE_GPIOLIB
6d803ba7 588 select CLKDEV_LOOKUP
b1b3f49c 589 select GENERIC_ALLOCATOR
788c9700 590 select GENERIC_CLOCKEVENTS
157d2644 591 select GPIO_PXA
c24b3114 592 select IRQ_DOMAIN
0f374561 593 select MULTI_IRQ_HANDLER
7c8f86a4 594 select PINCTRL
788c9700 595 select PLAT_PXA
0bd86961 596 select SPARSE_IRQ
788c9700 597 help
2f7e8fae 598 Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
788c9700
RK
599
600config ARCH_KS8695
601 bool "Micrel/Kendin KS8695"
98830bc9 602 select ARCH_REQUIRE_GPIOLIB
c7e783d6 603 select CLKSRC_MMIO
b1b3f49c 604 select CPU_ARM922T
c7e783d6 605 select GENERIC_CLOCKEVENTS
b1b3f49c 606 select NEED_MACH_MEMORY_H
788c9700
RK
607 help
608 Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
609 System-on-Chip devices.
610
788c9700
RK
611config ARCH_W90X900
612 bool "Nuvoton W90X900 CPU"
c52d3d68 613 select ARCH_REQUIRE_GPIOLIB
6d803ba7 614 select CLKDEV_LOOKUP
6fa5d5f7 615 select CLKSRC_MMIO
b1b3f49c 616 select CPU_ARM926T
58b5369e 617 select GENERIC_CLOCKEVENTS
788c9700 618 help
a8bc4ead 619 Support for Nuvoton (Winbond logic dept.) ARM9 processor,
620 At present, the w90x900 has been renamed nuc900, regarding
621 the ARM series product line, you can login the following
622 link address to know more.
623
624 <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
625 ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
788c9700 626
93e22567
RK
627config ARCH_LPC32XX
628 bool "NXP LPC32XX"
629 select ARCH_REQUIRE_GPIOLIB
630 select ARM_AMBA
631 select CLKDEV_LOOKUP
632 select CLKSRC_MMIO
633 select CPU_ARM926T
634 select GENERIC_CLOCKEVENTS
635 select HAVE_IDE
636 select HAVE_PWM
637 select USB_ARCH_HAS_OHCI
638 select USE_OF
639 help
640 Support for the NXP LPC32XX family of processors
641
1da177e4 642config ARCH_PXA
2c8086a5 643 bool "PXA2xx/PXA3xx-based"
a4f7e763 644 depends on MMU
89c52ed4 645 select ARCH_HAS_CPUFREQ
b1b3f49c
RK
646 select ARCH_MTD_XIP
647 select ARCH_REQUIRE_GPIOLIB
648 select ARM_CPU_SUSPEND if PM
649 select AUTO_ZRELADDR
6d803ba7 650 select CLKDEV_LOOKUP
234b6ced 651 select CLKSRC_MMIO
981d0f39 652 select GENERIC_CLOCKEVENTS
157d2644 653 select GPIO_PXA
d0ee9f40 654 select HAVE_IDE
b1b3f49c 655 select MULTI_IRQ_HANDLER
b1b3f49c
RK
656 select PLAT_PXA
657 select SPARSE_IRQ
f999b8bd 658 help
2c8086a5 659 Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
1da177e4 660
4f204117 661config ARCH_MSM_NODT
788c9700 662 bool "Qualcomm MSM"
4f204117 663 select ARCH_MSM
923a081c 664 select ARCH_REQUIRE_GPIOLIB
8cc7f533 665 select COMMON_CLK
b1b3f49c 666 select GENERIC_CLOCKEVENTS
49cbe786 667 help
4b53eb4f
DW
668 Support for Qualcomm MSM/QSD based systems. This runs on the
669 apps processor of the MSM/QSD and depends on a shared memory
670 interface to the modem processor which runs the baseband
671 stack and controls some vital subsystems
672 (clock and power control, etc).
49cbe786 673
bf98c1ea 674config ARCH_SHMOBILE_LEGACY
0d9fd616 675 bool "Renesas ARM SoCs (non-multiplatform)"
bf98c1ea 676 select ARCH_SHMOBILE
69469995 677 select ARM_PATCH_PHYS_VIRT
5e93c6b4 678 select CLKDEV_LOOKUP
b1b3f49c 679 select GENERIC_CLOCKEVENTS
4c3ffffd 680 select HAVE_ARM_SCU if SMP
a894fcc2 681 select HAVE_ARM_TWD if SMP
aa3831cf 682 select HAVE_MACH_CLKDEV
3b55658a 683 select HAVE_SMP
ce5ea9f3 684 select MIGHT_HAVE_CACHE_L2X0
60f1435c 685 select MULTI_IRQ_HANDLER
b1b3f49c 686 select NO_IOPORT
2cd3c927 687 select PINCTRL
b1b3f49c
RK
688 select PM_GENERIC_DOMAINS if PM
689 select SPARSE_IRQ
c793c1b0 690 help
0d9fd616
LP
691 Support for Renesas ARM SoC platforms using a non-multiplatform
692 kernel. This includes the SH-Mobile, R-Mobile, EMMA-Mobile, R-Car
693 and RZ families.
c793c1b0 694
1da177e4
LT
695config ARCH_RPC
696 bool "RiscPC"
697 select ARCH_ACORN
a08b6b79 698 select ARCH_MAY_HAVE_PC_FDC
07f841b7 699 select ARCH_SPARSEMEM_ENABLE
5cfc8ee0 700 select ARCH_USES_GETTIMEOFFSET
b1b3f49c 701 select FIQ
d0ee9f40 702 select HAVE_IDE
b1b3f49c
RK
703 select HAVE_PATA_PLATFORM
704 select ISA_DMA_API
c334bc15 705 select NEED_MACH_IO_H
0cdc8b92 706 select NEED_MACH_MEMORY_H
b1b3f49c 707 select NO_IOPORT
b4811bac 708 select VIRT_TO_BUS
1da177e4
LT
709 help
710 On the Acorn Risc-PC, Linux can support the internal IDE disk and
711 CD-ROM interface, serial and parallel port, and the floppy drive.
712
713config ARCH_SA1100
714 bool "SA1100-based"
89c52ed4 715 select ARCH_HAS_CPUFREQ
b1b3f49c
RK
716 select ARCH_MTD_XIP
717 select ARCH_REQUIRE_GPIOLIB
718 select ARCH_SPARSEMEM_ENABLE
719 select CLKDEV_LOOKUP
720 select CLKSRC_MMIO
1937f5b9 721 select CPU_FREQ
b1b3f49c 722 select CPU_SA1100
3e238be2 723 select GENERIC_CLOCKEVENTS
d0ee9f40 724 select HAVE_IDE
b1b3f49c 725 select ISA
0cdc8b92 726 select NEED_MACH_MEMORY_H
375dec92 727 select SPARSE_IRQ
f999b8bd
MM
728 help
729 Support for StrongARM 11x0 based boards.
1da177e4 730
b130d5c2
KK
731config ARCH_S3C24XX
732 bool "Samsung S3C24XX SoCs"
9d56c02a 733 select ARCH_HAS_CPUFREQ
53650430 734 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 735 select CLKDEV_LOOKUP
4280506a 736 select CLKSRC_SAMSUNG_PWM
7f78b6eb 737 select GENERIC_CLOCKEVENTS
880cf071 738 select GPIO_SAMSUNG
20676c15 739 select HAVE_S3C2410_I2C if I2C
b130d5c2 740 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 741 select HAVE_S3C_RTC if RTC_CLASS
17453dd2 742 select MULTI_IRQ_HANDLER
c334bc15 743 select NEED_MACH_IO_H
cd8dc7ae 744 select SAMSUNG_ATAGS
1da177e4 745 help
b130d5c2
KK
746 Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
747 and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
748 (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
749 Samsung SMDK2410 development board (and derivatives).
63b1f51b 750
a08ab637
BD
751config ARCH_S3C64XX
752 bool "Samsung S3C64XX"
b1b3f49c
RK
753 select ARCH_HAS_CPUFREQ
754 select ARCH_REQUIRE_GPIOLIB
1db0287a 755 select ARM_AMBA
89f0ce72 756 select ARM_VIC
b1b3f49c 757 select CLKDEV_LOOKUP
4280506a 758 select CLKSRC_SAMSUNG_PWM
b69f460d 759 select COMMON_CLK
70bacadb 760 select CPU_V6K
04a49b71 761 select GENERIC_CLOCKEVENTS
880cf071 762 select GPIO_SAMSUNG
b1b3f49c
RK
763 select HAVE_S3C2410_I2C if I2C
764 select HAVE_S3C2410_WATCHDOG if WATCHDOG
6700397a 765 select HAVE_TCM
89f0ce72 766 select NO_IOPORT
b1b3f49c 767 select PLAT_SAMSUNG
6e2d9e93 768 select PM_GENERIC_DOMAINS
b1b3f49c
RK
769 select S3C_DEV_NAND
770 select S3C_GPIO_TRACK
cd8dc7ae 771 select SAMSUNG_ATAGS
6e2d9e93 772 select SAMSUNG_WAKEMASK
88f59738 773 select SAMSUNG_WDT_RESET
89f0ce72 774 select USB_ARCH_HAS_OHCI
a08ab637
BD
775 help
776 Samsung S3C64XX series based systems
777
49b7a491
KK
778config ARCH_S5P64X0
779 bool "Samsung S5P6440 S5P6450"
d8b22d25 780 select CLKDEV_LOOKUP
4280506a 781 select CLKSRC_SAMSUNG_PWM
b1b3f49c 782 select CPU_V6
9e65bbf2 783 select GENERIC_CLOCKEVENTS
880cf071 784 select GPIO_SAMSUNG
20676c15 785 select HAVE_S3C2410_I2C if I2C
b1b3f49c 786 select HAVE_S3C2410_WATCHDOG if WATCHDOG
754961a8 787 select HAVE_S3C_RTC if RTC_CLASS
01464226 788 select NEED_MACH_GPIO_H
cd8dc7ae 789 select SAMSUNG_ATAGS
171b3f0d 790 select SAMSUNG_WDT_RESET
c4ffccdd 791 help
49b7a491
KK
792 Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
793 SMDK6450.
c4ffccdd 794
acc84707
MS
795config ARCH_S5PC100
796 bool "Samsung S5PC100"
53650430 797 select ARCH_REQUIRE_GPIOLIB
29e8eb0f 798 select CLKDEV_LOOKUP
4280506a 799 select CLKSRC_SAMSUNG_PWM
5a7652f2 800 select CPU_V7
6a5a2e3b 801 select GENERIC_CLOCKEVENTS
880cf071 802 select GPIO_SAMSUNG
20676c15 803 select HAVE_S3C2410_I2C if I2C
c39d8d55 804 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 805 select HAVE_S3C_RTC if RTC_CLASS
01464226 806 select NEED_MACH_GPIO_H
cd8dc7ae 807 select SAMSUNG_ATAGS
171b3f0d 808 select SAMSUNG_WDT_RESET
5a7652f2 809 help
acc84707 810 Samsung S5PC100 series based systems
5a7652f2 811
170f4e42
KK
812config ARCH_S5PV210
813 bool "Samsung S5PV210/S5PC110"
b1b3f49c 814 select ARCH_HAS_CPUFREQ
0f75a96b 815 select ARCH_HAS_HOLES_MEMORYMODEL
b1b3f49c 816 select ARCH_SPARSEMEM_ENABLE
b2a9dd46 817 select CLKDEV_LOOKUP
4280506a 818 select CLKSRC_SAMSUNG_PWM
b1b3f49c 819 select CPU_V7
9e65bbf2 820 select GENERIC_CLOCKEVENTS
880cf071 821 select GPIO_SAMSUNG
20676c15 822 select HAVE_S3C2410_I2C if I2C
c39d8d55 823 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 824 select HAVE_S3C_RTC if RTC_CLASS
01464226 825 select NEED_MACH_GPIO_H
0cdc8b92 826 select NEED_MACH_MEMORY_H
cd8dc7ae 827 select SAMSUNG_ATAGS
170f4e42
KK
828 help
829 Samsung S5PV210/S5PC110 series based systems
830
83014579 831config ARCH_EXYNOS
93e22567 832 bool "Samsung EXYNOS"
b1b3f49c 833 select ARCH_HAS_CPUFREQ
0f75a96b 834 select ARCH_HAS_HOLES_MEMORYMODEL
e245f969 835 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 836 select ARCH_SPARSEMEM_ENABLE
e245f969 837 select ARM_GIC
340fcb5c 838 select COMMON_CLK
b1b3f49c 839 select CPU_V7
cc0e72b8 840 select GENERIC_CLOCKEVENTS
20676c15 841 select HAVE_S3C2410_I2C if I2C
c39d8d55 842 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 843 select HAVE_S3C_RTC if RTC_CLASS
0cdc8b92 844 select NEED_MACH_MEMORY_H
6e726ea4 845 select SPARSE_IRQ
f8b1ac01 846 select USE_OF
cc0e72b8 847 help
83014579 848 Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
cc0e72b8 849
7c6337e2
KH
850config ARCH_DAVINCI
851 bool "TI DaVinci"
b1b3f49c 852 select ARCH_HAS_HOLES_MEMORYMODEL
dce1115b 853 select ARCH_REQUIRE_GPIOLIB
6d803ba7 854 select CLKDEV_LOOKUP
20e9969b 855 select GENERIC_ALLOCATOR
b1b3f49c 856 select GENERIC_CLOCKEVENTS
dc7ad3b3 857 select GENERIC_IRQ_CHIP
b1b3f49c 858 select HAVE_IDE
3ad7a42d 859 select TI_PRIV_EDMA
689e331f 860 select USE_OF
b1b3f49c 861 select ZONE_DMA
7c6337e2
KH
862 help
863 Support for TI's DaVinci platform.
864
a0694861
TL
865config ARCH_OMAP1
866 bool "TI OMAP1"
00a36698 867 depends on MMU
89c52ed4 868 select ARCH_HAS_CPUFREQ
9af915da 869 select ARCH_HAS_HOLES_MEMORYMODEL
a0694861 870 select ARCH_OMAP
21f47fbc 871 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 872 select CLKDEV_LOOKUP
d6e15d78 873 select CLKSRC_MMIO
b1b3f49c 874 select GENERIC_CLOCKEVENTS
a0694861 875 select GENERIC_IRQ_CHIP
a0694861
TL
876 select HAVE_IDE
877 select IRQ_DOMAIN
878 select NEED_MACH_IO_H if PCCARD
879 select NEED_MACH_MEMORY_H
21f47fbc 880 help
a0694861 881 Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
02c981c0 882
1da177e4
LT
883endchoice
884
387798b3
RH
885menu "Multiple platform selection"
886 depends on ARCH_MULTIPLATFORM
887
888comment "CPU Core family selection"
889
387798b3
RH
890config ARCH_MULTI_V4T
891 bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
387798b3 892 depends on !ARCH_MULTI_V6_V7
b1b3f49c 893 select ARCH_MULTI_V4_V5
24e860fb
AB
894 select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \
895 CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \
896 CPU_ARM925T || CPU_ARM940T)
387798b3
RH
897
898config ARCH_MULTI_V5
899 bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
387798b3 900 depends on !ARCH_MULTI_V6_V7
b1b3f49c 901 select ARCH_MULTI_V4_V5
24e860fb
AB
902 select CPU_ARM926T if (!CPU_ARM946E || CPU_ARM1020 || \
903 CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \
904 CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON)
387798b3
RH
905
906config ARCH_MULTI_V4_V5
907 bool
908
909config ARCH_MULTI_V6
8dda05cc 910 bool "ARMv6 based platforms (ARM11)"
387798b3 911 select ARCH_MULTI_V6_V7
b1b3f49c 912 select CPU_V6
387798b3
RH
913
914config ARCH_MULTI_V7
8dda05cc 915 bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
387798b3
RH
916 default y
917 select ARCH_MULTI_V6_V7
b1b3f49c 918 select CPU_V7
387798b3
RH
919
920config ARCH_MULTI_V6_V7
921 bool
922
923config ARCH_MULTI_CPU_AUTO
924 def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
925 select ARCH_MULTI_V5
926
927endmenu
928
ccf50e23
RK
929#
930# This is sorted alphabetically by mach-* pathname. However, plat-*
931# Kconfigs may be included either alphabetically (according to the
932# plat- suffix) or along side the corresponding mach-* source.
933#
3e93a22b
GC
934source "arch/arm/mach-mvebu/Kconfig"
935
95b8f20f
RK
936source "arch/arm/mach-at91/Kconfig"
937
8ac49e04
CD
938source "arch/arm/mach-bcm/Kconfig"
939
f1ac922d
SW
940source "arch/arm/mach-bcm2835/Kconfig"
941
1c37fa10
SH
942source "arch/arm/mach-berlin/Kconfig"
943
1da177e4
LT
944source "arch/arm/mach-clps711x/Kconfig"
945
d94f944e
AV
946source "arch/arm/mach-cns3xxx/Kconfig"
947
95b8f20f
RK
948source "arch/arm/mach-davinci/Kconfig"
949
950source "arch/arm/mach-dove/Kconfig"
951
e7736d47
LB
952source "arch/arm/mach-ep93xx/Kconfig"
953
1da177e4
LT
954source "arch/arm/mach-footbridge/Kconfig"
955
59d3a193
PZ
956source "arch/arm/mach-gemini/Kconfig"
957
387798b3
RH
958source "arch/arm/mach-highbank/Kconfig"
959
389ee0c2
HZ
960source "arch/arm/mach-hisi/Kconfig"
961
1da177e4
LT
962source "arch/arm/mach-integrator/Kconfig"
963
3f7e5815
LB
964source "arch/arm/mach-iop32x/Kconfig"
965
966source "arch/arm/mach-iop33x/Kconfig"
1da177e4 967
285f5fa7
DW
968source "arch/arm/mach-iop13xx/Kconfig"
969
1da177e4
LT
970source "arch/arm/mach-ixp4xx/Kconfig"
971
828989ad
SS
972source "arch/arm/mach-keystone/Kconfig"
973
95b8f20f
RK
974source "arch/arm/mach-kirkwood/Kconfig"
975
976source "arch/arm/mach-ks8695/Kconfig"
977
95b8f20f
RK
978source "arch/arm/mach-msm/Kconfig"
979
17723fd3
JJ
980source "arch/arm/mach-moxart/Kconfig"
981
794d15b2
SS
982source "arch/arm/mach-mv78xx0/Kconfig"
983
3995eb82 984source "arch/arm/mach-imx/Kconfig"
1da177e4 985
1d3f33d5
SG
986source "arch/arm/mach-mxs/Kconfig"
987
95b8f20f 988source "arch/arm/mach-netx/Kconfig"
49cbe786 989
95b8f20f 990source "arch/arm/mach-nomadik/Kconfig"
95b8f20f 991
9851ca57
DT
992source "arch/arm/mach-nspire/Kconfig"
993
d48af15e
TL
994source "arch/arm/plat-omap/Kconfig"
995
996source "arch/arm/mach-omap1/Kconfig"
1da177e4 997
1dbae815
TL
998source "arch/arm/mach-omap2/Kconfig"
999
9dd0b194 1000source "arch/arm/mach-orion5x/Kconfig"
585cf175 1001
387798b3
RH
1002source "arch/arm/mach-picoxcell/Kconfig"
1003
95b8f20f
RK
1004source "arch/arm/mach-pxa/Kconfig"
1005source "arch/arm/plat-pxa/Kconfig"
585cf175 1006
95b8f20f
RK
1007source "arch/arm/mach-mmp/Kconfig"
1008
1009source "arch/arm/mach-realview/Kconfig"
1010
d63dc051
HS
1011source "arch/arm/mach-rockchip/Kconfig"
1012
95b8f20f 1013source "arch/arm/mach-sa1100/Kconfig"
edabd38e 1014
cf383678 1015source "arch/arm/plat-samsung/Kconfig"
a21765a7 1016
387798b3
RH
1017source "arch/arm/mach-socfpga/Kconfig"
1018
a7ed099f 1019source "arch/arm/mach-spear/Kconfig"
a21765a7 1020
65ebcc11
SK
1021source "arch/arm/mach-sti/Kconfig"
1022
85fd6d63 1023source "arch/arm/mach-s3c24xx/Kconfig"
1da177e4 1024
431107ea 1025source "arch/arm/mach-s3c64xx/Kconfig"
a08ab637 1026
49b7a491 1027source "arch/arm/mach-s5p64x0/Kconfig"
c4ffccdd 1028
5a7652f2 1029source "arch/arm/mach-s5pc100/Kconfig"
5a7652f2 1030
170f4e42
KK
1031source "arch/arm/mach-s5pv210/Kconfig"
1032
83014579 1033source "arch/arm/mach-exynos/Kconfig"
cc0e72b8 1034
882d01f9 1035source "arch/arm/mach-shmobile/Kconfig"
52c543f9 1036
3b52634f
MR
1037source "arch/arm/mach-sunxi/Kconfig"
1038
156a0997
BS
1039source "arch/arm/mach-prima2/Kconfig"
1040
c5f80065
EG
1041source "arch/arm/mach-tegra/Kconfig"
1042
95b8f20f 1043source "arch/arm/mach-u300/Kconfig"
1da177e4 1044
95b8f20f 1045source "arch/arm/mach-ux500/Kconfig"
1da177e4
LT
1046
1047source "arch/arm/mach-versatile/Kconfig"
1048
ceade897 1049source "arch/arm/mach-vexpress/Kconfig"
420c34e4 1050source "arch/arm/plat-versatile/Kconfig"
ceade897 1051
2a0ba738
MZ
1052source "arch/arm/mach-virt/Kconfig"
1053
6f35f9a9
TP
1054source "arch/arm/mach-vt8500/Kconfig"
1055
7ec80ddf 1056source "arch/arm/mach-w90x900/Kconfig"
1057
9a45eb69
JC
1058source "arch/arm/mach-zynq/Kconfig"
1059
1da177e4
LT
1060# Definitions to make life easier
1061config ARCH_ACORN
1062 bool
1063
7ae1f7ec
LB
1064config PLAT_IOP
1065 bool
469d3044 1066 select GENERIC_CLOCKEVENTS
7ae1f7ec 1067
69b02f6a
LB
1068config PLAT_ORION
1069 bool
bfe45e0b 1070 select CLKSRC_MMIO
b1b3f49c 1071 select COMMON_CLK
dc7ad3b3 1072 select GENERIC_IRQ_CHIP
278b45b0 1073 select IRQ_DOMAIN
69b02f6a 1074
abcda1dc
TP
1075config PLAT_ORION_LEGACY
1076 bool
1077 select PLAT_ORION
1078
bd5ce433
EM
1079config PLAT_PXA
1080 bool
1081
f4b8b319
RK
1082config PLAT_VERSATILE
1083 bool
1084
e3887714
RK
1085config ARM_TIMER_SP804
1086 bool
bfe45e0b 1087 select CLKSRC_MMIO
7a0eca71 1088 select CLKSRC_OF if OF
e3887714 1089
d9a1beaa
AC
1090source "arch/arm/firmware/Kconfig"
1091
1da177e4
LT
1092source arch/arm/mm/Kconfig
1093
958cab0f
RK
1094config ARM_NR_BANKS
1095 int
1096 default 16 if ARCH_EP93XX
1097 default 8
1098
afe4b25e 1099config IWMMXT
698613b6 1100 bool "Enable iWMMXt support" if !CPU_PJ4
ef6c8445 1101 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
698613b6 1102 default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4
afe4b25e
LB
1103 help
1104 Enable support for iWMMXt context switching at run time if
1105 running on a CPU that supports it.
1106
52108641 1107config MULTI_IRQ_HANDLER
1108 bool
1109 help
1110 Allow each machine to specify it's own IRQ handler at run time.
1111
3b93e7b0
HC
1112if !MMU
1113source "arch/arm/Kconfig-nommu"
1114endif
1115
3e0a07f8
GC
1116config PJ4B_ERRATA_4742
1117 bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation"
1118 depends on CPU_PJ4B && MACH_ARMADA_370
1119 default y
1120 help
1121 When coming out of either a Wait for Interrupt (WFI) or a Wait for
1122 Event (WFE) IDLE states, a specific timing sensitivity exists between
1123 the retiring WFI/WFE instructions and the newly issued subsequent
1124 instructions. This sensitivity can result in a CPU hang scenario.
1125 Workaround:
1126 The software must insert either a Data Synchronization Barrier (DSB)
1127 or Data Memory Barrier (DMB) command immediately after the WFI/WFE
1128 instruction
1129
f0c4b8d6
WD
1130config ARM_ERRATA_326103
1131 bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
1132 depends on CPU_V6
1133 help
1134 Executing a SWP instruction to read-only memory does not set bit 11
1135 of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
1136 treat the access as a read, preventing a COW from occurring and
1137 causing the faulting task to livelock.
1138
9cba3ccc
CM
1139config ARM_ERRATA_411920
1140 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
e399b1a4 1141 depends on CPU_V6 || CPU_V6K
9cba3ccc
CM
1142 help
1143 Invalidation of the Instruction Cache operation can
1144 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
1145 It does not affect the MPCore. This option enables the ARM Ltd.
1146 recommended workaround.
1147
7ce236fc
CM
1148config ARM_ERRATA_430973
1149 bool "ARM errata: Stale prediction on replaced interworking branch"
1150 depends on CPU_V7
1151 help
1152 This option enables the workaround for the 430973 Cortex-A8
1153 (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
1154 interworking branch is replaced with another code sequence at the
1155 same virtual address, whether due to self-modifying code or virtual
1156 to physical address re-mapping, Cortex-A8 does not recover from the
1157 stale interworking branch prediction. This results in Cortex-A8
1158 executing the new code sequence in the incorrect ARM or Thumb state.
1159 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
1160 and also flushes the branch target cache at every context switch.
1161 Note that setting specific bits in the ACTLR register may not be
1162 available in non-secure mode.
1163
855c551f
CM
1164config ARM_ERRATA_458693
1165 bool "ARM errata: Processor deadlock when a false hazard is created"
1166 depends on CPU_V7
62e4d357 1167 depends on !ARCH_MULTIPLATFORM
855c551f
CM
1168 help
1169 This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1170 erratum. For very specific sequences of memory operations, it is
1171 possible for a hazard condition intended for a cache line to instead
1172 be incorrectly associated with a different cache line. This false
1173 hazard might then cause a processor deadlock. The workaround enables
1174 the L1 caching of the NEON accesses and disables the PLD instruction
1175 in the ACTLR register. Note that setting specific bits in the ACTLR
1176 register may not be available in non-secure mode.
1177
0516e464
CM
1178config ARM_ERRATA_460075
1179 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
1180 depends on CPU_V7
62e4d357 1181 depends on !ARCH_MULTIPLATFORM
0516e464
CM
1182 help
1183 This option enables the workaround for the 460075 Cortex-A8 (r2p0)
1184 erratum. Any asynchronous access to the L2 cache may encounter a
1185 situation in which recent store transactions to the L2 cache are lost
1186 and overwritten with stale memory contents from external memory. The
1187 workaround disables the write-allocate mode for the L2 cache via the
1188 ACTLR register. Note that setting specific bits in the ACTLR register
1189 may not be available in non-secure mode.
1190
9f05027c
WD
1191config ARM_ERRATA_742230
1192 bool "ARM errata: DMB operation may be faulty"
1193 depends on CPU_V7 && SMP
62e4d357 1194 depends on !ARCH_MULTIPLATFORM
9f05027c
WD
1195 help
1196 This option enables the workaround for the 742230 Cortex-A9
1197 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
1198 between two write operations may not ensure the correct visibility
1199 ordering of the two writes. This workaround sets a specific bit in
1200 the diagnostic register of the Cortex-A9 which causes the DMB
1201 instruction to behave as a DSB, ensuring the correct behaviour of
1202 the two writes.
1203
a672e99b
WD
1204config ARM_ERRATA_742231
1205 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1206 depends on CPU_V7 && SMP
62e4d357 1207 depends on !ARCH_MULTIPLATFORM
a672e99b
WD
1208 help
1209 This option enables the workaround for the 742231 Cortex-A9
1210 (r2p0..r2p2) erratum. Under certain conditions, specific to the
1211 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1212 accessing some data located in the same cache line, may get corrupted
1213 data due to bad handling of the address hazard when the line gets
1214 replaced from one of the CPUs at the same time as another CPU is
1215 accessing it. This workaround sets specific bits in the diagnostic
1216 register of the Cortex-A9 which reduces the linefill issuing
1217 capabilities of the processor.
1218
9e65582a 1219config PL310_ERRATA_588369
fa0ce403 1220 bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
2839e06c 1221 depends on CACHE_L2X0
9e65582a
SS
1222 help
1223 The PL310 L2 cache controller implements three types of Clean &
1224 Invalidate maintenance operations: by Physical Address
1225 (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
1226 They are architecturally defined to behave as the execution of a
1227 clean operation followed immediately by an invalidate operation,
1228 both performing to the same memory location. This functionality
1229 is not correctly implemented in PL310 as clean lines are not
2839e06c 1230 invalidated as a result of these operations.
cdf357f1 1231
69155794
JM
1232config ARM_ERRATA_643719
1233 bool "ARM errata: LoUIS bit field in CLIDR register is incorrect"
1234 depends on CPU_V7 && SMP
1235 help
1236 This option enables the workaround for the 643719 Cortex-A9 (prior to
1237 r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR
1238 register returns zero when it should return one. The workaround
1239 corrects this value, ensuring cache maintenance operations which use
1240 it behave as intended and avoiding data corruption.
1241
cdf357f1
WD
1242config ARM_ERRATA_720789
1243 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
e66dc745 1244 depends on CPU_V7
cdf357f1
WD
1245 help
1246 This option enables the workaround for the 720789 Cortex-A9 (prior to
1247 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1248 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1249 As a consequence of this erratum, some TLB entries which should be
1250 invalidated are not, resulting in an incoherency in the system page
1251 tables. The workaround changes the TLB flushing routines to invalidate
1252 entries regardless of the ASID.
475d92fc 1253
1f0090a1 1254config PL310_ERRATA_727915
fa0ce403 1255 bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
1f0090a1
RK
1256 depends on CACHE_L2X0
1257 help
1258 PL310 implements the Clean & Invalidate by Way L2 cache maintenance
1259 operation (offset 0x7FC). This operation runs in background so that
1260 PL310 can handle normal accesses while it is in progress. Under very
1261 rare circumstances, due to this erratum, write data can be lost when
1262 PL310 treats a cacheable write transaction during a Clean &
1263 Invalidate by Way operation.
1264
475d92fc
WD
1265config ARM_ERRATA_743622
1266 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1267 depends on CPU_V7
62e4d357 1268 depends on !ARCH_MULTIPLATFORM
475d92fc
WD
1269 help
1270 This option enables the workaround for the 743622 Cortex-A9
efbc74ac 1271 (r2p*) erratum. Under very rare conditions, a faulty
475d92fc
WD
1272 optimisation in the Cortex-A9 Store Buffer may lead to data
1273 corruption. This workaround sets a specific bit in the diagnostic
1274 register of the Cortex-A9 which disables the Store Buffer
1275 optimisation, preventing the defect from occurring. This has no
1276 visible impact on the overall performance or power consumption of the
1277 processor.
1278
9a27c27c
WD
1279config ARM_ERRATA_751472
1280 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
ba90c516 1281 depends on CPU_V7
62e4d357 1282 depends on !ARCH_MULTIPLATFORM
9a27c27c
WD
1283 help
1284 This option enables the workaround for the 751472 Cortex-A9 (prior
1285 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
1286 completion of a following broadcasted operation if the second
1287 operation is received by a CPU before the ICIALLUIS has completed,
1288 potentially leading to corrupted entries in the cache or TLB.
1289
fa0ce403
WD
1290config PL310_ERRATA_753970
1291 bool "PL310 errata: cache sync operation may be faulty"
885028e4
SK
1292 depends on CACHE_PL310
1293 help
1294 This option enables the workaround for the 753970 PL310 (r3p0) erratum.
1295
1296 Under some condition the effect of cache sync operation on
1297 the store buffer still remains when the operation completes.
1298 This means that the store buffer is always asked to drain and
1299 this prevents it from merging any further writes. The workaround
1300 is to replace the normal offset of cache sync operation (0x730)
1301 by another offset targeting an unmapped PL310 register 0x740.
1302 This has the same effect as the cache sync operation: store buffer
1303 drain and waiting for all buffers empty.
1304
fcbdc5fe
WD
1305config ARM_ERRATA_754322
1306 bool "ARM errata: possible faulty MMU translations following an ASID switch"
1307 depends on CPU_V7
1308 help
1309 This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1310 r3p*) erratum. A speculative memory access may cause a page table walk
1311 which starts prior to an ASID switch but completes afterwards. This
1312 can populate the micro-TLB with a stale entry which may be hit with
1313 the new ASID. This workaround places two dsb instructions in the mm
1314 switching code so that no page table walks can cross the ASID switch.
1315
5dab26af
WD
1316config ARM_ERRATA_754327
1317 bool "ARM errata: no automatic Store Buffer drain"
1318 depends on CPU_V7 && SMP
1319 help
1320 This option enables the workaround for the 754327 Cortex-A9 (prior to
1321 r2p0) erratum. The Store Buffer does not have any automatic draining
1322 mechanism and therefore a livelock may occur if an external agent
1323 continuously polls a memory location waiting to observe an update.
1324 This workaround defines cpu_relax() as smp_mb(), preventing correctly
1325 written polling loops from denying visibility of updates to memory.
1326
145e10e1
CM
1327config ARM_ERRATA_364296
1328 bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
fd832478 1329 depends on CPU_V6
145e10e1
CM
1330 help
1331 This options enables the workaround for the 364296 ARM1136
1332 r0p2 erratum (possible cache data corruption with
1333 hit-under-miss enabled). It sets the undocumented bit 31 in
1334 the auxiliary control register and the FI bit in the control
1335 register, thus disabling hit-under-miss without putting the
1336 processor into full low interrupt latency mode. ARM11MPCore
1337 is not affected.
1338
f630c1bd
WD
1339config ARM_ERRATA_764369
1340 bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1341 depends on CPU_V7 && SMP
1342 help
1343 This option enables the workaround for erratum 764369
1344 affecting Cortex-A9 MPCore with two or more processors (all
1345 current revisions). Under certain timing circumstances, a data
1346 cache line maintenance operation by MVA targeting an Inner
1347 Shareable memory region may fail to proceed up to either the
1348 Point of Coherency or to the Point of Unification of the
1349 system. This workaround adds a DSB instruction before the
1350 relevant cache maintenance functions and sets a specific bit
1351 in the diagnostic control register of the SCU.
1352
11ed0ba1
WD
1353config PL310_ERRATA_769419
1354 bool "PL310 errata: no automatic Store Buffer drain"
1355 depends on CACHE_L2X0
1356 help
1357 On revisions of the PL310 prior to r3p2, the Store Buffer does
1358 not automatically drain. This can cause normal, non-cacheable
1359 writes to be retained when the memory system is idle, leading
1360 to suboptimal I/O performance for drivers using coherent DMA.
1361 This option adds a write barrier to the cpu_idle loop so that,
1362 on systems with an outer cache, the store buffer is drained
1363 explicitly.
1364
7253b85c
SH
1365config ARM_ERRATA_775420
1366 bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
1367 depends on CPU_V7
1368 help
1369 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
1370 r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
1371 operation aborts with MMU exception, it might cause the processor
1372 to deadlock. This workaround puts DSB before executing ISB if
1373 an abort may occur on cache maintenance.
1374
93dc6887
CM
1375config ARM_ERRATA_798181
1376 bool "ARM errata: TLBI/DSB failure on Cortex-A15"
1377 depends on CPU_V7 && SMP
1378 help
1379 On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
1380 adequately shooting down all use of the old entries. This
1381 option enables the Linux kernel workaround for this erratum
1382 which sends an IPI to the CPUs that are running the same ASID
1383 as the one being invalidated.
1384
84b6504f
WD
1385config ARM_ERRATA_773022
1386 bool "ARM errata: incorrect instructions may be executed from loop buffer"
1387 depends on CPU_V7
1388 help
1389 This option enables the workaround for the 773022 Cortex-A15
1390 (up to r0p4) erratum. In certain rare sequences of code, the
1391 loop buffer may deliver incorrect instructions. This
1392 workaround disables the loop buffer to avoid the erratum.
1393
1da177e4
LT
1394endmenu
1395
1396source "arch/arm/common/Kconfig"
1397
1da177e4
LT
1398menu "Bus support"
1399
1400config ARM_AMBA
1401 bool
1402
1403config ISA
1404 bool
1da177e4
LT
1405 help
1406 Find out whether you have ISA slots on your motherboard. ISA is the
1407 name of a bus system, i.e. the way the CPU talks to the other stuff
1408 inside your box. Other bus systems are PCI, EISA, MicroChannel
1409 (MCA) or VESA. ISA is an older system, now being displaced by PCI;
1410 newer boards don't support it. If you have ISA, say Y, otherwise N.
1411
065909b9 1412# Select ISA DMA controller support
1da177e4
LT
1413config ISA_DMA
1414 bool
065909b9 1415 select ISA_DMA_API
1da177e4 1416
065909b9 1417# Select ISA DMA interface
5cae841b
AV
1418config ISA_DMA_API
1419 bool
5cae841b 1420
1da177e4 1421config PCI
0b05da72 1422 bool "PCI support" if MIGHT_HAVE_PCI
1da177e4
LT
1423 help
1424 Find out whether you have a PCI motherboard. PCI is the name of a
1425 bus system, i.e. the way the CPU talks to the other stuff inside
1426 your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
1427 VESA. If you have PCI, say Y, otherwise N.
1428
52882173
AV
1429config PCI_DOMAINS
1430 bool
1431 depends on PCI
1432
b080ac8a
MRJ
1433config PCI_NANOENGINE
1434 bool "BSE nanoEngine PCI support"
1435 depends on SA1100_NANOENGINE
1436 help
1437 Enable PCI on the BSE nanoEngine board.
1438
36e23590
MW
1439config PCI_SYSCALL
1440 def_bool PCI
1441
a0113a99
MR
1442config PCI_HOST_ITE8152
1443 bool
1444 depends on PCI && MACH_ARMCORE
1445 default y
1446 select DMABOUNCE
1447
1da177e4 1448source "drivers/pci/Kconfig"
3f06d157 1449source "drivers/pci/pcie/Kconfig"
1da177e4
LT
1450
1451source "drivers/pcmcia/Kconfig"
1452
1453endmenu
1454
1455menu "Kernel Features"
1456
3b55658a
DM
1457config HAVE_SMP
1458 bool
1459 help
1460 This option should be selected by machines which have an SMP-
1461 capable CPU.
1462
1463 The only effect of this option is to make the SMP-related
1464 options available to the user for configuration.
1465
1da177e4 1466config SMP
bb2d8130 1467 bool "Symmetric Multi-Processing"
fbb4ddac 1468 depends on CPU_V6K || CPU_V7
bc28248e 1469 depends on GENERIC_CLOCKEVENTS
3b55658a 1470 depends on HAVE_SMP
801bb21c 1471 depends on MMU || ARM_MPU
1da177e4
LT
1472 help
1473 This enables support for systems with more than one CPU. If you have
4a474157
RG
1474 a system with only one CPU, say N. If you have a system with more
1475 than one CPU, say Y.
1da177e4 1476
4a474157 1477 If you say N here, the kernel will run on uni- and multiprocessor
1da177e4 1478 machines, but will use only one CPU of a multiprocessor machine. If
4a474157
RG
1479 you say Y here, the kernel will run on many, but not all,
1480 uniprocessor machines. On a uniprocessor machine, the kernel
1481 will run faster if you say N here.
1da177e4 1482
395cf969 1483 See also <file:Documentation/x86/i386/IO-APIC.txt>,
1da177e4 1484 <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
50a23e6e 1485 <http://tldp.org/HOWTO/SMP-HOWTO.html>.
1da177e4
LT
1486
1487 If you don't know what to do here, say N.
1488
f00ec48f
RK
1489config SMP_ON_UP
1490 bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
801bb21c 1491 depends on SMP && !XIP_KERNEL && MMU
f00ec48f
RK
1492 default y
1493 help
1494 SMP kernels contain instructions which fail on non-SMP processors.
1495 Enabling this option allows the kernel to modify itself to make
1496 these instructions safe. Disabling it allows about 1K of space
1497 savings.
1498
1499 If you don't know what to do here, say Y.
1500
c9018aab
VG
1501config ARM_CPU_TOPOLOGY
1502 bool "Support cpu topology definition"
1503 depends on SMP && CPU_V7
1504 default y
1505 help
1506 Support ARM cpu topology definition. The MPIDR register defines
1507 affinity between processors which is then used to describe the cpu
1508 topology of an ARM System.
1509
1510config SCHED_MC
1511 bool "Multi-core scheduler support"
1512 depends on ARM_CPU_TOPOLOGY
1513 help
1514 Multi-core scheduler support improves the CPU scheduler's decision
1515 making when dealing with multi-core CPU chips at a cost of slightly
1516 increased overhead in some places. If unsure say N here.
1517
1518config SCHED_SMT
1519 bool "SMT scheduler support"
1520 depends on ARM_CPU_TOPOLOGY
1521 help
1522 Improves the CPU scheduler's decision making when dealing with
1523 MultiThreading at a cost of slightly increased overhead in some
1524 places. If unsure say N here.
1525
a8cbcd92
RK
1526config HAVE_ARM_SCU
1527 bool
a8cbcd92
RK
1528 help
1529 This option enables support for the ARM system coherency unit
1530
8a4da6e3 1531config HAVE_ARM_ARCH_TIMER
022c03a2
MZ
1532 bool "Architected timer support"
1533 depends on CPU_V7
8a4da6e3 1534 select ARM_ARCH_TIMER
0c403462 1535 select GENERIC_CLOCKEVENTS
022c03a2
MZ
1536 help
1537 This option enables support for the ARM architected timer
1538
f32f4ce2
RK
1539config HAVE_ARM_TWD
1540 bool
1541 depends on SMP
da4a686a 1542 select CLKSRC_OF if OF
f32f4ce2
RK
1543 help
1544 This options enables support for the ARM timer and watchdog unit
1545
e8db288e
NP
1546config MCPM
1547 bool "Multi-Cluster Power Management"
1548 depends on CPU_V7 && SMP
1549 help
1550 This option provides the common power management infrastructure
1551 for (multi-)cluster based systems, such as big.LITTLE based
1552 systems.
1553
1c33be57
NP
1554config BIG_LITTLE
1555 bool "big.LITTLE support (Experimental)"
1556 depends on CPU_V7 && SMP
1557 select MCPM
1558 help
1559 This option enables support selections for the big.LITTLE
1560 system architecture.
1561
1562config BL_SWITCHER
1563 bool "big.LITTLE switcher support"
1564 depends on BIG_LITTLE && MCPM && HOTPLUG_CPU
1565 select CPU_PM
1566 select ARM_CPU_SUSPEND
1567 help
1568 The big.LITTLE "switcher" provides the core functionality to
1569 transparently handle transition between a cluster of A15's
1570 and a cluster of A7's in a big.LITTLE system.
1571
b22537c6
NP
1572config BL_SWITCHER_DUMMY_IF
1573 tristate "Simple big.LITTLE switcher user interface"
1574 depends on BL_SWITCHER && DEBUG_KERNEL
1575 help
1576 This is a simple and dummy char dev interface to control
1577 the big.LITTLE switcher core code. It is meant for
1578 debugging purposes only.
1579
8d5796d2
LB
1580choice
1581 prompt "Memory split"
1582 default VMSPLIT_3G
1583 help
1584 Select the desired split between kernel and user memory.
1585
1586 If you are not absolutely sure what you are doing, leave this
1587 option alone!
1588
1589 config VMSPLIT_3G
1590 bool "3G/1G user/kernel split"
1591 config VMSPLIT_2G
1592 bool "2G/2G user/kernel split"
1593 config VMSPLIT_1G
1594 bool "1G/3G user/kernel split"
1595endchoice
1596
1597config PAGE_OFFSET
1598 hex
1599 default 0x40000000 if VMSPLIT_1G
1600 default 0x80000000 if VMSPLIT_2G
1601 default 0xC0000000
1602
1da177e4
LT
1603config NR_CPUS
1604 int "Maximum number of CPUs (2-32)"
1605 range 2 32
1606 depends on SMP
1607 default "4"
1608
a054a811 1609config HOTPLUG_CPU
00b7dede 1610 bool "Support for hot-pluggable CPUs"
40b31360 1611 depends on SMP
a054a811
RK
1612 help
1613 Say Y here to experiment with turning CPUs off and on. CPUs
1614 can be controlled through /sys/devices/system/cpu.
1615
2bdd424f
WD
1616config ARM_PSCI
1617 bool "Support for the ARM Power State Coordination Interface (PSCI)"
1618 depends on CPU_V7
1619 help
1620 Say Y here if you want Linux to communicate with system firmware
1621 implementing the PSCI specification for CPU-centric power
1622 management operations described in ARM document number ARM DEN
1623 0022A ("Power State Coordination Interface System Software on
1624 ARM processors").
1625
2a6ad871
MR
1626# The GPIO number here must be sorted by descending number. In case of
1627# a multiplatform kernel, we just want the highest value required by the
1628# selected platforms.
44986ab0
PDSN
1629config ARCH_NR_GPIO
1630 int
3dea19e8 1631 default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
41c3548e 1632 default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX
06b851e5 1633 default 392 if ARCH_U8500
01bb914c
TP
1634 default 352 if ARCH_VT8500
1635 default 288 if ARCH_SUNXI
2a6ad871 1636 default 264 if MACH_H4700
44986ab0
PDSN
1637 default 0
1638 help
1639 Maximum number of GPIOs in the system.
1640
1641 If unsure, leave the default value.
1642
d45a398f 1643source kernel/Kconfig.preempt
1da177e4 1644
c9218b16 1645config HZ_FIXED
f8065813 1646 int
b130d5c2 1647 default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \
a73ddc61 1648 ARCH_S5PV210 || ARCH_EXYNOS4
5248c657 1649 default AT91_TIMER_HZ if ARCH_AT91
bf98c1ea 1650 default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE_LEGACY
47d84682 1651 default 0
c9218b16
RK
1652
1653choice
47d84682 1654 depends on HZ_FIXED = 0
c9218b16
RK
1655 prompt "Timer frequency"
1656
1657config HZ_100
1658 bool "100 Hz"
1659
1660config HZ_200
1661 bool "200 Hz"
1662
1663config HZ_250
1664 bool "250 Hz"
1665
1666config HZ_300
1667 bool "300 Hz"
1668
1669config HZ_500
1670 bool "500 Hz"
1671
1672config HZ_1000
1673 bool "1000 Hz"
1674
1675endchoice
1676
1677config HZ
1678 int
47d84682 1679 default HZ_FIXED if HZ_FIXED != 0
c9218b16
RK
1680 default 100 if HZ_100
1681 default 200 if HZ_200
1682 default 250 if HZ_250
1683 default 300 if HZ_300
1684 default 500 if HZ_500
1685 default 1000
1686
1687config SCHED_HRTICK
1688 def_bool HIGH_RES_TIMERS
f8065813 1689
16c79651 1690config THUMB2_KERNEL
bc7dea00 1691 bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
4477ca45 1692 depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K
bc7dea00 1693 default y if CPU_THUMBONLY
16c79651
CM
1694 select AEABI
1695 select ARM_ASM_UNIFIED
89bace65 1696 select ARM_UNWIND
16c79651
CM
1697 help
1698 By enabling this option, the kernel will be compiled in
1699 Thumb-2 mode. A compiler/assembler that understand the unified
1700 ARM-Thumb syntax is needed.
1701
1702 If unsure, say N.
1703
6f685c5c
DM
1704config THUMB2_AVOID_R_ARM_THM_JUMP11
1705 bool "Work around buggy Thumb-2 short branch relocations in gas"
1706 depends on THUMB2_KERNEL && MODULES
1707 default y
1708 help
1709 Various binutils versions can resolve Thumb-2 branches to
1710 locally-defined, preemptible global symbols as short-range "b.n"
1711 branch instructions.
1712
1713 This is a problem, because there's no guarantee the final
1714 destination of the symbol, or any candidate locations for a
1715 trampoline, are within range of the branch. For this reason, the
1716 kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
1717 relocation in modules at all, and it makes little sense to add
1718 support.
1719
1720 The symptom is that the kernel fails with an "unsupported
1721 relocation" error when loading some modules.
1722
1723 Until fixed tools are available, passing
1724 -fno-optimize-sibling-calls to gcc should prevent gcc generating
1725 code which hits this problem, at the cost of a bit of extra runtime
1726 stack usage in some cases.
1727
1728 The problem is described in more detail at:
1729 https://bugs.launchpad.net/binutils-linaro/+bug/725126
1730
1731 Only Thumb-2 kernels are affected.
1732
1733 Unless you are sure your tools don't have this problem, say Y.
1734
0becb088
CM
1735config ARM_ASM_UNIFIED
1736 bool
1737
704bdda0
NP
1738config AEABI
1739 bool "Use the ARM EABI to compile the kernel"
1740 help
1741 This option allows for the kernel to be compiled using the latest
1742 ARM ABI (aka EABI). This is only useful if you are using a user
1743 space environment that is also compiled with EABI.
1744
1745 Since there are major incompatibilities between the legacy ABI and
1746 EABI, especially with regard to structure member alignment, this
1747 option also changes the kernel syscall calling convention to
1748 disambiguate both ABIs and allow for backward compatibility support
1749 (selected with CONFIG_OABI_COMPAT).
1750
1751 To use this you need GCC version 4.0.0 or later.
1752
6c90c872 1753config OABI_COMPAT
a73a3ff1 1754 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
d6f94fa0 1755 depends on AEABI && !THUMB2_KERNEL
6c90c872
NP
1756 help
1757 This option preserves the old syscall interface along with the
1758 new (ARM EABI) one. It also provides a compatibility layer to
1759 intercept syscalls that have structure arguments which layout
1760 in memory differs between the legacy ABI and the new ARM EABI
1761 (only for non "thumb" binaries). This option adds a tiny
1762 overhead to all syscalls and produces a slightly larger kernel.
91702175
KC
1763
1764 The seccomp filter system will not be available when this is
1765 selected, since there is no way yet to sensibly distinguish
1766 between calling conventions during filtering.
1767
6c90c872
NP
1768 If you know you'll be using only pure EABI user space then you
1769 can say N here. If this option is not selected and you attempt
1770 to execute a legacy ABI binary then the result will be
1771 UNPREDICTABLE (in fact it can be predicted that it won't work
b02f8467 1772 at all). If in doubt say N.
6c90c872 1773
eb33575c 1774config ARCH_HAS_HOLES_MEMORYMODEL
e80d6a24 1775 bool
e80d6a24 1776
05944d74
RK
1777config ARCH_SPARSEMEM_ENABLE
1778 bool
1779
07a2f737
RK
1780config ARCH_SPARSEMEM_DEFAULT
1781 def_bool ARCH_SPARSEMEM_ENABLE
1782
05944d74 1783config ARCH_SELECT_MEMORY_MODEL
be370302 1784 def_bool ARCH_SPARSEMEM_ENABLE
c80d79d7 1785
7b7bf499
WD
1786config HAVE_ARCH_PFN_VALID
1787 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
1788
053a96ca 1789config HIGHMEM
e8db89a2
RK
1790 bool "High Memory Support"
1791 depends on MMU
053a96ca
NP
1792 help
1793 The address space of ARM processors is only 4 Gigabytes large
1794 and it has to accommodate user address space, kernel address
1795 space as well as some memory mapped IO. That means that, if you
1796 have a large amount of physical memory and/or IO, not all of the
1797 memory can be "permanently mapped" by the kernel. The physical
1798 memory that is not permanently mapped is called "high memory".
1799
1800 Depending on the selected kernel/user memory split, minimum
1801 vmalloc space and actual amount of RAM, you may not need this
1802 option which should result in a slightly faster kernel.
1803
1804 If unsure, say n.
1805
65cec8e3
RK
1806config HIGHPTE
1807 bool "Allocate 2nd-level pagetables from highmem"
1808 depends on HIGHMEM
65cec8e3 1809
1b8873a0
JI
1810config HW_PERF_EVENTS
1811 bool "Enable hardware performance counter support for perf events"
f0d1bc47 1812 depends on PERF_EVENTS
1b8873a0
JI
1813 default y
1814 help
1815 Enable hardware performance counter support for perf events. If
1816 disabled, perf events will use software events only.
1817
1355e2a6
CM
1818config SYS_SUPPORTS_HUGETLBFS
1819 def_bool y
1820 depends on ARM_LPAE
1821
8d962507
CM
1822config HAVE_ARCH_TRANSPARENT_HUGEPAGE
1823 def_bool y
1824 depends on ARM_LPAE
1825
4bfab203
SC
1826config ARCH_WANT_GENERAL_HUGETLB
1827 def_bool y
1828
3f22ab27
DH
1829source "mm/Kconfig"
1830
c1b2d970 1831config FORCE_MAX_ZONEORDER
bf98c1ea
LP
1832 int "Maximum zone order" if ARCH_SHMOBILE_LEGACY
1833 range 11 64 if ARCH_SHMOBILE_LEGACY
898f08e1 1834 default "12" if SOC_AM33XX
6d85e2b0 1835 default "9" if SA1111 || ARCH_EFM32
c1b2d970
MD
1836 default "11"
1837 help
1838 The kernel memory allocator divides physically contiguous memory
1839 blocks into "zones", where each zone is a power of two number of
1840 pages. This option selects the largest power of two that the kernel
1841 keeps in the memory allocator. If you need to allocate very large
1842 blocks of physically contiguous memory, then you may need to
1843 increase this value.
1844
1845 This config option is actually maximum order plus one. For example,
1846 a value of 11 means that the largest free memory block is 2^10 pages.
1847
1da177e4
LT
1848config ALIGNMENT_TRAP
1849 bool
f12d0d7c 1850 depends on CPU_CP15_MMU
1da177e4 1851 default y if !ARCH_EBSA110
e119bfff 1852 select HAVE_PROC_CPU if PROC_FS
1da177e4 1853 help
84eb8d06 1854 ARM processors cannot fetch/store information which is not
1da177e4
LT
1855 naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1856 address divisible by 4. On 32-bit ARM processors, these non-aligned
1857 fetch/store instructions will be emulated in software if you say
1858 here, which has a severe performance impact. This is necessary for
1859 correct operation of some network protocols. With an IP-only
1860 configuration it is safe to say N, otherwise say Y.
1861
39ec58f3 1862config UACCESS_WITH_MEMCPY
38ef2ad5
LW
1863 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
1864 depends on MMU
39ec58f3
LB
1865 default y if CPU_FEROCEON
1866 help
1867 Implement faster copy_to_user and clear_user methods for CPU
1868 cores where a 8-word STM instruction give significantly higher
1869 memory write throughput than a sequence of individual 32bit stores.
1870
1871 A possible side effect is a slight increase in scheduling latency
1872 between threads sharing the same address space if they invoke
1873 such copy operations with large buffers.
1874
1875 However, if the CPU data cache is using a write-allocate mode,
1876 this option is unlikely to provide any performance gain.
1877
70c70d97
NP
1878config SECCOMP
1879 bool
1880 prompt "Enable seccomp to safely compute untrusted bytecode"
1881 ---help---
1882 This kernel feature is useful for number crunching applications
1883 that may need to compute untrusted bytecode during their
1884 execution. By using pipes or other transports made available to
1885 the process as file descriptors supporting the read/write
1886 syscalls, it's possible to isolate those applications in
1887 their own address space using seccomp. Once seccomp is
1888 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1889 and the task is only allowed to execute a few safe syscalls
1890 defined by each seccomp mode.
1891
06e6295b
SS
1892config SWIOTLB
1893 def_bool y
1894
1895config IOMMU_HELPER
1896 def_bool SWIOTLB
1897
eff8d644
SS
1898config XEN_DOM0
1899 def_bool y
1900 depends on XEN
1901
1902config XEN
1903 bool "Xen guest support on ARM (EXPERIMENTAL)"
85323a99 1904 depends on ARM && AEABI && OF
f880b67d 1905 depends on CPU_V7 && !CPU_V6
85323a99 1906 depends on !GENERIC_ATOMIC64
17b7ab80 1907 select ARM_PSCI
83862ccf 1908 select SWIOTLB_XEN
e17b2f11 1909 select ARCH_DMA_ADDR_T_64BIT
eff8d644
SS
1910 help
1911 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1912
1da177e4
LT
1913endmenu
1914
1915menu "Boot options"
1916
9eb8f674
GL
1917config USE_OF
1918 bool "Flattened Device Tree support"
b1b3f49c 1919 select IRQ_DOMAIN
9eb8f674
GL
1920 select OF
1921 select OF_EARLY_FLATTREE
1922 help
1923 Include support for flattened device tree machine descriptions.
1924
bd51e2f5
NP
1925config ATAGS
1926 bool "Support for the traditional ATAGS boot data passing" if USE_OF
1927 default y
1928 help
1929 This is the traditional way of passing data to the kernel at boot
1930 time. If you are solely relying on the flattened device tree (or
1931 the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1932 to remove ATAGS support from your kernel binary. If unsure,
1933 leave this to y.
1934
1935config DEPRECATED_PARAM_STRUCT
1936 bool "Provide old way to pass kernel parameters"
1937 depends on ATAGS
1938 help
1939 This was deprecated in 2001 and announced to live on for 5 years.
1940 Some old boot loaders still use this way.
1941
1da177e4
LT
1942# Compressed boot loader in ROM. Yes, we really want to ask about
1943# TEXT and BSS so we preserve their values in the config files.
1944config ZBOOT_ROM_TEXT
1945 hex "Compressed ROM boot loader base address"
1946 default "0"
1947 help
1948 The physical address at which the ROM-able zImage is to be
1949 placed in the target. Platforms which normally make use of
1950 ROM-able zImage formats normally set this to a suitable
1951 value in their defconfig file.
1952
1953 If ZBOOT_ROM is not enabled, this has no effect.
1954
1955config ZBOOT_ROM_BSS
1956 hex "Compressed ROM boot loader BSS address"
1957 default "0"
1958 help
f8c440b2
DF
1959 The base address of an area of read/write memory in the target
1960 for the ROM-able zImage which must be available while the
1961 decompressor is running. It must be large enough to hold the
1962 entire decompressed kernel plus an additional 128 KiB.
1963 Platforms which normally make use of ROM-able zImage formats
1964 normally set this to a suitable value in their defconfig file.
1da177e4
LT
1965
1966 If ZBOOT_ROM is not enabled, this has no effect.
1967
1968config ZBOOT_ROM
1969 bool "Compressed boot loader in ROM/flash"
1970 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
10968131 1971 depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR
1da177e4
LT
1972 help
1973 Say Y here if you intend to execute your compressed kernel image
1974 (zImage) directly from ROM or flash. If unsure, say N.
1975
090ab3ff
SH
1976choice
1977 prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
d6f94fa0 1978 depends on ZBOOT_ROM && ARCH_SH7372
090ab3ff
SH
1979 default ZBOOT_ROM_NONE
1980 help
1981 Include experimental SD/MMC loading code in the ROM-able zImage.
59bf8964 1982 With this enabled it is possible to write the ROM-able zImage
090ab3ff
SH
1983 kernel image to an MMC or SD card and boot the kernel straight
1984 from the reset vector. At reset the processor Mask ROM will load
59bf8964 1985 the first part of the ROM-able zImage which in turn loads the
090ab3ff
SH
1986 rest the kernel image to RAM.
1987
1988config ZBOOT_ROM_NONE
1989 bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
1990 help
1991 Do not load image from SD or MMC
1992
f45b1149
SH
1993config ZBOOT_ROM_MMCIF
1994 bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
f45b1149 1995 help
090ab3ff
SH
1996 Load image from MMCIF hardware block.
1997
1998config ZBOOT_ROM_SH_MOBILE_SDHI
1999 bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
2000 help
2001 Load image from SDHI hardware block
2002
2003endchoice
f45b1149 2004
e2a6a3aa
JB
2005config ARM_APPENDED_DTB
2006 bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
10968131 2007 depends on OF
e2a6a3aa
JB
2008 help
2009 With this option, the boot code will look for a device tree binary
2010 (DTB) appended to zImage
2011 (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
2012
2013 This is meant as a backward compatibility convenience for those
2014 systems with a bootloader that can't be upgraded to accommodate
2015 the documented boot protocol using a device tree.
2016
2017 Beware that there is very little in terms of protection against
2018 this option being confused by leftover garbage in memory that might
2019 look like a DTB header after a reboot if no actual DTB is appended
2020 to zImage. Do not leave this option active in a production kernel
2021 if you don't intend to always append a DTB. Proper passing of the
2022 location into r2 of a bootloader provided DTB is always preferable
2023 to this option.
2024
b90b9a38
NP
2025config ARM_ATAG_DTB_COMPAT
2026 bool "Supplement the appended DTB with traditional ATAG information"
2027 depends on ARM_APPENDED_DTB
2028 help
2029 Some old bootloaders can't be updated to a DTB capable one, yet
2030 they provide ATAGs with memory configuration, the ramdisk address,
2031 the kernel cmdline string, etc. Such information is dynamically
2032 provided by the bootloader and can't always be stored in a static
2033 DTB. To allow a device tree enabled kernel to be used with such
2034 bootloaders, this option allows zImage to extract the information
2035 from the ATAG list and store it at run time into the appended DTB.
2036
d0f34a11
GR
2037choice
2038 prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
2039 default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
2040
2041config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
2042 bool "Use bootloader kernel arguments if available"
2043 help
2044 Uses the command-line options passed by the boot loader instead of
2045 the device tree bootargs property. If the boot loader doesn't provide
2046 any, the device tree bootargs property will be used.
2047
2048config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
2049 bool "Extend with bootloader kernel arguments"
2050 help
2051 The command-line arguments provided by the boot loader will be
2052 appended to the the device tree bootargs property.
2053
2054endchoice
2055
1da177e4
LT
2056config CMDLINE
2057 string "Default kernel command string"
2058 default ""
2059 help
2060 On some architectures (EBSA110 and CATS), there is currently no way
2061 for the boot loader to pass arguments to the kernel. For these
2062 architectures, you should supply some command-line options at build
2063 time by entering them here. As a minimum, you should specify the
2064 memory size and the root device (e.g., mem=64M root=/dev/nfs).
2065
4394c124
VB
2066choice
2067 prompt "Kernel command line type" if CMDLINE != ""
2068 default CMDLINE_FROM_BOOTLOADER
bd51e2f5 2069 depends on ATAGS
4394c124
VB
2070
2071config CMDLINE_FROM_BOOTLOADER
2072 bool "Use bootloader kernel arguments if available"
2073 help
2074 Uses the command-line options passed by the boot loader. If
2075 the boot loader doesn't provide any, the default kernel command
2076 string provided in CMDLINE will be used.
2077
2078config CMDLINE_EXTEND
2079 bool "Extend bootloader kernel arguments"
2080 help
2081 The command-line arguments provided by the boot loader will be
2082 appended to the default kernel command string.
2083
92d2040d
AH
2084config CMDLINE_FORCE
2085 bool "Always use the default kernel command string"
92d2040d
AH
2086 help
2087 Always use the default kernel command string, even if the boot
2088 loader passes other arguments to the kernel.
2089 This is useful if you cannot or don't want to change the
2090 command-line options your boot loader passes to the kernel.
4394c124 2091endchoice
92d2040d 2092
1da177e4
LT
2093config XIP_KERNEL
2094 bool "Kernel Execute-In-Place from ROM"
10968131 2095 depends on !ARM_LPAE && !ARCH_MULTIPLATFORM
1da177e4
LT
2096 help
2097 Execute-In-Place allows the kernel to run from non-volatile storage
2098 directly addressable by the CPU, such as NOR flash. This saves RAM
2099 space since the text section of the kernel is not loaded from flash
2100 to RAM. Read-write sections, such as the data section and stack,
2101 are still copied to RAM. The XIP kernel is not compressed since
2102 it has to run directly from flash, so it will take more space to
2103 store it. The flash address used to link the kernel object files,
2104 and for storing it, is configuration dependent. Therefore, if you
2105 say Y here, you must know the proper physical address where to
2106 store the kernel image depending on your own flash memory usage.
2107
2108 Also note that the make target becomes "make xipImage" rather than
2109 "make zImage" or "make Image". The final kernel binary to put in
2110 ROM memory will be arch/arm/boot/xipImage.
2111
2112 If unsure, say N.
2113
2114config XIP_PHYS_ADDR
2115 hex "XIP Kernel Physical Location"
2116 depends on XIP_KERNEL
2117 default "0x00080000"
2118 help
2119 This is the physical address in your flash memory the kernel will
2120 be linked for and stored to. This address is dependent on your
2121 own flash usage.
2122
c587e4a6
RP
2123config KEXEC
2124 bool "Kexec system call (EXPERIMENTAL)"
19ab428f 2125 depends on (!SMP || PM_SLEEP_SMP)
c587e4a6
RP
2126 help
2127 kexec is a system call that implements the ability to shutdown your
2128 current kernel, and to start another kernel. It is like a reboot
01dd2fbf 2129 but it is independent of the system firmware. And like a reboot
c587e4a6
RP
2130 you can start any kernel with it, not just Linux.
2131
2132 It is an ongoing process to be certain the hardware in a machine
2133 is properly shutdown, so do not be surprised if this code does not
bf220695 2134 initially work for you.
c587e4a6 2135
4cd9d6f7
RP
2136config ATAGS_PROC
2137 bool "Export atags in procfs"
bd51e2f5 2138 depends on ATAGS && KEXEC
b98d7291 2139 default y
4cd9d6f7
RP
2140 help
2141 Should the atags used to boot the kernel be exported in an "atags"
2142 file in procfs. Useful with kexec.
2143
cb5d39b3
MW
2144config CRASH_DUMP
2145 bool "Build kdump crash kernel (EXPERIMENTAL)"
cb5d39b3
MW
2146 help
2147 Generate crash dump after being started by kexec. This should
2148 be normally only set in special crash dump kernels which are
2149 loaded in the main kernel with kexec-tools into a specially
2150 reserved region and then later executed after a crash by
2151 kdump/kexec. The crash dump kernel must be compiled to a
2152 memory address not used by the main kernel
2153
2154 For more details see Documentation/kdump/kdump.txt
2155
e69edc79
EM
2156config AUTO_ZRELADDR
2157 bool "Auto calculation of the decompressed kernel image address"
e69edc79
EM
2158 help
2159 ZRELADDR is the physical address where the decompressed kernel
2160 image will be placed. If AUTO_ZRELADDR is selected, the address
2161 will be determined at run-time by masking the current IP with
2162 0xf8000000. This assumes the zImage being placed in the first 128MB
2163 from start of memory.
2164
1da177e4
LT
2165endmenu
2166
ac9d7efc 2167menu "CPU Power Management"
1da177e4 2168
89c52ed4 2169if ARCH_HAS_CPUFREQ
1da177e4 2170source "drivers/cpufreq/Kconfig"
1da177e4
LT
2171endif
2172
ac9d7efc
RK
2173source "drivers/cpuidle/Kconfig"
2174
2175endmenu
2176
1da177e4
LT
2177menu "Floating point emulation"
2178
2179comment "At least one emulation must be selected"
2180
2181config FPE_NWFPE
2182 bool "NWFPE math emulation"
593c252a 2183 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
1da177e4
LT
2184 ---help---
2185 Say Y to include the NWFPE floating point emulator in the kernel.
2186 This is necessary to run most binaries. Linux does not currently
2187 support floating point hardware so you need to say Y here even if
2188 your machine has an FPA or floating point co-processor podule.
2189
2190 You may say N here if you are going to load the Acorn FPEmulator
2191 early in the bootup.
2192
2193config FPE_NWFPE_XP
2194 bool "Support extended precision"
bedf142b 2195 depends on FPE_NWFPE
1da177e4
LT
2196 help
2197 Say Y to include 80-bit support in the kernel floating-point
2198 emulator. Otherwise, only 32 and 64-bit support is compiled in.
2199 Note that gcc does not generate 80-bit operations by default,
2200 so in most cases this option only enlarges the size of the
2201 floating point emulator without any good reason.
2202
2203 You almost surely want to say N here.
2204
2205config FPE_FASTFPE
2206 bool "FastFPE math emulation (EXPERIMENTAL)"
d6f94fa0 2207 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
1da177e4
LT
2208 ---help---
2209 Say Y here to include the FAST floating point emulator in the kernel.
2210 This is an experimental much faster emulator which now also has full
2211 precision for the mantissa. It does not support any exceptions.
2212 It is very simple, and approximately 3-6 times faster than NWFPE.
2213
2214 It should be sufficient for most programs. It may be not suitable
2215 for scientific calculations, but you have to check this for yourself.
2216 If you do not feel you need a faster FP emulation you should better
2217 choose NWFPE.
2218
2219config VFP
2220 bool "VFP-format floating point maths"
e399b1a4 2221 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
1da177e4
LT
2222 help
2223 Say Y to include VFP support code in the kernel. This is needed
2224 if your hardware includes a VFP unit.
2225
2226 Please see <file:Documentation/arm/VFP/release-notes.txt> for
2227 release notes and additional status information.
2228
2229 Say N if your target does not have VFP hardware.
2230
25ebee02
CM
2231config VFPv3
2232 bool
2233 depends on VFP
2234 default y if CPU_V7
2235
b5872db4
CM
2236config NEON
2237 bool "Advanced SIMD (NEON) Extension support"
2238 depends on VFPv3 && CPU_V7
2239 help
2240 Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2241 Extension.
2242
73c132c1
AB
2243config KERNEL_MODE_NEON
2244 bool "Support for NEON in kernel mode"
c4a30c3b 2245 depends on NEON && AEABI
73c132c1
AB
2246 help
2247 Say Y to include support for NEON in kernel mode.
2248
1da177e4
LT
2249endmenu
2250
2251menu "Userspace binary formats"
2252
2253source "fs/Kconfig.binfmt"
2254
2255config ARTHUR
2256 tristate "RISC OS personality"
704bdda0 2257 depends on !AEABI
1da177e4
LT
2258 help
2259 Say Y here to include the kernel code necessary if you want to run
2260 Acorn RISC OS/Arthur binaries under Linux. This code is still very
2261 experimental; if this sounds frightening, say N and sleep in peace.
2262 You can also say M here to compile this support as a module (which
2263 will be called arthur).
2264
2265endmenu
2266
2267menu "Power management options"
2268
eceab4ac 2269source "kernel/power/Kconfig"
1da177e4 2270
f4cb5700 2271config ARCH_SUSPEND_POSSIBLE
4b1082ca 2272 depends on !ARCH_S5PC100
19a0519d 2273 depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \
3f5d0819 2274 CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
f4cb5700
JB
2275 def_bool y
2276
15e0d9e3
AB
2277config ARM_CPU_SUSPEND
2278 def_bool PM_SLEEP
2279
1da177e4
LT
2280endmenu
2281
d5950b43
SR
2282source "net/Kconfig"
2283
ac25150f 2284source "drivers/Kconfig"
1da177e4
LT
2285
2286source "fs/Kconfig"
2287
1da177e4
LT
2288source "arch/arm/Kconfig.debug"
2289
2290source "security/Kconfig"
2291
2292source "crypto/Kconfig"
2293
2294source "lib/Kconfig"
749cf76c
CD
2295
2296source "arch/arm/kvm/Kconfig"
This page took 1.230192 seconds and 5 git commands to generate.