misc: vexpress: fix error handling vexpress_syscfg_regmap_init()
[deliverable/linux.git] / arch / arm / Kconfig
CommitLineData
1da177e4
LT
1config ARM
2 bool
3 default y
b1b3f49c
RK
4 select ARCH_BINFMT_ELF_RANDOMIZE_PIE
5 select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
3d06770e 6 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
171b3f0d 7 select ARCH_HAVE_CUSTOM_GPIO_H
d7018848 8 select ARCH_MIGHT_HAVE_PC_PARPORT
017f161a 9 select ARCH_USE_BUILTIN_BSWAP
0cbad9c9 10 select ARCH_USE_CMPXCHG_LOCKREF
b1b3f49c 11 select ARCH_WANT_IPC_PARSE_VERSION
ee951c63 12 select BUILDTIME_EXTABLE_SORT if MMU
171b3f0d 13 select CLONE_BACKWARDS
b1b3f49c 14 select CPU_PM if (SUSPEND || CPU_IDLE)
dce5c9e3 15 select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS
4477ca45 16 select GENERIC_ATOMIC64 if (CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI)
b1b3f49c 17 select GENERIC_CLOCKEVENTS_BROADCAST if SMP
171b3f0d 18 select GENERIC_IDLE_POLL_SETUP
b1b3f49c
RK
19 select GENERIC_IRQ_PROBE
20 select GENERIC_IRQ_SHOW
b1b3f49c 21 select GENERIC_PCI_IOMAP
38ff87f7 22 select GENERIC_SCHED_CLOCK
b1b3f49c
RK
23 select GENERIC_SMP_IDLE_THREAD
24 select GENERIC_STRNCPY_FROM_USER
25 select GENERIC_STRNLEN_USER
26 select HARDIRQS_SW_RESEND
7a017721 27 select HAVE_ARCH_AUDITSYSCALL if (AEABI && !OABI_COMPAT)
09f05d85 28 select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
5cbad0eb 29 select HAVE_ARCH_KGDB
91702175 30 select HAVE_ARCH_SECCOMP_FILTER if (AEABI && !OABI_COMPAT)
0693bf68 31 select HAVE_ARCH_TRACEHOOK
b1b3f49c 32 select HAVE_BPF_JIT
51aaf81f 33 select HAVE_CC_STACKPROTECTOR
171b3f0d 34 select HAVE_CONTEXT_TRACKING
b1b3f49c
RK
35 select HAVE_C_RECORDMCOUNT
36 select HAVE_DEBUG_KMEMLEAK
37 select HAVE_DMA_API_DEBUG
38 select HAVE_DMA_ATTRS
39 select HAVE_DMA_CONTIGUOUS if MMU
80be7a7f 40 select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
dce5c9e3 41 select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU
b1b3f49c 42 select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
0e341af8 43 select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
b1b3f49c 44 select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
1fe53268 45 select HAVE_GENERIC_DMA_COHERENT
b1b3f49c
RK
46 select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
47 select HAVE_IDE if PCI || ISA || PCMCIA
87c46b6c 48 select HAVE_IRQ_TIME_ACCOUNTING
e7db7b42 49 select HAVE_KERNEL_GZIP
f9b493ac 50 select HAVE_KERNEL_LZ4
6e8699f7 51 select HAVE_KERNEL_LZMA
b1b3f49c 52 select HAVE_KERNEL_LZO
a7f464f3 53 select HAVE_KERNEL_XZ
b1b3f49c
RK
54 select HAVE_KPROBES if !XIP_KERNEL
55 select HAVE_KRETPROBES if (HAVE_KPROBES)
56 select HAVE_MEMBLOCK
171b3f0d 57 select HAVE_MOD_ARCH_SPECIFIC if ARM_UNWIND
b1b3f49c 58 select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
7ada189f 59 select HAVE_PERF_EVENTS
49863894
WD
60 select HAVE_PERF_REGS
61 select HAVE_PERF_USER_STACK_DUMP
e513f8bf 62 select HAVE_REGS_AND_STACK_ACCESS_API
b1b3f49c 63 select HAVE_SYSCALL_TRACEPOINTS
af1839eb 64 select HAVE_UID16
31c1fc81 65 select HAVE_VIRT_CPU_ACCOUNTING_GEN
da0ec6f7 66 select IRQ_FORCED_THREADING
3d92a71a 67 select KTIME_SCALAR
171b3f0d 68 select MODULES_USE_ELF_REL
84f452b1 69 select NO_BOOTMEM
171b3f0d
RK
70 select OLD_SIGACTION
71 select OLD_SIGSUSPEND3
b1b3f49c
RK
72 select PERF_USE_VMALLOC
73 select RTC_LIB
74 select SYS_SUPPORTS_APM_EMULATION
171b3f0d
RK
75 # Above selects are sorted alphabetically; please add new ones
76 # according to that. Thanks.
1da177e4
LT
77 help
78 The ARM series is a line of low-power-consumption RISC chip designs
f6c8965a 79 licensed by ARM Ltd and targeted at embedded applications and
1da177e4 80 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
f6c8965a 81 manufactured, but legacy ARM-based PC hardware remains popular in
1da177e4
LT
82 Europe. There is an ARM Linux project with a web page at
83 <http://www.arm.linux.org.uk/>.
84
74facffe
RK
85config ARM_HAS_SG_CHAIN
86 bool
87
4ce63fcd
MS
88config NEED_SG_DMA_LENGTH
89 bool
90
91config ARM_DMA_USE_IOMMU
4ce63fcd 92 bool
b1b3f49c
RK
93 select ARM_HAS_SG_CHAIN
94 select NEED_SG_DMA_LENGTH
4ce63fcd 95
60460abf
SWK
96if ARM_DMA_USE_IOMMU
97
98config ARM_DMA_IOMMU_ALIGNMENT
99 int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
100 range 4 9
101 default 8
102 help
103 DMA mapping framework by default aligns all buffers to the smallest
104 PAGE_SIZE order which is greater than or equal to the requested buffer
105 size. This works well for buffers up to a few hundreds kilobytes, but
106 for larger buffers it just a waste of address space. Drivers which has
107 relatively small addressing window (like 64Mib) might run out of
108 virtual space with just a few allocations.
109
110 With this parameter you can specify the maximum PAGE_SIZE order for
111 DMA IOMMU buffers. Larger buffers will be aligned only to this
112 specified order. The order is expressed as a power of two multiplied
113 by the PAGE_SIZE.
114
115endif
116
0b05da72
HUK
117config MIGHT_HAVE_PCI
118 bool
119
75e7153a
RB
120config SYS_SUPPORTS_APM_EMULATION
121 bool
122
bc581770
LW
123config HAVE_TCM
124 bool
125 select GENERIC_ALLOCATOR
126
e119bfff
RK
127config HAVE_PROC_CPU
128 bool
129
ce816fa8 130config NO_IOPORT_MAP
5ea81769 131 bool
5ea81769 132
1da177e4
LT
133config EISA
134 bool
135 ---help---
136 The Extended Industry Standard Architecture (EISA) bus was
137 developed as an open alternative to the IBM MicroChannel bus.
138
139 The EISA bus provided some of the features of the IBM MicroChannel
140 bus while maintaining backward compatibility with cards made for
141 the older ISA bus. The EISA bus saw limited use between 1988 and
142 1995 when it was made obsolete by the PCI bus.
143
144 Say Y here if you are building a kernel for an EISA-based machine.
145
146 Otherwise, say N.
147
148config SBUS
149 bool
150
f16fb1ec
RK
151config STACKTRACE_SUPPORT
152 bool
153 default y
154
f76e9154
NP
155config HAVE_LATENCYTOP_SUPPORT
156 bool
157 depends on !SMP
158 default y
159
f16fb1ec
RK
160config LOCKDEP_SUPPORT
161 bool
162 default y
163
7ad1bcb2
RK
164config TRACE_IRQFLAGS_SUPPORT
165 bool
166 default y
167
1da177e4
LT
168config RWSEM_XCHGADD_ALGORITHM
169 bool
8a87411b 170 default y
1da177e4 171
f0d1b0b3
DH
172config ARCH_HAS_ILOG2_U32
173 bool
f0d1b0b3
DH
174
175config ARCH_HAS_ILOG2_U64
176 bool
f0d1b0b3 177
4a1b5733
EV
178config ARCH_HAS_BANDGAP
179 bool
180
b89c3b16
AM
181config GENERIC_HWEIGHT
182 bool
183 default y
184
1da177e4
LT
185config GENERIC_CALIBRATE_DELAY
186 bool
187 default y
188
a08b6b79
Z
189config ARCH_MAY_HAVE_PC_FDC
190 bool
191
5ac6da66
CL
192config ZONE_DMA
193 bool
5ac6da66 194
ccd7ab7f
FT
195config NEED_DMA_MAP_STATE
196 def_bool y
197
c7edc9e3
DL
198config ARCH_SUPPORTS_UPROBES
199 def_bool y
200
58af4a24
RH
201config ARCH_HAS_DMA_SET_COHERENT_MASK
202 bool
203
1da177e4
LT
204config GENERIC_ISA_DMA
205 bool
206
1da177e4
LT
207config FIQ
208 bool
209
13a5045d
RH
210config NEED_RET_TO_USER
211 bool
212
034d2f5a
AV
213config ARCH_MTD_XIP
214 bool
215
c760fc19
HC
216config VECTORS_BASE
217 hex
6afd6fae 218 default 0xffff0000 if MMU || CPU_HIGH_VECTOR
c760fc19
HC
219 default DRAM_BASE if REMAP_VECTORS_TO_RAM
220 default 0x00000000
221 help
19accfd3
RK
222 The base address of exception vectors. This must be two pages
223 in size.
c760fc19 224
dc21af99 225config ARM_PATCH_PHYS_VIRT
c1becedc
RK
226 bool "Patch physical to virtual translations at runtime" if EMBEDDED
227 default y
b511d75d 228 depends on !XIP_KERNEL && MMU
dc21af99
RK
229 depends on !ARCH_REALVIEW || !SPARSEMEM
230 help
111e9a5c
RK
231 Patch phys-to-virt and virt-to-phys translation functions at
232 boot and module load time according to the position of the
233 kernel in system memory.
dc21af99 234
111e9a5c 235 This can only be used with non-XIP MMU kernels where the base
daece596 236 of physical memory is at a 16MB boundary.
dc21af99 237
c1becedc
RK
238 Only disable this option if you know that you do not require
239 this feature (eg, building a kernel for a single machine) and
240 you need to shrink the kernel to the minimal size.
dc21af99 241
01464226
RH
242config NEED_MACH_GPIO_H
243 bool
244 help
245 Select this when mach/gpio.h is required to provide special
246 definitions for this platform. The need for mach/gpio.h should
247 be avoided when possible.
248
c334bc15
RH
249config NEED_MACH_IO_H
250 bool
251 help
252 Select this when mach/io.h is required to provide special
253 definitions for this platform. The need for mach/io.h should
254 be avoided when possible.
255
0cdc8b92 256config NEED_MACH_MEMORY_H
1b9f95f8
NP
257 bool
258 help
0cdc8b92
NP
259 Select this when mach/memory.h is required to provide special
260 definitions for this platform. The need for mach/memory.h should
261 be avoided when possible.
dc21af99 262
1b9f95f8 263config PHYS_OFFSET
974c0724 264 hex "Physical address of main memory" if MMU
0cdc8b92 265 depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
974c0724 266 default DRAM_BASE if !MMU
111e9a5c 267 help
1b9f95f8
NP
268 Please provide the physical address corresponding to the
269 location of main memory in your system.
cada3c08 270
87e040b6
SG
271config GENERIC_BUG
272 def_bool y
273 depends on BUG
274
1da177e4
LT
275source "init/Kconfig"
276
dc52ddc0
MH
277source "kernel/Kconfig.freezer"
278
1da177e4
LT
279menu "System Type"
280
3c427975
HC
281config MMU
282 bool "MMU-based Paged Memory Management Support"
283 default y
284 help
285 Select if you want MMU-based virtualised addressing space
286 support by paged memory management. If unsure, say 'Y'.
287
ccf50e23
RK
288#
289# The "ARM system type" choice list is ordered alphabetically by option
290# text. Please add new entries in the option alphabetic order.
291#
1da177e4
LT
292choice
293 prompt "ARM system type"
1420b22b
AB
294 default ARCH_VERSATILE if !MMU
295 default ARCH_MULTIPLATFORM if MMU
1da177e4 296
387798b3
RH
297config ARCH_MULTIPLATFORM
298 bool "Allow multiple platforms to be selected"
b1b3f49c 299 depends on MMU
ddb902cc 300 select ARCH_WANT_OPTIONAL_GPIOLIB
42dc836d 301 select ARM_HAS_SG_CHAIN
387798b3
RH
302 select ARM_PATCH_PHYS_VIRT
303 select AUTO_ZRELADDR
6d0add40 304 select CLKSRC_OF
66314223 305 select COMMON_CLK
ddb902cc 306 select GENERIC_CLOCKEVENTS
08d38beb 307 select MIGHT_HAVE_PCI
387798b3 308 select MULTI_IRQ_HANDLER
66314223
DN
309 select SPARSE_IRQ
310 select USE_OF
66314223 311
4af6fee1
DS
312config ARCH_INTEGRATOR
313 bool "ARM Ltd. Integrator family"
b1b3f49c 314 select ARM_AMBA
fe989145 315 select ARM_PATCH_PHYS_VIRT
316 select AUTO_ZRELADDR
a613163d 317 select COMMON_CLK
f9a6aa43 318 select COMMON_CLK_VERSATILE
b1b3f49c 319 select GENERIC_CLOCKEVENTS
9904f793 320 select HAVE_TCM
c5a0adb5 321 select ICST
b1b3f49c
RK
322 select MULTI_IRQ_HANDLER
323 select NEED_MACH_MEMORY_H
f4b8b319 324 select PLAT_VERSATILE
695436e3 325 select SPARSE_IRQ
d7057e1d 326 select USE_OF
2389d501 327 select VERSATILE_FPGA_IRQ
4af6fee1
DS
328 help
329 Support for ARM's Integrator platform.
330
331config ARCH_REALVIEW
332 bool "ARM Ltd. RealView family"
b1b3f49c 333 select ARCH_WANT_OPTIONAL_GPIOLIB
4af6fee1 334 select ARM_AMBA
b1b3f49c 335 select ARM_TIMER_SP804
f9a6aa43
LW
336 select COMMON_CLK
337 select COMMON_CLK_VERSATILE
ae30ceac 338 select GENERIC_CLOCKEVENTS
b56ba8aa 339 select GPIO_PL061 if GPIOLIB
b1b3f49c 340 select ICST
0cdc8b92 341 select NEED_MACH_MEMORY_H
b1b3f49c
RK
342 select PLAT_VERSATILE
343 select PLAT_VERSATILE_CLCD
4af6fee1
DS
344 help
345 This enables support for ARM Ltd RealView boards.
346
347config ARCH_VERSATILE
348 bool "ARM Ltd. Versatile family"
b1b3f49c 349 select ARCH_WANT_OPTIONAL_GPIOLIB
4af6fee1 350 select ARM_AMBA
b1b3f49c 351 select ARM_TIMER_SP804
4af6fee1 352 select ARM_VIC
6d803ba7 353 select CLKDEV_LOOKUP
b1b3f49c 354 select GENERIC_CLOCKEVENTS
aa3831cf 355 select HAVE_MACH_CLKDEV
c5a0adb5 356 select ICST
f4b8b319 357 select PLAT_VERSATILE
3414ba8c 358 select PLAT_VERSATILE_CLCD
b1b3f49c 359 select PLAT_VERSATILE_CLOCK
2389d501 360 select VERSATILE_FPGA_IRQ
4af6fee1
DS
361 help
362 This enables support for ARM Ltd Versatile board.
363
8fc5ffa0
AV
364config ARCH_AT91
365 bool "Atmel AT91"
f373e8c0 366 select ARCH_REQUIRE_GPIOLIB
bd602995 367 select CLKDEV_LOOKUP
e261501d 368 select IRQ_DOMAIN
1ac02d79 369 select NEED_MACH_IO_H if PCCARD
6732ae5c
JCPV
370 select PINCTRL
371 select PINCTRL_AT91 if USE_OF
4af6fee1 372 help
929e994f
NF
373 This enables support for systems based on Atmel
374 AT91RM9200 and AT91SAM9* processors.
4af6fee1 375
93e22567
RK
376config ARCH_CLPS711X
377 bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
a3b8d4a5 378 select ARCH_REQUIRE_GPIOLIB
ea7d1bc9 379 select AUTO_ZRELADDR
c99f72ad 380 select CLKSRC_MMIO
93e22567
RK
381 select COMMON_CLK
382 select CPU_ARM720T
4a8355c4 383 select GENERIC_CLOCKEVENTS
6597619f 384 select MFD_SYSCON
93e22567
RK
385 help
386 Support for Cirrus Logic 711x/721x/731x based boards.
387
788c9700
RK
388config ARCH_GEMINI
389 bool "Cortina Systems Gemini"
788c9700 390 select ARCH_REQUIRE_GPIOLIB
f3372c01 391 select CLKSRC_MMIO
b1b3f49c 392 select CPU_FA526
f3372c01 393 select GENERIC_CLOCKEVENTS
788c9700
RK
394 help
395 Support for the Cortina Systems Gemini family SoCs
396
1da177e4
LT
397config ARCH_EBSA110
398 bool "EBSA-110"
b1b3f49c 399 select ARCH_USES_GETTIMEOFFSET
c750815e 400 select CPU_SA110
f7e68bbf 401 select ISA
c334bc15 402 select NEED_MACH_IO_H
0cdc8b92 403 select NEED_MACH_MEMORY_H
ce816fa8 404 select NO_IOPORT_MAP
1da177e4
LT
405 help
406 This is an evaluation board for the StrongARM processor available
f6c8965a 407 from Digital. It has limited hardware on-board, including an
1da177e4
LT
408 Ethernet interface, two PCMCIA sockets, two serial ports and a
409 parallel port.
410
6d85e2b0
UKK
411config ARCH_EFM32
412 bool "Energy Micro efm32"
413 depends on !MMU
414 select ARCH_REQUIRE_GPIOLIB
415 select ARM_NVIC
51aaf81f 416 select AUTO_ZRELADDR
6d85e2b0
UKK
417 select CLKSRC_OF
418 select COMMON_CLK
419 select CPU_V7M
420 select GENERIC_CLOCKEVENTS
421 select NO_DMA
ce816fa8 422 select NO_IOPORT_MAP
6d85e2b0
UKK
423 select SPARSE_IRQ
424 select USE_OF
425 help
426 Support for Energy Micro's (now Silicon Labs) efm32 Giant Gecko
427 processors.
428
e7736d47
LB
429config ARCH_EP93XX
430 bool "EP93xx-based"
b1b3f49c
RK
431 select ARCH_HAS_HOLES_MEMORYMODEL
432 select ARCH_REQUIRE_GPIOLIB
433 select ARCH_USES_GETTIMEOFFSET
e7736d47
LB
434 select ARM_AMBA
435 select ARM_VIC
6d803ba7 436 select CLKDEV_LOOKUP
b1b3f49c 437 select CPU_ARM920T
5725aeae 438 select NEED_MACH_MEMORY_H
e7736d47
LB
439 help
440 This enables support for the Cirrus EP93xx series of CPUs.
441
1da177e4
LT
442config ARCH_FOOTBRIDGE
443 bool "FootBridge"
c750815e 444 select CPU_SA110
1da177e4 445 select FOOTBRIDGE
4e8d7637 446 select GENERIC_CLOCKEVENTS
d0ee9f40 447 select HAVE_IDE
8ef6e620 448 select NEED_MACH_IO_H if !MMU
0cdc8b92 449 select NEED_MACH_MEMORY_H
f999b8bd
MM
450 help
451 Support for systems based on the DC21285 companion chip
452 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
1da177e4 453
4af6fee1
DS
454config ARCH_NETX
455 bool "Hilscher NetX based"
b1b3f49c 456 select ARM_VIC
234b6ced 457 select CLKSRC_MMIO
c750815e 458 select CPU_ARM926T
2fcfe6b8 459 select GENERIC_CLOCKEVENTS
f999b8bd 460 help
4af6fee1
DS
461 This enables support for systems based on the Hilscher NetX Soc
462
3b938be6
RK
463config ARCH_IOP13XX
464 bool "IOP13xx-based"
465 depends on MMU
b1b3f49c 466 select CPU_XSC3
0cdc8b92 467 select NEED_MACH_MEMORY_H
13a5045d 468 select NEED_RET_TO_USER
b1b3f49c
RK
469 select PCI
470 select PLAT_IOP
471 select VMSPLIT_1G
37ebbcff 472 select SPARSE_IRQ
3b938be6
RK
473 help
474 Support for Intel's IOP13XX (XScale) family of processors.
475
3f7e5815
LB
476config ARCH_IOP32X
477 bool "IOP32x-based"
a4f7e763 478 depends on MMU
b1b3f49c 479 select ARCH_REQUIRE_GPIOLIB
c750815e 480 select CPU_XSCALE
e9004f50 481 select GPIO_IOP
13a5045d 482 select NEED_RET_TO_USER
f7e68bbf 483 select PCI
b1b3f49c 484 select PLAT_IOP
f999b8bd 485 help
3f7e5815
LB
486 Support for Intel's 80219 and IOP32X (XScale) family of
487 processors.
488
489config ARCH_IOP33X
490 bool "IOP33x-based"
491 depends on MMU
b1b3f49c 492 select ARCH_REQUIRE_GPIOLIB
c750815e 493 select CPU_XSCALE
e9004f50 494 select GPIO_IOP
13a5045d 495 select NEED_RET_TO_USER
3f7e5815 496 select PCI
b1b3f49c 497 select PLAT_IOP
3f7e5815
LB
498 help
499 Support for Intel's IOP33X (XScale) family of processors.
1da177e4 500
3b938be6
RK
501config ARCH_IXP4XX
502 bool "IXP4xx-based"
a4f7e763 503 depends on MMU
58af4a24 504 select ARCH_HAS_DMA_SET_COHERENT_MASK
b1b3f49c 505 select ARCH_REQUIRE_GPIOLIB
51aaf81f 506 select ARCH_SUPPORTS_BIG_ENDIAN
234b6ced 507 select CLKSRC_MMIO
c750815e 508 select CPU_XSCALE
b1b3f49c 509 select DMABOUNCE if PCI
3b938be6 510 select GENERIC_CLOCKEVENTS
0b05da72 511 select MIGHT_HAVE_PCI
c334bc15 512 select NEED_MACH_IO_H
9296d94d 513 select USB_EHCI_BIG_ENDIAN_DESC
171b3f0d 514 select USB_EHCI_BIG_ENDIAN_MMIO
c4713074 515 help
3b938be6 516 Support for Intel's IXP4XX (XScale) family of processors.
c4713074 517
edabd38e
SB
518config ARCH_DOVE
519 bool "Marvell Dove"
edabd38e 520 select ARCH_REQUIRE_GPIOLIB
756b2531 521 select CPU_PJ4
edabd38e 522 select GENERIC_CLOCKEVENTS
0f81bd43 523 select MIGHT_HAVE_PCI
171b3f0d 524 select MVEBU_MBUS
9139acd1
SH
525 select PINCTRL
526 select PINCTRL_DOVE
abcda1dc 527 select PLAT_ORION_LEGACY
edabd38e
SB
528 help
529 Support for the Marvell Dove SoC 88AP510
530
651c74c7
SB
531config ARCH_KIRKWOOD
532 bool "Marvell Kirkwood"
a8865655 533 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 534 select CPU_FEROCEON
651c74c7 535 select GENERIC_CLOCKEVENTS
171b3f0d 536 select MVEBU_MBUS
b1b3f49c 537 select PCI
1dc831bf 538 select PCI_QUIRKS
f9e75922
AL
539 select PINCTRL
540 select PINCTRL_KIRKWOOD
abcda1dc 541 select PLAT_ORION_LEGACY
651c74c7
SB
542 help
543 Support for the following Marvell Kirkwood series SoCs:
544 88F6180, 88F6192 and 88F6281.
545
794d15b2
SS
546config ARCH_MV78XX0
547 bool "Marvell MV78xx0"
a8865655 548 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 549 select CPU_FEROCEON
794d15b2 550 select GENERIC_CLOCKEVENTS
171b3f0d 551 select MVEBU_MBUS
b1b3f49c 552 select PCI
abcda1dc 553 select PLAT_ORION_LEGACY
794d15b2
SS
554 help
555 Support for the following Marvell MV78xx0 series SoCs:
556 MV781x0, MV782x0.
557
9dd0b194 558config ARCH_ORION5X
585cf175
TP
559 bool "Marvell Orion"
560 depends on MMU
a8865655 561 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 562 select CPU_FEROCEON
51cbff1d 563 select GENERIC_CLOCKEVENTS
171b3f0d 564 select MVEBU_MBUS
b1b3f49c 565 select PCI
abcda1dc 566 select PLAT_ORION_LEGACY
585cf175 567 help
9dd0b194 568 Support for the following Marvell Orion 5x series SoCs:
d2b2a6bb 569 Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
d323ade1 570 Orion-2 (5281), Orion-1-90 (6183).
585cf175 571
788c9700 572config ARCH_MMP
2f7e8fae 573 bool "Marvell PXA168/910/MMP2"
788c9700 574 depends on MMU
788c9700 575 select ARCH_REQUIRE_GPIOLIB
6d803ba7 576 select CLKDEV_LOOKUP
b1b3f49c 577 select GENERIC_ALLOCATOR
788c9700 578 select GENERIC_CLOCKEVENTS
157d2644 579 select GPIO_PXA
c24b3114 580 select IRQ_DOMAIN
0f374561 581 select MULTI_IRQ_HANDLER
7c8f86a4 582 select PINCTRL
788c9700 583 select PLAT_PXA
0bd86961 584 select SPARSE_IRQ
788c9700 585 help
2f7e8fae 586 Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
788c9700
RK
587
588config ARCH_KS8695
589 bool "Micrel/Kendin KS8695"
98830bc9 590 select ARCH_REQUIRE_GPIOLIB
c7e783d6 591 select CLKSRC_MMIO
b1b3f49c 592 select CPU_ARM922T
c7e783d6 593 select GENERIC_CLOCKEVENTS
b1b3f49c 594 select NEED_MACH_MEMORY_H
788c9700
RK
595 help
596 Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
597 System-on-Chip devices.
598
788c9700
RK
599config ARCH_W90X900
600 bool "Nuvoton W90X900 CPU"
c52d3d68 601 select ARCH_REQUIRE_GPIOLIB
6d803ba7 602 select CLKDEV_LOOKUP
6fa5d5f7 603 select CLKSRC_MMIO
b1b3f49c 604 select CPU_ARM926T
58b5369e 605 select GENERIC_CLOCKEVENTS
788c9700 606 help
a8bc4ead 607 Support for Nuvoton (Winbond logic dept.) ARM9 processor,
608 At present, the w90x900 has been renamed nuc900, regarding
609 the ARM series product line, you can login the following
610 link address to know more.
611
612 <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
613 ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
788c9700 614
93e22567
RK
615config ARCH_LPC32XX
616 bool "NXP LPC32XX"
617 select ARCH_REQUIRE_GPIOLIB
618 select ARM_AMBA
619 select CLKDEV_LOOKUP
620 select CLKSRC_MMIO
621 select CPU_ARM926T
622 select GENERIC_CLOCKEVENTS
623 select HAVE_IDE
93e22567
RK
624 select USE_OF
625 help
626 Support for the NXP LPC32XX family of processors
627
1da177e4 628config ARCH_PXA
2c8086a5 629 bool "PXA2xx/PXA3xx-based"
a4f7e763 630 depends on MMU
b1b3f49c
RK
631 select ARCH_MTD_XIP
632 select ARCH_REQUIRE_GPIOLIB
633 select ARM_CPU_SUSPEND if PM
634 select AUTO_ZRELADDR
6d803ba7 635 select CLKDEV_LOOKUP
234b6ced 636 select CLKSRC_MMIO
981d0f39 637 select GENERIC_CLOCKEVENTS
157d2644 638 select GPIO_PXA
d0ee9f40 639 select HAVE_IDE
b1b3f49c 640 select MULTI_IRQ_HANDLER
b1b3f49c
RK
641 select PLAT_PXA
642 select SPARSE_IRQ
f999b8bd 643 help
2c8086a5 644 Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
1da177e4 645
8fc1b0f8
KG
646config ARCH_MSM
647 bool "Qualcomm MSM (non-multiplatform)"
923a081c 648 select ARCH_REQUIRE_GPIOLIB
8cc7f533 649 select COMMON_CLK
b1b3f49c 650 select GENERIC_CLOCKEVENTS
49cbe786 651 help
4b53eb4f
DW
652 Support for Qualcomm MSM/QSD based systems. This runs on the
653 apps processor of the MSM/QSD and depends on a shared memory
654 interface to the modem processor which runs the baseband
655 stack and controls some vital subsystems
656 (clock and power control, etc).
49cbe786 657
bf98c1ea 658config ARCH_SHMOBILE_LEGACY
0d9fd616 659 bool "Renesas ARM SoCs (non-multiplatform)"
bf98c1ea 660 select ARCH_SHMOBILE
69469995 661 select ARM_PATCH_PHYS_VIRT
5e93c6b4 662 select CLKDEV_LOOKUP
b1b3f49c 663 select GENERIC_CLOCKEVENTS
4c3ffffd 664 select HAVE_ARM_SCU if SMP
a894fcc2 665 select HAVE_ARM_TWD if SMP
aa3831cf 666 select HAVE_MACH_CLKDEV
3b55658a 667 select HAVE_SMP
ce5ea9f3 668 select MIGHT_HAVE_CACHE_L2X0
60f1435c 669 select MULTI_IRQ_HANDLER
ce816fa8 670 select NO_IOPORT_MAP
2cd3c927 671 select PINCTRL
b1b3f49c
RK
672 select PM_GENERIC_DOMAINS if PM
673 select SPARSE_IRQ
c793c1b0 674 help
0d9fd616
LP
675 Support for Renesas ARM SoC platforms using a non-multiplatform
676 kernel. This includes the SH-Mobile, R-Mobile, EMMA-Mobile, R-Car
677 and RZ families.
c793c1b0 678
1da177e4
LT
679config ARCH_RPC
680 bool "RiscPC"
681 select ARCH_ACORN
a08b6b79 682 select ARCH_MAY_HAVE_PC_FDC
07f841b7 683 select ARCH_SPARSEMEM_ENABLE
5cfc8ee0 684 select ARCH_USES_GETTIMEOFFSET
fa04e209 685 select CPU_SA110
b1b3f49c 686 select FIQ
d0ee9f40 687 select HAVE_IDE
b1b3f49c
RK
688 select HAVE_PATA_PLATFORM
689 select ISA_DMA_API
c334bc15 690 select NEED_MACH_IO_H
0cdc8b92 691 select NEED_MACH_MEMORY_H
ce816fa8 692 select NO_IOPORT_MAP
b4811bac 693 select VIRT_TO_BUS
1da177e4
LT
694 help
695 On the Acorn Risc-PC, Linux can support the internal IDE disk and
696 CD-ROM interface, serial and parallel port, and the floppy drive.
697
698config ARCH_SA1100
699 bool "SA1100-based"
b1b3f49c
RK
700 select ARCH_MTD_XIP
701 select ARCH_REQUIRE_GPIOLIB
702 select ARCH_SPARSEMEM_ENABLE
703 select CLKDEV_LOOKUP
704 select CLKSRC_MMIO
1937f5b9 705 select CPU_FREQ
b1b3f49c 706 select CPU_SA1100
3e238be2 707 select GENERIC_CLOCKEVENTS
d0ee9f40 708 select HAVE_IDE
b1b3f49c 709 select ISA
0cdc8b92 710 select NEED_MACH_MEMORY_H
375dec92 711 select SPARSE_IRQ
f999b8bd
MM
712 help
713 Support for StrongARM 11x0 based boards.
1da177e4 714
b130d5c2
KK
715config ARCH_S3C24XX
716 bool "Samsung S3C24XX SoCs"
53650430 717 select ARCH_REQUIRE_GPIOLIB
335cce74 718 select ATAGS
b1b3f49c 719 select CLKDEV_LOOKUP
4280506a 720 select CLKSRC_SAMSUNG_PWM
7f78b6eb 721 select GENERIC_CLOCKEVENTS
880cf071 722 select GPIO_SAMSUNG
20676c15 723 select HAVE_S3C2410_I2C if I2C
b130d5c2 724 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 725 select HAVE_S3C_RTC if RTC_CLASS
17453dd2 726 select MULTI_IRQ_HANDLER
c334bc15 727 select NEED_MACH_IO_H
cd8dc7ae 728 select SAMSUNG_ATAGS
1da177e4 729 help
b130d5c2
KK
730 Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
731 and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
732 (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
733 Samsung SMDK2410 development board (and derivatives).
63b1f51b 734
a08ab637
BD
735config ARCH_S3C64XX
736 bool "Samsung S3C64XX"
b1b3f49c 737 select ARCH_REQUIRE_GPIOLIB
1db0287a 738 select ARM_AMBA
89f0ce72 739 select ARM_VIC
335cce74 740 select ATAGS
b1b3f49c 741 select CLKDEV_LOOKUP
4280506a 742 select CLKSRC_SAMSUNG_PWM
ccecba3c 743 select COMMON_CLK_SAMSUNG
70bacadb 744 select CPU_V6K
04a49b71 745 select GENERIC_CLOCKEVENTS
880cf071 746 select GPIO_SAMSUNG
b1b3f49c
RK
747 select HAVE_S3C2410_I2C if I2C
748 select HAVE_S3C2410_WATCHDOG if WATCHDOG
6700397a 749 select HAVE_TCM
ce816fa8 750 select NO_IOPORT_MAP
b1b3f49c 751 select PLAT_SAMSUNG
4ab75a3f 752 select PM_GENERIC_DOMAINS if PM
b1b3f49c
RK
753 select S3C_DEV_NAND
754 select S3C_GPIO_TRACK
cd8dc7ae 755 select SAMSUNG_ATAGS
6e2d9e93 756 select SAMSUNG_WAKEMASK
88f59738 757 select SAMSUNG_WDT_RESET
a08ab637
BD
758 help
759 Samsung S3C64XX series based systems
760
49b7a491
KK
761config ARCH_S5P64X0
762 bool "Samsung S5P6440 S5P6450"
335cce74 763 select ATAGS
d8b22d25 764 select CLKDEV_LOOKUP
4280506a 765 select CLKSRC_SAMSUNG_PWM
b1b3f49c 766 select CPU_V6
9e65bbf2 767 select GENERIC_CLOCKEVENTS
880cf071 768 select GPIO_SAMSUNG
20676c15 769 select HAVE_S3C2410_I2C if I2C
b1b3f49c 770 select HAVE_S3C2410_WATCHDOG if WATCHDOG
754961a8 771 select HAVE_S3C_RTC if RTC_CLASS
01464226 772 select NEED_MACH_GPIO_H
cd8dc7ae 773 select SAMSUNG_ATAGS
171b3f0d 774 select SAMSUNG_WDT_RESET
c4ffccdd 775 help
49b7a491
KK
776 Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
777 SMDK6450.
c4ffccdd 778
acc84707
MS
779config ARCH_S5PC100
780 bool "Samsung S5PC100"
53650430 781 select ARCH_REQUIRE_GPIOLIB
335cce74 782 select ATAGS
29e8eb0f 783 select CLKDEV_LOOKUP
4280506a 784 select CLKSRC_SAMSUNG_PWM
5a7652f2 785 select CPU_V7
6a5a2e3b 786 select GENERIC_CLOCKEVENTS
880cf071 787 select GPIO_SAMSUNG
20676c15 788 select HAVE_S3C2410_I2C if I2C
c39d8d55 789 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 790 select HAVE_S3C_RTC if RTC_CLASS
01464226 791 select NEED_MACH_GPIO_H
cd8dc7ae 792 select SAMSUNG_ATAGS
171b3f0d 793 select SAMSUNG_WDT_RESET
5a7652f2 794 help
acc84707 795 Samsung S5PC100 series based systems
5a7652f2 796
170f4e42
KK
797config ARCH_S5PV210
798 bool "Samsung S5PV210/S5PC110"
0f75a96b 799 select ARCH_HAS_HOLES_MEMORYMODEL
b1b3f49c 800 select ARCH_SPARSEMEM_ENABLE
335cce74 801 select ATAGS
b2a9dd46 802 select CLKDEV_LOOKUP
4280506a 803 select CLKSRC_SAMSUNG_PWM
b1b3f49c 804 select CPU_V7
9e65bbf2 805 select GENERIC_CLOCKEVENTS
880cf071 806 select GPIO_SAMSUNG
20676c15 807 select HAVE_S3C2410_I2C if I2C
c39d8d55 808 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 809 select HAVE_S3C_RTC if RTC_CLASS
01464226 810 select NEED_MACH_GPIO_H
0cdc8b92 811 select NEED_MACH_MEMORY_H
cd8dc7ae 812 select SAMSUNG_ATAGS
170f4e42
KK
813 help
814 Samsung S5PV210/S5PC110 series based systems
815
7c6337e2
KH
816config ARCH_DAVINCI
817 bool "TI DaVinci"
b1b3f49c 818 select ARCH_HAS_HOLES_MEMORYMODEL
dce1115b 819 select ARCH_REQUIRE_GPIOLIB
6d803ba7 820 select CLKDEV_LOOKUP
20e9969b 821 select GENERIC_ALLOCATOR
b1b3f49c 822 select GENERIC_CLOCKEVENTS
dc7ad3b3 823 select GENERIC_IRQ_CHIP
b1b3f49c 824 select HAVE_IDE
3ad7a42d 825 select TI_PRIV_EDMA
689e331f 826 select USE_OF
b1b3f49c 827 select ZONE_DMA
7c6337e2
KH
828 help
829 Support for TI's DaVinci platform.
830
a0694861
TL
831config ARCH_OMAP1
832 bool "TI OMAP1"
00a36698 833 depends on MMU
9af915da 834 select ARCH_HAS_HOLES_MEMORYMODEL
a0694861 835 select ARCH_OMAP
21f47fbc 836 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 837 select CLKDEV_LOOKUP
d6e15d78 838 select CLKSRC_MMIO
b1b3f49c 839 select GENERIC_CLOCKEVENTS
a0694861 840 select GENERIC_IRQ_CHIP
a0694861
TL
841 select HAVE_IDE
842 select IRQ_DOMAIN
843 select NEED_MACH_IO_H if PCCARD
844 select NEED_MACH_MEMORY_H
21f47fbc 845 help
a0694861 846 Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
02c981c0 847
1da177e4
LT
848endchoice
849
387798b3
RH
850menu "Multiple platform selection"
851 depends on ARCH_MULTIPLATFORM
852
853comment "CPU Core family selection"
854
f8afae40
AB
855config ARCH_MULTI_V4
856 bool "ARMv4 based platforms (FA526)"
857 depends on !ARCH_MULTI_V6_V7
858 select ARCH_MULTI_V4_V5
859 select CPU_FA526
860
387798b3
RH
861config ARCH_MULTI_V4T
862 bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
387798b3 863 depends on !ARCH_MULTI_V6_V7
b1b3f49c 864 select ARCH_MULTI_V4_V5
24e860fb
AB
865 select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \
866 CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \
867 CPU_ARM925T || CPU_ARM940T)
387798b3
RH
868
869config ARCH_MULTI_V5
870 bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
387798b3 871 depends on !ARCH_MULTI_V6_V7
b1b3f49c 872 select ARCH_MULTI_V4_V5
12567bbd 873 select CPU_ARM926T if !(CPU_ARM946E || CPU_ARM1020 || \
24e860fb
AB
874 CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \
875 CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON)
387798b3
RH
876
877config ARCH_MULTI_V4_V5
878 bool
879
880config ARCH_MULTI_V6
8dda05cc 881 bool "ARMv6 based platforms (ARM11)"
387798b3 882 select ARCH_MULTI_V6_V7
42f4754a 883 select CPU_V6K
387798b3
RH
884
885config ARCH_MULTI_V7
8dda05cc 886 bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
387798b3
RH
887 default y
888 select ARCH_MULTI_V6_V7
b1b3f49c 889 select CPU_V7
90bc8ac7 890 select HAVE_SMP
387798b3
RH
891
892config ARCH_MULTI_V6_V7
893 bool
9352b05b 894 select MIGHT_HAVE_CACHE_L2X0
387798b3
RH
895
896config ARCH_MULTI_CPU_AUTO
897 def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
898 select ARCH_MULTI_V5
899
900endmenu
901
05e2a3de
RH
902config ARCH_VIRT
903 bool "Dummy Virtual Machine" if ARCH_MULTI_V7
4b8b5f25 904 select ARM_AMBA
05e2a3de 905 select ARM_GIC
05e2a3de 906 select ARM_PSCI
4b8b5f25 907 select HAVE_ARM_ARCH_TIMER
05e2a3de 908
ccf50e23
RK
909#
910# This is sorted alphabetically by mach-* pathname. However, plat-*
911# Kconfigs may be included either alphabetically (according to the
912# plat- suffix) or along side the corresponding mach-* source.
913#
3e93a22b
GC
914source "arch/arm/mach-mvebu/Kconfig"
915
95b8f20f
RK
916source "arch/arm/mach-at91/Kconfig"
917
1d22924e
AB
918source "arch/arm/mach-axxia/Kconfig"
919
8ac49e04
CD
920source "arch/arm/mach-bcm/Kconfig"
921
1c37fa10
SH
922source "arch/arm/mach-berlin/Kconfig"
923
1da177e4
LT
924source "arch/arm/mach-clps711x/Kconfig"
925
d94f944e
AV
926source "arch/arm/mach-cns3xxx/Kconfig"
927
95b8f20f
RK
928source "arch/arm/mach-davinci/Kconfig"
929
930source "arch/arm/mach-dove/Kconfig"
931
e7736d47
LB
932source "arch/arm/mach-ep93xx/Kconfig"
933
1da177e4
LT
934source "arch/arm/mach-footbridge/Kconfig"
935
59d3a193
PZ
936source "arch/arm/mach-gemini/Kconfig"
937
387798b3
RH
938source "arch/arm/mach-highbank/Kconfig"
939
389ee0c2
HZ
940source "arch/arm/mach-hisi/Kconfig"
941
1da177e4
LT
942source "arch/arm/mach-integrator/Kconfig"
943
3f7e5815
LB
944source "arch/arm/mach-iop32x/Kconfig"
945
946source "arch/arm/mach-iop33x/Kconfig"
1da177e4 947
285f5fa7
DW
948source "arch/arm/mach-iop13xx/Kconfig"
949
1da177e4
LT
950source "arch/arm/mach-ixp4xx/Kconfig"
951
828989ad
SS
952source "arch/arm/mach-keystone/Kconfig"
953
95b8f20f
RK
954source "arch/arm/mach-kirkwood/Kconfig"
955
956source "arch/arm/mach-ks8695/Kconfig"
957
95b8f20f
RK
958source "arch/arm/mach-msm/Kconfig"
959
17723fd3
JJ
960source "arch/arm/mach-moxart/Kconfig"
961
794d15b2
SS
962source "arch/arm/mach-mv78xx0/Kconfig"
963
3995eb82 964source "arch/arm/mach-imx/Kconfig"
1da177e4 965
1d3f33d5
SG
966source "arch/arm/mach-mxs/Kconfig"
967
95b8f20f 968source "arch/arm/mach-netx/Kconfig"
49cbe786 969
95b8f20f 970source "arch/arm/mach-nomadik/Kconfig"
95b8f20f 971
9851ca57
DT
972source "arch/arm/mach-nspire/Kconfig"
973
d48af15e
TL
974source "arch/arm/plat-omap/Kconfig"
975
976source "arch/arm/mach-omap1/Kconfig"
1da177e4 977
1dbae815
TL
978source "arch/arm/mach-omap2/Kconfig"
979
9dd0b194 980source "arch/arm/mach-orion5x/Kconfig"
585cf175 981
387798b3
RH
982source "arch/arm/mach-picoxcell/Kconfig"
983
95b8f20f
RK
984source "arch/arm/mach-pxa/Kconfig"
985source "arch/arm/plat-pxa/Kconfig"
585cf175 986
95b8f20f
RK
987source "arch/arm/mach-mmp/Kconfig"
988
8fc1b0f8
KG
989source "arch/arm/mach-qcom/Kconfig"
990
95b8f20f
RK
991source "arch/arm/mach-realview/Kconfig"
992
d63dc051
HS
993source "arch/arm/mach-rockchip/Kconfig"
994
95b8f20f 995source "arch/arm/mach-sa1100/Kconfig"
edabd38e 996
cf383678 997source "arch/arm/plat-samsung/Kconfig"
a21765a7 998
387798b3
RH
999source "arch/arm/mach-socfpga/Kconfig"
1000
a7ed099f 1001source "arch/arm/mach-spear/Kconfig"
a21765a7 1002
65ebcc11
SK
1003source "arch/arm/mach-sti/Kconfig"
1004
85fd6d63 1005source "arch/arm/mach-s3c24xx/Kconfig"
1da177e4 1006
431107ea 1007source "arch/arm/mach-s3c64xx/Kconfig"
a08ab637 1008
49b7a491 1009source "arch/arm/mach-s5p64x0/Kconfig"
c4ffccdd 1010
5a7652f2 1011source "arch/arm/mach-s5pc100/Kconfig"
5a7652f2 1012
170f4e42
KK
1013source "arch/arm/mach-s5pv210/Kconfig"
1014
83014579 1015source "arch/arm/mach-exynos/Kconfig"
cc0e72b8 1016
882d01f9 1017source "arch/arm/mach-shmobile/Kconfig"
52c543f9 1018
3b52634f
MR
1019source "arch/arm/mach-sunxi/Kconfig"
1020
156a0997
BS
1021source "arch/arm/mach-prima2/Kconfig"
1022
c5f80065
EG
1023source "arch/arm/mach-tegra/Kconfig"
1024
95b8f20f 1025source "arch/arm/mach-u300/Kconfig"
1da177e4 1026
95b8f20f 1027source "arch/arm/mach-ux500/Kconfig"
1da177e4
LT
1028
1029source "arch/arm/mach-versatile/Kconfig"
1030
ceade897 1031source "arch/arm/mach-vexpress/Kconfig"
420c34e4 1032source "arch/arm/plat-versatile/Kconfig"
ceade897 1033
6f35f9a9
TP
1034source "arch/arm/mach-vt8500/Kconfig"
1035
7ec80ddf 1036source "arch/arm/mach-w90x900/Kconfig"
1037
9a45eb69
JC
1038source "arch/arm/mach-zynq/Kconfig"
1039
1da177e4
LT
1040# Definitions to make life easier
1041config ARCH_ACORN
1042 bool
1043
7ae1f7ec
LB
1044config PLAT_IOP
1045 bool
469d3044 1046 select GENERIC_CLOCKEVENTS
7ae1f7ec 1047
69b02f6a
LB
1048config PLAT_ORION
1049 bool
bfe45e0b 1050 select CLKSRC_MMIO
b1b3f49c 1051 select COMMON_CLK
dc7ad3b3 1052 select GENERIC_IRQ_CHIP
278b45b0 1053 select IRQ_DOMAIN
69b02f6a 1054
abcda1dc
TP
1055config PLAT_ORION_LEGACY
1056 bool
1057 select PLAT_ORION
1058
bd5ce433
EM
1059config PLAT_PXA
1060 bool
1061
f4b8b319
RK
1062config PLAT_VERSATILE
1063 bool
1064
e3887714
RK
1065config ARM_TIMER_SP804
1066 bool
bfe45e0b 1067 select CLKSRC_MMIO
7a0eca71 1068 select CLKSRC_OF if OF
e3887714 1069
d9a1beaa
AC
1070source "arch/arm/firmware/Kconfig"
1071
1da177e4
LT
1072source arch/arm/mm/Kconfig
1073
afe4b25e 1074config IWMMXT
d93003e8
SH
1075 bool "Enable iWMMXt support"
1076 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 || CPU_PJ4B
1077 default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 || CPU_PJ4B
afe4b25e
LB
1078 help
1079 Enable support for iWMMXt context switching at run time if
1080 running on a CPU that supports it.
1081
52108641 1082config MULTI_IRQ_HANDLER
1083 bool
1084 help
1085 Allow each machine to specify it's own IRQ handler at run time.
1086
3b93e7b0
HC
1087if !MMU
1088source "arch/arm/Kconfig-nommu"
1089endif
1090
3e0a07f8
GC
1091config PJ4B_ERRATA_4742
1092 bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation"
1093 depends on CPU_PJ4B && MACH_ARMADA_370
1094 default y
1095 help
1096 When coming out of either a Wait for Interrupt (WFI) or a Wait for
1097 Event (WFE) IDLE states, a specific timing sensitivity exists between
1098 the retiring WFI/WFE instructions and the newly issued subsequent
1099 instructions. This sensitivity can result in a CPU hang scenario.
1100 Workaround:
1101 The software must insert either a Data Synchronization Barrier (DSB)
1102 or Data Memory Barrier (DMB) command immediately after the WFI/WFE
1103 instruction
1104
f0c4b8d6
WD
1105config ARM_ERRATA_326103
1106 bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
1107 depends on CPU_V6
1108 help
1109 Executing a SWP instruction to read-only memory does not set bit 11
1110 of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
1111 treat the access as a read, preventing a COW from occurring and
1112 causing the faulting task to livelock.
1113
9cba3ccc
CM
1114config ARM_ERRATA_411920
1115 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
e399b1a4 1116 depends on CPU_V6 || CPU_V6K
9cba3ccc
CM
1117 help
1118 Invalidation of the Instruction Cache operation can
1119 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
1120 It does not affect the MPCore. This option enables the ARM Ltd.
1121 recommended workaround.
1122
7ce236fc
CM
1123config ARM_ERRATA_430973
1124 bool "ARM errata: Stale prediction on replaced interworking branch"
1125 depends on CPU_V7
1126 help
1127 This option enables the workaround for the 430973 Cortex-A8
1128 (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
1129 interworking branch is replaced with another code sequence at the
1130 same virtual address, whether due to self-modifying code or virtual
1131 to physical address re-mapping, Cortex-A8 does not recover from the
1132 stale interworking branch prediction. This results in Cortex-A8
1133 executing the new code sequence in the incorrect ARM or Thumb state.
1134 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
1135 and also flushes the branch target cache at every context switch.
1136 Note that setting specific bits in the ACTLR register may not be
1137 available in non-secure mode.
1138
855c551f
CM
1139config ARM_ERRATA_458693
1140 bool "ARM errata: Processor deadlock when a false hazard is created"
1141 depends on CPU_V7
62e4d357 1142 depends on !ARCH_MULTIPLATFORM
855c551f
CM
1143 help
1144 This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1145 erratum. For very specific sequences of memory operations, it is
1146 possible for a hazard condition intended for a cache line to instead
1147 be incorrectly associated with a different cache line. This false
1148 hazard might then cause a processor deadlock. The workaround enables
1149 the L1 caching of the NEON accesses and disables the PLD instruction
1150 in the ACTLR register. Note that setting specific bits in the ACTLR
1151 register may not be available in non-secure mode.
1152
0516e464
CM
1153config ARM_ERRATA_460075
1154 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
1155 depends on CPU_V7
62e4d357 1156 depends on !ARCH_MULTIPLATFORM
0516e464
CM
1157 help
1158 This option enables the workaround for the 460075 Cortex-A8 (r2p0)
1159 erratum. Any asynchronous access to the L2 cache may encounter a
1160 situation in which recent store transactions to the L2 cache are lost
1161 and overwritten with stale memory contents from external memory. The
1162 workaround disables the write-allocate mode for the L2 cache via the
1163 ACTLR register. Note that setting specific bits in the ACTLR register
1164 may not be available in non-secure mode.
1165
9f05027c
WD
1166config ARM_ERRATA_742230
1167 bool "ARM errata: DMB operation may be faulty"
1168 depends on CPU_V7 && SMP
62e4d357 1169 depends on !ARCH_MULTIPLATFORM
9f05027c
WD
1170 help
1171 This option enables the workaround for the 742230 Cortex-A9
1172 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
1173 between two write operations may not ensure the correct visibility
1174 ordering of the two writes. This workaround sets a specific bit in
1175 the diagnostic register of the Cortex-A9 which causes the DMB
1176 instruction to behave as a DSB, ensuring the correct behaviour of
1177 the two writes.
1178
a672e99b
WD
1179config ARM_ERRATA_742231
1180 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1181 depends on CPU_V7 && SMP
62e4d357 1182 depends on !ARCH_MULTIPLATFORM
a672e99b
WD
1183 help
1184 This option enables the workaround for the 742231 Cortex-A9
1185 (r2p0..r2p2) erratum. Under certain conditions, specific to the
1186 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1187 accessing some data located in the same cache line, may get corrupted
1188 data due to bad handling of the address hazard when the line gets
1189 replaced from one of the CPUs at the same time as another CPU is
1190 accessing it. This workaround sets specific bits in the diagnostic
1191 register of the Cortex-A9 which reduces the linefill issuing
1192 capabilities of the processor.
1193
69155794
JM
1194config ARM_ERRATA_643719
1195 bool "ARM errata: LoUIS bit field in CLIDR register is incorrect"
1196 depends on CPU_V7 && SMP
1197 help
1198 This option enables the workaround for the 643719 Cortex-A9 (prior to
1199 r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR
1200 register returns zero when it should return one. The workaround
1201 corrects this value, ensuring cache maintenance operations which use
1202 it behave as intended and avoiding data corruption.
1203
cdf357f1
WD
1204config ARM_ERRATA_720789
1205 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
e66dc745 1206 depends on CPU_V7
cdf357f1
WD
1207 help
1208 This option enables the workaround for the 720789 Cortex-A9 (prior to
1209 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1210 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1211 As a consequence of this erratum, some TLB entries which should be
1212 invalidated are not, resulting in an incoherency in the system page
1213 tables. The workaround changes the TLB flushing routines to invalidate
1214 entries regardless of the ASID.
475d92fc
WD
1215
1216config ARM_ERRATA_743622
1217 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1218 depends on CPU_V7
62e4d357 1219 depends on !ARCH_MULTIPLATFORM
475d92fc
WD
1220 help
1221 This option enables the workaround for the 743622 Cortex-A9
efbc74ac 1222 (r2p*) erratum. Under very rare conditions, a faulty
475d92fc
WD
1223 optimisation in the Cortex-A9 Store Buffer may lead to data
1224 corruption. This workaround sets a specific bit in the diagnostic
1225 register of the Cortex-A9 which disables the Store Buffer
1226 optimisation, preventing the defect from occurring. This has no
1227 visible impact on the overall performance or power consumption of the
1228 processor.
1229
9a27c27c
WD
1230config ARM_ERRATA_751472
1231 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
ba90c516 1232 depends on CPU_V7
62e4d357 1233 depends on !ARCH_MULTIPLATFORM
9a27c27c
WD
1234 help
1235 This option enables the workaround for the 751472 Cortex-A9 (prior
1236 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
1237 completion of a following broadcasted operation if the second
1238 operation is received by a CPU before the ICIALLUIS has completed,
1239 potentially leading to corrupted entries in the cache or TLB.
1240
fcbdc5fe
WD
1241config ARM_ERRATA_754322
1242 bool "ARM errata: possible faulty MMU translations following an ASID switch"
1243 depends on CPU_V7
1244 help
1245 This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1246 r3p*) erratum. A speculative memory access may cause a page table walk
1247 which starts prior to an ASID switch but completes afterwards. This
1248 can populate the micro-TLB with a stale entry which may be hit with
1249 the new ASID. This workaround places two dsb instructions in the mm
1250 switching code so that no page table walks can cross the ASID switch.
1251
5dab26af
WD
1252config ARM_ERRATA_754327
1253 bool "ARM errata: no automatic Store Buffer drain"
1254 depends on CPU_V7 && SMP
1255 help
1256 This option enables the workaround for the 754327 Cortex-A9 (prior to
1257 r2p0) erratum. The Store Buffer does not have any automatic draining
1258 mechanism and therefore a livelock may occur if an external agent
1259 continuously polls a memory location waiting to observe an update.
1260 This workaround defines cpu_relax() as smp_mb(), preventing correctly
1261 written polling loops from denying visibility of updates to memory.
1262
145e10e1
CM
1263config ARM_ERRATA_364296
1264 bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
fd832478 1265 depends on CPU_V6
145e10e1
CM
1266 help
1267 This options enables the workaround for the 364296 ARM1136
1268 r0p2 erratum (possible cache data corruption with
1269 hit-under-miss enabled). It sets the undocumented bit 31 in
1270 the auxiliary control register and the FI bit in the control
1271 register, thus disabling hit-under-miss without putting the
1272 processor into full low interrupt latency mode. ARM11MPCore
1273 is not affected.
1274
f630c1bd
WD
1275config ARM_ERRATA_764369
1276 bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1277 depends on CPU_V7 && SMP
1278 help
1279 This option enables the workaround for erratum 764369
1280 affecting Cortex-A9 MPCore with two or more processors (all
1281 current revisions). Under certain timing circumstances, a data
1282 cache line maintenance operation by MVA targeting an Inner
1283 Shareable memory region may fail to proceed up to either the
1284 Point of Coherency or to the Point of Unification of the
1285 system. This workaround adds a DSB instruction before the
1286 relevant cache maintenance functions and sets a specific bit
1287 in the diagnostic control register of the SCU.
1288
7253b85c
SH
1289config ARM_ERRATA_775420
1290 bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
1291 depends on CPU_V7
1292 help
1293 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
1294 r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
1295 operation aborts with MMU exception, it might cause the processor
1296 to deadlock. This workaround puts DSB before executing ISB if
1297 an abort may occur on cache maintenance.
1298
93dc6887
CM
1299config ARM_ERRATA_798181
1300 bool "ARM errata: TLBI/DSB failure on Cortex-A15"
1301 depends on CPU_V7 && SMP
1302 help
1303 On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
1304 adequately shooting down all use of the old entries. This
1305 option enables the Linux kernel workaround for this erratum
1306 which sends an IPI to the CPUs that are running the same ASID
1307 as the one being invalidated.
1308
84b6504f
WD
1309config ARM_ERRATA_773022
1310 bool "ARM errata: incorrect instructions may be executed from loop buffer"
1311 depends on CPU_V7
1312 help
1313 This option enables the workaround for the 773022 Cortex-A15
1314 (up to r0p4) erratum. In certain rare sequences of code, the
1315 loop buffer may deliver incorrect instructions. This
1316 workaround disables the loop buffer to avoid the erratum.
1317
1da177e4
LT
1318endmenu
1319
1320source "arch/arm/common/Kconfig"
1321
1da177e4
LT
1322menu "Bus support"
1323
1324config ARM_AMBA
1325 bool
1326
1327config ISA
1328 bool
1da177e4
LT
1329 help
1330 Find out whether you have ISA slots on your motherboard. ISA is the
1331 name of a bus system, i.e. the way the CPU talks to the other stuff
1332 inside your box. Other bus systems are PCI, EISA, MicroChannel
1333 (MCA) or VESA. ISA is an older system, now being displaced by PCI;
1334 newer boards don't support it. If you have ISA, say Y, otherwise N.
1335
065909b9 1336# Select ISA DMA controller support
1da177e4
LT
1337config ISA_DMA
1338 bool
065909b9 1339 select ISA_DMA_API
1da177e4 1340
065909b9 1341# Select ISA DMA interface
5cae841b
AV
1342config ISA_DMA_API
1343 bool
5cae841b 1344
1da177e4 1345config PCI
0b05da72 1346 bool "PCI support" if MIGHT_HAVE_PCI
1da177e4
LT
1347 help
1348 Find out whether you have a PCI motherboard. PCI is the name of a
1349 bus system, i.e. the way the CPU talks to the other stuff inside
1350 your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
1351 VESA. If you have PCI, say Y, otherwise N.
1352
52882173
AV
1353config PCI_DOMAINS
1354 bool
1355 depends on PCI
1356
b080ac8a
MRJ
1357config PCI_NANOENGINE
1358 bool "BSE nanoEngine PCI support"
1359 depends on SA1100_NANOENGINE
1360 help
1361 Enable PCI on the BSE nanoEngine board.
1362
36e23590
MW
1363config PCI_SYSCALL
1364 def_bool PCI
1365
a0113a99
MR
1366config PCI_HOST_ITE8152
1367 bool
1368 depends on PCI && MACH_ARMCORE
1369 default y
1370 select DMABOUNCE
1371
1da177e4 1372source "drivers/pci/Kconfig"
3f06d157 1373source "drivers/pci/pcie/Kconfig"
1da177e4
LT
1374
1375source "drivers/pcmcia/Kconfig"
1376
1377endmenu
1378
1379menu "Kernel Features"
1380
3b55658a
DM
1381config HAVE_SMP
1382 bool
1383 help
1384 This option should be selected by machines which have an SMP-
1385 capable CPU.
1386
1387 The only effect of this option is to make the SMP-related
1388 options available to the user for configuration.
1389
1da177e4 1390config SMP
bb2d8130 1391 bool "Symmetric Multi-Processing"
fbb4ddac 1392 depends on CPU_V6K || CPU_V7
bc28248e 1393 depends on GENERIC_CLOCKEVENTS
3b55658a 1394 depends on HAVE_SMP
801bb21c 1395 depends on MMU || ARM_MPU
1da177e4
LT
1396 help
1397 This enables support for systems with more than one CPU. If you have
4a474157
RG
1398 a system with only one CPU, say N. If you have a system with more
1399 than one CPU, say Y.
1da177e4 1400
4a474157 1401 If you say N here, the kernel will run on uni- and multiprocessor
1da177e4 1402 machines, but will use only one CPU of a multiprocessor machine. If
4a474157
RG
1403 you say Y here, the kernel will run on many, but not all,
1404 uniprocessor machines. On a uniprocessor machine, the kernel
1405 will run faster if you say N here.
1da177e4 1406
395cf969 1407 See also <file:Documentation/x86/i386/IO-APIC.txt>,
1da177e4 1408 <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
50a23e6e 1409 <http://tldp.org/HOWTO/SMP-HOWTO.html>.
1da177e4
LT
1410
1411 If you don't know what to do here, say N.
1412
f00ec48f
RK
1413config SMP_ON_UP
1414 bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
801bb21c 1415 depends on SMP && !XIP_KERNEL && MMU
f00ec48f
RK
1416 default y
1417 help
1418 SMP kernels contain instructions which fail on non-SMP processors.
1419 Enabling this option allows the kernel to modify itself to make
1420 these instructions safe. Disabling it allows about 1K of space
1421 savings.
1422
1423 If you don't know what to do here, say Y.
1424
c9018aab
VG
1425config ARM_CPU_TOPOLOGY
1426 bool "Support cpu topology definition"
1427 depends on SMP && CPU_V7
1428 default y
1429 help
1430 Support ARM cpu topology definition. The MPIDR register defines
1431 affinity between processors which is then used to describe the cpu
1432 topology of an ARM System.
1433
1434config SCHED_MC
1435 bool "Multi-core scheduler support"
1436 depends on ARM_CPU_TOPOLOGY
1437 help
1438 Multi-core scheduler support improves the CPU scheduler's decision
1439 making when dealing with multi-core CPU chips at a cost of slightly
1440 increased overhead in some places. If unsure say N here.
1441
1442config SCHED_SMT
1443 bool "SMT scheduler support"
1444 depends on ARM_CPU_TOPOLOGY
1445 help
1446 Improves the CPU scheduler's decision making when dealing with
1447 MultiThreading at a cost of slightly increased overhead in some
1448 places. If unsure say N here.
1449
a8cbcd92
RK
1450config HAVE_ARM_SCU
1451 bool
a8cbcd92
RK
1452 help
1453 This option enables support for the ARM system coherency unit
1454
8a4da6e3 1455config HAVE_ARM_ARCH_TIMER
022c03a2
MZ
1456 bool "Architected timer support"
1457 depends on CPU_V7
8a4da6e3 1458 select ARM_ARCH_TIMER
0c403462 1459 select GENERIC_CLOCKEVENTS
022c03a2
MZ
1460 help
1461 This option enables support for the ARM architected timer
1462
f32f4ce2
RK
1463config HAVE_ARM_TWD
1464 bool
1465 depends on SMP
da4a686a 1466 select CLKSRC_OF if OF
f32f4ce2
RK
1467 help
1468 This options enables support for the ARM timer and watchdog unit
1469
e8db288e
NP
1470config MCPM
1471 bool "Multi-Cluster Power Management"
1472 depends on CPU_V7 && SMP
1473 help
1474 This option provides the common power management infrastructure
1475 for (multi-)cluster based systems, such as big.LITTLE based
1476 systems.
1477
1c33be57
NP
1478config BIG_LITTLE
1479 bool "big.LITTLE support (Experimental)"
1480 depends on CPU_V7 && SMP
1481 select MCPM
1482 help
1483 This option enables support selections for the big.LITTLE
1484 system architecture.
1485
1486config BL_SWITCHER
1487 bool "big.LITTLE switcher support"
1488 depends on BIG_LITTLE && MCPM && HOTPLUG_CPU
1c33be57 1489 select ARM_CPU_SUSPEND
51aaf81f 1490 select CPU_PM
1c33be57
NP
1491 help
1492 The big.LITTLE "switcher" provides the core functionality to
1493 transparently handle transition between a cluster of A15's
1494 and a cluster of A7's in a big.LITTLE system.
1495
b22537c6
NP
1496config BL_SWITCHER_DUMMY_IF
1497 tristate "Simple big.LITTLE switcher user interface"
1498 depends on BL_SWITCHER && DEBUG_KERNEL
1499 help
1500 This is a simple and dummy char dev interface to control
1501 the big.LITTLE switcher core code. It is meant for
1502 debugging purposes only.
1503
8d5796d2
LB
1504choice
1505 prompt "Memory split"
006fa259 1506 depends on MMU
8d5796d2
LB
1507 default VMSPLIT_3G
1508 help
1509 Select the desired split between kernel and user memory.
1510
1511 If you are not absolutely sure what you are doing, leave this
1512 option alone!
1513
1514 config VMSPLIT_3G
1515 bool "3G/1G user/kernel split"
1516 config VMSPLIT_2G
1517 bool "2G/2G user/kernel split"
1518 config VMSPLIT_1G
1519 bool "1G/3G user/kernel split"
1520endchoice
1521
1522config PAGE_OFFSET
1523 hex
006fa259 1524 default PHYS_OFFSET if !MMU
8d5796d2
LB
1525 default 0x40000000 if VMSPLIT_1G
1526 default 0x80000000 if VMSPLIT_2G
1527 default 0xC0000000
1528
1da177e4
LT
1529config NR_CPUS
1530 int "Maximum number of CPUs (2-32)"
1531 range 2 32
1532 depends on SMP
1533 default "4"
1534
a054a811 1535config HOTPLUG_CPU
00b7dede 1536 bool "Support for hot-pluggable CPUs"
40b31360 1537 depends on SMP
a054a811
RK
1538 help
1539 Say Y here to experiment with turning CPUs off and on. CPUs
1540 can be controlled through /sys/devices/system/cpu.
1541
2bdd424f
WD
1542config ARM_PSCI
1543 bool "Support for the ARM Power State Coordination Interface (PSCI)"
1544 depends on CPU_V7
1545 help
1546 Say Y here if you want Linux to communicate with system firmware
1547 implementing the PSCI specification for CPU-centric power
1548 management operations described in ARM document number ARM DEN
1549 0022A ("Power State Coordination Interface System Software on
1550 ARM processors").
1551
2a6ad871
MR
1552# The GPIO number here must be sorted by descending number. In case of
1553# a multiplatform kernel, we just want the highest value required by the
1554# selected platforms.
44986ab0
PDSN
1555config ARCH_NR_GPIO
1556 int
3dea19e8 1557 default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
41c3548e 1558 default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX
eb171a99 1559 default 416 if ARCH_SUNXI
06b851e5 1560 default 392 if ARCH_U8500
01bb914c 1561 default 352 if ARCH_VT8500
2a6ad871 1562 default 264 if MACH_H4700
44986ab0
PDSN
1563 default 0
1564 help
1565 Maximum number of GPIOs in the system.
1566
1567 If unsure, leave the default value.
1568
d45a398f 1569source kernel/Kconfig.preempt
1da177e4 1570
c9218b16 1571config HZ_FIXED
f8065813 1572 int
b130d5c2 1573 default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \
a73ddc61 1574 ARCH_S5PV210 || ARCH_EXYNOS4
5248c657 1575 default AT91_TIMER_HZ if ARCH_AT91
bf98c1ea 1576 default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE_LEGACY
47d84682 1577 default 0
c9218b16
RK
1578
1579choice
47d84682 1580 depends on HZ_FIXED = 0
c9218b16
RK
1581 prompt "Timer frequency"
1582
1583config HZ_100
1584 bool "100 Hz"
1585
1586config HZ_200
1587 bool "200 Hz"
1588
1589config HZ_250
1590 bool "250 Hz"
1591
1592config HZ_300
1593 bool "300 Hz"
1594
1595config HZ_500
1596 bool "500 Hz"
1597
1598config HZ_1000
1599 bool "1000 Hz"
1600
1601endchoice
1602
1603config HZ
1604 int
47d84682 1605 default HZ_FIXED if HZ_FIXED != 0
c9218b16
RK
1606 default 100 if HZ_100
1607 default 200 if HZ_200
1608 default 250 if HZ_250
1609 default 300 if HZ_300
1610 default 500 if HZ_500
1611 default 1000
1612
1613config SCHED_HRTICK
1614 def_bool HIGH_RES_TIMERS
f8065813 1615
16c79651 1616config THUMB2_KERNEL
bc7dea00 1617 bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
4477ca45 1618 depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K
bc7dea00 1619 default y if CPU_THUMBONLY
16c79651
CM
1620 select AEABI
1621 select ARM_ASM_UNIFIED
89bace65 1622 select ARM_UNWIND
16c79651
CM
1623 help
1624 By enabling this option, the kernel will be compiled in
1625 Thumb-2 mode. A compiler/assembler that understand the unified
1626 ARM-Thumb syntax is needed.
1627
1628 If unsure, say N.
1629
6f685c5c
DM
1630config THUMB2_AVOID_R_ARM_THM_JUMP11
1631 bool "Work around buggy Thumb-2 short branch relocations in gas"
1632 depends on THUMB2_KERNEL && MODULES
1633 default y
1634 help
1635 Various binutils versions can resolve Thumb-2 branches to
1636 locally-defined, preemptible global symbols as short-range "b.n"
1637 branch instructions.
1638
1639 This is a problem, because there's no guarantee the final
1640 destination of the symbol, or any candidate locations for a
1641 trampoline, are within range of the branch. For this reason, the
1642 kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
1643 relocation in modules at all, and it makes little sense to add
1644 support.
1645
1646 The symptom is that the kernel fails with an "unsupported
1647 relocation" error when loading some modules.
1648
1649 Until fixed tools are available, passing
1650 -fno-optimize-sibling-calls to gcc should prevent gcc generating
1651 code which hits this problem, at the cost of a bit of extra runtime
1652 stack usage in some cases.
1653
1654 The problem is described in more detail at:
1655 https://bugs.launchpad.net/binutils-linaro/+bug/725126
1656
1657 Only Thumb-2 kernels are affected.
1658
1659 Unless you are sure your tools don't have this problem, say Y.
1660
0becb088
CM
1661config ARM_ASM_UNIFIED
1662 bool
1663
704bdda0
NP
1664config AEABI
1665 bool "Use the ARM EABI to compile the kernel"
1666 help
1667 This option allows for the kernel to be compiled using the latest
1668 ARM ABI (aka EABI). This is only useful if you are using a user
1669 space environment that is also compiled with EABI.
1670
1671 Since there are major incompatibilities between the legacy ABI and
1672 EABI, especially with regard to structure member alignment, this
1673 option also changes the kernel syscall calling convention to
1674 disambiguate both ABIs and allow for backward compatibility support
1675 (selected with CONFIG_OABI_COMPAT).
1676
1677 To use this you need GCC version 4.0.0 or later.
1678
6c90c872 1679config OABI_COMPAT
a73a3ff1 1680 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
d6f94fa0 1681 depends on AEABI && !THUMB2_KERNEL
6c90c872
NP
1682 help
1683 This option preserves the old syscall interface along with the
1684 new (ARM EABI) one. It also provides a compatibility layer to
1685 intercept syscalls that have structure arguments which layout
1686 in memory differs between the legacy ABI and the new ARM EABI
1687 (only for non "thumb" binaries). This option adds a tiny
1688 overhead to all syscalls and produces a slightly larger kernel.
91702175
KC
1689
1690 The seccomp filter system will not be available when this is
1691 selected, since there is no way yet to sensibly distinguish
1692 between calling conventions during filtering.
1693
6c90c872
NP
1694 If you know you'll be using only pure EABI user space then you
1695 can say N here. If this option is not selected and you attempt
1696 to execute a legacy ABI binary then the result will be
1697 UNPREDICTABLE (in fact it can be predicted that it won't work
b02f8467 1698 at all). If in doubt say N.
6c90c872 1699
eb33575c 1700config ARCH_HAS_HOLES_MEMORYMODEL
e80d6a24 1701 bool
e80d6a24 1702
05944d74
RK
1703config ARCH_SPARSEMEM_ENABLE
1704 bool
1705
07a2f737
RK
1706config ARCH_SPARSEMEM_DEFAULT
1707 def_bool ARCH_SPARSEMEM_ENABLE
1708
05944d74 1709config ARCH_SELECT_MEMORY_MODEL
be370302 1710 def_bool ARCH_SPARSEMEM_ENABLE
c80d79d7 1711
7b7bf499
WD
1712config HAVE_ARCH_PFN_VALID
1713 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
1714
053a96ca 1715config HIGHMEM
e8db89a2
RK
1716 bool "High Memory Support"
1717 depends on MMU
053a96ca
NP
1718 help
1719 The address space of ARM processors is only 4 Gigabytes large
1720 and it has to accommodate user address space, kernel address
1721 space as well as some memory mapped IO. That means that, if you
1722 have a large amount of physical memory and/or IO, not all of the
1723 memory can be "permanently mapped" by the kernel. The physical
1724 memory that is not permanently mapped is called "high memory".
1725
1726 Depending on the selected kernel/user memory split, minimum
1727 vmalloc space and actual amount of RAM, you may not need this
1728 option which should result in a slightly faster kernel.
1729
1730 If unsure, say n.
1731
65cec8e3
RK
1732config HIGHPTE
1733 bool "Allocate 2nd-level pagetables from highmem"
1734 depends on HIGHMEM
65cec8e3 1735
1b8873a0
JI
1736config HW_PERF_EVENTS
1737 bool "Enable hardware performance counter support for perf events"
f0d1bc47 1738 depends on PERF_EVENTS
1b8873a0
JI
1739 default y
1740 help
1741 Enable hardware performance counter support for perf events. If
1742 disabled, perf events will use software events only.
1743
1355e2a6
CM
1744config SYS_SUPPORTS_HUGETLBFS
1745 def_bool y
1746 depends on ARM_LPAE
1747
8d962507
CM
1748config HAVE_ARCH_TRANSPARENT_HUGEPAGE
1749 def_bool y
1750 depends on ARM_LPAE
1751
4bfab203
SC
1752config ARCH_WANT_GENERAL_HUGETLB
1753 def_bool y
1754
3f22ab27
DH
1755source "mm/Kconfig"
1756
c1b2d970 1757config FORCE_MAX_ZONEORDER
bf98c1ea
LP
1758 int "Maximum zone order" if ARCH_SHMOBILE_LEGACY
1759 range 11 64 if ARCH_SHMOBILE_LEGACY
898f08e1 1760 default "12" if SOC_AM33XX
6d85e2b0 1761 default "9" if SA1111 || ARCH_EFM32
c1b2d970
MD
1762 default "11"
1763 help
1764 The kernel memory allocator divides physically contiguous memory
1765 blocks into "zones", where each zone is a power of two number of
1766 pages. This option selects the largest power of two that the kernel
1767 keeps in the memory allocator. If you need to allocate very large
1768 blocks of physically contiguous memory, then you may need to
1769 increase this value.
1770
1771 This config option is actually maximum order plus one. For example,
1772 a value of 11 means that the largest free memory block is 2^10 pages.
1773
1da177e4
LT
1774config ALIGNMENT_TRAP
1775 bool
f12d0d7c 1776 depends on CPU_CP15_MMU
1da177e4 1777 default y if !ARCH_EBSA110
e119bfff 1778 select HAVE_PROC_CPU if PROC_FS
1da177e4 1779 help
84eb8d06 1780 ARM processors cannot fetch/store information which is not
1da177e4
LT
1781 naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1782 address divisible by 4. On 32-bit ARM processors, these non-aligned
1783 fetch/store instructions will be emulated in software if you say
1784 here, which has a severe performance impact. This is necessary for
1785 correct operation of some network protocols. With an IP-only
1786 configuration it is safe to say N, otherwise say Y.
1787
39ec58f3 1788config UACCESS_WITH_MEMCPY
38ef2ad5
LW
1789 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
1790 depends on MMU
39ec58f3
LB
1791 default y if CPU_FEROCEON
1792 help
1793 Implement faster copy_to_user and clear_user methods for CPU
1794 cores where a 8-word STM instruction give significantly higher
1795 memory write throughput than a sequence of individual 32bit stores.
1796
1797 A possible side effect is a slight increase in scheduling latency
1798 between threads sharing the same address space if they invoke
1799 such copy operations with large buffers.
1800
1801 However, if the CPU data cache is using a write-allocate mode,
1802 this option is unlikely to provide any performance gain.
1803
70c70d97
NP
1804config SECCOMP
1805 bool
1806 prompt "Enable seccomp to safely compute untrusted bytecode"
1807 ---help---
1808 This kernel feature is useful for number crunching applications
1809 that may need to compute untrusted bytecode during their
1810 execution. By using pipes or other transports made available to
1811 the process as file descriptors supporting the read/write
1812 syscalls, it's possible to isolate those applications in
1813 their own address space using seccomp. Once seccomp is
1814 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1815 and the task is only allowed to execute a few safe syscalls
1816 defined by each seccomp mode.
1817
06e6295b
SS
1818config SWIOTLB
1819 def_bool y
1820
1821config IOMMU_HELPER
1822 def_bool SWIOTLB
1823
eff8d644
SS
1824config XEN_DOM0
1825 def_bool y
1826 depends on XEN
1827
1828config XEN
1829 bool "Xen guest support on ARM (EXPERIMENTAL)"
85323a99 1830 depends on ARM && AEABI && OF
f880b67d 1831 depends on CPU_V7 && !CPU_V6
85323a99 1832 depends on !GENERIC_ATOMIC64
7693decc 1833 depends on MMU
51aaf81f 1834 select ARCH_DMA_ADDR_T_64BIT
17b7ab80 1835 select ARM_PSCI
83862ccf 1836 select SWIOTLB_XEN
eff8d644
SS
1837 help
1838 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1839
1da177e4
LT
1840endmenu
1841
1842menu "Boot options"
1843
9eb8f674
GL
1844config USE_OF
1845 bool "Flattened Device Tree support"
b1b3f49c 1846 select IRQ_DOMAIN
9eb8f674
GL
1847 select OF
1848 select OF_EARLY_FLATTREE
bcedb5f9 1849 select OF_RESERVED_MEM
9eb8f674
GL
1850 help
1851 Include support for flattened device tree machine descriptions.
1852
bd51e2f5
NP
1853config ATAGS
1854 bool "Support for the traditional ATAGS boot data passing" if USE_OF
1855 default y
1856 help
1857 This is the traditional way of passing data to the kernel at boot
1858 time. If you are solely relying on the flattened device tree (or
1859 the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1860 to remove ATAGS support from your kernel binary. If unsure,
1861 leave this to y.
1862
1863config DEPRECATED_PARAM_STRUCT
1864 bool "Provide old way to pass kernel parameters"
1865 depends on ATAGS
1866 help
1867 This was deprecated in 2001 and announced to live on for 5 years.
1868 Some old boot loaders still use this way.
1869
1da177e4
LT
1870# Compressed boot loader in ROM. Yes, we really want to ask about
1871# TEXT and BSS so we preserve their values in the config files.
1872config ZBOOT_ROM_TEXT
1873 hex "Compressed ROM boot loader base address"
1874 default "0"
1875 help
1876 The physical address at which the ROM-able zImage is to be
1877 placed in the target. Platforms which normally make use of
1878 ROM-able zImage formats normally set this to a suitable
1879 value in their defconfig file.
1880
1881 If ZBOOT_ROM is not enabled, this has no effect.
1882
1883config ZBOOT_ROM_BSS
1884 hex "Compressed ROM boot loader BSS address"
1885 default "0"
1886 help
f8c440b2
DF
1887 The base address of an area of read/write memory in the target
1888 for the ROM-able zImage which must be available while the
1889 decompressor is running. It must be large enough to hold the
1890 entire decompressed kernel plus an additional 128 KiB.
1891 Platforms which normally make use of ROM-able zImage formats
1892 normally set this to a suitable value in their defconfig file.
1da177e4
LT
1893
1894 If ZBOOT_ROM is not enabled, this has no effect.
1895
1896config ZBOOT_ROM
1897 bool "Compressed boot loader in ROM/flash"
1898 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
10968131 1899 depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR
1da177e4
LT
1900 help
1901 Say Y here if you intend to execute your compressed kernel image
1902 (zImage) directly from ROM or flash. If unsure, say N.
1903
090ab3ff
SH
1904choice
1905 prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
d6f94fa0 1906 depends on ZBOOT_ROM && ARCH_SH7372
090ab3ff
SH
1907 default ZBOOT_ROM_NONE
1908 help
1909 Include experimental SD/MMC loading code in the ROM-able zImage.
59bf8964 1910 With this enabled it is possible to write the ROM-able zImage
090ab3ff
SH
1911 kernel image to an MMC or SD card and boot the kernel straight
1912 from the reset vector. At reset the processor Mask ROM will load
59bf8964 1913 the first part of the ROM-able zImage which in turn loads the
090ab3ff
SH
1914 rest the kernel image to RAM.
1915
1916config ZBOOT_ROM_NONE
1917 bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
1918 help
1919 Do not load image from SD or MMC
1920
f45b1149
SH
1921config ZBOOT_ROM_MMCIF
1922 bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
f45b1149 1923 help
090ab3ff
SH
1924 Load image from MMCIF hardware block.
1925
1926config ZBOOT_ROM_SH_MOBILE_SDHI
1927 bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
1928 help
1929 Load image from SDHI hardware block
1930
1931endchoice
f45b1149 1932
e2a6a3aa
JB
1933config ARM_APPENDED_DTB
1934 bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
10968131 1935 depends on OF
e2a6a3aa
JB
1936 help
1937 With this option, the boot code will look for a device tree binary
1938 (DTB) appended to zImage
1939 (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1940
1941 This is meant as a backward compatibility convenience for those
1942 systems with a bootloader that can't be upgraded to accommodate
1943 the documented boot protocol using a device tree.
1944
1945 Beware that there is very little in terms of protection against
1946 this option being confused by leftover garbage in memory that might
1947 look like a DTB header after a reboot if no actual DTB is appended
1948 to zImage. Do not leave this option active in a production kernel
1949 if you don't intend to always append a DTB. Proper passing of the
1950 location into r2 of a bootloader provided DTB is always preferable
1951 to this option.
1952
b90b9a38
NP
1953config ARM_ATAG_DTB_COMPAT
1954 bool "Supplement the appended DTB with traditional ATAG information"
1955 depends on ARM_APPENDED_DTB
1956 help
1957 Some old bootloaders can't be updated to a DTB capable one, yet
1958 they provide ATAGs with memory configuration, the ramdisk address,
1959 the kernel cmdline string, etc. Such information is dynamically
1960 provided by the bootloader and can't always be stored in a static
1961 DTB. To allow a device tree enabled kernel to be used with such
1962 bootloaders, this option allows zImage to extract the information
1963 from the ATAG list and store it at run time into the appended DTB.
1964
d0f34a11
GR
1965choice
1966 prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
1967 default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1968
1969config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1970 bool "Use bootloader kernel arguments if available"
1971 help
1972 Uses the command-line options passed by the boot loader instead of
1973 the device tree bootargs property. If the boot loader doesn't provide
1974 any, the device tree bootargs property will be used.
1975
1976config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
1977 bool "Extend with bootloader kernel arguments"
1978 help
1979 The command-line arguments provided by the boot loader will be
1980 appended to the the device tree bootargs property.
1981
1982endchoice
1983
1da177e4
LT
1984config CMDLINE
1985 string "Default kernel command string"
1986 default ""
1987 help
1988 On some architectures (EBSA110 and CATS), there is currently no way
1989 for the boot loader to pass arguments to the kernel. For these
1990 architectures, you should supply some command-line options at build
1991 time by entering them here. As a minimum, you should specify the
1992 memory size and the root device (e.g., mem=64M root=/dev/nfs).
1993
4394c124
VB
1994choice
1995 prompt "Kernel command line type" if CMDLINE != ""
1996 default CMDLINE_FROM_BOOTLOADER
bd51e2f5 1997 depends on ATAGS
4394c124
VB
1998
1999config CMDLINE_FROM_BOOTLOADER
2000 bool "Use bootloader kernel arguments if available"
2001 help
2002 Uses the command-line options passed by the boot loader. If
2003 the boot loader doesn't provide any, the default kernel command
2004 string provided in CMDLINE will be used.
2005
2006config CMDLINE_EXTEND
2007 bool "Extend bootloader kernel arguments"
2008 help
2009 The command-line arguments provided by the boot loader will be
2010 appended to the default kernel command string.
2011
92d2040d
AH
2012config CMDLINE_FORCE
2013 bool "Always use the default kernel command string"
92d2040d
AH
2014 help
2015 Always use the default kernel command string, even if the boot
2016 loader passes other arguments to the kernel.
2017 This is useful if you cannot or don't want to change the
2018 command-line options your boot loader passes to the kernel.
4394c124 2019endchoice
92d2040d 2020
1da177e4
LT
2021config XIP_KERNEL
2022 bool "Kernel Execute-In-Place from ROM"
10968131 2023 depends on !ARM_LPAE && !ARCH_MULTIPLATFORM
1da177e4
LT
2024 help
2025 Execute-In-Place allows the kernel to run from non-volatile storage
2026 directly addressable by the CPU, such as NOR flash. This saves RAM
2027 space since the text section of the kernel is not loaded from flash
2028 to RAM. Read-write sections, such as the data section and stack,
2029 are still copied to RAM. The XIP kernel is not compressed since
2030 it has to run directly from flash, so it will take more space to
2031 store it. The flash address used to link the kernel object files,
2032 and for storing it, is configuration dependent. Therefore, if you
2033 say Y here, you must know the proper physical address where to
2034 store the kernel image depending on your own flash memory usage.
2035
2036 Also note that the make target becomes "make xipImage" rather than
2037 "make zImage" or "make Image". The final kernel binary to put in
2038 ROM memory will be arch/arm/boot/xipImage.
2039
2040 If unsure, say N.
2041
2042config XIP_PHYS_ADDR
2043 hex "XIP Kernel Physical Location"
2044 depends on XIP_KERNEL
2045 default "0x00080000"
2046 help
2047 This is the physical address in your flash memory the kernel will
2048 be linked for and stored to. This address is dependent on your
2049 own flash usage.
2050
c587e4a6
RP
2051config KEXEC
2052 bool "Kexec system call (EXPERIMENTAL)"
19ab428f 2053 depends on (!SMP || PM_SLEEP_SMP)
c587e4a6
RP
2054 help
2055 kexec is a system call that implements the ability to shutdown your
2056 current kernel, and to start another kernel. It is like a reboot
01dd2fbf 2057 but it is independent of the system firmware. And like a reboot
c587e4a6
RP
2058 you can start any kernel with it, not just Linux.
2059
2060 It is an ongoing process to be certain the hardware in a machine
2061 is properly shutdown, so do not be surprised if this code does not
bf220695 2062 initially work for you.
c587e4a6 2063
4cd9d6f7
RP
2064config ATAGS_PROC
2065 bool "Export atags in procfs"
bd51e2f5 2066 depends on ATAGS && KEXEC
b98d7291 2067 default y
4cd9d6f7
RP
2068 help
2069 Should the atags used to boot the kernel be exported in an "atags"
2070 file in procfs. Useful with kexec.
2071
cb5d39b3
MW
2072config CRASH_DUMP
2073 bool "Build kdump crash kernel (EXPERIMENTAL)"
cb5d39b3
MW
2074 help
2075 Generate crash dump after being started by kexec. This should
2076 be normally only set in special crash dump kernels which are
2077 loaded in the main kernel with kexec-tools into a specially
2078 reserved region and then later executed after a crash by
2079 kdump/kexec. The crash dump kernel must be compiled to a
2080 memory address not used by the main kernel
2081
2082 For more details see Documentation/kdump/kdump.txt
2083
e69edc79
EM
2084config AUTO_ZRELADDR
2085 bool "Auto calculation of the decompressed kernel image address"
e69edc79
EM
2086 help
2087 ZRELADDR is the physical address where the decompressed kernel
2088 image will be placed. If AUTO_ZRELADDR is selected, the address
2089 will be determined at run-time by masking the current IP with
2090 0xf8000000. This assumes the zImage being placed in the first 128MB
2091 from start of memory.
2092
1da177e4
LT
2093endmenu
2094
ac9d7efc 2095menu "CPU Power Management"
1da177e4 2096
1da177e4 2097source "drivers/cpufreq/Kconfig"
1da177e4 2098
ac9d7efc
RK
2099source "drivers/cpuidle/Kconfig"
2100
2101endmenu
2102
1da177e4
LT
2103menu "Floating point emulation"
2104
2105comment "At least one emulation must be selected"
2106
2107config FPE_NWFPE
2108 bool "NWFPE math emulation"
593c252a 2109 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
1da177e4
LT
2110 ---help---
2111 Say Y to include the NWFPE floating point emulator in the kernel.
2112 This is necessary to run most binaries. Linux does not currently
2113 support floating point hardware so you need to say Y here even if
2114 your machine has an FPA or floating point co-processor podule.
2115
2116 You may say N here if you are going to load the Acorn FPEmulator
2117 early in the bootup.
2118
2119config FPE_NWFPE_XP
2120 bool "Support extended precision"
bedf142b 2121 depends on FPE_NWFPE
1da177e4
LT
2122 help
2123 Say Y to include 80-bit support in the kernel floating-point
2124 emulator. Otherwise, only 32 and 64-bit support is compiled in.
2125 Note that gcc does not generate 80-bit operations by default,
2126 so in most cases this option only enlarges the size of the
2127 floating point emulator without any good reason.
2128
2129 You almost surely want to say N here.
2130
2131config FPE_FASTFPE
2132 bool "FastFPE math emulation (EXPERIMENTAL)"
d6f94fa0 2133 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
1da177e4
LT
2134 ---help---
2135 Say Y here to include the FAST floating point emulator in the kernel.
2136 This is an experimental much faster emulator which now also has full
2137 precision for the mantissa. It does not support any exceptions.
2138 It is very simple, and approximately 3-6 times faster than NWFPE.
2139
2140 It should be sufficient for most programs. It may be not suitable
2141 for scientific calculations, but you have to check this for yourself.
2142 If you do not feel you need a faster FP emulation you should better
2143 choose NWFPE.
2144
2145config VFP
2146 bool "VFP-format floating point maths"
e399b1a4 2147 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
1da177e4
LT
2148 help
2149 Say Y to include VFP support code in the kernel. This is needed
2150 if your hardware includes a VFP unit.
2151
2152 Please see <file:Documentation/arm/VFP/release-notes.txt> for
2153 release notes and additional status information.
2154
2155 Say N if your target does not have VFP hardware.
2156
25ebee02
CM
2157config VFPv3
2158 bool
2159 depends on VFP
2160 default y if CPU_V7
2161
b5872db4
CM
2162config NEON
2163 bool "Advanced SIMD (NEON) Extension support"
2164 depends on VFPv3 && CPU_V7
2165 help
2166 Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2167 Extension.
2168
73c132c1
AB
2169config KERNEL_MODE_NEON
2170 bool "Support for NEON in kernel mode"
c4a30c3b 2171 depends on NEON && AEABI
73c132c1
AB
2172 help
2173 Say Y to include support for NEON in kernel mode.
2174
1da177e4
LT
2175endmenu
2176
2177menu "Userspace binary formats"
2178
2179source "fs/Kconfig.binfmt"
2180
2181config ARTHUR
2182 tristate "RISC OS personality"
704bdda0 2183 depends on !AEABI
1da177e4
LT
2184 help
2185 Say Y here to include the kernel code necessary if you want to run
2186 Acorn RISC OS/Arthur binaries under Linux. This code is still very
2187 experimental; if this sounds frightening, say N and sleep in peace.
2188 You can also say M here to compile this support as a module (which
2189 will be called arthur).
2190
2191endmenu
2192
2193menu "Power management options"
2194
eceab4ac 2195source "kernel/power/Kconfig"
1da177e4 2196
f4cb5700 2197config ARCH_SUSPEND_POSSIBLE
4b1082ca 2198 depends on !ARCH_S5PC100
19a0519d 2199 depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \
f0d75153 2200 CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
f4cb5700
JB
2201 def_bool y
2202
15e0d9e3
AB
2203config ARM_CPU_SUSPEND
2204 def_bool PM_SLEEP
2205
603fb42a
SC
2206config ARCH_HIBERNATION_POSSIBLE
2207 bool
2208 depends on MMU
2209 default y if ARCH_SUSPEND_POSSIBLE
2210
1da177e4
LT
2211endmenu
2212
d5950b43
SR
2213source "net/Kconfig"
2214
ac25150f 2215source "drivers/Kconfig"
1da177e4
LT
2216
2217source "fs/Kconfig"
2218
1da177e4
LT
2219source "arch/arm/Kconfig.debug"
2220
2221source "security/Kconfig"
2222
2223source "crypto/Kconfig"
2224
2225source "lib/Kconfig"
749cf76c
CD
2226
2227source "arch/arm/kvm/Kconfig"
This page took 1.211883 seconds and 5 git commands to generate.