ARM: OMAP: Fix dts files w/ status property: "disable" -> "disabled"
[deliverable/linux.git] / arch / arm / Kconfig
CommitLineData
1da177e4
LT
1config ARM
2 bool
3 default y
7563bbf8 4 select ARCH_HAVE_CUSTOM_GPIO_H
e17c6d56 5 select HAVE_AOUT
24056f52 6 select HAVE_DMA_API_DEBUG
d0ee9f40 7 select HAVE_IDE if PCI || ISA || PCMCIA
2dc6a016 8 select HAVE_DMA_ATTRS
c7909509 9 select HAVE_DMA_CONTIGUOUS if (CPU_V6 || CPU_V6K || CPU_V7)
2778f620 10 select HAVE_MEMBLOCK
12b824fb 11 select RTC_LIB
75e7153a 12 select SYS_SUPPORTS_APM_EMULATION
a41297a0 13 select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI)
fe166148 14 select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
09f05d85 15 select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
5cbad0eb 16 select HAVE_ARCH_KGDB
0693bf68 17 select HAVE_ARCH_TRACEHOOK
856bc356 18 select HAVE_KPROBES if !XIP_KERNEL
9edddaa2 19 select HAVE_KRETPROBES if (HAVE_KPROBES)
606576ce 20 select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
80be7a7f
RV
21 select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
22 select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
0e341af8 23 select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
e39f5602 24 select ARCH_BINFMT_ELF_RANDOMIZE_PIE
1fe53268 25 select HAVE_GENERIC_DMA_COHERENT
e7db7b42
AT
26 select HAVE_KERNEL_GZIP
27 select HAVE_KERNEL_LZO
6e8699f7 28 select HAVE_KERNEL_LZMA
a7f464f3 29 select HAVE_KERNEL_XZ
e360adbe 30 select HAVE_IRQ_WORK
7ada189f
JI
31 select HAVE_PERF_EVENTS
32 select PERF_USE_VMALLOC
e513f8bf 33 select HAVE_REGS_AND_STACK_ACCESS_API
e399b1a4 34 select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
ed60453f 35 select HAVE_C_RECORDMCOUNT
e2a93ecc 36 select HAVE_GENERIC_HARDIRQS
37e74beb
SB
37 select HARDIRQS_SW_RESEND
38 select GENERIC_IRQ_PROBE
25a5662a 39 select GENERIC_IRQ_SHOW
d4aa8b15
TG
40 select GENERIC_IRQ_PROBE
41 select HARDIRQS_SW_RESEND
1fb90263 42 select CPU_PM if (SUSPEND || CPU_IDLE)
e5bfb72c 43 select GENERIC_PCI_IOMAP
e47b65b0 44 select HAVE_BPF_JIT
84ec6d57 45 select GENERIC_SMP_IDLE_THREAD
3d92a71a
AMG
46 select KTIME_SCALAR
47 select GENERIC_CLOCKEVENTS_BROADCAST if SMP
1da177e4
LT
48 help
49 The ARM series is a line of low-power-consumption RISC chip designs
f6c8965a 50 licensed by ARM Ltd and targeted at embedded applications and
1da177e4 51 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
f6c8965a 52 manufactured, but legacy ARM-based PC hardware remains popular in
1da177e4
LT
53 Europe. There is an ARM Linux project with a web page at
54 <http://www.arm.linux.org.uk/>.
55
74facffe
RK
56config ARM_HAS_SG_CHAIN
57 bool
58
4ce63fcd
MS
59config NEED_SG_DMA_LENGTH
60 bool
61
62config ARM_DMA_USE_IOMMU
63 select NEED_SG_DMA_LENGTH
64 select ARM_HAS_SG_CHAIN
65 bool
66
1a189b97
RK
67config HAVE_PWM
68 bool
69
0b05da72
HUK
70config MIGHT_HAVE_PCI
71 bool
72
75e7153a
RB
73config SYS_SUPPORTS_APM_EMULATION
74 bool
75
0a938b97
DB
76config GENERIC_GPIO
77 bool
0a938b97 78
bc581770
LW
79config HAVE_TCM
80 bool
81 select GENERIC_ALLOCATOR
82
e119bfff
RK
83config HAVE_PROC_CPU
84 bool
85
5ea81769
AV
86config NO_IOPORT
87 bool
5ea81769 88
1da177e4
LT
89config EISA
90 bool
91 ---help---
92 The Extended Industry Standard Architecture (EISA) bus was
93 developed as an open alternative to the IBM MicroChannel bus.
94
95 The EISA bus provided some of the features of the IBM MicroChannel
96 bus while maintaining backward compatibility with cards made for
97 the older ISA bus. The EISA bus saw limited use between 1988 and
98 1995 when it was made obsolete by the PCI bus.
99
100 Say Y here if you are building a kernel for an EISA-based machine.
101
102 Otherwise, say N.
103
104config SBUS
105 bool
106
f16fb1ec
RK
107config STACKTRACE_SUPPORT
108 bool
109 default y
110
f76e9154
NP
111config HAVE_LATENCYTOP_SUPPORT
112 bool
113 depends on !SMP
114 default y
115
f16fb1ec
RK
116config LOCKDEP_SUPPORT
117 bool
118 default y
119
7ad1bcb2
RK
120config TRACE_IRQFLAGS_SUPPORT
121 bool
122 default y
123
95c354fe
NP
124config GENERIC_LOCKBREAK
125 bool
126 default y
127 depends on SMP && PREEMPT
128
1da177e4
LT
129config RWSEM_GENERIC_SPINLOCK
130 bool
131 default y
132
133config RWSEM_XCHGADD_ALGORITHM
134 bool
135
f0d1b0b3
DH
136config ARCH_HAS_ILOG2_U32
137 bool
f0d1b0b3
DH
138
139config ARCH_HAS_ILOG2_U64
140 bool
f0d1b0b3 141
89c52ed4
BD
142config ARCH_HAS_CPUFREQ
143 bool
144 help
145 Internal node to signify that the ARCH has CPUFREQ support
146 and that the relevant menu configurations are displayed for
147 it.
148
b89c3b16
AM
149config GENERIC_HWEIGHT
150 bool
151 default y
152
1da177e4
LT
153config GENERIC_CALIBRATE_DELAY
154 bool
155 default y
156
a08b6b79
Z
157config ARCH_MAY_HAVE_PC_FDC
158 bool
159
5ac6da66
CL
160config ZONE_DMA
161 bool
5ac6da66 162
ccd7ab7f
FT
163config NEED_DMA_MAP_STATE
164 def_bool y
165
58af4a24
RH
166config ARCH_HAS_DMA_SET_COHERENT_MASK
167 bool
168
1da177e4
LT
169config GENERIC_ISA_DMA
170 bool
171
1da177e4
LT
172config FIQ
173 bool
174
13a5045d
RH
175config NEED_RET_TO_USER
176 bool
177
034d2f5a
AV
178config ARCH_MTD_XIP
179 bool
180
c760fc19
HC
181config VECTORS_BASE
182 hex
6afd6fae 183 default 0xffff0000 if MMU || CPU_HIGH_VECTOR
c760fc19
HC
184 default DRAM_BASE if REMAP_VECTORS_TO_RAM
185 default 0x00000000
186 help
187 The base address of exception vectors.
188
dc21af99 189config ARM_PATCH_PHYS_VIRT
c1becedc
RK
190 bool "Patch physical to virtual translations at runtime" if EMBEDDED
191 default y
b511d75d 192 depends on !XIP_KERNEL && MMU
dc21af99
RK
193 depends on !ARCH_REALVIEW || !SPARSEMEM
194 help
111e9a5c
RK
195 Patch phys-to-virt and virt-to-phys translation functions at
196 boot and module load time according to the position of the
197 kernel in system memory.
dc21af99 198
111e9a5c 199 This can only be used with non-XIP MMU kernels where the base
daece596 200 of physical memory is at a 16MB boundary.
dc21af99 201
c1becedc
RK
202 Only disable this option if you know that you do not require
203 this feature (eg, building a kernel for a single machine) and
204 you need to shrink the kernel to the minimal size.
dc21af99 205
c334bc15
RH
206config NEED_MACH_IO_H
207 bool
208 help
209 Select this when mach/io.h is required to provide special
210 definitions for this platform. The need for mach/io.h should
211 be avoided when possible.
212
0cdc8b92 213config NEED_MACH_MEMORY_H
1b9f95f8
NP
214 bool
215 help
0cdc8b92
NP
216 Select this when mach/memory.h is required to provide special
217 definitions for this platform. The need for mach/memory.h should
218 be avoided when possible.
dc21af99 219
1b9f95f8 220config PHYS_OFFSET
974c0724 221 hex "Physical address of main memory" if MMU
0cdc8b92 222 depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
974c0724 223 default DRAM_BASE if !MMU
111e9a5c 224 help
1b9f95f8
NP
225 Please provide the physical address corresponding to the
226 location of main memory in your system.
cada3c08 227
87e040b6
SG
228config GENERIC_BUG
229 def_bool y
230 depends on BUG
231
1da177e4
LT
232source "init/Kconfig"
233
dc52ddc0
MH
234source "kernel/Kconfig.freezer"
235
1da177e4
LT
236menu "System Type"
237
3c427975
HC
238config MMU
239 bool "MMU-based Paged Memory Management Support"
240 default y
241 help
242 Select if you want MMU-based virtualised addressing space
243 support by paged memory management. If unsure, say 'Y'.
244
ccf50e23
RK
245#
246# The "ARM system type" choice list is ordered alphabetically by option
247# text. Please add new entries in the option alphabetic order.
248#
1da177e4
LT
249choice
250 prompt "ARM system type"
6a0e2430 251 default ARCH_VERSATILE
1da177e4 252
4af6fee1
DS
253config ARCH_INTEGRATOR
254 bool "ARM Ltd. Integrator family"
255 select ARM_AMBA
89c52ed4 256 select ARCH_HAS_CPUFREQ
6d803ba7 257 select CLKDEV_LOOKUP
aa3831cf 258 select HAVE_MACH_CLKDEV
9904f793 259 select HAVE_TCM
c5a0adb5 260 select ICST
13edd86d 261 select GENERIC_CLOCKEVENTS
f4b8b319 262 select PLAT_VERSATILE
c41b16f8 263 select PLAT_VERSATILE_FPGA_IRQ
c334bc15 264 select NEED_MACH_IO_H
0cdc8b92 265 select NEED_MACH_MEMORY_H
695436e3 266 select SPARSE_IRQ
3108e6ab 267 select MULTI_IRQ_HANDLER
4af6fee1
DS
268 help
269 Support for ARM's Integrator platform.
270
271config ARCH_REALVIEW
272 bool "ARM Ltd. RealView family"
273 select ARM_AMBA
6d803ba7 274 select CLKDEV_LOOKUP
aa3831cf 275 select HAVE_MACH_CLKDEV
c5a0adb5 276 select ICST
ae30ceac 277 select GENERIC_CLOCKEVENTS
eb7fffa3 278 select ARCH_WANT_OPTIONAL_GPIOLIB
f4b8b319 279 select PLAT_VERSATILE
3cb5ee49 280 select PLAT_VERSATILE_CLCD
e3887714 281 select ARM_TIMER_SP804
b56ba8aa 282 select GPIO_PL061 if GPIOLIB
0cdc8b92 283 select NEED_MACH_MEMORY_H
4af6fee1
DS
284 help
285 This enables support for ARM Ltd RealView boards.
286
287config ARCH_VERSATILE
288 bool "ARM Ltd. Versatile family"
289 select ARM_AMBA
290 select ARM_VIC
6d803ba7 291 select CLKDEV_LOOKUP
aa3831cf 292 select HAVE_MACH_CLKDEV
c5a0adb5 293 select ICST
89df1272 294 select GENERIC_CLOCKEVENTS
bbeddc43 295 select ARCH_WANT_OPTIONAL_GPIOLIB
f4b8b319 296 select PLAT_VERSATILE
3414ba8c 297 select PLAT_VERSATILE_CLCD
c41b16f8 298 select PLAT_VERSATILE_FPGA_IRQ
e3887714 299 select ARM_TIMER_SP804
4af6fee1
DS
300 help
301 This enables support for ARM Ltd Versatile board.
302
ceade897
RK
303config ARCH_VEXPRESS
304 bool "ARM Ltd. Versatile Express family"
305 select ARCH_WANT_OPTIONAL_GPIOLIB
306 select ARM_AMBA
307 select ARM_TIMER_SP804
6d803ba7 308 select CLKDEV_LOOKUP
aa3831cf 309 select HAVE_MACH_CLKDEV
ceade897 310 select GENERIC_CLOCKEVENTS
ceade897 311 select HAVE_CLK
95c34f83 312 select HAVE_PATA_PLATFORM
ceade897 313 select ICST
ba81f502 314 select NO_IOPORT
ceade897 315 select PLAT_VERSATILE
0fb44b91 316 select PLAT_VERSATILE_CLCD
ceade897
RK
317 help
318 This enables support for the ARM Ltd Versatile Express boards.
319
8fc5ffa0
AV
320config ARCH_AT91
321 bool "Atmel AT91"
f373e8c0 322 select ARCH_REQUIRE_GPIOLIB
93686ae8 323 select HAVE_CLK
bd602995 324 select CLKDEV_LOOKUP
e261501d 325 select IRQ_DOMAIN
1ac02d79 326 select NEED_MACH_IO_H if PCCARD
4af6fee1 327 help
929e994f
NF
328 This enables support for systems based on Atmel
329 AT91RM9200 and AT91SAM9* processors.
4af6fee1 330
ccf50e23
RK
331config ARCH_BCMRING
332 bool "Broadcom BCMRING"
333 depends on MMU
334 select CPU_V6
335 select ARM_AMBA
82d63734 336 select ARM_TIMER_SP804
6d803ba7 337 select CLKDEV_LOOKUP
ccf50e23
RK
338 select GENERIC_CLOCKEVENTS
339 select ARCH_WANT_OPTIONAL_GPIOLIB
340 help
341 Support for Broadcom's BCMRing platform.
342
220e6cf7
RH
343config ARCH_HIGHBANK
344 bool "Calxeda Highbank-based"
345 select ARCH_WANT_OPTIONAL_GPIOLIB
346 select ARM_AMBA
347 select ARM_GIC
348 select ARM_TIMER_SP804
22d80379 349 select CACHE_L2X0
220e6cf7
RH
350 select CLKDEV_LOOKUP
351 select CPU_V7
352 select GENERIC_CLOCKEVENTS
353 select HAVE_ARM_SCU
3b55658a 354 select HAVE_SMP
fdfa64a4 355 select SPARSE_IRQ
220e6cf7
RH
356 select USE_OF
357 help
358 Support for the Calxeda Highbank SoC based boards.
359
1da177e4 360config ARCH_CLPS711X
0e2fce59 361 bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
c750815e 362 select CPU_ARM720T
5cfc8ee0 363 select ARCH_USES_GETTIMEOFFSET
0cdc8b92 364 select NEED_MACH_MEMORY_H
f999b8bd 365 help
0e2fce59 366 Support for Cirrus Logic 711x/721x/731x based boards.
1da177e4 367
d94f944e
AV
368config ARCH_CNS3XXX
369 bool "Cavium Networks CNS3XXX family"
00d2711d 370 select CPU_V6K
d94f944e
AV
371 select GENERIC_CLOCKEVENTS
372 select ARM_GIC
ce5ea9f3 373 select MIGHT_HAVE_CACHE_L2X0
0b05da72 374 select MIGHT_HAVE_PCI
5f32f7a0 375 select PCI_DOMAINS if PCI
d94f944e
AV
376 help
377 Support for Cavium Networks CNS3XXX platform.
378
788c9700
RK
379config ARCH_GEMINI
380 bool "Cortina Systems Gemini"
381 select CPU_FA526
788c9700 382 select ARCH_REQUIRE_GPIOLIB
5cfc8ee0 383 select ARCH_USES_GETTIMEOFFSET
788c9700
RK
384 help
385 Support for the Cortina Systems Gemini family SoCs
386
3a6cb8ce
AB
387config ARCH_PRIMA2
388 bool "CSR SiRFSoC PRIMA2 ARM Cortex A9 Platform"
389 select CPU_V7
3a6cb8ce
AB
390 select NO_IOPORT
391 select GENERIC_CLOCKEVENTS
392 select CLKDEV_LOOKUP
393 select GENERIC_IRQ_CHIP
ce5ea9f3 394 select MIGHT_HAVE_CACHE_L2X0
cbd8d842
BS
395 select PINCTRL
396 select PINCTRL_SIRF
3a6cb8ce
AB
397 select USE_OF
398 select ZONE_DMA
399 help
400 Support for CSR SiRFSoC ARM Cortex A9 Platform
401
1da177e4
LT
402config ARCH_EBSA110
403 bool "EBSA-110"
c750815e 404 select CPU_SA110
f7e68bbf 405 select ISA
c5eb2a2b 406 select NO_IOPORT
5cfc8ee0 407 select ARCH_USES_GETTIMEOFFSET
c334bc15 408 select NEED_MACH_IO_H
0cdc8b92 409 select NEED_MACH_MEMORY_H
1da177e4
LT
410 help
411 This is an evaluation board for the StrongARM processor available
f6c8965a 412 from Digital. It has limited hardware on-board, including an
1da177e4
LT
413 Ethernet interface, two PCMCIA sockets, two serial ports and a
414 parallel port.
415
e7736d47
LB
416config ARCH_EP93XX
417 bool "EP93xx-based"
c750815e 418 select CPU_ARM920T
e7736d47
LB
419 select ARM_AMBA
420 select ARM_VIC
6d803ba7 421 select CLKDEV_LOOKUP
7444a72e 422 select ARCH_REQUIRE_GPIOLIB
eb33575c 423 select ARCH_HAS_HOLES_MEMORYMODEL
5cfc8ee0 424 select ARCH_USES_GETTIMEOFFSET
5725aeae 425 select NEED_MACH_MEMORY_H
e7736d47
LB
426 help
427 This enables support for the Cirrus EP93xx series of CPUs.
428
1da177e4
LT
429config ARCH_FOOTBRIDGE
430 bool "FootBridge"
c750815e 431 select CPU_SA110
1da177e4 432 select FOOTBRIDGE
4e8d7637 433 select GENERIC_CLOCKEVENTS
d0ee9f40 434 select HAVE_IDE
c334bc15 435 select NEED_MACH_IO_H
0cdc8b92 436 select NEED_MACH_MEMORY_H
f999b8bd
MM
437 help
438 Support for systems based on the DC21285 companion chip
439 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
1da177e4 440
788c9700
RK
441config ARCH_MXC
442 bool "Freescale MXC/iMX-based"
788c9700 443 select GENERIC_CLOCKEVENTS
788c9700 444 select ARCH_REQUIRE_GPIOLIB
6d803ba7 445 select CLKDEV_LOOKUP
234b6ced 446 select CLKSRC_MMIO
8b6c44f1 447 select GENERIC_IRQ_CHIP
ffa2ea3f 448 select MULTI_IRQ_HANDLER
788c9700
RK
449 help
450 Support for Freescale MXC/iMX-based family of processors
451
1d3f33d5
SG
452config ARCH_MXS
453 bool "Freescale MXS-based"
454 select GENERIC_CLOCKEVENTS
455 select ARCH_REQUIRE_GPIOLIB
b9214b97 456 select CLKDEV_LOOKUP
5c61ddcf 457 select CLKSRC_MMIO
2664681f 458 select COMMON_CLK
6abda3e1 459 select HAVE_CLK_PREPARE
a0f5e363 460 select PINCTRL
6c4d4efb 461 select USE_OF
1d3f33d5
SG
462 help
463 Support for Freescale MXS-based family of processors
464
4af6fee1
DS
465config ARCH_NETX
466 bool "Hilscher NetX based"
234b6ced 467 select CLKSRC_MMIO
c750815e 468 select CPU_ARM926T
4af6fee1 469 select ARM_VIC
2fcfe6b8 470 select GENERIC_CLOCKEVENTS
f999b8bd 471 help
4af6fee1
DS
472 This enables support for systems based on the Hilscher NetX Soc
473
474config ARCH_H720X
475 bool "Hynix HMS720x-based"
c750815e 476 select CPU_ARM720T
4af6fee1 477 select ISA_DMA_API
5cfc8ee0 478 select ARCH_USES_GETTIMEOFFSET
4af6fee1
DS
479 help
480 This enables support for systems based on the Hynix HMS720x
481
3b938be6
RK
482config ARCH_IOP13XX
483 bool "IOP13xx-based"
484 depends on MMU
c750815e 485 select CPU_XSC3
3b938be6
RK
486 select PLAT_IOP
487 select PCI
488 select ARCH_SUPPORTS_MSI
8d5796d2 489 select VMSPLIT_1G
c334bc15 490 select NEED_MACH_IO_H
0cdc8b92 491 select NEED_MACH_MEMORY_H
13a5045d 492 select NEED_RET_TO_USER
3b938be6
RK
493 help
494 Support for Intel's IOP13XX (XScale) family of processors.
495
3f7e5815
LB
496config ARCH_IOP32X
497 bool "IOP32x-based"
a4f7e763 498 depends on MMU
c750815e 499 select CPU_XSCALE
c334bc15 500 select NEED_MACH_IO_H
13a5045d 501 select NEED_RET_TO_USER
7ae1f7ec 502 select PLAT_IOP
f7e68bbf 503 select PCI
bb2b180c 504 select ARCH_REQUIRE_GPIOLIB
f999b8bd 505 help
3f7e5815
LB
506 Support for Intel's 80219 and IOP32X (XScale) family of
507 processors.
508
509config ARCH_IOP33X
510 bool "IOP33x-based"
511 depends on MMU
c750815e 512 select CPU_XSCALE
c334bc15 513 select NEED_MACH_IO_H
13a5045d 514 select NEED_RET_TO_USER
7ae1f7ec 515 select PLAT_IOP
3f7e5815 516 select PCI
bb2b180c 517 select ARCH_REQUIRE_GPIOLIB
3f7e5815
LB
518 help
519 Support for Intel's IOP33X (XScale) family of processors.
1da177e4 520
3b938be6
RK
521config ARCH_IXP4XX
522 bool "IXP4xx-based"
a4f7e763 523 depends on MMU
58af4a24 524 select ARCH_HAS_DMA_SET_COHERENT_MASK
234b6ced 525 select CLKSRC_MMIO
c750815e 526 select CPU_XSCALE
9dde0ae3 527 select ARCH_REQUIRE_GPIOLIB
3b938be6 528 select GENERIC_CLOCKEVENTS
0b05da72 529 select MIGHT_HAVE_PCI
c334bc15 530 select NEED_MACH_IO_H
485bdde7 531 select DMABOUNCE if PCI
c4713074 532 help
3b938be6 533 Support for Intel's IXP4XX (XScale) family of processors.
c4713074 534
edabd38e
SB
535config ARCH_DOVE
536 bool "Marvell Dove"
7b769bb3 537 select CPU_V7
edabd38e 538 select PCI
edabd38e 539 select ARCH_REQUIRE_GPIOLIB
edabd38e 540 select GENERIC_CLOCKEVENTS
c334bc15 541 select NEED_MACH_IO_H
edabd38e
SB
542 select PLAT_ORION
543 help
544 Support for the Marvell Dove SoC 88AP510
545
651c74c7
SB
546config ARCH_KIRKWOOD
547 bool "Marvell Kirkwood"
c750815e 548 select CPU_FEROCEON
651c74c7 549 select PCI
a8865655 550 select ARCH_REQUIRE_GPIOLIB
651c74c7 551 select GENERIC_CLOCKEVENTS
c334bc15 552 select NEED_MACH_IO_H
651c74c7
SB
553 select PLAT_ORION
554 help
555 Support for the following Marvell Kirkwood series SoCs:
556 88F6180, 88F6192 and 88F6281.
557
40805949
KW
558config ARCH_LPC32XX
559 bool "NXP LPC32XX"
234b6ced 560 select CLKSRC_MMIO
40805949
KW
561 select CPU_ARM926T
562 select ARCH_REQUIRE_GPIOLIB
563 select HAVE_IDE
564 select ARM_AMBA
565 select USB_ARCH_HAS_OHCI
6d803ba7 566 select CLKDEV_LOOKUP
40805949 567 select GENERIC_CLOCKEVENTS
f5c42271 568 select USE_OF
40805949
KW
569 help
570 Support for the NXP LPC32XX family of processors
571
794d15b2
SS
572config ARCH_MV78XX0
573 bool "Marvell MV78xx0"
c750815e 574 select CPU_FEROCEON
794d15b2 575 select PCI
a8865655 576 select ARCH_REQUIRE_GPIOLIB
794d15b2 577 select GENERIC_CLOCKEVENTS
c334bc15 578 select NEED_MACH_IO_H
794d15b2
SS
579 select PLAT_ORION
580 help
581 Support for the following Marvell MV78xx0 series SoCs:
582 MV781x0, MV782x0.
583
9dd0b194 584config ARCH_ORION5X
585cf175
TP
585 bool "Marvell Orion"
586 depends on MMU
c750815e 587 select CPU_FEROCEON
038ee083 588 select PCI
a8865655 589 select ARCH_REQUIRE_GPIOLIB
51cbff1d 590 select GENERIC_CLOCKEVENTS
69b02f6a 591 select PLAT_ORION
585cf175 592 help
9dd0b194 593 Support for the following Marvell Orion 5x series SoCs:
d2b2a6bb 594 Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
d323ade1 595 Orion-2 (5281), Orion-1-90 (6183).
585cf175 596
788c9700 597config ARCH_MMP
2f7e8fae 598 bool "Marvell PXA168/910/MMP2"
788c9700 599 depends on MMU
788c9700 600 select ARCH_REQUIRE_GPIOLIB
6d803ba7 601 select CLKDEV_LOOKUP
788c9700 602 select GENERIC_CLOCKEVENTS
157d2644 603 select GPIO_PXA
c24b3114 604 select IRQ_DOMAIN
788c9700 605 select PLAT_PXA
0bd86961 606 select SPARSE_IRQ
3c7241bd 607 select GENERIC_ALLOCATOR
788c9700 608 help
2f7e8fae 609 Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
788c9700
RK
610
611config ARCH_KS8695
612 bool "Micrel/Kendin KS8695"
613 select CPU_ARM922T
98830bc9 614 select ARCH_REQUIRE_GPIOLIB
5cfc8ee0 615 select ARCH_USES_GETTIMEOFFSET
0cdc8b92 616 select NEED_MACH_MEMORY_H
788c9700
RK
617 help
618 Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
619 System-on-Chip devices.
620
788c9700
RK
621config ARCH_W90X900
622 bool "Nuvoton W90X900 CPU"
623 select CPU_ARM926T
c52d3d68 624 select ARCH_REQUIRE_GPIOLIB
6d803ba7 625 select CLKDEV_LOOKUP
6fa5d5f7 626 select CLKSRC_MMIO
58b5369e 627 select GENERIC_CLOCKEVENTS
788c9700 628 help
a8bc4ead 629 Support for Nuvoton (Winbond logic dept.) ARM9 processor,
630 At present, the w90x900 has been renamed nuc900, regarding
631 the ARM series product line, you can login the following
632 link address to know more.
633
634 <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
635 ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
788c9700 636
c5f80065
EG
637config ARCH_TEGRA
638 bool "NVIDIA Tegra"
4073723a 639 select CLKDEV_LOOKUP
234b6ced 640 select CLKSRC_MMIO
c5f80065
EG
641 select GENERIC_CLOCKEVENTS
642 select GENERIC_GPIO
643 select HAVE_CLK
3b55658a 644 select HAVE_SMP
ce5ea9f3 645 select MIGHT_HAVE_CACHE_L2X0
c334bc15 646 select NEED_MACH_IO_H if PCI
7056d423 647 select ARCH_HAS_CPUFREQ
c5f80065
EG
648 help
649 This enables support for NVIDIA Tegra based systems (Tegra APX,
650 Tegra 6xx and Tegra 2 series).
651
af75655c
JI
652config ARCH_PICOXCELL
653 bool "Picochip picoXcell"
654 select ARCH_REQUIRE_GPIOLIB
655 select ARM_PATCH_PHYS_VIRT
656 select ARM_VIC
657 select CPU_V6K
658 select DW_APB_TIMER
659 select GENERIC_CLOCKEVENTS
660 select GENERIC_GPIO
af75655c
JI
661 select HAVE_TCM
662 select NO_IOPORT
98e27a5c 663 select SPARSE_IRQ
af75655c
JI
664 select USE_OF
665 help
666 This enables support for systems based on the Picochip picoXcell
667 family of Femtocell devices. The picoxcell support requires device tree
668 for all boards.
669
4af6fee1
DS
670config ARCH_PNX4008
671 bool "Philips Nexperia PNX4008 Mobile"
c750815e 672 select CPU_ARM926T
6d803ba7 673 select CLKDEV_LOOKUP
5cfc8ee0 674 select ARCH_USES_GETTIMEOFFSET
4af6fee1
DS
675 help
676 This enables support for Philips PNX4008 mobile platform.
677
1da177e4 678config ARCH_PXA
2c8086a5 679 bool "PXA2xx/PXA3xx-based"
a4f7e763 680 depends on MMU
034d2f5a 681 select ARCH_MTD_XIP
89c52ed4 682 select ARCH_HAS_CPUFREQ
6d803ba7 683 select CLKDEV_LOOKUP
234b6ced 684 select CLKSRC_MMIO
7444a72e 685 select ARCH_REQUIRE_GPIOLIB
981d0f39 686 select GENERIC_CLOCKEVENTS
157d2644 687 select GPIO_PXA
bd5ce433 688 select PLAT_PXA
6ac6b817 689 select SPARSE_IRQ
4e234cc0 690 select AUTO_ZRELADDR
8a97ae2f 691 select MULTI_IRQ_HANDLER
15e0d9e3 692 select ARM_CPU_SUSPEND if PM
d0ee9f40 693 select HAVE_IDE
f999b8bd 694 help
2c8086a5 695 Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
1da177e4 696
788c9700
RK
697config ARCH_MSM
698 bool "Qualcomm MSM"
4b536b8d 699 select HAVE_CLK
49cbe786 700 select GENERIC_CLOCKEVENTS
923a081c 701 select ARCH_REQUIRE_GPIOLIB
bd32344a 702 select CLKDEV_LOOKUP
49cbe786 703 help
4b53eb4f
DW
704 Support for Qualcomm MSM/QSD based systems. This runs on the
705 apps processor of the MSM/QSD and depends on a shared memory
706 interface to the modem processor which runs the baseband
707 stack and controls some vital subsystems
708 (clock and power control, etc).
49cbe786 709
c793c1b0 710config ARCH_SHMOBILE
6d72ad35
PM
711 bool "Renesas SH-Mobile / R-Mobile"
712 select HAVE_CLK
5e93c6b4 713 select CLKDEV_LOOKUP
aa3831cf 714 select HAVE_MACH_CLKDEV
3b55658a 715 select HAVE_SMP
6d72ad35 716 select GENERIC_CLOCKEVENTS
ce5ea9f3 717 select MIGHT_HAVE_CACHE_L2X0
6d72ad35
PM
718 select NO_IOPORT
719 select SPARSE_IRQ
60f1435c 720 select MULTI_IRQ_HANDLER
e3e01091 721 select PM_GENERIC_DOMAINS if PM
0cdc8b92 722 select NEED_MACH_MEMORY_H
c793c1b0 723 help
6d72ad35 724 Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
c793c1b0 725
1da177e4
LT
726config ARCH_RPC
727 bool "RiscPC"
728 select ARCH_ACORN
729 select FIQ
a08b6b79 730 select ARCH_MAY_HAVE_PC_FDC
341eb781 731 select HAVE_PATA_PLATFORM
065909b9 732 select ISA_DMA_API
5ea81769 733 select NO_IOPORT
07f841b7 734 select ARCH_SPARSEMEM_ENABLE
5cfc8ee0 735 select ARCH_USES_GETTIMEOFFSET
d0ee9f40 736 select HAVE_IDE
c334bc15 737 select NEED_MACH_IO_H
0cdc8b92 738 select NEED_MACH_MEMORY_H
1da177e4
LT
739 help
740 On the Acorn Risc-PC, Linux can support the internal IDE disk and
741 CD-ROM interface, serial and parallel port, and the floppy drive.
742
743config ARCH_SA1100
744 bool "SA1100-based"
234b6ced 745 select CLKSRC_MMIO
c750815e 746 select CPU_SA1100
f7e68bbf 747 select ISA
05944d74 748 select ARCH_SPARSEMEM_ENABLE
034d2f5a 749 select ARCH_MTD_XIP
89c52ed4 750 select ARCH_HAS_CPUFREQ
1937f5b9 751 select CPU_FREQ
3e238be2 752 select GENERIC_CLOCKEVENTS
4a8f8340 753 select CLKDEV_LOOKUP
7444a72e 754 select ARCH_REQUIRE_GPIOLIB
d0ee9f40 755 select HAVE_IDE
0cdc8b92 756 select NEED_MACH_MEMORY_H
375dec92 757 select SPARSE_IRQ
f999b8bd
MM
758 help
759 Support for StrongARM 11x0 based boards.
1da177e4 760
b130d5c2
KK
761config ARCH_S3C24XX
762 bool "Samsung S3C24XX SoCs"
0a938b97 763 select GENERIC_GPIO
9d56c02a 764 select ARCH_HAS_CPUFREQ
9483a578 765 select HAVE_CLK
e83626f2 766 select CLKDEV_LOOKUP
5cfc8ee0 767 select ARCH_USES_GETTIMEOFFSET
20676c15 768 select HAVE_S3C2410_I2C if I2C
b130d5c2
KK
769 select HAVE_S3C_RTC if RTC_CLASS
770 select HAVE_S3C2410_WATCHDOG if WATCHDOG
c334bc15 771 select NEED_MACH_IO_H
1da177e4 772 help
b130d5c2
KK
773 Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
774 and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
775 (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
776 Samsung SMDK2410 development board (and derivatives).
63b1f51b 777
a08ab637
BD
778config ARCH_S3C64XX
779 bool "Samsung S3C64XX"
89f1fa08 780 select PLAT_SAMSUNG
89f0ce72 781 select CPU_V6
89f0ce72 782 select ARM_VIC
a08ab637 783 select HAVE_CLK
6700397a 784 select HAVE_TCM
226e85f4 785 select CLKDEV_LOOKUP
89f0ce72 786 select NO_IOPORT
5cfc8ee0 787 select ARCH_USES_GETTIMEOFFSET
89c52ed4 788 select ARCH_HAS_CPUFREQ
89f0ce72
BD
789 select ARCH_REQUIRE_GPIOLIB
790 select SAMSUNG_CLKSRC
791 select SAMSUNG_IRQ_VIC_TIMER
89f0ce72 792 select S3C_GPIO_TRACK
89f0ce72
BD
793 select S3C_DEV_NAND
794 select USB_ARCH_HAS_OHCI
795 select SAMSUNG_GPIOLIB_4BIT
20676c15 796 select HAVE_S3C2410_I2C if I2C
c39d8d55 797 select HAVE_S3C2410_WATCHDOG if WATCHDOG
a08ab637
BD
798 help
799 Samsung S3C64XX series based systems
800
49b7a491
KK
801config ARCH_S5P64X0
802 bool "Samsung S5P6440 S5P6450"
c4ffccdd
KK
803 select CPU_V6
804 select GENERIC_GPIO
805 select HAVE_CLK
d8b22d25 806 select CLKDEV_LOOKUP
0665ccc4 807 select CLKSRC_MMIO
c39d8d55 808 select HAVE_S3C2410_WATCHDOG if WATCHDOG
9e65bbf2 809 select GENERIC_CLOCKEVENTS
20676c15 810 select HAVE_S3C2410_I2C if I2C
754961a8 811 select HAVE_S3C_RTC if RTC_CLASS
c4ffccdd 812 help
49b7a491
KK
813 Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
814 SMDK6450.
c4ffccdd 815
acc84707
MS
816config ARCH_S5PC100
817 bool "Samsung S5PC100"
5a7652f2
BM
818 select GENERIC_GPIO
819 select HAVE_CLK
29e8eb0f 820 select CLKDEV_LOOKUP
5a7652f2 821 select CPU_V7
925c68cd 822 select ARCH_USES_GETTIMEOFFSET
20676c15 823 select HAVE_S3C2410_I2C if I2C
754961a8 824 select HAVE_S3C_RTC if RTC_CLASS
c39d8d55 825 select HAVE_S3C2410_WATCHDOG if WATCHDOG
5a7652f2 826 help
acc84707 827 Samsung S5PC100 series based systems
5a7652f2 828
170f4e42
KK
829config ARCH_S5PV210
830 bool "Samsung S5PV210/S5PC110"
831 select CPU_V7
eecb6a84 832 select ARCH_SPARSEMEM_ENABLE
0f75a96b 833 select ARCH_HAS_HOLES_MEMORYMODEL
170f4e42
KK
834 select GENERIC_GPIO
835 select HAVE_CLK
b2a9dd46 836 select CLKDEV_LOOKUP
0665ccc4 837 select CLKSRC_MMIO
d8144aea 838 select ARCH_HAS_CPUFREQ
9e65bbf2 839 select GENERIC_CLOCKEVENTS
20676c15 840 select HAVE_S3C2410_I2C if I2C
754961a8 841 select HAVE_S3C_RTC if RTC_CLASS
c39d8d55 842 select HAVE_S3C2410_WATCHDOG if WATCHDOG
0cdc8b92 843 select NEED_MACH_MEMORY_H
170f4e42
KK
844 help
845 Samsung S5PV210/S5PC110 series based systems
846
83014579
KK
847config ARCH_EXYNOS
848 bool "SAMSUNG EXYNOS"
cc0e72b8 849 select CPU_V7
f567fa6f 850 select ARCH_SPARSEMEM_ENABLE
0f75a96b 851 select ARCH_HAS_HOLES_MEMORYMODEL
cc0e72b8
CY
852 select GENERIC_GPIO
853 select HAVE_CLK
badc4f2d 854 select CLKDEV_LOOKUP
b333fb16 855 select ARCH_HAS_CPUFREQ
cc0e72b8 856 select GENERIC_CLOCKEVENTS
754961a8 857 select HAVE_S3C_RTC if RTC_CLASS
20676c15 858 select HAVE_S3C2410_I2C if I2C
c39d8d55 859 select HAVE_S3C2410_WATCHDOG if WATCHDOG
0cdc8b92 860 select NEED_MACH_MEMORY_H
cc0e72b8 861 help
83014579 862 Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
cc0e72b8 863
1da177e4
LT
864config ARCH_SHARK
865 bool "Shark"
c750815e 866 select CPU_SA110
f7e68bbf
RK
867 select ISA
868 select ISA_DMA
3bca103a 869 select ZONE_DMA
f7e68bbf 870 select PCI
5cfc8ee0 871 select ARCH_USES_GETTIMEOFFSET
0cdc8b92 872 select NEED_MACH_MEMORY_H
c334bc15 873 select NEED_MACH_IO_H
f999b8bd
MM
874 help
875 Support for the StrongARM based Digital DNARD machine, also known
876 as "Shark" (<http://www.shark-linux.de/shark.html>).
1da177e4 877
d98aac75
LW
878config ARCH_U300
879 bool "ST-Ericsson U300 Series"
880 depends on MMU
234b6ced 881 select CLKSRC_MMIO
d98aac75 882 select CPU_ARM926T
bc581770 883 select HAVE_TCM
d98aac75 884 select ARM_AMBA
5485c1e0 885 select ARM_PATCH_PHYS_VIRT
d98aac75 886 select ARM_VIC
d98aac75 887 select GENERIC_CLOCKEVENTS
6d803ba7 888 select CLKDEV_LOOKUP
aa3831cf 889 select HAVE_MACH_CLKDEV
d98aac75 890 select GENERIC_GPIO
cc890cd7 891 select ARCH_REQUIRE_GPIOLIB
d98aac75
LW
892 help
893 Support for ST-Ericsson U300 series mobile platforms.
894
ccf50e23
RK
895config ARCH_U8500
896 bool "ST-Ericsson U8500 Series"
67ae14fc 897 depends on MMU
ccf50e23
RK
898 select CPU_V7
899 select ARM_AMBA
ccf50e23 900 select GENERIC_CLOCKEVENTS
6d803ba7 901 select CLKDEV_LOOKUP
94bdc0e2 902 select ARCH_REQUIRE_GPIOLIB
7c1a70e9 903 select ARCH_HAS_CPUFREQ
3b55658a 904 select HAVE_SMP
ce5ea9f3 905 select MIGHT_HAVE_CACHE_L2X0
ccf50e23
RK
906 help
907 Support for ST-Ericsson's Ux500 architecture
908
909config ARCH_NOMADIK
910 bool "STMicroelectronics Nomadik"
911 select ARM_AMBA
912 select ARM_VIC
913 select CPU_ARM926T
6d803ba7 914 select CLKDEV_LOOKUP
ccf50e23 915 select GENERIC_CLOCKEVENTS
0fa7be40 916 select PINCTRL
ce5ea9f3 917 select MIGHT_HAVE_CACHE_L2X0
ccf50e23
RK
918 select ARCH_REQUIRE_GPIOLIB
919 help
920 Support for the Nomadik platform by ST-Ericsson
921
7c6337e2
KH
922config ARCH_DAVINCI
923 bool "TI DaVinci"
7c6337e2 924 select GENERIC_CLOCKEVENTS
dce1115b 925 select ARCH_REQUIRE_GPIOLIB
3bca103a 926 select ZONE_DMA
9232fcc9 927 select HAVE_IDE
6d803ba7 928 select CLKDEV_LOOKUP
20e9969b 929 select GENERIC_ALLOCATOR
dc7ad3b3 930 select GENERIC_IRQ_CHIP
ae88e05a 931 select ARCH_HAS_HOLES_MEMORYMODEL
7c6337e2
KH
932 help
933 Support for TI's DaVinci platform.
934
3b938be6
RK
935config ARCH_OMAP
936 bool "TI OMAP"
9483a578 937 select HAVE_CLK
7444a72e 938 select ARCH_REQUIRE_GPIOLIB
89c52ed4 939 select ARCH_HAS_CPUFREQ
354a183f 940 select CLKSRC_MMIO
06cad098 941 select GENERIC_CLOCKEVENTS
9af915da 942 select ARCH_HAS_HOLES_MEMORYMODEL
3b938be6 943 help
6e457bb0 944 Support for TI's OMAP platform (OMAP1/2/3/4).
3b938be6 945
cee37e50 946config PLAT_SPEAR
947 bool "ST SPEAr"
948 select ARM_AMBA
949 select ARCH_REQUIRE_GPIOLIB
6d803ba7 950 select CLKDEV_LOOKUP
5df33a62 951 select COMMON_CLK
d6e15d78 952 select CLKSRC_MMIO
cee37e50 953 select GENERIC_CLOCKEVENTS
cee37e50 954 select HAVE_CLK
955 help
956 Support for ST's SPEAr platform (SPEAr3xx, SPEAr6xx and SPEAr13xx).
957
21f47fbc
AC
958config ARCH_VT8500
959 bool "VIA/WonderMedia 85xx"
960 select CPU_ARM926T
961 select GENERIC_GPIO
962 select ARCH_HAS_CPUFREQ
963 select GENERIC_CLOCKEVENTS
964 select ARCH_REQUIRE_GPIOLIB
965 select HAVE_PWM
966 help
967 Support for VIA/WonderMedia VT8500/WM85xx System-on-Chip.
02c981c0 968
b85a3ef4
JL
969config ARCH_ZYNQ
970 bool "Xilinx Zynq ARM Cortex A9 Platform"
02c981c0 971 select CPU_V7
02c981c0
BD
972 select GENERIC_CLOCKEVENTS
973 select CLKDEV_LOOKUP
b85a3ef4
JL
974 select ARM_GIC
975 select ARM_AMBA
976 select ICST
ce5ea9f3 977 select MIGHT_HAVE_CACHE_L2X0
02c981c0 978 select USE_OF
02c981c0 979 help
b85a3ef4 980 Support for Xilinx Zynq ARM Cortex A9 Platform
1da177e4
LT
981endchoice
982
ccf50e23
RK
983#
984# This is sorted alphabetically by mach-* pathname. However, plat-*
985# Kconfigs may be included either alphabetically (according to the
986# plat- suffix) or along side the corresponding mach-* source.
987#
95b8f20f
RK
988source "arch/arm/mach-at91/Kconfig"
989
990source "arch/arm/mach-bcmring/Kconfig"
991
1da177e4
LT
992source "arch/arm/mach-clps711x/Kconfig"
993
d94f944e
AV
994source "arch/arm/mach-cns3xxx/Kconfig"
995
95b8f20f
RK
996source "arch/arm/mach-davinci/Kconfig"
997
998source "arch/arm/mach-dove/Kconfig"
999
e7736d47
LB
1000source "arch/arm/mach-ep93xx/Kconfig"
1001
1da177e4
LT
1002source "arch/arm/mach-footbridge/Kconfig"
1003
59d3a193
PZ
1004source "arch/arm/mach-gemini/Kconfig"
1005
95b8f20f
RK
1006source "arch/arm/mach-h720x/Kconfig"
1007
1da177e4
LT
1008source "arch/arm/mach-integrator/Kconfig"
1009
3f7e5815
LB
1010source "arch/arm/mach-iop32x/Kconfig"
1011
1012source "arch/arm/mach-iop33x/Kconfig"
1da177e4 1013
285f5fa7
DW
1014source "arch/arm/mach-iop13xx/Kconfig"
1015
1da177e4
LT
1016source "arch/arm/mach-ixp4xx/Kconfig"
1017
95b8f20f
RK
1018source "arch/arm/mach-kirkwood/Kconfig"
1019
1020source "arch/arm/mach-ks8695/Kconfig"
1021
40805949
KW
1022source "arch/arm/mach-lpc32xx/Kconfig"
1023
95b8f20f
RK
1024source "arch/arm/mach-msm/Kconfig"
1025
794d15b2
SS
1026source "arch/arm/mach-mv78xx0/Kconfig"
1027
95b8f20f 1028source "arch/arm/plat-mxc/Kconfig"
1da177e4 1029
1d3f33d5
SG
1030source "arch/arm/mach-mxs/Kconfig"
1031
95b8f20f 1032source "arch/arm/mach-netx/Kconfig"
49cbe786 1033
95b8f20f
RK
1034source "arch/arm/mach-nomadik/Kconfig"
1035source "arch/arm/plat-nomadik/Kconfig"
1036
d48af15e
TL
1037source "arch/arm/plat-omap/Kconfig"
1038
1039source "arch/arm/mach-omap1/Kconfig"
1da177e4 1040
1dbae815
TL
1041source "arch/arm/mach-omap2/Kconfig"
1042
9dd0b194 1043source "arch/arm/mach-orion5x/Kconfig"
585cf175 1044
95b8f20f
RK
1045source "arch/arm/mach-pxa/Kconfig"
1046source "arch/arm/plat-pxa/Kconfig"
585cf175 1047
95b8f20f
RK
1048source "arch/arm/mach-mmp/Kconfig"
1049
1050source "arch/arm/mach-realview/Kconfig"
1051
1052source "arch/arm/mach-sa1100/Kconfig"
edabd38e 1053
cf383678 1054source "arch/arm/plat-samsung/Kconfig"
a21765a7
BD
1055source "arch/arm/plat-s3c24xx/Kconfig"
1056
cee37e50 1057source "arch/arm/plat-spear/Kconfig"
a21765a7 1058
85fd6d63 1059source "arch/arm/mach-s3c24xx/Kconfig"
b130d5c2 1060if ARCH_S3C24XX
a21765a7
BD
1061source "arch/arm/mach-s3c2412/Kconfig"
1062source "arch/arm/mach-s3c2440/Kconfig"
a21765a7 1063endif
1da177e4 1064
a08ab637 1065if ARCH_S3C64XX
431107ea 1066source "arch/arm/mach-s3c64xx/Kconfig"
a08ab637
BD
1067endif
1068
49b7a491 1069source "arch/arm/mach-s5p64x0/Kconfig"
c4ffccdd 1070
5a7652f2 1071source "arch/arm/mach-s5pc100/Kconfig"
5a7652f2 1072
170f4e42
KK
1073source "arch/arm/mach-s5pv210/Kconfig"
1074
83014579 1075source "arch/arm/mach-exynos/Kconfig"
cc0e72b8 1076
882d01f9 1077source "arch/arm/mach-shmobile/Kconfig"
52c543f9 1078
c5f80065
EG
1079source "arch/arm/mach-tegra/Kconfig"
1080
95b8f20f 1081source "arch/arm/mach-u300/Kconfig"
1da177e4 1082
95b8f20f 1083source "arch/arm/mach-ux500/Kconfig"
1da177e4
LT
1084
1085source "arch/arm/mach-versatile/Kconfig"
1086
ceade897 1087source "arch/arm/mach-vexpress/Kconfig"
420c34e4 1088source "arch/arm/plat-versatile/Kconfig"
ceade897 1089
21f47fbc
AC
1090source "arch/arm/mach-vt8500/Kconfig"
1091
7ec80ddf 1092source "arch/arm/mach-w90x900/Kconfig"
1093
1da177e4
LT
1094# Definitions to make life easier
1095config ARCH_ACORN
1096 bool
1097
7ae1f7ec
LB
1098config PLAT_IOP
1099 bool
469d3044 1100 select GENERIC_CLOCKEVENTS
7ae1f7ec 1101
69b02f6a
LB
1102config PLAT_ORION
1103 bool
bfe45e0b 1104 select CLKSRC_MMIO
dc7ad3b3 1105 select GENERIC_IRQ_CHIP
2f129bf4 1106 select COMMON_CLK
69b02f6a 1107
bd5ce433
EM
1108config PLAT_PXA
1109 bool
1110
f4b8b319
RK
1111config PLAT_VERSATILE
1112 bool
1113
e3887714
RK
1114config ARM_TIMER_SP804
1115 bool
bfe45e0b 1116 select CLKSRC_MMIO
a7bf6162 1117 select HAVE_SCHED_CLOCK
e3887714 1118
1da177e4
LT
1119source arch/arm/mm/Kconfig
1120
958cab0f
RK
1121config ARM_NR_BANKS
1122 int
1123 default 16 if ARCH_EP93XX
1124 default 8
1125
afe4b25e
LB
1126config IWMMXT
1127 bool "Enable iWMMXt support"
ef6c8445
HZ
1128 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
1129 default y if PXA27x || PXA3xx || PXA95x || ARCH_MMP
afe4b25e
LB
1130 help
1131 Enable support for iWMMXt context switching at run time if
1132 running on a CPU that supports it.
1133
1da177e4
LT
1134config XSCALE_PMU
1135 bool
bfc994b5 1136 depends on CPU_XSCALE
1da177e4
LT
1137 default y
1138
0f4f0672 1139config CPU_HAS_PMU
e399b1a4 1140 depends on (CPU_V6 || CPU_V6K || CPU_V7 || XSCALE_PMU) && \
8954bb0d 1141 (!ARCH_OMAP3 || OMAP3_EMU)
0f4f0672
JI
1142 default y
1143 bool
1144
52108641 1145config MULTI_IRQ_HANDLER
1146 bool
1147 help
1148 Allow each machine to specify it's own IRQ handler at run time.
1149
3b93e7b0
HC
1150if !MMU
1151source "arch/arm/Kconfig-nommu"
1152endif
1153
f0c4b8d6
WD
1154config ARM_ERRATA_326103
1155 bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
1156 depends on CPU_V6
1157 help
1158 Executing a SWP instruction to read-only memory does not set bit 11
1159 of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
1160 treat the access as a read, preventing a COW from occurring and
1161 causing the faulting task to livelock.
1162
9cba3ccc
CM
1163config ARM_ERRATA_411920
1164 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
e399b1a4 1165 depends on CPU_V6 || CPU_V6K
9cba3ccc
CM
1166 help
1167 Invalidation of the Instruction Cache operation can
1168 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
1169 It does not affect the MPCore. This option enables the ARM Ltd.
1170 recommended workaround.
1171
7ce236fc
CM
1172config ARM_ERRATA_430973
1173 bool "ARM errata: Stale prediction on replaced interworking branch"
1174 depends on CPU_V7
1175 help
1176 This option enables the workaround for the 430973 Cortex-A8
1177 (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
1178 interworking branch is replaced with another code sequence at the
1179 same virtual address, whether due to self-modifying code or virtual
1180 to physical address re-mapping, Cortex-A8 does not recover from the
1181 stale interworking branch prediction. This results in Cortex-A8
1182 executing the new code sequence in the incorrect ARM or Thumb state.
1183 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
1184 and also flushes the branch target cache at every context switch.
1185 Note that setting specific bits in the ACTLR register may not be
1186 available in non-secure mode.
1187
855c551f
CM
1188config ARM_ERRATA_458693
1189 bool "ARM errata: Processor deadlock when a false hazard is created"
1190 depends on CPU_V7
1191 help
1192 This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1193 erratum. For very specific sequences of memory operations, it is
1194 possible for a hazard condition intended for a cache line to instead
1195 be incorrectly associated with a different cache line. This false
1196 hazard might then cause a processor deadlock. The workaround enables
1197 the L1 caching of the NEON accesses and disables the PLD instruction
1198 in the ACTLR register. Note that setting specific bits in the ACTLR
1199 register may not be available in non-secure mode.
1200
0516e464
CM
1201config ARM_ERRATA_460075
1202 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
1203 depends on CPU_V7
1204 help
1205 This option enables the workaround for the 460075 Cortex-A8 (r2p0)
1206 erratum. Any asynchronous access to the L2 cache may encounter a
1207 situation in which recent store transactions to the L2 cache are lost
1208 and overwritten with stale memory contents from external memory. The
1209 workaround disables the write-allocate mode for the L2 cache via the
1210 ACTLR register. Note that setting specific bits in the ACTLR register
1211 may not be available in non-secure mode.
1212
9f05027c
WD
1213config ARM_ERRATA_742230
1214 bool "ARM errata: DMB operation may be faulty"
1215 depends on CPU_V7 && SMP
1216 help
1217 This option enables the workaround for the 742230 Cortex-A9
1218 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
1219 between two write operations may not ensure the correct visibility
1220 ordering of the two writes. This workaround sets a specific bit in
1221 the diagnostic register of the Cortex-A9 which causes the DMB
1222 instruction to behave as a DSB, ensuring the correct behaviour of
1223 the two writes.
1224
a672e99b
WD
1225config ARM_ERRATA_742231
1226 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1227 depends on CPU_V7 && SMP
1228 help
1229 This option enables the workaround for the 742231 Cortex-A9
1230 (r2p0..r2p2) erratum. Under certain conditions, specific to the
1231 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1232 accessing some data located in the same cache line, may get corrupted
1233 data due to bad handling of the address hazard when the line gets
1234 replaced from one of the CPUs at the same time as another CPU is
1235 accessing it. This workaround sets specific bits in the diagnostic
1236 register of the Cortex-A9 which reduces the linefill issuing
1237 capabilities of the processor.
1238
9e65582a 1239config PL310_ERRATA_588369
fa0ce403 1240 bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
2839e06c 1241 depends on CACHE_L2X0
9e65582a
SS
1242 help
1243 The PL310 L2 cache controller implements three types of Clean &
1244 Invalidate maintenance operations: by Physical Address
1245 (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
1246 They are architecturally defined to behave as the execution of a
1247 clean operation followed immediately by an invalidate operation,
1248 both performing to the same memory location. This functionality
1249 is not correctly implemented in PL310 as clean lines are not
2839e06c 1250 invalidated as a result of these operations.
cdf357f1
WD
1251
1252config ARM_ERRATA_720789
1253 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
e66dc745 1254 depends on CPU_V7
cdf357f1
WD
1255 help
1256 This option enables the workaround for the 720789 Cortex-A9 (prior to
1257 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1258 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1259 As a consequence of this erratum, some TLB entries which should be
1260 invalidated are not, resulting in an incoherency in the system page
1261 tables. The workaround changes the TLB flushing routines to invalidate
1262 entries regardless of the ASID.
475d92fc 1263
1f0090a1 1264config PL310_ERRATA_727915
fa0ce403 1265 bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
1f0090a1
RK
1266 depends on CACHE_L2X0
1267 help
1268 PL310 implements the Clean & Invalidate by Way L2 cache maintenance
1269 operation (offset 0x7FC). This operation runs in background so that
1270 PL310 can handle normal accesses while it is in progress. Under very
1271 rare circumstances, due to this erratum, write data can be lost when
1272 PL310 treats a cacheable write transaction during a Clean &
1273 Invalidate by Way operation.
1274
475d92fc
WD
1275config ARM_ERRATA_743622
1276 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1277 depends on CPU_V7
1278 help
1279 This option enables the workaround for the 743622 Cortex-A9
efbc74ac 1280 (r2p*) erratum. Under very rare conditions, a faulty
475d92fc
WD
1281 optimisation in the Cortex-A9 Store Buffer may lead to data
1282 corruption. This workaround sets a specific bit in the diagnostic
1283 register of the Cortex-A9 which disables the Store Buffer
1284 optimisation, preventing the defect from occurring. This has no
1285 visible impact on the overall performance or power consumption of the
1286 processor.
1287
9a27c27c
WD
1288config ARM_ERRATA_751472
1289 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
ba90c516 1290 depends on CPU_V7
9a27c27c
WD
1291 help
1292 This option enables the workaround for the 751472 Cortex-A9 (prior
1293 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
1294 completion of a following broadcasted operation if the second
1295 operation is received by a CPU before the ICIALLUIS has completed,
1296 potentially leading to corrupted entries in the cache or TLB.
1297
fa0ce403
WD
1298config PL310_ERRATA_753970
1299 bool "PL310 errata: cache sync operation may be faulty"
885028e4
SK
1300 depends on CACHE_PL310
1301 help
1302 This option enables the workaround for the 753970 PL310 (r3p0) erratum.
1303
1304 Under some condition the effect of cache sync operation on
1305 the store buffer still remains when the operation completes.
1306 This means that the store buffer is always asked to drain and
1307 this prevents it from merging any further writes. The workaround
1308 is to replace the normal offset of cache sync operation (0x730)
1309 by another offset targeting an unmapped PL310 register 0x740.
1310 This has the same effect as the cache sync operation: store buffer
1311 drain and waiting for all buffers empty.
1312
fcbdc5fe
WD
1313config ARM_ERRATA_754322
1314 bool "ARM errata: possible faulty MMU translations following an ASID switch"
1315 depends on CPU_V7
1316 help
1317 This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1318 r3p*) erratum. A speculative memory access may cause a page table walk
1319 which starts prior to an ASID switch but completes afterwards. This
1320 can populate the micro-TLB with a stale entry which may be hit with
1321 the new ASID. This workaround places two dsb instructions in the mm
1322 switching code so that no page table walks can cross the ASID switch.
1323
5dab26af
WD
1324config ARM_ERRATA_754327
1325 bool "ARM errata: no automatic Store Buffer drain"
1326 depends on CPU_V7 && SMP
1327 help
1328 This option enables the workaround for the 754327 Cortex-A9 (prior to
1329 r2p0) erratum. The Store Buffer does not have any automatic draining
1330 mechanism and therefore a livelock may occur if an external agent
1331 continuously polls a memory location waiting to observe an update.
1332 This workaround defines cpu_relax() as smp_mb(), preventing correctly
1333 written polling loops from denying visibility of updates to memory.
1334
145e10e1
CM
1335config ARM_ERRATA_364296
1336 bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
1337 depends on CPU_V6 && !SMP
1338 help
1339 This options enables the workaround for the 364296 ARM1136
1340 r0p2 erratum (possible cache data corruption with
1341 hit-under-miss enabled). It sets the undocumented bit 31 in
1342 the auxiliary control register and the FI bit in the control
1343 register, thus disabling hit-under-miss without putting the
1344 processor into full low interrupt latency mode. ARM11MPCore
1345 is not affected.
1346
f630c1bd
WD
1347config ARM_ERRATA_764369
1348 bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1349 depends on CPU_V7 && SMP
1350 help
1351 This option enables the workaround for erratum 764369
1352 affecting Cortex-A9 MPCore with two or more processors (all
1353 current revisions). Under certain timing circumstances, a data
1354 cache line maintenance operation by MVA targeting an Inner
1355 Shareable memory region may fail to proceed up to either the
1356 Point of Coherency or to the Point of Unification of the
1357 system. This workaround adds a DSB instruction before the
1358 relevant cache maintenance functions and sets a specific bit
1359 in the diagnostic control register of the SCU.
1360
11ed0ba1
WD
1361config PL310_ERRATA_769419
1362 bool "PL310 errata: no automatic Store Buffer drain"
1363 depends on CACHE_L2X0
1364 help
1365 On revisions of the PL310 prior to r3p2, the Store Buffer does
1366 not automatically drain. This can cause normal, non-cacheable
1367 writes to be retained when the memory system is idle, leading
1368 to suboptimal I/O performance for drivers using coherent DMA.
1369 This option adds a write barrier to the cpu_idle loop so that,
1370 on systems with an outer cache, the store buffer is drained
1371 explicitly.
1372
1da177e4
LT
1373endmenu
1374
1375source "arch/arm/common/Kconfig"
1376
1da177e4
LT
1377menu "Bus support"
1378
1379config ARM_AMBA
1380 bool
1381
1382config ISA
1383 bool
1da177e4
LT
1384 help
1385 Find out whether you have ISA slots on your motherboard. ISA is the
1386 name of a bus system, i.e. the way the CPU talks to the other stuff
1387 inside your box. Other bus systems are PCI, EISA, MicroChannel
1388 (MCA) or VESA. ISA is an older system, now being displaced by PCI;
1389 newer boards don't support it. If you have ISA, say Y, otherwise N.
1390
065909b9 1391# Select ISA DMA controller support
1da177e4
LT
1392config ISA_DMA
1393 bool
065909b9 1394 select ISA_DMA_API
1da177e4 1395
065909b9 1396# Select ISA DMA interface
5cae841b
AV
1397config ISA_DMA_API
1398 bool
5cae841b 1399
1da177e4 1400config PCI
0b05da72 1401 bool "PCI support" if MIGHT_HAVE_PCI
1da177e4
LT
1402 help
1403 Find out whether you have a PCI motherboard. PCI is the name of a
1404 bus system, i.e. the way the CPU talks to the other stuff inside
1405 your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
1406 VESA. If you have PCI, say Y, otherwise N.
1407
52882173
AV
1408config PCI_DOMAINS
1409 bool
1410 depends on PCI
1411
b080ac8a
MRJ
1412config PCI_NANOENGINE
1413 bool "BSE nanoEngine PCI support"
1414 depends on SA1100_NANOENGINE
1415 help
1416 Enable PCI on the BSE nanoEngine board.
1417
36e23590
MW
1418config PCI_SYSCALL
1419 def_bool PCI
1420
1da177e4
LT
1421# Select the host bridge type
1422config PCI_HOST_VIA82C505
1423 bool
1424 depends on PCI && ARCH_SHARK
1425 default y
1426
a0113a99
MR
1427config PCI_HOST_ITE8152
1428 bool
1429 depends on PCI && MACH_ARMCORE
1430 default y
1431 select DMABOUNCE
1432
1da177e4
LT
1433source "drivers/pci/Kconfig"
1434
1435source "drivers/pcmcia/Kconfig"
1436
1437endmenu
1438
1439menu "Kernel Features"
1440
3b55658a
DM
1441config HAVE_SMP
1442 bool
1443 help
1444 This option should be selected by machines which have an SMP-
1445 capable CPU.
1446
1447 The only effect of this option is to make the SMP-related
1448 options available to the user for configuration.
1449
1da177e4 1450config SMP
bb2d8130 1451 bool "Symmetric Multi-Processing"
fbb4ddac 1452 depends on CPU_V6K || CPU_V7
bc28248e 1453 depends on GENERIC_CLOCKEVENTS
3b55658a 1454 depends on HAVE_SMP
9934ebb8 1455 depends on MMU
f6dd9fa5 1456 select USE_GENERIC_SMP_HELPERS
89c3dedf 1457 select HAVE_ARM_SCU if !ARCH_MSM_SCORPIONMP
1da177e4
LT
1458 help
1459 This enables support for systems with more than one CPU. If you have
1460 a system with only one CPU, like most personal computers, say N. If
1461 you have a system with more than one CPU, say Y.
1462
1463 If you say N here, the kernel will run on single and multiprocessor
1464 machines, but will use only one CPU of a multiprocessor machine. If
1465 you say Y here, the kernel will run on many, but not all, single
1466 processor machines. On a single processor machine, the kernel will
1467 run faster if you say N here.
1468
395cf969 1469 See also <file:Documentation/x86/i386/IO-APIC.txt>,
1da177e4 1470 <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
50a23e6e 1471 <http://tldp.org/HOWTO/SMP-HOWTO.html>.
1da177e4
LT
1472
1473 If you don't know what to do here, say N.
1474
f00ec48f
RK
1475config SMP_ON_UP
1476 bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
1477 depends on EXPERIMENTAL
4d2692a7 1478 depends on SMP && !XIP_KERNEL
f00ec48f
RK
1479 default y
1480 help
1481 SMP kernels contain instructions which fail on non-SMP processors.
1482 Enabling this option allows the kernel to modify itself to make
1483 these instructions safe. Disabling it allows about 1K of space
1484 savings.
1485
1486 If you don't know what to do here, say Y.
1487
c9018aab
VG
1488config ARM_CPU_TOPOLOGY
1489 bool "Support cpu topology definition"
1490 depends on SMP && CPU_V7
1491 default y
1492 help
1493 Support ARM cpu topology definition. The MPIDR register defines
1494 affinity between processors which is then used to describe the cpu
1495 topology of an ARM System.
1496
1497config SCHED_MC
1498 bool "Multi-core scheduler support"
1499 depends on ARM_CPU_TOPOLOGY
1500 help
1501 Multi-core scheduler support improves the CPU scheduler's decision
1502 making when dealing with multi-core CPU chips at a cost of slightly
1503 increased overhead in some places. If unsure say N here.
1504
1505config SCHED_SMT
1506 bool "SMT scheduler support"
1507 depends on ARM_CPU_TOPOLOGY
1508 help
1509 Improves the CPU scheduler's decision making when dealing with
1510 MultiThreading at a cost of slightly increased overhead in some
1511 places. If unsure say N here.
1512
a8cbcd92
RK
1513config HAVE_ARM_SCU
1514 bool
a8cbcd92
RK
1515 help
1516 This option enables support for the ARM system coherency unit
1517
022c03a2
MZ
1518config ARM_ARCH_TIMER
1519 bool "Architected timer support"
1520 depends on CPU_V7
1521 help
1522 This option enables support for the ARM architected timer
1523
f32f4ce2
RK
1524config HAVE_ARM_TWD
1525 bool
1526 depends on SMP
1527 help
1528 This options enables support for the ARM timer and watchdog unit
1529
8d5796d2
LB
1530choice
1531 prompt "Memory split"
1532 default VMSPLIT_3G
1533 help
1534 Select the desired split between kernel and user memory.
1535
1536 If you are not absolutely sure what you are doing, leave this
1537 option alone!
1538
1539 config VMSPLIT_3G
1540 bool "3G/1G user/kernel split"
1541 config VMSPLIT_2G
1542 bool "2G/2G user/kernel split"
1543 config VMSPLIT_1G
1544 bool "1G/3G user/kernel split"
1545endchoice
1546
1547config PAGE_OFFSET
1548 hex
1549 default 0x40000000 if VMSPLIT_1G
1550 default 0x80000000 if VMSPLIT_2G
1551 default 0xC0000000
1552
1da177e4
LT
1553config NR_CPUS
1554 int "Maximum number of CPUs (2-32)"
1555 range 2 32
1556 depends on SMP
1557 default "4"
1558
a054a811
RK
1559config HOTPLUG_CPU
1560 bool "Support for hot-pluggable CPUs (EXPERIMENTAL)"
1561 depends on SMP && HOTPLUG && EXPERIMENTAL
1562 help
1563 Say Y here to experiment with turning CPUs off and on. CPUs
1564 can be controlled through /sys/devices/system/cpu.
1565
37ee16ae
RK
1566config LOCAL_TIMERS
1567 bool "Use local timer interrupts"
971acb9b 1568 depends on SMP
37ee16ae 1569 default y
30d8bead 1570 select HAVE_ARM_TWD if (!ARCH_MSM_SCORPIONMP && !EXYNOS4_MCT)
37ee16ae
RK
1571 help
1572 Enable support for local timers on SMP platforms, rather then the
1573 legacy IPI broadcast method. Local timers allows the system
1574 accounting to be spread across the timer interval, preventing a
1575 "thundering herd" at every timer tick.
1576
44986ab0
PDSN
1577config ARCH_NR_GPIO
1578 int
3dea19e8 1579 default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
70227a45 1580 default 355 if ARCH_U8500
9a01ec30 1581 default 264 if MACH_H4700
44986ab0
PDSN
1582 default 0
1583 help
1584 Maximum number of GPIOs in the system.
1585
1586 If unsure, leave the default value.
1587
d45a398f 1588source kernel/Kconfig.preempt
1da177e4 1589
f8065813
RK
1590config HZ
1591 int
b130d5c2 1592 default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \
a73ddc61 1593 ARCH_S5PV210 || ARCH_EXYNOS4
bfe65704 1594 default OMAP_32K_TIMER_HZ if ARCH_OMAP && OMAP_32K_TIMER
5248c657 1595 default AT91_TIMER_HZ if ARCH_AT91
5da3e714 1596 default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
f8065813
RK
1597 default 100
1598
16c79651 1599config THUMB2_KERNEL
4a50bfe3 1600 bool "Compile the kernel in Thumb-2 mode (EXPERIMENTAL)"
e399b1a4 1601 depends on CPU_V7 && !CPU_V6 && !CPU_V6K && EXPERIMENTAL
16c79651
CM
1602 select AEABI
1603 select ARM_ASM_UNIFIED
89bace65 1604 select ARM_UNWIND
16c79651
CM
1605 help
1606 By enabling this option, the kernel will be compiled in
1607 Thumb-2 mode. A compiler/assembler that understand the unified
1608 ARM-Thumb syntax is needed.
1609
1610 If unsure, say N.
1611
6f685c5c
DM
1612config THUMB2_AVOID_R_ARM_THM_JUMP11
1613 bool "Work around buggy Thumb-2 short branch relocations in gas"
1614 depends on THUMB2_KERNEL && MODULES
1615 default y
1616 help
1617 Various binutils versions can resolve Thumb-2 branches to
1618 locally-defined, preemptible global symbols as short-range "b.n"
1619 branch instructions.
1620
1621 This is a problem, because there's no guarantee the final
1622 destination of the symbol, or any candidate locations for a
1623 trampoline, are within range of the branch. For this reason, the
1624 kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
1625 relocation in modules at all, and it makes little sense to add
1626 support.
1627
1628 The symptom is that the kernel fails with an "unsupported
1629 relocation" error when loading some modules.
1630
1631 Until fixed tools are available, passing
1632 -fno-optimize-sibling-calls to gcc should prevent gcc generating
1633 code which hits this problem, at the cost of a bit of extra runtime
1634 stack usage in some cases.
1635
1636 The problem is described in more detail at:
1637 https://bugs.launchpad.net/binutils-linaro/+bug/725126
1638
1639 Only Thumb-2 kernels are affected.
1640
1641 Unless you are sure your tools don't have this problem, say Y.
1642
0becb088
CM
1643config ARM_ASM_UNIFIED
1644 bool
1645
704bdda0
NP
1646config AEABI
1647 bool "Use the ARM EABI to compile the kernel"
1648 help
1649 This option allows for the kernel to be compiled using the latest
1650 ARM ABI (aka EABI). This is only useful if you are using a user
1651 space environment that is also compiled with EABI.
1652
1653 Since there are major incompatibilities between the legacy ABI and
1654 EABI, especially with regard to structure member alignment, this
1655 option also changes the kernel syscall calling convention to
1656 disambiguate both ABIs and allow for backward compatibility support
1657 (selected with CONFIG_OABI_COMPAT).
1658
1659 To use this you need GCC version 4.0.0 or later.
1660
6c90c872 1661config OABI_COMPAT
a73a3ff1 1662 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
9bc433a1 1663 depends on AEABI && EXPERIMENTAL && !THUMB2_KERNEL
6c90c872
NP
1664 default y
1665 help
1666 This option preserves the old syscall interface along with the
1667 new (ARM EABI) one. It also provides a compatibility layer to
1668 intercept syscalls that have structure arguments which layout
1669 in memory differs between the legacy ABI and the new ARM EABI
1670 (only for non "thumb" binaries). This option adds a tiny
1671 overhead to all syscalls and produces a slightly larger kernel.
1672 If you know you'll be using only pure EABI user space then you
1673 can say N here. If this option is not selected and you attempt
1674 to execute a legacy ABI binary then the result will be
1675 UNPREDICTABLE (in fact it can be predicted that it won't work
1676 at all). If in doubt say Y.
1677
eb33575c 1678config ARCH_HAS_HOLES_MEMORYMODEL
e80d6a24 1679 bool
e80d6a24 1680
05944d74
RK
1681config ARCH_SPARSEMEM_ENABLE
1682 bool
1683
07a2f737
RK
1684config ARCH_SPARSEMEM_DEFAULT
1685 def_bool ARCH_SPARSEMEM_ENABLE
1686
05944d74 1687config ARCH_SELECT_MEMORY_MODEL
be370302 1688 def_bool ARCH_SPARSEMEM_ENABLE
c80d79d7 1689
7b7bf499
WD
1690config HAVE_ARCH_PFN_VALID
1691 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
1692
053a96ca 1693config HIGHMEM
e8db89a2
RK
1694 bool "High Memory Support"
1695 depends on MMU
053a96ca
NP
1696 help
1697 The address space of ARM processors is only 4 Gigabytes large
1698 and it has to accommodate user address space, kernel address
1699 space as well as some memory mapped IO. That means that, if you
1700 have a large amount of physical memory and/or IO, not all of the
1701 memory can be "permanently mapped" by the kernel. The physical
1702 memory that is not permanently mapped is called "high memory".
1703
1704 Depending on the selected kernel/user memory split, minimum
1705 vmalloc space and actual amount of RAM, you may not need this
1706 option which should result in a slightly faster kernel.
1707
1708 If unsure, say n.
1709
65cec8e3
RK
1710config HIGHPTE
1711 bool "Allocate 2nd-level pagetables from highmem"
1712 depends on HIGHMEM
65cec8e3 1713
1b8873a0
JI
1714config HW_PERF_EVENTS
1715 bool "Enable hardware performance counter support for perf events"
fe166148 1716 depends on PERF_EVENTS && CPU_HAS_PMU
1b8873a0
JI
1717 default y
1718 help
1719 Enable hardware performance counter support for perf events. If
1720 disabled, perf events will use software events only.
1721
3f22ab27
DH
1722source "mm/Kconfig"
1723
c1b2d970
MD
1724config FORCE_MAX_ZONEORDER
1725 int "Maximum zone order" if ARCH_SHMOBILE
1726 range 11 64 if ARCH_SHMOBILE
1727 default "9" if SA1111
1728 default "11"
1729 help
1730 The kernel memory allocator divides physically contiguous memory
1731 blocks into "zones", where each zone is a power of two number of
1732 pages. This option selects the largest power of two that the kernel
1733 keeps in the memory allocator. If you need to allocate very large
1734 blocks of physically contiguous memory, then you may need to
1735 increase this value.
1736
1737 This config option is actually maximum order plus one. For example,
1738 a value of 11 means that the largest free memory block is 2^10 pages.
1739
1da177e4
LT
1740config LEDS
1741 bool "Timer and CPU usage LEDs"
e055d5bf 1742 depends on ARCH_CDB89712 || ARCH_EBSA110 || \
8c8fdbc9 1743 ARCH_EBSA285 || ARCH_INTEGRATOR || \
1da177e4
LT
1744 ARCH_LUBBOCK || MACH_MAINSTONE || ARCH_NETWINDER || \
1745 ARCH_OMAP || ARCH_P720T || ARCH_PXA_IDP || \
73a59c1c 1746 ARCH_SA1100 || ARCH_SHARK || ARCH_VERSATILE || \
25329671 1747 ARCH_AT91 || ARCH_DAVINCI || \
ff3042fb 1748 ARCH_KS8695 || MACH_RD88F5182 || ARCH_REALVIEW
1da177e4
LT
1749 help
1750 If you say Y here, the LEDs on your machine will be used
1751 to provide useful information about your current system status.
1752
1753 If you are compiling a kernel for a NetWinder or EBSA-285, you will
1754 be able to select which LEDs are active using the options below. If
1755 you are compiling a kernel for the EBSA-110 or the LART however, the
1756 red LED will simply flash regularly to indicate that the system is
1757 still functional. It is safe to say Y here if you have a CATS
1758 system, but the driver will do nothing.
1759
1760config LEDS_TIMER
1761 bool "Timer LED" if (!ARCH_CDB89712 && !ARCH_OMAP) || \
eebdf7d7
DB
1762 OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
1763 || MACH_OMAP_PERSEUS2
1da177e4 1764 depends on LEDS
0567a0c0 1765 depends on !GENERIC_CLOCKEVENTS
1da177e4
LT
1766 default y if ARCH_EBSA110
1767 help
1768 If you say Y here, one of the system LEDs (the green one on the
1769 NetWinder, the amber one on the EBSA285, or the red one on the LART)
1770 will flash regularly to indicate that the system is still
1771 operational. This is mainly useful to kernel hackers who are
1772 debugging unstable kernels.
1773
1774 The LART uses the same LED for both Timer LED and CPU usage LED
1775 functions. You may choose to use both, but the Timer LED function
1776 will overrule the CPU usage LED.
1777
1778config LEDS_CPU
1779 bool "CPU usage LED" if (!ARCH_CDB89712 && !ARCH_EBSA110 && \
eebdf7d7
DB
1780 !ARCH_OMAP) \
1781 || OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
1782 || MACH_OMAP_PERSEUS2
1da177e4
LT
1783 depends on LEDS
1784 help
1785 If you say Y here, the red LED will be used to give a good real
1786 time indication of CPU usage, by lighting whenever the idle task
1787 is not currently executing.
1788
1789 The LART uses the same LED for both Timer LED and CPU usage LED
1790 functions. You may choose to use both, but the Timer LED function
1791 will overrule the CPU usage LED.
1792
1793config ALIGNMENT_TRAP
1794 bool
f12d0d7c 1795 depends on CPU_CP15_MMU
1da177e4 1796 default y if !ARCH_EBSA110
e119bfff 1797 select HAVE_PROC_CPU if PROC_FS
1da177e4 1798 help
84eb8d06 1799 ARM processors cannot fetch/store information which is not
1da177e4
LT
1800 naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1801 address divisible by 4. On 32-bit ARM processors, these non-aligned
1802 fetch/store instructions will be emulated in software if you say
1803 here, which has a severe performance impact. This is necessary for
1804 correct operation of some network protocols. With an IP-only
1805 configuration it is safe to say N, otherwise say Y.
1806
39ec58f3
LB
1807config UACCESS_WITH_MEMCPY
1808 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user() (EXPERIMENTAL)"
1809 depends on MMU && EXPERIMENTAL
1810 default y if CPU_FEROCEON
1811 help
1812 Implement faster copy_to_user and clear_user methods for CPU
1813 cores where a 8-word STM instruction give significantly higher
1814 memory write throughput than a sequence of individual 32bit stores.
1815
1816 A possible side effect is a slight increase in scheduling latency
1817 between threads sharing the same address space if they invoke
1818 such copy operations with large buffers.
1819
1820 However, if the CPU data cache is using a write-allocate mode,
1821 this option is unlikely to provide any performance gain.
1822
70c70d97
NP
1823config SECCOMP
1824 bool
1825 prompt "Enable seccomp to safely compute untrusted bytecode"
1826 ---help---
1827 This kernel feature is useful for number crunching applications
1828 that may need to compute untrusted bytecode during their
1829 execution. By using pipes or other transports made available to
1830 the process as file descriptors supporting the read/write
1831 syscalls, it's possible to isolate those applications in
1832 their own address space using seccomp. Once seccomp is
1833 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1834 and the task is only allowed to execute a few safe syscalls
1835 defined by each seccomp mode.
1836
c743f380
NP
1837config CC_STACKPROTECTOR
1838 bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
4a50bfe3 1839 depends on EXPERIMENTAL
c743f380
NP
1840 help
1841 This option turns on the -fstack-protector GCC feature. This
1842 feature puts, at the beginning of functions, a canary value on
1843 the stack just before the return address, and validates
1844 the value just before actually returning. Stack based buffer
1845 overflows (that need to overwrite this return address) now also
1846 overwrite the canary, which gets detected and the attack is then
1847 neutralized via a kernel panic.
1848 This feature requires gcc version 4.2 or above.
1849
73a65b3f
UKK
1850config DEPRECATED_PARAM_STRUCT
1851 bool "Provide old way to pass kernel parameters"
1852 help
1853 This was deprecated in 2001 and announced to live on for 5 years.
1854 Some old boot loaders still use this way.
1855
1da177e4
LT
1856endmenu
1857
1858menu "Boot options"
1859
9eb8f674
GL
1860config USE_OF
1861 bool "Flattened Device Tree support"
1862 select OF
1863 select OF_EARLY_FLATTREE
08a543ad 1864 select IRQ_DOMAIN
9eb8f674
GL
1865 help
1866 Include support for flattened device tree machine descriptions.
1867
1da177e4
LT
1868# Compressed boot loader in ROM. Yes, we really want to ask about
1869# TEXT and BSS so we preserve their values in the config files.
1870config ZBOOT_ROM_TEXT
1871 hex "Compressed ROM boot loader base address"
1872 default "0"
1873 help
1874 The physical address at which the ROM-able zImage is to be
1875 placed in the target. Platforms which normally make use of
1876 ROM-able zImage formats normally set this to a suitable
1877 value in their defconfig file.
1878
1879 If ZBOOT_ROM is not enabled, this has no effect.
1880
1881config ZBOOT_ROM_BSS
1882 hex "Compressed ROM boot loader BSS address"
1883 default "0"
1884 help
f8c440b2
DF
1885 The base address of an area of read/write memory in the target
1886 for the ROM-able zImage which must be available while the
1887 decompressor is running. It must be large enough to hold the
1888 entire decompressed kernel plus an additional 128 KiB.
1889 Platforms which normally make use of ROM-able zImage formats
1890 normally set this to a suitable value in their defconfig file.
1da177e4
LT
1891
1892 If ZBOOT_ROM is not enabled, this has no effect.
1893
1894config ZBOOT_ROM
1895 bool "Compressed boot loader in ROM/flash"
1896 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
1897 help
1898 Say Y here if you intend to execute your compressed kernel image
1899 (zImage) directly from ROM or flash. If unsure, say N.
1900
090ab3ff
SH
1901choice
1902 prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
1903 depends on ZBOOT_ROM && ARCH_SH7372 && EXPERIMENTAL
1904 default ZBOOT_ROM_NONE
1905 help
1906 Include experimental SD/MMC loading code in the ROM-able zImage.
59bf8964 1907 With this enabled it is possible to write the ROM-able zImage
090ab3ff
SH
1908 kernel image to an MMC or SD card and boot the kernel straight
1909 from the reset vector. At reset the processor Mask ROM will load
59bf8964 1910 the first part of the ROM-able zImage which in turn loads the
090ab3ff
SH
1911 rest the kernel image to RAM.
1912
1913config ZBOOT_ROM_NONE
1914 bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
1915 help
1916 Do not load image from SD or MMC
1917
f45b1149
SH
1918config ZBOOT_ROM_MMCIF
1919 bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
f45b1149 1920 help
090ab3ff
SH
1921 Load image from MMCIF hardware block.
1922
1923config ZBOOT_ROM_SH_MOBILE_SDHI
1924 bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
1925 help
1926 Load image from SDHI hardware block
1927
1928endchoice
f45b1149 1929
e2a6a3aa
JB
1930config ARM_APPENDED_DTB
1931 bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
1932 depends on OF && !ZBOOT_ROM && EXPERIMENTAL
1933 help
1934 With this option, the boot code will look for a device tree binary
1935 (DTB) appended to zImage
1936 (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1937
1938 This is meant as a backward compatibility convenience for those
1939 systems with a bootloader that can't be upgraded to accommodate
1940 the documented boot protocol using a device tree.
1941
1942 Beware that there is very little in terms of protection against
1943 this option being confused by leftover garbage in memory that might
1944 look like a DTB header after a reboot if no actual DTB is appended
1945 to zImage. Do not leave this option active in a production kernel
1946 if you don't intend to always append a DTB. Proper passing of the
1947 location into r2 of a bootloader provided DTB is always preferable
1948 to this option.
1949
b90b9a38
NP
1950config ARM_ATAG_DTB_COMPAT
1951 bool "Supplement the appended DTB with traditional ATAG information"
1952 depends on ARM_APPENDED_DTB
1953 help
1954 Some old bootloaders can't be updated to a DTB capable one, yet
1955 they provide ATAGs with memory configuration, the ramdisk address,
1956 the kernel cmdline string, etc. Such information is dynamically
1957 provided by the bootloader and can't always be stored in a static
1958 DTB. To allow a device tree enabled kernel to be used with such
1959 bootloaders, this option allows zImage to extract the information
1960 from the ATAG list and store it at run time into the appended DTB.
1961
1da177e4
LT
1962config CMDLINE
1963 string "Default kernel command string"
1964 default ""
1965 help
1966 On some architectures (EBSA110 and CATS), there is currently no way
1967 for the boot loader to pass arguments to the kernel. For these
1968 architectures, you should supply some command-line options at build
1969 time by entering them here. As a minimum, you should specify the
1970 memory size and the root device (e.g., mem=64M root=/dev/nfs).
1971
4394c124
VB
1972choice
1973 prompt "Kernel command line type" if CMDLINE != ""
1974 default CMDLINE_FROM_BOOTLOADER
1975
1976config CMDLINE_FROM_BOOTLOADER
1977 bool "Use bootloader kernel arguments if available"
1978 help
1979 Uses the command-line options passed by the boot loader. If
1980 the boot loader doesn't provide any, the default kernel command
1981 string provided in CMDLINE will be used.
1982
1983config CMDLINE_EXTEND
1984 bool "Extend bootloader kernel arguments"
1985 help
1986 The command-line arguments provided by the boot loader will be
1987 appended to the default kernel command string.
1988
92d2040d
AH
1989config CMDLINE_FORCE
1990 bool "Always use the default kernel command string"
92d2040d
AH
1991 help
1992 Always use the default kernel command string, even if the boot
1993 loader passes other arguments to the kernel.
1994 This is useful if you cannot or don't want to change the
1995 command-line options your boot loader passes to the kernel.
4394c124 1996endchoice
92d2040d 1997
1da177e4
LT
1998config XIP_KERNEL
1999 bool "Kernel Execute-In-Place from ROM"
497b7e94 2000 depends on !ZBOOT_ROM && !ARM_LPAE
1da177e4
LT
2001 help
2002 Execute-In-Place allows the kernel to run from non-volatile storage
2003 directly addressable by the CPU, such as NOR flash. This saves RAM
2004 space since the text section of the kernel is not loaded from flash
2005 to RAM. Read-write sections, such as the data section and stack,
2006 are still copied to RAM. The XIP kernel is not compressed since
2007 it has to run directly from flash, so it will take more space to
2008 store it. The flash address used to link the kernel object files,
2009 and for storing it, is configuration dependent. Therefore, if you
2010 say Y here, you must know the proper physical address where to
2011 store the kernel image depending on your own flash memory usage.
2012
2013 Also note that the make target becomes "make xipImage" rather than
2014 "make zImage" or "make Image". The final kernel binary to put in
2015 ROM memory will be arch/arm/boot/xipImage.
2016
2017 If unsure, say N.
2018
2019config XIP_PHYS_ADDR
2020 hex "XIP Kernel Physical Location"
2021 depends on XIP_KERNEL
2022 default "0x00080000"
2023 help
2024 This is the physical address in your flash memory the kernel will
2025 be linked for and stored to. This address is dependent on your
2026 own flash usage.
2027
c587e4a6
RP
2028config KEXEC
2029 bool "Kexec system call (EXPERIMENTAL)"
02b73e2e 2030 depends on EXPERIMENTAL && (!SMP || HOTPLUG_CPU)
c587e4a6
RP
2031 help
2032 kexec is a system call that implements the ability to shutdown your
2033 current kernel, and to start another kernel. It is like a reboot
01dd2fbf 2034 but it is independent of the system firmware. And like a reboot
c587e4a6
RP
2035 you can start any kernel with it, not just Linux.
2036
2037 It is an ongoing process to be certain the hardware in a machine
2038 is properly shutdown, so do not be surprised if this code does not
2039 initially work for you. It may help to enable device hotplugging
2040 support.
2041
4cd9d6f7
RP
2042config ATAGS_PROC
2043 bool "Export atags in procfs"
b98d7291
UL
2044 depends on KEXEC
2045 default y
4cd9d6f7
RP
2046 help
2047 Should the atags used to boot the kernel be exported in an "atags"
2048 file in procfs. Useful with kexec.
2049
cb5d39b3
MW
2050config CRASH_DUMP
2051 bool "Build kdump crash kernel (EXPERIMENTAL)"
2052 depends on EXPERIMENTAL
2053 help
2054 Generate crash dump after being started by kexec. This should
2055 be normally only set in special crash dump kernels which are
2056 loaded in the main kernel with kexec-tools into a specially
2057 reserved region and then later executed after a crash by
2058 kdump/kexec. The crash dump kernel must be compiled to a
2059 memory address not used by the main kernel
2060
2061 For more details see Documentation/kdump/kdump.txt
2062
e69edc79
EM
2063config AUTO_ZRELADDR
2064 bool "Auto calculation of the decompressed kernel image address"
2065 depends on !ZBOOT_ROM && !ARCH_U300
2066 help
2067 ZRELADDR is the physical address where the decompressed kernel
2068 image will be placed. If AUTO_ZRELADDR is selected, the address
2069 will be determined at run-time by masking the current IP with
2070 0xf8000000. This assumes the zImage being placed in the first 128MB
2071 from start of memory.
2072
1da177e4
LT
2073endmenu
2074
ac9d7efc 2075menu "CPU Power Management"
1da177e4 2076
89c52ed4 2077if ARCH_HAS_CPUFREQ
1da177e4
LT
2078
2079source "drivers/cpufreq/Kconfig"
2080
64f102b6
YS
2081config CPU_FREQ_IMX
2082 tristate "CPUfreq driver for i.MX CPUs"
2083 depends on ARCH_MXC && CPU_FREQ
2084 help
2085 This enables the CPUfreq driver for i.MX CPUs.
2086
1da177e4
LT
2087config CPU_FREQ_SA1100
2088 bool
1da177e4
LT
2089
2090config CPU_FREQ_SA1110
2091 bool
1da177e4
LT
2092
2093config CPU_FREQ_INTEGRATOR
2094 tristate "CPUfreq driver for ARM Integrator CPUs"
2095 depends on ARCH_INTEGRATOR && CPU_FREQ
2096 default y
2097 help
2098 This enables the CPUfreq driver for ARM Integrator CPUs.
2099
2100 For details, take a look at <file:Documentation/cpu-freq>.
2101
2102 If in doubt, say Y.
2103
9e2697ff
RK
2104config CPU_FREQ_PXA
2105 bool
2106 depends on CPU_FREQ && ARCH_PXA && PXA25x
2107 default y
ca7d156e 2108 select CPU_FREQ_TABLE
9e2697ff
RK
2109 select CPU_FREQ_DEFAULT_GOV_USERSPACE
2110
9d56c02a
BD
2111config CPU_FREQ_S3C
2112 bool
2113 help
2114 Internal configuration node for common cpufreq on Samsung SoC
2115
2116config CPU_FREQ_S3C24XX
4a50bfe3 2117 bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)"
b130d5c2 2118 depends on ARCH_S3C24XX && CPU_FREQ && EXPERIMENTAL
9d56c02a
BD
2119 select CPU_FREQ_S3C
2120 help
2121 This enables the CPUfreq driver for the Samsung S3C24XX family
2122 of CPUs.
2123
2124 For details, take a look at <file:Documentation/cpu-freq>.
2125
2126 If in doubt, say N.
2127
2128config CPU_FREQ_S3C24XX_PLL
4a50bfe3 2129 bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)"
9d56c02a
BD
2130 depends on CPU_FREQ_S3C24XX && EXPERIMENTAL
2131 help
2132 Compile in support for changing the PLL frequency from the
2133 S3C24XX series CPUfreq driver. The PLL takes time to settle
2134 after a frequency change, so by default it is not enabled.
2135
2136 This also means that the PLL tables for the selected CPU(s) will
2137 be built which may increase the size of the kernel image.
2138
2139config CPU_FREQ_S3C24XX_DEBUG
2140 bool "Debug CPUfreq Samsung driver core"
2141 depends on CPU_FREQ_S3C24XX
2142 help
2143 Enable s3c_freq_dbg for the Samsung S3C CPUfreq core
2144
2145config CPU_FREQ_S3C24XX_IODEBUG
2146 bool "Debug CPUfreq Samsung driver IO timing"
2147 depends on CPU_FREQ_S3C24XX
2148 help
2149 Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core
2150
e6d197a6
BD
2151config CPU_FREQ_S3C24XX_DEBUGFS
2152 bool "Export debugfs for CPUFreq"
2153 depends on CPU_FREQ_S3C24XX && DEBUG_FS
2154 help
2155 Export status information via debugfs.
2156
1da177e4
LT
2157endif
2158
ac9d7efc
RK
2159source "drivers/cpuidle/Kconfig"
2160
2161endmenu
2162
1da177e4
LT
2163menu "Floating point emulation"
2164
2165comment "At least one emulation must be selected"
2166
2167config FPE_NWFPE
2168 bool "NWFPE math emulation"
593c252a 2169 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
1da177e4
LT
2170 ---help---
2171 Say Y to include the NWFPE floating point emulator in the kernel.
2172 This is necessary to run most binaries. Linux does not currently
2173 support floating point hardware so you need to say Y here even if
2174 your machine has an FPA or floating point co-processor podule.
2175
2176 You may say N here if you are going to load the Acorn FPEmulator
2177 early in the bootup.
2178
2179config FPE_NWFPE_XP
2180 bool "Support extended precision"
bedf142b 2181 depends on FPE_NWFPE
1da177e4
LT
2182 help
2183 Say Y to include 80-bit support in the kernel floating-point
2184 emulator. Otherwise, only 32 and 64-bit support is compiled in.
2185 Note that gcc does not generate 80-bit operations by default,
2186 so in most cases this option only enlarges the size of the
2187 floating point emulator without any good reason.
2188
2189 You almost surely want to say N here.
2190
2191config FPE_FASTFPE
2192 bool "FastFPE math emulation (EXPERIMENTAL)"
8993a44c 2193 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 && EXPERIMENTAL
1da177e4
LT
2194 ---help---
2195 Say Y here to include the FAST floating point emulator in the kernel.
2196 This is an experimental much faster emulator which now also has full
2197 precision for the mantissa. It does not support any exceptions.
2198 It is very simple, and approximately 3-6 times faster than NWFPE.
2199
2200 It should be sufficient for most programs. It may be not suitable
2201 for scientific calculations, but you have to check this for yourself.
2202 If you do not feel you need a faster FP emulation you should better
2203 choose NWFPE.
2204
2205config VFP
2206 bool "VFP-format floating point maths"
e399b1a4 2207 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
1da177e4
LT
2208 help
2209 Say Y to include VFP support code in the kernel. This is needed
2210 if your hardware includes a VFP unit.
2211
2212 Please see <file:Documentation/arm/VFP/release-notes.txt> for
2213 release notes and additional status information.
2214
2215 Say N if your target does not have VFP hardware.
2216
25ebee02
CM
2217config VFPv3
2218 bool
2219 depends on VFP
2220 default y if CPU_V7
2221
b5872db4
CM
2222config NEON
2223 bool "Advanced SIMD (NEON) Extension support"
2224 depends on VFPv3 && CPU_V7
2225 help
2226 Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2227 Extension.
2228
1da177e4
LT
2229endmenu
2230
2231menu "Userspace binary formats"
2232
2233source "fs/Kconfig.binfmt"
2234
2235config ARTHUR
2236 tristate "RISC OS personality"
704bdda0 2237 depends on !AEABI
1da177e4
LT
2238 help
2239 Say Y here to include the kernel code necessary if you want to run
2240 Acorn RISC OS/Arthur binaries under Linux. This code is still very
2241 experimental; if this sounds frightening, say N and sleep in peace.
2242 You can also say M here to compile this support as a module (which
2243 will be called arthur).
2244
2245endmenu
2246
2247menu "Power management options"
2248
eceab4ac 2249source "kernel/power/Kconfig"
1da177e4 2250
f4cb5700 2251config ARCH_SUSPEND_POSSIBLE
3d5e8af4 2252 depends on !ARCH_S5PC100 && !ARCH_TEGRA
6a786182 2253 depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \
3f5d0819 2254 CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
f4cb5700
JB
2255 def_bool y
2256
15e0d9e3
AB
2257config ARM_CPU_SUSPEND
2258 def_bool PM_SLEEP
2259
1da177e4
LT
2260endmenu
2261
d5950b43
SR
2262source "net/Kconfig"
2263
ac25150f 2264source "drivers/Kconfig"
1da177e4
LT
2265
2266source "fs/Kconfig"
2267
1da177e4
LT
2268source "arch/arm/Kconfig.debug"
2269
2270source "security/Kconfig"
2271
2272source "crypto/Kconfig"
2273
2274source "lib/Kconfig"
This page took 1.013759 seconds and 5 git commands to generate.