Merge branch 'for-next' of git://git.kernel.org/pub/scm/linux/kernel/git/gerg/m68knommu
[deliverable/linux.git] / arch / arm / boot / dts / imx28.dtsi
CommitLineData
bc3a59c1
DA
1/*
2 * Copyright 2012 Freescale Semiconductor, Inc.
3 *
4 * The code contained herein is licensed under the GNU General Public
5 * License. You may obtain a copy of the GNU General Public License
6 * Version 2 or later at the following locations:
7 *
8 * http://www.opensource.org/licenses/gpl-license.html
9 * http://www.gnu.org/copyleft/gpl.html
10 */
11
25fc228e 12#include <dt-bindings/gpio/gpio.h>
bc3875f1
LW
13#include "skeleton.dtsi"
14#include "imx28-pinfunc.h"
bc3a59c1
DA
15
16/ {
17 interrupt-parent = <&icoll>;
18
ce4c6f9b 19 aliases {
6bf6eb09
FE
20 ethernet0 = &mac0;
21 ethernet1 = &mac1;
ce4c6f9b
SG
22 gpio0 = &gpio0;
23 gpio1 = &gpio1;
24 gpio2 = &gpio2;
25 gpio3 = &gpio3;
26 gpio4 = &gpio4;
530f1d41
SG
27 saif0 = &saif0;
28 saif1 = &saif1;
80d969e4
FE
29 serial0 = &auart0;
30 serial1 = &auart1;
31 serial2 = &auart2;
32 serial3 = &auart3;
33 serial4 = &auart4;
6bf6eb09
FE
34 spi0 = &ssp1;
35 spi1 = &ssp2;
1f35cc6a
PC
36 usbphy0 = &usbphy0;
37 usbphy1 = &usbphy1;
ce4c6f9b
SG
38 };
39
bc3a59c1 40 cpus {
7925e89f
LP
41 #address-cells = <0>;
42 #size-cells = <0>;
43
44 cpu {
45 compatible = "arm,arm926ej-s";
46 device_type = "cpu";
bc3a59c1
DA
47 };
48 };
49
50 apb@80000000 {
51 compatible = "simple-bus";
52 #address-cells = <1>;
53 #size-cells = <1>;
54 reg = <0x80000000 0x80000>;
55 ranges;
56
57 apbh@80000000 {
58 compatible = "simple-bus";
59 #address-cells = <1>;
60 #size-cells = <1>;
61 reg = <0x80000000 0x3c900>;
62 ranges;
63
64 icoll: interrupt-controller@80000000 {
83a84efc 65 compatible = "fsl,imx28-icoll", "fsl,icoll";
bc3a59c1
DA
66 interrupt-controller;
67 #interrupt-cells = <1>;
68 reg = <0x80000000 0x2000>;
69 };
70
296f8cd3 71 hsadc: hsadc@80002000 {
0f06cde7 72 reg = <0x80002000 0x2000>;
7f2b9288 73 interrupts = <13>;
f30fb03d
SG
74 dmas = <&dma_apbh 12>;
75 dma-names = "rx";
bc3a59c1
DA
76 status = "disabled";
77 };
78
f30fb03d 79 dma_apbh: dma-apbh@80004000 {
84f3570a 80 compatible = "fsl,imx28-dma-apbh";
0f06cde7 81 reg = <0x80004000 0x2000>;
f30fb03d
SG
82 interrupts = <82 83 84 85
83 88 88 88 88
84 88 88 88 88
85 87 86 0 0>;
86 interrupt-names = "ssp0", "ssp1", "ssp2", "ssp3",
87 "gpmi0", "gmpi1", "gpmi2", "gmpi3",
88 "gpmi4", "gmpi5", "gpmi6", "gmpi7",
89 "hsadc", "lcdif", "empty", "empty";
90 #dma-cells = <1>;
91 dma-channels = <16>;
b598b9f3 92 clocks = <&clks 25>;
bc3a59c1
DA
93 };
94
296f8cd3 95 perfmon: perfmon@80006000 {
0f06cde7 96 reg = <0x80006000 0x800>;
bc3a59c1
DA
97 interrupts = <27>;
98 status = "disabled";
99 };
100
296f8cd3 101 gpmi: gpmi-nand@8000c000 {
7a8e5149
HS
102 compatible = "fsl,imx28-gpmi-nand";
103 #address-cells = <1>;
104 #size-cells = <1>;
0f06cde7 105 reg = <0x8000c000 0x2000>, <0x8000a000 0x2000>;
7a8e5149 106 reg-names = "gpmi-nand", "bch";
7f2b9288
SG
107 interrupts = <41>;
108 interrupt-names = "bch";
b598b9f3 109 clocks = <&clks 50>;
b6442559 110 clock-names = "gpmi_io";
f30fb03d
SG
111 dmas = <&dma_apbh 4>;
112 dma-names = "rx-tx";
bc3a59c1
DA
113 status = "disabled";
114 };
115
116 ssp0: ssp@80010000 {
41bf5706
MR
117 #address-cells = <1>;
118 #size-cells = <0>;
0f06cde7 119 reg = <0x80010000 0x2000>;
7f2b9288 120 interrupts = <96>;
b598b9f3 121 clocks = <&clks 46>;
f30fb03d
SG
122 dmas = <&dma_apbh 0>;
123 dma-names = "rx-tx";
bc3a59c1
DA
124 status = "disabled";
125 };
126
127 ssp1: ssp@80012000 {
41bf5706
MR
128 #address-cells = <1>;
129 #size-cells = <0>;
0f06cde7 130 reg = <0x80012000 0x2000>;
7f2b9288 131 interrupts = <97>;
b598b9f3 132 clocks = <&clks 47>;
f30fb03d
SG
133 dmas = <&dma_apbh 1>;
134 dma-names = "rx-tx";
bc3a59c1
DA
135 status = "disabled";
136 };
137
138 ssp2: ssp@80014000 {
41bf5706
MR
139 #address-cells = <1>;
140 #size-cells = <0>;
0f06cde7 141 reg = <0x80014000 0x2000>;
7f2b9288 142 interrupts = <98>;
b598b9f3 143 clocks = <&clks 48>;
f30fb03d
SG
144 dmas = <&dma_apbh 2>;
145 dma-names = "rx-tx";
bc3a59c1
DA
146 status = "disabled";
147 };
148
149 ssp3: ssp@80016000 {
41bf5706
MR
150 #address-cells = <1>;
151 #size-cells = <0>;
0f06cde7 152 reg = <0x80016000 0x2000>;
7f2b9288 153 interrupts = <99>;
b598b9f3 154 clocks = <&clks 49>;
f30fb03d
SG
155 dmas = <&dma_apbh 3>;
156 dma-names = "rx-tx";
bc3a59c1
DA
157 status = "disabled";
158 };
159
296f8cd3 160 pinctrl: pinctrl@80018000 {
bc3a59c1
DA
161 #address-cells = <1>;
162 #size-cells = <0>;
ce4c6f9b 163 compatible = "fsl,imx28-pinctrl", "simple-bus";
0f06cde7 164 reg = <0x80018000 0x2000>;
bc3a59c1 165
ce4c6f9b
SG
166 gpio0: gpio@0 {
167 compatible = "fsl,imx28-gpio", "fsl,mxs-gpio";
168 interrupts = <127>;
169 gpio-controller;
170 #gpio-cells = <2>;
171 interrupt-controller;
172 #interrupt-cells = <2>;
173 };
174
175 gpio1: gpio@1 {
176 compatible = "fsl,imx28-gpio", "fsl,mxs-gpio";
177 interrupts = <126>;
178 gpio-controller;
179 #gpio-cells = <2>;
180 interrupt-controller;
181 #interrupt-cells = <2>;
182 };
183
184 gpio2: gpio@2 {
185 compatible = "fsl,imx28-gpio", "fsl,mxs-gpio";
186 interrupts = <125>;
187 gpio-controller;
188 #gpio-cells = <2>;
189 interrupt-controller;
190 #interrupt-cells = <2>;
191 };
192
193 gpio3: gpio@3 {
194 compatible = "fsl,imx28-gpio", "fsl,mxs-gpio";
195 interrupts = <124>;
196 gpio-controller;
197 #gpio-cells = <2>;
198 interrupt-controller;
199 #interrupt-cells = <2>;
200 };
201
202 gpio4: gpio@4 {
203 compatible = "fsl,imx28-gpio", "fsl,mxs-gpio";
204 interrupts = <123>;
205 gpio-controller;
206 #gpio-cells = <2>;
207 interrupt-controller;
208 #interrupt-cells = <2>;
209 };
210
bc3a59c1
DA
211 duart_pins_a: duart@0 {
212 reg = <0>;
f14da767 213 fsl,pinmux-ids = <
bc3875f1
LW
214 MX28_PAD_PWM0__DUART_RX
215 MX28_PAD_PWM1__DUART_TX
f14da767 216 >;
4191c340
LW
217 fsl,drive-strength = <MXS_DRIVE_4mA>;
218 fsl,voltage = <MXS_VOLTAGE_HIGH>;
219 fsl,pull-up = <MXS_PULL_DISABLE>;
bc3a59c1
DA
220 };
221
8385e7c1
MR
222 duart_pins_b: duart@1 {
223 reg = <1>;
f14da767 224 fsl,pinmux-ids = <
bc3875f1
LW
225 MX28_PAD_AUART0_CTS__DUART_RX
226 MX28_PAD_AUART0_RTS__DUART_TX
f14da767 227 >;
4191c340
LW
228 fsl,drive-strength = <MXS_DRIVE_4mA>;
229 fsl,voltage = <MXS_VOLTAGE_HIGH>;
230 fsl,pull-up = <MXS_PULL_DISABLE>;
8385e7c1
MR
231 };
232
e1a4d18f
SG
233 duart_4pins_a: duart-4pins@0 {
234 reg = <0>;
235 fsl,pinmux-ids = <
bc3875f1
LW
236 MX28_PAD_AUART0_CTS__DUART_RX
237 MX28_PAD_AUART0_RTS__DUART_TX
238 MX28_PAD_AUART0_RX__DUART_CTS
239 MX28_PAD_AUART0_TX__DUART_RTS
e1a4d18f 240 >;
4191c340
LW
241 fsl,drive-strength = <MXS_DRIVE_4mA>;
242 fsl,voltage = <MXS_VOLTAGE_HIGH>;
243 fsl,pull-up = <MXS_PULL_DISABLE>;
e1a4d18f
SG
244 };
245
7a8e5149
HS
246 gpmi_pins_a: gpmi-nand@0 {
247 reg = <0>;
f14da767 248 fsl,pinmux-ids = <
bc3875f1
LW
249 MX28_PAD_GPMI_D00__GPMI_D0
250 MX28_PAD_GPMI_D01__GPMI_D1
251 MX28_PAD_GPMI_D02__GPMI_D2
252 MX28_PAD_GPMI_D03__GPMI_D3
253 MX28_PAD_GPMI_D04__GPMI_D4
254 MX28_PAD_GPMI_D05__GPMI_D5
255 MX28_PAD_GPMI_D06__GPMI_D6
256 MX28_PAD_GPMI_D07__GPMI_D7
257 MX28_PAD_GPMI_CE0N__GPMI_CE0N
258 MX28_PAD_GPMI_RDY0__GPMI_READY0
259 MX28_PAD_GPMI_RDN__GPMI_RDN
260 MX28_PAD_GPMI_WRN__GPMI_WRN
261 MX28_PAD_GPMI_ALE__GPMI_ALE
262 MX28_PAD_GPMI_CLE__GPMI_CLE
263 MX28_PAD_GPMI_RESETN__GPMI_RESETN
f14da767 264 >;
4191c340
LW
265 fsl,drive-strength = <MXS_DRIVE_4mA>;
266 fsl,voltage = <MXS_VOLTAGE_HIGH>;
267 fsl,pull-up = <MXS_PULL_DISABLE>;
7a8e5149
HS
268 };
269
270 gpmi_status_cfg: gpmi-status-cfg {
f14da767 271 fsl,pinmux-ids = <
bc3875f1
LW
272 MX28_PAD_GPMI_RDN__GPMI_RDN
273 MX28_PAD_GPMI_WRN__GPMI_WRN
274 MX28_PAD_GPMI_RESETN__GPMI_RESETN
f14da767 275 >;
4191c340 276 fsl,drive-strength = <MXS_DRIVE_12mA>;
7a8e5149
HS
277 };
278
80d969e4
FE
279 auart0_pins_a: auart0@0 {
280 reg = <0>;
f14da767 281 fsl,pinmux-ids = <
bc3875f1
LW
282 MX28_PAD_AUART0_RX__AUART0_RX
283 MX28_PAD_AUART0_TX__AUART0_TX
284 MX28_PAD_AUART0_CTS__AUART0_CTS
285 MX28_PAD_AUART0_RTS__AUART0_RTS
f14da767 286 >;
4191c340
LW
287 fsl,drive-strength = <MXS_DRIVE_4mA>;
288 fsl,voltage = <MXS_VOLTAGE_HIGH>;
289 fsl,pull-up = <MXS_PULL_DISABLE>;
8fa62e11
MV
290 };
291
292 auart0_2pins_a: auart0-2pins@0 {
293 reg = <0>;
294 fsl,pinmux-ids = <
bc3875f1
LW
295 MX28_PAD_AUART0_RX__AUART0_RX
296 MX28_PAD_AUART0_TX__AUART0_TX
8fa62e11 297 >;
4191c340
LW
298 fsl,drive-strength = <MXS_DRIVE_4mA>;
299 fsl,voltage = <MXS_VOLTAGE_HIGH>;
300 fsl,pull-up = <MXS_PULL_DISABLE>;
80d969e4
FE
301 };
302
e1a4d18f
SG
303 auart1_pins_a: auart1@0 {
304 reg = <0>;
305 fsl,pinmux-ids = <
bc3875f1
LW
306 MX28_PAD_AUART1_RX__AUART1_RX
307 MX28_PAD_AUART1_TX__AUART1_TX
308 MX28_PAD_AUART1_CTS__AUART1_CTS
309 MX28_PAD_AUART1_RTS__AUART1_RTS
e1a4d18f 310 >;
4191c340
LW
311 fsl,drive-strength = <MXS_DRIVE_4mA>;
312 fsl,voltage = <MXS_VOLTAGE_HIGH>;
313 fsl,pull-up = <MXS_PULL_DISABLE>;
e1a4d18f
SG
314 };
315
3143bbb4
SG
316 auart1_2pins_a: auart1-2pins@0 {
317 reg = <0>;
318 fsl,pinmux-ids = <
bc3875f1
LW
319 MX28_PAD_AUART1_RX__AUART1_RX
320 MX28_PAD_AUART1_TX__AUART1_TX
3143bbb4 321 >;
4191c340
LW
322 fsl,drive-strength = <MXS_DRIVE_4mA>;
323 fsl,voltage = <MXS_VOLTAGE_HIGH>;
324 fsl,pull-up = <MXS_PULL_DISABLE>;
3143bbb4
SG
325 };
326
327 auart2_2pins_a: auart2-2pins@0 {
328 reg = <0>;
329 fsl,pinmux-ids = <
bc3875f1
LW
330 MX28_PAD_SSP2_SCK__AUART2_RX
331 MX28_PAD_SSP2_MOSI__AUART2_TX
3143bbb4 332 >;
4191c340
LW
333 fsl,drive-strength = <MXS_DRIVE_4mA>;
334 fsl,voltage = <MXS_VOLTAGE_HIGH>;
335 fsl,pull-up = <MXS_PULL_DISABLE>;
3143bbb4
SG
336 };
337
f8040cf5
EB
338 auart2_2pins_b: auart2-2pins@1 {
339 reg = <1>;
340 fsl,pinmux-ids = <
bc3875f1
LW
341 MX28_PAD_AUART2_RX__AUART2_RX
342 MX28_PAD_AUART2_TX__AUART2_TX
f8040cf5 343 >;
4191c340
LW
344 fsl,drive-strength = <MXS_DRIVE_4mA>;
345 fsl,voltage = <MXS_VOLTAGE_HIGH>;
346 fsl,pull-up = <MXS_PULL_DISABLE>;
f8040cf5
EB
347 };
348
cd0214c3
AM
349 auart2_pins_a: auart2-pins@0 {
350 reg = <0>;
351 fsl,pinmux-ids = <
352 MX28_PAD_AUART2_RX__AUART2_RX
353 MX28_PAD_AUART2_TX__AUART2_TX
354 MX28_PAD_AUART2_CTS__AUART2_CTS
355 MX28_PAD_AUART2_RTS__AUART2_RTS
356 >;
357 fsl,drive-strength = <MXS_DRIVE_4mA>;
358 fsl,voltage = <MXS_VOLTAGE_HIGH>;
359 fsl,pull-up = <MXS_PULL_DISABLE>;
360 };
361
80d969e4
FE
362 auart3_pins_a: auart3@0 {
363 reg = <0>;
f14da767 364 fsl,pinmux-ids = <
bc3875f1
LW
365 MX28_PAD_AUART3_RX__AUART3_RX
366 MX28_PAD_AUART3_TX__AUART3_TX
367 MX28_PAD_AUART3_CTS__AUART3_CTS
368 MX28_PAD_AUART3_RTS__AUART3_RTS
f14da767 369 >;
4191c340
LW
370 fsl,drive-strength = <MXS_DRIVE_4mA>;
371 fsl,voltage = <MXS_VOLTAGE_HIGH>;
372 fsl,pull-up = <MXS_PULL_DISABLE>;
80d969e4
FE
373 };
374
3143bbb4
SG
375 auart3_2pins_a: auart3-2pins@0 {
376 reg = <0>;
377 fsl,pinmux-ids = <
bc3875f1
LW
378 MX28_PAD_SSP2_MISO__AUART3_RX
379 MX28_PAD_SSP2_SS0__AUART3_TX
3143bbb4 380 >;
4191c340
LW
381 fsl,drive-strength = <MXS_DRIVE_4mA>;
382 fsl,voltage = <MXS_VOLTAGE_HIGH>;
383 fsl,pull-up = <MXS_PULL_DISABLE>;
3143bbb4
SG
384 };
385
4812e746
EB
386 auart3_2pins_b: auart3-2pins@1 {
387 reg = <1>;
388 fsl,pinmux-ids = <
bc3875f1
LW
389 MX28_PAD_AUART3_RX__AUART3_RX
390 MX28_PAD_AUART3_TX__AUART3_TX
4812e746 391 >;
4191c340
LW
392 fsl,drive-strength = <MXS_DRIVE_4mA>;
393 fsl,voltage = <MXS_VOLTAGE_HIGH>;
394 fsl,pull-up = <MXS_PULL_DISABLE>;
4812e746
EB
395 };
396
33678d12
EB
397 auart4_2pins_a: auart4@0 {
398 reg = <0>;
399 fsl,pinmux-ids = <
bc3875f1
LW
400 MX28_PAD_SSP3_SCK__AUART4_TX
401 MX28_PAD_SSP3_MOSI__AUART4_RX
33678d12 402 >;
4191c340
LW
403 fsl,drive-strength = <MXS_DRIVE_4mA>;
404 fsl,voltage = <MXS_VOLTAGE_HIGH>;
405 fsl,pull-up = <MXS_PULL_DISABLE>;
33678d12
EB
406 };
407
cfa1dd99
MR
408 auart4_2pins_b: auart4@1 {
409 reg = <1>;
410 fsl,pinmux-ids = <
411 MX28_PAD_AUART0_CTS__AUART4_RX
412 MX28_PAD_AUART0_RTS__AUART4_TX
413 >;
414 fsl,drive-strength = <MXS_DRIVE_4mA>;
415 fsl,voltage = <MXS_VOLTAGE_HIGH>;
416 fsl,pull-up = <MXS_PULL_DISABLE>;
417 };
418
bc3a59c1
DA
419 mac0_pins_a: mac0@0 {
420 reg = <0>;
f14da767 421 fsl,pinmux-ids = <
bc3875f1
LW
422 MX28_PAD_ENET0_MDC__ENET0_MDC
423 MX28_PAD_ENET0_MDIO__ENET0_MDIO
424 MX28_PAD_ENET0_RX_EN__ENET0_RX_EN
425 MX28_PAD_ENET0_RXD0__ENET0_RXD0
426 MX28_PAD_ENET0_RXD1__ENET0_RXD1
427 MX28_PAD_ENET0_TX_EN__ENET0_TX_EN
428 MX28_PAD_ENET0_TXD0__ENET0_TXD0
429 MX28_PAD_ENET0_TXD1__ENET0_TXD1
430 MX28_PAD_ENET_CLK__CLKCTRL_ENET
f14da767 431 >;
4191c340
LW
432 fsl,drive-strength = <MXS_DRIVE_8mA>;
433 fsl,voltage = <MXS_VOLTAGE_HIGH>;
434 fsl,pull-up = <MXS_PULL_ENABLE>;
bc3a59c1
DA
435 };
436
9eb7db1c
UKK
437 mac0_pins_b: mac0@1 {
438 reg = <1>;
439 fsl,pinmux-ids = <
440 MX28_PAD_ENET0_MDC__ENET0_MDC
441 MX28_PAD_ENET0_MDIO__ENET0_MDIO
442 MX28_PAD_ENET0_RX_EN__ENET0_RX_EN
443 MX28_PAD_ENET0_RXD0__ENET0_RXD0
444 MX28_PAD_ENET0_RXD1__ENET0_RXD1
445 MX28_PAD_ENET0_RXD2__ENET0_RXD2
446 MX28_PAD_ENET0_RXD3__ENET0_RXD3
447 MX28_PAD_ENET0_TX_EN__ENET0_TX_EN
448 MX28_PAD_ENET0_TXD0__ENET0_TXD0
449 MX28_PAD_ENET0_TXD1__ENET0_TXD1
450 MX28_PAD_ENET0_TXD2__ENET0_TXD2
451 MX28_PAD_ENET0_TXD3__ENET0_TXD3
452 MX28_PAD_ENET_CLK__CLKCTRL_ENET
453 MX28_PAD_ENET0_COL__ENET0_COL
454 MX28_PAD_ENET0_CRS__ENET0_CRS
455 MX28_PAD_ENET0_TX_CLK__ENET0_TX_CLK
456 MX28_PAD_ENET0_RX_CLK__ENET0_RX_CLK
457 >;
458 fsl,drive-strength = <MXS_DRIVE_8mA>;
459 fsl,voltage = <MXS_VOLTAGE_HIGH>;
460 fsl,pull-up = <MXS_PULL_ENABLE>;
461 };
462
bc3a59c1
DA
463 mac1_pins_a: mac1@0 {
464 reg = <0>;
f14da767 465 fsl,pinmux-ids = <
bc3875f1
LW
466 MX28_PAD_ENET0_CRS__ENET1_RX_EN
467 MX28_PAD_ENET0_RXD2__ENET1_RXD0
468 MX28_PAD_ENET0_RXD3__ENET1_RXD1
469 MX28_PAD_ENET0_COL__ENET1_TX_EN
470 MX28_PAD_ENET0_TXD2__ENET1_TXD0
471 MX28_PAD_ENET0_TXD3__ENET1_TXD1
f14da767 472 >;
4191c340
LW
473 fsl,drive-strength = <MXS_DRIVE_8mA>;
474 fsl,voltage = <MXS_VOLTAGE_HIGH>;
475 fsl,pull-up = <MXS_PULL_ENABLE>;
bc3a59c1 476 };
35d23047
SG
477
478 mmc0_8bit_pins_a: mmc0-8bit@0 {
479 reg = <0>;
f14da767 480 fsl,pinmux-ids = <
bc3875f1
LW
481 MX28_PAD_SSP0_DATA0__SSP0_D0
482 MX28_PAD_SSP0_DATA1__SSP0_D1
483 MX28_PAD_SSP0_DATA2__SSP0_D2
484 MX28_PAD_SSP0_DATA3__SSP0_D3
485 MX28_PAD_SSP0_DATA4__SSP0_D4
486 MX28_PAD_SSP0_DATA5__SSP0_D5
487 MX28_PAD_SSP0_DATA6__SSP0_D6
488 MX28_PAD_SSP0_DATA7__SSP0_D7
489 MX28_PAD_SSP0_CMD__SSP0_CMD
490 MX28_PAD_SSP0_DETECT__SSP0_CARD_DETECT
491 MX28_PAD_SSP0_SCK__SSP0_SCK
f14da767 492 >;
4191c340
LW
493 fsl,drive-strength = <MXS_DRIVE_8mA>;
494 fsl,voltage = <MXS_VOLTAGE_HIGH>;
495 fsl,pull-up = <MXS_PULL_ENABLE>;
35d23047
SG
496 };
497
8385e7c1
MR
498 mmc0_4bit_pins_a: mmc0-4bit@0 {
499 reg = <0>;
f14da767 500 fsl,pinmux-ids = <
bc3875f1
LW
501 MX28_PAD_SSP0_DATA0__SSP0_D0
502 MX28_PAD_SSP0_DATA1__SSP0_D1
503 MX28_PAD_SSP0_DATA2__SSP0_D2
504 MX28_PAD_SSP0_DATA3__SSP0_D3
505 MX28_PAD_SSP0_CMD__SSP0_CMD
506 MX28_PAD_SSP0_DETECT__SSP0_CARD_DETECT
507 MX28_PAD_SSP0_SCK__SSP0_SCK
f14da767 508 >;
4191c340
LW
509 fsl,drive-strength = <MXS_DRIVE_8mA>;
510 fsl,voltage = <MXS_VOLTAGE_HIGH>;
511 fsl,pull-up = <MXS_PULL_ENABLE>;
8385e7c1
MR
512 };
513
35d23047 514 mmc0_cd_cfg: mmc0-cd-cfg {
f14da767 515 fsl,pinmux-ids = <
bc3875f1 516 MX28_PAD_SSP0_DETECT__SSP0_CARD_DETECT
f14da767 517 >;
4191c340 518 fsl,pull-up = <MXS_PULL_DISABLE>;
35d23047
SG
519 };
520
521 mmc0_sck_cfg: mmc0-sck-cfg {
f14da767 522 fsl,pinmux-ids = <
bc3875f1 523 MX28_PAD_SSP0_SCK__SSP0_SCK
f14da767 524 >;
4191c340
LW
525 fsl,drive-strength = <MXS_DRIVE_12mA>;
526 fsl,pull-up = <MXS_PULL_DISABLE>;
35d23047 527 };
2a96e391 528
77d6386b
MKB
529 mmc1_4bit_pins_a: mmc1-4bit@0 {
530 reg = <0>;
531 fsl,pinmux-ids = <
532 MX28_PAD_GPMI_D00__SSP1_D0
533 MX28_PAD_GPMI_D01__SSP1_D1
534 MX28_PAD_GPMI_D02__SSP1_D2
535 MX28_PAD_GPMI_D03__SSP1_D3
536 MX28_PAD_GPMI_RDY1__SSP1_CMD
537 MX28_PAD_GPMI_RDY0__SSP1_CARD_DETECT
538 MX28_PAD_GPMI_WRN__SSP1_SCK
539 >;
540 fsl,drive-strength = <MXS_DRIVE_8mA>;
541 fsl,voltage = <MXS_VOLTAGE_HIGH>;
542 fsl,pull-up = <MXS_PULL_ENABLE>;
543 };
544
545 mmc1_cd_cfg: mmc1-cd-cfg {
546 fsl,pinmux-ids = <
547 MX28_PAD_GPMI_RDY0__SSP1_CARD_DETECT
548 >;
549 fsl,pull-up = <MXS_PULL_DISABLE>;
550 };
551
552 mmc1_sck_cfg: mmc1-sck-cfg {
553 fsl,pinmux-ids = <
554 MX28_PAD_GPMI_WRN__SSP1_SCK
555 >;
556 fsl,drive-strength = <MXS_DRIVE_12mA>;
557 fsl,pull-up = <MXS_PULL_DISABLE>;
558 };
559
560
5550e8e9
MV
561 mmc2_4bit_pins_a: mmc2-4bit@0 {
562 reg = <0>;
563 fsl,pinmux-ids = <
564 MX28_PAD_SSP0_DATA4__SSP2_D0
565 MX28_PAD_SSP1_SCK__SSP2_D1
566 MX28_PAD_SSP1_CMD__SSP2_D2
567 MX28_PAD_SSP0_DATA5__SSP2_D3
568 MX28_PAD_SSP0_DATA6__SSP2_CMD
569 MX28_PAD_AUART1_RX__SSP2_CARD_DETECT
570 MX28_PAD_SSP0_DATA7__SSP2_SCK
571 >;
572 fsl,drive-strength = <MXS_DRIVE_8mA>;
573 fsl,voltage = <MXS_VOLTAGE_HIGH>;
574 fsl,pull-up = <MXS_PULL_ENABLE>;
575 };
576
577 mmc2_cd_cfg: mmc2-cd-cfg {
578 fsl,pinmux-ids = <
579 MX28_PAD_AUART1_RX__SSP2_CARD_DETECT
580 >;
581 fsl,pull-up = <MXS_PULL_DISABLE>;
582 };
583
584 mmc2_sck_cfg: mmc2-sck-cfg {
585 fsl,pinmux-ids = <
586 MX28_PAD_SSP0_DATA7__SSP2_SCK
587 >;
588 fsl,drive-strength = <MXS_DRIVE_12mA>;
589 fsl,pull-up = <MXS_PULL_DISABLE>;
35d23047 590 };
2a96e391
SG
591
592 i2c0_pins_a: i2c0@0 {
593 reg = <0>;
f14da767 594 fsl,pinmux-ids = <
bc3875f1
LW
595 MX28_PAD_I2C0_SCL__I2C0_SCL
596 MX28_PAD_I2C0_SDA__I2C0_SDA
f14da767 597 >;
4191c340
LW
598 fsl,drive-strength = <MXS_DRIVE_8mA>;
599 fsl,voltage = <MXS_VOLTAGE_HIGH>;
600 fsl,pull-up = <MXS_PULL_ENABLE>;
2a96e391 601 };
530f1d41 602
5c697ea2
MR
603 i2c0_pins_b: i2c0@1 {
604 reg = <1>;
605 fsl,pinmux-ids = <
bc3875f1
LW
606 MX28_PAD_AUART0_RX__I2C0_SCL
607 MX28_PAD_AUART0_TX__I2C0_SDA
5c697ea2 608 >;
4191c340
LW
609 fsl,drive-strength = <MXS_DRIVE_8mA>;
610 fsl,voltage = <MXS_VOLTAGE_HIGH>;
611 fsl,pull-up = <MXS_PULL_ENABLE>;
5c697ea2
MR
612 };
613
de7e934f
MR
614 i2c1_pins_a: i2c1@0 {
615 reg = <0>;
616 fsl,pinmux-ids = <
bc3875f1
LW
617 MX28_PAD_PWM0__I2C1_SCL
618 MX28_PAD_PWM1__I2C1_SDA
de7e934f 619 >;
4191c340
LW
620 fsl,drive-strength = <MXS_DRIVE_8mA>;
621 fsl,voltage = <MXS_VOLTAGE_HIGH>;
622 fsl,pull-up = <MXS_PULL_ENABLE>;
de7e934f
MR
623 };
624
17c63dd0
UKK
625 i2c1_pins_b: i2c1@1 {
626 reg = <1>;
627 fsl,pinmux-ids = <
628 MX28_PAD_AUART2_CTS__I2C1_SCL
629 MX28_PAD_AUART2_RTS__I2C1_SDA
630 >;
631 fsl,drive-strength = <MXS_DRIVE_8mA>;
632 fsl,voltage = <MXS_VOLTAGE_HIGH>;
633 fsl,pull-up = <MXS_PULL_ENABLE>;
634 };
635
530f1d41
SG
636 saif0_pins_a: saif0@0 {
637 reg = <0>;
f14da767 638 fsl,pinmux-ids = <
bc3875f1
LW
639 MX28_PAD_SAIF0_MCLK__SAIF0_MCLK
640 MX28_PAD_SAIF0_LRCLK__SAIF0_LRCLK
641 MX28_PAD_SAIF0_BITCLK__SAIF0_BITCLK
642 MX28_PAD_SAIF0_SDATA0__SAIF0_SDATA0
f14da767 643 >;
4191c340
LW
644 fsl,drive-strength = <MXS_DRIVE_12mA>;
645 fsl,voltage = <MXS_VOLTAGE_HIGH>;
646 fsl,pull-up = <MXS_PULL_ENABLE>;
530f1d41
SG
647 };
648
2e1dd9fc
LW
649 saif0_pins_b: saif0@1 {
650 reg = <1>;
651 fsl,pinmux-ids = <
bc3875f1
LW
652 MX28_PAD_SAIF0_LRCLK__SAIF0_LRCLK
653 MX28_PAD_SAIF0_BITCLK__SAIF0_BITCLK
654 MX28_PAD_SAIF0_SDATA0__SAIF0_SDATA0
2e1dd9fc 655 >;
4191c340
LW
656 fsl,drive-strength = <MXS_DRIVE_12mA>;
657 fsl,voltage = <MXS_VOLTAGE_HIGH>;
658 fsl,pull-up = <MXS_PULL_ENABLE>;
2e1dd9fc
LW
659 };
660
530f1d41
SG
661 saif1_pins_a: saif1@0 {
662 reg = <0>;
f14da767 663 fsl,pinmux-ids = <
bc3875f1 664 MX28_PAD_SAIF1_SDATA0__SAIF1_SDATA0
f14da767 665 >;
4191c340
LW
666 fsl,drive-strength = <MXS_DRIVE_12mA>;
667 fsl,voltage = <MXS_VOLTAGE_HIGH>;
668 fsl,pull-up = <MXS_PULL_ENABLE>;
530f1d41 669 };
52f7176b 670
e1a4d18f
SG
671 pwm0_pins_a: pwm0@0 {
672 reg = <0>;
673 fsl,pinmux-ids = <
bc3875f1 674 MX28_PAD_PWM0__PWM_0
e1a4d18f 675 >;
4191c340
LW
676 fsl,drive-strength = <MXS_DRIVE_4mA>;
677 fsl,voltage = <MXS_VOLTAGE_HIGH>;
678 fsl,pull-up = <MXS_PULL_DISABLE>;
e1a4d18f
SG
679 };
680
52f7176b
SG
681 pwm2_pins_a: pwm2@0 {
682 reg = <0>;
683 fsl,pinmux-ids = <
bc3875f1 684 MX28_PAD_PWM2__PWM_2
52f7176b 685 >;
4191c340
LW
686 fsl,drive-strength = <MXS_DRIVE_4mA>;
687 fsl,voltage = <MXS_VOLTAGE_HIGH>;
688 fsl,pull-up = <MXS_PULL_DISABLE>;
52f7176b 689 };
a915ee42 690
2bde51cb
JB
691 pwm3_pins_a: pwm3@0 {
692 reg = <0>;
693 fsl,pinmux-ids = <
bc3875f1 694 MX28_PAD_PWM3__PWM_3
2bde51cb 695 >;
4191c340
LW
696 fsl,drive-strength = <MXS_DRIVE_4mA>;
697 fsl,voltage = <MXS_VOLTAGE_HIGH>;
698 fsl,pull-up = <MXS_PULL_DISABLE>;
2bde51cb
JB
699 };
700
d248620c
MR
701 pwm3_pins_b: pwm3@1 {
702 reg = <1>;
703 fsl,pinmux-ids = <
bc3875f1 704 MX28_PAD_SAIF0_MCLK__PWM_3
d248620c 705 >;
4191c340
LW
706 fsl,drive-strength = <MXS_DRIVE_4mA>;
707 fsl,voltage = <MXS_VOLTAGE_HIGH>;
708 fsl,pull-up = <MXS_PULL_DISABLE>;
d248620c
MR
709 };
710
2f44211f
MR
711 pwm4_pins_a: pwm4@0 {
712 reg = <0>;
713 fsl,pinmux-ids = <
bc3875f1 714 MX28_PAD_PWM4__PWM_4
2f44211f 715 >;
4191c340
LW
716 fsl,drive-strength = <MXS_DRIVE_4mA>;
717 fsl,voltage = <MXS_VOLTAGE_HIGH>;
718 fsl,pull-up = <MXS_PULL_DISABLE>;
2f44211f
MR
719 };
720
a915ee42
SG
721 lcdif_24bit_pins_a: lcdif-24bit@0 {
722 reg = <0>;
723 fsl,pinmux-ids = <
bc3875f1
LW
724 MX28_PAD_LCD_D00__LCD_D0
725 MX28_PAD_LCD_D01__LCD_D1
726 MX28_PAD_LCD_D02__LCD_D2
727 MX28_PAD_LCD_D03__LCD_D3
728 MX28_PAD_LCD_D04__LCD_D4
729 MX28_PAD_LCD_D05__LCD_D5
730 MX28_PAD_LCD_D06__LCD_D6
731 MX28_PAD_LCD_D07__LCD_D7
732 MX28_PAD_LCD_D08__LCD_D8
733 MX28_PAD_LCD_D09__LCD_D9
734 MX28_PAD_LCD_D10__LCD_D10
735 MX28_PAD_LCD_D11__LCD_D11
736 MX28_PAD_LCD_D12__LCD_D12
737 MX28_PAD_LCD_D13__LCD_D13
738 MX28_PAD_LCD_D14__LCD_D14
739 MX28_PAD_LCD_D15__LCD_D15
740 MX28_PAD_LCD_D16__LCD_D16
741 MX28_PAD_LCD_D17__LCD_D17
742 MX28_PAD_LCD_D18__LCD_D18
743 MX28_PAD_LCD_D19__LCD_D19
744 MX28_PAD_LCD_D20__LCD_D20
745 MX28_PAD_LCD_D21__LCD_D21
746 MX28_PAD_LCD_D22__LCD_D22
747 MX28_PAD_LCD_D23__LCD_D23
a915ee42 748 >;
4191c340
LW
749 fsl,drive-strength = <MXS_DRIVE_4mA>;
750 fsl,voltage = <MXS_VOLTAGE_HIGH>;
751 fsl,pull-up = <MXS_PULL_DISABLE>;
a915ee42 752 };
6ca44acf 753
ec985eb2
DC
754 lcdif_18bit_pins_a: lcdif-18bit@0 {
755 reg = <0>;
756 fsl,pinmux-ids = <
757 MX28_PAD_LCD_D00__LCD_D0
758 MX28_PAD_LCD_D01__LCD_D1
759 MX28_PAD_LCD_D02__LCD_D2
760 MX28_PAD_LCD_D03__LCD_D3
761 MX28_PAD_LCD_D04__LCD_D4
762 MX28_PAD_LCD_D05__LCD_D5
763 MX28_PAD_LCD_D06__LCD_D6
764 MX28_PAD_LCD_D07__LCD_D7
765 MX28_PAD_LCD_D08__LCD_D8
766 MX28_PAD_LCD_D09__LCD_D9
767 MX28_PAD_LCD_D10__LCD_D10
768 MX28_PAD_LCD_D11__LCD_D11
769 MX28_PAD_LCD_D12__LCD_D12
770 MX28_PAD_LCD_D13__LCD_D13
771 MX28_PAD_LCD_D14__LCD_D14
772 MX28_PAD_LCD_D15__LCD_D15
773 MX28_PAD_LCD_D16__LCD_D16
774 MX28_PAD_LCD_D17__LCD_D17
775 >;
776 fsl,drive-strength = <MXS_DRIVE_4mA>;
777 fsl,voltage = <MXS_VOLTAGE_HIGH>;
778 fsl,pull-up = <MXS_PULL_DISABLE>;
779 };
780
4ced2a40
GGM
781 lcdif_16bit_pins_a: lcdif-16bit@0 {
782 reg = <0>;
783 fsl,pinmux-ids = <
bc3875f1
LW
784 MX28_PAD_LCD_D00__LCD_D0
785 MX28_PAD_LCD_D01__LCD_D1
786 MX28_PAD_LCD_D02__LCD_D2
787 MX28_PAD_LCD_D03__LCD_D3
788 MX28_PAD_LCD_D04__LCD_D4
789 MX28_PAD_LCD_D05__LCD_D5
790 MX28_PAD_LCD_D06__LCD_D6
791 MX28_PAD_LCD_D07__LCD_D7
792 MX28_PAD_LCD_D08__LCD_D8
793 MX28_PAD_LCD_D09__LCD_D9
794 MX28_PAD_LCD_D10__LCD_D10
795 MX28_PAD_LCD_D11__LCD_D11
796 MX28_PAD_LCD_D12__LCD_D12
797 MX28_PAD_LCD_D13__LCD_D13
798 MX28_PAD_LCD_D14__LCD_D14
799 MX28_PAD_LCD_D15__LCD_D15
4ced2a40 800 >;
4191c340
LW
801 fsl,drive-strength = <MXS_DRIVE_4mA>;
802 fsl,voltage = <MXS_VOLTAGE_HIGH>;
803 fsl,pull-up = <MXS_PULL_DISABLE>;
4ced2a40
GGM
804 };
805
23ad6f65
LW
806 lcdif_sync_pins_a: lcdif-sync@0 {
807 reg = <0>;
808 fsl,pinmux-ids = <
bc3875f1
LW
809 MX28_PAD_LCD_RS__LCD_DOTCLK
810 MX28_PAD_LCD_CS__LCD_ENABLE
811 MX28_PAD_LCD_RD_E__LCD_VSYNC
812 MX28_PAD_LCD_WR_RWN__LCD_HSYNC
23ad6f65 813 >;
4191c340
LW
814 fsl,drive-strength = <MXS_DRIVE_4mA>;
815 fsl,voltage = <MXS_VOLTAGE_HIGH>;
816 fsl,pull-up = <MXS_PULL_DISABLE>;
23ad6f65
LW
817 };
818
6ca44acf
SG
819 can0_pins_a: can0@0 {
820 reg = <0>;
821 fsl,pinmux-ids = <
bc3875f1
LW
822 MX28_PAD_GPMI_RDY2__CAN0_TX
823 MX28_PAD_GPMI_RDY3__CAN0_RX
6ca44acf 824 >;
4191c340
LW
825 fsl,drive-strength = <MXS_DRIVE_4mA>;
826 fsl,voltage = <MXS_VOLTAGE_HIGH>;
827 fsl,pull-up = <MXS_PULL_DISABLE>;
6ca44acf
SG
828 };
829
830 can1_pins_a: can1@0 {
831 reg = <0>;
832 fsl,pinmux-ids = <
bc3875f1
LW
833 MX28_PAD_GPMI_CE2N__CAN1_TX
834 MX28_PAD_GPMI_CE3N__CAN1_RX
6ca44acf 835 >;
4191c340
LW
836 fsl,drive-strength = <MXS_DRIVE_4mA>;
837 fsl,voltage = <MXS_VOLTAGE_HIGH>;
838 fsl,pull-up = <MXS_PULL_DISABLE>;
6ca44acf 839 };
7f122213
MV
840
841 spi2_pins_a: spi2@0 {
842 reg = <0>;
843 fsl,pinmux-ids = <
bc3875f1
LW
844 MX28_PAD_SSP2_SCK__SSP2_SCK
845 MX28_PAD_SSP2_MOSI__SSP2_CMD
846 MX28_PAD_SSP2_MISO__SSP2_D0
847 MX28_PAD_SSP2_SS0__SSP2_D3
7f122213 848 >;
4191c340
LW
849 fsl,drive-strength = <MXS_DRIVE_8mA>;
850 fsl,voltage = <MXS_VOLTAGE_HIGH>;
851 fsl,pull-up = <MXS_PULL_ENABLE>;
7f122213 852 };
bb2f1261 853
3314d2be
LW
854 spi3_pins_a: spi3@0 {
855 reg = <0>;
856 fsl,pinmux-ids = <
bc3875f1
LW
857 MX28_PAD_AUART2_RX__SSP3_D4
858 MX28_PAD_AUART2_TX__SSP3_D5
859 MX28_PAD_SSP3_SCK__SSP3_SCK
860 MX28_PAD_SSP3_MOSI__SSP3_CMD
861 MX28_PAD_SSP3_MISO__SSP3_D0
862 MX28_PAD_SSP3_SS0__SSP3_D3
3314d2be 863 >;
4191c340
LW
864 fsl,drive-strength = <MXS_DRIVE_8mA>;
865 fsl,voltage = <MXS_VOLTAGE_HIGH>;
866 fsl,pull-up = <MXS_PULL_DISABLE>;
3314d2be
LW
867 };
868
8f0b07a4
UKK
869 spi3_pins_b: spi3@1 {
870 reg = <1>;
871 fsl,pinmux-ids = <
872 MX28_PAD_SSP3_SCK__SSP3_SCK
873 MX28_PAD_SSP3_MOSI__SSP3_CMD
874 MX28_PAD_SSP3_MISO__SSP3_D0
875 MX28_PAD_SSP3_SS0__SSP3_D3
876 >;
877 fsl,drive-strength = <MXS_DRIVE_8mA>;
878 fsl,voltage = <MXS_VOLTAGE_HIGH>;
879 fsl,pull-up = <MXS_PULL_ENABLE>;
880 };
881
c8e42bc9 882 usb0_pins_a: usb0@0 {
bb2f1261
MV
883 reg = <0>;
884 fsl,pinmux-ids = <
bc3875f1 885 MX28_PAD_SSP2_SS2__USB0_OVERCURRENT
bb2f1261 886 >;
4191c340
LW
887 fsl,drive-strength = <MXS_DRIVE_12mA>;
888 fsl,voltage = <MXS_VOLTAGE_HIGH>;
889 fsl,pull-up = <MXS_PULL_DISABLE>;
bb2f1261
MV
890 };
891
c8e42bc9 892 usb0_pins_b: usb0@1 {
bb2f1261
MV
893 reg = <1>;
894 fsl,pinmux-ids = <
bc3875f1 895 MX28_PAD_AUART1_CTS__USB0_OVERCURRENT
bb2f1261 896 >;
4191c340
LW
897 fsl,drive-strength = <MXS_DRIVE_12mA>;
898 fsl,voltage = <MXS_VOLTAGE_HIGH>;
899 fsl,pull-up = <MXS_PULL_DISABLE>;
bb2f1261
MV
900 };
901
c8e42bc9 902 usb1_pins_a: usb1@0 {
bb2f1261
MV
903 reg = <0>;
904 fsl,pinmux-ids = <
bc3875f1 905 MX28_PAD_SSP2_SS1__USB1_OVERCURRENT
bb2f1261 906 >;
4191c340
LW
907 fsl,drive-strength = <MXS_DRIVE_12mA>;
908 fsl,voltage = <MXS_VOLTAGE_HIGH>;
909 fsl,pull-up = <MXS_PULL_DISABLE>;
bb2f1261 910 };
69c02f95
FE
911
912 usb0_id_pins_a: usb0id@0 {
913 reg = <0>;
914 fsl,pinmux-ids = <
e96e1782 915 MX28_PAD_AUART1_RTS__USB0_ID
bb2f1261 916 >;
e96e1782
LW
917 fsl,drive-strength = <MXS_DRIVE_12mA>;
918 fsl,voltage = <MXS_VOLTAGE_HIGH>;
919 fsl,pull-up = <MXS_PULL_ENABLE>;
bb2f1261 920 };
bb89b8d2
DC
921
922 usb0_id_pins_b: usb0id1@0 {
923 reg = <0>;
924 fsl,pinmux-ids = <
925 MX28_PAD_PWM2__USB0_ID
926 >;
927 fsl,drive-strength = <MXS_DRIVE_12mA>;
928 fsl,voltage = <MXS_VOLTAGE_HIGH>;
929 fsl,pull-up = <MXS_PULL_ENABLE>;
930 };
931
bc3a59c1
DA
932 };
933
296f8cd3 934 digctl: digctl@8001c000 {
115581cf 935 compatible = "fsl,imx28-digctl", "fsl,imx23-digctl";
0f06cde7 936 reg = <0x8001c000 0x2000>;
bc3a59c1
DA
937 interrupts = <89>;
938 status = "disabled";
939 };
940
296f8cd3 941 etm: etm@80022000 {
0f06cde7 942 reg = <0x80022000 0x2000>;
bc3a59c1
DA
943 status = "disabled";
944 };
945
f30fb03d 946 dma_apbx: dma-apbx@80024000 {
84f3570a 947 compatible = "fsl,imx28-dma-apbx";
0f06cde7 948 reg = <0x80024000 0x2000>;
f30fb03d
SG
949 interrupts = <78 79 66 0
950 80 81 68 69
951 70 71 72 73
952 74 75 76 77>;
4ada77e3 953 interrupt-names = "auart4-rx", "auart4-tx", "spdif-tx", "empty",
f30fb03d
SG
954 "saif0", "saif1", "i2c0", "i2c1",
955 "auart0-rx", "auart0-tx", "auart1-rx", "auart1-tx",
956 "auart2-rx", "auart2-tx", "auart3-rx", "auart3-tx";
957 #dma-cells = <1>;
958 dma-channels = <16>;
b598b9f3 959 clocks = <&clks 26>;
bc3a59c1
DA
960 };
961
296f8cd3 962 dcp: dcp@80028000 {
7d56a28f 963 compatible = "fsl,imx28-dcp", "fsl,imx23-dcp";
0f06cde7 964 reg = <0x80028000 0x2000>;
bc3a59c1 965 interrupts = <52 53 54>;
7d56a28f 966 status = "okay";
bc3a59c1
DA
967 };
968
296f8cd3 969 pxp: pxp@8002a000 {
0f06cde7 970 reg = <0x8002a000 0x2000>;
bc3a59c1
DA
971 interrupts = <39>;
972 status = "disabled";
973 };
974
296f8cd3 975 ocotp: ocotp@8002c000 {
a7be1e68
SW
976 compatible = "fsl,imx28-ocotp", "fsl,ocotp";
977 #address-cells = <1>;
978 #size-cells = <1>;
0f06cde7 979 reg = <0x8002c000 0x2000>;
a7be1e68 980 clocks = <&clks 25>;
bc3a59c1
DA
981 };
982
983 axi-ahb@8002e000 {
0f06cde7 984 reg = <0x8002e000 0x2000>;
bc3a59c1
DA
985 status = "disabled";
986 };
987
296f8cd3 988 lcdif: lcdif@80030000 {
a915ee42 989 compatible = "fsl,imx28-lcdif";
0f06cde7 990 reg = <0x80030000 0x2000>;
7f2b9288 991 interrupts = <38>;
b598b9f3 992 clocks = <&clks 55>;
f30fb03d
SG
993 dmas = <&dma_apbh 13>;
994 dma-names = "rx";
bc3a59c1
DA
995 status = "disabled";
996 };
997
998 can0: can@80032000 {
6ca44acf 999 compatible = "fsl,imx28-flexcan", "fsl,p1010-flexcan";
0f06cde7 1000 reg = <0x80032000 0x2000>;
bc3a59c1 1001 interrupts = <8>;
b598b9f3
SG
1002 clocks = <&clks 58>, <&clks 58>;
1003 clock-names = "ipg", "per";
bc3a59c1
DA
1004 status = "disabled";
1005 };
1006
1007 can1: can@80034000 {
6ca44acf 1008 compatible = "fsl,imx28-flexcan", "fsl,p1010-flexcan";
0f06cde7 1009 reg = <0x80034000 0x2000>;
bc3a59c1 1010 interrupts = <9>;
b598b9f3
SG
1011 clocks = <&clks 59>, <&clks 59>;
1012 clock-names = "ipg", "per";
bc3a59c1
DA
1013 status = "disabled";
1014 };
1015
296f8cd3 1016 simdbg: simdbg@8003c000 {
0f06cde7 1017 reg = <0x8003c000 0x200>;
bc3a59c1
DA
1018 status = "disabled";
1019 };
1020
296f8cd3 1021 simgpmisel: simgpmisel@8003c200 {
0f06cde7 1022 reg = <0x8003c200 0x100>;
bc3a59c1
DA
1023 status = "disabled";
1024 };
1025
296f8cd3 1026 simsspsel: simsspsel@8003c300 {
0f06cde7 1027 reg = <0x8003c300 0x100>;
bc3a59c1
DA
1028 status = "disabled";
1029 };
1030
296f8cd3 1031 simmemsel: simmemsel@8003c400 {
0f06cde7 1032 reg = <0x8003c400 0x100>;
bc3a59c1
DA
1033 status = "disabled";
1034 };
1035
296f8cd3 1036 gpiomon: gpiomon@8003c500 {
0f06cde7 1037 reg = <0x8003c500 0x100>;
bc3a59c1
DA
1038 status = "disabled";
1039 };
1040
296f8cd3 1041 simenet: simenet@8003c700 {
0f06cde7 1042 reg = <0x8003c700 0x100>;
bc3a59c1
DA
1043 status = "disabled";
1044 };
1045
296f8cd3 1046 armjtag: armjtag@8003c800 {
0f06cde7 1047 reg = <0x8003c800 0x100>;
bc3a59c1
DA
1048 status = "disabled";
1049 };
07a3ce7f 1050 };
bc3a59c1
DA
1051
1052 apbx@80040000 {
1053 compatible = "simple-bus";
1054 #address-cells = <1>;
1055 #size-cells = <1>;
1056 reg = <0x80040000 0x40000>;
1057 ranges;
1058
b598b9f3 1059 clks: clkctrl@80040000 {
8f7cf881 1060 compatible = "fsl,imx28-clkctrl", "fsl,clkctrl";
0f06cde7 1061 reg = <0x80040000 0x2000>;
b598b9f3 1062 #clock-cells = <1>;
bc3a59c1
DA
1063 };
1064
1065 saif0: saif@80042000 {
530f1d41 1066 compatible = "fsl,imx28-saif";
0f06cde7 1067 reg = <0x80042000 0x2000>;
7f2b9288 1068 interrupts = <59>;
66acaf3f 1069 #clock-cells = <0>;
b598b9f3 1070 clocks = <&clks 53>;
f30fb03d
SG
1071 dmas = <&dma_apbx 4>;
1072 dma-names = "rx-tx";
bc3a59c1
DA
1073 status = "disabled";
1074 };
1075
296f8cd3 1076 power: power@80044000 {
0f06cde7 1077 reg = <0x80044000 0x2000>;
bc3a59c1
DA
1078 status = "disabled";
1079 };
1080
1081 saif1: saif@80046000 {
530f1d41 1082 compatible = "fsl,imx28-saif";
0f06cde7 1083 reg = <0x80046000 0x2000>;
7f2b9288 1084 interrupts = <58>;
b598b9f3 1085 clocks = <&clks 54>;
f30fb03d
SG
1086 dmas = <&dma_apbx 5>;
1087 dma-names = "rx-tx";
bc3a59c1
DA
1088 status = "disabled";
1089 };
1090
296f8cd3 1091 lradc: lradc@80050000 {
aef35104 1092 compatible = "fsl,imx28-lradc";
0f06cde7 1093 reg = <0x80050000 0x2000>;
aef35104
MV
1094 interrupts = <10 14 15 16 17 18 19
1095 20 21 22 23 24 25>;
bc3a59c1 1096 status = "disabled";
18da755d 1097 clocks = <&clks 41>;
40dde681 1098 #io-channel-cells = <1>;
bc3a59c1
DA
1099 };
1100
296f8cd3 1101 spdif: spdif@80054000 {
0f06cde7 1102 reg = <0x80054000 0x2000>;
7f2b9288 1103 interrupts = <45>;
f30fb03d
SG
1104 dmas = <&dma_apbx 2>;
1105 dma-names = "tx";
bc3a59c1
DA
1106 status = "disabled";
1107 };
1108
296f8cd3 1109 mxs_rtc: rtc@80056000 {
f98c990c 1110 compatible = "fsl,imx28-rtc", "fsl,stmp3xxx-rtc";
0f06cde7 1111 reg = <0x80056000 0x2000>;
f98c990c 1112 interrupts = <29>;
bc3a59c1
DA
1113 };
1114
1115 i2c0: i2c@80058000 {
2a96e391
SG
1116 #address-cells = <1>;
1117 #size-cells = <0>;
1118 compatible = "fsl,imx28-i2c";
0f06cde7 1119 reg = <0x80058000 0x2000>;
7f2b9288 1120 interrupts = <111>;
cd4f2d4a 1121 clock-frequency = <100000>;
f30fb03d
SG
1122 dmas = <&dma_apbx 6>;
1123 dma-names = "rx-tx";
bc3a59c1
DA
1124 status = "disabled";
1125 };
1126
1127 i2c1: i2c@8005a000 {
2a96e391
SG
1128 #address-cells = <1>;
1129 #size-cells = <0>;
1130 compatible = "fsl,imx28-i2c";
0f06cde7 1131 reg = <0x8005a000 0x2000>;
7f2b9288 1132 interrupts = <110>;
cd4f2d4a 1133 clock-frequency = <100000>;
f30fb03d
SG
1134 dmas = <&dma_apbx 7>;
1135 dma-names = "rx-tx";
bc3a59c1
DA
1136 status = "disabled";
1137 };
1138
52f7176b
SG
1139 pwm: pwm@80064000 {
1140 compatible = "fsl,imx28-pwm", "fsl,imx23-pwm";
0f06cde7 1141 reg = <0x80064000 0x2000>;
b598b9f3 1142 clocks = <&clks 44>;
52f7176b
SG
1143 #pwm-cells = <2>;
1144 fsl,pwm-number = <8>;
bc3a59c1
DA
1145 status = "disabled";
1146 };
1147
296f8cd3 1148 timer: timrot@80068000 {
eeca6e60 1149 compatible = "fsl,imx28-timrot", "fsl,timrot";
0f06cde7 1150 reg = <0x80068000 0x2000>;
eeca6e60 1151 interrupts = <48 49 50 51>;
2efb9504 1152 clocks = <&clks 26>;
bc3a59c1
DA
1153 };
1154
1155 auart0: serial@8006a000 {
80d969e4 1156 compatible = "fsl,imx28-auart", "fsl,imx23-auart";
bc3a59c1 1157 reg = <0x8006a000 0x2000>;
7f2b9288 1158 interrupts = <112>;
f30fb03d
SG
1159 dmas = <&dma_apbx 8>, <&dma_apbx 9>;
1160 dma-names = "rx", "tx";
b598b9f3 1161 clocks = <&clks 45>;
bc3a59c1
DA
1162 status = "disabled";
1163 };
1164
1165 auart1: serial@8006c000 {
80d969e4 1166 compatible = "fsl,imx28-auart", "fsl,imx23-auart";
bc3a59c1 1167 reg = <0x8006c000 0x2000>;
7f2b9288 1168 interrupts = <113>;
f30fb03d
SG
1169 dmas = <&dma_apbx 10>, <&dma_apbx 11>;
1170 dma-names = "rx", "tx";
b598b9f3 1171 clocks = <&clks 45>;
bc3a59c1
DA
1172 status = "disabled";
1173 };
1174
1175 auart2: serial@8006e000 {
80d969e4 1176 compatible = "fsl,imx28-auart", "fsl,imx23-auart";
bc3a59c1 1177 reg = <0x8006e000 0x2000>;
7f2b9288 1178 interrupts = <114>;
f30fb03d
SG
1179 dmas = <&dma_apbx 12>, <&dma_apbx 13>;
1180 dma-names = "rx", "tx";
b598b9f3 1181 clocks = <&clks 45>;
bc3a59c1
DA
1182 status = "disabled";
1183 };
1184
1185 auart3: serial@80070000 {
80d969e4 1186 compatible = "fsl,imx28-auart", "fsl,imx23-auart";
bc3a59c1 1187 reg = <0x80070000 0x2000>;
7f2b9288 1188 interrupts = <115>;
f30fb03d
SG
1189 dmas = <&dma_apbx 14>, <&dma_apbx 15>;
1190 dma-names = "rx", "tx";
b598b9f3 1191 clocks = <&clks 45>;
bc3a59c1
DA
1192 status = "disabled";
1193 };
1194
1195 auart4: serial@80072000 {
80d969e4 1196 compatible = "fsl,imx28-auart", "fsl,imx23-auart";
bc3a59c1 1197 reg = <0x80072000 0x2000>;
7f2b9288 1198 interrupts = <116>;
f30fb03d
SG
1199 dmas = <&dma_apbx 0>, <&dma_apbx 1>;
1200 dma-names = "rx", "tx";
b598b9f3 1201 clocks = <&clks 45>;
bc3a59c1
DA
1202 status = "disabled";
1203 };
1204
1205 duart: serial@80074000 {
1206 compatible = "arm,pl011", "arm,primecell";
1207 reg = <0x80074000 0x1000>;
1208 interrupts = <47>;
b598b9f3
SG
1209 clocks = <&clks 45>, <&clks 26>;
1210 clock-names = "uart", "apb_pclk";
bc3a59c1
DA
1211 status = "disabled";
1212 };
1213
1214 usbphy0: usbphy@8007c000 {
5da01270 1215 compatible = "fsl,imx28-usbphy", "fsl,imx23-usbphy";
bc3a59c1 1216 reg = <0x8007c000 0x2000>;
b598b9f3 1217 clocks = <&clks 62>;
bc3a59c1
DA
1218 status = "disabled";
1219 };
1220
1221 usbphy1: usbphy@8007e000 {
5da01270 1222 compatible = "fsl,imx28-usbphy", "fsl,imx23-usbphy";
bc3a59c1 1223 reg = <0x8007e000 0x2000>;
b598b9f3 1224 clocks = <&clks 63>;
bc3a59c1
DA
1225 status = "disabled";
1226 };
1227 };
1228 };
1229
1230 ahb@80080000 {
1231 compatible = "simple-bus";
1232 #address-cells = <1>;
1233 #size-cells = <1>;
1234 reg = <0x80080000 0x80000>;
1235 ranges;
1236
5da01270
RZ
1237 usb0: usb@80080000 {
1238 compatible = "fsl,imx28-usb", "fsl,imx27-usb";
bc3a59c1 1239 reg = <0x80080000 0x10000>;
5da01270 1240 interrupts = <93>;
b598b9f3 1241 clocks = <&clks 60>;
5da01270 1242 fsl,usbphy = <&usbphy0>;
bc3a59c1
DA
1243 status = "disabled";
1244 };
1245
5da01270
RZ
1246 usb1: usb@80090000 {
1247 compatible = "fsl,imx28-usb", "fsl,imx27-usb";
bc3a59c1 1248 reg = <0x80090000 0x10000>;
5da01270 1249 interrupts = <92>;
b598b9f3 1250 clocks = <&clks 61>;
5da01270 1251 fsl,usbphy = <&usbphy1>;
3ec481ed 1252 dr_mode = "host";
bc3a59c1
DA
1253 status = "disabled";
1254 };
1255
296f8cd3 1256 dflpt: dflpt@800c0000 {
bc3a59c1
DA
1257 reg = <0x800c0000 0x10000>;
1258 status = "disabled";
1259 };
1260
1261 mac0: ethernet@800f0000 {
1262 compatible = "fsl,imx28-fec";
1263 reg = <0x800f0000 0x4000>;
1264 interrupts = <101>;
f231a9fe
WS
1265 clocks = <&clks 57>, <&clks 57>, <&clks 64>;
1266 clock-names = "ipg", "ahb", "enet_out";
bc3a59c1
DA
1267 status = "disabled";
1268 };
1269
1270 mac1: ethernet@800f4000 {
1271 compatible = "fsl,imx28-fec";
1272 reg = <0x800f4000 0x4000>;
1273 interrupts = <102>;
b598b9f3
SG
1274 clocks = <&clks 57>, <&clks 57>;
1275 clock-names = "ipg", "ahb";
bc3a59c1
DA
1276 status = "disabled";
1277 };
1278
296f8cd3 1279 etn_switch: switch@800f8000 {
bc3a59c1
DA
1280 reg = <0x800f8000 0x8000>;
1281 status = "disabled";
1282 };
bc3a59c1 1283 };
f92dfb02 1284
0b452ccc 1285 iio-hwmon {
f92dfb02
AB
1286 compatible = "iio-hwmon";
1287 io-channels = <&lradc 8>;
1288 };
bc3a59c1 1289};
This page took 0.266512 seconds and 5 git commands to generate.