ARM: dts: imx53-mba53: create a container for fixed regulators
[deliverable/linux.git] / arch / arm / boot / dts / imx53-mba53.dts
CommitLineData
be3a568d
ST
1/*
2 * Copyright 2012 Sascha Hauer <s.hauer@pengutronix.de>, Pengutronix
3 * Copyright 2012 Steffen Trumtrar <s.trumtrar@pengutronix.de>, Pengutronix
4 *
5 * The code contained herein is licensed under the GNU General Public
6 * License. You may obtain a copy of the GNU General Public License
7 * Version 2 or later at the following locations:
8 *
9 * http://www.opensource.org/licenses/gpl-license.html
10 * http://www.gnu.org/copyleft/gpl.html
11 */
12
13/dts-v1/;
36dffd8f 14#include "imx53-tqma53.dtsi"
be3a568d
ST
15
16/ {
17 model = "TQ MBa53 starter kit";
18 compatible = "tq,mba53", "tq,tqma53", "fsl,imx53";
4fa8cf79 19
4fa8cf79
SH
20 backlight {
21 compatible = "pwm-backlight";
15968f1b 22 pwms = <&pwm2 0 50000>;
4fa8cf79
SH
23 brightness-levels = <0 24 28 32 36 40 44 48 52 56 60 64 68 72 76 80 84 88 92 96 100>;
24 default-brightness-level = <10>;
25 enable-gpios = <&gpio7 7 0>;
26 power-supply = <&reg_backlight>;
27 };
28
29 disp1: display@disp1 {
30 compatible = "fsl,imx-parallel-display";
31 pinctrl-names = "default";
32 pinctrl-0 = <&pinctrl_disp1_1>;
33 crtcs = <&ipu 1>;
34 interface-pix-fmt = "rgb24";
35 status = "disabled";
36 };
eefb8008 37
a4a2aa9b
SG
38 regulators {
39 compatible = "simple-bus";
40
41 reg_backlight: fixed@0 {
42 compatible = "regulator-fixed";
43 regulator-name = "lcd-supply";
44 gpio = <&gpio2 5 0>;
45 startup-delay-us = <5000>;
46 enable-active-low;
47 };
48
49 reg_3p2v: 3p2v {
50 compatible = "regulator-fixed";
51 regulator-name = "3P2V";
52 regulator-min-microvolt = <3200000>;
53 regulator-max-microvolt = <3200000>;
54 regulator-always-on;
55 };
eefb8008
MN
56 };
57
58 sound {
59 compatible = "tq,imx53-mba53-sgtl5000",
60 "fsl,imx-audio-sgtl5000";
61 model = "imx53-mba53-sgtl5000";
62 ssi-controller = <&ssi2>;
63 audio-codec = <&codec>;
64 audio-routing =
65 "MIC_IN", "Mic Jack",
66 "Mic Jack", "Mic Bias",
67 "Headphone Jack", "HP_OUT";
68 mux-int-port = <2>;
69 mux-ext-port = <5>;
70 };
4fa8cf79
SH
71};
72
73&ldb {
74 pinctrl-names = "default";
75 pinctrl-0 = <&pinctrl_lvds1_1>;
76 status = "disabled";
be3a568d
ST
77};
78
79&iomuxc {
80 lvds1 {
81 pinctrl_lvds1_1: lvds1-grp1 {
e1641531 82 fsl,pins = <
188e97db
ST
83 MX53_PAD_LVDS0_TX3_P__LDB_LVDS0_TX3 0x80000000
84 MX53_PAD_LVDS0_CLK_P__LDB_LVDS0_CLK 0x80000000
85 MX53_PAD_LVDS0_TX2_P__LDB_LVDS0_TX2 0x80000000
86 MX53_PAD_LVDS0_TX1_P__LDB_LVDS0_TX1 0x80000000
87 MX53_PAD_LVDS0_TX0_P__LDB_LVDS0_TX0 0x80000000
e1641531 88 >;
be3a568d
ST
89 };
90
91 pinctrl_lvds1_2: lvds1-grp2 {
e1641531 92 fsl,pins = <
188e97db
ST
93 MX53_PAD_LVDS1_TX3_P__LDB_LVDS1_TX3 0x80000000
94 MX53_PAD_LVDS1_TX2_P__LDB_LVDS1_TX2 0x80000000
95 MX53_PAD_LVDS1_CLK_P__LDB_LVDS1_CLK 0x80000000
96 MX53_PAD_LVDS1_TX1_P__LDB_LVDS1_TX1 0x80000000
97 MX53_PAD_LVDS1_TX0_P__LDB_LVDS1_TX0 0x80000000
e1641531 98 >;
be3a568d
ST
99 };
100 };
101
102 disp1 {
103 pinctrl_disp1_1: disp1-grp1 {
e1641531 104 fsl,pins = <
81b8a3cd 105 MX53_PAD_EIM_A16__IPU_DI1_DISP_CLK 0x80000000 /* DISP1_CLK */
188e97db
ST
106 MX53_PAD_EIM_DA10__IPU_DI1_PIN15 0x80000000 /* DISP1_DRDY */
107 MX53_PAD_EIM_D23__IPU_DI1_PIN2 0x80000000 /* DISP1_HSYNC */
108 MX53_PAD_EIM_EB3__IPU_DI1_PIN3 0x80000000 /* DISP1_VSYNC */
109 MX53_PAD_EIM_D26__IPU_DISP1_DAT_22 0x80000000
110 MX53_PAD_EIM_D27__IPU_DISP1_DAT_23 0x80000000
111 MX53_PAD_EIM_D30__IPU_DISP1_DAT_21 0x80000000
112 MX53_PAD_EIM_D31__IPU_DISP1_DAT_20 0x80000000
113 MX53_PAD_EIM_A24__IPU_DISP1_DAT_19 0x80000000
114 MX53_PAD_EIM_A23__IPU_DISP1_DAT_18 0x80000000
115 MX53_PAD_EIM_A22__IPU_DISP1_DAT_17 0x80000000
116 MX53_PAD_EIM_A21__IPU_DISP1_DAT_16 0x80000000
117 MX53_PAD_EIM_A20__IPU_DISP1_DAT_15 0x80000000
118 MX53_PAD_EIM_A19__IPU_DISP1_DAT_14 0x80000000
119 MX53_PAD_EIM_A18__IPU_DISP1_DAT_13 0x80000000
120 MX53_PAD_EIM_A17__IPU_DISP1_DAT_12 0x80000000
121 MX53_PAD_EIM_EB0__IPU_DISP1_DAT_11 0x80000000
122 MX53_PAD_EIM_EB1__IPU_DISP1_DAT_10 0x80000000
123 MX53_PAD_EIM_DA0__IPU_DISP1_DAT_9 0x80000000
124 MX53_PAD_EIM_DA1__IPU_DISP1_DAT_8 0x80000000
125 MX53_PAD_EIM_DA2__IPU_DISP1_DAT_7 0x80000000
126 MX53_PAD_EIM_DA3__IPU_DISP1_DAT_6 0x80000000
127 MX53_PAD_EIM_DA4__IPU_DISP1_DAT_5 0x80000000
128 MX53_PAD_EIM_DA5__IPU_DISP1_DAT_4 0x80000000
129 MX53_PAD_EIM_DA6__IPU_DISP1_DAT_3 0x80000000
130 MX53_PAD_EIM_DA7__IPU_DISP1_DAT_2 0x80000000
131 MX53_PAD_EIM_DA8__IPU_DISP1_DAT_1 0x80000000
132 MX53_PAD_EIM_DA9__IPU_DISP1_DAT_0 0x80000000
e1641531 133 >;
be3a568d
ST
134 };
135 };
d7db5392
PZ
136
137 tve {
138 pinctrl_vga_sync_1: vgasync-grp1 {
139 fsl,pins = <
140 /* VGA_VSYNC, HSYNC with max drive strength */
141 MX53_PAD_EIM_CS1__IPU_DI1_PIN6 0xe6
142 MX53_PAD_EIM_DA15__IPU_DI1_PIN4 0xe6
143 >;
144 };
145 };
be3a568d
ST
146};
147
148&cspi {
149 status = "okay";
150};
151
eefb8008
MN
152&audmux {
153 status = "okay";
154 pinctrl-names = "default";
7ac0f700 155 pinctrl-0 = <&pinctrl_audmux>;
eefb8008
MN
156};
157
be3a568d
ST
158&i2c2 {
159 codec: sgtl5000@a {
160 compatible = "fsl,sgtl5000";
161 reg = <0x0a>;
eefb8008
MN
162 clocks = <&clks 150>;
163 VDDA-supply = <&reg_3p2v>;
164 VDDIO-supply = <&reg_3p2v>;
be3a568d
ST
165 };
166
167 expander: pca9554@20 {
168 compatible = "pca9554";
169 reg = <0x20>;
170 interrupts = <109>;
74154be0
MN
171 #gpio-cells = <2>;
172 gpio-controller;
be3a568d
ST
173 };
174
175 sensor2: lm75@49 {
176 compatible = "lm75";
177 reg = <0x49>;
178 };
179};
180
181&fec {
deb19eb7 182 phy-reset-gpios = <&gpio7 6 0>;
be3a568d
ST
183 status = "okay";
184};
185
186&esdhc2 {
187 status = "okay";
188};
189
190&uart3 {
191 status = "okay";
192};
193
194&ecspi1 {
195 status = "okay";
196};
197
3b1a0f23
MO
198&usbotg {
199 dr_mode = "host";
200 status = "okay";
201};
202
203&usbh1 {
204 status = "okay";
205};
206
be3a568d
ST
207&uart1 {
208 status = "okay";
209};
210
eefb8008
MN
211&ssi2 {
212 fsl,mode = "i2s-slave";
213 status = "okay";
214};
215
be3a568d
ST
216&uart2 {
217 status = "okay";
218};
219
220&can1 {
221 status = "okay";
222};
223
224&can2 {
225 status = "okay";
226};
227
228&i2c3 {
229 status = "okay";
230};
d7db5392
PZ
231
232&tve {
233 pinctrl-names = "default";
234 pinctrl-0 = <&pinctrl_vga_sync_1>;
235 ddc = <&i2c3>;
236 fsl,tve-mode = "vga";
237 fsl,hsync-pin = <4>;
238 fsl,vsync-pin = <6>;
239 status = "okay";
240};
This page took 0.089502 seconds and 5 git commands to generate.