ARM: dts: lpc18xx: add spifi node
[deliverable/linux.git] / arch / arm / boot / dts / lpc18xx.dtsi
CommitLineData
804a5dd6
JE
1/*
2 * Common base for NXP LPC18xx and LPC43xx devices.
3 *
4 * Copyright 2015 Joachim Eastwood <manabian@gmail.com>
5 *
6 * This code is released using a dual license strategy: BSD/GPL
7 * You can choose the licence that better fits your requirements.
8 *
9 * Released under the terms of 3-clause BSD License
10 * Released under the terms of GNU General Public License Version 2.0
11 *
12 */
13
14#include "armv7-m.dtsi"
15
ba2db535
JE
16#include "dt-bindings/clock/lpc18xx-cgu.h"
17#include "dt-bindings/clock/lpc18xx-ccu.h"
18
7836dce4
JE
19#define LPC_PIN(port, pin) (0x##port * 32 + pin)
20#define LPC_GPIO(port, pin) (port * 32 + pin)
21
804a5dd6
JE
22/ {
23 cpus {
24 #address-cells = <1>;
25 #size-cells = <0>;
26
27 cpu@0 {
28 compatible = "arm,cortex-m3";
29 device_type = "cpu";
30 reg = <0x0>;
ba2db535 31 clocks = <&ccu1 CLK_CPU_CORE>;
804a5dd6
JE
32 };
33 };
34
35 clocks {
36 xtal: xtal {
37 compatible = "fixed-clock";
38 #clock-cells = <0>;
39 clock-frequency = <12000000>;
40 };
41
ba2db535
JE
42 xtal32: xtal32 {
43 compatible = "fixed-clock";
44 #clock-cells = <0>;
45 clock-frequency = <32768>;
46 };
47
48 enet_rx_clk: enet_rx_clk {
49 compatible = "fixed-clock";
50 #clock-cells = <0>;
51 clock-frequency = <0>;
52 clock-output-names = "enet_rx_clk";
53 };
54
55 enet_tx_clk: enet_tx_clk {
56 compatible = "fixed-clock";
57 #clock-cells = <0>;
58 clock-frequency = <0>;
59 clock-output-names = "enet_tx_clk";
60 };
61
62 gp_clkin: gp_clkin {
63 compatible = "fixed-clock";
804a5dd6 64 #clock-cells = <0>;
ba2db535
JE
65 clock-frequency = <0>;
66 clock-output-names = "gp_clkin";
804a5dd6
JE
67 };
68 };
69
70 soc {
4f85dd16
JE
71 spifi: flash-controller@40003000 {
72 compatible = "nxp,lpc1773-spifi";
73 reg = <0x40003000 0x1000>, <0x14000000 0x4000000>;
74 reg-names = "spifi", "flash";
75 interrupts = <30>;
76 clocks = <&ccu1 CLK_SPIFI>, <&ccu1 CLK_CPU_SPIFI>;
77 clock-names = "spifi", "reg";
78 resets = <&rgu 53>;
79 status = "disabled";
80 };
81
cd07154f
JE
82 mmcsd: mmcsd@40004000 {
83 compatible = "snps,dw-mshc";
84 reg = <0x40004000 0x1000>;
85 interrupts = <6>;
86 num-slots = <1>;
87 clocks = <&ccu2 CLK_SDIO>, <&ccu1 CLK_CPU_SDIO>;
88 clock-names = "ciu", "biu";
89 status = "disabled";
90 };
91
b06cdb79
JE
92 usb0: ehci@40006100 {
93 compatible = "nxp,lpc1850-ehci", "generic-ehci";
94 reg = <0x40006100 0x100>;
95 interrupts = <8>;
96 clocks = <&ccu1 CLK_CPU_USB0>;
6d6d6b55
JE
97 phys = <&usb0_otg_phy>;
98 phy-names = "usb";
b06cdb79
JE
99 has-transaction-translator;
100 status = "disabled";
101 };
102
103 usb1: ehci@40007100 {
104 compatible = "nxp,lpc1850-ehci", "generic-ehci";
105 reg = <0x40007100 0x100>;
106 interrupts = <9>;
107 clocks = <&ccu1 CLK_CPU_USB1>;
108 status = "disabled";
109 };
110
50016385
JE
111 emc: memory-controller@40005000 {
112 compatible = "arm,pl172", "arm,primecell";
113 reg = <0x40005000 0x1000>;
114 clocks = <&ccu1 CLK_CPU_EMCDIV>, <&ccu1 CLK_CPU_EMC>;
115 clock-names = "mpmcclk", "apb_pclk";
116 #address-cells = <2>;
117 #size-cells = <1>;
118 ranges = <0 0 0x1c000000 0x1000000
119 1 0 0x1d000000 0x1000000
120 2 0 0x1e000000 0x1000000
121 3 0 0x1f000000 0x1000000>;
122 status = "disabled";
123 };
124
9cf6267d
JE
125 lcdc: lcd-controller@40008000 {
126 compatible = "arm,pl111", "arm,primecell";
127 reg = <0x40008000 0x1000>;
128 interrupts = <7>;
129 interrupt-names = "combined";
130 clocks = <&cgu BASE_LCD_CLK>, <&ccu1 CLK_CPU_LCD>;
131 clock-names = "clcdclk", "apb_pclk";
132 status = "disabled";
133 };
134
fe968589
JE
135 mac: ethernet@40010000 {
136 compatible = "nxp,lpc1850-dwmac", "snps,dwmac-3.611", "snps,dwmac";
137 reg = <0x40010000 0x2000>;
138 interrupts = <5>;
139 interrupt-names = "macirq";
140 clocks = <&ccu1 CLK_CPU_ETHERNET>;
141 clock-names = "stmmaceth";
142 status = "disabled";
143 };
144
16df2b86
JE
145 creg: syscon@40043000 {
146 compatible = "nxp,lpc1850-creg", "syscon", "simple-mfd";
147 reg = <0x40043000 0x1000>;
148 clocks = <&ccu1 CLK_CPU_CREG>;
6d6d6b55
JE
149
150 usb0_otg_phy: phy@004 {
151 compatible = "nxp,lpc1850-usb-otg-phy";
152 clocks = <&ccu1 CLK_USB0>;
153 #phy-cells = <0>;
154 };
16df2b86
JE
155 };
156
ba2db535
JE
157 cgu: clock-controller@40050000 {
158 compatible = "nxp,lpc1850-cgu";
159 reg = <0x40050000 0x1000>;
160 #clock-cells = <1>;
161 clocks = <&xtal>, <&xtal32>, <&enet_rx_clk>, <&enet_tx_clk>, <&gp_clkin>;
162 };
163
164 ccu1: clock-controller@40051000 {
165 compatible = "nxp,lpc1850-ccu";
166 reg = <0x40051000 0x1000>;
167 #clock-cells = <1>;
168 clocks = <&cgu BASE_APB3_CLK>, <&cgu BASE_APB1_CLK>,
169 <&cgu BASE_SPIFI_CLK>, <&cgu BASE_CPU_CLK>,
170 <&cgu BASE_PERIPH_CLK>, <&cgu BASE_USB0_CLK>,
171 <&cgu BASE_USB1_CLK>, <&cgu BASE_SPI_CLK>;
172 clock-names = "base_apb3_clk", "base_apb1_clk",
173 "base_spifi_clk", "base_cpu_clk",
174 "base_periph_clk", "base_usb0_clk",
175 "base_usb1_clk", "base_spi_clk";
176 };
177
178 ccu2: clock-controller@40052000 {
179 compatible = "nxp,lpc1850-ccu";
180 reg = <0x40052000 0x1000>;
181 #clock-cells = <1>;
182 clocks = <&cgu BASE_AUDIO_CLK>, <&cgu BASE_UART3_CLK>,
183 <&cgu BASE_UART2_CLK>, <&cgu BASE_UART1_CLK>,
184 <&cgu BASE_UART0_CLK>, <&cgu BASE_SSP1_CLK>,
185 <&cgu BASE_SSP0_CLK>, <&cgu BASE_SDIO_CLK>;
186 clock-names = "base_audio_clk", "base_uart3_clk",
187 "base_uart2_clk", "base_uart1_clk",
188 "base_uart0_clk", "base_ssp1_clk",
189 "base_ssp0_clk", "base_sdio_clk";
190 };
191
0745c702
JE
192 rgu: reset-controller@40053000 {
193 compatible = "nxp,lpc1850-rgu";
194 reg = <0x40053000 0x1000>;
195 clocks = <&cgu BASE_SAFE_CLK>, <&ccu1 CLK_CPU_BUS>;
196 clock-names = "delay", "reg";
197 #reset-cells = <1>;
198 };
199
804a5dd6 200 uart0: serial@40081000 {
f2b1c507 201 compatible = "nxp,lpc1850-uart", "ns16550a";
804a5dd6
JE
202 reg = <0x40081000 0x1000>;
203 reg-shift = <2>;
204 interrupts = <24>;
ba2db535 205 clocks = <&ccu2 CLK_APB0_UART0>, <&ccu1 CLK_CPU_UART0>;
f2b1c507 206 clock-names = "uartclk", "reg";
804a5dd6
JE
207 status = "disabled";
208 };
209
210 uart1: serial@40082000 {
f2b1c507 211 compatible = "nxp,lpc1850-uart", "ns16550a";
804a5dd6
JE
212 reg = <0x40082000 0x1000>;
213 reg-shift = <2>;
214 interrupts = <25>;
ba2db535 215 clocks = <&ccu2 CLK_APB0_UART1>, <&ccu1 CLK_CPU_UART1>;
f2b1c507 216 clock-names = "uartclk", "reg";
804a5dd6
JE
217 status = "disabled";
218 };
219
5d2ea79c
JE
220 ssp0: spi@40083000 {
221 compatible = "arm,pl022", "arm,primecell";
222 reg = <0x40083000 0x1000>;
223 interrupts = <22>;
224 clocks = <&ccu2 CLK_APB0_SSP0>, <&ccu1 CLK_CPU_SSP0>;
225 clock-names = "sspclk", "apb_pclk";
226 #address-cells = <1>;
227 #size-cells = <0>;
228 status = "disabled";
229 };
230
804a5dd6
JE
231 timer0: timer@40084000 {
232 compatible = "nxp,lpc3220-timer";
233 reg = <0x40084000 0x1000>;
234 interrupts = <12>;
ba2db535 235 clocks = <&ccu1 CLK_CPU_TIMER0>;
804a5dd6
JE
236 clock-names = "timerclk";
237 };
238
239 timer1: timer@40085000 {
240 compatible = "nxp,lpc3220-timer";
241 reg = <0x40085000 0x1000>;
242 interrupts = <13>;
ba2db535 243 clocks = <&ccu1 CLK_CPU_TIMER1>;
804a5dd6
JE
244 clock-names = "timerclk";
245 };
246
d881f5e2
JE
247 pinctrl: pinctrl@40086000 {
248 compatible = "nxp,lpc1850-scu";
249 reg = <0x40086000 0x1000>;
250 clocks = <&ccu1 CLK_CPU_SCU>;
251 };
252
7e6c8376
JE
253 can1: can@400a4000 {
254 compatible = "bosch,c_can";
255 reg = <0x400a4000 0x1000>;
256 interrupts = <43>;
257 clocks = <&ccu1 CLK_APB1_CAN1>;
258 status = "disabled";
259 };
260
804a5dd6 261 uart2: serial@400c1000 {
f2b1c507 262 compatible = "nxp,lpc1850-uart", "ns16550a";
804a5dd6
JE
263 reg = <0x400c1000 0x1000>;
264 reg-shift = <2>;
265 interrupts = <26>;
ba2db535 266 clocks = <&ccu2 CLK_APB2_UART2>, <&ccu1 CLK_CPU_UART2>;
f2b1c507 267 clock-names = "uartclk", "reg";
804a5dd6
JE
268 status = "disabled";
269 };
270
271 uart3: serial@400c2000 {
f2b1c507 272 compatible = "nxp,lpc1850-uart", "ns16550a";
804a5dd6
JE
273 reg = <0x400c2000 0x1000>;
274 reg-shift = <2>;
275 interrupts = <27>;
ba2db535 276 clocks = <&ccu2 CLK_APB2_UART3>, <&ccu1 CLK_CPU_UART3>;
f2b1c507 277 clock-names = "uartclk", "reg";
804a5dd6
JE
278 status = "disabled";
279 };
280
281 timer2: timer@400c3000 {
282 compatible = "nxp,lpc3220-timer";
283 reg = <0x400c3000 0x1000>;
284 interrupts = <14>;
ba2db535 285 clocks = <&ccu1 CLK_CPU_TIMER2>;
804a5dd6
JE
286 clock-names = "timerclk";
287 };
288
289 timer3: timer@400c4000 {
290 compatible = "nxp,lpc3220-timer";
291 reg = <0x400c4000 0x1000>;
292 interrupts = <15>;
ba2db535 293 clocks = <&ccu1 CLK_CPU_TIMER3>;
804a5dd6
JE
294 clock-names = "timerclk";
295 };
7836dce4 296
5d2ea79c
JE
297 ssp1: spi@400c5000 {
298 compatible = "arm,pl022", "arm,primecell";
299 reg = <0x400c5000 0x1000>;
300 interrupts = <23>;
301 clocks = <&ccu2 CLK_APB2_SSP1>, <&ccu1 CLK_CPU_SSP1>;
302 clock-names = "sspclk", "apb_pclk";
303 #address-cells = <1>;
304 #size-cells = <0>;
305 status = "disabled";
306 };
307
7e6c8376
JE
308 can0: can@400e2000 {
309 compatible = "bosch,c_can";
310 reg = <0x400e2000 0x1000>;
311 interrupts = <51>;
312 clocks = <&ccu1 CLK_APB3_CAN0>;
313 status = "disabled";
314 };
315
7836dce4
JE
316 gpio: gpio@400f4000 {
317 compatible = "nxp,lpc1850-gpio";
318 reg = <0x400f4000 0x4000>;
319 clocks = <&ccu1 CLK_CPU_GPIO>;
320 gpio-controller;
321 #gpio-cells = <2>;
322 gpio-ranges = <&pinctrl LPC_GPIO(0,0) LPC_PIN(0,0) 2>,
323 <&pinctrl LPC_GPIO(0,4) LPC_PIN(1,0) 1>,
324 <&pinctrl LPC_GPIO(0,8) LPC_PIN(1,1) 4>,
325 <&pinctrl LPC_GPIO(1,8) LPC_PIN(1,5) 2>,
326 <&pinctrl LPC_GPIO(1,0) LPC_PIN(1,7) 8>,
327 <&pinctrl LPC_GPIO(0,2) LPC_PIN(1,15) 2>,
328 <&pinctrl LPC_GPIO(0,12) LPC_PIN(1,17) 2>,
329 <&pinctrl LPC_GPIO(0,15) LPC_PIN(1,20) 1>,
330 <&pinctrl LPC_GPIO(5,0) LPC_PIN(2,0) 7>,
331 <&pinctrl LPC_GPIO(0,7) LPC_PIN(2,7) 1>,
332 <&pinctrl LPC_GPIO(5,7) LPC_PIN(2,8) 1>,
333 <&pinctrl LPC_GPIO(1,10) LPC_PIN(2,9) 1>,
334 <&pinctrl LPC_GPIO(0,14) LPC_PIN(2,10) 1>,
335 <&pinctrl LPC_GPIO(1,11) LPC_PIN(2,11) 3>,
336 <&pinctrl LPC_GPIO(5,8) LPC_PIN(3,1) 2>,
337 <&pinctrl LPC_GPIO(1,14) LPC_PIN(3,4) 2>,
338 <&pinctrl LPC_GPIO(0,6) LPC_PIN(3,6) 1>,
339 <&pinctrl LPC_GPIO(5,10) LPC_PIN(3,7) 2>,
340 <&pinctrl LPC_GPIO(2,0) LPC_PIN(4,0) 7>,
341 <&pinctrl LPC_GPIO(5,12) LPC_PIN(4,8) 3>,
342 <&pinctrl LPC_GPIO(2,9) LPC_PIN(5,0) 7>,
343 <&pinctrl LPC_GPIO(2,7) LPC_PIN(5,7) 1>,
344 <&pinctrl LPC_GPIO(3,0) LPC_PIN(6,1) 5>,
345 <&pinctrl LPC_GPIO(0,5) LPC_PIN(6,6) 1>,
346 <&pinctrl LPC_GPIO(5,15) LPC_PIN(6,7) 2>,
347 <&pinctrl LPC_GPIO(3,5) LPC_PIN(6,9) 3>,
348 <&pinctrl LPC_GPIO(2,8) LPC_PIN(6,12) 1>,
349 <&pinctrl LPC_GPIO(3,8) LPC_PIN(7,0) 8>,
350 <&pinctrl LPC_GPIO(4,0) LPC_PIN(8,0) 8>,
351 <&pinctrl LPC_GPIO(4,12) LPC_PIN(9,0) 4>,
352 <&pinctrl LPC_GPIO(5,17) LPC_PIN(9,4) 2>,
353 <&pinctrl LPC_GPIO(4,11) LPC_PIN(9,6) 1>,
354 <&pinctrl LPC_GPIO(4,8) LPC_PIN(a,1) 3>,
355 <&pinctrl LPC_GPIO(5,19) LPC_PIN(a,4) 1>,
356 <&pinctrl LPC_GPIO(5,20) LPC_PIN(b,0) 7>,
357 <&pinctrl LPC_GPIO(6,0) LPC_PIN(c,1) 14>,
358 <&pinctrl LPC_GPIO(6,14) LPC_PIN(d,0) 17>,
359 <&pinctrl LPC_GPIO(7,0) LPC_PIN(e,0) 16>,
360 <&pinctrl LPC_GPIO(7,16) LPC_PIN(f,1) 3>,
361 <&pinctrl LPC_GPIO(7,19) LPC_PIN(f,5) 7>;
362 };
804a5dd6
JE
363 };
364};
This page took 0.063096 seconds and 5 git commands to generate.