Commit | Line | Data |
---|---|---|
804a5dd6 JE |
1 | /* |
2 | * Common base for NXP LPC18xx and LPC43xx devices. | |
3 | * | |
4 | * Copyright 2015 Joachim Eastwood <manabian@gmail.com> | |
5 | * | |
6 | * This code is released using a dual license strategy: BSD/GPL | |
7 | * You can choose the licence that better fits your requirements. | |
8 | * | |
9 | * Released under the terms of 3-clause BSD License | |
10 | * Released under the terms of GNU General Public License Version 2.0 | |
11 | * | |
12 | */ | |
13 | ||
14 | #include "armv7-m.dtsi" | |
15 | ||
ba2db535 JE |
16 | #include "dt-bindings/clock/lpc18xx-cgu.h" |
17 | #include "dt-bindings/clock/lpc18xx-ccu.h" | |
18 | ||
804a5dd6 JE |
19 | / { |
20 | cpus { | |
21 | #address-cells = <1>; | |
22 | #size-cells = <0>; | |
23 | ||
24 | cpu@0 { | |
25 | compatible = "arm,cortex-m3"; | |
26 | device_type = "cpu"; | |
27 | reg = <0x0>; | |
ba2db535 | 28 | clocks = <&ccu1 CLK_CPU_CORE>; |
804a5dd6 JE |
29 | }; |
30 | }; | |
31 | ||
32 | clocks { | |
33 | xtal: xtal { | |
34 | compatible = "fixed-clock"; | |
35 | #clock-cells = <0>; | |
36 | clock-frequency = <12000000>; | |
37 | }; | |
38 | ||
ba2db535 JE |
39 | xtal32: xtal32 { |
40 | compatible = "fixed-clock"; | |
41 | #clock-cells = <0>; | |
42 | clock-frequency = <32768>; | |
43 | }; | |
44 | ||
45 | enet_rx_clk: enet_rx_clk { | |
46 | compatible = "fixed-clock"; | |
47 | #clock-cells = <0>; | |
48 | clock-frequency = <0>; | |
49 | clock-output-names = "enet_rx_clk"; | |
50 | }; | |
51 | ||
52 | enet_tx_clk: enet_tx_clk { | |
53 | compatible = "fixed-clock"; | |
54 | #clock-cells = <0>; | |
55 | clock-frequency = <0>; | |
56 | clock-output-names = "enet_tx_clk"; | |
57 | }; | |
58 | ||
59 | gp_clkin: gp_clkin { | |
60 | compatible = "fixed-clock"; | |
804a5dd6 | 61 | #clock-cells = <0>; |
ba2db535 JE |
62 | clock-frequency = <0>; |
63 | clock-output-names = "gp_clkin"; | |
804a5dd6 JE |
64 | }; |
65 | }; | |
66 | ||
67 | soc { | |
ba2db535 JE |
68 | cgu: clock-controller@40050000 { |
69 | compatible = "nxp,lpc1850-cgu"; | |
70 | reg = <0x40050000 0x1000>; | |
71 | #clock-cells = <1>; | |
72 | clocks = <&xtal>, <&xtal32>, <&enet_rx_clk>, <&enet_tx_clk>, <&gp_clkin>; | |
73 | }; | |
74 | ||
75 | ccu1: clock-controller@40051000 { | |
76 | compatible = "nxp,lpc1850-ccu"; | |
77 | reg = <0x40051000 0x1000>; | |
78 | #clock-cells = <1>; | |
79 | clocks = <&cgu BASE_APB3_CLK>, <&cgu BASE_APB1_CLK>, | |
80 | <&cgu BASE_SPIFI_CLK>, <&cgu BASE_CPU_CLK>, | |
81 | <&cgu BASE_PERIPH_CLK>, <&cgu BASE_USB0_CLK>, | |
82 | <&cgu BASE_USB1_CLK>, <&cgu BASE_SPI_CLK>; | |
83 | clock-names = "base_apb3_clk", "base_apb1_clk", | |
84 | "base_spifi_clk", "base_cpu_clk", | |
85 | "base_periph_clk", "base_usb0_clk", | |
86 | "base_usb1_clk", "base_spi_clk"; | |
87 | }; | |
88 | ||
89 | ccu2: clock-controller@40052000 { | |
90 | compatible = "nxp,lpc1850-ccu"; | |
91 | reg = <0x40052000 0x1000>; | |
92 | #clock-cells = <1>; | |
93 | clocks = <&cgu BASE_AUDIO_CLK>, <&cgu BASE_UART3_CLK>, | |
94 | <&cgu BASE_UART2_CLK>, <&cgu BASE_UART1_CLK>, | |
95 | <&cgu BASE_UART0_CLK>, <&cgu BASE_SSP1_CLK>, | |
96 | <&cgu BASE_SSP0_CLK>, <&cgu BASE_SDIO_CLK>; | |
97 | clock-names = "base_audio_clk", "base_uart3_clk", | |
98 | "base_uart2_clk", "base_uart1_clk", | |
99 | "base_uart0_clk", "base_ssp1_clk", | |
100 | "base_ssp0_clk", "base_sdio_clk"; | |
101 | }; | |
102 | ||
804a5dd6 | 103 | uart0: serial@40081000 { |
f2b1c507 | 104 | compatible = "nxp,lpc1850-uart", "ns16550a"; |
804a5dd6 JE |
105 | reg = <0x40081000 0x1000>; |
106 | reg-shift = <2>; | |
107 | interrupts = <24>; | |
ba2db535 | 108 | clocks = <&ccu2 CLK_APB0_UART0>, <&ccu1 CLK_CPU_UART0>; |
f2b1c507 | 109 | clock-names = "uartclk", "reg"; |
804a5dd6 JE |
110 | status = "disabled"; |
111 | }; | |
112 | ||
113 | uart1: serial@40082000 { | |
f2b1c507 | 114 | compatible = "nxp,lpc1850-uart", "ns16550a"; |
804a5dd6 JE |
115 | reg = <0x40082000 0x1000>; |
116 | reg-shift = <2>; | |
117 | interrupts = <25>; | |
ba2db535 | 118 | clocks = <&ccu2 CLK_APB0_UART1>, <&ccu1 CLK_CPU_UART1>; |
f2b1c507 | 119 | clock-names = "uartclk", "reg"; |
804a5dd6 JE |
120 | status = "disabled"; |
121 | }; | |
122 | ||
123 | timer0: timer@40084000 { | |
124 | compatible = "nxp,lpc3220-timer"; | |
125 | reg = <0x40084000 0x1000>; | |
126 | interrupts = <12>; | |
ba2db535 | 127 | clocks = <&ccu1 CLK_CPU_TIMER0>; |
804a5dd6 JE |
128 | clock-names = "timerclk"; |
129 | }; | |
130 | ||
131 | timer1: timer@40085000 { | |
132 | compatible = "nxp,lpc3220-timer"; | |
133 | reg = <0x40085000 0x1000>; | |
134 | interrupts = <13>; | |
ba2db535 | 135 | clocks = <&ccu1 CLK_CPU_TIMER1>; |
804a5dd6 JE |
136 | clock-names = "timerclk"; |
137 | }; | |
138 | ||
d881f5e2 JE |
139 | pinctrl: pinctrl@40086000 { |
140 | compatible = "nxp,lpc1850-scu"; | |
141 | reg = <0x40086000 0x1000>; | |
142 | clocks = <&ccu1 CLK_CPU_SCU>; | |
143 | }; | |
144 | ||
804a5dd6 | 145 | uart2: serial@400c1000 { |
f2b1c507 | 146 | compatible = "nxp,lpc1850-uart", "ns16550a"; |
804a5dd6 JE |
147 | reg = <0x400c1000 0x1000>; |
148 | reg-shift = <2>; | |
149 | interrupts = <26>; | |
ba2db535 | 150 | clocks = <&ccu2 CLK_APB2_UART2>, <&ccu1 CLK_CPU_UART2>; |
f2b1c507 | 151 | clock-names = "uartclk", "reg"; |
804a5dd6 JE |
152 | status = "disabled"; |
153 | }; | |
154 | ||
155 | uart3: serial@400c2000 { | |
f2b1c507 | 156 | compatible = "nxp,lpc1850-uart", "ns16550a"; |
804a5dd6 JE |
157 | reg = <0x400c2000 0x1000>; |
158 | reg-shift = <2>; | |
159 | interrupts = <27>; | |
ba2db535 | 160 | clocks = <&ccu2 CLK_APB2_UART3>, <&ccu1 CLK_CPU_UART3>; |
f2b1c507 | 161 | clock-names = "uartclk", "reg"; |
804a5dd6 JE |
162 | status = "disabled"; |
163 | }; | |
164 | ||
165 | timer2: timer@400c3000 { | |
166 | compatible = "nxp,lpc3220-timer"; | |
167 | reg = <0x400c3000 0x1000>; | |
168 | interrupts = <14>; | |
ba2db535 | 169 | clocks = <&ccu1 CLK_CPU_TIMER2>; |
804a5dd6 JE |
170 | clock-names = "timerclk"; |
171 | }; | |
172 | ||
173 | timer3: timer@400c4000 { | |
174 | compatible = "nxp,lpc3220-timer"; | |
175 | reg = <0x400c4000 0x1000>; | |
176 | interrupts = <15>; | |
ba2db535 | 177 | clocks = <&ccu1 CLK_CPU_TIMER3>; |
804a5dd6 JE |
178 | clock-names = "timerclk"; |
179 | }; | |
180 | }; | |
181 | }; |