ARM: dts: r8a7778: use GIC_* defines
[deliverable/linux.git] / arch / arm / boot / dts / r8a7778.dtsi
CommitLineData
ccb7cc74
KM
1/*
2 * Device Tree Source for Renesas r8a7778
3 *
4 * Copyright (C) 2013 Renesas Solutions Corp.
5 * Copyright (C) 2013 Kuninori Morimoto <kuninori.morimoto.gx@renesas.com>
6 *
7 * based on r8a7779
8 *
9 * Copyright (C) 2013 Renesas Solutions Corp.
10 * Copyright (C) 2013 Simon Horman
11 *
12 * This file is licensed under the terms of the GNU General Public License
13 * version 2. This program is licensed "as is" without any warranty of any
14 * kind, whether express or implied.
15 */
16
17/include/ "skeleton.dtsi"
18
93aa970d 19#include <dt-bindings/clock/r8a7778-clock.h>
0c34bd1e 20#include <dt-bindings/interrupt-controller/arm-gic.h>
5f75e73c
LP
21#include <dt-bindings/interrupt-controller/irq.h>
22
ccb7cc74
KM
23/ {
24 compatible = "renesas,r8a7778";
9ff254ad 25 interrupt-parent = <&gic>;
ccb7cc74
KM
26
27 cpus {
869f92ae
MD
28 #address-cells = <1>;
29 #size-cells = <0>;
30
ccb7cc74 31 cpu@0 {
869f92ae 32 device_type = "cpu";
ccb7cc74 33 compatible = "arm,cortex-a9";
869f92ae
MD
34 reg = <0>;
35 clock-frequency = <800000000>;
ccb7cc74
KM
36 };
37 };
38
a50da085
KM
39 aliases {
40 spi0 = &hspi0;
41 spi1 = &hspi1;
42 spi2 = &hspi2;
43 };
44
d4578204
UH
45 bsc: bus@1c000000 {
46 compatible = "simple-bus";
47 #address-cells = <1>;
48 #size-cells = <1>;
49 ranges = <0 0 0x1c000000>;
50 };
51
05cabb83
UH
52 ether: ethernet@fde00000 {
53 compatible = "renesas,ether-r8a7778";
54 reg = <0xfde00000 0x400>;
0c34bd1e 55 interrupts = <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>;
05cabb83 56 clocks = <&mstp1_clks R8A7778_CLK_ETHER>;
a670f366 57 power-domains = <&cpg_clocks>;
05cabb83
UH
58 phy-mode = "rmii";
59 #address-cells = <1>;
60 #size-cells = <0>;
61 status = "disabled";
62 };
63
ccb7cc74 64 gic: interrupt-controller@fe438000 {
26828d9e 65 compatible = "arm,pl390";
ccb7cc74
KM
66 #interrupt-cells = <3>;
67 interrupt-controller;
68 reg = <0xfe438000 0x1000>,
69 <0xfe430000 0x100>;
70 };
0697ccc0 71
87f1ba80 72 /* irqpin: IRQ0 - IRQ3 */
b38150fa 73 irqpin: interrupt-controller@fe78001c {
d79af224 74 compatible = "renesas,intc-irqpin-r8a7778", "renesas,intc-irqpin";
87f1ba80
KM
75 #interrupt-cells = <2>;
76 interrupt-controller;
77 status = "disabled"; /* default off */
78 reg = <0xfe78001c 4>,
79 <0xfe780010 4>,
80 <0xfe780024 4>,
81 <0xfe780044 4>,
82 <0xfe780064 4>;
0c34bd1e
SH
83 interrupts = <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH
84 GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH
85 GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH
86 GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
87f1ba80
KM
87 sense-bitfield-width = <2>;
88 };
89
aaf7eda8
LP
90 gpio0: gpio@ffc40000 {
91 compatible = "renesas,gpio-r8a7778", "renesas,gpio-rcar";
92 reg = <0xffc40000 0x2c>;
0c34bd1e 93 interrupts = <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>;
aaf7eda8
LP
94 #gpio-cells = <2>;
95 gpio-controller;
96 gpio-ranges = <&pfc 0 0 32>;
97 #interrupt-cells = <2>;
98 interrupt-controller;
99 };
100
101 gpio1: gpio@ffc41000 {
102 compatible = "renesas,gpio-r8a7778", "renesas,gpio-rcar";
103 reg = <0xffc41000 0x2c>;
0c34bd1e 104 interrupts = <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>;
aaf7eda8
LP
105 #gpio-cells = <2>;
106 gpio-controller;
107 gpio-ranges = <&pfc 0 32 32>;
108 #interrupt-cells = <2>;
109 interrupt-controller;
110 };
111
112 gpio2: gpio@ffc42000 {
113 compatible = "renesas,gpio-r8a7778", "renesas,gpio-rcar";
114 reg = <0xffc42000 0x2c>;
0c34bd1e 115 interrupts = <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>;
aaf7eda8
LP
116 #gpio-cells = <2>;
117 gpio-controller;
118 gpio-ranges = <&pfc 0 64 32>;
119 #interrupt-cells = <2>;
120 interrupt-controller;
121 };
122
123 gpio3: gpio@ffc43000 {
124 compatible = "renesas,gpio-r8a7778", "renesas,gpio-rcar";
125 reg = <0xffc43000 0x2c>;
0c34bd1e 126 interrupts = <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>;
aaf7eda8
LP
127 #gpio-cells = <2>;
128 gpio-controller;
129 gpio-ranges = <&pfc 0 96 32>;
130 #interrupt-cells = <2>;
131 interrupt-controller;
132 };
133
134 gpio4: gpio@ffc44000 {
135 compatible = "renesas,gpio-r8a7778", "renesas,gpio-rcar";
136 reg = <0xffc44000 0x2c>;
0c34bd1e 137 interrupts = <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>;
aaf7eda8
LP
138 #gpio-cells = <2>;
139 gpio-controller;
140 gpio-ranges = <&pfc 0 128 27>;
141 #interrupt-cells = <2>;
142 interrupt-controller;
143 };
144
0697ccc0
LP
145 pfc: pfc@fffc0000 {
146 compatible = "renesas,pfc-r8a7778";
80d01fee 147 reg = <0xfffc0000 0x118>;
0697ccc0 148 };
3acb51b9
KM
149
150 i2c0: i2c@ffc70000 {
151 #address-cells = <1>;
152 #size-cells = <0>;
153 compatible = "renesas,i2c-r8a7778";
154 reg = <0xffc70000 0x1000>;
0c34bd1e 155 interrupts = <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>;
66462be7 156 clocks = <&mstp0_clks R8A7778_CLK_I2C0>;
a670f366 157 power-domains = <&cpg_clocks>;
3acb51b9
KM
158 status = "disabled";
159 };
160
161 i2c1: i2c@ffc71000 {
162 #address-cells = <1>;
163 #size-cells = <0>;
164 compatible = "renesas,i2c-r8a7778";
165 reg = <0xffc71000 0x1000>;
0c34bd1e 166 interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>;
66462be7 167 clocks = <&mstp0_clks R8A7778_CLK_I2C1>;
a670f366 168 power-domains = <&cpg_clocks>;
3acb51b9
KM
169 status = "disabled";
170 };
171
172 i2c2: i2c@ffc72000 {
173 #address-cells = <1>;
174 #size-cells = <0>;
175 compatible = "renesas,i2c-r8a7778";
176 reg = <0xffc72000 0x1000>;
0c34bd1e 177 interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>;
66462be7 178 clocks = <&mstp0_clks R8A7778_CLK_I2C2>;
a670f366 179 power-domains = <&cpg_clocks>;
3acb51b9
KM
180 status = "disabled";
181 };
182
183 i2c3: i2c@ffc73000 {
184 #address-cells = <1>;
185 #size-cells = <0>;
186 compatible = "renesas,i2c-r8a7778";
187 reg = <0xffc73000 0x1000>;
0c34bd1e 188 interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
66462be7 189 clocks = <&mstp0_clks R8A7778_CLK_I2C3>;
a670f366 190 power-domains = <&cpg_clocks>;
3acb51b9
KM
191 status = "disabled";
192 };
f7b90175 193
2109b5a2 194 tmu0: timer@ffd80000 {
45b439c1 195 compatible = "renesas,tmu-r8a7778", "renesas,tmu";
2109b5a2 196 reg = <0xffd80000 0x30>;
0c34bd1e
SH
197 interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>,
198 <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>,
199 <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
66462be7
UH
200 clocks = <&mstp0_clks R8A7778_CLK_TMU0>;
201 clock-names = "fck";
a670f366 202 power-domains = <&cpg_clocks>;
2109b5a2
SH
203
204 #renesas,channels = <3>;
205
206 status = "disabled";
207 };
208
209 tmu1: timer@ffd81000 {
45b439c1 210 compatible = "renesas,tmu-r8a7778", "renesas,tmu";
2109b5a2 211 reg = <0xffd81000 0x30>;
0c34bd1e
SH
212 interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>,
213 <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>,
214 <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
66462be7
UH
215 clocks = <&mstp0_clks R8A7778_CLK_TMU1>;
216 clock-names = "fck";
a670f366 217 power-domains = <&cpg_clocks>;
2109b5a2
SH
218
219 #renesas,channels = <3>;
220
221 status = "disabled";
222 };
223
224 tmu2: timer@ffd82000 {
45b439c1 225 compatible = "renesas,tmu-r8a7778", "renesas,tmu";
2109b5a2 226 reg = <0xffd82000 0x30>;
0c34bd1e
SH
227 interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>,
228 <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>,
229 <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>;
66462be7
UH
230 clocks = <&mstp0_clks R8A7778_CLK_TMU2>;
231 clock-names = "fck";
a670f366 232 power-domains = <&cpg_clocks>;
2109b5a2
SH
233
234 #renesas,channels = <3>;
235
236 status = "disabled";
237 };
238
39a96792 239 rcar_sound: sound@ffd90000 {
2020dddd
KM
240 /*
241 * #sound-dai-cells is required
242 *
243 * Single DAI : #sound-dai-cells = <0>; <&rcar_sound>;
244 * Multi DAI : #sound-dai-cells = <1>; <&rcar_sound N>;
245 */
39a96792
UH
246 compatible = "renesas,rcar_sound-r8a7778", "renesas,rcar_sound-gen1";
247 reg = <0xffd90000 0x1000>, /* SRU */
23640ff2 248 <0xffd91000 0x240>, /* SSI */
39a96792
UH
249 <0xfffe0000 0x24>; /* ADG */
250 clocks = <&mstp3_clks R8A7778_CLK_SSI8>,
251 <&mstp3_clks R8A7778_CLK_SSI7>,
252 <&mstp3_clks R8A7778_CLK_SSI6>,
253 <&mstp3_clks R8A7778_CLK_SSI5>,
254 <&mstp3_clks R8A7778_CLK_SSI4>,
255 <&mstp0_clks R8A7778_CLK_SSI3>,
256 <&mstp0_clks R8A7778_CLK_SSI2>,
257 <&mstp0_clks R8A7778_CLK_SSI1>,
258 <&mstp0_clks R8A7778_CLK_SSI0>,
259 <&mstp5_clks R8A7778_CLK_SRU_SRC8>,
260 <&mstp5_clks R8A7778_CLK_SRU_SRC7>,
261 <&mstp5_clks R8A7778_CLK_SRU_SRC6>,
262 <&mstp5_clks R8A7778_CLK_SRU_SRC5>,
263 <&mstp5_clks R8A7778_CLK_SRU_SRC4>,
264 <&mstp5_clks R8A7778_CLK_SRU_SRC3>,
265 <&mstp5_clks R8A7778_CLK_SRU_SRC2>,
266 <&mstp5_clks R8A7778_CLK_SRU_SRC1>,
267 <&mstp5_clks R8A7778_CLK_SRU_SRC0>,
268 <&audio_clk_a>, <&audio_clk_b>, <&audio_clk_c>,
269 <&cpg_clocks R8A7778_CLK_S1>;
270 clock-names = "ssi.8", "ssi.7", "ssi.6", "ssi.5", "ssi.4",
271 "ssi.3", "ssi.2", "ssi.1", "ssi.0",
272 "src.8", "src.7", "src.6", "src.5", "src.4",
273 "src.3", "src.2", "src.1", "src.0",
274 "clk_a", "clk_b", "clk_c", "clk_i";
275
276 status = "disabled";
277
278 rcar_sound,src {
279 src3: src@3 { };
280 src4: src@4 { };
281 src5: src@5 { };
282 src6: src@6 { };
283 src7: src@7 { };
284 src8: src@8 { };
285 src9: src@9 { };
286 };
287
288 rcar_sound,ssi {
0c34bd1e
SH
289 ssi3: ssi@3 { interrupts = <GIC_SPI 0x85 IRQ_TYPE_LEVEL_HIGH>; };
290 ssi4: ssi@4 { interrupts = <GIC_SPI 0x85 IRQ_TYPE_LEVEL_HIGH>; };
291 ssi5: ssi@5 { interrupts = <GIC_SPI 0x86 IRQ_TYPE_LEVEL_HIGH>; };
292 ssi6: ssi@6 { interrupts = <GIC_SPI 0x86 IRQ_TYPE_LEVEL_HIGH>; };
293 ssi7: ssi@7 { interrupts = <GIC_SPI 0x86 IRQ_TYPE_LEVEL_HIGH>; };
294 ssi8: ssi@8 { interrupts = <GIC_SPI 0x86 IRQ_TYPE_LEVEL_HIGH>; };
295 ssi9: ssi@9 { interrupts = <GIC_SPI 0x86 IRQ_TYPE_LEVEL_HIGH>; };
39a96792
UH
296 };
297 };
298
9930dc8e
SH
299 scif0: serial@ffe40000 {
300 compatible = "renesas,scif-r8a7778", "renesas,scif";
301 reg = <0xffe40000 0x100>;
0c34bd1e 302 interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>;
66462be7
UH
303 clocks = <&mstp0_clks R8A7778_CLK_SCIF0>;
304 clock-names = "sci_ick";
a670f366 305 power-domains = <&cpg_clocks>;
9930dc8e
SH
306 status = "disabled";
307 };
308
309 scif1: serial@ffe41000 {
310 compatible = "renesas,scif-r8a7778", "renesas,scif";
311 reg = <0xffe41000 0x100>;
0c34bd1e 312 interrupts = <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>;
66462be7
UH
313 clocks = <&mstp0_clks R8A7778_CLK_SCIF1>;
314 clock-names = "sci_ick";
a670f366 315 power-domains = <&cpg_clocks>;
9930dc8e
SH
316 status = "disabled";
317 };
318
319 scif2: serial@ffe42000 {
320 compatible = "renesas,scif-r8a7778", "renesas,scif";
321 reg = <0xffe42000 0x100>;
0c34bd1e 322 interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
66462be7
UH
323 clocks = <&mstp0_clks R8A7778_CLK_SCIF2>;
324 clock-names = "sci_ick";
a670f366 325 power-domains = <&cpg_clocks>;
9930dc8e
SH
326 status = "disabled";
327 };
328
329 scif3: serial@ffe43000 {
330 compatible = "renesas,scif-r8a7778", "renesas,scif";
331 reg = <0xffe43000 0x100>;
0c34bd1e 332 interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
66462be7
UH
333 clocks = <&mstp0_clks R8A7778_CLK_SCIF3>;
334 clock-names = "sci_ick";
a670f366 335 power-domains = <&cpg_clocks>;
9930dc8e
SH
336 status = "disabled";
337 };
338
339 scif4: serial@ffe44000 {
340 compatible = "renesas,scif-r8a7778", "renesas,scif";
341 reg = <0xffe44000 0x100>;
0c34bd1e 342 interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
66462be7
UH
343 clocks = <&mstp0_clks R8A7778_CLK_SCIF4>;
344 clock-names = "sci_ick";
a670f366 345 power-domains = <&cpg_clocks>;
9930dc8e
SH
346 status = "disabled";
347 };
348
349 scif5: serial@ffe45000 {
350 compatible = "renesas,scif-r8a7778", "renesas,scif";
351 reg = <0xffe45000 0x100>;
0c34bd1e 352 interrupts = <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>;
66462be7
UH
353 clocks = <&mstp0_clks R8A7778_CLK_SCIF5>;
354 clock-names = "sci_ick";
a670f366 355 power-domains = <&cpg_clocks>;
9930dc8e
SH
356 status = "disabled";
357 };
358
14e1d914 359 mmcif: mmc@ffe4e000 {
f7b90175
KM
360 compatible = "renesas,sh-mmcif";
361 reg = <0xffe4e000 0x100>;
0c34bd1e 362 interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>;
66462be7 363 clocks = <&mstp3_clks R8A7778_CLK_MMC>;
a670f366 364 power-domains = <&cpg_clocks>;
f7b90175
KM
365 status = "disabled";
366 };
04cbd889 367
14e1d914 368 sdhi0: sd@ffe4c000 {
04cbd889
KM
369 compatible = "renesas,sdhi-r8a7778";
370 reg = <0xffe4c000 0x100>;
0c34bd1e 371 interrupts = <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>;
66462be7 372 clocks = <&mstp3_clks R8A7778_CLK_SDHI0>;
a670f366 373 power-domains = <&cpg_clocks>;
04cbd889
KM
374 status = "disabled";
375 };
376
14e1d914 377 sdhi1: sd@ffe4d000 {
04cbd889
KM
378 compatible = "renesas,sdhi-r8a7778";
379 reg = <0xffe4d000 0x100>;
0c34bd1e 380 interrupts = <GIC_SPI 88 IRQ_TYPE_LEVEL_HIGH>;
66462be7 381 clocks = <&mstp3_clks R8A7778_CLK_SDHI1>;
a670f366 382 power-domains = <&cpg_clocks>;
04cbd889
KM
383 status = "disabled";
384 };
385
14e1d914 386 sdhi2: sd@ffe4f000 {
04cbd889
KM
387 compatible = "renesas,sdhi-r8a7778";
388 reg = <0xffe4f000 0x100>;
0c34bd1e 389 interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>;
66462be7 390 clocks = <&mstp3_clks R8A7778_CLK_SDHI2>;
a670f366 391 power-domains = <&cpg_clocks>;
04cbd889
KM
392 status = "disabled";
393 };
ae4273ec 394
a50da085 395 hspi0: spi@fffc7000 {
a34c50d5 396 compatible = "renesas,hspi-r8a7778", "renesas,hspi";
a50da085 397 reg = <0xfffc7000 0x18>;
0c34bd1e 398 interrupts = <GIC_SPI 63 IRQ_TYPE_LEVEL_HIGH>;
66462be7 399 clocks = <&mstp0_clks R8A7778_CLK_HSPI>;
a670f366 400 power-domains = <&cpg_clocks>;
a34c50d5
GU
401 #address-cells = <1>;
402 #size-cells = <0>;
a50da085
KM
403 status = "disabled";
404 };
405
406 hspi1: spi@fffc8000 {
a34c50d5 407 compatible = "renesas,hspi-r8a7778", "renesas,hspi";
a50da085 408 reg = <0xfffc8000 0x18>;
0c34bd1e 409 interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>;
66462be7 410 clocks = <&mstp0_clks R8A7778_CLK_HSPI>;
a670f366 411 power-domains = <&cpg_clocks>;
a34c50d5
GU
412 #address-cells = <1>;
413 #size-cells = <0>;
a50da085
KM
414 status = "disabled";
415 };
416
417 hspi2: spi@fffc6000 {
a34c50d5 418 compatible = "renesas,hspi-r8a7778", "renesas,hspi";
a50da085 419 reg = <0xfffc6000 0x18>;
0c34bd1e 420 interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>;
66462be7 421 clocks = <&mstp0_clks R8A7778_CLK_HSPI>;
a670f366 422 power-domains = <&cpg_clocks>;
a34c50d5
GU
423 #address-cells = <1>;
424 #size-cells = <0>;
a50da085
KM
425 status = "disabled";
426 };
93aa970d
UH
427
428 clocks {
429 #address-cells = <1>;
430 #size-cells = <1>;
431 ranges;
432
433 /* External input clock */
434 extal_clk: extal_clk {
435 compatible = "fixed-clock";
436 #clock-cells = <0>;
437 clock-frequency = <0>;
438 clock-output-names = "extal";
439 };
440
441 /* Special CPG clocks */
442 cpg_clocks: cpg_clocks@ffc80000 {
443 compatible = "renesas,r8a7778-cpg-clocks";
444 reg = <0xffc80000 0x80>;
445 #clock-cells = <1>;
446 clocks = <&extal_clk>;
447 clock-output-names = "plla", "pllb", "b",
448 "out", "p", "s", "s1";
a670f366 449 #power-domain-cells = <0>;
93aa970d
UH
450 };
451
452 /* Audio clocks; frequencies are set by boards if applicable. */
453 audio_clk_a: audio_clk_a {
454 compatible = "fixed-clock";
455 #clock-cells = <0>;
456 clock-output-names = "audio_clk_a";
457 };
458 audio_clk_b: audio_clk_b {
459 compatible = "fixed-clock";
460 #clock-cells = <0>;
461 clock-output-names = "audio_clk_b";
462 };
463 audio_clk_c: audio_clk_c {
464 compatible = "fixed-clock";
465 #clock-cells = <0>;
466 clock-output-names = "audio_clk_c";
467 };
468
469 /* Fixed ratio clocks */
470 g_clk: g_clk {
471 compatible = "fixed-factor-clock";
472 clocks = <&cpg_clocks R8A7778_CLK_PLLA>;
473 #clock-cells = <0>;
474 clock-div = <12>;
475 clock-mult = <1>;
476 clock-output-names = "g";
477 };
478 i_clk: i_clk {
479 compatible = "fixed-factor-clock";
480 clocks = <&cpg_clocks R8A7778_CLK_PLLA>;
481 #clock-cells = <0>;
482 clock-div = <1>;
483 clock-mult = <1>;
484 clock-output-names = "i";
485 };
486 s3_clk: s3_clk {
487 compatible = "fixed-factor-clock";
488 clocks = <&cpg_clocks R8A7778_CLK_PLLA>;
489 #clock-cells = <0>;
490 clock-div = <4>;
491 clock-mult = <1>;
492 clock-output-names = "s3";
493 };
494 s4_clk: s4_clk {
495 compatible = "fixed-factor-clock";
496 clocks = <&cpg_clocks R8A7778_CLK_PLLA>;
497 #clock-cells = <0>;
498 clock-div = <8>;
499 clock-mult = <1>;
500 clock-output-names = "s4";
501 };
502 z_clk: z_clk {
503 compatible = "fixed-factor-clock";
504 clocks = <&cpg_clocks R8A7778_CLK_PLLB>;
505 #clock-cells = <0>;
506 clock-div = <1>;
507 clock-mult = <1>;
508 clock-output-names = "z";
509 };
510
511 /* Gate clocks */
512 mstp0_clks: mstp0_clks@ffc80030 {
513 compatible = "renesas,r8a7778-mstp-clocks", "renesas,cpg-mstp-clocks";
514 reg = <0xffc80030 4>;
515 clocks = <&cpg_clocks R8A7778_CLK_P>,
516 <&cpg_clocks R8A7778_CLK_P>,
517 <&cpg_clocks R8A7778_CLK_P>,
518 <&cpg_clocks R8A7778_CLK_P>,
519 <&cpg_clocks R8A7778_CLK_P>,
520 <&cpg_clocks R8A7778_CLK_P>,
521 <&cpg_clocks R8A7778_CLK_P>,
522 <&cpg_clocks R8A7778_CLK_P>,
523 <&cpg_clocks R8A7778_CLK_P>,
524 <&cpg_clocks R8A7778_CLK_P>,
525 <&cpg_clocks R8A7778_CLK_P>,
526 <&cpg_clocks R8A7778_CLK_P>,
527 <&cpg_clocks R8A7778_CLK_P>,
528 <&cpg_clocks R8A7778_CLK_P>,
529 <&cpg_clocks R8A7778_CLK_P>,
530 <&cpg_clocks R8A7778_CLK_P>,
531 <&cpg_clocks R8A7778_CLK_P>,
532 <&cpg_clocks R8A7778_CLK_P>,
533 <&cpg_clocks R8A7778_CLK_S>;
534 #clock-cells = <1>;
535 clock-indices = <
536 R8A7778_CLK_I2C0 R8A7778_CLK_I2C1
537 R8A7778_CLK_I2C2 R8A7778_CLK_I2C3
538 R8A7778_CLK_SCIF0 R8A7778_CLK_SCIF1
539 R8A7778_CLK_SCIF2 R8A7778_CLK_SCIF3
540 R8A7778_CLK_SCIF4 R8A7778_CLK_SCIF5
541 R8A7778_CLK_TMU0 R8A7778_CLK_TMU1
542 R8A7778_CLK_TMU2 R8A7778_CLK_SSI0
543 R8A7778_CLK_SSI1 R8A7778_CLK_SSI2
544 R8A7778_CLK_SSI3 R8A7778_CLK_SRU
545 R8A7778_CLK_HSPI
546 >;
547 clock-output-names =
548 "i2c0", "i2c1", "i2c2", "i2c3", "scif0",
549 "scif1", "scif2", "scif3", "scif4", "scif5",
550 "tmu0", "tmu1", "tmu2", "ssi0", "ssi1",
551 "ssi2", "ssi3", "sru", "hspi";
552 };
553 mstp1_clks: mstp1_clks@ffc80034 {
554 compatible = "renesas,r8a7778-mstp-clocks", "renesas,cpg-mstp-clocks";
555 reg = <0xffc80034 4>, <0xffc80044 4>;
556 clocks = <&cpg_clocks R8A7778_CLK_P>,
557 <&cpg_clocks R8A7778_CLK_S>,
558 <&cpg_clocks R8A7778_CLK_S>,
559 <&cpg_clocks R8A7778_CLK_P>;
560 #clock-cells = <1>;
561 clock-indices = <
562 R8A7778_CLK_ETHER R8A7778_CLK_VIN0
563 R8A7778_CLK_VIN1 R8A7778_CLK_USB
564 >;
565 clock-output-names =
566 "ether", "vin0", "vin1", "usb";
567 };
568 mstp3_clks: mstp3_clks@ffc8003c {
569 compatible = "renesas,r8a7778-mstp-clocks", "renesas,cpg-mstp-clocks";
570 reg = <0xffc8003c 4>;
571 clocks = <&s4_clk>,
572 <&cpg_clocks R8A7778_CLK_P>,
573 <&cpg_clocks R8A7778_CLK_P>,
574 <&cpg_clocks R8A7778_CLK_P>,
575 <&cpg_clocks R8A7778_CLK_P>,
576 <&cpg_clocks R8A7778_CLK_P>,
577 <&cpg_clocks R8A7778_CLK_P>,
578 <&cpg_clocks R8A7778_CLK_P>,
579 <&cpg_clocks R8A7778_CLK_P>;
580 #clock-cells = <1>;
581 clock-indices = <
582 R8A7778_CLK_MMC R8A7778_CLK_SDHI0
583 R8A7778_CLK_SDHI1 R8A7778_CLK_SDHI2
584 R8A7778_CLK_SSI4 R8A7778_CLK_SSI5
585 R8A7778_CLK_SSI6 R8A7778_CLK_SSI7
586 R8A7778_CLK_SSI8
587 >;
588 clock-output-names =
589 "mmc", "sdhi0", "sdhi1", "sdhi2", "ssi4",
590 "ssi5", "ssi6", "ssi7", "ssi8";
591 };
592 mstp5_clks: mstp5_clks@ffc80054 {
593 compatible = "renesas,r8a7778-mstp-clocks", "renesas,cpg-mstp-clocks";
594 reg = <0xffc80054 4>;
595 clocks = <&cpg_clocks R8A7778_CLK_P>,
596 <&cpg_clocks R8A7778_CLK_P>,
597 <&cpg_clocks R8A7778_CLK_P>,
598 <&cpg_clocks R8A7778_CLK_P>,
599 <&cpg_clocks R8A7778_CLK_P>,
600 <&cpg_clocks R8A7778_CLK_P>,
601 <&cpg_clocks R8A7778_CLK_P>,
602 <&cpg_clocks R8A7778_CLK_P>,
603 <&cpg_clocks R8A7778_CLK_P>;
604 #clock-cells = <1>;
605 clock-indices = <
606 R8A7778_CLK_SRU_SRC0 R8A7778_CLK_SRU_SRC1
607 R8A7778_CLK_SRU_SRC2 R8A7778_CLK_SRU_SRC3
608 R8A7778_CLK_SRU_SRC4 R8A7778_CLK_SRU_SRC5
609 R8A7778_CLK_SRU_SRC6 R8A7778_CLK_SRU_SRC7
610 R8A7778_CLK_SRU_SRC8
611 >;
612 clock-output-names =
613 "sru-src0", "sru-src1", "sru-src2",
614 "sru-src3", "sru-src4", "sru-src5",
615 "sru-src6", "sru-src7", "sru-src8";
616 };
617 };
ccb7cc74 618};
This page took 0.179062 seconds and 5 git commands to generate.